1f7917c00SJeff Kirsher /*
2f7917c00SJeff Kirsher  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3f7917c00SJeff Kirsher  *
4b72a32daSRahul Lakkireddy  * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
5f7917c00SJeff Kirsher  *
6f7917c00SJeff Kirsher  * This software is available to you under a choice of one of two
7f7917c00SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
8f7917c00SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
9f7917c00SJeff Kirsher  * COPYING in the main directory of this source tree, or the
10f7917c00SJeff Kirsher  * OpenIB.org BSD license below:
11f7917c00SJeff Kirsher  *
12f7917c00SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
13f7917c00SJeff Kirsher  *     without modification, are permitted provided that the following
14f7917c00SJeff Kirsher  *     conditions are met:
15f7917c00SJeff Kirsher  *
16f7917c00SJeff Kirsher  *      - Redistributions of source code must retain the above
17f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
18f7917c00SJeff Kirsher  *        disclaimer.
19f7917c00SJeff Kirsher  *
20f7917c00SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
21f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
22f7917c00SJeff Kirsher  *        disclaimer in the documentation and/or other materials
23f7917c00SJeff Kirsher  *        provided with the distribution.
24f7917c00SJeff Kirsher  *
25f7917c00SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26f7917c00SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27f7917c00SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28f7917c00SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29f7917c00SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30f7917c00SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31f7917c00SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32f7917c00SJeff Kirsher  * SOFTWARE.
33f7917c00SJeff Kirsher  */
34f7917c00SJeff Kirsher 
35f7917c00SJeff Kirsher #ifndef __CXGB4_H__
36f7917c00SJeff Kirsher #define __CXGB4_H__
37f7917c00SJeff Kirsher 
38dca4faebSVipul Pandya #include "t4_hw.h"
39dca4faebSVipul Pandya 
40f7917c00SJeff Kirsher #include <linux/bitops.h>
41f7917c00SJeff Kirsher #include <linux/cache.h>
42f7917c00SJeff Kirsher #include <linux/interrupt.h>
43f7917c00SJeff Kirsher #include <linux/list.h>
44f7917c00SJeff Kirsher #include <linux/netdevice.h>
45f7917c00SJeff Kirsher #include <linux/pci.h>
46f7917c00SJeff Kirsher #include <linux/spinlock.h>
47f7917c00SJeff Kirsher #include <linux/timer.h>
48c0b8b992SDavid S. Miller #include <linux/vmalloc.h>
490eb71a9dSNeilBrown #include <linux/rhashtable.h>
50098ef6c2SHariprasad Shenai #include <linux/etherdevice.h>
515e2a5ebcSHariprasad Shenai #include <linux/net_tstamp.h>
52a4569504SAtul Gupta #include <linux/ptp_clock_kernel.h>
53a4569504SAtul Gupta #include <linux/ptp_classify.h>
541dde532dSRahul Lakkireddy #include <linux/crash_dump.h>
55b1871915SGanesh Goudar #include <linux/thermal.h>
56f7917c00SJeff Kirsher #include <asm/io.h>
5727999805SHariprasad S #include "t4_chip_type.h"
58f7917c00SJeff Kirsher #include "cxgb4_uld.h"
59c2193999SShahjada Abul Husain #include "t4fw_api.h"
60f7917c00SJeff Kirsher 
613069ee9bSVipul Pandya #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
6294cdb8bbSHariprasad Shenai extern struct list_head adapter_list;
6394cdb8bbSHariprasad Shenai extern struct mutex uld_mutex;
643069ee9bSVipul Pandya 
65a6ec572bSAtul Gupta /* Suspend an Ethernet Tx queue with fewer available descriptors than this.
66a6ec572bSAtul Gupta  * This is the same as calc_tx_descs() for a TSO packet with
67a6ec572bSAtul Gupta  * nr_frags == MAX_SKB_FRAGS.
68a6ec572bSAtul Gupta  */
69a6ec572bSAtul Gupta #define ETHTXQ_STOP_THRES \
70a6ec572bSAtul Gupta 	(1 + DIV_ROUND_UP((3 * MAX_SKB_FRAGS) / 2 + (MAX_SKB_FRAGS & 1), 8))
71a6ec572bSAtul Gupta 
72c2193999SShahjada Abul Husain #define FW_PARAM_DEV(param) \
73c2193999SShahjada Abul Husain 	(FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
74c2193999SShahjada Abul Husain 	 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
75c2193999SShahjada Abul Husain 
76c2193999SShahjada Abul Husain #define FW_PARAM_PFVF(param) \
77c2193999SShahjada Abul Husain 	(FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
78c2193999SShahjada Abul Husain 	 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param) |  \
79c2193999SShahjada Abul Husain 	 FW_PARAMS_PARAM_Y_V(0) | \
80c2193999SShahjada Abul Husain 	 FW_PARAMS_PARAM_Z_V(0))
81c2193999SShahjada Abul Husain 
82f7917c00SJeff Kirsher enum {
83f7917c00SJeff Kirsher 	MAX_NPORTS	= 4,     /* max # of ports */
84f7917c00SJeff Kirsher 	SERNUM_LEN	= 24,    /* Serial # length */
85f7917c00SJeff Kirsher 	EC_LEN		= 16,    /* E/C length */
86f7917c00SJeff Kirsher 	ID_LEN		= 16,    /* ID length */
87a94cd705SKumar Sanghvi 	PN_LEN		= 16,    /* Part Number length */
88098ef6c2SHariprasad Shenai 	MACADDR_LEN	= 12,    /* MAC Address length */
89f7917c00SJeff Kirsher };
90f7917c00SJeff Kirsher 
91f7917c00SJeff Kirsher enum {
92812034f1SHariprasad Shenai 	T4_REGMAP_SIZE = (160 * 1024),
93812034f1SHariprasad Shenai 	T5_REGMAP_SIZE = (332 * 1024),
94812034f1SHariprasad Shenai };
95812034f1SHariprasad Shenai 
96812034f1SHariprasad Shenai enum {
97f7917c00SJeff Kirsher 	MEM_EDC0,
98f7917c00SJeff Kirsher 	MEM_EDC1,
992422d9a3SSantosh Rastapur 	MEM_MC,
1002422d9a3SSantosh Rastapur 	MEM_MC0 = MEM_MC,
1014db0401fSRahul Lakkireddy 	MEM_MC1,
1024db0401fSRahul Lakkireddy 	MEM_HMA,
103f7917c00SJeff Kirsher };
104f7917c00SJeff Kirsher 
1053069ee9bSVipul Pandya enum {
1063eb4afbfSVipul Pandya 	MEMWIN0_APERTURE = 2048,
1073eb4afbfSVipul Pandya 	MEMWIN0_BASE     = 0x1b800,
1083069ee9bSVipul Pandya 	MEMWIN1_APERTURE = 32768,
1093069ee9bSVipul Pandya 	MEMWIN1_BASE     = 0x28000,
1102422d9a3SSantosh Rastapur 	MEMWIN1_BASE_T5  = 0x52000,
1113eb4afbfSVipul Pandya 	MEMWIN2_APERTURE = 65536,
1123eb4afbfSVipul Pandya 	MEMWIN2_BASE     = 0x30000,
1130abfd152SHariprasad Shenai 	MEMWIN2_APERTURE_T5 = 131072,
1140abfd152SHariprasad Shenai 	MEMWIN2_BASE_T5  = 0x60000,
1153069ee9bSVipul Pandya };
1163069ee9bSVipul Pandya 
117f7917c00SJeff Kirsher enum dev_master {
118f7917c00SJeff Kirsher 	MASTER_CANT,
119f7917c00SJeff Kirsher 	MASTER_MAY,
120f7917c00SJeff Kirsher 	MASTER_MUST
121f7917c00SJeff Kirsher };
122f7917c00SJeff Kirsher 
123f7917c00SJeff Kirsher enum dev_state {
124f7917c00SJeff Kirsher 	DEV_STATE_UNINIT,
125f7917c00SJeff Kirsher 	DEV_STATE_INIT,
126f7917c00SJeff Kirsher 	DEV_STATE_ERR
127f7917c00SJeff Kirsher };
128f7917c00SJeff Kirsher 
129c3168cabSGanesh Goudar enum cc_pause {
130f7917c00SJeff Kirsher 	PAUSE_RX      = 1 << 0,
131f7917c00SJeff Kirsher 	PAUSE_TX      = 1 << 1,
132f7917c00SJeff Kirsher 	PAUSE_AUTONEG = 1 << 2
133f7917c00SJeff Kirsher };
134f7917c00SJeff Kirsher 
135c3168cabSGanesh Goudar enum cc_fec {
1363bb4858fSGanesh Goudar 	FEC_AUTO      = 1 << 0,	 /* IEEE 802.3 "automatic" */
1373bb4858fSGanesh Goudar 	FEC_RS        = 1 << 1,  /* Reed-Solomon */
1383bb4858fSGanesh Goudar 	FEC_BASER_RS  = 1 << 2   /* BaseR/Reed-Solomon */
1393bb4858fSGanesh Goudar };
1403bb4858fSGanesh Goudar 
141f7917c00SJeff Kirsher struct port_stats {
142f7917c00SJeff Kirsher 	u64 tx_octets;            /* total # of octets in good frames */
143f7917c00SJeff Kirsher 	u64 tx_frames;            /* all good frames */
144f7917c00SJeff Kirsher 	u64 tx_bcast_frames;      /* all broadcast frames */
145f7917c00SJeff Kirsher 	u64 tx_mcast_frames;      /* all multicast frames */
146f7917c00SJeff Kirsher 	u64 tx_ucast_frames;      /* all unicast frames */
147f7917c00SJeff Kirsher 	u64 tx_error_frames;      /* all error frames */
148f7917c00SJeff Kirsher 
149f7917c00SJeff Kirsher 	u64 tx_frames_64;         /* # of Tx frames in a particular range */
150f7917c00SJeff Kirsher 	u64 tx_frames_65_127;
151f7917c00SJeff Kirsher 	u64 tx_frames_128_255;
152f7917c00SJeff Kirsher 	u64 tx_frames_256_511;
153f7917c00SJeff Kirsher 	u64 tx_frames_512_1023;
154f7917c00SJeff Kirsher 	u64 tx_frames_1024_1518;
155f7917c00SJeff Kirsher 	u64 tx_frames_1519_max;
156f7917c00SJeff Kirsher 
157f7917c00SJeff Kirsher 	u64 tx_drop;              /* # of dropped Tx frames */
158f7917c00SJeff Kirsher 	u64 tx_pause;             /* # of transmitted pause frames */
159f7917c00SJeff Kirsher 	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
160f7917c00SJeff Kirsher 	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
161f7917c00SJeff Kirsher 	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
162f7917c00SJeff Kirsher 	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
163f7917c00SJeff Kirsher 	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
164f7917c00SJeff Kirsher 	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
165f7917c00SJeff Kirsher 	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
166f7917c00SJeff Kirsher 	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
167f7917c00SJeff Kirsher 
168f7917c00SJeff Kirsher 	u64 rx_octets;            /* total # of octets in good frames */
169f7917c00SJeff Kirsher 	u64 rx_frames;            /* all good frames */
170f7917c00SJeff Kirsher 	u64 rx_bcast_frames;      /* all broadcast frames */
171f7917c00SJeff Kirsher 	u64 rx_mcast_frames;      /* all multicast frames */
172f7917c00SJeff Kirsher 	u64 rx_ucast_frames;      /* all unicast frames */
173f7917c00SJeff Kirsher 	u64 rx_too_long;          /* # of frames exceeding MTU */
174f7917c00SJeff Kirsher 	u64 rx_jabber;            /* # of jabber frames */
175f7917c00SJeff Kirsher 	u64 rx_fcs_err;           /* # of received frames with bad FCS */
176f7917c00SJeff Kirsher 	u64 rx_len_err;           /* # of received frames with length error */
177f7917c00SJeff Kirsher 	u64 rx_symbol_err;        /* symbol errors */
178f7917c00SJeff Kirsher 	u64 rx_runt;              /* # of short frames */
179f7917c00SJeff Kirsher 
180f7917c00SJeff Kirsher 	u64 rx_frames_64;         /* # of Rx frames in a particular range */
181f7917c00SJeff Kirsher 	u64 rx_frames_65_127;
182f7917c00SJeff Kirsher 	u64 rx_frames_128_255;
183f7917c00SJeff Kirsher 	u64 rx_frames_256_511;
184f7917c00SJeff Kirsher 	u64 rx_frames_512_1023;
185f7917c00SJeff Kirsher 	u64 rx_frames_1024_1518;
186f7917c00SJeff Kirsher 	u64 rx_frames_1519_max;
187f7917c00SJeff Kirsher 
188f7917c00SJeff Kirsher 	u64 rx_pause;             /* # of received pause frames */
189f7917c00SJeff Kirsher 	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
190f7917c00SJeff Kirsher 	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
191f7917c00SJeff Kirsher 	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
192f7917c00SJeff Kirsher 	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
193f7917c00SJeff Kirsher 	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
194f7917c00SJeff Kirsher 	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
195f7917c00SJeff Kirsher 	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
196f7917c00SJeff Kirsher 	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
197f7917c00SJeff Kirsher 
198f7917c00SJeff Kirsher 	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
199f7917c00SJeff Kirsher 	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
200f7917c00SJeff Kirsher 	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
201f7917c00SJeff Kirsher 	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
202f7917c00SJeff Kirsher 	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
203f7917c00SJeff Kirsher 	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
204f7917c00SJeff Kirsher 	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
205f7917c00SJeff Kirsher 	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
206f7917c00SJeff Kirsher };
207f7917c00SJeff Kirsher 
208f7917c00SJeff Kirsher struct lb_port_stats {
209f7917c00SJeff Kirsher 	u64 octets;
210f7917c00SJeff Kirsher 	u64 frames;
211f7917c00SJeff Kirsher 	u64 bcast_frames;
212f7917c00SJeff Kirsher 	u64 mcast_frames;
213f7917c00SJeff Kirsher 	u64 ucast_frames;
214f7917c00SJeff Kirsher 	u64 error_frames;
215f7917c00SJeff Kirsher 
216f7917c00SJeff Kirsher 	u64 frames_64;
217f7917c00SJeff Kirsher 	u64 frames_65_127;
218f7917c00SJeff Kirsher 	u64 frames_128_255;
219f7917c00SJeff Kirsher 	u64 frames_256_511;
220f7917c00SJeff Kirsher 	u64 frames_512_1023;
221f7917c00SJeff Kirsher 	u64 frames_1024_1518;
222f7917c00SJeff Kirsher 	u64 frames_1519_max;
223f7917c00SJeff Kirsher 
224f7917c00SJeff Kirsher 	u64 drop;
225f7917c00SJeff Kirsher 
226f7917c00SJeff Kirsher 	u64 ovflow0;
227f7917c00SJeff Kirsher 	u64 ovflow1;
228f7917c00SJeff Kirsher 	u64 ovflow2;
229f7917c00SJeff Kirsher 	u64 ovflow3;
230f7917c00SJeff Kirsher 	u64 trunc0;
231f7917c00SJeff Kirsher 	u64 trunc1;
232f7917c00SJeff Kirsher 	u64 trunc2;
233f7917c00SJeff Kirsher 	u64 trunc3;
234f7917c00SJeff Kirsher };
235f7917c00SJeff Kirsher 
236f7917c00SJeff Kirsher struct tp_tcp_stats {
237a4cfd929SHariprasad Shenai 	u32 tcp_out_rsts;
238a4cfd929SHariprasad Shenai 	u64 tcp_in_segs;
239a4cfd929SHariprasad Shenai 	u64 tcp_out_segs;
240a4cfd929SHariprasad Shenai 	u64 tcp_retrans_segs;
241a4cfd929SHariprasad Shenai };
242a4cfd929SHariprasad Shenai 
243a4cfd929SHariprasad Shenai struct tp_usm_stats {
244a4cfd929SHariprasad Shenai 	u32 frames;
245a4cfd929SHariprasad Shenai 	u32 drops;
246a4cfd929SHariprasad Shenai 	u64 octets;
247f7917c00SJeff Kirsher };
248f7917c00SJeff Kirsher 
249a6222975SHariprasad Shenai struct tp_fcoe_stats {
250a6222975SHariprasad Shenai 	u32 frames_ddp;
251a6222975SHariprasad Shenai 	u32 frames_drop;
252a6222975SHariprasad Shenai 	u64 octets_ddp;
253f7917c00SJeff Kirsher };
254f7917c00SJeff Kirsher 
255f7917c00SJeff Kirsher struct tp_err_stats {
256a4cfd929SHariprasad Shenai 	u32 mac_in_errs[4];
257a4cfd929SHariprasad Shenai 	u32 hdr_in_errs[4];
258a4cfd929SHariprasad Shenai 	u32 tcp_in_errs[4];
259a4cfd929SHariprasad Shenai 	u32 tnl_cong_drops[4];
260a4cfd929SHariprasad Shenai 	u32 ofld_chan_drops[4];
261a4cfd929SHariprasad Shenai 	u32 tnl_tx_drops[4];
262a4cfd929SHariprasad Shenai 	u32 ofld_vlan_drops[4];
263a4cfd929SHariprasad Shenai 	u32 tcp6_in_errs[4];
264a4cfd929SHariprasad Shenai 	u32 ofld_no_neigh;
265a4cfd929SHariprasad Shenai 	u32 ofld_cong_defer;
266a4cfd929SHariprasad Shenai };
267a4cfd929SHariprasad Shenai 
268a6222975SHariprasad Shenai struct tp_cpl_stats {
269a6222975SHariprasad Shenai 	u32 req[4];
270a6222975SHariprasad Shenai 	u32 rsp[4];
271a6222975SHariprasad Shenai };
272a6222975SHariprasad Shenai 
273a4cfd929SHariprasad Shenai struct tp_rdma_stats {
274a4cfd929SHariprasad Shenai 	u32 rqe_dfr_pkt;
275a4cfd929SHariprasad Shenai 	u32 rqe_dfr_mod;
276f7917c00SJeff Kirsher };
277f7917c00SJeff Kirsher 
278e85c9a7aSHariprasad Shenai struct sge_params {
279e85c9a7aSHariprasad Shenai 	u32 hps;			/* host page size for our PF/VF */
280e85c9a7aSHariprasad Shenai 	u32 eq_qpp;			/* egress queues/page for our PF/VF */
281e85c9a7aSHariprasad Shenai 	u32 iq_qpp;			/* egress queues/page for our PF/VF */
282e85c9a7aSHariprasad Shenai };
283e85c9a7aSHariprasad Shenai 
284f7917c00SJeff Kirsher struct tp_params {
285f7917c00SJeff Kirsher 	unsigned int tre;            /* log2 of core clocks per TP tick */
2862d277b3bSHariprasad Shenai 	unsigned int la_mask;        /* what events are recorded by TP LA */
287dca4faebSVipul Pandya 	unsigned short tx_modq_map;  /* TX modulation scheduler queue to */
288dca4faebSVipul Pandya 				     /* channel map */
289636f9d37SVipul Pandya 
290636f9d37SVipul Pandya 	uint32_t dack_re;            /* DACK timer resolution */
291636f9d37SVipul Pandya 	unsigned short tx_modq[NCHAN];	/* channel to modulation queue map */
292dcf7b6f5SKumar Sanghvi 
293dcf7b6f5SKumar Sanghvi 	u32 vlan_pri_map;               /* cached TP_VLAN_PRI_MAP */
294dcf10ec7SRaju Rangoju 	u32 filter_mask;
295dcf7b6f5SKumar Sanghvi 	u32 ingress_config;             /* cached TP_INGRESS_CONFIG */
296dcf7b6f5SKumar Sanghvi 
2978eb9f2f9SArjun V 	/* cached TP_OUT_CONFIG compressed error vector
2988eb9f2f9SArjun V 	 * and passing outer header info for encapsulated packets.
2998eb9f2f9SArjun V 	 */
3008eb9f2f9SArjun V 	int rx_pkt_encap;
3018eb9f2f9SArjun V 
302dcf7b6f5SKumar Sanghvi 	/* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets.  This is a
303dcf7b6f5SKumar Sanghvi 	 * subset of the set of fields which may be present in the Compressed
304dcf7b6f5SKumar Sanghvi 	 * Filter Tuple portion of filters and TCP TCB connections.  The
305dcf7b6f5SKumar Sanghvi 	 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
306dcf7b6f5SKumar Sanghvi 	 * Since a variable number of fields may or may not be present, their
307dcf7b6f5SKumar Sanghvi 	 * shifted field positions within the Compressed Filter Tuple may
308dcf7b6f5SKumar Sanghvi 	 * vary, or not even be present if the field isn't selected in
309dcf7b6f5SKumar Sanghvi 	 * TP_VLAN_PRI_MAP.  Since some of these fields are needed in various
310dcf7b6f5SKumar Sanghvi 	 * places we store their offsets here, or a -1 if the field isn't
311dcf7b6f5SKumar Sanghvi 	 * present.
312dcf7b6f5SKumar Sanghvi 	 */
3130ba9a3b6SKumar Sanghvi 	int fcoe_shift;
314dcf7b6f5SKumar Sanghvi 	int port_shift;
3150ba9a3b6SKumar Sanghvi 	int vnic_shift;
3160ba9a3b6SKumar Sanghvi 	int vlan_shift;
3170ba9a3b6SKumar Sanghvi 	int tos_shift;
318dcf7b6f5SKumar Sanghvi 	int protocol_shift;
3190ba9a3b6SKumar Sanghvi 	int ethertype_shift;
3200ba9a3b6SKumar Sanghvi 	int macmatch_shift;
3210ba9a3b6SKumar Sanghvi 	int matchtype_shift;
3220ba9a3b6SKumar Sanghvi 	int frag_shift;
3230ba9a3b6SKumar Sanghvi 
3240ba9a3b6SKumar Sanghvi 	u64 hash_filter_mask;
325f7917c00SJeff Kirsher };
326f7917c00SJeff Kirsher 
327f7917c00SJeff Kirsher struct vpd_params {
328f7917c00SJeff Kirsher 	unsigned int cclk;
329f7917c00SJeff Kirsher 	u8 ec[EC_LEN + 1];
330f7917c00SJeff Kirsher 	u8 sn[SERNUM_LEN + 1];
331f7917c00SJeff Kirsher 	u8 id[ID_LEN + 1];
332a94cd705SKumar Sanghvi 	u8 pn[PN_LEN + 1];
333098ef6c2SHariprasad Shenai 	u8 na[MACADDR_LEN + 1];
334f7917c00SJeff Kirsher };
335f7917c00SJeff Kirsher 
3360eaec62aSCasey Leedom /* Maximum resources provisioned for a PCI PF.
3370eaec62aSCasey Leedom  */
3380eaec62aSCasey Leedom struct pf_resources {
3390eaec62aSCasey Leedom 	unsigned int nvi;		/* N virtual interfaces */
3400eaec62aSCasey Leedom 	unsigned int neq;		/* N egress Qs */
3410eaec62aSCasey Leedom 	unsigned int nethctrl;		/* N egress ETH or CTRL Qs */
3420eaec62aSCasey Leedom 	unsigned int niqflint;		/* N ingress Qs/w free list(s) & intr */
3430eaec62aSCasey Leedom 	unsigned int niq;		/* N ingress Qs */
3440eaec62aSCasey Leedom 	unsigned int tc;		/* PCI-E traffic class */
3450eaec62aSCasey Leedom 	unsigned int pmask;		/* port access rights mask */
3460eaec62aSCasey Leedom 	unsigned int nexactf;		/* N exact MPS filters */
3470eaec62aSCasey Leedom 	unsigned int r_caps;		/* read capabilities */
3480eaec62aSCasey Leedom 	unsigned int wx_caps;		/* write/execute capabilities */
3490eaec62aSCasey Leedom };
3500eaec62aSCasey Leedom 
351f7917c00SJeff Kirsher struct pci_params {
352baf50868SGanesh Goudar 	unsigned int vpd_cap_addr;
353f7917c00SJeff Kirsher 	unsigned char speed;
354f7917c00SJeff Kirsher 	unsigned char width;
355f7917c00SJeff Kirsher };
356f7917c00SJeff Kirsher 
35749aa284fSHariprasad Shenai struct devlog_params {
35849aa284fSHariprasad Shenai 	u32 memtype;                    /* which memory (EDC0, EDC1, MC) */
35949aa284fSHariprasad Shenai 	u32 start;                      /* start of log in firmware memory */
36049aa284fSHariprasad Shenai 	u32 size;                       /* size of log */
36149aa284fSHariprasad Shenai };
36249aa284fSHariprasad Shenai 
3633ccc6cf7SHariprasad Shenai /* Stores chip specific parameters */
3643ccc6cf7SHariprasad Shenai struct arch_specific_params {
3653ccc6cf7SHariprasad Shenai 	u8 nchan;
36644588560SHariprasad Shenai 	u8 pm_stats_cnt;
3672216d014SHariprasad Shenai 	u8 cng_ch_bits_log;		/* congestion channel map bits width */
3683ccc6cf7SHariprasad Shenai 	u16 mps_rplc_size;
3693ccc6cf7SHariprasad Shenai 	u16 vfcount;
3703ccc6cf7SHariprasad Shenai 	u32 sge_fl_db;
3713ccc6cf7SHariprasad Shenai 	u16 mps_tcam_size;
3723ccc6cf7SHariprasad Shenai };
3733ccc6cf7SHariprasad Shenai 
374f7917c00SJeff Kirsher struct adapter_params {
375e85c9a7aSHariprasad Shenai 	struct sge_params sge;
376f7917c00SJeff Kirsher 	struct tp_params  tp;
377f7917c00SJeff Kirsher 	struct vpd_params vpd;
3780eaec62aSCasey Leedom 	struct pf_resources pfres;
379f7917c00SJeff Kirsher 	struct pci_params pci;
38049aa284fSHariprasad Shenai 	struct devlog_params devlog;
38149aa284fSHariprasad Shenai 	enum pcie_memwin drv_memwin;
382f7917c00SJeff Kirsher 
383f1ff24aaSHariprasad Shenai 	unsigned int cim_la_size;
384f1ff24aaSHariprasad Shenai 
385f7917c00SJeff Kirsher 	unsigned int sf_size;             /* serial flash size in bytes */
386f7917c00SJeff Kirsher 	unsigned int sf_nsec;             /* # of flash sectors */
387f7917c00SJeff Kirsher 
388760446f9SGanesh Goudar 	unsigned int fw_vers;		  /* firmware version */
3890de72738SHariprasad Shenai 	unsigned int bs_vers;		  /* bootstrap version */
390760446f9SGanesh Goudar 	unsigned int tp_vers;		  /* TP microcode version */
3910de72738SHariprasad Shenai 	unsigned int er_vers;		  /* expansion ROM version */
392760446f9SGanesh Goudar 	unsigned int scfg_vers;		  /* Serial Configuration version */
393760446f9SGanesh Goudar 	unsigned int vpd_vers;		  /* VPD Version */
394f7917c00SJeff Kirsher 	u8 api_vers[7];
395f7917c00SJeff Kirsher 
396f7917c00SJeff Kirsher 	unsigned short mtus[NMTUS];
397f7917c00SJeff Kirsher 	unsigned short a_wnd[NCCTRL_WIN];
398f7917c00SJeff Kirsher 	unsigned short b_wnd[NCCTRL_WIN];
399f7917c00SJeff Kirsher 
400f7917c00SJeff Kirsher 	unsigned char nports;             /* # of ethernet ports */
401f7917c00SJeff Kirsher 	unsigned char portvec;
402d14807ddSHariprasad Shenai 	enum chip_type chip;               /* chip code */
4033ccc6cf7SHariprasad Shenai 	struct arch_specific_params arch;  /* chip specific params */
404f7917c00SJeff Kirsher 	unsigned char offload;
40594cdb8bbSHariprasad Shenai 	unsigned char crypto;		/* HW capability for crypto */
406ab0367eaSRahul Lakkireddy 	unsigned char ethofld;		/* QoS support */
407f7917c00SJeff Kirsher 
4089a4da2cdSVipul Pandya 	unsigned char bypass;
4095c31254eSKumar Sanghvi 	unsigned char hash_filter;
4109a4da2cdSVipul Pandya 
411f7917c00SJeff Kirsher 	unsigned int ofldq_wr_cred;
4121ac0f095SKumar Sanghvi 	bool ulptx_memwrite_dsgl;          /* use of T5 DSGL allowed */
4134c2c5763SHariprasad Shenai 
414b72a32daSRahul Lakkireddy 	unsigned int nsched_cls;          /* number of traffic classes */
4154c2c5763SHariprasad Shenai 	unsigned int max_ordird_qp;       /* Max read depth per RDMA QP */
4164c2c5763SHariprasad Shenai 	unsigned int max_ird_adapter;     /* Max read depth per adapter */
417086de575SSteve Wise 	bool fr_nsmr_tpte_wr_support;	  /* FW support for FR_NSMR_TPTE_WR */
418c3168cabSGanesh Goudar 	u8 fw_caps_support;		/* 32-bit Port Capabilities */
4190ff90994SKumar Sanghvi 	bool filter2_wr_support;	/* FW support for FILTER2_WR */
42002d805dcSSantosh Rastapur 	unsigned int viid_smt_extn_support:1; /* FW returns vin and smt index */
4218f46d467SArjun Vynipadath 
4228f46d467SArjun Vynipadath 	/* MPS Buffer Group Map[per Port].  Bit i is set if buffer group i is
4238f46d467SArjun Vynipadath 	 * used by the Port
4248f46d467SArjun Vynipadath 	 */
4258f46d467SArjun Vynipadath 	u8 mps_bg_map[MAX_NPORTS];	/* MPS Buffer Group Map */
42643db9296SRaju Rangoju 	bool write_w_imm_support;       /* FW supports WRITE_WITH_IMMEDIATE */
427f3910c62SRaju Rangoju 	bool write_cmpl_support;        /* FW supports WRITE_CMPL */
428f7917c00SJeff Kirsher };
429f7917c00SJeff Kirsher 
430a3bfb617SHariprasad Shenai /* State needed to monitor the forward progress of SGE Ingress DMA activities
431a3bfb617SHariprasad Shenai  * and possible hangs.
432a3bfb617SHariprasad Shenai  */
433a3bfb617SHariprasad Shenai struct sge_idma_monitor_state {
434a3bfb617SHariprasad Shenai 	unsigned int idma_1s_thresh;	/* 1s threshold in Core Clock ticks */
435a3bfb617SHariprasad Shenai 	unsigned int idma_stalled[2];	/* synthesized stalled timers in HZ */
436a3bfb617SHariprasad Shenai 	unsigned int idma_state[2];	/* IDMA Hang detect state */
437a3bfb617SHariprasad Shenai 	unsigned int idma_qid[2];	/* IDMA Hung Ingress Queue ID */
438a3bfb617SHariprasad Shenai 	unsigned int idma_warn[2];	/* time to warning in HZ */
439a3bfb617SHariprasad Shenai };
440a3bfb617SHariprasad Shenai 
4417f080c3fSHariprasad Shenai /* Firmware Mailbox Command/Reply log.  All values are in Host-Endian format.
4427f080c3fSHariprasad Shenai  * The access and execute times are signed in order to accommodate negative
4437f080c3fSHariprasad Shenai  * error returns.
4447f080c3fSHariprasad Shenai  */
4457f080c3fSHariprasad Shenai struct mbox_cmd {
4467f080c3fSHariprasad Shenai 	u64 cmd[MBOX_LEN / 8];		/* a Firmware Mailbox Command/Reply */
4477f080c3fSHariprasad Shenai 	u64 timestamp;			/* OS-dependent timestamp */
4487f080c3fSHariprasad Shenai 	u32 seqno;			/* sequence number */
4497f080c3fSHariprasad Shenai 	s16 access;			/* time (ms) to access mailbox */
4507f080c3fSHariprasad Shenai 	s16 execute;			/* time (ms) to execute */
4517f080c3fSHariprasad Shenai };
4527f080c3fSHariprasad Shenai 
4537f080c3fSHariprasad Shenai struct mbox_cmd_log {
4547f080c3fSHariprasad Shenai 	unsigned int size;		/* number of entries in the log */
4557f080c3fSHariprasad Shenai 	unsigned int cursor;		/* next position in the log to write */
4567f080c3fSHariprasad Shenai 	u32 seqno;			/* next sequence number */
4577f080c3fSHariprasad Shenai 	/* variable length mailbox command log starts here */
4587f080c3fSHariprasad Shenai };
4597f080c3fSHariprasad Shenai 
4607f080c3fSHariprasad Shenai /* Given a pointer to a Firmware Mailbox Command Log and a log entry index,
4617f080c3fSHariprasad Shenai  * return a pointer to the specified entry.
4627f080c3fSHariprasad Shenai  */
4637f080c3fSHariprasad Shenai static inline struct mbox_cmd *mbox_cmd_log_entry(struct mbox_cmd_log *log,
4647f080c3fSHariprasad Shenai 						  unsigned int entry_idx)
4657f080c3fSHariprasad Shenai {
4667f080c3fSHariprasad Shenai 	return &((struct mbox_cmd *)&(log)[1])[entry_idx];
4677f080c3fSHariprasad Shenai }
4687f080c3fSHariprasad Shenai 
46916e47624SHariprasad Shenai #include "t4fw_api.h"
47016e47624SHariprasad Shenai 
47116e47624SHariprasad Shenai #define FW_VERSION(chip) ( \
472b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
473b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
474b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
475b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
47616e47624SHariprasad Shenai #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
47716e47624SHariprasad Shenai 
47816e47624SHariprasad Shenai struct fw_info {
47916e47624SHariprasad Shenai 	u8 chip;
48016e47624SHariprasad Shenai 	char *fs_name;
48116e47624SHariprasad Shenai 	char *fw_mod_name;
48216e47624SHariprasad Shenai 	struct fw_hdr fw_hdr;
48316e47624SHariprasad Shenai };
48416e47624SHariprasad Shenai 
485f7917c00SJeff Kirsher struct trace_params {
486f7917c00SJeff Kirsher 	u32 data[TRACE_LEN / 4];
487f7917c00SJeff Kirsher 	u32 mask[TRACE_LEN / 4];
488f7917c00SJeff Kirsher 	unsigned short snap_len;
489f7917c00SJeff Kirsher 	unsigned short min_len;
490f7917c00SJeff Kirsher 	unsigned char skip_ofst;
491f7917c00SJeff Kirsher 	unsigned char skip_len;
492f7917c00SJeff Kirsher 	unsigned char invert;
493f7917c00SJeff Kirsher 	unsigned char port;
494f7917c00SJeff Kirsher };
495f7917c00SJeff Kirsher 
496c3168cabSGanesh Goudar /* Firmware Port Capabilities types. */
497c3168cabSGanesh Goudar 
498c3168cabSGanesh Goudar typedef u16 fw_port_cap16_t;	/* 16-bit Port Capabilities integral value */
499c3168cabSGanesh Goudar typedef u32 fw_port_cap32_t;	/* 32-bit Port Capabilities integral value */
500c3168cabSGanesh Goudar 
501c3168cabSGanesh Goudar enum fw_caps {
502c3168cabSGanesh Goudar 	FW_CAPS_UNKNOWN	= 0,	/* 0'ed out initial state */
503c3168cabSGanesh Goudar 	FW_CAPS16	= 1,	/* old Firmware: 16-bit Port Capabilities */
504c3168cabSGanesh Goudar 	FW_CAPS32	= 2,	/* new Firmware: 32-bit Port Capabilities */
505c3168cabSGanesh Goudar };
506c3168cabSGanesh Goudar 
507f7917c00SJeff Kirsher struct link_config {
508c3168cabSGanesh Goudar 	fw_port_cap32_t pcaps;           /* link capabilities */
509c3168cabSGanesh Goudar 	fw_port_cap32_t def_acaps;       /* default advertised capabilities */
510c3168cabSGanesh Goudar 	fw_port_cap32_t acaps;           /* advertised capabilities */
511c3168cabSGanesh Goudar 	fw_port_cap32_t lpacaps;         /* peer advertised capabilities */
512c3168cabSGanesh Goudar 
513c3168cabSGanesh Goudar 	fw_port_cap32_t speed_caps;      /* speed(s) user has requested */
514c3168cabSGanesh Goudar 	unsigned int   speed;            /* actual link speed (Mb/s) */
515c3168cabSGanesh Goudar 
516c3168cabSGanesh Goudar 	enum cc_pause  requested_fc;     /* flow control user has requested */
517c3168cabSGanesh Goudar 	enum cc_pause  fc;               /* actual link flow control */
518c3168cabSGanesh Goudar 
519c3168cabSGanesh Goudar 	enum cc_fec    requested_fec;	 /* Forward Error Correction: */
520c3168cabSGanesh Goudar 	enum cc_fec    fec;		 /* requested and actual in use */
521c3168cabSGanesh Goudar 
522f7917c00SJeff Kirsher 	unsigned char  autoneg;          /* autonegotiating? */
523c3168cabSGanesh Goudar 
524f7917c00SJeff Kirsher 	unsigned char  link_ok;          /* link up? */
525ddc7740dSHariprasad Shenai 	unsigned char  link_down_rc;     /* link down reason */
5268156b0baSGanesh Goudar 
5278156b0baSGanesh Goudar 	bool new_module;		 /* ->OS Transceiver Module inserted */
5288156b0baSGanesh Goudar 	bool redo_l1cfg;		 /* ->CC redo current "sticky" L1 CFG */
529f7917c00SJeff Kirsher };
530f7917c00SJeff Kirsher 
531e2ac9628SHariprasad Shenai #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
532f7917c00SJeff Kirsher 
533f7917c00SJeff Kirsher enum {
534f7917c00SJeff Kirsher 	MAX_ETH_QSETS = 32,           /* # of Ethernet Tx/Rx queue sets */
535f90ce561SHariprasad Shenai 	MAX_OFLD_QSETS = 16,          /* # of offload Tx, iscsi Rx queue sets */
536f7917c00SJeff Kirsher 	MAX_CTRL_QUEUES = NCHAN,      /* # of control Tx queues */
537f7917c00SJeff Kirsher };
538f7917c00SJeff Kirsher 
539f7917c00SJeff Kirsher enum {
540812034f1SHariprasad Shenai 	MAX_TXQ_ENTRIES      = 16384,
541812034f1SHariprasad Shenai 	MAX_CTRL_TXQ_ENTRIES = 1024,
542812034f1SHariprasad Shenai 	MAX_RSPQ_ENTRIES     = 16384,
543812034f1SHariprasad Shenai 	MAX_RX_BUFFERS       = 16384,
544812034f1SHariprasad Shenai 	MIN_TXQ_ENTRIES      = 32,
545812034f1SHariprasad Shenai 	MIN_CTRL_TXQ_ENTRIES = 32,
546812034f1SHariprasad Shenai 	MIN_RSPQ_ENTRIES     = 128,
547812034f1SHariprasad Shenai 	MIN_FL_ENTRIES       = 16
548812034f1SHariprasad Shenai };
549812034f1SHariprasad Shenai 
550812034f1SHariprasad Shenai enum {
55168ddc82aSRahul Lakkireddy 	MAX_TXQ_DESC_SIZE      = 64,
55268ddc82aSRahul Lakkireddy 	MAX_RXQ_DESC_SIZE      = 128,
55368ddc82aSRahul Lakkireddy 	MAX_FL_DESC_SIZE       = 8,
55468ddc82aSRahul Lakkireddy 	MAX_CTRL_TXQ_DESC_SIZE = 64,
55568ddc82aSRahul Lakkireddy };
55668ddc82aSRahul Lakkireddy 
55768ddc82aSRahul Lakkireddy enum {
558cf38be6dSHariprasad Shenai 	INGQ_EXTRAS = 2,        /* firmware event queue and */
559cf38be6dSHariprasad Shenai 				/*   forwarded interrupts */
5600fbc81b3SHariprasad Shenai 	MAX_INGQ = MAX_ETH_QSETS + INGQ_EXTRAS,
561f7917c00SJeff Kirsher };
562f7917c00SJeff Kirsher 
563d5fbda61SArjun Vynipadath enum {
564d5fbda61SArjun Vynipadath 	PRIV_FLAG_PORT_TX_VM_BIT,
565d5fbda61SArjun Vynipadath };
566d5fbda61SArjun Vynipadath 
567d5fbda61SArjun Vynipadath #define PRIV_FLAG_PORT_TX_VM		BIT(PRIV_FLAG_PORT_TX_VM_BIT)
568d5fbda61SArjun Vynipadath 
569d5fbda61SArjun Vynipadath #define PRIV_FLAGS_ADAP			0
570d5fbda61SArjun Vynipadath #define PRIV_FLAGS_PORT			PRIV_FLAG_PORT_TX_VM
571d5fbda61SArjun Vynipadath 
572f7917c00SJeff Kirsher struct adapter;
573f7917c00SJeff Kirsher struct sge_rspq;
574f7917c00SJeff Kirsher 
575688848b1SAnish Bhatt #include "cxgb4_dcb.h"
576688848b1SAnish Bhatt 
57776fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
57876fed8a9SVarun Prakash #include "cxgb4_fcoe.h"
57976fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
58076fed8a9SVarun Prakash 
581f7917c00SJeff Kirsher struct port_info {
582f7917c00SJeff Kirsher 	struct adapter *adapter;
583f7917c00SJeff Kirsher 	u16    viid;
5843f8cfd0dSArjun Vynipadath 	int    xact_addr_filt;        /* index of exact MAC address filter */
585f7917c00SJeff Kirsher 	u16    rss_size;              /* size of VI's RSS table slice */
586f7917c00SJeff Kirsher 	s8     mdio_addr;
58740e9de4bSHariprasad Shenai 	enum fw_port_type port_type;
588f7917c00SJeff Kirsher 	u8     mod_type;
589f7917c00SJeff Kirsher 	u8     port_id;
590f7917c00SJeff Kirsher 	u8     tx_chan;
591f7917c00SJeff Kirsher 	u8     lport;                 /* associated offload logical port */
592f7917c00SJeff Kirsher 	u8     nqsets;                /* # of qsets */
593f7917c00SJeff Kirsher 	u8     first_qset;            /* index of first qset */
594f7917c00SJeff Kirsher 	u8     rss_mode;
595f7917c00SJeff Kirsher 	struct link_config link_cfg;
596f7917c00SJeff Kirsher 	u16   *rss;
597a4cfd929SHariprasad Shenai 	struct port_stats stats_base;
598688848b1SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
599688848b1SAnish Bhatt 	struct port_dcb_info dcb;     /* Data Center Bridging support */
600688848b1SAnish Bhatt #endif
60176fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
60276fed8a9SVarun Prakash 	struct cxgb_fcoe fcoe;
60376fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
6045e2a5ebcSHariprasad Shenai 	bool rxtstamp;  /* Enable TS */
6055e2a5ebcSHariprasad Shenai 	struct hwtstamp_config tstamp_config;
606a4569504SAtul Gupta 	bool ptp_enable;
607b72a32daSRahul Lakkireddy 	struct sched_table *sched_tbl;
608d5fbda61SArjun Vynipadath 	u32 eth_flags;
60902d805dcSSantosh Rastapur 
61002d805dcSSantosh Rastapur 	/* viid and smt fields either returned by fw
61102d805dcSSantosh Rastapur 	 * or decoded by parsing viid by driver.
61202d805dcSSantosh Rastapur 	 */
61302d805dcSSantosh Rastapur 	u8 vin;
61402d805dcSSantosh Rastapur 	u8 vivld;
61502d805dcSSantosh Rastapur 	u8 smt_idx;
61674dd5aa1SVishal Kulkarni 	u8 rx_cchan;
6174ec4762dSRahul Lakkireddy 
6184ec4762dSRahul Lakkireddy 	bool tc_block_shared;
619f7917c00SJeff Kirsher };
620f7917c00SJeff Kirsher 
621f7917c00SJeff Kirsher struct dentry;
622f7917c00SJeff Kirsher struct work_struct;
623f7917c00SJeff Kirsher 
624f7917c00SJeff Kirsher enum {                                 /* adapter flags */
62580f61f19SArjun Vynipadath 	CXGB4_FULL_INIT_DONE		= (1 << 0),
62680f61f19SArjun Vynipadath 	CXGB4_DEV_ENABLED		= (1 << 1),
62780f61f19SArjun Vynipadath 	CXGB4_USING_MSI			= (1 << 2),
62880f61f19SArjun Vynipadath 	CXGB4_USING_MSIX		= (1 << 3),
62980f61f19SArjun Vynipadath 	CXGB4_FW_OK			= (1 << 4),
63080f61f19SArjun Vynipadath 	CXGB4_RSS_TNLALLLOOKUP		= (1 << 5),
63180f61f19SArjun Vynipadath 	CXGB4_USING_SOFT_PARAMS		= (1 << 6),
63280f61f19SArjun Vynipadath 	CXGB4_MASTER_PF			= (1 << 7),
63380f61f19SArjun Vynipadath 	CXGB4_FW_OFLD_CONN		= (1 << 9),
63480f61f19SArjun Vynipadath 	CXGB4_ROOT_NO_RELAXED_ORDERING	= (1 << 10),
63580f61f19SArjun Vynipadath 	CXGB4_SHUTTING_DOWN		= (1 << 11),
63680f61f19SArjun Vynipadath 	CXGB4_SGE_DBQ_TIMER		= (1 << 12),
637f7917c00SJeff Kirsher };
638f7917c00SJeff Kirsher 
63994cdb8bbSHariprasad Shenai enum {
64094cdb8bbSHariprasad Shenai 	ULP_CRYPTO_LOOKASIDE = 1 << 0,
641a6ec572bSAtul Gupta 	ULP_CRYPTO_IPSEC_INLINE = 1 << 1,
64294cdb8bbSHariprasad Shenai };
64394cdb8bbSHariprasad Shenai 
644f7917c00SJeff Kirsher struct rx_sw_desc;
645f7917c00SJeff Kirsher 
646f7917c00SJeff Kirsher struct sge_fl {                     /* SGE free-buffer queue state */
647f7917c00SJeff Kirsher 	unsigned int avail;         /* # of available Rx buffers */
648f7917c00SJeff Kirsher 	unsigned int pend_cred;     /* new buffers since last FL DB ring */
649f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
650f7917c00SJeff Kirsher 	unsigned int pidx;          /* producer index */
651f7917c00SJeff Kirsher 	unsigned long alloc_failed; /* # of times buffer allocation failed */
652f7917c00SJeff Kirsher 	unsigned long large_alloc_failed;
65370055dd0SHariprasad Shenai 	unsigned long mapping_err;  /* # of RX Buffer DMA Mapping failures */
65470055dd0SHariprasad Shenai 	unsigned long low;          /* # of times momentarily starving */
655f7917c00SJeff Kirsher 	unsigned long starving;
656f7917c00SJeff Kirsher 	/* RO fields */
657f7917c00SJeff Kirsher 	unsigned int cntxt_id;      /* SGE context id for the free list */
658f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of free list */
659f7917c00SJeff Kirsher 	struct rx_sw_desc *sdesc;   /* address of SW Rx descriptor ring */
660f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW Rx descriptor ring */
661f7917c00SJeff Kirsher 	dma_addr_t addr;            /* bus address of HW ring start */
662df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
663df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
664f7917c00SJeff Kirsher };
665f7917c00SJeff Kirsher 
666f7917c00SJeff Kirsher /* A packet gather list */
667f7917c00SJeff Kirsher struct pkt_gl {
6685e2a5ebcSHariprasad Shenai 	u64 sgetstamp;		    /* SGE Time Stamp for Ingress Packet */
669e91b0f24SIan Campbell 	struct page_frag frags[MAX_SKB_FRAGS];
670f7917c00SJeff Kirsher 	void *va;                         /* virtual address of first byte */
671f7917c00SJeff Kirsher 	unsigned int nfrags;              /* # of fragments */
672f7917c00SJeff Kirsher 	unsigned int tot_len;             /* total length of fragments */
673f7917c00SJeff Kirsher };
674f7917c00SJeff Kirsher 
675f7917c00SJeff Kirsher typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
676f7917c00SJeff Kirsher 			      const struct pkt_gl *gl);
6772337ba42SVarun Prakash typedef void (*rspq_flush_handler_t)(struct sge_rspq *q);
6782337ba42SVarun Prakash /* LRO related declarations for ULD */
6792337ba42SVarun Prakash struct t4_lro_mgr {
6802337ba42SVarun Prakash #define MAX_LRO_SESSIONS		64
6812337ba42SVarun Prakash 	u8 lro_session_cnt;         /* # of sessions to aggregate */
6822337ba42SVarun Prakash 	unsigned long lro_pkts;     /* # of LRO super packets */
6832337ba42SVarun Prakash 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
6842337ba42SVarun Prakash 	struct sk_buff_head lroq;   /* list of aggregated sessions */
6852337ba42SVarun Prakash };
686f7917c00SJeff Kirsher 
687f7917c00SJeff Kirsher struct sge_rspq {                   /* state for an SGE response queue */
688f7917c00SJeff Kirsher 	struct napi_struct napi;
689f7917c00SJeff Kirsher 	const __be64 *cur_desc;     /* current descriptor in queue */
690f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
691f7917c00SJeff Kirsher 	u8 gen;                     /* current generation bit */
692f7917c00SJeff Kirsher 	u8 intr_params;             /* interrupt holdoff parameters */
693f7917c00SJeff Kirsher 	u8 next_intr_params;        /* holdoff params for next interrupt */
694e553ec3fSHariprasad Shenai 	u8 adaptive_rx;
695f7917c00SJeff Kirsher 	u8 pktcnt_idx;              /* interrupt packet threshold */
696f7917c00SJeff Kirsher 	u8 uld;                     /* ULD handling this queue */
697f7917c00SJeff Kirsher 	u8 idx;                     /* queue index within its group */
698f7917c00SJeff Kirsher 	int offset;                 /* offset into current Rx buffer */
699f7917c00SJeff Kirsher 	u16 cntxt_id;               /* SGE context id for the response q */
700f7917c00SJeff Kirsher 	u16 abs_id;                 /* absolute SGE id for the response q */
701f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW response ring */
702f7917c00SJeff Kirsher 	dma_addr_t phys_addr;       /* physical address of the ring */
703df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
704df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
705f7917c00SJeff Kirsher 	unsigned int iqe_len;       /* entry size */
706f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of response queue */
707f7917c00SJeff Kirsher 	struct adapter *adap;
708f7917c00SJeff Kirsher 	struct net_device *netdev;  /* associated net device */
709f7917c00SJeff Kirsher 	rspq_handler_t handler;
7102337ba42SVarun Prakash 	rspq_flush_handler_t flush_handler;
7112337ba42SVarun Prakash 	struct t4_lro_mgr lro_mgr;
712f7917c00SJeff Kirsher };
713f7917c00SJeff Kirsher 
714f7917c00SJeff Kirsher struct sge_eth_stats {              /* Ethernet queue statistics */
715f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of ethernet packets */
716f7917c00SJeff Kirsher 	unsigned long lro_pkts;     /* # of LRO super packets */
717f7917c00SJeff Kirsher 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
718f7917c00SJeff Kirsher 	unsigned long rx_cso;       /* # of Rx checksum offloads */
719f7917c00SJeff Kirsher 	unsigned long vlan_ex;      /* # of Rx VLAN extractions */
720f7917c00SJeff Kirsher 	unsigned long rx_drops;     /* # of packets dropped due to no mem */
721992bea8eSGanesh Goudar 	unsigned long bad_rx_pkts;  /* # of packets with err_vec!=0 */
722f7917c00SJeff Kirsher };
723f7917c00SJeff Kirsher 
724f7917c00SJeff Kirsher struct sge_eth_rxq {                /* SW Ethernet Rx queue */
725f7917c00SJeff Kirsher 	struct sge_rspq rspq;
726f7917c00SJeff Kirsher 	struct sge_fl fl;
727f7917c00SJeff Kirsher 	struct sge_eth_stats stats;
72876c3a552SRahul Lakkireddy 	struct msix_info *msix;
729f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
730f7917c00SJeff Kirsher 
731f7917c00SJeff Kirsher struct sge_ofld_stats {             /* offload queue statistics */
732f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of packets */
733f7917c00SJeff Kirsher 	unsigned long imm;          /* # of immediate-data packets */
734f7917c00SJeff Kirsher 	unsigned long an;           /* # of asynchronous notifications */
735f7917c00SJeff Kirsher 	unsigned long nomem;        /* # of responses deferred due to no mem */
736f7917c00SJeff Kirsher };
737f7917c00SJeff Kirsher 
738f7917c00SJeff Kirsher struct sge_ofld_rxq {               /* SW offload Rx queue */
739f7917c00SJeff Kirsher 	struct sge_rspq rspq;
740f7917c00SJeff Kirsher 	struct sge_fl fl;
741f7917c00SJeff Kirsher 	struct sge_ofld_stats stats;
74276c3a552SRahul Lakkireddy 	struct msix_info *msix;
743f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
744f7917c00SJeff Kirsher 
745f7917c00SJeff Kirsher struct tx_desc {
746f7917c00SJeff Kirsher 	__be64 flit[8];
747f7917c00SJeff Kirsher };
748f7917c00SJeff Kirsher 
7490ed96b46SRahul Lakkireddy struct ulptx_sgl;
7500ed96b46SRahul Lakkireddy 
7510ed96b46SRahul Lakkireddy struct tx_sw_desc {
7520ed96b46SRahul Lakkireddy 	struct sk_buff *skb; /* SKB to free after getting completion */
7530ed96b46SRahul Lakkireddy 	dma_addr_t addr[MAX_SKB_FRAGS + 1]; /* DMA mapped addresses */
7540ed96b46SRahul Lakkireddy };
755f7917c00SJeff Kirsher 
756f7917c00SJeff Kirsher struct sge_txq {
757f7917c00SJeff Kirsher 	unsigned int  in_use;       /* # of in-use Tx descriptors */
758ab677ff4SHariprasad Shenai 	unsigned int  q_type;	    /* Q type Eth/Ctrl/Ofld */
759f7917c00SJeff Kirsher 	unsigned int  size;         /* # of descriptors */
760f7917c00SJeff Kirsher 	unsigned int  cidx;         /* SW consumer index */
761f7917c00SJeff Kirsher 	unsigned int  pidx;         /* producer index */
762f7917c00SJeff Kirsher 	unsigned long stops;        /* # of times q has been stopped */
763f7917c00SJeff Kirsher 	unsigned long restarts;     /* # of queue restarts */
764f7917c00SJeff Kirsher 	unsigned int  cntxt_id;     /* SGE context id for the Tx q */
765f7917c00SJeff Kirsher 	struct tx_desc *desc;       /* address of HW Tx descriptor ring */
766f7917c00SJeff Kirsher 	struct tx_sw_desc *sdesc;   /* address of SW Tx descriptor ring */
767f7917c00SJeff Kirsher 	struct sge_qstat *stat;     /* queue status entry */
768f7917c00SJeff Kirsher 	dma_addr_t    phys_addr;    /* physical address of the ring */
7693069ee9bSVipul Pandya 	spinlock_t db_lock;
7703069ee9bSVipul Pandya 	int db_disabled;
7713069ee9bSVipul Pandya 	unsigned short db_pidx;
77205eb2389SSteve Wise 	unsigned short db_pidx_inc;
773df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
774df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
775f7917c00SJeff Kirsher };
776f7917c00SJeff Kirsher 
777f7917c00SJeff Kirsher struct sge_eth_txq {                /* state for an SGE Ethernet Tx queue */
778f7917c00SJeff Kirsher 	struct sge_txq q;
779f7917c00SJeff Kirsher 	struct netdev_queue *txq;   /* associated netdev TX queue */
78010b00466SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
78110b00466SAnish Bhatt 	u8 dcb_prio;		    /* DCB Priority bound to queue */
78210b00466SAnish Bhatt #endif
783d429005fSVishal Kulkarni 	u8 dbqt;                    /* SGE Doorbell Queue Timer in use */
784d429005fSVishal Kulkarni 	unsigned int dbqtimerix;    /* SGE Doorbell Queue Timer Index */
785f7917c00SJeff Kirsher 	unsigned long tso;          /* # of TSO requests */
7861a2a14fbSRahul Lakkireddy 	unsigned long uso;          /* # of USO requests */
787f7917c00SJeff Kirsher 	unsigned long tx_cso;       /* # of Tx checksum offloads */
788f7917c00SJeff Kirsher 	unsigned long vlan_ins;     /* # of Tx VLAN insertions */
789f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
790f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
791f7917c00SJeff Kirsher 
792ab677ff4SHariprasad Shenai struct sge_uld_txq {               /* state for an SGE offload Tx queue */
793f7917c00SJeff Kirsher 	struct sge_txq q;
794f7917c00SJeff Kirsher 	struct adapter *adap;
795f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
796f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
797126fca64SHariprasad Shenai 	bool service_ofldq_running; /* service_ofldq() is processing sendq */
798f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
799f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
800f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
801f7917c00SJeff Kirsher 
802f7917c00SJeff Kirsher struct sge_ctrl_txq {               /* state for an SGE control Tx queue */
803f7917c00SJeff Kirsher 	struct sge_txq q;
804f7917c00SJeff Kirsher 	struct adapter *adap;
805f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
806f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
807f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
808f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
809f7917c00SJeff Kirsher 
81094cdb8bbSHariprasad Shenai struct sge_uld_rxq_info {
81194cdb8bbSHariprasad Shenai 	char name[IFNAMSIZ];	/* name of ULD driver */
81294cdb8bbSHariprasad Shenai 	struct sge_ofld_rxq *uldrxq; /* Rxq's for ULD */
81394cdb8bbSHariprasad Shenai 	u16 *rspq_id;		/* response queue id's of rxq */
81494cdb8bbSHariprasad Shenai 	u16 nrxq;		/* # of ingress uld queues */
81594cdb8bbSHariprasad Shenai 	u16 nciq;		/* # of completion queues */
81694cdb8bbSHariprasad Shenai 	u8 uld;			/* uld type */
81794cdb8bbSHariprasad Shenai };
81894cdb8bbSHariprasad Shenai 
819ab677ff4SHariprasad Shenai struct sge_uld_txq_info {
820ab677ff4SHariprasad Shenai 	struct sge_uld_txq *uldtxq; /* Txq's for ULD */
821ab677ff4SHariprasad Shenai 	atomic_t users;		/* num users */
822ab677ff4SHariprasad Shenai 	u16 ntxq;		/* # of egress uld queues */
823ab677ff4SHariprasad Shenai };
824ab677ff4SHariprasad Shenai 
825b1396c2bSRahul Lakkireddy enum sge_eosw_state {
826b1396c2bSRahul Lakkireddy 	CXGB4_EO_STATE_CLOSED = 0, /* Not ready to accept traffic */
8270e395b3cSRahul Lakkireddy 	CXGB4_EO_STATE_FLOWC_OPEN_SEND, /* Send FLOWC open request */
8280e395b3cSRahul Lakkireddy 	CXGB4_EO_STATE_FLOWC_OPEN_REPLY, /* Waiting for FLOWC open reply */
8294846d533SRahul Lakkireddy 	CXGB4_EO_STATE_ACTIVE, /* Ready to accept traffic */
8300e395b3cSRahul Lakkireddy 	CXGB4_EO_STATE_FLOWC_CLOSE_SEND, /* Send FLOWC close request */
8310e395b3cSRahul Lakkireddy 	CXGB4_EO_STATE_FLOWC_CLOSE_REPLY, /* Waiting for FLOWC close reply */
832b1396c2bSRahul Lakkireddy };
833b1396c2bSRahul Lakkireddy 
834b1396c2bSRahul Lakkireddy struct sge_eosw_txq {
835b1396c2bSRahul Lakkireddy 	spinlock_t lock; /* Per queue lock to synchronize completions */
836b1396c2bSRahul Lakkireddy 	enum sge_eosw_state state; /* Current ETHOFLD State */
8370ed96b46SRahul Lakkireddy 	struct tx_sw_desc *desc; /* Descriptor ring to hold packets */
838b1396c2bSRahul Lakkireddy 	u32 ndesc; /* Number of descriptors */
839b1396c2bSRahul Lakkireddy 	u32 pidx; /* Current Producer Index */
840b1396c2bSRahul Lakkireddy 	u32 last_pidx; /* Last successfully transmitted Producer Index */
841b1396c2bSRahul Lakkireddy 	u32 cidx; /* Current Consumer Index */
842b1396c2bSRahul Lakkireddy 	u32 last_cidx; /* Last successfully reclaimed Consumer Index */
8430e395b3cSRahul Lakkireddy 	u32 flowc_idx; /* Descriptor containing a FLOWC request */
844b1396c2bSRahul Lakkireddy 	u32 inuse; /* Number of packets held in ring */
845b1396c2bSRahul Lakkireddy 
846b1396c2bSRahul Lakkireddy 	u32 cred; /* Current available credits */
847b1396c2bSRahul Lakkireddy 	u32 ncompl; /* # of completions posted */
848b1396c2bSRahul Lakkireddy 	u32 last_compl; /* # of credits consumed since last completion req */
849b1396c2bSRahul Lakkireddy 
850b1396c2bSRahul Lakkireddy 	u32 eotid; /* Index into EOTID table in software */
851b1396c2bSRahul Lakkireddy 	u32 hwtid; /* Hardware EOTID index */
852b1396c2bSRahul Lakkireddy 
853b1396c2bSRahul Lakkireddy 	u32 hwqid; /* Underlying hardware queue index */
854b1396c2bSRahul Lakkireddy 	struct net_device *netdev; /* Pointer to netdevice */
855b1396c2bSRahul Lakkireddy 	struct tasklet_struct qresume_tsk; /* Restarts the queue */
8560e395b3cSRahul Lakkireddy 	struct completion completion; /* completion for FLOWC rendezvous */
857b1396c2bSRahul Lakkireddy };
858b1396c2bSRahul Lakkireddy 
8592d0cb84dSRahul Lakkireddy struct sge_eohw_txq {
8602d0cb84dSRahul Lakkireddy 	spinlock_t lock; /* Per queue lock */
8612d0cb84dSRahul Lakkireddy 	struct sge_txq q; /* HW Txq */
8622d0cb84dSRahul Lakkireddy 	struct adapter *adap; /* Backpointer to adapter */
8632d0cb84dSRahul Lakkireddy 	unsigned long tso; /* # of TSO requests */
8648311f0beSRahul Lakkireddy 	unsigned long uso; /* # of USO requests */
8652d0cb84dSRahul Lakkireddy 	unsigned long tx_cso; /* # of Tx checksum offloads */
8662d0cb84dSRahul Lakkireddy 	unsigned long vlan_ins; /* # of Tx VLAN insertions */
8672d0cb84dSRahul Lakkireddy 	unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
8682d0cb84dSRahul Lakkireddy };
8692d0cb84dSRahul Lakkireddy 
870f7917c00SJeff Kirsher struct sge {
871f7917c00SJeff Kirsher 	struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
872a4569504SAtul Gupta 	struct sge_eth_txq ptptxq;
873f7917c00SJeff Kirsher 	struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
874f7917c00SJeff Kirsher 
875f7917c00SJeff Kirsher 	struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
876f7917c00SJeff Kirsher 	struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
87794cdb8bbSHariprasad Shenai 	struct sge_uld_rxq_info **uld_rxq_info;
878ab677ff4SHariprasad Shenai 	struct sge_uld_txq_info **uld_txq_info;
879f7917c00SJeff Kirsher 
880f7917c00SJeff Kirsher 	struct sge_rspq intrq ____cacheline_aligned_in_smp;
881f7917c00SJeff Kirsher 	spinlock_t intrq_lock;
882f7917c00SJeff Kirsher 
8832d0cb84dSRahul Lakkireddy 	struct sge_eohw_txq *eohw_txq;
8842d0cb84dSRahul Lakkireddy 	struct sge_ofld_rxq *eohw_rxq;
8852d0cb84dSRahul Lakkireddy 
886f7917c00SJeff Kirsher 	u16 max_ethqsets;           /* # of available Ethernet queue sets */
887f7917c00SJeff Kirsher 	u16 ethqsets;               /* # of active Ethernet queue sets */
888f7917c00SJeff Kirsher 	u16 ethtxq_rover;           /* Tx queue to clean up next */
8890fbc81b3SHariprasad Shenai 	u16 ofldqsets;              /* # of active ofld queue sets */
89094cdb8bbSHariprasad Shenai 	u16 nqs_per_uld;	    /* # of Rx queues per ULD */
8912d0cb84dSRahul Lakkireddy 	u16 eoqsets;                /* # of ETHOFLD queues */
8922d0cb84dSRahul Lakkireddy 
893f7917c00SJeff Kirsher 	u16 timer_val[SGE_NTIMERS];
894f7917c00SJeff Kirsher 	u8 counter_val[SGE_NCOUNTERS];
895543a1b85SVishal Kulkarni 	u16 dbqtimer_tick;
896d429005fSVishal Kulkarni 	u16 dbqtimer_val[SGE_NDBQTIMERS];
89752367a76SVipul Pandya 	u32 fl_pg_order;            /* large page allocation size */
89852367a76SVipul Pandya 	u32 stat_len;               /* length of status page at ring end */
89952367a76SVipul Pandya 	u32 pktshift;               /* padding between CPL & packet data */
90052367a76SVipul Pandya 	u32 fl_align;               /* response queue message alignment */
90152367a76SVipul Pandya 	u32 fl_starve_thres;        /* Free List starvation threshold */
9020f4d201fSKumar Sanghvi 
903a3bfb617SHariprasad Shenai 	struct sge_idma_monitor_state idma_monitor;
904f7917c00SJeff Kirsher 	unsigned int egr_start;
9054b8e27a8SHariprasad Shenai 	unsigned int egr_sz;
906f7917c00SJeff Kirsher 	unsigned int ingr_start;
9074b8e27a8SHariprasad Shenai 	unsigned int ingr_sz;
9084b8e27a8SHariprasad Shenai 	void **egr_map;    /* qid->queue egress queue map */
9094b8e27a8SHariprasad Shenai 	struct sge_rspq **ingr_map; /* qid->queue ingress queue map */
9104b8e27a8SHariprasad Shenai 	unsigned long *starving_fl;
9114b8e27a8SHariprasad Shenai 	unsigned long *txq_maperr;
9125b377d11SHariprasad Shenai 	unsigned long *blocked_fl;
913f7917c00SJeff Kirsher 	struct timer_list rx_timer; /* refills starving FLs */
914f7917c00SJeff Kirsher 	struct timer_list tx_timer; /* checks Tx queues */
91576c3a552SRahul Lakkireddy 
91676c3a552SRahul Lakkireddy 	int fwevtq_msix_idx; /* Index to firmware event queue MSI-X info */
91776c3a552SRahul Lakkireddy 	int nd_msix_idx; /* Index to non-data interrupts MSI-X info */
918f7917c00SJeff Kirsher };
919f7917c00SJeff Kirsher 
920f7917c00SJeff Kirsher #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
9210fbc81b3SHariprasad Shenai #define for_each_ofldtxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
922f7917c00SJeff Kirsher 
923f7917c00SJeff Kirsher struct l2t_data;
924f7917c00SJeff Kirsher 
9252422d9a3SSantosh Rastapur #ifdef CONFIG_PCI_IOV
9262422d9a3SSantosh Rastapur 
9277d6727cfSSantosh Rastapur /* T4 supports SRIOV on PF0-3 and T5 on PF0-7.  However, the Serial
9287d6727cfSSantosh Rastapur  * Configuration initialization for T5 only has SR-IOV functionality enabled
9297d6727cfSSantosh Rastapur  * on PF0-3 in order to simplify everything.
9302422d9a3SSantosh Rastapur  */
9317d6727cfSSantosh Rastapur #define NUM_OF_PF_WITH_SRIOV 4
9322422d9a3SSantosh Rastapur 
9332422d9a3SSantosh Rastapur #endif
9342422d9a3SSantosh Rastapur 
935a4cfd929SHariprasad Shenai struct doorbell_stats {
936a4cfd929SHariprasad Shenai 	u32 db_drop;
937a4cfd929SHariprasad Shenai 	u32 db_empty;
938a4cfd929SHariprasad Shenai 	u32 db_full;
939a4cfd929SHariprasad Shenai };
940a4cfd929SHariprasad Shenai 
941fc08a01aSHariprasad Shenai struct hash_mac_addr {
942fc08a01aSHariprasad Shenai 	struct list_head list;
943fc08a01aSHariprasad Shenai 	u8 addr[ETH_ALEN];
9443f8cfd0dSArjun Vynipadath 	unsigned int iface_mac;
945fc08a01aSHariprasad Shenai };
946fc08a01aSHariprasad Shenai 
94776c3a552SRahul Lakkireddy struct msix_bmap {
94894cdb8bbSHariprasad Shenai 	unsigned long *msix_bmap;
94994cdb8bbSHariprasad Shenai 	unsigned int mapsize;
95094cdb8bbSHariprasad Shenai 	spinlock_t lock; /* lock for acquiring bitmap */
95194cdb8bbSHariprasad Shenai };
95294cdb8bbSHariprasad Shenai 
95376c3a552SRahul Lakkireddy struct msix_info {
95494cdb8bbSHariprasad Shenai 	unsigned short vec;
95594cdb8bbSHariprasad Shenai 	char desc[IFNAMSIZ + 10];
9560fbc81b3SHariprasad Shenai 	unsigned int idx;
957c9765074SNirranjan Kirubaharan 	cpumask_var_t aff_mask;
95894cdb8bbSHariprasad Shenai };
95994cdb8bbSHariprasad Shenai 
960661dbeb9SHariprasad Shenai struct vf_info {
961661dbeb9SHariprasad Shenai 	unsigned char vf_mac_addr[ETH_ALEN];
9628ea4fae9SGanesh Goudar 	unsigned int tx_rate;
963661dbeb9SHariprasad Shenai 	bool pf_set_mac;
9649d5fd927SGanesh Goudar 	u16 vlan;
9658b965f3fSArjun Vynipadath 	int link_state;
966661dbeb9SHariprasad Shenai };
967661dbeb9SHariprasad Shenai 
9688b4e6b3cSArjun Vynipadath enum {
9698b4e6b3cSArjun Vynipadath 	HMA_DMA_MAPPED_FLAG = 1
9708b4e6b3cSArjun Vynipadath };
9718b4e6b3cSArjun Vynipadath 
9728b4e6b3cSArjun Vynipadath struct hma_data {
9738b4e6b3cSArjun Vynipadath 	unsigned char flags;
9748b4e6b3cSArjun Vynipadath 	struct sg_table *sgt;
9758b4e6b3cSArjun Vynipadath 	dma_addr_t *phy_addr;	/* physical address of the page */
9768b4e6b3cSArjun Vynipadath };
9778b4e6b3cSArjun Vynipadath 
9784055ae5eSHariprasad Shenai struct mbox_list {
9794055ae5eSHariprasad Shenai 	struct list_head list;
9804055ae5eSHariprasad Shenai };
9814055ae5eSHariprasad Shenai 
982e70a57faSArnd Bergmann #if IS_ENABLED(CONFIG_THERMAL)
983b1871915SGanesh Goudar struct ch_thermal {
984b1871915SGanesh Goudar 	struct thermal_zone_device *tzdev;
985b1871915SGanesh Goudar 	int trip_temp;
986b1871915SGanesh Goudar 	int trip_type;
987b1871915SGanesh Goudar };
988b1871915SGanesh Goudar #endif
989b1871915SGanesh Goudar 
99028b38705SRaju Rangoju struct mps_entries_ref {
99128b38705SRaju Rangoju 	struct list_head list;
99228b38705SRaju Rangoju 	u8 addr[ETH_ALEN];
99328b38705SRaju Rangoju 	u8 mask[ETH_ALEN];
99428b38705SRaju Rangoju 	u16 idx;
99528b38705SRaju Rangoju 	refcount_t refcnt;
99628b38705SRaju Rangoju };
99728b38705SRaju Rangoju 
998f7917c00SJeff Kirsher struct adapter {
999f7917c00SJeff Kirsher 	void __iomem *regs;
100022adfe0aSSantosh Rastapur 	void __iomem *bar2;
10010abfd152SHariprasad Shenai 	u32 t4_bar0;
1002f7917c00SJeff Kirsher 	struct pci_dev *pdev;
1003f7917c00SJeff Kirsher 	struct device *pdev_dev;
10040de72738SHariprasad Shenai 	const char *name;
10053069ee9bSVipul Pandya 	unsigned int mbox;
1006b2612722SHariprasad Shenai 	unsigned int pf;
1007f7917c00SJeff Kirsher 	unsigned int flags;
1008e7b48a32SHariprasad Shenai 	unsigned int adap_idx;
10092422d9a3SSantosh Rastapur 	enum chip_type chip;
1010d5fbda61SArjun Vynipadath 	u32 eth_flags;
1011f7917c00SJeff Kirsher 
1012f7917c00SJeff Kirsher 	int msg_enable;
1013846eac3fSGanesh Goudar 	__be16 vxlan_port;
1014846eac3fSGanesh Goudar 	u8 vxlan_port_cnt;
1015c746fc0eSGanesh Goudar 	__be16 geneve_port;
1016c746fc0eSGanesh Goudar 	u8 geneve_port_cnt;
1017f7917c00SJeff Kirsher 
1018f7917c00SJeff Kirsher 	struct adapter_params params;
1019f7917c00SJeff Kirsher 	struct cxgb4_virt_res vres;
1020f7917c00SJeff Kirsher 	unsigned int swintr;
1021f7917c00SJeff Kirsher 
102276c3a552SRahul Lakkireddy 	/* MSI-X Info for NIC and OFLD queues */
102376c3a552SRahul Lakkireddy 	struct msix_info *msix_info;
102476c3a552SRahul Lakkireddy 	struct msix_bmap msix_bmap;
1025f7917c00SJeff Kirsher 
1026a4cfd929SHariprasad Shenai 	struct doorbell_stats db_stats;
1027f7917c00SJeff Kirsher 	struct sge sge;
1028f7917c00SJeff Kirsher 
1029f7917c00SJeff Kirsher 	struct net_device *port[MAX_NPORTS];
1030f7917c00SJeff Kirsher 	u8 chan_map[NCHAN];                   /* channel -> port map */
1031f7917c00SJeff Kirsher 
1032661dbeb9SHariprasad Shenai 	struct vf_info *vfinfo;
1033661dbeb9SHariprasad Shenai 	u8 num_vfs;
1034661dbeb9SHariprasad Shenai 
1035793dad94SVipul Pandya 	u32 filter_mode;
1036636f9d37SVipul Pandya 	unsigned int l2t_start;
1037636f9d37SVipul Pandya 	unsigned int l2t_end;
1038f7917c00SJeff Kirsher 	struct l2t_data *l2t;
1039b5a02f50SAnish Bhatt 	unsigned int clipt_start;
1040b5a02f50SAnish Bhatt 	unsigned int clipt_end;
1041b5a02f50SAnish Bhatt 	struct clip_tbl *clipt;
1042846eac3fSGanesh Goudar 	unsigned int rawf_start;
1043846eac3fSGanesh Goudar 	unsigned int rawf_cnt;
10443bdb376eSKumar Sanghvi 	struct smt_data *smt;
10450fbc81b3SHariprasad Shenai 	struct cxgb4_uld_info *uld;
1046f7917c00SJeff Kirsher 	void *uld_handle[CXGB4_ULD_MAX];
104794cdb8bbSHariprasad Shenai 	unsigned int num_uld;
10480fbc81b3SHariprasad Shenai 	unsigned int num_ofld_uld;
1049f7917c00SJeff Kirsher 	struct list_head list_node;
105001bcca68SVipul Pandya 	struct list_head rcu_node;
1051fc08a01aSHariprasad Shenai 	struct list_head mac_hlist; /* list of MAC addresses in MPS Hash */
105228b38705SRaju Rangoju 	struct list_head mps_ref;
105328b38705SRaju Rangoju 	spinlock_t mps_ref_lock; /* lock for syncing mps ref/def activities */
1054f7917c00SJeff Kirsher 
10557714cb9eSVarun Prakash 	void *iscsi_ppm;
10567714cb9eSVarun Prakash 
1057f7917c00SJeff Kirsher 	struct tid_info tids;
1058f7917c00SJeff Kirsher 	void **tid_release_head;
1059f7917c00SJeff Kirsher 	spinlock_t tid_release_lock;
106029aaee65SAnish Bhatt 	struct workqueue_struct *workq;
1061f7917c00SJeff Kirsher 	struct work_struct tid_release_task;
1062881806bcSVipul Pandya 	struct work_struct db_full_task;
1063881806bcSVipul Pandya 	struct work_struct db_drop_task;
10648b7372c1SGanesh Goudar 	struct work_struct fatal_err_notify_task;
1065f7917c00SJeff Kirsher 	bool tid_release_task_busy;
1066f7917c00SJeff Kirsher 
10674055ae5eSHariprasad Shenai 	/* lock for mailbox cmd list */
10684055ae5eSHariprasad Shenai 	spinlock_t mbox_lock;
10694055ae5eSHariprasad Shenai 	struct mbox_list mlist;
10704055ae5eSHariprasad Shenai 
10717f080c3fSHariprasad Shenai 	/* support for mailbox command/reply logging */
10727f080c3fSHariprasad Shenai #define T4_OS_LOG_MBOX_CMDS 256
10737f080c3fSHariprasad Shenai 	struct mbox_cmd_log *mbox_log;
10747f080c3fSHariprasad Shenai 
10750fbc81b3SHariprasad Shenai 	struct mutex uld_mutex;
10760fbc81b3SHariprasad Shenai 
1077f7917c00SJeff Kirsher 	struct dentry *debugfs_root;
1078621a5f7aSViresh Kumar 	bool use_bd;     /* Use SGE Back Door intfc for reading SGE Contexts */
1079621a5f7aSViresh Kumar 	bool trace_rss;	/* 1 implies that different RSS flit per filter is
10808e3d04fdSHariprasad Shenai 			 * used per filter else if 0 default RSS flit is
10818e3d04fdSHariprasad Shenai 			 * used for all 4 filters.
10828e3d04fdSHariprasad Shenai 			 */
1083f7917c00SJeff Kirsher 
1084a4569504SAtul Gupta 	struct ptp_clock *ptp_clock;
1085a4569504SAtul Gupta 	struct ptp_clock_info ptp_clock_info;
1086a4569504SAtul Gupta 	struct sk_buff *ptp_tx_skb;
1087a4569504SAtul Gupta 	/* ptp lock */
1088a4569504SAtul Gupta 	spinlock_t ptp_lock;
1089f7917c00SJeff Kirsher 	spinlock_t stats_lock;
1090fc5ab020SHariprasad Shenai 	spinlock_t win0_lock ____cacheline_aligned_in_smp;
1091d8931847SRahul Lakkireddy 
1092d8931847SRahul Lakkireddy 	/* TC u32 offload */
1093d8931847SRahul Lakkireddy 	struct cxgb4_tc_u32_table *tc_u32;
1094ee0863baSHarsh Jain 	struct chcr_stats_debug chcr_stats;
109562488e4bSKumar Sanghvi 
109662488e4bSKumar Sanghvi 	/* TC flower offload */
1097a081e115SCasey Leedom 	bool tc_flower_initialized;
109879e6d46aSKumar Sanghvi 	struct rhashtable flower_tbl;
109979e6d46aSKumar Sanghvi 	struct rhashtable_params flower_ht_params;
1100e0f911c8SKumar Sanghvi 	struct timer_list flower_stats_timer;
110179e6d46aSKumar Sanghvi 	struct work_struct flower_stats_work;
1102ad75b7d3SRahul Lakkireddy 
1103ad75b7d3SRahul Lakkireddy 	/* Ethtool Dump */
1104ad75b7d3SRahul Lakkireddy 	struct ethtool_dump eth_dump;
11058b4e6b3cSArjun Vynipadath 
11068b4e6b3cSArjun Vynipadath 	/* HMA */
11078b4e6b3cSArjun Vynipadath 	struct hma_data hma;
1108e4709475SRaju Rangoju 
1109e4709475SRaju Rangoju 	struct srq_data *srq;
11101dde532dSRahul Lakkireddy 
11111dde532dSRahul Lakkireddy 	/* Dump buffer for collecting logs in kdump kernel */
11121dde532dSRahul Lakkireddy 	struct vmcoredd_data vmcoredd;
1113e70a57faSArnd Bergmann #if IS_ENABLED(CONFIG_THERMAL)
1114b1871915SGanesh Goudar 	struct ch_thermal ch_thermal;
1115b1871915SGanesh Goudar #endif
1116b1396c2bSRahul Lakkireddy 
1117b1396c2bSRahul Lakkireddy 	/* TC MQPRIO offload */
1118b1396c2bSRahul Lakkireddy 	struct cxgb4_tc_mqprio *tc_mqprio;
11194ec4762dSRahul Lakkireddy 
11204ec4762dSRahul Lakkireddy 	/* TC MATCHALL classifier offload */
11214ec4762dSRahul Lakkireddy 	struct cxgb4_tc_matchall *tc_matchall;
1122f7917c00SJeff Kirsher };
1123f7917c00SJeff Kirsher 
1124b72a32daSRahul Lakkireddy /* Support for "sched-class" command to allow a TX Scheduling Class to be
1125b72a32daSRahul Lakkireddy  * programmed with various parameters.
1126b72a32daSRahul Lakkireddy  */
1127b72a32daSRahul Lakkireddy struct ch_sched_params {
1128b72a32daSRahul Lakkireddy 	s8   type;                     /* packet or flow */
1129b72a32daSRahul Lakkireddy 	union {
1130b72a32daSRahul Lakkireddy 		struct {
1131b72a32daSRahul Lakkireddy 			s8   level;    /* scheduler hierarchy level */
1132b72a32daSRahul Lakkireddy 			s8   mode;     /* per-class or per-flow */
1133b72a32daSRahul Lakkireddy 			s8   rateunit; /* bit or packet rate */
1134b72a32daSRahul Lakkireddy 			s8   ratemode; /* %port relative or kbps absolute */
1135b72a32daSRahul Lakkireddy 			s8   channel;  /* scheduler channel [0..N] */
1136b72a32daSRahul Lakkireddy 			s8   class;    /* scheduler class [0..N] */
1137b72a32daSRahul Lakkireddy 			s32  minrate;  /* minimum rate */
1138b72a32daSRahul Lakkireddy 			s32  maxrate;  /* maximum rate */
1139b72a32daSRahul Lakkireddy 			s16  weight;   /* percent weight */
1140b72a32daSRahul Lakkireddy 			s16  pktsize;  /* average packet size */
1141b72a32daSRahul Lakkireddy 		} params;
1142b72a32daSRahul Lakkireddy 	} u;
1143b72a32daSRahul Lakkireddy };
1144b72a32daSRahul Lakkireddy 
114510a2604eSRahul Lakkireddy enum {
114610a2604eSRahul Lakkireddy 	SCHED_CLASS_TYPE_PACKET = 0,    /* class type */
114710a2604eSRahul Lakkireddy };
114810a2604eSRahul Lakkireddy 
114910a2604eSRahul Lakkireddy enum {
115010a2604eSRahul Lakkireddy 	SCHED_CLASS_LEVEL_CL_RL = 0,    /* class rate limiter */
11514ec4762dSRahul Lakkireddy 	SCHED_CLASS_LEVEL_CH_RL = 2,    /* channel rate limiter */
115210a2604eSRahul Lakkireddy };
115310a2604eSRahul Lakkireddy 
115410a2604eSRahul Lakkireddy enum {
115510a2604eSRahul Lakkireddy 	SCHED_CLASS_MODE_CLASS = 0,     /* per-class scheduling */
11560e395b3cSRahul Lakkireddy 	SCHED_CLASS_MODE_FLOW,          /* per-flow scheduling */
115710a2604eSRahul Lakkireddy };
115810a2604eSRahul Lakkireddy 
115910a2604eSRahul Lakkireddy enum {
116010a2604eSRahul Lakkireddy 	SCHED_CLASS_RATEUNIT_BITS = 0,  /* bit rate scheduling */
116110a2604eSRahul Lakkireddy };
116210a2604eSRahul Lakkireddy 
116310a2604eSRahul Lakkireddy enum {
116410a2604eSRahul Lakkireddy 	SCHED_CLASS_RATEMODE_ABS = 1,   /* Kb/s */
116510a2604eSRahul Lakkireddy };
116610a2604eSRahul Lakkireddy 
11676cede1f1SRahul Lakkireddy /* Support for "sched_queue" command to allow one or more NIC TX Queues
11686cede1f1SRahul Lakkireddy  * to be bound to a TX Scheduling Class.
11696cede1f1SRahul Lakkireddy  */
11706cede1f1SRahul Lakkireddy struct ch_sched_queue {
11716cede1f1SRahul Lakkireddy 	s8   queue;    /* queue index */
11726cede1f1SRahul Lakkireddy 	s8   class;    /* class index */
11736cede1f1SRahul Lakkireddy };
11746cede1f1SRahul Lakkireddy 
11750e395b3cSRahul Lakkireddy /* Support for "sched_flowc" command to allow one or more FLOWC
11760e395b3cSRahul Lakkireddy  * to be bound to a TX Scheduling Class.
11770e395b3cSRahul Lakkireddy  */
11780e395b3cSRahul Lakkireddy struct ch_sched_flowc {
11790e395b3cSRahul Lakkireddy 	s32 tid;   /* TID to bind */
11800e395b3cSRahul Lakkireddy 	s8  class; /* class index */
11810e395b3cSRahul Lakkireddy };
11820e395b3cSRahul Lakkireddy 
1183f2b7e78dSVipul Pandya /* Defined bit width of user definable filter tuples
1184f2b7e78dSVipul Pandya  */
1185f2b7e78dSVipul Pandya #define ETHTYPE_BITWIDTH 16
1186f2b7e78dSVipul Pandya #define FRAG_BITWIDTH 1
1187f2b7e78dSVipul Pandya #define MACIDX_BITWIDTH 9
1188f2b7e78dSVipul Pandya #define FCOE_BITWIDTH 1
1189f2b7e78dSVipul Pandya #define IPORT_BITWIDTH 3
1190f2b7e78dSVipul Pandya #define MATCHTYPE_BITWIDTH 3
1191f2b7e78dSVipul Pandya #define PROTO_BITWIDTH 8
1192f2b7e78dSVipul Pandya #define TOS_BITWIDTH 8
1193f2b7e78dSVipul Pandya #define PF_BITWIDTH 8
1194f2b7e78dSVipul Pandya #define VF_BITWIDTH 8
1195f2b7e78dSVipul Pandya #define IVLAN_BITWIDTH 16
1196f2b7e78dSVipul Pandya #define OVLAN_BITWIDTH 16
119798f3697fSKumar Sanghvi #define ENCAP_VNI_BITWIDTH 24
1198f2b7e78dSVipul Pandya 
1199f2b7e78dSVipul Pandya /* Filter matching rules.  These consist of a set of ingress packet field
1200f2b7e78dSVipul Pandya  * (value, mask) tuples.  The associated ingress packet field matches the
1201f2b7e78dSVipul Pandya  * tuple when ((field & mask) == value).  (Thus a wildcard "don't care" field
1202f2b7e78dSVipul Pandya  * rule can be constructed by specifying a tuple of (0, 0).)  A filter rule
1203f2b7e78dSVipul Pandya  * matches an ingress packet when all of the individual individual field
1204f2b7e78dSVipul Pandya  * matching rules are true.
1205f2b7e78dSVipul Pandya  *
1206f2b7e78dSVipul Pandya  * Partial field masks are always valid, however, while it may be easy to
1207f2b7e78dSVipul Pandya  * understand their meanings for some fields (e.g. IP address to match a
1208f2b7e78dSVipul Pandya  * subnet), for others making sensible partial masks is less intuitive (e.g.
1209f2b7e78dSVipul Pandya  * MPS match type) ...
1210f2b7e78dSVipul Pandya  *
1211f2b7e78dSVipul Pandya  * Most of the following data structures are modeled on T4 capabilities.
1212f2b7e78dSVipul Pandya  * Drivers for earlier chips use the subsets which make sense for those chips.
1213f2b7e78dSVipul Pandya  * We really need to come up with a hardware-independent mechanism to
1214f2b7e78dSVipul Pandya  * represent hardware filter capabilities ...
1215f2b7e78dSVipul Pandya  */
1216f2b7e78dSVipul Pandya struct ch_filter_tuple {
1217f2b7e78dSVipul Pandya 	/* Compressed header matching field rules.  The TP_VLAN_PRI_MAP
1218f2b7e78dSVipul Pandya 	 * register selects which of these fields will participate in the
1219f2b7e78dSVipul Pandya 	 * filter match rules -- up to a maximum of 36 bits.  Because
1220f2b7e78dSVipul Pandya 	 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
1221f2b7e78dSVipul Pandya 	 * set of fields.
1222f2b7e78dSVipul Pandya 	 */
1223f2b7e78dSVipul Pandya 	uint32_t ethtype:ETHTYPE_BITWIDTH;      /* Ethernet type */
1224f2b7e78dSVipul Pandya 	uint32_t frag:FRAG_BITWIDTH;            /* IP fragmentation header */
1225f2b7e78dSVipul Pandya 	uint32_t ivlan_vld:1;                   /* inner VLAN valid */
1226f2b7e78dSVipul Pandya 	uint32_t ovlan_vld:1;                   /* outer VLAN valid */
1227f2b7e78dSVipul Pandya 	uint32_t pfvf_vld:1;                    /* PF/VF valid */
122898f3697fSKumar Sanghvi 	uint32_t encap_vld:1;			/* Encapsulation valid */
1229f2b7e78dSVipul Pandya 	uint32_t macidx:MACIDX_BITWIDTH;        /* exact match MAC index */
1230f2b7e78dSVipul Pandya 	uint32_t fcoe:FCOE_BITWIDTH;            /* FCoE packet */
1231f2b7e78dSVipul Pandya 	uint32_t iport:IPORT_BITWIDTH;          /* ingress port */
1232f2b7e78dSVipul Pandya 	uint32_t matchtype:MATCHTYPE_BITWIDTH;  /* MPS match type */
1233f2b7e78dSVipul Pandya 	uint32_t proto:PROTO_BITWIDTH;          /* protocol type */
1234f2b7e78dSVipul Pandya 	uint32_t tos:TOS_BITWIDTH;              /* TOS/Traffic Type */
1235f2b7e78dSVipul Pandya 	uint32_t pf:PF_BITWIDTH;                /* PCI-E PF ID */
1236f2b7e78dSVipul Pandya 	uint32_t vf:VF_BITWIDTH;                /* PCI-E VF ID */
1237f2b7e78dSVipul Pandya 	uint32_t ivlan:IVLAN_BITWIDTH;          /* inner VLAN */
1238f2b7e78dSVipul Pandya 	uint32_t ovlan:OVLAN_BITWIDTH;          /* outer VLAN */
123998f3697fSKumar Sanghvi 	uint32_t vni:ENCAP_VNI_BITWIDTH;	/* VNI of tunnel */
1240f2b7e78dSVipul Pandya 
1241f2b7e78dSVipul Pandya 	/* Uncompressed header matching field rules.  These are always
1242f2b7e78dSVipul Pandya 	 * available for field rules.
1243f2b7e78dSVipul Pandya 	 */
1244f2b7e78dSVipul Pandya 	uint8_t lip[16];        /* local IP address (IPv4 in [3:0]) */
1245f2b7e78dSVipul Pandya 	uint8_t fip[16];        /* foreign IP address (IPv4 in [3:0]) */
1246f2b7e78dSVipul Pandya 	uint16_t lport;         /* local port */
1247f2b7e78dSVipul Pandya 	uint16_t fport;         /* foreign port */
1248f2b7e78dSVipul Pandya };
1249f2b7e78dSVipul Pandya 
1250f2b7e78dSVipul Pandya /* A filter ioctl command.
1251f2b7e78dSVipul Pandya  */
1252f2b7e78dSVipul Pandya struct ch_filter_specification {
1253f2b7e78dSVipul Pandya 	/* Administrative fields for filter.
1254f2b7e78dSVipul Pandya 	 */
1255f2b7e78dSVipul Pandya 	uint32_t hitcnts:1;     /* count filter hits in TCB */
1256f2b7e78dSVipul Pandya 	uint32_t prio:1;        /* filter has priority over active/server */
1257f2b7e78dSVipul Pandya 
1258f2b7e78dSVipul Pandya 	/* Fundamental filter typing.  This is the one element of filter
1259f2b7e78dSVipul Pandya 	 * matching that doesn't exist as a (value, mask) tuple.
1260f2b7e78dSVipul Pandya 	 */
1261f2b7e78dSVipul Pandya 	uint32_t type:1;        /* 0 => IPv4, 1 => IPv6 */
126212b276fbSKumar Sanghvi 	u32 hash:1;		/* 0 => wild-card, 1 => exact-match */
1263f2b7e78dSVipul Pandya 
1264f2b7e78dSVipul Pandya 	/* Packet dispatch information.  Ingress packets which match the
1265f2b7e78dSVipul Pandya 	 * filter rules will be dropped, passed to the host or switched back
1266f2b7e78dSVipul Pandya 	 * out as egress packets.
1267f2b7e78dSVipul Pandya 	 */
1268f2b7e78dSVipul Pandya 	uint32_t action:2;      /* drop, pass, switch */
1269f2b7e78dSVipul Pandya 
1270f2b7e78dSVipul Pandya 	uint32_t rpttid:1;      /* report TID in RSS hash field */
1271f2b7e78dSVipul Pandya 
1272f2b7e78dSVipul Pandya 	uint32_t dirsteer:1;    /* 0 => RSS, 1 => steer to iq */
1273f2b7e78dSVipul Pandya 	uint32_t iq:10;         /* ingress queue */
1274f2b7e78dSVipul Pandya 
1275f2b7e78dSVipul Pandya 	uint32_t maskhash:1;    /* dirsteer=0: store RSS hash in TCB */
1276f2b7e78dSVipul Pandya 	uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
1277f2b7e78dSVipul Pandya 				/*             1 => TCB contains IQ ID */
1278f2b7e78dSVipul Pandya 
1279f2b7e78dSVipul Pandya 	/* Switch proxy/rewrite fields.  An ingress packet which matches a
1280f2b7e78dSVipul Pandya 	 * filter with "switch" set will be looped back out as an egress
1281f2b7e78dSVipul Pandya 	 * packet -- potentially with some Ethernet header rewriting.
1282f2b7e78dSVipul Pandya 	 */
1283f2b7e78dSVipul Pandya 	uint32_t eport:2;       /* egress port to switch packet out */
1284f2b7e78dSVipul Pandya 	uint32_t newdmac:1;     /* rewrite destination MAC address */
1285f2b7e78dSVipul Pandya 	uint32_t newsmac:1;     /* rewrite source MAC address */
1286f2b7e78dSVipul Pandya 	uint32_t newvlan:2;     /* rewrite VLAN Tag */
12870ff90994SKumar Sanghvi 	uint32_t nat_mode:3;    /* specify NAT operation mode */
1288f2b7e78dSVipul Pandya 	uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
1289f2b7e78dSVipul Pandya 	uint8_t smac[ETH_ALEN]; /* new source MAC address */
1290f2b7e78dSVipul Pandya 	uint16_t vlan;          /* VLAN Tag to insert */
1291f2b7e78dSVipul Pandya 
12920ff90994SKumar Sanghvi 	u8 nat_lip[16];		/* local IP to use after NAT'ing */
12930ff90994SKumar Sanghvi 	u8 nat_fip[16];		/* foreign IP to use after NAT'ing */
12940ff90994SKumar Sanghvi 	u16 nat_lport;		/* local port to use after NAT'ing */
12950ff90994SKumar Sanghvi 	u16 nat_fport;		/* foreign port to use after NAT'ing */
12960ff90994SKumar Sanghvi 
129741ec03e5SRahul Lakkireddy 	u32 tc_prio;		/* TC's filter priority index */
129841ec03e5SRahul Lakkireddy 	u64 tc_cookie;		/* Unique cookie identifying TC rules */
129941ec03e5SRahul Lakkireddy 
13000ff90994SKumar Sanghvi 	/* reservation for future additions */
130141ec03e5SRahul Lakkireddy 	u8 rsvd[12];
13020ff90994SKumar Sanghvi 
1303f2b7e78dSVipul Pandya 	/* Filter rule value/mask pairs.
1304f2b7e78dSVipul Pandya 	 */
1305f2b7e78dSVipul Pandya 	struct ch_filter_tuple val;
1306f2b7e78dSVipul Pandya 	struct ch_filter_tuple mask;
1307f2b7e78dSVipul Pandya };
1308f2b7e78dSVipul Pandya 
1309f2b7e78dSVipul Pandya enum {
1310f2b7e78dSVipul Pandya 	FILTER_PASS = 0,        /* default */
1311f2b7e78dSVipul Pandya 	FILTER_DROP,
1312f2b7e78dSVipul Pandya 	FILTER_SWITCH
1313f2b7e78dSVipul Pandya };
1314f2b7e78dSVipul Pandya 
1315f2b7e78dSVipul Pandya enum {
1316f2b7e78dSVipul Pandya 	VLAN_NOCHANGE = 0,      /* default */
1317f2b7e78dSVipul Pandya 	VLAN_REMOVE,
1318f2b7e78dSVipul Pandya 	VLAN_INSERT,
1319f2b7e78dSVipul Pandya 	VLAN_REWRITE
1320f2b7e78dSVipul Pandya };
1321f2b7e78dSVipul Pandya 
1322557ccbf9SKumar Sanghvi enum {
132312b276fbSKumar Sanghvi 	NAT_MODE_NONE = 0,	/* No NAT performed */
132412b276fbSKumar Sanghvi 	NAT_MODE_DIP,		/* NAT on Dst IP */
132512b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP,	/* NAT on Dst IP, Dst Port */
132612b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP_SIP,	/* NAT on Dst IP, Dst Port and Src IP */
132712b276fbSKumar Sanghvi 	NAT_MODE_DIP_DP_SP,	/* NAT on Dst IP, Dst Port and Src Port */
132812b276fbSKumar Sanghvi 	NAT_MODE_SIP_SP,	/* NAT on Src IP and Src Port */
132912b276fbSKumar Sanghvi 	NAT_MODE_DIP_SIP_SP,	/* NAT on Dst IP, Src IP and Src Port */
133012b276fbSKumar Sanghvi 	NAT_MODE_ALL		/* NAT on entire 4-tuple */
1331557ccbf9SKumar Sanghvi };
1332557ccbf9SKumar Sanghvi 
1333d57fd6caSRahul Lakkireddy /* Host shadow copy of ingress filter entry.  This is in host native format
1334d57fd6caSRahul Lakkireddy  * and doesn't match the ordering or bit order, etc. of the hardware of the
1335d57fd6caSRahul Lakkireddy  * firmware command.  The use of bit-field structure elements is purely to
1336d57fd6caSRahul Lakkireddy  * remind ourselves of the field size limitations and save memory in the case
1337d57fd6caSRahul Lakkireddy  * where the filter table is large.
1338d57fd6caSRahul Lakkireddy  */
1339d57fd6caSRahul Lakkireddy struct filter_entry {
1340d57fd6caSRahul Lakkireddy 	/* Administrative fields for filter. */
1341d57fd6caSRahul Lakkireddy 	u32 valid:1;            /* filter allocated and valid */
1342d57fd6caSRahul Lakkireddy 	u32 locked:1;           /* filter is administratively locked */
1343d57fd6caSRahul Lakkireddy 
1344d57fd6caSRahul Lakkireddy 	u32 pending:1;          /* filter action is pending firmware reply */
1345578b46b9SRahul Lakkireddy 	struct filter_ctx *ctx; /* Caller's completion hook */
1346d57fd6caSRahul Lakkireddy 	struct l2t_entry *l2t;  /* Layer Two Table entry for dmac */
13473bdb376eSKumar Sanghvi 	struct smt_entry *smt;  /* Source Mac Table entry for smac */
1348578b46b9SRahul Lakkireddy 	struct net_device *dev; /* Associated net device */
1349578b46b9SRahul Lakkireddy 	u32 tid;                /* This will store the actual tid */
1350d57fd6caSRahul Lakkireddy 
1351d57fd6caSRahul Lakkireddy 	/* The filter itself.  Most of this is a straight copy of information
1352d57fd6caSRahul Lakkireddy 	 * provided by the extended ioctl().  Some fields are translated to
1353d57fd6caSRahul Lakkireddy 	 * internal forms -- for instance the Ingress Queue ID passed in from
1354d57fd6caSRahul Lakkireddy 	 * the ioctl() is translated into the Absolute Ingress Queue ID.
1355d57fd6caSRahul Lakkireddy 	 */
1356d57fd6caSRahul Lakkireddy 	struct ch_filter_specification fs;
1357d57fd6caSRahul Lakkireddy };
1358d57fd6caSRahul Lakkireddy 
1359a4cfd929SHariprasad Shenai static inline int is_offload(const struct adapter *adap)
1360a4cfd929SHariprasad Shenai {
1361a4cfd929SHariprasad Shenai 	return adap->params.offload;
1362a4cfd929SHariprasad Shenai }
1363a4cfd929SHariprasad Shenai 
13645c31254eSKumar Sanghvi static inline int is_hashfilter(const struct adapter *adap)
13655c31254eSKumar Sanghvi {
13665c31254eSKumar Sanghvi 	return adap->params.hash_filter;
13675c31254eSKumar Sanghvi }
13685c31254eSKumar Sanghvi 
136994cdb8bbSHariprasad Shenai static inline int is_pci_uld(const struct adapter *adap)
137094cdb8bbSHariprasad Shenai {
137194cdb8bbSHariprasad Shenai 	return adap->params.crypto;
137294cdb8bbSHariprasad Shenai }
137394cdb8bbSHariprasad Shenai 
13740fbc81b3SHariprasad Shenai static inline int is_uld(const struct adapter *adap)
13750fbc81b3SHariprasad Shenai {
13760fbc81b3SHariprasad Shenai 	return (adap->params.offload || adap->params.crypto);
13770fbc81b3SHariprasad Shenai }
13780fbc81b3SHariprasad Shenai 
1379ab0367eaSRahul Lakkireddy static inline int is_ethofld(const struct adapter *adap)
1380ab0367eaSRahul Lakkireddy {
1381ab0367eaSRahul Lakkireddy 	return adap->params.ethofld;
1382ab0367eaSRahul Lakkireddy }
1383ab0367eaSRahul Lakkireddy 
1384f7917c00SJeff Kirsher static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
1385f7917c00SJeff Kirsher {
1386f7917c00SJeff Kirsher 	return readl(adap->regs + reg_addr);
1387f7917c00SJeff Kirsher }
1388f7917c00SJeff Kirsher 
1389f7917c00SJeff Kirsher static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
1390f7917c00SJeff Kirsher {
1391f7917c00SJeff Kirsher 	writel(val, adap->regs + reg_addr);
1392f7917c00SJeff Kirsher }
1393f7917c00SJeff Kirsher 
1394f7917c00SJeff Kirsher #ifndef readq
1395f7917c00SJeff Kirsher static inline u64 readq(const volatile void __iomem *addr)
1396f7917c00SJeff Kirsher {
1397f7917c00SJeff Kirsher 	return readl(addr) + ((u64)readl(addr + 4) << 32);
1398f7917c00SJeff Kirsher }
1399f7917c00SJeff Kirsher 
1400f7917c00SJeff Kirsher static inline void writeq(u64 val, volatile void __iomem *addr)
1401f7917c00SJeff Kirsher {
1402f7917c00SJeff Kirsher 	writel(val, addr);
1403f7917c00SJeff Kirsher 	writel(val >> 32, addr + 4);
1404f7917c00SJeff Kirsher }
1405f7917c00SJeff Kirsher #endif
1406f7917c00SJeff Kirsher 
1407f7917c00SJeff Kirsher static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
1408f7917c00SJeff Kirsher {
1409f7917c00SJeff Kirsher 	return readq(adap->regs + reg_addr);
1410f7917c00SJeff Kirsher }
1411f7917c00SJeff Kirsher 
1412f7917c00SJeff Kirsher static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
1413f7917c00SJeff Kirsher {
1414f7917c00SJeff Kirsher 	writeq(val, adap->regs + reg_addr);
1415f7917c00SJeff Kirsher }
1416f7917c00SJeff Kirsher 
1417f7917c00SJeff Kirsher /**
1418098ef6c2SHariprasad Shenai  * t4_set_hw_addr - store a port's MAC address in SW
1419098ef6c2SHariprasad Shenai  * @adapter: the adapter
1420098ef6c2SHariprasad Shenai  * @port_idx: the port index
1421098ef6c2SHariprasad Shenai  * @hw_addr: the Ethernet address
1422098ef6c2SHariprasad Shenai  *
1423098ef6c2SHariprasad Shenai  * Store the Ethernet address of the given port in SW.  Called by the common
1424098ef6c2SHariprasad Shenai  * code when it retrieves a port's Ethernet address from EEPROM.
1425098ef6c2SHariprasad Shenai  */
1426098ef6c2SHariprasad Shenai static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx,
1427098ef6c2SHariprasad Shenai 				  u8 hw_addr[])
1428098ef6c2SHariprasad Shenai {
1429098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->dev_addr, hw_addr);
1430098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr);
1431098ef6c2SHariprasad Shenai }
1432098ef6c2SHariprasad Shenai 
1433098ef6c2SHariprasad Shenai /**
1434f7917c00SJeff Kirsher  * netdev2pinfo - return the port_info structure associated with a net_device
1435f7917c00SJeff Kirsher  * @dev: the netdev
1436f7917c00SJeff Kirsher  *
1437f7917c00SJeff Kirsher  * Return the struct port_info associated with a net_device
1438f7917c00SJeff Kirsher  */
1439f7917c00SJeff Kirsher static inline struct port_info *netdev2pinfo(const struct net_device *dev)
1440f7917c00SJeff Kirsher {
1441f7917c00SJeff Kirsher 	return netdev_priv(dev);
1442f7917c00SJeff Kirsher }
1443f7917c00SJeff Kirsher 
1444f7917c00SJeff Kirsher /**
1445f7917c00SJeff Kirsher  * adap2pinfo - return the port_info of a port
1446f7917c00SJeff Kirsher  * @adap: the adapter
1447f7917c00SJeff Kirsher  * @idx: the port index
1448f7917c00SJeff Kirsher  *
1449f7917c00SJeff Kirsher  * Return the port_info structure for the port of the given index.
1450f7917c00SJeff Kirsher  */
1451f7917c00SJeff Kirsher static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
1452f7917c00SJeff Kirsher {
1453f7917c00SJeff Kirsher 	return netdev_priv(adap->port[idx]);
1454f7917c00SJeff Kirsher }
1455f7917c00SJeff Kirsher 
1456f7917c00SJeff Kirsher /**
1457f7917c00SJeff Kirsher  * netdev2adap - return the adapter structure associated with a net_device
1458f7917c00SJeff Kirsher  * @dev: the netdev
1459f7917c00SJeff Kirsher  *
1460f7917c00SJeff Kirsher  * Return the struct adapter associated with a net_device
1461f7917c00SJeff Kirsher  */
1462f7917c00SJeff Kirsher static inline struct adapter *netdev2adap(const struct net_device *dev)
1463f7917c00SJeff Kirsher {
1464f7917c00SJeff Kirsher 	return netdev2pinfo(dev)->adapter;
1465f7917c00SJeff Kirsher }
1466f7917c00SJeff Kirsher 
1467812034f1SHariprasad Shenai /* Return a version number to identify the type of adapter.  The scheme is:
1468812034f1SHariprasad Shenai  * - bits 0..9: chip version
1469812034f1SHariprasad Shenai  * - bits 10..15: chip revision
1470812034f1SHariprasad Shenai  * - bits 16..23: register dump version
1471812034f1SHariprasad Shenai  */
1472812034f1SHariprasad Shenai static inline unsigned int mk_adap_vers(struct adapter *ap)
1473812034f1SHariprasad Shenai {
1474812034f1SHariprasad Shenai 	return CHELSIO_CHIP_VERSION(ap->params.chip) |
1475812034f1SHariprasad Shenai 		(CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
1476812034f1SHariprasad Shenai }
1477812034f1SHariprasad Shenai 
1478812034f1SHariprasad Shenai /* Return a queue's interrupt hold-off time in us.  0 means no timer. */
1479812034f1SHariprasad Shenai static inline unsigned int qtimer_val(const struct adapter *adap,
1480812034f1SHariprasad Shenai 				      const struct sge_rspq *q)
1481812034f1SHariprasad Shenai {
1482812034f1SHariprasad Shenai 	unsigned int idx = q->intr_params >> 1;
1483812034f1SHariprasad Shenai 
1484812034f1SHariprasad Shenai 	return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
1485812034f1SHariprasad Shenai }
1486812034f1SHariprasad Shenai 
1487812034f1SHariprasad Shenai /* driver version & name used for ethtool_drvinfo */
1488812034f1SHariprasad Shenai extern char cxgb4_driver_name[];
1489812034f1SHariprasad Shenai extern const char cxgb4_driver_version[];
1490812034f1SHariprasad Shenai 
14918156b0baSGanesh Goudar void t4_os_portmod_changed(struct adapter *adap, int port_id);
1492f7917c00SJeff Kirsher void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
1493f7917c00SJeff Kirsher 
1494f7917c00SJeff Kirsher void t4_free_sge_resources(struct adapter *adap);
14955fa76694SHariprasad Shenai void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
1496f7917c00SJeff Kirsher irq_handler_t t4_intr_handler(struct adapter *adap);
1497d5fbda61SArjun Vynipadath netdev_tx_t t4_start_xmit(struct sk_buff *skb, struct net_device *dev);
1498f7917c00SJeff Kirsher int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
1499f7917c00SJeff Kirsher 		     const struct pkt_gl *gl);
1500f7917c00SJeff Kirsher int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
1501f7917c00SJeff Kirsher int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
1502f7917c00SJeff Kirsher int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
1503f7917c00SJeff Kirsher 		     struct net_device *dev, int intr_idx,
15042337ba42SVarun Prakash 		     struct sge_fl *fl, rspq_handler_t hnd,
15052337ba42SVarun Prakash 		     rspq_flush_handler_t flush_handler, int cong);
1506f7917c00SJeff Kirsher int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
1507f7917c00SJeff Kirsher 			 struct net_device *dev, struct netdev_queue *netdevq,
1508d429005fSVishal Kulkarni 			 unsigned int iqid, u8 dbqt);
1509f7917c00SJeff Kirsher int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
1510f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid,
1511f7917c00SJeff Kirsher 			  unsigned int cmplqid);
15120fbc81b3SHariprasad Shenai int t4_sge_mod_ctrl_txq(struct adapter *adap, unsigned int eqid,
15130fbc81b3SHariprasad Shenai 			unsigned int cmplqid);
1514ab677ff4SHariprasad Shenai int t4_sge_alloc_uld_txq(struct adapter *adap, struct sge_uld_txq *txq,
1515ab677ff4SHariprasad Shenai 			 struct net_device *dev, unsigned int iqid,
1516ab677ff4SHariprasad Shenai 			 unsigned int uld_type);
15172d0cb84dSRahul Lakkireddy int t4_sge_alloc_ethofld_txq(struct adapter *adap, struct sge_eohw_txq *txq,
15182d0cb84dSRahul Lakkireddy 			     struct net_device *dev, u32 iqid);
15192d0cb84dSRahul Lakkireddy void t4_sge_free_ethofld_txq(struct adapter *adap, struct sge_eohw_txq *txq);
1520f7917c00SJeff Kirsher irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
152152367a76SVipul Pandya int t4_sge_init(struct adapter *adap);
1522f7917c00SJeff Kirsher void t4_sge_start(struct adapter *adap);
1523f7917c00SJeff Kirsher void t4_sge_stop(struct adapter *adap);
1524d429005fSVishal Kulkarni int t4_sge_eth_txq_egress_update(struct adapter *adap, struct sge_eth_txq *q,
1525d429005fSVishal Kulkarni 				 int maxreclaim);
1526812034f1SHariprasad Shenai void cxgb4_set_ethtool_ops(struct net_device *netdev);
1527812034f1SHariprasad Shenai int cxgb4_write_rss(const struct port_info *pi, const u16 *queues);
1528d0a1299cSGanesh Goudar enum cpl_tx_tnl_lso_type cxgb_encap_offload_supported(struct sk_buff *skb);
15293069ee9bSVipul Pandya extern int dbfifo_int_thresh;
1530f7917c00SJeff Kirsher 
1531f7917c00SJeff Kirsher #define for_each_port(adapter, iter) \
1532f7917c00SJeff Kirsher 	for (iter = 0; iter < (adapter)->params.nports; ++iter)
1533f7917c00SJeff Kirsher 
15349a4da2cdSVipul Pandya static inline int is_bypass(struct adapter *adap)
15359a4da2cdSVipul Pandya {
15369a4da2cdSVipul Pandya 	return adap->params.bypass;
15379a4da2cdSVipul Pandya }
15389a4da2cdSVipul Pandya 
15399a4da2cdSVipul Pandya static inline int is_bypass_device(int device)
15409a4da2cdSVipul Pandya {
15419a4da2cdSVipul Pandya 	/* this should be set based upon device capabilities */
15429a4da2cdSVipul Pandya 	switch (device) {
15439a4da2cdSVipul Pandya 	case 0x440b:
15449a4da2cdSVipul Pandya 	case 0x440c:
15459a4da2cdSVipul Pandya 		return 1;
15469a4da2cdSVipul Pandya 	default:
15479a4da2cdSVipul Pandya 		return 0;
15489a4da2cdSVipul Pandya 	}
15499a4da2cdSVipul Pandya }
15509a4da2cdSVipul Pandya 
155101b69614SHariprasad Shenai static inline int is_10gbt_device(int device)
155201b69614SHariprasad Shenai {
155301b69614SHariprasad Shenai 	/* this should be set based upon device capabilities */
155401b69614SHariprasad Shenai 	switch (device) {
155501b69614SHariprasad Shenai 	case 0x4409:
155601b69614SHariprasad Shenai 	case 0x4486:
155701b69614SHariprasad Shenai 		return 1;
155801b69614SHariprasad Shenai 
155901b69614SHariprasad Shenai 	default:
156001b69614SHariprasad Shenai 		return 0;
156101b69614SHariprasad Shenai 	}
156201b69614SHariprasad Shenai }
156301b69614SHariprasad Shenai 
1564f7917c00SJeff Kirsher static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
1565f7917c00SJeff Kirsher {
1566f7917c00SJeff Kirsher 	return adap->params.vpd.cclk / 1000;
1567f7917c00SJeff Kirsher }
1568f7917c00SJeff Kirsher 
1569f7917c00SJeff Kirsher static inline unsigned int us_to_core_ticks(const struct adapter *adap,
1570f7917c00SJeff Kirsher 					    unsigned int us)
1571f7917c00SJeff Kirsher {
1572f7917c00SJeff Kirsher 	return (us * adap->params.vpd.cclk) / 1000;
1573f7917c00SJeff Kirsher }
1574f7917c00SJeff Kirsher 
157552367a76SVipul Pandya static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
157652367a76SVipul Pandya 					    unsigned int ticks)
157752367a76SVipul Pandya {
157852367a76SVipul Pandya 	/* add Core Clock / 2 to round ticks to nearest uS */
157952367a76SVipul Pandya 	return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
158052367a76SVipul Pandya 		adapter->params.vpd.cclk);
158152367a76SVipul Pandya }
158252367a76SVipul Pandya 
158308c4901bSRahul Lakkireddy static inline unsigned int dack_ticks_to_usec(const struct adapter *adap,
158408c4901bSRahul Lakkireddy 					      unsigned int ticks)
158508c4901bSRahul Lakkireddy {
158608c4901bSRahul Lakkireddy 	return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap);
158708c4901bSRahul Lakkireddy }
158808c4901bSRahul Lakkireddy 
1589f7917c00SJeff Kirsher void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
1590f7917c00SJeff Kirsher 		      u32 val);
1591f7917c00SJeff Kirsher 
159201b69614SHariprasad Shenai int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
159301b69614SHariprasad Shenai 			    int size, void *rpl, bool sleep_ok, int timeout);
1594f7917c00SJeff Kirsher int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
1595f7917c00SJeff Kirsher 		    void *rpl, bool sleep_ok);
1596f7917c00SJeff Kirsher 
159701b69614SHariprasad Shenai static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
159801b69614SHariprasad Shenai 				     const void *cmd, int size, void *rpl,
159901b69614SHariprasad Shenai 				     int timeout)
160001b69614SHariprasad Shenai {
160101b69614SHariprasad Shenai 	return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
160201b69614SHariprasad Shenai 				       timeout);
160301b69614SHariprasad Shenai }
160401b69614SHariprasad Shenai 
1605f7917c00SJeff Kirsher static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
1606f7917c00SJeff Kirsher 			     int size, void *rpl)
1607f7917c00SJeff Kirsher {
1608f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
1609f7917c00SJeff Kirsher }
1610f7917c00SJeff Kirsher 
1611f7917c00SJeff Kirsher static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
1612f7917c00SJeff Kirsher 				int size, void *rpl)
1613f7917c00SJeff Kirsher {
1614f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
1615f7917c00SJeff Kirsher }
1616f7917c00SJeff Kirsher 
1617fc08a01aSHariprasad Shenai /**
1618fc08a01aSHariprasad Shenai  *	hash_mac_addr - return the hash value of a MAC address
1619fc08a01aSHariprasad Shenai  *	@addr: the 48-bit Ethernet MAC address
1620fc08a01aSHariprasad Shenai  *
1621fc08a01aSHariprasad Shenai  *	Hashes a MAC address according to the hash function used by HW inexact
1622fc08a01aSHariprasad Shenai  *	(hash) address matching.
1623fc08a01aSHariprasad Shenai  */
1624fc08a01aSHariprasad Shenai static inline int hash_mac_addr(const u8 *addr)
1625fc08a01aSHariprasad Shenai {
1626fc08a01aSHariprasad Shenai 	u32 a = ((u32)addr[0] << 16) | ((u32)addr[1] << 8) | addr[2];
1627fc08a01aSHariprasad Shenai 	u32 b = ((u32)addr[3] << 16) | ((u32)addr[4] << 8) | addr[5];
1628fc08a01aSHariprasad Shenai 
1629fc08a01aSHariprasad Shenai 	a ^= b;
1630fc08a01aSHariprasad Shenai 	a ^= (a >> 12);
1631fc08a01aSHariprasad Shenai 	a ^= (a >> 6);
1632fc08a01aSHariprasad Shenai 	return a & 0x3f;
1633fc08a01aSHariprasad Shenai }
1634fc08a01aSHariprasad Shenai 
163594cdb8bbSHariprasad Shenai int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us,
163694cdb8bbSHariprasad Shenai 			       unsigned int cnt);
163794cdb8bbSHariprasad Shenai static inline void init_rspq(struct adapter *adap, struct sge_rspq *q,
163894cdb8bbSHariprasad Shenai 			     unsigned int us, unsigned int cnt,
163994cdb8bbSHariprasad Shenai 			     unsigned int size, unsigned int iqe_size)
164094cdb8bbSHariprasad Shenai {
164194cdb8bbSHariprasad Shenai 	q->adap = adap;
164294cdb8bbSHariprasad Shenai 	cxgb4_set_rspq_intr_params(q, us, cnt);
164394cdb8bbSHariprasad Shenai 	q->iqe_len = iqe_size;
164494cdb8bbSHariprasad Shenai 	q->size = size;
164594cdb8bbSHariprasad Shenai }
164694cdb8bbSHariprasad Shenai 
1647f56ec676SArjun Vynipadath /**
1648f56ec676SArjun Vynipadath  *     t4_is_inserted_mod_type - is a plugged in Firmware Module Type
1649f56ec676SArjun Vynipadath  *     @fw_mod_type: the Firmware Mofule Type
1650f56ec676SArjun Vynipadath  *
1651f56ec676SArjun Vynipadath  *     Return whether the Firmware Module Type represents a real Transceiver
1652f56ec676SArjun Vynipadath  *     Module/Cable Module Type which has been inserted.
1653f56ec676SArjun Vynipadath  */
1654f56ec676SArjun Vynipadath static inline bool t4_is_inserted_mod_type(unsigned int fw_mod_type)
1655f56ec676SArjun Vynipadath {
1656f56ec676SArjun Vynipadath 	return (fw_mod_type != FW_PORT_MOD_TYPE_NONE &&
1657f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_NOTSUPPORTED &&
1658f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_UNKNOWN &&
1659f56ec676SArjun Vynipadath 		fw_mod_type != FW_PORT_MOD_TYPE_ERROR);
1660f56ec676SArjun Vynipadath }
1661f56ec676SArjun Vynipadath 
166213ee15d3SVipul Pandya void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
166313ee15d3SVipul Pandya 		       unsigned int data_reg, const u32 *vals,
166413ee15d3SVipul Pandya 		       unsigned int nregs, unsigned int start_idx);
1665f2b7e78dSVipul Pandya void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
1666f2b7e78dSVipul Pandya 		      unsigned int data_reg, u32 *vals, unsigned int nregs,
1667f2b7e78dSVipul Pandya 		      unsigned int start_idx);
16680abfd152SHariprasad Shenai void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
1669f2b7e78dSVipul Pandya 
1670f2b7e78dSVipul Pandya struct fw_filter_wr;
1671f2b7e78dSVipul Pandya 
1672f7917c00SJeff Kirsher void t4_intr_enable(struct adapter *adapter);
1673f7917c00SJeff Kirsher void t4_intr_disable(struct adapter *adapter);
1674f7917c00SJeff Kirsher int t4_slow_intr_handler(struct adapter *adapter);
1675f7917c00SJeff Kirsher 
16768203b509SHariprasad Shenai int t4_wait_dev_ready(void __iomem *regs);
16778156b0baSGanesh Goudar 
16789f764898SVishal Kulkarni fw_port_cap32_t t4_link_acaps(struct adapter *adapter, unsigned int port,
16799f764898SVishal Kulkarni 			      struct link_config *lc);
16808156b0baSGanesh Goudar int t4_link_l1cfg_core(struct adapter *adap, unsigned int mbox,
16818156b0baSGanesh Goudar 		       unsigned int port, struct link_config *lc,
16829f764898SVishal Kulkarni 		       u8 sleep_ok, int timeout);
16838156b0baSGanesh Goudar 
16848156b0baSGanesh Goudar static inline int t4_link_l1cfg(struct adapter *adapter, unsigned int mbox,
16858156b0baSGanesh Goudar 				unsigned int port, struct link_config *lc)
16868156b0baSGanesh Goudar {
16878156b0baSGanesh Goudar 	return t4_link_l1cfg_core(adapter, mbox, port, lc,
16888156b0baSGanesh Goudar 				  true, FW_CMD_MAX_TIMEOUT);
16898156b0baSGanesh Goudar }
16908156b0baSGanesh Goudar 
16918156b0baSGanesh Goudar static inline int t4_link_l1cfg_ns(struct adapter *adapter, unsigned int mbox,
16928156b0baSGanesh Goudar 				   unsigned int port, struct link_config *lc)
16938156b0baSGanesh Goudar {
16948156b0baSGanesh Goudar 	return t4_link_l1cfg_core(adapter, mbox, port, lc,
16958156b0baSGanesh Goudar 				  false, FW_CMD_MAX_TIMEOUT);
16968156b0baSGanesh Goudar }
16978156b0baSGanesh Goudar 
1698f7917c00SJeff Kirsher int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
1699fc5ab020SHariprasad Shenai 
1700b562fc37SHariprasad Shenai u32 t4_read_pcie_cfg4(struct adapter *adap, int reg);
1701b562fc37SHariprasad Shenai u32 t4_get_util_window(struct adapter *adap);
1702b562fc37SHariprasad Shenai void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window);
1703b562fc37SHariprasad Shenai 
17041a4330cdSRahul Lakkireddy int t4_memory_rw_init(struct adapter *adap, int win, int mtype, u32 *mem_off,
17051a4330cdSRahul Lakkireddy 		      u32 *mem_base, u32 *mem_aperture);
17061a4330cdSRahul Lakkireddy void t4_memory_update_win(struct adapter *adap, int win, u32 addr);
17071a4330cdSRahul Lakkireddy void t4_memory_rw_residual(struct adapter *adap, u32 off, u32 addr, u8 *buf,
17081a4330cdSRahul Lakkireddy 			   int dir);
1709fc5ab020SHariprasad Shenai #define T4_MEMORY_WRITE	0
1710fc5ab020SHariprasad Shenai #define T4_MEMORY_READ	1
1711fc5ab020SHariprasad Shenai int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
1712f01aa633SHariprasad Shenai 		 void *buf, int dir);
1713fc5ab020SHariprasad Shenai static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1714fc5ab020SHariprasad Shenai 				  u32 len, __be32 *buf)
1715fc5ab020SHariprasad Shenai {
1716fc5ab020SHariprasad Shenai 	return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1717fc5ab020SHariprasad Shenai }
1718fc5ab020SHariprasad Shenai 
1719812034f1SHariprasad Shenai unsigned int t4_get_regs_len(struct adapter *adapter);
1720812034f1SHariprasad Shenai void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
1721812034f1SHariprasad Shenai 
1722940c9c45SRahul Lakkireddy int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz);
1723f7917c00SJeff Kirsher int t4_seeprom_wp(struct adapter *adapter, bool enable);
1724098ef6c2SHariprasad Shenai int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p);
1725098ef6c2SHariprasad Shenai int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
17260eaec62aSCasey Leedom int t4_get_pfres(struct adapter *adapter);
172749216c1cSHariprasad Shenai int t4_read_flash(struct adapter *adapter, unsigned int addr,
172849216c1cSHariprasad Shenai 		  unsigned int nwords, u32 *data, int byte_oriented);
1729f7917c00SJeff Kirsher int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
173001b69614SHariprasad Shenai int t4_load_phy_fw(struct adapter *adap,
173101b69614SHariprasad Shenai 		   int win, spinlock_t *lock,
173201b69614SHariprasad Shenai 		   int (*phy_fw_version)(const u8 *, size_t),
173301b69614SHariprasad Shenai 		   const u8 *phy_fw_data, size_t phy_fw_size);
173401b69614SHariprasad Shenai int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver);
173549216c1cSHariprasad Shenai int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
173622c0b963SHariprasad Shenai int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
173722c0b963SHariprasad Shenai 		  const u8 *fw_data, unsigned int size, int force);
1738acac5962SHariprasad Shenai int t4_fl_pkt_align(struct adapter *adap);
1739636f9d37SVipul Pandya unsigned int t4_flash_cfg_addr(struct adapter *adapter);
1740a69265e9SHariprasad Shenai int t4_check_fw_version(struct adapter *adap);
17414da18741SArjun Vynipadath int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
174216e47624SHariprasad Shenai int t4_get_fw_version(struct adapter *adapter, u32 *vers);
17430de72738SHariprasad Shenai int t4_get_bs_version(struct adapter *adapter, u32 *vers);
174416e47624SHariprasad Shenai int t4_get_tp_version(struct adapter *adapter, u32 *vers);
1745ba3f8cd5SHariprasad Shenai int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
1746760446f9SGanesh Goudar int t4_get_scfg_version(struct adapter *adapter, u32 *vers);
1747760446f9SGanesh Goudar int t4_get_vpd_version(struct adapter *adapter, u32 *vers);
1748760446f9SGanesh Goudar int t4_get_version_info(struct adapter *adapter);
1749760446f9SGanesh Goudar void t4_dump_version_info(struct adapter *adapter);
175016e47624SHariprasad Shenai int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
175116e47624SHariprasad Shenai 	       const u8 *fw_data, unsigned int fw_size,
175216e47624SHariprasad Shenai 	       struct fw_hdr *card_fw, enum dev_state state, int *reset);
1753f7917c00SJeff Kirsher int t4_prep_adapter(struct adapter *adapter);
17543be0679bSHariprasad Shenai int t4_shutdown_adapter(struct adapter *adapter);
1755e85c9a7aSHariprasad Shenai 
1756e85c9a7aSHariprasad Shenai enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
1757b2612722SHariprasad Shenai int t4_bar2_sge_qregs(struct adapter *adapter,
1758e85c9a7aSHariprasad Shenai 		      unsigned int qid,
1759e85c9a7aSHariprasad Shenai 		      enum t4_bar2_qtype qtype,
176066cf188eSHariprasad S 		      int user,
1761e85c9a7aSHariprasad Shenai 		      u64 *pbar2_qoffset,
1762e85c9a7aSHariprasad Shenai 		      unsigned int *pbar2_qid);
1763e85c9a7aSHariprasad Shenai 
1764dc9daab2SHariprasad Shenai unsigned int qtimer_val(const struct adapter *adap,
1765dc9daab2SHariprasad Shenai 			const struct sge_rspq *q);
1766ae469b68SHariprasad Shenai 
1767ae469b68SHariprasad Shenai int t4_init_devlog_params(struct adapter *adapter);
1768e85c9a7aSHariprasad Shenai int t4_init_sge_params(struct adapter *adapter);
17695ccf9d04SRahul Lakkireddy int t4_init_tp_params(struct adapter *adap, bool sleep_ok);
1770dcf7b6f5SKumar Sanghvi int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
1771c035e183SHariprasad Shenai int t4_init_rss_mode(struct adapter *adap, int mbox);
1772c3e324e3SHariprasad Shenai int t4_init_portinfo(struct port_info *pi, int mbox,
1773c3e324e3SHariprasad Shenai 		     int port, int pf, int vf, u8 mac[]);
1774f7917c00SJeff Kirsher int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1775f7917c00SJeff Kirsher void t4_fatal_err(struct adapter *adapter);
1776f988008aSGanesh Goudar unsigned int t4_chip_rss_size(struct adapter *adapter);
1777f7917c00SJeff Kirsher int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1778f7917c00SJeff Kirsher 			int start, int n, const u16 *rspq, unsigned int nrspq);
1779f7917c00SJeff Kirsher int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1780f7917c00SJeff Kirsher 		       unsigned int flags);
1781c035e183SHariprasad Shenai int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
1782c035e183SHariprasad Shenai 		     unsigned int flags, unsigned int defq);
1783688ea5feSHariprasad Shenai int t4_read_rss(struct adapter *adapter, u16 *entries);
17845ccf9d04SRahul Lakkireddy void t4_read_rss_key(struct adapter *adapter, u32 *key, bool sleep_ok);
17855ccf9d04SRahul Lakkireddy void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx,
17865ccf9d04SRahul Lakkireddy 		      bool sleep_ok);
1787688ea5feSHariprasad Shenai void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
17885ccf9d04SRahul Lakkireddy 			   u32 *valp, bool sleep_ok);
1789688ea5feSHariprasad Shenai void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
17905ccf9d04SRahul Lakkireddy 			   u32 *vfl, u32 *vfh, bool sleep_ok);
17915ccf9d04SRahul Lakkireddy u32 t4_read_rss_pf_map(struct adapter *adapter, bool sleep_ok);
17925ccf9d04SRahul Lakkireddy u32 t4_read_rss_pf_mask(struct adapter *adapter, bool sleep_ok);
1793688ea5feSHariprasad Shenai 
1794193c4c28SArjun Vynipadath unsigned int t4_get_mps_bg_map(struct adapter *adapter, int pidx);
1795193c4c28SArjun Vynipadath unsigned int t4_get_tp_ch_map(struct adapter *adapter, int pidx);
1796b3bbe36aSHariprasad Shenai void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1797b3bbe36aSHariprasad Shenai void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1798e5f0e43bSHariprasad Shenai int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
1799e5f0e43bSHariprasad Shenai 		    size_t n);
1800c778af7dSHariprasad Shenai int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data,
1801c778af7dSHariprasad Shenai 		    size_t n);
1802f1ff24aaSHariprasad Shenai int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1803f1ff24aaSHariprasad Shenai 		unsigned int *valp);
1804f1ff24aaSHariprasad Shenai int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1805f1ff24aaSHariprasad Shenai 		 const unsigned int *valp);
1806f1ff24aaSHariprasad Shenai int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
180719689609SHariprasad Shenai void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
180819689609SHariprasad Shenai 			unsigned int *pif_req_wrptr,
180919689609SHariprasad Shenai 			unsigned int *pif_rsp_wrptr);
181026fae93fSHariprasad Shenai void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
181174b3092cSHariprasad Shenai void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
181272aca4bfSKumar Sanghvi const char *t4_get_port_type_description(enum fw_port_type port_type);
1813f7917c00SJeff Kirsher void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
1814a4cfd929SHariprasad Shenai void t4_get_port_stats_offset(struct adapter *adap, int idx,
1815a4cfd929SHariprasad Shenai 			      struct port_stats *stats,
1816a4cfd929SHariprasad Shenai 			      struct port_stats *offset);
181765046e84SHariprasad Shenai void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
1818f7917c00SJeff Kirsher void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
1819bad43792SHariprasad Shenai void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
1820636f9d37SVipul Pandya void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1821636f9d37SVipul Pandya 			    unsigned int mask, unsigned int val);
18222d277b3bSHariprasad Shenai void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
18235ccf9d04SRahul Lakkireddy void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st,
18245ccf9d04SRahul Lakkireddy 			 bool sleep_ok);
18255ccf9d04SRahul Lakkireddy void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st,
18265ccf9d04SRahul Lakkireddy 			 bool sleep_ok);
18275ccf9d04SRahul Lakkireddy void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st,
18285ccf9d04SRahul Lakkireddy 			  bool sleep_ok);
18295ccf9d04SRahul Lakkireddy void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st,
18305ccf9d04SRahul Lakkireddy 		      bool sleep_ok);
1831f7917c00SJeff Kirsher void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
18325ccf9d04SRahul Lakkireddy 			 struct tp_tcp_stats *v6, bool sleep_ok);
1833a6222975SHariprasad Shenai void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
18345ccf9d04SRahul Lakkireddy 		       struct tp_fcoe_stats *st, bool sleep_ok);
1835f7917c00SJeff Kirsher void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1836f7917c00SJeff Kirsher 		  const unsigned short *alpha, const unsigned short *beta);
1837f7917c00SJeff Kirsher 
1838797ff0f5SHariprasad Shenai void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
1839797ff0f5SHariprasad Shenai 
18407864026bSHariprasad Shenai void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
1841f2b7e78dSVipul Pandya void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1842f2b7e78dSVipul Pandya 
1843f7917c00SJeff Kirsher void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1844f7917c00SJeff Kirsher 			 const u8 *addr);
1845f7917c00SJeff Kirsher int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1846f7917c00SJeff Kirsher 		      u64 mask0, u64 mask1, unsigned int crc, bool enable);
1847f7917c00SJeff Kirsher 
1848f7917c00SJeff Kirsher int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1849f7917c00SJeff Kirsher 		enum dev_master master, enum dev_state *state);
1850f7917c00SJeff Kirsher int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1851f7917c00SJeff Kirsher int t4_early_init(struct adapter *adap, unsigned int mbox);
1852f7917c00SJeff Kirsher int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
1853636f9d37SVipul Pandya int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1854636f9d37SVipul Pandya 			  unsigned int cache_line_size);
1855636f9d37SVipul Pandya int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
1856f7917c00SJeff Kirsher int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1857f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int nparams, const u32 *params,
1858f7917c00SJeff Kirsher 		    u32 *val);
18598f46d467SArjun Vynipadath int t4_query_params_ns(struct adapter *adap, unsigned int mbox, unsigned int pf,
18608f46d467SArjun Vynipadath 		       unsigned int vf, unsigned int nparams, const u32 *params,
18618f46d467SArjun Vynipadath 		       u32 *val);
186201b69614SHariprasad Shenai int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
1863f7917c00SJeff Kirsher 		       unsigned int vf, unsigned int nparams, const u32 *params,
18648f46d467SArjun Vynipadath 		       u32 *val, int rw, bool sleep_ok);
186501b69614SHariprasad Shenai int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
1866688848b1SAnish Bhatt 			  unsigned int pf, unsigned int vf,
1867688848b1SAnish Bhatt 			  unsigned int nparams, const u32 *params,
186801b69614SHariprasad Shenai 			  const u32 *val, int timeout);
186901b69614SHariprasad Shenai int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
187001b69614SHariprasad Shenai 		  unsigned int vf, unsigned int nparams, const u32 *params,
1871688848b1SAnish Bhatt 		  const u32 *val);
1872f7917c00SJeff Kirsher int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1873f7917c00SJeff Kirsher 		unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1874f7917c00SJeff Kirsher 		unsigned int rxqi, unsigned int rxq, unsigned int tc,
1875f7917c00SJeff Kirsher 		unsigned int vi, unsigned int cmask, unsigned int pmask,
1876f7917c00SJeff Kirsher 		unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1877f7917c00SJeff Kirsher int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1878f7917c00SJeff Kirsher 		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
187902d805dcSSantosh Rastapur 		unsigned int *rss_size, u8 *vivld, u8 *vin);
18804f3a0fcfSHariprasad Shenai int t4_free_vi(struct adapter *adap, unsigned int mbox,
18814f3a0fcfSHariprasad Shenai 	       unsigned int pf, unsigned int vf,
18824f3a0fcfSHariprasad Shenai 	       unsigned int viid);
1883f7917c00SJeff Kirsher int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
1884f7917c00SJeff Kirsher 		int mtu, int promisc, int all_multi, int bcast, int vlanex,
1885f7917c00SJeff Kirsher 		bool sleep_ok);
1886846eac3fSGanesh Goudar int t4_free_raw_mac_filt(struct adapter *adap, unsigned int viid,
1887846eac3fSGanesh Goudar 			 const u8 *addr, const u8 *mask, unsigned int idx,
1888846eac3fSGanesh Goudar 			 u8 lookup_type, u8 port_id, bool sleep_ok);
188998f3697fSKumar Sanghvi int t4_free_encap_mac_filt(struct adapter *adap, unsigned int viid, int idx,
189098f3697fSKumar Sanghvi 			   bool sleep_ok);
189198f3697fSKumar Sanghvi int t4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid,
189298f3697fSKumar Sanghvi 			    const u8 *addr, const u8 *mask, unsigned int vni,
189398f3697fSKumar Sanghvi 			    unsigned int vni_mask, u8 dip_hit, u8 lookup_type,
189498f3697fSKumar Sanghvi 			    bool sleep_ok);
1895846eac3fSGanesh Goudar int t4_alloc_raw_mac_filt(struct adapter *adap, unsigned int viid,
1896846eac3fSGanesh Goudar 			  const u8 *addr, const u8 *mask, unsigned int idx,
1897846eac3fSGanesh Goudar 			  u8 lookup_type, u8 port_id, bool sleep_ok);
1898f7917c00SJeff Kirsher int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1899f7917c00SJeff Kirsher 		      unsigned int viid, bool free, unsigned int naddr,
1900f7917c00SJeff Kirsher 		      const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1901fc08a01aSHariprasad Shenai int t4_free_mac_filt(struct adapter *adap, unsigned int mbox,
1902fc08a01aSHariprasad Shenai 		     unsigned int viid, unsigned int naddr,
1903fc08a01aSHariprasad Shenai 		     const u8 **addr, bool sleep_ok);
1904f7917c00SJeff Kirsher int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
190502d805dcSSantosh Rastapur 		  int idx, const u8 *addr, bool persist, u8 *smt_idx);
1906f7917c00SJeff Kirsher int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1907f7917c00SJeff Kirsher 		     bool ucast, u64 vec, bool sleep_ok);
1908688848b1SAnish Bhatt int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1909688848b1SAnish Bhatt 			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
1910e2f4f4e9SArjun Vynipadath int t4_enable_pi_params(struct adapter *adap, unsigned int mbox,
1911e2f4f4e9SArjun Vynipadath 			struct port_info *pi,
1912e2f4f4e9SArjun Vynipadath 			bool rx_en, bool tx_en, bool dcb_en);
1913f7917c00SJeff Kirsher int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1914f7917c00SJeff Kirsher 		 bool rx_en, bool tx_en);
1915f7917c00SJeff Kirsher int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1916f7917c00SJeff Kirsher 		     unsigned int nblinks);
1917f7917c00SJeff Kirsher int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1918f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 *valp);
1919f7917c00SJeff Kirsher int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1920f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 val);
1921ebf4dc2bSHariprasad Shenai int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf,
1922ebf4dc2bSHariprasad Shenai 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1923ebf4dc2bSHariprasad Shenai 	       unsigned int fl0id, unsigned int fl1id);
1924f7917c00SJeff Kirsher int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1925f7917c00SJeff Kirsher 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1926f7917c00SJeff Kirsher 	       unsigned int fl0id, unsigned int fl1id);
1927f7917c00SJeff Kirsher int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1928f7917c00SJeff Kirsher 		   unsigned int vf, unsigned int eqid);
1929f7917c00SJeff Kirsher int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1930f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1931f7917c00SJeff Kirsher int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1932f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1933736c3b94SRahul Lakkireddy int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox, int ctxt_type);
1934d429005fSVishal Kulkarni int t4_read_sge_dbqtimers(struct adapter *adap, unsigned int ndbqtimers,
1935d429005fSVishal Kulkarni 			  u16 *dbqtimers);
193623853a0aSHariprasad Shenai void t4_handle_get_port_info(struct port_info *pi, const __be64 *rpl);
19372061ec3fSGanesh Goudar int t4_update_port_info(struct port_info *pi);
1938c3168cabSGanesh Goudar int t4_get_link_params(struct port_info *pi, unsigned int *link_okp,
1939c3168cabSGanesh Goudar 		       unsigned int *speedp, unsigned int *mtup);
1940f7917c00SJeff Kirsher int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
1941881806bcSVipul Pandya void t4_db_full(struct adapter *adapter);
1942881806bcSVipul Pandya void t4_db_dropped(struct adapter *adapter);
19438e3d04fdSHariprasad Shenai int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
19448e3d04fdSHariprasad Shenai 			int filter_index, int enable);
19458e3d04fdSHariprasad Shenai void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
19468e3d04fdSHariprasad Shenai 			 int filter_index, int *enabled);
19478caa1e84SVipul Pandya int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
19488caa1e84SVipul Pandya 			 u32 addr, u32 val);
194908c4901bSRahul Lakkireddy void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]);
195008c4901bSRahul Lakkireddy void t4_get_tx_sched(struct adapter *adap, unsigned int sched,
195108c4901bSRahul Lakkireddy 		     unsigned int *kbps, unsigned int *ipg, bool sleep_ok);
19529e5c598cSRahul Lakkireddy int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid,
19539e5c598cSRahul Lakkireddy 		   enum ctxt_type ctype, u32 *data);
19549e5c598cSRahul Lakkireddy int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid,
19559e5c598cSRahul Lakkireddy 		      enum ctxt_type ctype, u32 *data);
1956b72a32daSRahul Lakkireddy int t4_sched_params(struct adapter *adapter, int type, int level, int mode,
1957b72a32daSRahul Lakkireddy 		    int rateunit, int ratemode, int channel, int class,
1958b72a32daSRahul Lakkireddy 		    int minrate, int maxrate, int weight, int pktsize);
195968bce192SKumar Sanghvi void t4_sge_decode_idma_state(struct adapter *adapter, int state);
1960a3bfb617SHariprasad Shenai void t4_idma_monitor_init(struct adapter *adapter,
1961a3bfb617SHariprasad Shenai 			  struct sge_idma_monitor_state *idma);
1962a3bfb617SHariprasad Shenai void t4_idma_monitor(struct adapter *adapter,
1963a3bfb617SHariprasad Shenai 		     struct sge_idma_monitor_state *idma,
1964a3bfb617SHariprasad Shenai 		     int hz, int ticks);
1965858aa65cSHariprasad Shenai int t4_set_vf_mac_acl(struct adapter *adapter, unsigned int vf,
1966858aa65cSHariprasad Shenai 		      unsigned int naddr, u8 *addr);
19675ccf9d04SRahul Lakkireddy void t4_tp_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
19685ccf9d04SRahul Lakkireddy 		    u32 start_index, bool sleep_ok);
19694359cf33SRahul Lakkireddy void t4_tp_tm_pio_read(struct adapter *adap, u32 *buff, u32 nregs,
19704359cf33SRahul Lakkireddy 		       u32 start_index, bool sleep_ok);
19715ccf9d04SRahul Lakkireddy void t4_tp_mib_read(struct adapter *adap, u32 *buff, u32 nregs,
19725ccf9d04SRahul Lakkireddy 		    u32 start_index, bool sleep_ok);
19735ccf9d04SRahul Lakkireddy 
19740fbc81b3SHariprasad Shenai void t4_uld_mem_free(struct adapter *adap);
19750fbc81b3SHariprasad Shenai int t4_uld_mem_alloc(struct adapter *adap);
19760fbc81b3SHariprasad Shenai void t4_uld_clean_up(struct adapter *adap);
19770fbc81b3SHariprasad Shenai void t4_register_netevent_notifier(void);
1978f56ec676SArjun Vynipadath int t4_i2c_rd(struct adapter *adap, unsigned int mbox, int port,
1979f56ec676SArjun Vynipadath 	      unsigned int devid, unsigned int offset,
1980f56ec676SArjun Vynipadath 	      unsigned int len, u8 *buf);
198194cdb8bbSHariprasad Shenai void free_rspq_fl(struct adapter *adap, struct sge_rspq *rq, struct sge_fl *fl);
1982ab677ff4SHariprasad Shenai void free_tx_desc(struct adapter *adap, struct sge_txq *q,
1983ab677ff4SHariprasad Shenai 		  unsigned int n, bool unmap);
1984b1396c2bSRahul Lakkireddy void cxgb4_eosw_txq_free_desc(struct adapter *adap, struct sge_eosw_txq *txq,
1985b1396c2bSRahul Lakkireddy 			      u32 ndesc);
19860e395b3cSRahul Lakkireddy int cxgb4_ethofld_send_flowc(struct net_device *dev, u32 eotid, u32 tc);
1987b1396c2bSRahul Lakkireddy void cxgb4_ethofld_restart(unsigned long data);
19884846d533SRahul Lakkireddy int cxgb4_ethofld_rx_handler(struct sge_rspq *q, const __be64 *rsp,
19894846d533SRahul Lakkireddy 			     const struct pkt_gl *si);
1990ab677ff4SHariprasad Shenai void free_txq(struct adapter *adap, struct sge_txq *q);
1991a6ec572bSAtul Gupta void cxgb4_reclaim_completed_tx(struct adapter *adap,
1992a6ec572bSAtul Gupta 				struct sge_txq *q, bool unmap);
1993a6ec572bSAtul Gupta int cxgb4_map_skb(struct device *dev, const struct sk_buff *skb,
1994a6ec572bSAtul Gupta 		  dma_addr_t *addr);
1995a6ec572bSAtul Gupta void cxgb4_inline_tx_skb(const struct sk_buff *skb, const struct sge_txq *q,
1996a6ec572bSAtul Gupta 			 void *pos);
1997a6ec572bSAtul Gupta void cxgb4_write_sgl(const struct sk_buff *skb, struct sge_txq *q,
1998a6ec572bSAtul Gupta 		     struct ulptx_sgl *sgl, u64 *end, unsigned int start,
1999a6ec572bSAtul Gupta 		     const dma_addr_t *addr);
2000a6ec572bSAtul Gupta void cxgb4_ring_tx_db(struct adapter *adap, struct sge_txq *q, int n);
20019d5fd927SGanesh Goudar int t4_set_vlan_acl(struct adapter *adap, unsigned int mbox, unsigned int vf,
20029d5fd927SGanesh Goudar 		    u16 vlan);
2003ebddd97aSGanesh Goudar int cxgb4_dcb_enabled(const struct net_device *dev);
2004b1871915SGanesh Goudar 
2005b1871915SGanesh Goudar int cxgb4_thermal_init(struct adapter *adap);
2006b1871915SGanesh Goudar int cxgb4_thermal_remove(struct adapter *adap);
2007c9765074SNirranjan Kirubaharan int cxgb4_set_msix_aff(struct adapter *adap, unsigned short vec,
2008c9765074SNirranjan Kirubaharan 		       cpumask_var_t *aff_mask, int idx);
2009c9765074SNirranjan Kirubaharan void cxgb4_clear_msix_aff(unsigned short vec, cpumask_var_t aff_mask);
2010b1871915SGanesh Goudar 
20112f0b9406SRaju Rangoju int cxgb4_change_mac(struct port_info *pi, unsigned int viid,
20122f0b9406SRaju Rangoju 		     int *tcam_idx, const u8 *addr,
20132f0b9406SRaju Rangoju 		     bool persistent, u8 *smt_idx);
20142f0b9406SRaju Rangoju 
2015f9f329adSRaju Rangoju int cxgb4_alloc_mac_filt(struct adapter *adap, unsigned int viid,
2016f9f329adSRaju Rangoju 			 bool free, unsigned int naddr,
2017f9f329adSRaju Rangoju 			 const u8 **addr, u16 *idx,
2018f9f329adSRaju Rangoju 			 u64 *hash, bool sleep_ok);
2019f9f329adSRaju Rangoju int cxgb4_free_mac_filt(struct adapter *adap, unsigned int viid,
2020f9f329adSRaju Rangoju 			unsigned int naddr, const u8 **addr, bool sleep_ok);
202128b38705SRaju Rangoju int cxgb4_init_mps_ref_entries(struct adapter *adap);
202228b38705SRaju Rangoju void cxgb4_free_mps_ref_entries(struct adapter *adap);
202328b38705SRaju Rangoju int cxgb4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid,
202428b38705SRaju Rangoju 			       const u8 *addr, const u8 *mask,
202528b38705SRaju Rangoju 			       unsigned int vni, unsigned int vni_mask,
202628b38705SRaju Rangoju 			       u8 dip_hit, u8 lookup_type, bool sleep_ok);
202728b38705SRaju Rangoju int cxgb4_free_encap_mac_filt(struct adapter *adap, unsigned int viid,
202828b38705SRaju Rangoju 			      int idx, bool sleep_ok);
20295fab5158SRaju Rangoju int cxgb4_free_raw_mac_filt(struct adapter *adap,
20305fab5158SRaju Rangoju 			    unsigned int viid,
20315fab5158SRaju Rangoju 			    const u8 *addr,
20325fab5158SRaju Rangoju 			    const u8 *mask,
20335fab5158SRaju Rangoju 			    unsigned int idx,
20345fab5158SRaju Rangoju 			    u8 lookup_type,
20355fab5158SRaju Rangoju 			    u8 port_id,
20365fab5158SRaju Rangoju 			    bool sleep_ok);
20375fab5158SRaju Rangoju int cxgb4_alloc_raw_mac_filt(struct adapter *adap,
20385fab5158SRaju Rangoju 			     unsigned int viid,
20395fab5158SRaju Rangoju 			     const u8 *addr,
20405fab5158SRaju Rangoju 			     const u8 *mask,
20415fab5158SRaju Rangoju 			     unsigned int idx,
20425fab5158SRaju Rangoju 			     u8 lookup_type,
20435fab5158SRaju Rangoju 			     u8 port_id,
20445fab5158SRaju Rangoju 			     bool sleep_ok);
20452f0b9406SRaju Rangoju int cxgb4_update_mac_filt(struct port_info *pi, unsigned int viid,
20462f0b9406SRaju Rangoju 			  int *tcam_idx, const u8 *addr,
20472f0b9406SRaju Rangoju 			  bool persistent, u8 *smt_idx);
204876c3a552SRahul Lakkireddy int cxgb4_get_msix_idx_from_bmap(struct adapter *adap);
204976c3a552SRahul Lakkireddy void cxgb4_free_msix_idx_in_bmap(struct adapter *adap, u32 msix_idx);
2050b1396c2bSRahul Lakkireddy int cxgb_open(struct net_device *dev);
2051b1396c2bSRahul Lakkireddy int cxgb_close(struct net_device *dev);
20522d0cb84dSRahul Lakkireddy void cxgb4_enable_rx(struct adapter *adap, struct sge_rspq *q);
20532d0cb84dSRahul Lakkireddy void cxgb4_quiesce_rx(struct sge_rspq *q);
2054f7917c00SJeff Kirsher #endif /* __CXGB4_H__ */
2055