1f7917c00SJeff Kirsher /*
2f7917c00SJeff Kirsher  * This file is part of the Chelsio T4 Ethernet driver for Linux.
3f7917c00SJeff Kirsher  *
4ce100b8bSAnish Bhatt  * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
5f7917c00SJeff Kirsher  *
6f7917c00SJeff Kirsher  * This software is available to you under a choice of one of two
7f7917c00SJeff Kirsher  * licenses.  You may choose to be licensed under the terms of the GNU
8f7917c00SJeff Kirsher  * General Public License (GPL) Version 2, available from the file
9f7917c00SJeff Kirsher  * COPYING in the main directory of this source tree, or the
10f7917c00SJeff Kirsher  * OpenIB.org BSD license below:
11f7917c00SJeff Kirsher  *
12f7917c00SJeff Kirsher  *     Redistribution and use in source and binary forms, with or
13f7917c00SJeff Kirsher  *     without modification, are permitted provided that the following
14f7917c00SJeff Kirsher  *     conditions are met:
15f7917c00SJeff Kirsher  *
16f7917c00SJeff Kirsher  *      - Redistributions of source code must retain the above
17f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
18f7917c00SJeff Kirsher  *        disclaimer.
19f7917c00SJeff Kirsher  *
20f7917c00SJeff Kirsher  *      - Redistributions in binary form must reproduce the above
21f7917c00SJeff Kirsher  *        copyright notice, this list of conditions and the following
22f7917c00SJeff Kirsher  *        disclaimer in the documentation and/or other materials
23f7917c00SJeff Kirsher  *        provided with the distribution.
24f7917c00SJeff Kirsher  *
25f7917c00SJeff Kirsher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26f7917c00SJeff Kirsher  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27f7917c00SJeff Kirsher  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28f7917c00SJeff Kirsher  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29f7917c00SJeff Kirsher  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30f7917c00SJeff Kirsher  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31f7917c00SJeff Kirsher  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32f7917c00SJeff Kirsher  * SOFTWARE.
33f7917c00SJeff Kirsher  */
34f7917c00SJeff Kirsher 
35f7917c00SJeff Kirsher #ifndef __CXGB4_H__
36f7917c00SJeff Kirsher #define __CXGB4_H__
37f7917c00SJeff Kirsher 
38dca4faebSVipul Pandya #include "t4_hw.h"
39dca4faebSVipul Pandya 
40f7917c00SJeff Kirsher #include <linux/bitops.h>
41f7917c00SJeff Kirsher #include <linux/cache.h>
42f7917c00SJeff Kirsher #include <linux/interrupt.h>
43f7917c00SJeff Kirsher #include <linux/list.h>
44f7917c00SJeff Kirsher #include <linux/netdevice.h>
45f7917c00SJeff Kirsher #include <linux/pci.h>
46f7917c00SJeff Kirsher #include <linux/spinlock.h>
47f7917c00SJeff Kirsher #include <linux/timer.h>
48c0b8b992SDavid S. Miller #include <linux/vmalloc.h>
49098ef6c2SHariprasad Shenai #include <linux/etherdevice.h>
505e2a5ebcSHariprasad Shenai #include <linux/net_tstamp.h>
51f7917c00SJeff Kirsher #include <asm/io.h>
5227999805SHariprasad S #include "t4_chip_type.h"
53f7917c00SJeff Kirsher #include "cxgb4_uld.h"
54f7917c00SJeff Kirsher 
553069ee9bSVipul Pandya #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
563069ee9bSVipul Pandya 
57f7917c00SJeff Kirsher enum {
58f7917c00SJeff Kirsher 	MAX_NPORTS	= 4,     /* max # of ports */
59f7917c00SJeff Kirsher 	SERNUM_LEN	= 24,    /* Serial # length */
60f7917c00SJeff Kirsher 	EC_LEN		= 16,    /* E/C length */
61f7917c00SJeff Kirsher 	ID_LEN		= 16,    /* ID length */
62a94cd705SKumar Sanghvi 	PN_LEN		= 16,    /* Part Number length */
63098ef6c2SHariprasad Shenai 	MACADDR_LEN	= 12,    /* MAC Address length */
64f7917c00SJeff Kirsher };
65f7917c00SJeff Kirsher 
66f7917c00SJeff Kirsher enum {
67812034f1SHariprasad Shenai 	T4_REGMAP_SIZE = (160 * 1024),
68812034f1SHariprasad Shenai 	T5_REGMAP_SIZE = (332 * 1024),
69812034f1SHariprasad Shenai };
70812034f1SHariprasad Shenai 
71812034f1SHariprasad Shenai enum {
72f7917c00SJeff Kirsher 	MEM_EDC0,
73f7917c00SJeff Kirsher 	MEM_EDC1,
742422d9a3SSantosh Rastapur 	MEM_MC,
752422d9a3SSantosh Rastapur 	MEM_MC0 = MEM_MC,
762422d9a3SSantosh Rastapur 	MEM_MC1
77f7917c00SJeff Kirsher };
78f7917c00SJeff Kirsher 
793069ee9bSVipul Pandya enum {
803eb4afbfSVipul Pandya 	MEMWIN0_APERTURE = 2048,
813eb4afbfSVipul Pandya 	MEMWIN0_BASE     = 0x1b800,
823069ee9bSVipul Pandya 	MEMWIN1_APERTURE = 32768,
833069ee9bSVipul Pandya 	MEMWIN1_BASE     = 0x28000,
842422d9a3SSantosh Rastapur 	MEMWIN1_BASE_T5  = 0x52000,
853eb4afbfSVipul Pandya 	MEMWIN2_APERTURE = 65536,
863eb4afbfSVipul Pandya 	MEMWIN2_BASE     = 0x30000,
870abfd152SHariprasad Shenai 	MEMWIN2_APERTURE_T5 = 131072,
880abfd152SHariprasad Shenai 	MEMWIN2_BASE_T5  = 0x60000,
893069ee9bSVipul Pandya };
903069ee9bSVipul Pandya 
91f7917c00SJeff Kirsher enum dev_master {
92f7917c00SJeff Kirsher 	MASTER_CANT,
93f7917c00SJeff Kirsher 	MASTER_MAY,
94f7917c00SJeff Kirsher 	MASTER_MUST
95f7917c00SJeff Kirsher };
96f7917c00SJeff Kirsher 
97f7917c00SJeff Kirsher enum dev_state {
98f7917c00SJeff Kirsher 	DEV_STATE_UNINIT,
99f7917c00SJeff Kirsher 	DEV_STATE_INIT,
100f7917c00SJeff Kirsher 	DEV_STATE_ERR
101f7917c00SJeff Kirsher };
102f7917c00SJeff Kirsher 
103f7917c00SJeff Kirsher enum {
104f7917c00SJeff Kirsher 	PAUSE_RX      = 1 << 0,
105f7917c00SJeff Kirsher 	PAUSE_TX      = 1 << 1,
106f7917c00SJeff Kirsher 	PAUSE_AUTONEG = 1 << 2
107f7917c00SJeff Kirsher };
108f7917c00SJeff Kirsher 
109f7917c00SJeff Kirsher struct port_stats {
110f7917c00SJeff Kirsher 	u64 tx_octets;            /* total # of octets in good frames */
111f7917c00SJeff Kirsher 	u64 tx_frames;            /* all good frames */
112f7917c00SJeff Kirsher 	u64 tx_bcast_frames;      /* all broadcast frames */
113f7917c00SJeff Kirsher 	u64 tx_mcast_frames;      /* all multicast frames */
114f7917c00SJeff Kirsher 	u64 tx_ucast_frames;      /* all unicast frames */
115f7917c00SJeff Kirsher 	u64 tx_error_frames;      /* all error frames */
116f7917c00SJeff Kirsher 
117f7917c00SJeff Kirsher 	u64 tx_frames_64;         /* # of Tx frames in a particular range */
118f7917c00SJeff Kirsher 	u64 tx_frames_65_127;
119f7917c00SJeff Kirsher 	u64 tx_frames_128_255;
120f7917c00SJeff Kirsher 	u64 tx_frames_256_511;
121f7917c00SJeff Kirsher 	u64 tx_frames_512_1023;
122f7917c00SJeff Kirsher 	u64 tx_frames_1024_1518;
123f7917c00SJeff Kirsher 	u64 tx_frames_1519_max;
124f7917c00SJeff Kirsher 
125f7917c00SJeff Kirsher 	u64 tx_drop;              /* # of dropped Tx frames */
126f7917c00SJeff Kirsher 	u64 tx_pause;             /* # of transmitted pause frames */
127f7917c00SJeff Kirsher 	u64 tx_ppp0;              /* # of transmitted PPP prio 0 frames */
128f7917c00SJeff Kirsher 	u64 tx_ppp1;              /* # of transmitted PPP prio 1 frames */
129f7917c00SJeff Kirsher 	u64 tx_ppp2;              /* # of transmitted PPP prio 2 frames */
130f7917c00SJeff Kirsher 	u64 tx_ppp3;              /* # of transmitted PPP prio 3 frames */
131f7917c00SJeff Kirsher 	u64 tx_ppp4;              /* # of transmitted PPP prio 4 frames */
132f7917c00SJeff Kirsher 	u64 tx_ppp5;              /* # of transmitted PPP prio 5 frames */
133f7917c00SJeff Kirsher 	u64 tx_ppp6;              /* # of transmitted PPP prio 6 frames */
134f7917c00SJeff Kirsher 	u64 tx_ppp7;              /* # of transmitted PPP prio 7 frames */
135f7917c00SJeff Kirsher 
136f7917c00SJeff Kirsher 	u64 rx_octets;            /* total # of octets in good frames */
137f7917c00SJeff Kirsher 	u64 rx_frames;            /* all good frames */
138f7917c00SJeff Kirsher 	u64 rx_bcast_frames;      /* all broadcast frames */
139f7917c00SJeff Kirsher 	u64 rx_mcast_frames;      /* all multicast frames */
140f7917c00SJeff Kirsher 	u64 rx_ucast_frames;      /* all unicast frames */
141f7917c00SJeff Kirsher 	u64 rx_too_long;          /* # of frames exceeding MTU */
142f7917c00SJeff Kirsher 	u64 rx_jabber;            /* # of jabber frames */
143f7917c00SJeff Kirsher 	u64 rx_fcs_err;           /* # of received frames with bad FCS */
144f7917c00SJeff Kirsher 	u64 rx_len_err;           /* # of received frames with length error */
145f7917c00SJeff Kirsher 	u64 rx_symbol_err;        /* symbol errors */
146f7917c00SJeff Kirsher 	u64 rx_runt;              /* # of short frames */
147f7917c00SJeff Kirsher 
148f7917c00SJeff Kirsher 	u64 rx_frames_64;         /* # of Rx frames in a particular range */
149f7917c00SJeff Kirsher 	u64 rx_frames_65_127;
150f7917c00SJeff Kirsher 	u64 rx_frames_128_255;
151f7917c00SJeff Kirsher 	u64 rx_frames_256_511;
152f7917c00SJeff Kirsher 	u64 rx_frames_512_1023;
153f7917c00SJeff Kirsher 	u64 rx_frames_1024_1518;
154f7917c00SJeff Kirsher 	u64 rx_frames_1519_max;
155f7917c00SJeff Kirsher 
156f7917c00SJeff Kirsher 	u64 rx_pause;             /* # of received pause frames */
157f7917c00SJeff Kirsher 	u64 rx_ppp0;              /* # of received PPP prio 0 frames */
158f7917c00SJeff Kirsher 	u64 rx_ppp1;              /* # of received PPP prio 1 frames */
159f7917c00SJeff Kirsher 	u64 rx_ppp2;              /* # of received PPP prio 2 frames */
160f7917c00SJeff Kirsher 	u64 rx_ppp3;              /* # of received PPP prio 3 frames */
161f7917c00SJeff Kirsher 	u64 rx_ppp4;              /* # of received PPP prio 4 frames */
162f7917c00SJeff Kirsher 	u64 rx_ppp5;              /* # of received PPP prio 5 frames */
163f7917c00SJeff Kirsher 	u64 rx_ppp6;              /* # of received PPP prio 6 frames */
164f7917c00SJeff Kirsher 	u64 rx_ppp7;              /* # of received PPP prio 7 frames */
165f7917c00SJeff Kirsher 
166f7917c00SJeff Kirsher 	u64 rx_ovflow0;           /* drops due to buffer-group 0 overflows */
167f7917c00SJeff Kirsher 	u64 rx_ovflow1;           /* drops due to buffer-group 1 overflows */
168f7917c00SJeff Kirsher 	u64 rx_ovflow2;           /* drops due to buffer-group 2 overflows */
169f7917c00SJeff Kirsher 	u64 rx_ovflow3;           /* drops due to buffer-group 3 overflows */
170f7917c00SJeff Kirsher 	u64 rx_trunc0;            /* buffer-group 0 truncated packets */
171f7917c00SJeff Kirsher 	u64 rx_trunc1;            /* buffer-group 1 truncated packets */
172f7917c00SJeff Kirsher 	u64 rx_trunc2;            /* buffer-group 2 truncated packets */
173f7917c00SJeff Kirsher 	u64 rx_trunc3;            /* buffer-group 3 truncated packets */
174f7917c00SJeff Kirsher };
175f7917c00SJeff Kirsher 
176f7917c00SJeff Kirsher struct lb_port_stats {
177f7917c00SJeff Kirsher 	u64 octets;
178f7917c00SJeff Kirsher 	u64 frames;
179f7917c00SJeff Kirsher 	u64 bcast_frames;
180f7917c00SJeff Kirsher 	u64 mcast_frames;
181f7917c00SJeff Kirsher 	u64 ucast_frames;
182f7917c00SJeff Kirsher 	u64 error_frames;
183f7917c00SJeff Kirsher 
184f7917c00SJeff Kirsher 	u64 frames_64;
185f7917c00SJeff Kirsher 	u64 frames_65_127;
186f7917c00SJeff Kirsher 	u64 frames_128_255;
187f7917c00SJeff Kirsher 	u64 frames_256_511;
188f7917c00SJeff Kirsher 	u64 frames_512_1023;
189f7917c00SJeff Kirsher 	u64 frames_1024_1518;
190f7917c00SJeff Kirsher 	u64 frames_1519_max;
191f7917c00SJeff Kirsher 
192f7917c00SJeff Kirsher 	u64 drop;
193f7917c00SJeff Kirsher 
194f7917c00SJeff Kirsher 	u64 ovflow0;
195f7917c00SJeff Kirsher 	u64 ovflow1;
196f7917c00SJeff Kirsher 	u64 ovflow2;
197f7917c00SJeff Kirsher 	u64 ovflow3;
198f7917c00SJeff Kirsher 	u64 trunc0;
199f7917c00SJeff Kirsher 	u64 trunc1;
200f7917c00SJeff Kirsher 	u64 trunc2;
201f7917c00SJeff Kirsher 	u64 trunc3;
202f7917c00SJeff Kirsher };
203f7917c00SJeff Kirsher 
204f7917c00SJeff Kirsher struct tp_tcp_stats {
205a4cfd929SHariprasad Shenai 	u32 tcp_out_rsts;
206a4cfd929SHariprasad Shenai 	u64 tcp_in_segs;
207a4cfd929SHariprasad Shenai 	u64 tcp_out_segs;
208a4cfd929SHariprasad Shenai 	u64 tcp_retrans_segs;
209a4cfd929SHariprasad Shenai };
210a4cfd929SHariprasad Shenai 
211a4cfd929SHariprasad Shenai struct tp_usm_stats {
212a4cfd929SHariprasad Shenai 	u32 frames;
213a4cfd929SHariprasad Shenai 	u32 drops;
214a4cfd929SHariprasad Shenai 	u64 octets;
215f7917c00SJeff Kirsher };
216f7917c00SJeff Kirsher 
217a6222975SHariprasad Shenai struct tp_fcoe_stats {
218a6222975SHariprasad Shenai 	u32 frames_ddp;
219a6222975SHariprasad Shenai 	u32 frames_drop;
220a6222975SHariprasad Shenai 	u64 octets_ddp;
221f7917c00SJeff Kirsher };
222f7917c00SJeff Kirsher 
223f7917c00SJeff Kirsher struct tp_err_stats {
224a4cfd929SHariprasad Shenai 	u32 mac_in_errs[4];
225a4cfd929SHariprasad Shenai 	u32 hdr_in_errs[4];
226a4cfd929SHariprasad Shenai 	u32 tcp_in_errs[4];
227a4cfd929SHariprasad Shenai 	u32 tnl_cong_drops[4];
228a4cfd929SHariprasad Shenai 	u32 ofld_chan_drops[4];
229a4cfd929SHariprasad Shenai 	u32 tnl_tx_drops[4];
230a4cfd929SHariprasad Shenai 	u32 ofld_vlan_drops[4];
231a4cfd929SHariprasad Shenai 	u32 tcp6_in_errs[4];
232a4cfd929SHariprasad Shenai 	u32 ofld_no_neigh;
233a4cfd929SHariprasad Shenai 	u32 ofld_cong_defer;
234a4cfd929SHariprasad Shenai };
235a4cfd929SHariprasad Shenai 
236a6222975SHariprasad Shenai struct tp_cpl_stats {
237a6222975SHariprasad Shenai 	u32 req[4];
238a6222975SHariprasad Shenai 	u32 rsp[4];
239a6222975SHariprasad Shenai };
240a6222975SHariprasad Shenai 
241a4cfd929SHariprasad Shenai struct tp_rdma_stats {
242a4cfd929SHariprasad Shenai 	u32 rqe_dfr_pkt;
243a4cfd929SHariprasad Shenai 	u32 rqe_dfr_mod;
244f7917c00SJeff Kirsher };
245f7917c00SJeff Kirsher 
246e85c9a7aSHariprasad Shenai struct sge_params {
247e85c9a7aSHariprasad Shenai 	u32 hps;			/* host page size for our PF/VF */
248e85c9a7aSHariprasad Shenai 	u32 eq_qpp;			/* egress queues/page for our PF/VF */
249e85c9a7aSHariprasad Shenai 	u32 iq_qpp;			/* egress queues/page for our PF/VF */
250e85c9a7aSHariprasad Shenai };
251e85c9a7aSHariprasad Shenai 
252f7917c00SJeff Kirsher struct tp_params {
253f7917c00SJeff Kirsher 	unsigned int tre;            /* log2 of core clocks per TP tick */
2542d277b3bSHariprasad Shenai 	unsigned int la_mask;        /* what events are recorded by TP LA */
255dca4faebSVipul Pandya 	unsigned short tx_modq_map;  /* TX modulation scheduler queue to */
256dca4faebSVipul Pandya 				     /* channel map */
257636f9d37SVipul Pandya 
258636f9d37SVipul Pandya 	uint32_t dack_re;            /* DACK timer resolution */
259636f9d37SVipul Pandya 	unsigned short tx_modq[NCHAN];	/* channel to modulation queue map */
260dcf7b6f5SKumar Sanghvi 
261dcf7b6f5SKumar Sanghvi 	u32 vlan_pri_map;               /* cached TP_VLAN_PRI_MAP */
262dcf7b6f5SKumar Sanghvi 	u32 ingress_config;             /* cached TP_INGRESS_CONFIG */
263dcf7b6f5SKumar Sanghvi 
264dcf7b6f5SKumar Sanghvi 	/* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets.  This is a
265dcf7b6f5SKumar Sanghvi 	 * subset of the set of fields which may be present in the Compressed
266dcf7b6f5SKumar Sanghvi 	 * Filter Tuple portion of filters and TCP TCB connections.  The
267dcf7b6f5SKumar Sanghvi 	 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
268dcf7b6f5SKumar Sanghvi 	 * Since a variable number of fields may or may not be present, their
269dcf7b6f5SKumar Sanghvi 	 * shifted field positions within the Compressed Filter Tuple may
270dcf7b6f5SKumar Sanghvi 	 * vary, or not even be present if the field isn't selected in
271dcf7b6f5SKumar Sanghvi 	 * TP_VLAN_PRI_MAP.  Since some of these fields are needed in various
272dcf7b6f5SKumar Sanghvi 	 * places we store their offsets here, or a -1 if the field isn't
273dcf7b6f5SKumar Sanghvi 	 * present.
274dcf7b6f5SKumar Sanghvi 	 */
275dcf7b6f5SKumar Sanghvi 	int vlan_shift;
276dcf7b6f5SKumar Sanghvi 	int vnic_shift;
277dcf7b6f5SKumar Sanghvi 	int port_shift;
278dcf7b6f5SKumar Sanghvi 	int protocol_shift;
279f7917c00SJeff Kirsher };
280f7917c00SJeff Kirsher 
281f7917c00SJeff Kirsher struct vpd_params {
282f7917c00SJeff Kirsher 	unsigned int cclk;
283f7917c00SJeff Kirsher 	u8 ec[EC_LEN + 1];
284f7917c00SJeff Kirsher 	u8 sn[SERNUM_LEN + 1];
285f7917c00SJeff Kirsher 	u8 id[ID_LEN + 1];
286a94cd705SKumar Sanghvi 	u8 pn[PN_LEN + 1];
287098ef6c2SHariprasad Shenai 	u8 na[MACADDR_LEN + 1];
288f7917c00SJeff Kirsher };
289f7917c00SJeff Kirsher 
290f7917c00SJeff Kirsher struct pci_params {
291f7917c00SJeff Kirsher 	unsigned char speed;
292f7917c00SJeff Kirsher 	unsigned char width;
293f7917c00SJeff Kirsher };
294f7917c00SJeff Kirsher 
29549aa284fSHariprasad Shenai struct devlog_params {
29649aa284fSHariprasad Shenai 	u32 memtype;                    /* which memory (EDC0, EDC1, MC) */
29749aa284fSHariprasad Shenai 	u32 start;                      /* start of log in firmware memory */
29849aa284fSHariprasad Shenai 	u32 size;                       /* size of log */
29949aa284fSHariprasad Shenai };
30049aa284fSHariprasad Shenai 
3013ccc6cf7SHariprasad Shenai /* Stores chip specific parameters */
3023ccc6cf7SHariprasad Shenai struct arch_specific_params {
3033ccc6cf7SHariprasad Shenai 	u8 nchan;
30444588560SHariprasad Shenai 	u8 pm_stats_cnt;
3052216d014SHariprasad Shenai 	u8 cng_ch_bits_log;		/* congestion channel map bits width */
3063ccc6cf7SHariprasad Shenai 	u16 mps_rplc_size;
3073ccc6cf7SHariprasad Shenai 	u16 vfcount;
3083ccc6cf7SHariprasad Shenai 	u32 sge_fl_db;
3093ccc6cf7SHariprasad Shenai 	u16 mps_tcam_size;
3103ccc6cf7SHariprasad Shenai };
3113ccc6cf7SHariprasad Shenai 
312f7917c00SJeff Kirsher struct adapter_params {
313e85c9a7aSHariprasad Shenai 	struct sge_params sge;
314f7917c00SJeff Kirsher 	struct tp_params  tp;
315f7917c00SJeff Kirsher 	struct vpd_params vpd;
316f7917c00SJeff Kirsher 	struct pci_params pci;
31749aa284fSHariprasad Shenai 	struct devlog_params devlog;
31849aa284fSHariprasad Shenai 	enum pcie_memwin drv_memwin;
319f7917c00SJeff Kirsher 
320f1ff24aaSHariprasad Shenai 	unsigned int cim_la_size;
321f1ff24aaSHariprasad Shenai 
322f7917c00SJeff Kirsher 	unsigned int sf_size;             /* serial flash size in bytes */
323f7917c00SJeff Kirsher 	unsigned int sf_nsec;             /* # of flash sectors */
324f7917c00SJeff Kirsher 	unsigned int sf_fw_start;         /* start of FW image in flash */
325f7917c00SJeff Kirsher 
326f7917c00SJeff Kirsher 	unsigned int fw_vers;
327f7917c00SJeff Kirsher 	unsigned int tp_vers;
328f7917c00SJeff Kirsher 	u8 api_vers[7];
329f7917c00SJeff Kirsher 
330f7917c00SJeff Kirsher 	unsigned short mtus[NMTUS];
331f7917c00SJeff Kirsher 	unsigned short a_wnd[NCCTRL_WIN];
332f7917c00SJeff Kirsher 	unsigned short b_wnd[NCCTRL_WIN];
333f7917c00SJeff Kirsher 
334f7917c00SJeff Kirsher 	unsigned char nports;             /* # of ethernet ports */
335f7917c00SJeff Kirsher 	unsigned char portvec;
336d14807ddSHariprasad Shenai 	enum chip_type chip;               /* chip code */
3373ccc6cf7SHariprasad Shenai 	struct arch_specific_params arch;  /* chip specific params */
338f7917c00SJeff Kirsher 	unsigned char offload;
339f7917c00SJeff Kirsher 
3409a4da2cdSVipul Pandya 	unsigned char bypass;
3419a4da2cdSVipul Pandya 
342f7917c00SJeff Kirsher 	unsigned int ofldq_wr_cred;
3431ac0f095SKumar Sanghvi 	bool ulptx_memwrite_dsgl;          /* use of T5 DSGL allowed */
3444c2c5763SHariprasad Shenai 
3454c2c5763SHariprasad Shenai 	unsigned int max_ordird_qp;       /* Max read depth per RDMA QP */
3464c2c5763SHariprasad Shenai 	unsigned int max_ird_adapter;     /* Max read depth per adapter */
347f7917c00SJeff Kirsher };
348f7917c00SJeff Kirsher 
349a3bfb617SHariprasad Shenai /* State needed to monitor the forward progress of SGE Ingress DMA activities
350a3bfb617SHariprasad Shenai  * and possible hangs.
351a3bfb617SHariprasad Shenai  */
352a3bfb617SHariprasad Shenai struct sge_idma_monitor_state {
353a3bfb617SHariprasad Shenai 	unsigned int idma_1s_thresh;	/* 1s threshold in Core Clock ticks */
354a3bfb617SHariprasad Shenai 	unsigned int idma_stalled[2];	/* synthesized stalled timers in HZ */
355a3bfb617SHariprasad Shenai 	unsigned int idma_state[2];	/* IDMA Hang detect state */
356a3bfb617SHariprasad Shenai 	unsigned int idma_qid[2];	/* IDMA Hung Ingress Queue ID */
357a3bfb617SHariprasad Shenai 	unsigned int idma_warn[2];	/* time to warning in HZ */
358a3bfb617SHariprasad Shenai };
359a3bfb617SHariprasad Shenai 
36016e47624SHariprasad Shenai #include "t4fw_api.h"
36116e47624SHariprasad Shenai 
36216e47624SHariprasad Shenai #define FW_VERSION(chip) ( \
363b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
364b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
365b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
366b2e1a3f0SHariprasad Shenai 		FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
36716e47624SHariprasad Shenai #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
36816e47624SHariprasad Shenai 
36916e47624SHariprasad Shenai struct fw_info {
37016e47624SHariprasad Shenai 	u8 chip;
37116e47624SHariprasad Shenai 	char *fs_name;
37216e47624SHariprasad Shenai 	char *fw_mod_name;
37316e47624SHariprasad Shenai 	struct fw_hdr fw_hdr;
37416e47624SHariprasad Shenai };
37516e47624SHariprasad Shenai 
37616e47624SHariprasad Shenai 
377f7917c00SJeff Kirsher struct trace_params {
378f7917c00SJeff Kirsher 	u32 data[TRACE_LEN / 4];
379f7917c00SJeff Kirsher 	u32 mask[TRACE_LEN / 4];
380f7917c00SJeff Kirsher 	unsigned short snap_len;
381f7917c00SJeff Kirsher 	unsigned short min_len;
382f7917c00SJeff Kirsher 	unsigned char skip_ofst;
383f7917c00SJeff Kirsher 	unsigned char skip_len;
384f7917c00SJeff Kirsher 	unsigned char invert;
385f7917c00SJeff Kirsher 	unsigned char port;
386f7917c00SJeff Kirsher };
387f7917c00SJeff Kirsher 
388f7917c00SJeff Kirsher struct link_config {
389f7917c00SJeff Kirsher 	unsigned short supported;        /* link capabilities */
390f7917c00SJeff Kirsher 	unsigned short advertising;      /* advertised capabilities */
391f7917c00SJeff Kirsher 	unsigned short requested_speed;  /* speed user has requested */
392f7917c00SJeff Kirsher 	unsigned short speed;            /* actual link speed */
393f7917c00SJeff Kirsher 	unsigned char  requested_fc;     /* flow control user has requested */
394f7917c00SJeff Kirsher 	unsigned char  fc;               /* actual link flow control */
395f7917c00SJeff Kirsher 	unsigned char  autoneg;          /* autonegotiating? */
396f7917c00SJeff Kirsher 	unsigned char  link_ok;          /* link up? */
397f7917c00SJeff Kirsher };
398f7917c00SJeff Kirsher 
399e2ac9628SHariprasad Shenai #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
400f7917c00SJeff Kirsher 
401f7917c00SJeff Kirsher enum {
402f7917c00SJeff Kirsher 	MAX_ETH_QSETS = 32,           /* # of Ethernet Tx/Rx queue sets */
403f90ce561SHariprasad Shenai 	MAX_OFLD_QSETS = 16,          /* # of offload Tx, iscsi Rx queue sets */
404f7917c00SJeff Kirsher 	MAX_CTRL_QUEUES = NCHAN,      /* # of control Tx queues */
405f7917c00SJeff Kirsher 	MAX_RDMA_QUEUES = NCHAN,      /* # of streaming RDMA Rx queues */
406f36e58e5SHariprasad Shenai 	MAX_RDMA_CIQS = 32,        /* # of  RDMA concentrator IQs */
407f7917c00SJeff Kirsher };
408f7917c00SJeff Kirsher 
409f7917c00SJeff Kirsher enum {
410812034f1SHariprasad Shenai 	MAX_TXQ_ENTRIES      = 16384,
411812034f1SHariprasad Shenai 	MAX_CTRL_TXQ_ENTRIES = 1024,
412812034f1SHariprasad Shenai 	MAX_RSPQ_ENTRIES     = 16384,
413812034f1SHariprasad Shenai 	MAX_RX_BUFFERS       = 16384,
414812034f1SHariprasad Shenai 	MIN_TXQ_ENTRIES      = 32,
415812034f1SHariprasad Shenai 	MIN_CTRL_TXQ_ENTRIES = 32,
416812034f1SHariprasad Shenai 	MIN_RSPQ_ENTRIES     = 128,
417812034f1SHariprasad Shenai 	MIN_FL_ENTRIES       = 16
418812034f1SHariprasad Shenai };
419812034f1SHariprasad Shenai 
420812034f1SHariprasad Shenai enum {
421cf38be6dSHariprasad Shenai 	INGQ_EXTRAS = 2,        /* firmware event queue and */
422cf38be6dSHariprasad Shenai 				/*   forwarded interrupts */
423cf38be6dSHariprasad Shenai 	MAX_INGQ = MAX_ETH_QSETS + MAX_OFLD_QSETS + MAX_RDMA_QUEUES
424f90ce561SHariprasad Shenai 		   + MAX_RDMA_CIQS + INGQ_EXTRAS,
425f7917c00SJeff Kirsher };
426f7917c00SJeff Kirsher 
427f7917c00SJeff Kirsher struct adapter;
428f7917c00SJeff Kirsher struct sge_rspq;
429f7917c00SJeff Kirsher 
430688848b1SAnish Bhatt #include "cxgb4_dcb.h"
431688848b1SAnish Bhatt 
43276fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
43376fed8a9SVarun Prakash #include "cxgb4_fcoe.h"
43476fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
43576fed8a9SVarun Prakash 
436f7917c00SJeff Kirsher struct port_info {
437f7917c00SJeff Kirsher 	struct adapter *adapter;
438f7917c00SJeff Kirsher 	u16    viid;
439f7917c00SJeff Kirsher 	s16    xact_addr_filt;        /* index of exact MAC address filter */
440f7917c00SJeff Kirsher 	u16    rss_size;              /* size of VI's RSS table slice */
441f7917c00SJeff Kirsher 	s8     mdio_addr;
44240e9de4bSHariprasad Shenai 	enum fw_port_type port_type;
443f7917c00SJeff Kirsher 	u8     mod_type;
444f7917c00SJeff Kirsher 	u8     port_id;
445f7917c00SJeff Kirsher 	u8     tx_chan;
446f7917c00SJeff Kirsher 	u8     lport;                 /* associated offload logical port */
447f7917c00SJeff Kirsher 	u8     nqsets;                /* # of qsets */
448f7917c00SJeff Kirsher 	u8     first_qset;            /* index of first qset */
449f7917c00SJeff Kirsher 	u8     rss_mode;
450f7917c00SJeff Kirsher 	struct link_config link_cfg;
451f7917c00SJeff Kirsher 	u16   *rss;
452a4cfd929SHariprasad Shenai 	struct port_stats stats_base;
453688848b1SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
454688848b1SAnish Bhatt 	struct port_dcb_info dcb;     /* Data Center Bridging support */
455688848b1SAnish Bhatt #endif
45676fed8a9SVarun Prakash #ifdef CONFIG_CHELSIO_T4_FCOE
45776fed8a9SVarun Prakash 	struct cxgb_fcoe fcoe;
45876fed8a9SVarun Prakash #endif /* CONFIG_CHELSIO_T4_FCOE */
4595e2a5ebcSHariprasad Shenai 	bool rxtstamp;  /* Enable TS */
4605e2a5ebcSHariprasad Shenai 	struct hwtstamp_config tstamp_config;
461f7917c00SJeff Kirsher };
462f7917c00SJeff Kirsher 
463f7917c00SJeff Kirsher struct dentry;
464f7917c00SJeff Kirsher struct work_struct;
465f7917c00SJeff Kirsher 
466f7917c00SJeff Kirsher enum {                                 /* adapter flags */
467f7917c00SJeff Kirsher 	FULL_INIT_DONE     = (1 << 0),
468144be3d9SGavin Shan 	DEV_ENABLED        = (1 << 1),
469144be3d9SGavin Shan 	USING_MSI          = (1 << 2),
470144be3d9SGavin Shan 	USING_MSIX         = (1 << 3),
471f7917c00SJeff Kirsher 	FW_OK              = (1 << 4),
47213ee15d3SVipul Pandya 	RSS_TNLALLLOOKUP   = (1 << 5),
47352367a76SVipul Pandya 	USING_SOFT_PARAMS  = (1 << 6),
47452367a76SVipul Pandya 	MASTER_PF          = (1 << 7),
47552367a76SVipul Pandya 	FW_OFLD_CONN       = (1 << 9),
476f7917c00SJeff Kirsher };
477f7917c00SJeff Kirsher 
478f7917c00SJeff Kirsher struct rx_sw_desc;
479f7917c00SJeff Kirsher 
480f7917c00SJeff Kirsher struct sge_fl {                     /* SGE free-buffer queue state */
481f7917c00SJeff Kirsher 	unsigned int avail;         /* # of available Rx buffers */
482f7917c00SJeff Kirsher 	unsigned int pend_cred;     /* new buffers since last FL DB ring */
483f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
484f7917c00SJeff Kirsher 	unsigned int pidx;          /* producer index */
485f7917c00SJeff Kirsher 	unsigned long alloc_failed; /* # of times buffer allocation failed */
486f7917c00SJeff Kirsher 	unsigned long large_alloc_failed;
48770055dd0SHariprasad Shenai 	unsigned long mapping_err;  /* # of RX Buffer DMA Mapping failures */
48870055dd0SHariprasad Shenai 	unsigned long low;          /* # of times momentarily starving */
489f7917c00SJeff Kirsher 	unsigned long starving;
490f7917c00SJeff Kirsher 	/* RO fields */
491f7917c00SJeff Kirsher 	unsigned int cntxt_id;      /* SGE context id for the free list */
492f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of free list */
493f7917c00SJeff Kirsher 	struct rx_sw_desc *sdesc;   /* address of SW Rx descriptor ring */
494f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW Rx descriptor ring */
495f7917c00SJeff Kirsher 	dma_addr_t addr;            /* bus address of HW ring start */
496df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
497df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
498f7917c00SJeff Kirsher };
499f7917c00SJeff Kirsher 
500f7917c00SJeff Kirsher /* A packet gather list */
501f7917c00SJeff Kirsher struct pkt_gl {
5025e2a5ebcSHariprasad Shenai 	u64 sgetstamp;		    /* SGE Time Stamp for Ingress Packet */
503e91b0f24SIan Campbell 	struct page_frag frags[MAX_SKB_FRAGS];
504f7917c00SJeff Kirsher 	void *va;                         /* virtual address of first byte */
505f7917c00SJeff Kirsher 	unsigned int nfrags;              /* # of fragments */
506f7917c00SJeff Kirsher 	unsigned int tot_len;             /* total length of fragments */
507f7917c00SJeff Kirsher };
508f7917c00SJeff Kirsher 
509f7917c00SJeff Kirsher typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
510f7917c00SJeff Kirsher 			      const struct pkt_gl *gl);
511f7917c00SJeff Kirsher 
512f7917c00SJeff Kirsher struct sge_rspq {                   /* state for an SGE response queue */
513f7917c00SJeff Kirsher 	struct napi_struct napi;
514f7917c00SJeff Kirsher 	const __be64 *cur_desc;     /* current descriptor in queue */
515f7917c00SJeff Kirsher 	unsigned int cidx;          /* consumer index */
516f7917c00SJeff Kirsher 	u8 gen;                     /* current generation bit */
517f7917c00SJeff Kirsher 	u8 intr_params;             /* interrupt holdoff parameters */
518f7917c00SJeff Kirsher 	u8 next_intr_params;        /* holdoff params for next interrupt */
519e553ec3fSHariprasad Shenai 	u8 adaptive_rx;
520f7917c00SJeff Kirsher 	u8 pktcnt_idx;              /* interrupt packet threshold */
521f7917c00SJeff Kirsher 	u8 uld;                     /* ULD handling this queue */
522f7917c00SJeff Kirsher 	u8 idx;                     /* queue index within its group */
523f7917c00SJeff Kirsher 	int offset;                 /* offset into current Rx buffer */
524f7917c00SJeff Kirsher 	u16 cntxt_id;               /* SGE context id for the response q */
525f7917c00SJeff Kirsher 	u16 abs_id;                 /* absolute SGE id for the response q */
526f7917c00SJeff Kirsher 	__be64 *desc;               /* address of HW response ring */
527f7917c00SJeff Kirsher 	dma_addr_t phys_addr;       /* physical address of the ring */
528df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
529df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
530f7917c00SJeff Kirsher 	unsigned int iqe_len;       /* entry size */
531f7917c00SJeff Kirsher 	unsigned int size;          /* capacity of response queue */
532f7917c00SJeff Kirsher 	struct adapter *adap;
533f7917c00SJeff Kirsher 	struct net_device *netdev;  /* associated net device */
534f7917c00SJeff Kirsher 	rspq_handler_t handler;
5353a336cb1SHariprasad Shenai #ifdef CONFIG_NET_RX_BUSY_POLL
5363a336cb1SHariprasad Shenai #define CXGB_POLL_STATE_IDLE		0
5373a336cb1SHariprasad Shenai #define CXGB_POLL_STATE_NAPI		BIT(0) /* NAPI owns this poll */
5383a336cb1SHariprasad Shenai #define CXGB_POLL_STATE_POLL		BIT(1) /* poll owns this poll */
5393a336cb1SHariprasad Shenai #define CXGB_POLL_STATE_NAPI_YIELD	BIT(2) /* NAPI yielded this poll */
5403a336cb1SHariprasad Shenai #define CXGB_POLL_STATE_POLL_YIELD	BIT(3) /* poll yielded this poll */
5413a336cb1SHariprasad Shenai #define CXGB_POLL_YIELD			(CXGB_POLL_STATE_NAPI_YIELD |   \
5423a336cb1SHariprasad Shenai 					 CXGB_POLL_STATE_POLL_YIELD)
5433a336cb1SHariprasad Shenai #define CXGB_POLL_LOCKED		(CXGB_POLL_STATE_NAPI |         \
5443a336cb1SHariprasad Shenai 					 CXGB_POLL_STATE_POLL)
5453a336cb1SHariprasad Shenai #define CXGB_POLL_USER_PEND		(CXGB_POLL_STATE_POLL |         \
5463a336cb1SHariprasad Shenai 					 CXGB_POLL_STATE_POLL_YIELD)
5473a336cb1SHariprasad Shenai 	unsigned int bpoll_state;
5483a336cb1SHariprasad Shenai 	spinlock_t bpoll_lock;		/* lock for busy poll */
5493a336cb1SHariprasad Shenai #endif /* CONFIG_NET_RX_BUSY_POLL */
5503a336cb1SHariprasad Shenai 
551f7917c00SJeff Kirsher };
552f7917c00SJeff Kirsher 
553f7917c00SJeff Kirsher struct sge_eth_stats {              /* Ethernet queue statistics */
554f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of ethernet packets */
555f7917c00SJeff Kirsher 	unsigned long lro_pkts;     /* # of LRO super packets */
556f7917c00SJeff Kirsher 	unsigned long lro_merged;   /* # of wire packets merged by LRO */
557f7917c00SJeff Kirsher 	unsigned long rx_cso;       /* # of Rx checksum offloads */
558f7917c00SJeff Kirsher 	unsigned long vlan_ex;      /* # of Rx VLAN extractions */
559f7917c00SJeff Kirsher 	unsigned long rx_drops;     /* # of packets dropped due to no mem */
560f7917c00SJeff Kirsher };
561f7917c00SJeff Kirsher 
562f7917c00SJeff Kirsher struct sge_eth_rxq {                /* SW Ethernet Rx queue */
563f7917c00SJeff Kirsher 	struct sge_rspq rspq;
564f7917c00SJeff Kirsher 	struct sge_fl fl;
565f7917c00SJeff Kirsher 	struct sge_eth_stats stats;
566f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
567f7917c00SJeff Kirsher 
568f7917c00SJeff Kirsher struct sge_ofld_stats {             /* offload queue statistics */
569f7917c00SJeff Kirsher 	unsigned long pkts;         /* # of packets */
570f7917c00SJeff Kirsher 	unsigned long imm;          /* # of immediate-data packets */
571f7917c00SJeff Kirsher 	unsigned long an;           /* # of asynchronous notifications */
572f7917c00SJeff Kirsher 	unsigned long nomem;        /* # of responses deferred due to no mem */
573f7917c00SJeff Kirsher };
574f7917c00SJeff Kirsher 
575f7917c00SJeff Kirsher struct sge_ofld_rxq {               /* SW offload Rx queue */
576f7917c00SJeff Kirsher 	struct sge_rspq rspq;
577f7917c00SJeff Kirsher 	struct sge_fl fl;
578f7917c00SJeff Kirsher 	struct sge_ofld_stats stats;
579f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
580f7917c00SJeff Kirsher 
581f7917c00SJeff Kirsher struct tx_desc {
582f7917c00SJeff Kirsher 	__be64 flit[8];
583f7917c00SJeff Kirsher };
584f7917c00SJeff Kirsher 
585f7917c00SJeff Kirsher struct tx_sw_desc;
586f7917c00SJeff Kirsher 
587f7917c00SJeff Kirsher struct sge_txq {
588f7917c00SJeff Kirsher 	unsigned int  in_use;       /* # of in-use Tx descriptors */
589f7917c00SJeff Kirsher 	unsigned int  size;         /* # of descriptors */
590f7917c00SJeff Kirsher 	unsigned int  cidx;         /* SW consumer index */
591f7917c00SJeff Kirsher 	unsigned int  pidx;         /* producer index */
592f7917c00SJeff Kirsher 	unsigned long stops;        /* # of times q has been stopped */
593f7917c00SJeff Kirsher 	unsigned long restarts;     /* # of queue restarts */
594f7917c00SJeff Kirsher 	unsigned int  cntxt_id;     /* SGE context id for the Tx q */
595f7917c00SJeff Kirsher 	struct tx_desc *desc;       /* address of HW Tx descriptor ring */
596f7917c00SJeff Kirsher 	struct tx_sw_desc *sdesc;   /* address of SW Tx descriptor ring */
597f7917c00SJeff Kirsher 	struct sge_qstat *stat;     /* queue status entry */
598f7917c00SJeff Kirsher 	dma_addr_t    phys_addr;    /* physical address of the ring */
5993069ee9bSVipul Pandya 	spinlock_t db_lock;
6003069ee9bSVipul Pandya 	int db_disabled;
6013069ee9bSVipul Pandya 	unsigned short db_pidx;
60205eb2389SSteve Wise 	unsigned short db_pidx_inc;
603df64e4d3SHariprasad Shenai 	void __iomem *bar2_addr;    /* address of BAR2 Queue registers */
604df64e4d3SHariprasad Shenai 	unsigned int bar2_qid;      /* Queue ID for BAR2 Queue registers */
605f7917c00SJeff Kirsher };
606f7917c00SJeff Kirsher 
607f7917c00SJeff Kirsher struct sge_eth_txq {                /* state for an SGE Ethernet Tx queue */
608f7917c00SJeff Kirsher 	struct sge_txq q;
609f7917c00SJeff Kirsher 	struct netdev_queue *txq;   /* associated netdev TX queue */
61010b00466SAnish Bhatt #ifdef CONFIG_CHELSIO_T4_DCB
61110b00466SAnish Bhatt 	u8 dcb_prio;		    /* DCB Priority bound to queue */
61210b00466SAnish Bhatt #endif
613f7917c00SJeff Kirsher 	unsigned long tso;          /* # of TSO requests */
614f7917c00SJeff Kirsher 	unsigned long tx_cso;       /* # of Tx checksum offloads */
615f7917c00SJeff Kirsher 	unsigned long vlan_ins;     /* # of Tx VLAN insertions */
616f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
617f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
618f7917c00SJeff Kirsher 
619f7917c00SJeff Kirsher struct sge_ofld_txq {               /* state for an SGE offload Tx queue */
620f7917c00SJeff Kirsher 	struct sge_txq q;
621f7917c00SJeff Kirsher 	struct adapter *adap;
622f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
623f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
624126fca64SHariprasad Shenai 	bool service_ofldq_running; /* service_ofldq() is processing sendq */
625f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
626f7917c00SJeff Kirsher 	unsigned long mapping_err;  /* # of I/O MMU packet mapping errors */
627f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
628f7917c00SJeff Kirsher 
629f7917c00SJeff Kirsher struct sge_ctrl_txq {               /* state for an SGE control Tx queue */
630f7917c00SJeff Kirsher 	struct sge_txq q;
631f7917c00SJeff Kirsher 	struct adapter *adap;
632f7917c00SJeff Kirsher 	struct sk_buff_head sendq;  /* list of backpressured packets */
633f7917c00SJeff Kirsher 	struct tasklet_struct qresume_tsk; /* restarts the queue */
634f7917c00SJeff Kirsher 	u8 full;                    /* the Tx ring is full */
635f7917c00SJeff Kirsher } ____cacheline_aligned_in_smp;
636f7917c00SJeff Kirsher 
637f7917c00SJeff Kirsher struct sge {
638f7917c00SJeff Kirsher 	struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
639f7917c00SJeff Kirsher 	struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
640f7917c00SJeff Kirsher 	struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
641f7917c00SJeff Kirsher 
642f7917c00SJeff Kirsher 	struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
643f90ce561SHariprasad Shenai 	struct sge_ofld_rxq iscsirxq[MAX_OFLD_QSETS];
644f7917c00SJeff Kirsher 	struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
645cf38be6dSHariprasad Shenai 	struct sge_ofld_rxq rdmaciq[MAX_RDMA_CIQS];
646f7917c00SJeff Kirsher 	struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
647f7917c00SJeff Kirsher 
648f7917c00SJeff Kirsher 	struct sge_rspq intrq ____cacheline_aligned_in_smp;
649f7917c00SJeff Kirsher 	spinlock_t intrq_lock;
650f7917c00SJeff Kirsher 
651f7917c00SJeff Kirsher 	u16 max_ethqsets;           /* # of available Ethernet queue sets */
652f7917c00SJeff Kirsher 	u16 ethqsets;               /* # of active Ethernet queue sets */
653f7917c00SJeff Kirsher 	u16 ethtxq_rover;           /* Tx queue to clean up next */
654f90ce561SHariprasad Shenai 	u16 iscsiqsets;              /* # of active iSCSI queue sets */
655f7917c00SJeff Kirsher 	u16 rdmaqs;                 /* # of available RDMA Rx queues */
656cf38be6dSHariprasad Shenai 	u16 rdmaciqs;               /* # of available RDMA concentrator IQs */
657f90ce561SHariprasad Shenai 	u16 iscsi_rxq[MAX_OFLD_QSETS];
658f36e58e5SHariprasad Shenai 	u16 rdma_rxq[MAX_RDMA_QUEUES];
659f36e58e5SHariprasad Shenai 	u16 rdma_ciq[MAX_RDMA_CIQS];
660f7917c00SJeff Kirsher 	u16 timer_val[SGE_NTIMERS];
661f7917c00SJeff Kirsher 	u8 counter_val[SGE_NCOUNTERS];
66252367a76SVipul Pandya 	u32 fl_pg_order;            /* large page allocation size */
66352367a76SVipul Pandya 	u32 stat_len;               /* length of status page at ring end */
66452367a76SVipul Pandya 	u32 pktshift;               /* padding between CPL & packet data */
66552367a76SVipul Pandya 	u32 fl_align;               /* response queue message alignment */
66652367a76SVipul Pandya 	u32 fl_starve_thres;        /* Free List starvation threshold */
6670f4d201fSKumar Sanghvi 
668a3bfb617SHariprasad Shenai 	struct sge_idma_monitor_state idma_monitor;
669f7917c00SJeff Kirsher 	unsigned int egr_start;
6704b8e27a8SHariprasad Shenai 	unsigned int egr_sz;
671f7917c00SJeff Kirsher 	unsigned int ingr_start;
6724b8e27a8SHariprasad Shenai 	unsigned int ingr_sz;
6734b8e27a8SHariprasad Shenai 	void **egr_map;    /* qid->queue egress queue map */
6744b8e27a8SHariprasad Shenai 	struct sge_rspq **ingr_map; /* qid->queue ingress queue map */
6754b8e27a8SHariprasad Shenai 	unsigned long *starving_fl;
6764b8e27a8SHariprasad Shenai 	unsigned long *txq_maperr;
6775b377d11SHariprasad Shenai 	unsigned long *blocked_fl;
678f7917c00SJeff Kirsher 	struct timer_list rx_timer; /* refills starving FLs */
679f7917c00SJeff Kirsher 	struct timer_list tx_timer; /* checks Tx queues */
680f7917c00SJeff Kirsher };
681f7917c00SJeff Kirsher 
682f7917c00SJeff Kirsher #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
683f90ce561SHariprasad Shenai #define for_each_iscsirxq(sge, i) for (i = 0; i < (sge)->iscsiqsets; i++)
684f7917c00SJeff Kirsher #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
685cf38be6dSHariprasad Shenai #define for_each_rdmaciq(sge, i) for (i = 0; i < (sge)->rdmaciqs; i++)
686f7917c00SJeff Kirsher 
687f7917c00SJeff Kirsher struct l2t_data;
688f7917c00SJeff Kirsher 
6892422d9a3SSantosh Rastapur #ifdef CONFIG_PCI_IOV
6902422d9a3SSantosh Rastapur 
6917d6727cfSSantosh Rastapur /* T4 supports SRIOV on PF0-3 and T5 on PF0-7.  However, the Serial
6927d6727cfSSantosh Rastapur  * Configuration initialization for T5 only has SR-IOV functionality enabled
6937d6727cfSSantosh Rastapur  * on PF0-3 in order to simplify everything.
6942422d9a3SSantosh Rastapur  */
6957d6727cfSSantosh Rastapur #define NUM_OF_PF_WITH_SRIOV 4
6962422d9a3SSantosh Rastapur 
6972422d9a3SSantosh Rastapur #endif
6982422d9a3SSantosh Rastapur 
699a4cfd929SHariprasad Shenai struct doorbell_stats {
700a4cfd929SHariprasad Shenai 	u32 db_drop;
701a4cfd929SHariprasad Shenai 	u32 db_empty;
702a4cfd929SHariprasad Shenai 	u32 db_full;
703a4cfd929SHariprasad Shenai };
704a4cfd929SHariprasad Shenai 
705f7917c00SJeff Kirsher struct adapter {
706f7917c00SJeff Kirsher 	void __iomem *regs;
70722adfe0aSSantosh Rastapur 	void __iomem *bar2;
7080abfd152SHariprasad Shenai 	u32 t4_bar0;
709f7917c00SJeff Kirsher 	struct pci_dev *pdev;
710f7917c00SJeff Kirsher 	struct device *pdev_dev;
7113069ee9bSVipul Pandya 	unsigned int mbox;
712b2612722SHariprasad Shenai 	unsigned int pf;
713f7917c00SJeff Kirsher 	unsigned int flags;
7142422d9a3SSantosh Rastapur 	enum chip_type chip;
715f7917c00SJeff Kirsher 
716f7917c00SJeff Kirsher 	int msg_enable;
717f7917c00SJeff Kirsher 
718f7917c00SJeff Kirsher 	struct adapter_params params;
719f7917c00SJeff Kirsher 	struct cxgb4_virt_res vres;
720f7917c00SJeff Kirsher 	unsigned int swintr;
721f7917c00SJeff Kirsher 
722f7917c00SJeff Kirsher 	struct {
723f7917c00SJeff Kirsher 		unsigned short vec;
724f7917c00SJeff Kirsher 		char desc[IFNAMSIZ + 10];
725f7917c00SJeff Kirsher 	} msix_info[MAX_INGQ + 1];
726f7917c00SJeff Kirsher 
727a4cfd929SHariprasad Shenai 	struct doorbell_stats db_stats;
728f7917c00SJeff Kirsher 	struct sge sge;
729f7917c00SJeff Kirsher 
730f7917c00SJeff Kirsher 	struct net_device *port[MAX_NPORTS];
731f7917c00SJeff Kirsher 	u8 chan_map[NCHAN];                   /* channel -> port map */
732f7917c00SJeff Kirsher 
733793dad94SVipul Pandya 	u32 filter_mode;
734636f9d37SVipul Pandya 	unsigned int l2t_start;
735636f9d37SVipul Pandya 	unsigned int l2t_end;
736f7917c00SJeff Kirsher 	struct l2t_data *l2t;
737b5a02f50SAnish Bhatt 	unsigned int clipt_start;
738b5a02f50SAnish Bhatt 	unsigned int clipt_end;
739b5a02f50SAnish Bhatt 	struct clip_tbl *clipt;
740f7917c00SJeff Kirsher 	void *uld_handle[CXGB4_ULD_MAX];
741f7917c00SJeff Kirsher 	struct list_head list_node;
74201bcca68SVipul Pandya 	struct list_head rcu_node;
743f7917c00SJeff Kirsher 
744f7917c00SJeff Kirsher 	struct tid_info tids;
745f7917c00SJeff Kirsher 	void **tid_release_head;
746f7917c00SJeff Kirsher 	spinlock_t tid_release_lock;
74729aaee65SAnish Bhatt 	struct workqueue_struct *workq;
748f7917c00SJeff Kirsher 	struct work_struct tid_release_task;
749881806bcSVipul Pandya 	struct work_struct db_full_task;
750881806bcSVipul Pandya 	struct work_struct db_drop_task;
751f7917c00SJeff Kirsher 	bool tid_release_task_busy;
752f7917c00SJeff Kirsher 
753f7917c00SJeff Kirsher 	struct dentry *debugfs_root;
754621a5f7aSViresh Kumar 	bool use_bd;     /* Use SGE Back Door intfc for reading SGE Contexts */
755621a5f7aSViresh Kumar 	bool trace_rss;	/* 1 implies that different RSS flit per filter is
7568e3d04fdSHariprasad Shenai 			 * used per filter else if 0 default RSS flit is
7578e3d04fdSHariprasad Shenai 			 * used for all 4 filters.
7588e3d04fdSHariprasad Shenai 			 */
759f7917c00SJeff Kirsher 
760f7917c00SJeff Kirsher 	spinlock_t stats_lock;
761fc5ab020SHariprasad Shenai 	spinlock_t win0_lock ____cacheline_aligned_in_smp;
762f7917c00SJeff Kirsher };
763f7917c00SJeff Kirsher 
764f2b7e78dSVipul Pandya /* Defined bit width of user definable filter tuples
765f2b7e78dSVipul Pandya  */
766f2b7e78dSVipul Pandya #define ETHTYPE_BITWIDTH 16
767f2b7e78dSVipul Pandya #define FRAG_BITWIDTH 1
768f2b7e78dSVipul Pandya #define MACIDX_BITWIDTH 9
769f2b7e78dSVipul Pandya #define FCOE_BITWIDTH 1
770f2b7e78dSVipul Pandya #define IPORT_BITWIDTH 3
771f2b7e78dSVipul Pandya #define MATCHTYPE_BITWIDTH 3
772f2b7e78dSVipul Pandya #define PROTO_BITWIDTH 8
773f2b7e78dSVipul Pandya #define TOS_BITWIDTH 8
774f2b7e78dSVipul Pandya #define PF_BITWIDTH 8
775f2b7e78dSVipul Pandya #define VF_BITWIDTH 8
776f2b7e78dSVipul Pandya #define IVLAN_BITWIDTH 16
777f2b7e78dSVipul Pandya #define OVLAN_BITWIDTH 16
778f2b7e78dSVipul Pandya 
779f2b7e78dSVipul Pandya /* Filter matching rules.  These consist of a set of ingress packet field
780f2b7e78dSVipul Pandya  * (value, mask) tuples.  The associated ingress packet field matches the
781f2b7e78dSVipul Pandya  * tuple when ((field & mask) == value).  (Thus a wildcard "don't care" field
782f2b7e78dSVipul Pandya  * rule can be constructed by specifying a tuple of (0, 0).)  A filter rule
783f2b7e78dSVipul Pandya  * matches an ingress packet when all of the individual individual field
784f2b7e78dSVipul Pandya  * matching rules are true.
785f2b7e78dSVipul Pandya  *
786f2b7e78dSVipul Pandya  * Partial field masks are always valid, however, while it may be easy to
787f2b7e78dSVipul Pandya  * understand their meanings for some fields (e.g. IP address to match a
788f2b7e78dSVipul Pandya  * subnet), for others making sensible partial masks is less intuitive (e.g.
789f2b7e78dSVipul Pandya  * MPS match type) ...
790f2b7e78dSVipul Pandya  *
791f2b7e78dSVipul Pandya  * Most of the following data structures are modeled on T4 capabilities.
792f2b7e78dSVipul Pandya  * Drivers for earlier chips use the subsets which make sense for those chips.
793f2b7e78dSVipul Pandya  * We really need to come up with a hardware-independent mechanism to
794f2b7e78dSVipul Pandya  * represent hardware filter capabilities ...
795f2b7e78dSVipul Pandya  */
796f2b7e78dSVipul Pandya struct ch_filter_tuple {
797f2b7e78dSVipul Pandya 	/* Compressed header matching field rules.  The TP_VLAN_PRI_MAP
798f2b7e78dSVipul Pandya 	 * register selects which of these fields will participate in the
799f2b7e78dSVipul Pandya 	 * filter match rules -- up to a maximum of 36 bits.  Because
800f2b7e78dSVipul Pandya 	 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
801f2b7e78dSVipul Pandya 	 * set of fields.
802f2b7e78dSVipul Pandya 	 */
803f2b7e78dSVipul Pandya 	uint32_t ethtype:ETHTYPE_BITWIDTH;      /* Ethernet type */
804f2b7e78dSVipul Pandya 	uint32_t frag:FRAG_BITWIDTH;            /* IP fragmentation header */
805f2b7e78dSVipul Pandya 	uint32_t ivlan_vld:1;                   /* inner VLAN valid */
806f2b7e78dSVipul Pandya 	uint32_t ovlan_vld:1;                   /* outer VLAN valid */
807f2b7e78dSVipul Pandya 	uint32_t pfvf_vld:1;                    /* PF/VF valid */
808f2b7e78dSVipul Pandya 	uint32_t macidx:MACIDX_BITWIDTH;        /* exact match MAC index */
809f2b7e78dSVipul Pandya 	uint32_t fcoe:FCOE_BITWIDTH;            /* FCoE packet */
810f2b7e78dSVipul Pandya 	uint32_t iport:IPORT_BITWIDTH;          /* ingress port */
811f2b7e78dSVipul Pandya 	uint32_t matchtype:MATCHTYPE_BITWIDTH;  /* MPS match type */
812f2b7e78dSVipul Pandya 	uint32_t proto:PROTO_BITWIDTH;          /* protocol type */
813f2b7e78dSVipul Pandya 	uint32_t tos:TOS_BITWIDTH;              /* TOS/Traffic Type */
814f2b7e78dSVipul Pandya 	uint32_t pf:PF_BITWIDTH;                /* PCI-E PF ID */
815f2b7e78dSVipul Pandya 	uint32_t vf:VF_BITWIDTH;                /* PCI-E VF ID */
816f2b7e78dSVipul Pandya 	uint32_t ivlan:IVLAN_BITWIDTH;          /* inner VLAN */
817f2b7e78dSVipul Pandya 	uint32_t ovlan:OVLAN_BITWIDTH;          /* outer VLAN */
818f2b7e78dSVipul Pandya 
819f2b7e78dSVipul Pandya 	/* Uncompressed header matching field rules.  These are always
820f2b7e78dSVipul Pandya 	 * available for field rules.
821f2b7e78dSVipul Pandya 	 */
822f2b7e78dSVipul Pandya 	uint8_t lip[16];        /* local IP address (IPv4 in [3:0]) */
823f2b7e78dSVipul Pandya 	uint8_t fip[16];        /* foreign IP address (IPv4 in [3:0]) */
824f2b7e78dSVipul Pandya 	uint16_t lport;         /* local port */
825f2b7e78dSVipul Pandya 	uint16_t fport;         /* foreign port */
826f2b7e78dSVipul Pandya };
827f2b7e78dSVipul Pandya 
828f2b7e78dSVipul Pandya /* A filter ioctl command.
829f2b7e78dSVipul Pandya  */
830f2b7e78dSVipul Pandya struct ch_filter_specification {
831f2b7e78dSVipul Pandya 	/* Administrative fields for filter.
832f2b7e78dSVipul Pandya 	 */
833f2b7e78dSVipul Pandya 	uint32_t hitcnts:1;     /* count filter hits in TCB */
834f2b7e78dSVipul Pandya 	uint32_t prio:1;        /* filter has priority over active/server */
835f2b7e78dSVipul Pandya 
836f2b7e78dSVipul Pandya 	/* Fundamental filter typing.  This is the one element of filter
837f2b7e78dSVipul Pandya 	 * matching that doesn't exist as a (value, mask) tuple.
838f2b7e78dSVipul Pandya 	 */
839f2b7e78dSVipul Pandya 	uint32_t type:1;        /* 0 => IPv4, 1 => IPv6 */
840f2b7e78dSVipul Pandya 
841f2b7e78dSVipul Pandya 	/* Packet dispatch information.  Ingress packets which match the
842f2b7e78dSVipul Pandya 	 * filter rules will be dropped, passed to the host or switched back
843f2b7e78dSVipul Pandya 	 * out as egress packets.
844f2b7e78dSVipul Pandya 	 */
845f2b7e78dSVipul Pandya 	uint32_t action:2;      /* drop, pass, switch */
846f2b7e78dSVipul Pandya 
847f2b7e78dSVipul Pandya 	uint32_t rpttid:1;      /* report TID in RSS hash field */
848f2b7e78dSVipul Pandya 
849f2b7e78dSVipul Pandya 	uint32_t dirsteer:1;    /* 0 => RSS, 1 => steer to iq */
850f2b7e78dSVipul Pandya 	uint32_t iq:10;         /* ingress queue */
851f2b7e78dSVipul Pandya 
852f2b7e78dSVipul Pandya 	uint32_t maskhash:1;    /* dirsteer=0: store RSS hash in TCB */
853f2b7e78dSVipul Pandya 	uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
854f2b7e78dSVipul Pandya 				/*             1 => TCB contains IQ ID */
855f2b7e78dSVipul Pandya 
856f2b7e78dSVipul Pandya 	/* Switch proxy/rewrite fields.  An ingress packet which matches a
857f2b7e78dSVipul Pandya 	 * filter with "switch" set will be looped back out as an egress
858f2b7e78dSVipul Pandya 	 * packet -- potentially with some Ethernet header rewriting.
859f2b7e78dSVipul Pandya 	 */
860f2b7e78dSVipul Pandya 	uint32_t eport:2;       /* egress port to switch packet out */
861f2b7e78dSVipul Pandya 	uint32_t newdmac:1;     /* rewrite destination MAC address */
862f2b7e78dSVipul Pandya 	uint32_t newsmac:1;     /* rewrite source MAC address */
863f2b7e78dSVipul Pandya 	uint32_t newvlan:2;     /* rewrite VLAN Tag */
864f2b7e78dSVipul Pandya 	uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
865f2b7e78dSVipul Pandya 	uint8_t smac[ETH_ALEN]; /* new source MAC address */
866f2b7e78dSVipul Pandya 	uint16_t vlan;          /* VLAN Tag to insert */
867f2b7e78dSVipul Pandya 
868f2b7e78dSVipul Pandya 	/* Filter rule value/mask pairs.
869f2b7e78dSVipul Pandya 	 */
870f2b7e78dSVipul Pandya 	struct ch_filter_tuple val;
871f2b7e78dSVipul Pandya 	struct ch_filter_tuple mask;
872f2b7e78dSVipul Pandya };
873f2b7e78dSVipul Pandya 
874f2b7e78dSVipul Pandya enum {
875f2b7e78dSVipul Pandya 	FILTER_PASS = 0,        /* default */
876f2b7e78dSVipul Pandya 	FILTER_DROP,
877f2b7e78dSVipul Pandya 	FILTER_SWITCH
878f2b7e78dSVipul Pandya };
879f2b7e78dSVipul Pandya 
880f2b7e78dSVipul Pandya enum {
881f2b7e78dSVipul Pandya 	VLAN_NOCHANGE = 0,      /* default */
882f2b7e78dSVipul Pandya 	VLAN_REMOVE,
883f2b7e78dSVipul Pandya 	VLAN_INSERT,
884f2b7e78dSVipul Pandya 	VLAN_REWRITE
885f2b7e78dSVipul Pandya };
886f2b7e78dSVipul Pandya 
887a4cfd929SHariprasad Shenai static inline int is_offload(const struct adapter *adap)
888a4cfd929SHariprasad Shenai {
889a4cfd929SHariprasad Shenai 	return adap->params.offload;
890a4cfd929SHariprasad Shenai }
891a4cfd929SHariprasad Shenai 
892f7917c00SJeff Kirsher static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
893f7917c00SJeff Kirsher {
894f7917c00SJeff Kirsher 	return readl(adap->regs + reg_addr);
895f7917c00SJeff Kirsher }
896f7917c00SJeff Kirsher 
897f7917c00SJeff Kirsher static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
898f7917c00SJeff Kirsher {
899f7917c00SJeff Kirsher 	writel(val, adap->regs + reg_addr);
900f7917c00SJeff Kirsher }
901f7917c00SJeff Kirsher 
902f7917c00SJeff Kirsher #ifndef readq
903f7917c00SJeff Kirsher static inline u64 readq(const volatile void __iomem *addr)
904f7917c00SJeff Kirsher {
905f7917c00SJeff Kirsher 	return readl(addr) + ((u64)readl(addr + 4) << 32);
906f7917c00SJeff Kirsher }
907f7917c00SJeff Kirsher 
908f7917c00SJeff Kirsher static inline void writeq(u64 val, volatile void __iomem *addr)
909f7917c00SJeff Kirsher {
910f7917c00SJeff Kirsher 	writel(val, addr);
911f7917c00SJeff Kirsher 	writel(val >> 32, addr + 4);
912f7917c00SJeff Kirsher }
913f7917c00SJeff Kirsher #endif
914f7917c00SJeff Kirsher 
915f7917c00SJeff Kirsher static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
916f7917c00SJeff Kirsher {
917f7917c00SJeff Kirsher 	return readq(adap->regs + reg_addr);
918f7917c00SJeff Kirsher }
919f7917c00SJeff Kirsher 
920f7917c00SJeff Kirsher static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
921f7917c00SJeff Kirsher {
922f7917c00SJeff Kirsher 	writeq(val, adap->regs + reg_addr);
923f7917c00SJeff Kirsher }
924f7917c00SJeff Kirsher 
925f7917c00SJeff Kirsher /**
926098ef6c2SHariprasad Shenai  * t4_set_hw_addr - store a port's MAC address in SW
927098ef6c2SHariprasad Shenai  * @adapter: the adapter
928098ef6c2SHariprasad Shenai  * @port_idx: the port index
929098ef6c2SHariprasad Shenai  * @hw_addr: the Ethernet address
930098ef6c2SHariprasad Shenai  *
931098ef6c2SHariprasad Shenai  * Store the Ethernet address of the given port in SW.  Called by the common
932098ef6c2SHariprasad Shenai  * code when it retrieves a port's Ethernet address from EEPROM.
933098ef6c2SHariprasad Shenai  */
934098ef6c2SHariprasad Shenai static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx,
935098ef6c2SHariprasad Shenai 				  u8 hw_addr[])
936098ef6c2SHariprasad Shenai {
937098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->dev_addr, hw_addr);
938098ef6c2SHariprasad Shenai 	ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr);
939098ef6c2SHariprasad Shenai }
940098ef6c2SHariprasad Shenai 
941098ef6c2SHariprasad Shenai /**
942f7917c00SJeff Kirsher  * netdev2pinfo - return the port_info structure associated with a net_device
943f7917c00SJeff Kirsher  * @dev: the netdev
944f7917c00SJeff Kirsher  *
945f7917c00SJeff Kirsher  * Return the struct port_info associated with a net_device
946f7917c00SJeff Kirsher  */
947f7917c00SJeff Kirsher static inline struct port_info *netdev2pinfo(const struct net_device *dev)
948f7917c00SJeff Kirsher {
949f7917c00SJeff Kirsher 	return netdev_priv(dev);
950f7917c00SJeff Kirsher }
951f7917c00SJeff Kirsher 
952f7917c00SJeff Kirsher /**
953f7917c00SJeff Kirsher  * adap2pinfo - return the port_info of a port
954f7917c00SJeff Kirsher  * @adap: the adapter
955f7917c00SJeff Kirsher  * @idx: the port index
956f7917c00SJeff Kirsher  *
957f7917c00SJeff Kirsher  * Return the port_info structure for the port of the given index.
958f7917c00SJeff Kirsher  */
959f7917c00SJeff Kirsher static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
960f7917c00SJeff Kirsher {
961f7917c00SJeff Kirsher 	return netdev_priv(adap->port[idx]);
962f7917c00SJeff Kirsher }
963f7917c00SJeff Kirsher 
964f7917c00SJeff Kirsher /**
965f7917c00SJeff Kirsher  * netdev2adap - return the adapter structure associated with a net_device
966f7917c00SJeff Kirsher  * @dev: the netdev
967f7917c00SJeff Kirsher  *
968f7917c00SJeff Kirsher  * Return the struct adapter associated with a net_device
969f7917c00SJeff Kirsher  */
970f7917c00SJeff Kirsher static inline struct adapter *netdev2adap(const struct net_device *dev)
971f7917c00SJeff Kirsher {
972f7917c00SJeff Kirsher 	return netdev2pinfo(dev)->adapter;
973f7917c00SJeff Kirsher }
974f7917c00SJeff Kirsher 
9753a336cb1SHariprasad Shenai #ifdef CONFIG_NET_RX_BUSY_POLL
9763a336cb1SHariprasad Shenai static inline void cxgb_busy_poll_init_lock(struct sge_rspq *q)
9773a336cb1SHariprasad Shenai {
9783a336cb1SHariprasad Shenai 	spin_lock_init(&q->bpoll_lock);
9793a336cb1SHariprasad Shenai 	q->bpoll_state = CXGB_POLL_STATE_IDLE;
9803a336cb1SHariprasad Shenai }
9813a336cb1SHariprasad Shenai 
9823a336cb1SHariprasad Shenai static inline bool cxgb_poll_lock_napi(struct sge_rspq *q)
9833a336cb1SHariprasad Shenai {
9843a336cb1SHariprasad Shenai 	bool rc = true;
9853a336cb1SHariprasad Shenai 
9863a336cb1SHariprasad Shenai 	spin_lock(&q->bpoll_lock);
9873a336cb1SHariprasad Shenai 	if (q->bpoll_state & CXGB_POLL_LOCKED) {
9883a336cb1SHariprasad Shenai 		q->bpoll_state |= CXGB_POLL_STATE_NAPI_YIELD;
9893a336cb1SHariprasad Shenai 		rc = false;
9903a336cb1SHariprasad Shenai 	} else {
9913a336cb1SHariprasad Shenai 		q->bpoll_state = CXGB_POLL_STATE_NAPI;
9923a336cb1SHariprasad Shenai 	}
9933a336cb1SHariprasad Shenai 	spin_unlock(&q->bpoll_lock);
9943a336cb1SHariprasad Shenai 	return rc;
9953a336cb1SHariprasad Shenai }
9963a336cb1SHariprasad Shenai 
9973a336cb1SHariprasad Shenai static inline bool cxgb_poll_unlock_napi(struct sge_rspq *q)
9983a336cb1SHariprasad Shenai {
9993a336cb1SHariprasad Shenai 	bool rc = false;
10003a336cb1SHariprasad Shenai 
10013a336cb1SHariprasad Shenai 	spin_lock(&q->bpoll_lock);
10023a336cb1SHariprasad Shenai 	if (q->bpoll_state & CXGB_POLL_STATE_POLL_YIELD)
10033a336cb1SHariprasad Shenai 		rc = true;
10043a336cb1SHariprasad Shenai 	q->bpoll_state = CXGB_POLL_STATE_IDLE;
10053a336cb1SHariprasad Shenai 	spin_unlock(&q->bpoll_lock);
10063a336cb1SHariprasad Shenai 	return rc;
10073a336cb1SHariprasad Shenai }
10083a336cb1SHariprasad Shenai 
10093a336cb1SHariprasad Shenai static inline bool cxgb_poll_lock_poll(struct sge_rspq *q)
10103a336cb1SHariprasad Shenai {
10113a336cb1SHariprasad Shenai 	bool rc = true;
10123a336cb1SHariprasad Shenai 
10133a336cb1SHariprasad Shenai 	spin_lock_bh(&q->bpoll_lock);
10143a336cb1SHariprasad Shenai 	if (q->bpoll_state & CXGB_POLL_LOCKED) {
10153a336cb1SHariprasad Shenai 		q->bpoll_state |= CXGB_POLL_STATE_POLL_YIELD;
10163a336cb1SHariprasad Shenai 		rc = false;
10173a336cb1SHariprasad Shenai 	} else {
10183a336cb1SHariprasad Shenai 		q->bpoll_state |= CXGB_POLL_STATE_POLL;
10193a336cb1SHariprasad Shenai 	}
10203a336cb1SHariprasad Shenai 	spin_unlock_bh(&q->bpoll_lock);
10213a336cb1SHariprasad Shenai 	return rc;
10223a336cb1SHariprasad Shenai }
10233a336cb1SHariprasad Shenai 
10243a336cb1SHariprasad Shenai static inline bool cxgb_poll_unlock_poll(struct sge_rspq *q)
10253a336cb1SHariprasad Shenai {
10263a336cb1SHariprasad Shenai 	bool rc = false;
10273a336cb1SHariprasad Shenai 
10283a336cb1SHariprasad Shenai 	spin_lock_bh(&q->bpoll_lock);
10293a336cb1SHariprasad Shenai 	if (q->bpoll_state & CXGB_POLL_STATE_POLL_YIELD)
10303a336cb1SHariprasad Shenai 		rc = true;
10313a336cb1SHariprasad Shenai 	q->bpoll_state = CXGB_POLL_STATE_IDLE;
10323a336cb1SHariprasad Shenai 	spin_unlock_bh(&q->bpoll_lock);
10333a336cb1SHariprasad Shenai 	return rc;
10343a336cb1SHariprasad Shenai }
10353a336cb1SHariprasad Shenai 
10363a336cb1SHariprasad Shenai static inline bool cxgb_poll_busy_polling(struct sge_rspq *q)
10373a336cb1SHariprasad Shenai {
10383a336cb1SHariprasad Shenai 	return q->bpoll_state & CXGB_POLL_USER_PEND;
10393a336cb1SHariprasad Shenai }
10403a336cb1SHariprasad Shenai #else
10413a336cb1SHariprasad Shenai static inline void cxgb_busy_poll_init_lock(struct sge_rspq *q)
10423a336cb1SHariprasad Shenai {
10433a336cb1SHariprasad Shenai }
10443a336cb1SHariprasad Shenai 
10453a336cb1SHariprasad Shenai static inline bool cxgb_poll_lock_napi(struct sge_rspq *q)
10463a336cb1SHariprasad Shenai {
10473a336cb1SHariprasad Shenai 	return true;
10483a336cb1SHariprasad Shenai }
10493a336cb1SHariprasad Shenai 
10503a336cb1SHariprasad Shenai static inline bool cxgb_poll_unlock_napi(struct sge_rspq *q)
10513a336cb1SHariprasad Shenai {
10523a336cb1SHariprasad Shenai 	return false;
10533a336cb1SHariprasad Shenai }
10543a336cb1SHariprasad Shenai 
10553a336cb1SHariprasad Shenai static inline bool cxgb_poll_lock_poll(struct sge_rspq *q)
10563a336cb1SHariprasad Shenai {
10573a336cb1SHariprasad Shenai 	return false;
10583a336cb1SHariprasad Shenai }
10593a336cb1SHariprasad Shenai 
10603a336cb1SHariprasad Shenai static inline bool cxgb_poll_unlock_poll(struct sge_rspq *q)
10613a336cb1SHariprasad Shenai {
10623a336cb1SHariprasad Shenai 	return false;
10633a336cb1SHariprasad Shenai }
10643a336cb1SHariprasad Shenai 
10653a336cb1SHariprasad Shenai static inline bool cxgb_poll_busy_polling(struct sge_rspq *q)
10663a336cb1SHariprasad Shenai {
10673a336cb1SHariprasad Shenai 	return false;
10683a336cb1SHariprasad Shenai }
10693a336cb1SHariprasad Shenai #endif /* CONFIG_NET_RX_BUSY_POLL */
10703a336cb1SHariprasad Shenai 
1071812034f1SHariprasad Shenai /* Return a version number to identify the type of adapter.  The scheme is:
1072812034f1SHariprasad Shenai  * - bits 0..9: chip version
1073812034f1SHariprasad Shenai  * - bits 10..15: chip revision
1074812034f1SHariprasad Shenai  * - bits 16..23: register dump version
1075812034f1SHariprasad Shenai  */
1076812034f1SHariprasad Shenai static inline unsigned int mk_adap_vers(struct adapter *ap)
1077812034f1SHariprasad Shenai {
1078812034f1SHariprasad Shenai 	return CHELSIO_CHIP_VERSION(ap->params.chip) |
1079812034f1SHariprasad Shenai 		(CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
1080812034f1SHariprasad Shenai }
1081812034f1SHariprasad Shenai 
1082812034f1SHariprasad Shenai /* Return a queue's interrupt hold-off time in us.  0 means no timer. */
1083812034f1SHariprasad Shenai static inline unsigned int qtimer_val(const struct adapter *adap,
1084812034f1SHariprasad Shenai 				      const struct sge_rspq *q)
1085812034f1SHariprasad Shenai {
1086812034f1SHariprasad Shenai 	unsigned int idx = q->intr_params >> 1;
1087812034f1SHariprasad Shenai 
1088812034f1SHariprasad Shenai 	return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
1089812034f1SHariprasad Shenai }
1090812034f1SHariprasad Shenai 
1091812034f1SHariprasad Shenai /* driver version & name used for ethtool_drvinfo */
1092812034f1SHariprasad Shenai extern char cxgb4_driver_name[];
1093812034f1SHariprasad Shenai extern const char cxgb4_driver_version[];
1094812034f1SHariprasad Shenai 
1095f7917c00SJeff Kirsher void t4_os_portmod_changed(const struct adapter *adap, int port_id);
1096f7917c00SJeff Kirsher void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
1097f7917c00SJeff Kirsher 
1098f7917c00SJeff Kirsher void *t4_alloc_mem(size_t size);
1099f7917c00SJeff Kirsher 
1100f7917c00SJeff Kirsher void t4_free_sge_resources(struct adapter *adap);
11015fa76694SHariprasad Shenai void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
1102f7917c00SJeff Kirsher irq_handler_t t4_intr_handler(struct adapter *adap);
1103f7917c00SJeff Kirsher netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
1104f7917c00SJeff Kirsher int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
1105f7917c00SJeff Kirsher 		     const struct pkt_gl *gl);
1106f7917c00SJeff Kirsher int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
1107f7917c00SJeff Kirsher int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
1108f7917c00SJeff Kirsher int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
1109f7917c00SJeff Kirsher 		     struct net_device *dev, int intr_idx,
1110145ef8a5SHariprasad Shenai 		     struct sge_fl *fl, rspq_handler_t hnd, int cong);
1111f7917c00SJeff Kirsher int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
1112f7917c00SJeff Kirsher 			 struct net_device *dev, struct netdev_queue *netdevq,
1113f7917c00SJeff Kirsher 			 unsigned int iqid);
1114f7917c00SJeff Kirsher int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
1115f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid,
1116f7917c00SJeff Kirsher 			  unsigned int cmplqid);
1117f7917c00SJeff Kirsher int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
1118f7917c00SJeff Kirsher 			  struct net_device *dev, unsigned int iqid);
1119f7917c00SJeff Kirsher irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
112052367a76SVipul Pandya int t4_sge_init(struct adapter *adap);
1121f7917c00SJeff Kirsher void t4_sge_start(struct adapter *adap);
1122f7917c00SJeff Kirsher void t4_sge_stop(struct adapter *adap);
11233a336cb1SHariprasad Shenai int cxgb_busy_poll(struct napi_struct *napi);
1124812034f1SHariprasad Shenai int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us,
1125812034f1SHariprasad Shenai 			       unsigned int cnt);
1126812034f1SHariprasad Shenai void cxgb4_set_ethtool_ops(struct net_device *netdev);
1127812034f1SHariprasad Shenai int cxgb4_write_rss(const struct port_info *pi, const u16 *queues);
11283069ee9bSVipul Pandya extern int dbfifo_int_thresh;
1129f7917c00SJeff Kirsher 
1130f7917c00SJeff Kirsher #define for_each_port(adapter, iter) \
1131f7917c00SJeff Kirsher 	for (iter = 0; iter < (adapter)->params.nports; ++iter)
1132f7917c00SJeff Kirsher 
11339a4da2cdSVipul Pandya static inline int is_bypass(struct adapter *adap)
11349a4da2cdSVipul Pandya {
11359a4da2cdSVipul Pandya 	return adap->params.bypass;
11369a4da2cdSVipul Pandya }
11379a4da2cdSVipul Pandya 
11389a4da2cdSVipul Pandya static inline int is_bypass_device(int device)
11399a4da2cdSVipul Pandya {
11409a4da2cdSVipul Pandya 	/* this should be set based upon device capabilities */
11419a4da2cdSVipul Pandya 	switch (device) {
11429a4da2cdSVipul Pandya 	case 0x440b:
11439a4da2cdSVipul Pandya 	case 0x440c:
11449a4da2cdSVipul Pandya 		return 1;
11459a4da2cdSVipul Pandya 	default:
11469a4da2cdSVipul Pandya 		return 0;
11479a4da2cdSVipul Pandya 	}
11489a4da2cdSVipul Pandya }
11499a4da2cdSVipul Pandya 
115001b69614SHariprasad Shenai static inline int is_10gbt_device(int device)
115101b69614SHariprasad Shenai {
115201b69614SHariprasad Shenai 	/* this should be set based upon device capabilities */
115301b69614SHariprasad Shenai 	switch (device) {
115401b69614SHariprasad Shenai 	case 0x4409:
115501b69614SHariprasad Shenai 	case 0x4486:
115601b69614SHariprasad Shenai 		return 1;
115701b69614SHariprasad Shenai 
115801b69614SHariprasad Shenai 	default:
115901b69614SHariprasad Shenai 		return 0;
116001b69614SHariprasad Shenai 	}
116101b69614SHariprasad Shenai }
116201b69614SHariprasad Shenai 
1163f7917c00SJeff Kirsher static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
1164f7917c00SJeff Kirsher {
1165f7917c00SJeff Kirsher 	return adap->params.vpd.cclk / 1000;
1166f7917c00SJeff Kirsher }
1167f7917c00SJeff Kirsher 
1168f7917c00SJeff Kirsher static inline unsigned int us_to_core_ticks(const struct adapter *adap,
1169f7917c00SJeff Kirsher 					    unsigned int us)
1170f7917c00SJeff Kirsher {
1171f7917c00SJeff Kirsher 	return (us * adap->params.vpd.cclk) / 1000;
1172f7917c00SJeff Kirsher }
1173f7917c00SJeff Kirsher 
117452367a76SVipul Pandya static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
117552367a76SVipul Pandya 					    unsigned int ticks)
117652367a76SVipul Pandya {
117752367a76SVipul Pandya 	/* add Core Clock / 2 to round ticks to nearest uS */
117852367a76SVipul Pandya 	return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
117952367a76SVipul Pandya 		adapter->params.vpd.cclk);
118052367a76SVipul Pandya }
118152367a76SVipul Pandya 
1182f7917c00SJeff Kirsher void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
1183f7917c00SJeff Kirsher 		      u32 val);
1184f7917c00SJeff Kirsher 
118501b69614SHariprasad Shenai int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
118601b69614SHariprasad Shenai 			    int size, void *rpl, bool sleep_ok, int timeout);
1187f7917c00SJeff Kirsher int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
1188f7917c00SJeff Kirsher 		    void *rpl, bool sleep_ok);
1189f7917c00SJeff Kirsher 
119001b69614SHariprasad Shenai static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
119101b69614SHariprasad Shenai 				     const void *cmd, int size, void *rpl,
119201b69614SHariprasad Shenai 				     int timeout)
119301b69614SHariprasad Shenai {
119401b69614SHariprasad Shenai 	return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
119501b69614SHariprasad Shenai 				       timeout);
119601b69614SHariprasad Shenai }
119701b69614SHariprasad Shenai 
1198f7917c00SJeff Kirsher static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
1199f7917c00SJeff Kirsher 			     int size, void *rpl)
1200f7917c00SJeff Kirsher {
1201f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
1202f7917c00SJeff Kirsher }
1203f7917c00SJeff Kirsher 
1204f7917c00SJeff Kirsher static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
1205f7917c00SJeff Kirsher 				int size, void *rpl)
1206f7917c00SJeff Kirsher {
1207f7917c00SJeff Kirsher 	return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
1208f7917c00SJeff Kirsher }
1209f7917c00SJeff Kirsher 
121013ee15d3SVipul Pandya void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
121113ee15d3SVipul Pandya 		       unsigned int data_reg, const u32 *vals,
121213ee15d3SVipul Pandya 		       unsigned int nregs, unsigned int start_idx);
1213f2b7e78dSVipul Pandya void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
1214f2b7e78dSVipul Pandya 		      unsigned int data_reg, u32 *vals, unsigned int nregs,
1215f2b7e78dSVipul Pandya 		      unsigned int start_idx);
12160abfd152SHariprasad Shenai void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
1217f2b7e78dSVipul Pandya 
1218f2b7e78dSVipul Pandya struct fw_filter_wr;
1219f2b7e78dSVipul Pandya 
1220f7917c00SJeff Kirsher void t4_intr_enable(struct adapter *adapter);
1221f7917c00SJeff Kirsher void t4_intr_disable(struct adapter *adapter);
1222f7917c00SJeff Kirsher int t4_slow_intr_handler(struct adapter *adapter);
1223f7917c00SJeff Kirsher 
12248203b509SHariprasad Shenai int t4_wait_dev_ready(void __iomem *regs);
12254036da90SHariprasad Shenai int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port,
1226f7917c00SJeff Kirsher 		  struct link_config *lc);
1227f7917c00SJeff Kirsher int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
1228fc5ab020SHariprasad Shenai 
1229b562fc37SHariprasad Shenai u32 t4_read_pcie_cfg4(struct adapter *adap, int reg);
1230b562fc37SHariprasad Shenai u32 t4_get_util_window(struct adapter *adap);
1231b562fc37SHariprasad Shenai void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window);
1232b562fc37SHariprasad Shenai 
1233fc5ab020SHariprasad Shenai #define T4_MEMORY_WRITE	0
1234fc5ab020SHariprasad Shenai #define T4_MEMORY_READ	1
1235fc5ab020SHariprasad Shenai int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
1236f01aa633SHariprasad Shenai 		 void *buf, int dir);
1237fc5ab020SHariprasad Shenai static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1238fc5ab020SHariprasad Shenai 				  u32 len, __be32 *buf)
1239fc5ab020SHariprasad Shenai {
1240fc5ab020SHariprasad Shenai 	return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1241fc5ab020SHariprasad Shenai }
1242fc5ab020SHariprasad Shenai 
1243812034f1SHariprasad Shenai unsigned int t4_get_regs_len(struct adapter *adapter);
1244812034f1SHariprasad Shenai void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
1245812034f1SHariprasad Shenai 
1246f7917c00SJeff Kirsher int t4_seeprom_wp(struct adapter *adapter, bool enable);
1247098ef6c2SHariprasad Shenai int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p);
1248098ef6c2SHariprasad Shenai int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
124949216c1cSHariprasad Shenai int t4_read_flash(struct adapter *adapter, unsigned int addr,
125049216c1cSHariprasad Shenai 		  unsigned int nwords, u32 *data, int byte_oriented);
1251f7917c00SJeff Kirsher int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
125201b69614SHariprasad Shenai int t4_load_phy_fw(struct adapter *adap,
125301b69614SHariprasad Shenai 		   int win, spinlock_t *lock,
125401b69614SHariprasad Shenai 		   int (*phy_fw_version)(const u8 *, size_t),
125501b69614SHariprasad Shenai 		   const u8 *phy_fw_data, size_t phy_fw_size);
125601b69614SHariprasad Shenai int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver);
125749216c1cSHariprasad Shenai int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
125822c0b963SHariprasad Shenai int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
125922c0b963SHariprasad Shenai 		  const u8 *fw_data, unsigned int size, int force);
1260acac5962SHariprasad Shenai int t4_fl_pkt_align(struct adapter *adap);
1261636f9d37SVipul Pandya unsigned int t4_flash_cfg_addr(struct adapter *adapter);
1262a69265e9SHariprasad Shenai int t4_check_fw_version(struct adapter *adap);
126316e47624SHariprasad Shenai int t4_get_fw_version(struct adapter *adapter, u32 *vers);
126416e47624SHariprasad Shenai int t4_get_tp_version(struct adapter *adapter, u32 *vers);
1265ba3f8cd5SHariprasad Shenai int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
126616e47624SHariprasad Shenai int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
126716e47624SHariprasad Shenai 	       const u8 *fw_data, unsigned int fw_size,
126816e47624SHariprasad Shenai 	       struct fw_hdr *card_fw, enum dev_state state, int *reset);
1269f7917c00SJeff Kirsher int t4_prep_adapter(struct adapter *adapter);
1270e85c9a7aSHariprasad Shenai 
1271e85c9a7aSHariprasad Shenai enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
1272b2612722SHariprasad Shenai int t4_bar2_sge_qregs(struct adapter *adapter,
1273e85c9a7aSHariprasad Shenai 		      unsigned int qid,
1274e85c9a7aSHariprasad Shenai 		      enum t4_bar2_qtype qtype,
127566cf188eSHariprasad S 		      int user,
1276e85c9a7aSHariprasad Shenai 		      u64 *pbar2_qoffset,
1277e85c9a7aSHariprasad Shenai 		      unsigned int *pbar2_qid);
1278e85c9a7aSHariprasad Shenai 
1279dc9daab2SHariprasad Shenai unsigned int qtimer_val(const struct adapter *adap,
1280dc9daab2SHariprasad Shenai 			const struct sge_rspq *q);
1281ae469b68SHariprasad Shenai 
1282ae469b68SHariprasad Shenai int t4_init_devlog_params(struct adapter *adapter);
1283e85c9a7aSHariprasad Shenai int t4_init_sge_params(struct adapter *adapter);
1284dcf7b6f5SKumar Sanghvi int t4_init_tp_params(struct adapter *adap);
1285dcf7b6f5SKumar Sanghvi int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
1286c035e183SHariprasad Shenai int t4_init_rss_mode(struct adapter *adap, int mbox);
1287f7917c00SJeff Kirsher int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1288f7917c00SJeff Kirsher void t4_fatal_err(struct adapter *adapter);
1289f7917c00SJeff Kirsher int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1290f7917c00SJeff Kirsher 			int start, int n, const u16 *rspq, unsigned int nrspq);
1291f7917c00SJeff Kirsher int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1292f7917c00SJeff Kirsher 		       unsigned int flags);
1293c035e183SHariprasad Shenai int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
1294c035e183SHariprasad Shenai 		     unsigned int flags, unsigned int defq);
1295688ea5feSHariprasad Shenai int t4_read_rss(struct adapter *adapter, u16 *entries);
1296688ea5feSHariprasad Shenai void t4_read_rss_key(struct adapter *adapter, u32 *key);
1297688ea5feSHariprasad Shenai void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx);
1298688ea5feSHariprasad Shenai void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
1299688ea5feSHariprasad Shenai 			   u32 *valp);
1300688ea5feSHariprasad Shenai void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
1301688ea5feSHariprasad Shenai 			   u32 *vfl, u32 *vfh);
1302688ea5feSHariprasad Shenai u32 t4_read_rss_pf_map(struct adapter *adapter);
1303688ea5feSHariprasad Shenai u32 t4_read_rss_pf_mask(struct adapter *adapter);
1304688ea5feSHariprasad Shenai 
1305145ef8a5SHariprasad Shenai unsigned int t4_get_mps_bg_map(struct adapter *adapter, int idx);
1306b3bbe36aSHariprasad Shenai void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1307b3bbe36aSHariprasad Shenai void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1308e5f0e43bSHariprasad Shenai int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
1309e5f0e43bSHariprasad Shenai 		    size_t n);
1310c778af7dSHariprasad Shenai int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data,
1311c778af7dSHariprasad Shenai 		    size_t n);
1312f1ff24aaSHariprasad Shenai int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1313f1ff24aaSHariprasad Shenai 		unsigned int *valp);
1314f1ff24aaSHariprasad Shenai int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1315f1ff24aaSHariprasad Shenai 		 const unsigned int *valp);
1316f1ff24aaSHariprasad Shenai int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
131719689609SHariprasad Shenai void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
131819689609SHariprasad Shenai 			unsigned int *pif_req_wrptr,
131919689609SHariprasad Shenai 			unsigned int *pif_rsp_wrptr);
132026fae93fSHariprasad Shenai void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
132174b3092cSHariprasad Shenai void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
132272aca4bfSKumar Sanghvi const char *t4_get_port_type_description(enum fw_port_type port_type);
1323f7917c00SJeff Kirsher void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
1324a4cfd929SHariprasad Shenai void t4_get_port_stats_offset(struct adapter *adap, int idx,
1325a4cfd929SHariprasad Shenai 			      struct port_stats *stats,
1326a4cfd929SHariprasad Shenai 			      struct port_stats *offset);
132765046e84SHariprasad Shenai void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
1328f7917c00SJeff Kirsher void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
1329bad43792SHariprasad Shenai void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
1330636f9d37SVipul Pandya void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1331636f9d37SVipul Pandya 			    unsigned int mask, unsigned int val);
13322d277b3bSHariprasad Shenai void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
1333a4cfd929SHariprasad Shenai void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st);
1334a6222975SHariprasad Shenai void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st);
1335a4cfd929SHariprasad Shenai void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st);
1336a4cfd929SHariprasad Shenai void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st);
1337f7917c00SJeff Kirsher void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
1338f7917c00SJeff Kirsher 			 struct tp_tcp_stats *v6);
1339a6222975SHariprasad Shenai void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
1340a6222975SHariprasad Shenai 		       struct tp_fcoe_stats *st);
1341f7917c00SJeff Kirsher void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1342f7917c00SJeff Kirsher 		  const unsigned short *alpha, const unsigned short *beta);
1343f7917c00SJeff Kirsher 
1344797ff0f5SHariprasad Shenai void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
1345797ff0f5SHariprasad Shenai 
13467864026bSHariprasad Shenai void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
1347f2b7e78dSVipul Pandya void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1348f2b7e78dSVipul Pandya 
1349f7917c00SJeff Kirsher void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1350f7917c00SJeff Kirsher 			 const u8 *addr);
1351f7917c00SJeff Kirsher int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1352f7917c00SJeff Kirsher 		      u64 mask0, u64 mask1, unsigned int crc, bool enable);
1353f7917c00SJeff Kirsher 
1354f7917c00SJeff Kirsher int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1355f7917c00SJeff Kirsher 		enum dev_master master, enum dev_state *state);
1356f7917c00SJeff Kirsher int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1357f7917c00SJeff Kirsher int t4_early_init(struct adapter *adap, unsigned int mbox);
1358f7917c00SJeff Kirsher int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
1359636f9d37SVipul Pandya int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1360636f9d37SVipul Pandya 			  unsigned int cache_line_size);
1361636f9d37SVipul Pandya int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
1362f7917c00SJeff Kirsher int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1363f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int nparams, const u32 *params,
1364f7917c00SJeff Kirsher 		    u32 *val);
136501b69614SHariprasad Shenai int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
1366f7917c00SJeff Kirsher 		       unsigned int vf, unsigned int nparams, const u32 *params,
136701b69614SHariprasad Shenai 		       u32 *val, int rw);
136801b69614SHariprasad Shenai int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
1369688848b1SAnish Bhatt 			  unsigned int pf, unsigned int vf,
1370688848b1SAnish Bhatt 			  unsigned int nparams, const u32 *params,
137101b69614SHariprasad Shenai 			  const u32 *val, int timeout);
137201b69614SHariprasad Shenai int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
137301b69614SHariprasad Shenai 		  unsigned int vf, unsigned int nparams, const u32 *params,
1374688848b1SAnish Bhatt 		  const u32 *val);
1375f7917c00SJeff Kirsher int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1376f7917c00SJeff Kirsher 		unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1377f7917c00SJeff Kirsher 		unsigned int rxqi, unsigned int rxq, unsigned int tc,
1378f7917c00SJeff Kirsher 		unsigned int vi, unsigned int cmask, unsigned int pmask,
1379f7917c00SJeff Kirsher 		unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1380f7917c00SJeff Kirsher int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1381f7917c00SJeff Kirsher 		unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1382f7917c00SJeff Kirsher 		unsigned int *rss_size);
13834f3a0fcfSHariprasad Shenai int t4_free_vi(struct adapter *adap, unsigned int mbox,
13844f3a0fcfSHariprasad Shenai 	       unsigned int pf, unsigned int vf,
13854f3a0fcfSHariprasad Shenai 	       unsigned int viid);
1386f7917c00SJeff Kirsher int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
1387f7917c00SJeff Kirsher 		int mtu, int promisc, int all_multi, int bcast, int vlanex,
1388f7917c00SJeff Kirsher 		bool sleep_ok);
1389f7917c00SJeff Kirsher int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1390f7917c00SJeff Kirsher 		      unsigned int viid, bool free, unsigned int naddr,
1391f7917c00SJeff Kirsher 		      const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1392f7917c00SJeff Kirsher int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1393f7917c00SJeff Kirsher 		  int idx, const u8 *addr, bool persist, bool add_smt);
1394f7917c00SJeff Kirsher int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1395f7917c00SJeff Kirsher 		     bool ucast, u64 vec, bool sleep_ok);
1396688848b1SAnish Bhatt int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1397688848b1SAnish Bhatt 			unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
1398f7917c00SJeff Kirsher int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1399f7917c00SJeff Kirsher 		 bool rx_en, bool tx_en);
1400f7917c00SJeff Kirsher int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1401f7917c00SJeff Kirsher 		     unsigned int nblinks);
1402f7917c00SJeff Kirsher int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1403f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 *valp);
1404f7917c00SJeff Kirsher int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1405f7917c00SJeff Kirsher 	       unsigned int mmd, unsigned int reg, u16 val);
1406f7917c00SJeff Kirsher int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1407f7917c00SJeff Kirsher 	       unsigned int vf, unsigned int iqtype, unsigned int iqid,
1408f7917c00SJeff Kirsher 	       unsigned int fl0id, unsigned int fl1id);
1409f7917c00SJeff Kirsher int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1410f7917c00SJeff Kirsher 		   unsigned int vf, unsigned int eqid);
1411f7917c00SJeff Kirsher int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1412f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
1413f7917c00SJeff Kirsher int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1414f7917c00SJeff Kirsher 		    unsigned int vf, unsigned int eqid);
14155d700ecbSHariprasad Shenai int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox);
1416f7917c00SJeff Kirsher int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
1417881806bcSVipul Pandya void t4_db_full(struct adapter *adapter);
1418881806bcSVipul Pandya void t4_db_dropped(struct adapter *adapter);
14198e3d04fdSHariprasad Shenai int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
14208e3d04fdSHariprasad Shenai 			int filter_index, int enable);
14218e3d04fdSHariprasad Shenai void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
14228e3d04fdSHariprasad Shenai 			 int filter_index, int *enabled);
14238caa1e84SVipul Pandya int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
14248caa1e84SVipul Pandya 			 u32 addr, u32 val);
142568bce192SKumar Sanghvi void t4_sge_decode_idma_state(struct adapter *adapter, int state);
1426fd88b31aSHariprasad Shenai void t4_free_mem(void *addr);
1427a3bfb617SHariprasad Shenai void t4_idma_monitor_init(struct adapter *adapter,
1428a3bfb617SHariprasad Shenai 			  struct sge_idma_monitor_state *idma);
1429a3bfb617SHariprasad Shenai void t4_idma_monitor(struct adapter *adapter,
1430a3bfb617SHariprasad Shenai 		     struct sge_idma_monitor_state *idma,
1431a3bfb617SHariprasad Shenai 		     int hz, int ticks);
1432f7917c00SJeff Kirsher #endif /* __CXGB4_H__ */
1433