1f21fb3edSRaghu Vatsavayi /**********************************************************************
2f21fb3edSRaghu Vatsavayi * Author: Cavium, Inc.
3f21fb3edSRaghu Vatsavayi *
4f21fb3edSRaghu Vatsavayi * Contact: support@cavium.com
5f21fb3edSRaghu Vatsavayi *          Please include "LiquidIO" in the subject.
6f21fb3edSRaghu Vatsavayi *
7f21fb3edSRaghu Vatsavayi * Copyright (c) 2003-2015 Cavium, Inc.
8f21fb3edSRaghu Vatsavayi *
9f21fb3edSRaghu Vatsavayi * This file is free software; you can redistribute it and/or modify
10f21fb3edSRaghu Vatsavayi * it under the terms of the GNU General Public License, Version 2, as
11f21fb3edSRaghu Vatsavayi * published by the Free Software Foundation.
12f21fb3edSRaghu Vatsavayi *
13f21fb3edSRaghu Vatsavayi * This file is distributed in the hope that it will be useful, but
14f21fb3edSRaghu Vatsavayi * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15f21fb3edSRaghu Vatsavayi * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16f21fb3edSRaghu Vatsavayi * NONINFRINGEMENT.  See the GNU General Public License for more
17f21fb3edSRaghu Vatsavayi * details.
18f21fb3edSRaghu Vatsavayi *
19f21fb3edSRaghu Vatsavayi * This file may also be available under a different license from Cavium.
20f21fb3edSRaghu Vatsavayi * Contact Cavium, Inc. for more information
21f21fb3edSRaghu Vatsavayi **********************************************************************/
22f21fb3edSRaghu Vatsavayi #include <linux/pci.h>
23f21fb3edSRaghu Vatsavayi #include <linux/netdevice.h>
245b173cf9SRaghu Vatsavayi #include <linux/vmalloc.h>
25f21fb3edSRaghu Vatsavayi #include "liquidio_common.h"
26f21fb3edSRaghu Vatsavayi #include "octeon_droq.h"
27f21fb3edSRaghu Vatsavayi #include "octeon_iq.h"
28f21fb3edSRaghu Vatsavayi #include "response_manager.h"
29f21fb3edSRaghu Vatsavayi #include "octeon_device.h"
30f21fb3edSRaghu Vatsavayi #include "octeon_main.h"
31f21fb3edSRaghu Vatsavayi #include "octeon_network.h"
32f21fb3edSRaghu Vatsavayi #include "cn66xx_regs.h"
33f21fb3edSRaghu Vatsavayi #include "cn66xx_device.h"
34f21fb3edSRaghu Vatsavayi 
35f21fb3edSRaghu Vatsavayi #define     CVM_MIN(d1, d2)           (((d1) < (d2)) ? (d1) : (d2))
36f21fb3edSRaghu Vatsavayi #define     CVM_MAX(d1, d2)           (((d1) > (d2)) ? (d1) : (d2))
37f21fb3edSRaghu Vatsavayi 
38f21fb3edSRaghu Vatsavayi struct niclist {
39f21fb3edSRaghu Vatsavayi 	struct list_head list;
40f21fb3edSRaghu Vatsavayi 	void *ptr;
41f21fb3edSRaghu Vatsavayi };
42f21fb3edSRaghu Vatsavayi 
43f21fb3edSRaghu Vatsavayi struct __dispatch {
44f21fb3edSRaghu Vatsavayi 	struct list_head list;
45f21fb3edSRaghu Vatsavayi 	struct octeon_recv_info *rinfo;
46f21fb3edSRaghu Vatsavayi 	octeon_dispatch_fn_t disp_fn;
47f21fb3edSRaghu Vatsavayi };
48f21fb3edSRaghu Vatsavayi 
49f21fb3edSRaghu Vatsavayi /** Get the argument that the user set when registering dispatch
50f21fb3edSRaghu Vatsavayi  *  function for a given opcode/subcode.
51f21fb3edSRaghu Vatsavayi  *  @param  octeon_dev - the octeon device pointer.
52f21fb3edSRaghu Vatsavayi  *  @param  opcode     - the opcode for which the dispatch argument
53f21fb3edSRaghu Vatsavayi  *                       is to be checked.
54f21fb3edSRaghu Vatsavayi  *  @param  subcode    - the subcode for which the dispatch argument
55f21fb3edSRaghu Vatsavayi  *                       is to be checked.
56f21fb3edSRaghu Vatsavayi  *  @return  Success: void * (argument to the dispatch function)
57f21fb3edSRaghu Vatsavayi  *  @return  Failure: NULL
58f21fb3edSRaghu Vatsavayi  *
59f21fb3edSRaghu Vatsavayi  */
60f21fb3edSRaghu Vatsavayi static inline void *octeon_get_dispatch_arg(struct octeon_device *octeon_dev,
61f21fb3edSRaghu Vatsavayi 					    u16 opcode, u16 subcode)
62f21fb3edSRaghu Vatsavayi {
63f21fb3edSRaghu Vatsavayi 	int idx;
64f21fb3edSRaghu Vatsavayi 	struct list_head *dispatch;
65f21fb3edSRaghu Vatsavayi 	void *fn_arg = NULL;
66f21fb3edSRaghu Vatsavayi 	u16 combined_opcode = OPCODE_SUBCODE(opcode, subcode);
67f21fb3edSRaghu Vatsavayi 
68f21fb3edSRaghu Vatsavayi 	idx = combined_opcode & OCTEON_OPCODE_MASK;
69f21fb3edSRaghu Vatsavayi 
70f21fb3edSRaghu Vatsavayi 	spin_lock_bh(&octeon_dev->dispatch.lock);
71f21fb3edSRaghu Vatsavayi 
72f21fb3edSRaghu Vatsavayi 	if (octeon_dev->dispatch.count == 0) {
73f21fb3edSRaghu Vatsavayi 		spin_unlock_bh(&octeon_dev->dispatch.lock);
74f21fb3edSRaghu Vatsavayi 		return NULL;
75f21fb3edSRaghu Vatsavayi 	}
76f21fb3edSRaghu Vatsavayi 
77f21fb3edSRaghu Vatsavayi 	if (octeon_dev->dispatch.dlist[idx].opcode == combined_opcode) {
78f21fb3edSRaghu Vatsavayi 		fn_arg = octeon_dev->dispatch.dlist[idx].arg;
79f21fb3edSRaghu Vatsavayi 	} else {
80f21fb3edSRaghu Vatsavayi 		list_for_each(dispatch,
81f21fb3edSRaghu Vatsavayi 			      &octeon_dev->dispatch.dlist[idx].list) {
82f21fb3edSRaghu Vatsavayi 			if (((struct octeon_dispatch *)dispatch)->opcode ==
83f21fb3edSRaghu Vatsavayi 			    combined_opcode) {
84f21fb3edSRaghu Vatsavayi 				fn_arg = ((struct octeon_dispatch *)
85f21fb3edSRaghu Vatsavayi 					  dispatch)->arg;
86f21fb3edSRaghu Vatsavayi 				break;
87f21fb3edSRaghu Vatsavayi 			}
88f21fb3edSRaghu Vatsavayi 		}
89f21fb3edSRaghu Vatsavayi 	}
90f21fb3edSRaghu Vatsavayi 
91f21fb3edSRaghu Vatsavayi 	spin_unlock_bh(&octeon_dev->dispatch.lock);
92f21fb3edSRaghu Vatsavayi 	return fn_arg;
93f21fb3edSRaghu Vatsavayi }
94f21fb3edSRaghu Vatsavayi 
95cd8b1eb4SRaghu Vatsavayi /** Check for packets on Droq. This function should be called with lock held.
96a2c64b67SRaghu Vatsavayi  *  @param  droq - Droq on which count is checked.
97a2c64b67SRaghu Vatsavayi  *  @return Returns packet count.
98a2c64b67SRaghu Vatsavayi  */
99a7d5a3dcSRaghu Vatsavayi u32 octeon_droq_check_hw_for_pkts(struct octeon_droq *droq)
100f21fb3edSRaghu Vatsavayi {
101f21fb3edSRaghu Vatsavayi 	u32 pkt_count = 0;
102cd8b1eb4SRaghu Vatsavayi 	u32 last_count;
103f21fb3edSRaghu Vatsavayi 
104f21fb3edSRaghu Vatsavayi 	pkt_count = readl(droq->pkts_sent_reg);
105f21fb3edSRaghu Vatsavayi 
106cd8b1eb4SRaghu Vatsavayi 	last_count = pkt_count - droq->pkt_count;
107cd8b1eb4SRaghu Vatsavayi 	droq->pkt_count = pkt_count;
108cd8b1eb4SRaghu Vatsavayi 
109cd8b1eb4SRaghu Vatsavayi 	/* we shall write to cnts  at napi irq enable or end of droq tasklet */
110cd8b1eb4SRaghu Vatsavayi 	if (last_count)
111cd8b1eb4SRaghu Vatsavayi 		atomic_add(last_count, &droq->pkts_pending);
112cd8b1eb4SRaghu Vatsavayi 
113cd8b1eb4SRaghu Vatsavayi 	return last_count;
114f21fb3edSRaghu Vatsavayi }
115f21fb3edSRaghu Vatsavayi 
116f21fb3edSRaghu Vatsavayi static void octeon_droq_compute_max_packet_bufs(struct octeon_droq *droq)
117f21fb3edSRaghu Vatsavayi {
118f21fb3edSRaghu Vatsavayi 	u32 count = 0;
119f21fb3edSRaghu Vatsavayi 
120f21fb3edSRaghu Vatsavayi 	/* max_empty_descs is the max. no. of descs that can have no buffers.
121f21fb3edSRaghu Vatsavayi 	 * If the empty desc count goes beyond this value, we cannot safely
122f21fb3edSRaghu Vatsavayi 	 * read in a 64K packet sent by Octeon
123f21fb3edSRaghu Vatsavayi 	 * (64K is max pkt size from Octeon)
124f21fb3edSRaghu Vatsavayi 	 */
125f21fb3edSRaghu Vatsavayi 	droq->max_empty_descs = 0;
126f21fb3edSRaghu Vatsavayi 
127f21fb3edSRaghu Vatsavayi 	do {
128f21fb3edSRaghu Vatsavayi 		droq->max_empty_descs++;
129f21fb3edSRaghu Vatsavayi 		count += droq->buffer_size;
130f21fb3edSRaghu Vatsavayi 	} while (count < (64 * 1024));
131f21fb3edSRaghu Vatsavayi 
132f21fb3edSRaghu Vatsavayi 	droq->max_empty_descs = droq->max_count - droq->max_empty_descs;
133f21fb3edSRaghu Vatsavayi }
134f21fb3edSRaghu Vatsavayi 
135f21fb3edSRaghu Vatsavayi static void octeon_droq_reset_indices(struct octeon_droq *droq)
136f21fb3edSRaghu Vatsavayi {
137f21fb3edSRaghu Vatsavayi 	droq->read_idx = 0;
138f21fb3edSRaghu Vatsavayi 	droq->write_idx = 0;
139f21fb3edSRaghu Vatsavayi 	droq->refill_idx = 0;
140f21fb3edSRaghu Vatsavayi 	droq->refill_count = 0;
141f21fb3edSRaghu Vatsavayi 	atomic_set(&droq->pkts_pending, 0);
142f21fb3edSRaghu Vatsavayi }
143f21fb3edSRaghu Vatsavayi 
144f21fb3edSRaghu Vatsavayi static void
145f21fb3edSRaghu Vatsavayi octeon_droq_destroy_ring_buffers(struct octeon_device *oct,
146f21fb3edSRaghu Vatsavayi 				 struct octeon_droq *droq)
147f21fb3edSRaghu Vatsavayi {
148f21fb3edSRaghu Vatsavayi 	u32 i;
149cabeb13bSRaghu Vatsavayi 	struct octeon_skb_page_info *pg_info;
150f21fb3edSRaghu Vatsavayi 
151f21fb3edSRaghu Vatsavayi 	for (i = 0; i < droq->max_count; i++) {
152cabeb13bSRaghu Vatsavayi 		pg_info = &droq->recv_buf_list[i].pg_info;
153cabeb13bSRaghu Vatsavayi 
154cabeb13bSRaghu Vatsavayi 		if (pg_info->dma)
155cabeb13bSRaghu Vatsavayi 			lio_unmap_ring(oct->pci_dev,
156cabeb13bSRaghu Vatsavayi 				       (u64)pg_info->dma);
157cabeb13bSRaghu Vatsavayi 		pg_info->dma = 0;
158cabeb13bSRaghu Vatsavayi 
159cabeb13bSRaghu Vatsavayi 		if (pg_info->page)
160cabeb13bSRaghu Vatsavayi 			recv_buffer_destroy(droq->recv_buf_list[i].buffer,
161cabeb13bSRaghu Vatsavayi 					    pg_info);
162cabeb13bSRaghu Vatsavayi 
163cabeb13bSRaghu Vatsavayi 		if (droq->desc_ring && droq->desc_ring[i].info_ptr)
164f21fb3edSRaghu Vatsavayi 			lio_unmap_ring_info(oct->pci_dev,
165f21fb3edSRaghu Vatsavayi 					    (u64)droq->
166f21fb3edSRaghu Vatsavayi 					    desc_ring[i].info_ptr,
167f21fb3edSRaghu Vatsavayi 					    OCT_DROQ_INFO_SIZE);
168f21fb3edSRaghu Vatsavayi 		droq->recv_buf_list[i].buffer = NULL;
169f21fb3edSRaghu Vatsavayi 	}
170f21fb3edSRaghu Vatsavayi 
171f21fb3edSRaghu Vatsavayi 	octeon_droq_reset_indices(droq);
172f21fb3edSRaghu Vatsavayi }
173f21fb3edSRaghu Vatsavayi 
174f21fb3edSRaghu Vatsavayi static int
175f21fb3edSRaghu Vatsavayi octeon_droq_setup_ring_buffers(struct octeon_device *oct,
176f21fb3edSRaghu Vatsavayi 			       struct octeon_droq *droq)
177f21fb3edSRaghu Vatsavayi {
178f21fb3edSRaghu Vatsavayi 	u32 i;
179f21fb3edSRaghu Vatsavayi 	void *buf;
180f21fb3edSRaghu Vatsavayi 	struct octeon_droq_desc *desc_ring = droq->desc_ring;
181f21fb3edSRaghu Vatsavayi 
182f21fb3edSRaghu Vatsavayi 	for (i = 0; i < droq->max_count; i++) {
183cabeb13bSRaghu Vatsavayi 		buf = recv_buffer_alloc(oct, &droq->recv_buf_list[i].pg_info);
184f21fb3edSRaghu Vatsavayi 
185f21fb3edSRaghu Vatsavayi 		if (!buf) {
186f21fb3edSRaghu Vatsavayi 			dev_err(&oct->pci_dev->dev, "%s buffer alloc failed\n",
187f21fb3edSRaghu Vatsavayi 				__func__);
188cabeb13bSRaghu Vatsavayi 			droq->stats.rx_alloc_failure++;
189f21fb3edSRaghu Vatsavayi 			return -ENOMEM;
190f21fb3edSRaghu Vatsavayi 		}
191f21fb3edSRaghu Vatsavayi 
192f21fb3edSRaghu Vatsavayi 		droq->recv_buf_list[i].buffer = buf;
193f21fb3edSRaghu Vatsavayi 		droq->recv_buf_list[i].data = get_rbd(buf);
194f21fb3edSRaghu Vatsavayi 		droq->info_list[i].length = 0;
195f21fb3edSRaghu Vatsavayi 
196f21fb3edSRaghu Vatsavayi 		/* map ring buffers into memory */
197f21fb3edSRaghu Vatsavayi 		desc_ring[i].info_ptr = lio_map_ring_info(droq, i);
198f21fb3edSRaghu Vatsavayi 		desc_ring[i].buffer_ptr =
199cabeb13bSRaghu Vatsavayi 			lio_map_ring(droq->recv_buf_list[i].buffer);
200f21fb3edSRaghu Vatsavayi 	}
201f21fb3edSRaghu Vatsavayi 
202f21fb3edSRaghu Vatsavayi 	octeon_droq_reset_indices(droq);
203f21fb3edSRaghu Vatsavayi 
204f21fb3edSRaghu Vatsavayi 	octeon_droq_compute_max_packet_bufs(droq);
205f21fb3edSRaghu Vatsavayi 
206f21fb3edSRaghu Vatsavayi 	return 0;
207f21fb3edSRaghu Vatsavayi }
208f21fb3edSRaghu Vatsavayi 
209f21fb3edSRaghu Vatsavayi int octeon_delete_droq(struct octeon_device *oct, u32 q_no)
210f21fb3edSRaghu Vatsavayi {
211f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq = oct->droq[q_no];
212f21fb3edSRaghu Vatsavayi 
213f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
214f21fb3edSRaghu Vatsavayi 
215f21fb3edSRaghu Vatsavayi 	octeon_droq_destroy_ring_buffers(oct, droq);
216f21fb3edSRaghu Vatsavayi 	vfree(droq->recv_buf_list);
217f21fb3edSRaghu Vatsavayi 
218f21fb3edSRaghu Vatsavayi 	if (droq->info_base_addr)
219f21fb3edSRaghu Vatsavayi 		cnnic_free_aligned_dma(oct->pci_dev, droq->info_list,
220f21fb3edSRaghu Vatsavayi 				       droq->info_alloc_size,
221f21fb3edSRaghu Vatsavayi 				       droq->info_base_addr,
222f21fb3edSRaghu Vatsavayi 				       droq->info_list_dma);
223f21fb3edSRaghu Vatsavayi 
224f21fb3edSRaghu Vatsavayi 	if (droq->desc_ring)
225f21fb3edSRaghu Vatsavayi 		lio_dma_free(oct, (droq->max_count * OCT_DROQ_DESC_SIZE),
226f21fb3edSRaghu Vatsavayi 			     droq->desc_ring, droq->desc_ring_dma);
227f21fb3edSRaghu Vatsavayi 
228f21fb3edSRaghu Vatsavayi 	memset(droq, 0, OCT_DROQ_SIZE);
229f21fb3edSRaghu Vatsavayi 
230f21fb3edSRaghu Vatsavayi 	return 0;
231f21fb3edSRaghu Vatsavayi }
232f21fb3edSRaghu Vatsavayi 
233f21fb3edSRaghu Vatsavayi int octeon_init_droq(struct octeon_device *oct,
234f21fb3edSRaghu Vatsavayi 		     u32 q_no,
235f21fb3edSRaghu Vatsavayi 		     u32 num_descs,
236f21fb3edSRaghu Vatsavayi 		     u32 desc_size,
237f21fb3edSRaghu Vatsavayi 		     void *app_ctx)
238f21fb3edSRaghu Vatsavayi {
239f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq;
240f21fb3edSRaghu Vatsavayi 	u32 desc_ring_size = 0, c_num_descs = 0, c_buf_size = 0;
241f21fb3edSRaghu Vatsavayi 	u32 c_pkts_per_intr = 0, c_refill_threshold = 0;
24296ae48b7SRaghu Vatsavayi 	int orig_node = dev_to_node(&oct->pci_dev->dev);
24396ae48b7SRaghu Vatsavayi 	int numa_node = cpu_to_node(q_no % num_online_cpus());
244f21fb3edSRaghu Vatsavayi 
245f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
246f21fb3edSRaghu Vatsavayi 
247f21fb3edSRaghu Vatsavayi 	droq = oct->droq[q_no];
248f21fb3edSRaghu Vatsavayi 	memset(droq, 0, OCT_DROQ_SIZE);
249f21fb3edSRaghu Vatsavayi 
250f21fb3edSRaghu Vatsavayi 	droq->oct_dev = oct;
251f21fb3edSRaghu Vatsavayi 	droq->q_no = q_no;
252f21fb3edSRaghu Vatsavayi 	if (app_ctx)
253f21fb3edSRaghu Vatsavayi 		droq->app_ctx = app_ctx;
254f21fb3edSRaghu Vatsavayi 	else
255f21fb3edSRaghu Vatsavayi 		droq->app_ctx = (void *)(size_t)q_no;
256f21fb3edSRaghu Vatsavayi 
257f21fb3edSRaghu Vatsavayi 	c_num_descs = num_descs;
258f21fb3edSRaghu Vatsavayi 	c_buf_size = desc_size;
259f21fb3edSRaghu Vatsavayi 	if (OCTEON_CN6XXX(oct)) {
260f21fb3edSRaghu Vatsavayi 		struct octeon_config *conf6x = CHIP_FIELD(oct, cn6xxx, conf);
261f21fb3edSRaghu Vatsavayi 
262f21fb3edSRaghu Vatsavayi 		c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf6x);
26396ae48b7SRaghu Vatsavayi 		c_refill_threshold =
26496ae48b7SRaghu Vatsavayi 			(u32)CFG_GET_OQ_REFILL_THRESHOLD(conf6x);
26596ae48b7SRaghu Vatsavayi 	} else {
26696ae48b7SRaghu Vatsavayi 		return 1;
267f21fb3edSRaghu Vatsavayi 	}
268f21fb3edSRaghu Vatsavayi 
269f21fb3edSRaghu Vatsavayi 	droq->max_count = c_num_descs;
270f21fb3edSRaghu Vatsavayi 	droq->buffer_size = c_buf_size;
271f21fb3edSRaghu Vatsavayi 
272f21fb3edSRaghu Vatsavayi 	desc_ring_size = droq->max_count * OCT_DROQ_DESC_SIZE;
27396ae48b7SRaghu Vatsavayi 	set_dev_node(&oct->pci_dev->dev, numa_node);
27496ae48b7SRaghu Vatsavayi 	droq->desc_ring = lio_dma_alloc(oct, desc_ring_size,
27596ae48b7SRaghu Vatsavayi 					(dma_addr_t *)&droq->desc_ring_dma);
27696ae48b7SRaghu Vatsavayi 	set_dev_node(&oct->pci_dev->dev, orig_node);
27796ae48b7SRaghu Vatsavayi 	if (!droq->desc_ring)
278f21fb3edSRaghu Vatsavayi 		droq->desc_ring = lio_dma_alloc(oct, desc_ring_size,
279f21fb3edSRaghu Vatsavayi 					(dma_addr_t *)&droq->desc_ring_dma);
280f21fb3edSRaghu Vatsavayi 
281f21fb3edSRaghu Vatsavayi 	if (!droq->desc_ring) {
282f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev,
283f21fb3edSRaghu Vatsavayi 			"Output queue %d ring alloc failed\n", q_no);
284f21fb3edSRaghu Vatsavayi 		return 1;
285f21fb3edSRaghu Vatsavayi 	}
286f21fb3edSRaghu Vatsavayi 
287f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "droq[%d]: desc_ring: virt: 0x%p, dma: %lx\n",
288f21fb3edSRaghu Vatsavayi 		q_no, droq->desc_ring, droq->desc_ring_dma);
289f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "droq[%d]: num_desc: %d\n", q_no,
290f21fb3edSRaghu Vatsavayi 		droq->max_count);
291f21fb3edSRaghu Vatsavayi 
292f21fb3edSRaghu Vatsavayi 	droq->info_list =
29396ae48b7SRaghu Vatsavayi 		cnnic_numa_alloc_aligned_dma((droq->max_count *
29496ae48b7SRaghu Vatsavayi 					      OCT_DROQ_INFO_SIZE),
295f21fb3edSRaghu Vatsavayi 					     &droq->info_alloc_size,
296f21fb3edSRaghu Vatsavayi 					     &droq->info_base_addr,
29796ae48b7SRaghu Vatsavayi 					     numa_node);
298f21fb3edSRaghu Vatsavayi 	if (!droq->info_list) {
299f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "Cannot allocate memory for info list.\n");
300f21fb3edSRaghu Vatsavayi 		lio_dma_free(oct, (droq->max_count * OCT_DROQ_DESC_SIZE),
301f21fb3edSRaghu Vatsavayi 			     droq->desc_ring, droq->desc_ring_dma);
302f21fb3edSRaghu Vatsavayi 		return 1;
303f21fb3edSRaghu Vatsavayi 	}
304f21fb3edSRaghu Vatsavayi 
305f21fb3edSRaghu Vatsavayi 	droq->recv_buf_list = (struct octeon_recv_buffer *)
30696ae48b7SRaghu Vatsavayi 			      vmalloc_node(droq->max_count *
30796ae48b7SRaghu Vatsavayi 						OCT_DROQ_RECVBUF_SIZE,
30896ae48b7SRaghu Vatsavayi 						numa_node);
30996ae48b7SRaghu Vatsavayi 	if (!droq->recv_buf_list)
31096ae48b7SRaghu Vatsavayi 		droq->recv_buf_list = (struct octeon_recv_buffer *)
311f21fb3edSRaghu Vatsavayi 				      vmalloc(droq->max_count *
312f21fb3edSRaghu Vatsavayi 						OCT_DROQ_RECVBUF_SIZE);
313f21fb3edSRaghu Vatsavayi 	if (!droq->recv_buf_list) {
314f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "Output queue recv buf list alloc failed\n");
315f21fb3edSRaghu Vatsavayi 		goto init_droq_fail;
316f21fb3edSRaghu Vatsavayi 	}
317f21fb3edSRaghu Vatsavayi 
318f21fb3edSRaghu Vatsavayi 	if (octeon_droq_setup_ring_buffers(oct, droq))
319f21fb3edSRaghu Vatsavayi 		goto init_droq_fail;
320f21fb3edSRaghu Vatsavayi 
321f21fb3edSRaghu Vatsavayi 	droq->pkts_per_intr = c_pkts_per_intr;
322f21fb3edSRaghu Vatsavayi 	droq->refill_threshold = c_refill_threshold;
323f21fb3edSRaghu Vatsavayi 
324f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "DROQ INIT: max_empty_descs: %d\n",
325f21fb3edSRaghu Vatsavayi 		droq->max_empty_descs);
326f21fb3edSRaghu Vatsavayi 
327f21fb3edSRaghu Vatsavayi 	spin_lock_init(&droq->lock);
328f21fb3edSRaghu Vatsavayi 
329f21fb3edSRaghu Vatsavayi 	INIT_LIST_HEAD(&droq->dispatch_list);
330f21fb3edSRaghu Vatsavayi 
331f21fb3edSRaghu Vatsavayi 	/* For 56xx Pass1, this function won't be called, so no checks. */
332f21fb3edSRaghu Vatsavayi 	oct->fn_list.setup_oq_regs(oct, q_no);
333f21fb3edSRaghu Vatsavayi 
33463da8404SRaghu Vatsavayi 	oct->io_qmask.oq |= (1ULL << q_no);
335f21fb3edSRaghu Vatsavayi 
336f21fb3edSRaghu Vatsavayi 	return 0;
337f21fb3edSRaghu Vatsavayi 
338f21fb3edSRaghu Vatsavayi init_droq_fail:
339f21fb3edSRaghu Vatsavayi 	octeon_delete_droq(oct, q_no);
340f21fb3edSRaghu Vatsavayi 	return 1;
341f21fb3edSRaghu Vatsavayi }
342f21fb3edSRaghu Vatsavayi 
343f21fb3edSRaghu Vatsavayi /* octeon_create_recv_info
344f21fb3edSRaghu Vatsavayi  * Parameters:
345f21fb3edSRaghu Vatsavayi  *  octeon_dev - pointer to the octeon device structure
346f21fb3edSRaghu Vatsavayi  *  droq       - droq in which the packet arrived.
347f21fb3edSRaghu Vatsavayi  *  buf_cnt    - no. of buffers used by the packet.
348f21fb3edSRaghu Vatsavayi  *  idx        - index in the descriptor for the first buffer in the packet.
349f21fb3edSRaghu Vatsavayi  * Description:
350f21fb3edSRaghu Vatsavayi  *  Allocates a recv_info_t and copies the buffer addresses for packet data
351f21fb3edSRaghu Vatsavayi  *  into the recv_pkt space which starts at an 8B offset from recv_info_t.
352f21fb3edSRaghu Vatsavayi  *  Flags the descriptors for refill later. If available descriptors go
353f21fb3edSRaghu Vatsavayi  *  below the threshold to receive a 64K pkt, new buffers are first allocated
354f21fb3edSRaghu Vatsavayi  *  before the recv_pkt_t is created.
355f21fb3edSRaghu Vatsavayi  *  This routine will be called in interrupt context.
356f21fb3edSRaghu Vatsavayi  * Returns:
357f21fb3edSRaghu Vatsavayi  *  Success: Pointer to recv_info_t
358f21fb3edSRaghu Vatsavayi  *  Failure: NULL.
359f21fb3edSRaghu Vatsavayi  * Locks:
360f21fb3edSRaghu Vatsavayi  *  The droq->lock is held when this routine is called.
361f21fb3edSRaghu Vatsavayi  */
362f21fb3edSRaghu Vatsavayi static inline struct octeon_recv_info *octeon_create_recv_info(
363f21fb3edSRaghu Vatsavayi 		struct octeon_device *octeon_dev,
364f21fb3edSRaghu Vatsavayi 		struct octeon_droq *droq,
365f21fb3edSRaghu Vatsavayi 		u32 buf_cnt,
366f21fb3edSRaghu Vatsavayi 		u32 idx)
367f21fb3edSRaghu Vatsavayi {
368f21fb3edSRaghu Vatsavayi 	struct octeon_droq_info *info;
369f21fb3edSRaghu Vatsavayi 	struct octeon_recv_pkt *recv_pkt;
370f21fb3edSRaghu Vatsavayi 	struct octeon_recv_info *recv_info;
371f21fb3edSRaghu Vatsavayi 	u32 i, bytes_left;
372cabeb13bSRaghu Vatsavayi 	struct octeon_skb_page_info *pg_info;
373f21fb3edSRaghu Vatsavayi 
374f21fb3edSRaghu Vatsavayi 	info = &droq->info_list[idx];
375f21fb3edSRaghu Vatsavayi 
376f21fb3edSRaghu Vatsavayi 	recv_info = octeon_alloc_recv_info(sizeof(struct __dispatch));
377f21fb3edSRaghu Vatsavayi 	if (!recv_info)
378f21fb3edSRaghu Vatsavayi 		return NULL;
379f21fb3edSRaghu Vatsavayi 
380f21fb3edSRaghu Vatsavayi 	recv_pkt = recv_info->recv_pkt;
381f21fb3edSRaghu Vatsavayi 	recv_pkt->rh = info->rh;
382f21fb3edSRaghu Vatsavayi 	recv_pkt->length = (u32)info->length;
383f21fb3edSRaghu Vatsavayi 	recv_pkt->buffer_count = (u16)buf_cnt;
384f21fb3edSRaghu Vatsavayi 	recv_pkt->octeon_id = (u16)octeon_dev->octeon_id;
385f21fb3edSRaghu Vatsavayi 
386f21fb3edSRaghu Vatsavayi 	i = 0;
387f21fb3edSRaghu Vatsavayi 	bytes_left = (u32)info->length;
388f21fb3edSRaghu Vatsavayi 
389f21fb3edSRaghu Vatsavayi 	while (buf_cnt) {
390cabeb13bSRaghu Vatsavayi 		{
391cabeb13bSRaghu Vatsavayi 			pg_info = &droq->recv_buf_list[idx].pg_info;
392cabeb13bSRaghu Vatsavayi 
393f21fb3edSRaghu Vatsavayi 			lio_unmap_ring(octeon_dev->pci_dev,
394cabeb13bSRaghu Vatsavayi 				       (u64)pg_info->dma);
395cabeb13bSRaghu Vatsavayi 			pg_info->page = NULL;
396cabeb13bSRaghu Vatsavayi 			pg_info->dma = 0;
397cabeb13bSRaghu Vatsavayi 		}
398f21fb3edSRaghu Vatsavayi 
399f21fb3edSRaghu Vatsavayi 		recv_pkt->buffer_size[i] =
400f21fb3edSRaghu Vatsavayi 			(bytes_left >=
401f21fb3edSRaghu Vatsavayi 			 droq->buffer_size) ? droq->buffer_size : bytes_left;
402f21fb3edSRaghu Vatsavayi 
403f21fb3edSRaghu Vatsavayi 		recv_pkt->buffer_ptr[i] = droq->recv_buf_list[idx].buffer;
404f21fb3edSRaghu Vatsavayi 		droq->recv_buf_list[idx].buffer = NULL;
405f21fb3edSRaghu Vatsavayi 
406f21fb3edSRaghu Vatsavayi 		INCR_INDEX_BY1(idx, droq->max_count);
407f21fb3edSRaghu Vatsavayi 		bytes_left -= droq->buffer_size;
408f21fb3edSRaghu Vatsavayi 		i++;
409f21fb3edSRaghu Vatsavayi 		buf_cnt--;
410f21fb3edSRaghu Vatsavayi 	}
411f21fb3edSRaghu Vatsavayi 
412f21fb3edSRaghu Vatsavayi 	return recv_info;
413f21fb3edSRaghu Vatsavayi }
414f21fb3edSRaghu Vatsavayi 
415f21fb3edSRaghu Vatsavayi /* If we were not able to refill all buffers, try to move around
416f21fb3edSRaghu Vatsavayi  * the buffers that were not dispatched.
417f21fb3edSRaghu Vatsavayi  */
418f21fb3edSRaghu Vatsavayi static inline u32
419f21fb3edSRaghu Vatsavayi octeon_droq_refill_pullup_descs(struct octeon_droq *droq,
420f21fb3edSRaghu Vatsavayi 				struct octeon_droq_desc *desc_ring)
421f21fb3edSRaghu Vatsavayi {
422f21fb3edSRaghu Vatsavayi 	u32 desc_refilled = 0;
423f21fb3edSRaghu Vatsavayi 
424f21fb3edSRaghu Vatsavayi 	u32 refill_index = droq->refill_idx;
425f21fb3edSRaghu Vatsavayi 
426f21fb3edSRaghu Vatsavayi 	while (refill_index != droq->read_idx) {
427f21fb3edSRaghu Vatsavayi 		if (droq->recv_buf_list[refill_index].buffer) {
428f21fb3edSRaghu Vatsavayi 			droq->recv_buf_list[droq->refill_idx].buffer =
429f21fb3edSRaghu Vatsavayi 				droq->recv_buf_list[refill_index].buffer;
430f21fb3edSRaghu Vatsavayi 			droq->recv_buf_list[droq->refill_idx].data =
431f21fb3edSRaghu Vatsavayi 				droq->recv_buf_list[refill_index].data;
432f21fb3edSRaghu Vatsavayi 			desc_ring[droq->refill_idx].buffer_ptr =
433f21fb3edSRaghu Vatsavayi 				desc_ring[refill_index].buffer_ptr;
434f21fb3edSRaghu Vatsavayi 			droq->recv_buf_list[refill_index].buffer = NULL;
435f21fb3edSRaghu Vatsavayi 			desc_ring[refill_index].buffer_ptr = 0;
436f21fb3edSRaghu Vatsavayi 			do {
437f21fb3edSRaghu Vatsavayi 				INCR_INDEX_BY1(droq->refill_idx,
438f21fb3edSRaghu Vatsavayi 					       droq->max_count);
439f21fb3edSRaghu Vatsavayi 				desc_refilled++;
440f21fb3edSRaghu Vatsavayi 				droq->refill_count--;
441f21fb3edSRaghu Vatsavayi 			} while (droq->recv_buf_list[droq->refill_idx].
442f21fb3edSRaghu Vatsavayi 				 buffer);
443f21fb3edSRaghu Vatsavayi 		}
444f21fb3edSRaghu Vatsavayi 		INCR_INDEX_BY1(refill_index, droq->max_count);
445f21fb3edSRaghu Vatsavayi 	}                       /* while */
446f21fb3edSRaghu Vatsavayi 	return desc_refilled;
447f21fb3edSRaghu Vatsavayi }
448f21fb3edSRaghu Vatsavayi 
449f21fb3edSRaghu Vatsavayi /* octeon_droq_refill
450f21fb3edSRaghu Vatsavayi  * Parameters:
451f21fb3edSRaghu Vatsavayi  *  droq       - droq in which descriptors require new buffers.
452f21fb3edSRaghu Vatsavayi  * Description:
453f21fb3edSRaghu Vatsavayi  *  Called during normal DROQ processing in interrupt mode or by the poll
454f21fb3edSRaghu Vatsavayi  *  thread to refill the descriptors from which buffers were dispatched
455f21fb3edSRaghu Vatsavayi  *  to upper layers. Attempts to allocate new buffers. If that fails, moves
456f21fb3edSRaghu Vatsavayi  *  up buffers (that were not dispatched) to form a contiguous ring.
457f21fb3edSRaghu Vatsavayi  * Returns:
458f21fb3edSRaghu Vatsavayi  *  No of descriptors refilled.
459f21fb3edSRaghu Vatsavayi  * Locks:
460f21fb3edSRaghu Vatsavayi  *  This routine is called with droq->lock held.
461f21fb3edSRaghu Vatsavayi  */
462f21fb3edSRaghu Vatsavayi static u32
463f21fb3edSRaghu Vatsavayi octeon_droq_refill(struct octeon_device *octeon_dev, struct octeon_droq *droq)
464f21fb3edSRaghu Vatsavayi {
465f21fb3edSRaghu Vatsavayi 	struct octeon_droq_desc *desc_ring;
466f21fb3edSRaghu Vatsavayi 	void *buf = NULL;
467f21fb3edSRaghu Vatsavayi 	u8 *data;
468f21fb3edSRaghu Vatsavayi 	u32 desc_refilled = 0;
469cabeb13bSRaghu Vatsavayi 	struct octeon_skb_page_info *pg_info;
470f21fb3edSRaghu Vatsavayi 
471f21fb3edSRaghu Vatsavayi 	desc_ring = droq->desc_ring;
472f21fb3edSRaghu Vatsavayi 
473f21fb3edSRaghu Vatsavayi 	while (droq->refill_count && (desc_refilled < droq->max_count)) {
474f21fb3edSRaghu Vatsavayi 		/* If a valid buffer exists (happens if there is no dispatch),
475f21fb3edSRaghu Vatsavayi 		 * reuse
476f21fb3edSRaghu Vatsavayi 		 * the buffer, else allocate.
477f21fb3edSRaghu Vatsavayi 		 */
478f21fb3edSRaghu Vatsavayi 		if (!droq->recv_buf_list[droq->refill_idx].buffer) {
479cabeb13bSRaghu Vatsavayi 			pg_info =
480cabeb13bSRaghu Vatsavayi 				&droq->recv_buf_list[droq->refill_idx].pg_info;
481cabeb13bSRaghu Vatsavayi 			/* Either recycle the existing pages or go for
482cabeb13bSRaghu Vatsavayi 			 * new page alloc
483cabeb13bSRaghu Vatsavayi 			 */
484cabeb13bSRaghu Vatsavayi 			if (pg_info->page)
485cabeb13bSRaghu Vatsavayi 				buf = recv_buffer_reuse(octeon_dev, pg_info);
486cabeb13bSRaghu Vatsavayi 			else
487cabeb13bSRaghu Vatsavayi 				buf = recv_buffer_alloc(octeon_dev, pg_info);
488f21fb3edSRaghu Vatsavayi 			/* If a buffer could not be allocated, no point in
489f21fb3edSRaghu Vatsavayi 			 * continuing
490f21fb3edSRaghu Vatsavayi 			 */
491cabeb13bSRaghu Vatsavayi 			if (!buf) {
492cabeb13bSRaghu Vatsavayi 				droq->stats.rx_alloc_failure++;
493f21fb3edSRaghu Vatsavayi 				break;
494cabeb13bSRaghu Vatsavayi 			}
495f21fb3edSRaghu Vatsavayi 			droq->recv_buf_list[droq->refill_idx].buffer =
496f21fb3edSRaghu Vatsavayi 				buf;
497f21fb3edSRaghu Vatsavayi 			data = get_rbd(buf);
498f21fb3edSRaghu Vatsavayi 		} else {
499f21fb3edSRaghu Vatsavayi 			data = get_rbd(droq->recv_buf_list
500f21fb3edSRaghu Vatsavayi 				       [droq->refill_idx].buffer);
501f21fb3edSRaghu Vatsavayi 		}
502f21fb3edSRaghu Vatsavayi 
503f21fb3edSRaghu Vatsavayi 		droq->recv_buf_list[droq->refill_idx].data = data;
504f21fb3edSRaghu Vatsavayi 
505f21fb3edSRaghu Vatsavayi 		desc_ring[droq->refill_idx].buffer_ptr =
506cabeb13bSRaghu Vatsavayi 			lio_map_ring(droq->recv_buf_list[droq->
507cabeb13bSRaghu Vatsavayi 				     refill_idx].buffer);
508f21fb3edSRaghu Vatsavayi 		/* Reset any previous values in the length field. */
509f21fb3edSRaghu Vatsavayi 		droq->info_list[droq->refill_idx].length = 0;
510f21fb3edSRaghu Vatsavayi 
511f21fb3edSRaghu Vatsavayi 		INCR_INDEX_BY1(droq->refill_idx, droq->max_count);
512f21fb3edSRaghu Vatsavayi 		desc_refilled++;
513f21fb3edSRaghu Vatsavayi 		droq->refill_count--;
514f21fb3edSRaghu Vatsavayi 	}
515f21fb3edSRaghu Vatsavayi 
516f21fb3edSRaghu Vatsavayi 	if (droq->refill_count)
517f21fb3edSRaghu Vatsavayi 		desc_refilled +=
518f21fb3edSRaghu Vatsavayi 			octeon_droq_refill_pullup_descs(droq, desc_ring);
519f21fb3edSRaghu Vatsavayi 
520f21fb3edSRaghu Vatsavayi 	/* if droq->refill_count
521f21fb3edSRaghu Vatsavayi 	 * The refill count would not change in pass two. We only moved buffers
522f21fb3edSRaghu Vatsavayi 	 * to close the gap in the ring, but we would still have the same no. of
523f21fb3edSRaghu Vatsavayi 	 * buffers to refill.
524f21fb3edSRaghu Vatsavayi 	 */
525f21fb3edSRaghu Vatsavayi 	return desc_refilled;
526f21fb3edSRaghu Vatsavayi }
527f21fb3edSRaghu Vatsavayi 
528f21fb3edSRaghu Vatsavayi static inline u32
529f21fb3edSRaghu Vatsavayi octeon_droq_get_bufcount(u32 buf_size, u32 total_len)
530f21fb3edSRaghu Vatsavayi {
531f21fb3edSRaghu Vatsavayi 	u32 buf_cnt = 0;
532f21fb3edSRaghu Vatsavayi 
533f21fb3edSRaghu Vatsavayi 	while (total_len > (buf_size * buf_cnt))
534f21fb3edSRaghu Vatsavayi 		buf_cnt++;
535f21fb3edSRaghu Vatsavayi 	return buf_cnt;
536f21fb3edSRaghu Vatsavayi }
537f21fb3edSRaghu Vatsavayi 
538f21fb3edSRaghu Vatsavayi static int
539f21fb3edSRaghu Vatsavayi octeon_droq_dispatch_pkt(struct octeon_device *oct,
540f21fb3edSRaghu Vatsavayi 			 struct octeon_droq *droq,
541f21fb3edSRaghu Vatsavayi 			 union octeon_rh *rh,
542f21fb3edSRaghu Vatsavayi 			 struct octeon_droq_info *info)
543f21fb3edSRaghu Vatsavayi {
544f21fb3edSRaghu Vatsavayi 	u32 cnt;
545f21fb3edSRaghu Vatsavayi 	octeon_dispatch_fn_t disp_fn;
546f21fb3edSRaghu Vatsavayi 	struct octeon_recv_info *rinfo;
547f21fb3edSRaghu Vatsavayi 
548f21fb3edSRaghu Vatsavayi 	cnt = octeon_droq_get_bufcount(droq->buffer_size, (u32)info->length);
549f21fb3edSRaghu Vatsavayi 
550f21fb3edSRaghu Vatsavayi 	disp_fn = octeon_get_dispatch(oct, (u16)rh->r.opcode,
551f21fb3edSRaghu Vatsavayi 				      (u16)rh->r.subcode);
552f21fb3edSRaghu Vatsavayi 	if (disp_fn) {
553f21fb3edSRaghu Vatsavayi 		rinfo = octeon_create_recv_info(oct, droq, cnt, droq->read_idx);
554f21fb3edSRaghu Vatsavayi 		if (rinfo) {
555f21fb3edSRaghu Vatsavayi 			struct __dispatch *rdisp = rinfo->rsvd;
556f21fb3edSRaghu Vatsavayi 
557f21fb3edSRaghu Vatsavayi 			rdisp->rinfo = rinfo;
558f21fb3edSRaghu Vatsavayi 			rdisp->disp_fn = disp_fn;
559f21fb3edSRaghu Vatsavayi 			rinfo->recv_pkt->rh = *rh;
560f21fb3edSRaghu Vatsavayi 			list_add_tail(&rdisp->list,
561f21fb3edSRaghu Vatsavayi 				      &droq->dispatch_list);
562f21fb3edSRaghu Vatsavayi 		} else {
563f21fb3edSRaghu Vatsavayi 			droq->stats.dropped_nomem++;
564f21fb3edSRaghu Vatsavayi 		}
565f21fb3edSRaghu Vatsavayi 	} else {
566a2c64b67SRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "DROQ: No dispatch function (opcode %u/%u)\n",
567a2c64b67SRaghu Vatsavayi 			(unsigned int)rh->r.opcode,
568a2c64b67SRaghu Vatsavayi 			(unsigned int)rh->r.subcode);
569f21fb3edSRaghu Vatsavayi 		droq->stats.dropped_nodispatch++;
570f21fb3edSRaghu Vatsavayi 	}                       /* else (dispatch_fn ... */
571f21fb3edSRaghu Vatsavayi 
572f21fb3edSRaghu Vatsavayi 	return cnt;
573f21fb3edSRaghu Vatsavayi }
574f21fb3edSRaghu Vatsavayi 
575f21fb3edSRaghu Vatsavayi static inline void octeon_droq_drop_packets(struct octeon_device *oct,
576f21fb3edSRaghu Vatsavayi 					    struct octeon_droq *droq,
577f21fb3edSRaghu Vatsavayi 					    u32 cnt)
578f21fb3edSRaghu Vatsavayi {
579f21fb3edSRaghu Vatsavayi 	u32 i = 0, buf_cnt;
580f21fb3edSRaghu Vatsavayi 	struct octeon_droq_info *info;
581f21fb3edSRaghu Vatsavayi 
582f21fb3edSRaghu Vatsavayi 	for (i = 0; i < cnt; i++) {
583f21fb3edSRaghu Vatsavayi 		info = &droq->info_list[droq->read_idx];
584f21fb3edSRaghu Vatsavayi 		octeon_swap_8B_data((u64 *)info, 2);
585f21fb3edSRaghu Vatsavayi 
586f21fb3edSRaghu Vatsavayi 		if (info->length) {
587f21fb3edSRaghu Vatsavayi 			info->length -= OCT_RH_SIZE;
588f21fb3edSRaghu Vatsavayi 			droq->stats.bytes_received += info->length;
589f21fb3edSRaghu Vatsavayi 			buf_cnt = octeon_droq_get_bufcount(droq->buffer_size,
590f21fb3edSRaghu Vatsavayi 							   (u32)info->length);
591f21fb3edSRaghu Vatsavayi 		} else {
592f21fb3edSRaghu Vatsavayi 			dev_err(&oct->pci_dev->dev, "DROQ: In drop: pkt with len 0\n");
593f21fb3edSRaghu Vatsavayi 			buf_cnt = 1;
594f21fb3edSRaghu Vatsavayi 		}
595f21fb3edSRaghu Vatsavayi 
596f21fb3edSRaghu Vatsavayi 		INCR_INDEX(droq->read_idx, buf_cnt, droq->max_count);
597f21fb3edSRaghu Vatsavayi 		droq->refill_count += buf_cnt;
598f21fb3edSRaghu Vatsavayi 	}
599f21fb3edSRaghu Vatsavayi }
600f21fb3edSRaghu Vatsavayi 
601f21fb3edSRaghu Vatsavayi static u32
602f21fb3edSRaghu Vatsavayi octeon_droq_fast_process_packets(struct octeon_device *oct,
603f21fb3edSRaghu Vatsavayi 				 struct octeon_droq *droq,
604f21fb3edSRaghu Vatsavayi 				 u32 pkts_to_process)
605f21fb3edSRaghu Vatsavayi {
606f21fb3edSRaghu Vatsavayi 	struct octeon_droq_info *info;
607f21fb3edSRaghu Vatsavayi 	union octeon_rh *rh;
608f21fb3edSRaghu Vatsavayi 	u32 pkt, total_len = 0, pkt_count;
609f21fb3edSRaghu Vatsavayi 
610f21fb3edSRaghu Vatsavayi 	pkt_count = pkts_to_process;
611f21fb3edSRaghu Vatsavayi 
612f21fb3edSRaghu Vatsavayi 	for (pkt = 0; pkt < pkt_count; pkt++) {
613f21fb3edSRaghu Vatsavayi 		u32 pkt_len = 0;
614f21fb3edSRaghu Vatsavayi 		struct sk_buff *nicbuf = NULL;
615cabeb13bSRaghu Vatsavayi 		struct octeon_skb_page_info *pg_info;
616cabeb13bSRaghu Vatsavayi 		void *buf;
617f21fb3edSRaghu Vatsavayi 
618f21fb3edSRaghu Vatsavayi 		info = &droq->info_list[droq->read_idx];
619f21fb3edSRaghu Vatsavayi 		octeon_swap_8B_data((u64 *)info, 2);
620f21fb3edSRaghu Vatsavayi 
621f21fb3edSRaghu Vatsavayi 		if (!info->length) {
622f21fb3edSRaghu Vatsavayi 			dev_err(&oct->pci_dev->dev,
623f21fb3edSRaghu Vatsavayi 				"DROQ[%d] idx: %d len:0, pkt_cnt: %d\n",
624f21fb3edSRaghu Vatsavayi 				droq->q_no, droq->read_idx, pkt_count);
625f21fb3edSRaghu Vatsavayi 			print_hex_dump_bytes("", DUMP_PREFIX_ADDRESS,
626f21fb3edSRaghu Vatsavayi 					     (u8 *)info,
627f21fb3edSRaghu Vatsavayi 					     OCT_DROQ_INFO_SIZE);
628f21fb3edSRaghu Vatsavayi 			break;
629f21fb3edSRaghu Vatsavayi 		}
630f21fb3edSRaghu Vatsavayi 
631f21fb3edSRaghu Vatsavayi 		/* Len of resp hdr in included in the received data len. */
632f21fb3edSRaghu Vatsavayi 		info->length -= OCT_RH_SIZE;
633f21fb3edSRaghu Vatsavayi 		rh = &info->rh;
634f21fb3edSRaghu Vatsavayi 
635f21fb3edSRaghu Vatsavayi 		total_len += (u32)info->length;
636f21fb3edSRaghu Vatsavayi 		if (OPCODE_SLOW_PATH(rh)) {
637f21fb3edSRaghu Vatsavayi 			u32 buf_cnt;
638f21fb3edSRaghu Vatsavayi 
639f21fb3edSRaghu Vatsavayi 			buf_cnt = octeon_droq_dispatch_pkt(oct, droq, rh, info);
640f21fb3edSRaghu Vatsavayi 			INCR_INDEX(droq->read_idx, buf_cnt, droq->max_count);
641f21fb3edSRaghu Vatsavayi 			droq->refill_count += buf_cnt;
642f21fb3edSRaghu Vatsavayi 		} else {
643f21fb3edSRaghu Vatsavayi 			if (info->length <= droq->buffer_size) {
644f21fb3edSRaghu Vatsavayi 				pkt_len = (u32)info->length;
645f21fb3edSRaghu Vatsavayi 				nicbuf = droq->recv_buf_list[
646f21fb3edSRaghu Vatsavayi 					droq->read_idx].buffer;
647cabeb13bSRaghu Vatsavayi 				pg_info = &droq->recv_buf_list[
648cabeb13bSRaghu Vatsavayi 					droq->read_idx].pg_info;
649cabeb13bSRaghu Vatsavayi 				if (recv_buffer_recycle(oct, pg_info))
650cabeb13bSRaghu Vatsavayi 					pg_info->page = NULL;
651f21fb3edSRaghu Vatsavayi 				droq->recv_buf_list[droq->read_idx].buffer =
652f21fb3edSRaghu Vatsavayi 					NULL;
653a2c64b67SRaghu Vatsavayi 
654f21fb3edSRaghu Vatsavayi 				INCR_INDEX_BY1(droq->read_idx, droq->max_count);
655f21fb3edSRaghu Vatsavayi 				droq->refill_count++;
656f21fb3edSRaghu Vatsavayi 			} else {
657cabeb13bSRaghu Vatsavayi 				nicbuf = octeon_fast_packet_alloc((u32)
658f21fb3edSRaghu Vatsavayi 								  info->length);
659f21fb3edSRaghu Vatsavayi 				pkt_len = 0;
660f21fb3edSRaghu Vatsavayi 				/* nicbuf allocation can fail. We'll handle it
661f21fb3edSRaghu Vatsavayi 				 * inside the loop.
662f21fb3edSRaghu Vatsavayi 				 */
663f21fb3edSRaghu Vatsavayi 				while (pkt_len < info->length) {
664cabeb13bSRaghu Vatsavayi 					int cpy_len, idx = droq->read_idx;
665f21fb3edSRaghu Vatsavayi 
666cabeb13bSRaghu Vatsavayi 					cpy_len = ((pkt_len + droq->buffer_size)
667cabeb13bSRaghu Vatsavayi 						   > info->length) ?
668f21fb3edSRaghu Vatsavayi 						((u32)info->length - pkt_len) :
669f21fb3edSRaghu Vatsavayi 						droq->buffer_size;
670f21fb3edSRaghu Vatsavayi 
671f21fb3edSRaghu Vatsavayi 					if (nicbuf) {
672f21fb3edSRaghu Vatsavayi 						octeon_fast_packet_next(droq,
673f21fb3edSRaghu Vatsavayi 									nicbuf,
674f21fb3edSRaghu Vatsavayi 									cpy_len,
675cabeb13bSRaghu Vatsavayi 									idx);
676cabeb13bSRaghu Vatsavayi 						buf = droq->recv_buf_list[idx].
677cabeb13bSRaghu Vatsavayi 							buffer;
678cabeb13bSRaghu Vatsavayi 						recv_buffer_fast_free(buf);
679cabeb13bSRaghu Vatsavayi 						droq->recv_buf_list[idx].buffer
680cabeb13bSRaghu Vatsavayi 							= NULL;
681cabeb13bSRaghu Vatsavayi 					} else {
682cabeb13bSRaghu Vatsavayi 						droq->stats.rx_alloc_failure++;
683f21fb3edSRaghu Vatsavayi 					}
684f21fb3edSRaghu Vatsavayi 
685f21fb3edSRaghu Vatsavayi 					pkt_len += cpy_len;
686f21fb3edSRaghu Vatsavayi 					INCR_INDEX_BY1(droq->read_idx,
687f21fb3edSRaghu Vatsavayi 						       droq->max_count);
688f21fb3edSRaghu Vatsavayi 					droq->refill_count++;
689f21fb3edSRaghu Vatsavayi 				}
690f21fb3edSRaghu Vatsavayi 			}
691f21fb3edSRaghu Vatsavayi 
692f21fb3edSRaghu Vatsavayi 			if (nicbuf) {
693cabeb13bSRaghu Vatsavayi 				if (droq->ops.fptr) {
694f21fb3edSRaghu Vatsavayi 					droq->ops.fptr(oct->octeon_id,
695f21fb3edSRaghu Vatsavayi 						       nicbuf, pkt_len,
6960cece6c5SRaghu Vatsavayi 						       rh, &droq->napi,
6970cece6c5SRaghu Vatsavayi 						       droq->ops.farg);
698cabeb13bSRaghu Vatsavayi 				} else {
699f21fb3edSRaghu Vatsavayi 					recv_buffer_free(nicbuf);
700f21fb3edSRaghu Vatsavayi 				}
701f21fb3edSRaghu Vatsavayi 			}
702cabeb13bSRaghu Vatsavayi 		}
703f21fb3edSRaghu Vatsavayi 
704f21fb3edSRaghu Vatsavayi 		if (droq->refill_count >= droq->refill_threshold) {
705f21fb3edSRaghu Vatsavayi 			int desc_refilled = octeon_droq_refill(oct, droq);
706f21fb3edSRaghu Vatsavayi 
707f21fb3edSRaghu Vatsavayi 			/* Flush the droq descriptor data to memory to be sure
708f21fb3edSRaghu Vatsavayi 			 * that when we update the credits the data in memory
709f21fb3edSRaghu Vatsavayi 			 * is accurate.
710f21fb3edSRaghu Vatsavayi 			 */
711f21fb3edSRaghu Vatsavayi 			wmb();
712f21fb3edSRaghu Vatsavayi 			writel((desc_refilled), droq->pkts_credit_reg);
713f21fb3edSRaghu Vatsavayi 			/* make sure mmio write completes */
714f21fb3edSRaghu Vatsavayi 			mmiowb();
715f21fb3edSRaghu Vatsavayi 		}
716f21fb3edSRaghu Vatsavayi 
717f21fb3edSRaghu Vatsavayi 	}                       /* for (each packet)... */
718f21fb3edSRaghu Vatsavayi 
719f21fb3edSRaghu Vatsavayi 	/* Increment refill_count by the number of buffers processed. */
720f21fb3edSRaghu Vatsavayi 	droq->stats.pkts_received += pkt;
721f21fb3edSRaghu Vatsavayi 	droq->stats.bytes_received += total_len;
722f21fb3edSRaghu Vatsavayi 
723f21fb3edSRaghu Vatsavayi 	if ((droq->ops.drop_on_max) && (pkts_to_process - pkt)) {
724f21fb3edSRaghu Vatsavayi 		octeon_droq_drop_packets(oct, droq, (pkts_to_process - pkt));
725f21fb3edSRaghu Vatsavayi 
726f21fb3edSRaghu Vatsavayi 		droq->stats.dropped_toomany += (pkts_to_process - pkt);
727f21fb3edSRaghu Vatsavayi 		return pkts_to_process;
728f21fb3edSRaghu Vatsavayi 	}
729f21fb3edSRaghu Vatsavayi 
730f21fb3edSRaghu Vatsavayi 	return pkt;
731f21fb3edSRaghu Vatsavayi }
732f21fb3edSRaghu Vatsavayi 
733f21fb3edSRaghu Vatsavayi int
734f21fb3edSRaghu Vatsavayi octeon_droq_process_packets(struct octeon_device *oct,
735f21fb3edSRaghu Vatsavayi 			    struct octeon_droq *droq,
736f21fb3edSRaghu Vatsavayi 			    u32 budget)
737f21fb3edSRaghu Vatsavayi {
738f21fb3edSRaghu Vatsavayi 	u32 pkt_count = 0, pkts_processed = 0;
739f21fb3edSRaghu Vatsavayi 	struct list_head *tmp, *tmp2;
740f21fb3edSRaghu Vatsavayi 
741cd8b1eb4SRaghu Vatsavayi 	/* Grab the droq lock */
742cd8b1eb4SRaghu Vatsavayi 	spin_lock(&droq->lock);
743cd8b1eb4SRaghu Vatsavayi 
744cd8b1eb4SRaghu Vatsavayi 	octeon_droq_check_hw_for_pkts(droq);
745f21fb3edSRaghu Vatsavayi 	pkt_count = atomic_read(&droq->pkts_pending);
746cd8b1eb4SRaghu Vatsavayi 
747cd8b1eb4SRaghu Vatsavayi 	if (!pkt_count) {
748cd8b1eb4SRaghu Vatsavayi 		spin_unlock(&droq->lock);
749f21fb3edSRaghu Vatsavayi 		return 0;
750cd8b1eb4SRaghu Vatsavayi 	}
751f21fb3edSRaghu Vatsavayi 
752f21fb3edSRaghu Vatsavayi 	if (pkt_count > budget)
753f21fb3edSRaghu Vatsavayi 		pkt_count = budget;
754f21fb3edSRaghu Vatsavayi 
755f21fb3edSRaghu Vatsavayi 	pkts_processed = octeon_droq_fast_process_packets(oct, droq, pkt_count);
756f21fb3edSRaghu Vatsavayi 
757f21fb3edSRaghu Vatsavayi 	atomic_sub(pkts_processed, &droq->pkts_pending);
758f21fb3edSRaghu Vatsavayi 
759f21fb3edSRaghu Vatsavayi 	/* Release the spin lock */
760f21fb3edSRaghu Vatsavayi 	spin_unlock(&droq->lock);
761f21fb3edSRaghu Vatsavayi 
762f21fb3edSRaghu Vatsavayi 	list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
763f21fb3edSRaghu Vatsavayi 		struct __dispatch *rdisp = (struct __dispatch *)tmp;
764f21fb3edSRaghu Vatsavayi 
765f21fb3edSRaghu Vatsavayi 		list_del(tmp);
766f21fb3edSRaghu Vatsavayi 		rdisp->disp_fn(rdisp->rinfo,
767f21fb3edSRaghu Vatsavayi 			       octeon_get_dispatch_arg
768f21fb3edSRaghu Vatsavayi 			       (oct,
769f21fb3edSRaghu Vatsavayi 				(u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
770f21fb3edSRaghu Vatsavayi 				(u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
771f21fb3edSRaghu Vatsavayi 	}
772f21fb3edSRaghu Vatsavayi 
773f21fb3edSRaghu Vatsavayi 	/* If there are packets pending. schedule tasklet again */
774f21fb3edSRaghu Vatsavayi 	if (atomic_read(&droq->pkts_pending))
775f21fb3edSRaghu Vatsavayi 		return 1;
776f21fb3edSRaghu Vatsavayi 
777f21fb3edSRaghu Vatsavayi 	return 0;
778f21fb3edSRaghu Vatsavayi }
779f21fb3edSRaghu Vatsavayi 
780f21fb3edSRaghu Vatsavayi /**
781f21fb3edSRaghu Vatsavayi  * Utility function to poll for packets. check_hw_for_packets must be
782f21fb3edSRaghu Vatsavayi  * called before calling this routine.
783f21fb3edSRaghu Vatsavayi  */
784f21fb3edSRaghu Vatsavayi 
785f21fb3edSRaghu Vatsavayi static int
786f21fb3edSRaghu Vatsavayi octeon_droq_process_poll_pkts(struct octeon_device *oct,
787f21fb3edSRaghu Vatsavayi 			      struct octeon_droq *droq, u32 budget)
788f21fb3edSRaghu Vatsavayi {
789f21fb3edSRaghu Vatsavayi 	struct list_head *tmp, *tmp2;
790f21fb3edSRaghu Vatsavayi 	u32 pkts_available = 0, pkts_processed = 0;
791f21fb3edSRaghu Vatsavayi 	u32 total_pkts_processed = 0;
792f21fb3edSRaghu Vatsavayi 
793f21fb3edSRaghu Vatsavayi 	if (budget > droq->max_count)
794f21fb3edSRaghu Vatsavayi 		budget = droq->max_count;
795f21fb3edSRaghu Vatsavayi 
796f21fb3edSRaghu Vatsavayi 	spin_lock(&droq->lock);
797f21fb3edSRaghu Vatsavayi 
798f21fb3edSRaghu Vatsavayi 	while (total_pkts_processed < budget) {
799cd8b1eb4SRaghu Vatsavayi 		octeon_droq_check_hw_for_pkts(droq);
800cd8b1eb4SRaghu Vatsavayi 
801f21fb3edSRaghu Vatsavayi 		pkts_available =
802f21fb3edSRaghu Vatsavayi 			CVM_MIN((budget - total_pkts_processed),
803f21fb3edSRaghu Vatsavayi 				(u32)(atomic_read(&droq->pkts_pending)));
804f21fb3edSRaghu Vatsavayi 
805f21fb3edSRaghu Vatsavayi 		if (pkts_available == 0)
806f21fb3edSRaghu Vatsavayi 			break;
807f21fb3edSRaghu Vatsavayi 
808f21fb3edSRaghu Vatsavayi 		pkts_processed =
809f21fb3edSRaghu Vatsavayi 			octeon_droq_fast_process_packets(oct, droq,
810f21fb3edSRaghu Vatsavayi 							 pkts_available);
811f21fb3edSRaghu Vatsavayi 
812f21fb3edSRaghu Vatsavayi 		atomic_sub(pkts_processed, &droq->pkts_pending);
813f21fb3edSRaghu Vatsavayi 
814f21fb3edSRaghu Vatsavayi 		total_pkts_processed += pkts_processed;
815f21fb3edSRaghu Vatsavayi 	}
816f21fb3edSRaghu Vatsavayi 
817f21fb3edSRaghu Vatsavayi 	spin_unlock(&droq->lock);
818f21fb3edSRaghu Vatsavayi 
819f21fb3edSRaghu Vatsavayi 	list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
820f21fb3edSRaghu Vatsavayi 		struct __dispatch *rdisp = (struct __dispatch *)tmp;
821f21fb3edSRaghu Vatsavayi 
822f21fb3edSRaghu Vatsavayi 		list_del(tmp);
823f21fb3edSRaghu Vatsavayi 		rdisp->disp_fn(rdisp->rinfo,
824f21fb3edSRaghu Vatsavayi 			       octeon_get_dispatch_arg
825f21fb3edSRaghu Vatsavayi 			       (oct,
826f21fb3edSRaghu Vatsavayi 				(u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
827f21fb3edSRaghu Vatsavayi 				(u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
828f21fb3edSRaghu Vatsavayi 	}
829f21fb3edSRaghu Vatsavayi 
830f21fb3edSRaghu Vatsavayi 	return total_pkts_processed;
831f21fb3edSRaghu Vatsavayi }
832f21fb3edSRaghu Vatsavayi 
833f21fb3edSRaghu Vatsavayi int
834f21fb3edSRaghu Vatsavayi octeon_process_droq_poll_cmd(struct octeon_device *oct, u32 q_no, int cmd,
835f21fb3edSRaghu Vatsavayi 			     u32 arg)
836f21fb3edSRaghu Vatsavayi {
837f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq;
838f21fb3edSRaghu Vatsavayi 
839f21fb3edSRaghu Vatsavayi 	droq = oct->droq[q_no];
840f21fb3edSRaghu Vatsavayi 
841f21fb3edSRaghu Vatsavayi 	if (cmd == POLL_EVENT_PROCESS_PKTS)
842f21fb3edSRaghu Vatsavayi 		return octeon_droq_process_poll_pkts(oct, droq, arg);
843f21fb3edSRaghu Vatsavayi 
844f21fb3edSRaghu Vatsavayi 	if (cmd == POLL_EVENT_PENDING_PKTS) {
845f21fb3edSRaghu Vatsavayi 		u32 pkt_cnt = atomic_read(&droq->pkts_pending);
846f21fb3edSRaghu Vatsavayi 
847f21fb3edSRaghu Vatsavayi 		return  octeon_droq_process_packets(oct, droq, pkt_cnt);
848f21fb3edSRaghu Vatsavayi 	}
849f21fb3edSRaghu Vatsavayi 
850f21fb3edSRaghu Vatsavayi 	if (cmd == POLL_EVENT_ENABLE_INTR) {
851f21fb3edSRaghu Vatsavayi 		u32 value;
852f21fb3edSRaghu Vatsavayi 		unsigned long flags;
853f21fb3edSRaghu Vatsavayi 
854f21fb3edSRaghu Vatsavayi 		/* Enable Pkt Interrupt */
855f21fb3edSRaghu Vatsavayi 		switch (oct->chip_id) {
856f21fb3edSRaghu Vatsavayi 		case OCTEON_CN66XX:
857f21fb3edSRaghu Vatsavayi 		case OCTEON_CN68XX: {
858f21fb3edSRaghu Vatsavayi 			struct octeon_cn6xxx *cn6xxx =
859f21fb3edSRaghu Vatsavayi 				(struct octeon_cn6xxx *)oct->chip;
860f21fb3edSRaghu Vatsavayi 			spin_lock_irqsave
861f21fb3edSRaghu Vatsavayi 				(&cn6xxx->lock_for_droq_int_enb_reg, flags);
862f21fb3edSRaghu Vatsavayi 			value =
863f21fb3edSRaghu Vatsavayi 				octeon_read_csr(oct,
864f21fb3edSRaghu Vatsavayi 						CN6XXX_SLI_PKT_TIME_INT_ENB);
865f21fb3edSRaghu Vatsavayi 			value |= (1 << q_no);
866f21fb3edSRaghu Vatsavayi 			octeon_write_csr(oct,
867f21fb3edSRaghu Vatsavayi 					 CN6XXX_SLI_PKT_TIME_INT_ENB,
868f21fb3edSRaghu Vatsavayi 					 value);
869f21fb3edSRaghu Vatsavayi 			value =
870f21fb3edSRaghu Vatsavayi 				octeon_read_csr(oct,
871f21fb3edSRaghu Vatsavayi 						CN6XXX_SLI_PKT_CNT_INT_ENB);
872f21fb3edSRaghu Vatsavayi 			value |= (1 << q_no);
873f21fb3edSRaghu Vatsavayi 			octeon_write_csr(oct,
874f21fb3edSRaghu Vatsavayi 					 CN6XXX_SLI_PKT_CNT_INT_ENB,
875f21fb3edSRaghu Vatsavayi 					 value);
876f21fb3edSRaghu Vatsavayi 
877f21fb3edSRaghu Vatsavayi 			/* don't bother flushing the enables */
878f21fb3edSRaghu Vatsavayi 
879f21fb3edSRaghu Vatsavayi 			spin_unlock_irqrestore
880f21fb3edSRaghu Vatsavayi 				(&cn6xxx->lock_for_droq_int_enb_reg, flags);
881f21fb3edSRaghu Vatsavayi 			return 0;
882f21fb3edSRaghu Vatsavayi 		}
883f21fb3edSRaghu Vatsavayi 		break;
884f21fb3edSRaghu Vatsavayi 		}
885f21fb3edSRaghu Vatsavayi 
886f21fb3edSRaghu Vatsavayi 		return 0;
887f21fb3edSRaghu Vatsavayi 	}
888f21fb3edSRaghu Vatsavayi 
889f21fb3edSRaghu Vatsavayi 	dev_err(&oct->pci_dev->dev, "%s Unknown command: %d\n", __func__, cmd);
890f21fb3edSRaghu Vatsavayi 	return -EINVAL;
891f21fb3edSRaghu Vatsavayi }
892f21fb3edSRaghu Vatsavayi 
893f21fb3edSRaghu Vatsavayi int octeon_register_droq_ops(struct octeon_device *oct, u32 q_no,
894f21fb3edSRaghu Vatsavayi 			     struct octeon_droq_ops *ops)
895f21fb3edSRaghu Vatsavayi {
896f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq;
897f21fb3edSRaghu Vatsavayi 	unsigned long flags;
898f21fb3edSRaghu Vatsavayi 	struct octeon_config *oct_cfg = NULL;
899f21fb3edSRaghu Vatsavayi 
900f21fb3edSRaghu Vatsavayi 	oct_cfg = octeon_get_conf(oct);
901f21fb3edSRaghu Vatsavayi 
902f21fb3edSRaghu Vatsavayi 	if (!oct_cfg)
903f21fb3edSRaghu Vatsavayi 		return -EINVAL;
904f21fb3edSRaghu Vatsavayi 
905f21fb3edSRaghu Vatsavayi 	if (!(ops)) {
906f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "%s: droq_ops pointer is NULL\n",
907f21fb3edSRaghu Vatsavayi 			__func__);
908f21fb3edSRaghu Vatsavayi 		return -EINVAL;
909f21fb3edSRaghu Vatsavayi 	}
910f21fb3edSRaghu Vatsavayi 
911f21fb3edSRaghu Vatsavayi 	if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
912f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
913f21fb3edSRaghu Vatsavayi 			__func__, q_no, (oct->num_oqs - 1));
914f21fb3edSRaghu Vatsavayi 		return -EINVAL;
915f21fb3edSRaghu Vatsavayi 	}
916f21fb3edSRaghu Vatsavayi 
917f21fb3edSRaghu Vatsavayi 	droq = oct->droq[q_no];
918f21fb3edSRaghu Vatsavayi 
919f21fb3edSRaghu Vatsavayi 	spin_lock_irqsave(&droq->lock, flags);
920f21fb3edSRaghu Vatsavayi 
921f21fb3edSRaghu Vatsavayi 	memcpy(&droq->ops, ops, sizeof(struct octeon_droq_ops));
922f21fb3edSRaghu Vatsavayi 
923f21fb3edSRaghu Vatsavayi 	spin_unlock_irqrestore(&droq->lock, flags);
924f21fb3edSRaghu Vatsavayi 
925f21fb3edSRaghu Vatsavayi 	return 0;
926f21fb3edSRaghu Vatsavayi }
927f21fb3edSRaghu Vatsavayi 
928f21fb3edSRaghu Vatsavayi int octeon_unregister_droq_ops(struct octeon_device *oct, u32 q_no)
929f21fb3edSRaghu Vatsavayi {
930f21fb3edSRaghu Vatsavayi 	unsigned long flags;
931f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq;
932f21fb3edSRaghu Vatsavayi 	struct octeon_config *oct_cfg = NULL;
933f21fb3edSRaghu Vatsavayi 
934f21fb3edSRaghu Vatsavayi 	oct_cfg = octeon_get_conf(oct);
935f21fb3edSRaghu Vatsavayi 
936f21fb3edSRaghu Vatsavayi 	if (!oct_cfg)
937f21fb3edSRaghu Vatsavayi 		return -EINVAL;
938f21fb3edSRaghu Vatsavayi 
939f21fb3edSRaghu Vatsavayi 	if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
940f21fb3edSRaghu Vatsavayi 		dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
941f21fb3edSRaghu Vatsavayi 			__func__, q_no, oct->num_oqs - 1);
942f21fb3edSRaghu Vatsavayi 		return -EINVAL;
943f21fb3edSRaghu Vatsavayi 	}
944f21fb3edSRaghu Vatsavayi 
945f21fb3edSRaghu Vatsavayi 	droq = oct->droq[q_no];
946f21fb3edSRaghu Vatsavayi 
947f21fb3edSRaghu Vatsavayi 	if (!droq) {
948f21fb3edSRaghu Vatsavayi 		dev_info(&oct->pci_dev->dev,
949f21fb3edSRaghu Vatsavayi 			 "Droq id (%d) not available.\n", q_no);
950f21fb3edSRaghu Vatsavayi 		return 0;
951f21fb3edSRaghu Vatsavayi 	}
952f21fb3edSRaghu Vatsavayi 
953f21fb3edSRaghu Vatsavayi 	spin_lock_irqsave(&droq->lock, flags);
954f21fb3edSRaghu Vatsavayi 
955f21fb3edSRaghu Vatsavayi 	droq->ops.fptr = NULL;
9560cece6c5SRaghu Vatsavayi 	droq->ops.farg = NULL;
957f21fb3edSRaghu Vatsavayi 	droq->ops.drop_on_max = 0;
958f21fb3edSRaghu Vatsavayi 
959f21fb3edSRaghu Vatsavayi 	spin_unlock_irqrestore(&droq->lock, flags);
960f21fb3edSRaghu Vatsavayi 
961f21fb3edSRaghu Vatsavayi 	return 0;
962f21fb3edSRaghu Vatsavayi }
963f21fb3edSRaghu Vatsavayi 
964f21fb3edSRaghu Vatsavayi int octeon_create_droq(struct octeon_device *oct,
965f21fb3edSRaghu Vatsavayi 		       u32 q_no, u32 num_descs,
966f21fb3edSRaghu Vatsavayi 		       u32 desc_size, void *app_ctx)
967f21fb3edSRaghu Vatsavayi {
968f21fb3edSRaghu Vatsavayi 	struct octeon_droq *droq;
96996ae48b7SRaghu Vatsavayi 	int numa_node = cpu_to_node(q_no % num_online_cpus());
970f21fb3edSRaghu Vatsavayi 
971f21fb3edSRaghu Vatsavayi 	if (oct->droq[q_no]) {
972f21fb3edSRaghu Vatsavayi 		dev_dbg(&oct->pci_dev->dev, "Droq already in use. Cannot create droq %d again\n",
973f21fb3edSRaghu Vatsavayi 			q_no);
974f21fb3edSRaghu Vatsavayi 		return 1;
975f21fb3edSRaghu Vatsavayi 	}
976f21fb3edSRaghu Vatsavayi 
977f21fb3edSRaghu Vatsavayi 	/* Allocate the DS for the new droq. */
97896ae48b7SRaghu Vatsavayi 	droq = vmalloc_node(sizeof(*droq), numa_node);
97996ae48b7SRaghu Vatsavayi 	if (!droq)
980f21fb3edSRaghu Vatsavayi 		droq = vmalloc(sizeof(*droq));
981f21fb3edSRaghu Vatsavayi 	if (!droq)
982f21fb3edSRaghu Vatsavayi 		goto create_droq_fail;
983f21fb3edSRaghu Vatsavayi 	memset(droq, 0, sizeof(struct octeon_droq));
984f21fb3edSRaghu Vatsavayi 
985f21fb3edSRaghu Vatsavayi 	/*Disable the pkt o/p for this Q  */
986f21fb3edSRaghu Vatsavayi 	octeon_set_droq_pkt_op(oct, q_no, 0);
987f21fb3edSRaghu Vatsavayi 	oct->droq[q_no] = droq;
988f21fb3edSRaghu Vatsavayi 
989f21fb3edSRaghu Vatsavayi 	/* Initialize the Droq */
990f21fb3edSRaghu Vatsavayi 	octeon_init_droq(oct, q_no, num_descs, desc_size, app_ctx);
991f21fb3edSRaghu Vatsavayi 
992f21fb3edSRaghu Vatsavayi 	oct->num_oqs++;
993f21fb3edSRaghu Vatsavayi 
994f21fb3edSRaghu Vatsavayi 	dev_dbg(&oct->pci_dev->dev, "%s: Total number of OQ: %d\n", __func__,
995f21fb3edSRaghu Vatsavayi 		oct->num_oqs);
996f21fb3edSRaghu Vatsavayi 
997f21fb3edSRaghu Vatsavayi 	/* Global Droq register settings */
998f21fb3edSRaghu Vatsavayi 
999f21fb3edSRaghu Vatsavayi 	/* As of now not required, as setting are done for all 32 Droqs at
1000f21fb3edSRaghu Vatsavayi 	 * the same time.
1001f21fb3edSRaghu Vatsavayi 	 */
1002f21fb3edSRaghu Vatsavayi 	return 0;
1003f21fb3edSRaghu Vatsavayi 
1004f21fb3edSRaghu Vatsavayi create_droq_fail:
1005f21fb3edSRaghu Vatsavayi 	octeon_delete_droq(oct, q_no);
100608a965ecSAmitoj Kaur Chawla 	return -ENOMEM;
1007f21fb3edSRaghu Vatsavayi }
1008