1f21fb3edSRaghu Vatsavayi /**********************************************************************
2f21fb3edSRaghu Vatsavayi  * Author: Cavium, Inc.
3f21fb3edSRaghu Vatsavayi  *
4f21fb3edSRaghu Vatsavayi  * Contact: support@cavium.com
5f21fb3edSRaghu Vatsavayi  *          Please include "LiquidIO" in the subject.
6f21fb3edSRaghu Vatsavayi  *
750579d3dSRaghu Vatsavayi  * Copyright (c) 2003-2016 Cavium, Inc.
8f21fb3edSRaghu Vatsavayi  *
9f21fb3edSRaghu Vatsavayi  * This file is free software; you can redistribute it and/or modify
10f21fb3edSRaghu Vatsavayi  * it under the terms of the GNU General Public License, Version 2, as
11f21fb3edSRaghu Vatsavayi  * published by the Free Software Foundation.
12f21fb3edSRaghu Vatsavayi  *
13f21fb3edSRaghu Vatsavayi  * This file is distributed in the hope that it will be useful, but
14f21fb3edSRaghu Vatsavayi  * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15f21fb3edSRaghu Vatsavayi  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
1650579d3dSRaghu Vatsavayi  * NONINFRINGEMENT.  See the GNU General Public License for more details.
1750579d3dSRaghu Vatsavayi  ***********************************************************************/
18f21fb3edSRaghu Vatsavayi /*!  \file  liquidio_common.h
19f21fb3edSRaghu Vatsavayi  *   \brief Common: Structures and macros used in PCI-NIC package by core and
20f21fb3edSRaghu Vatsavayi  *   host driver.
21f21fb3edSRaghu Vatsavayi  */
22f21fb3edSRaghu Vatsavayi 
23f21fb3edSRaghu Vatsavayi #ifndef __LIQUIDIO_COMMON_H__
24f21fb3edSRaghu Vatsavayi #define __LIQUIDIO_COMMON_H__
25f21fb3edSRaghu Vatsavayi 
26f21fb3edSRaghu Vatsavayi #include "octeon_config.h"
27f21fb3edSRaghu Vatsavayi 
2883101ce3SRaghu Vatsavayi #define LIQUIDIO_BASE_MAJOR_VERSION 1
2925c5f715SFelix Manlunas #define LIQUIDIO_BASE_MINOR_VERSION 7
307d0870f6SFelix Manlunas #define LIQUIDIO_BASE_MICRO_VERSION 2
3183101ce3SRaghu Vatsavayi #define LIQUIDIO_BASE_VERSION   __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
3283101ce3SRaghu Vatsavayi 				__stringify(LIQUIDIO_BASE_MINOR_VERSION)
3383101ce3SRaghu Vatsavayi 
3483101ce3SRaghu Vatsavayi struct lio_version {
3583101ce3SRaghu Vatsavayi 	u16  major;
3683101ce3SRaghu Vatsavayi 	u16  minor;
3783101ce3SRaghu Vatsavayi 	u16  micro;
3883101ce3SRaghu Vatsavayi 	u16  reserved;
3983101ce3SRaghu Vatsavayi };
40a2c64b67SRaghu Vatsavayi 
41f21fb3edSRaghu Vatsavayi #define CONTROL_IQ 0
42f21fb3edSRaghu Vatsavayi /** Tag types used by Octeon cores in its work. */
43f21fb3edSRaghu Vatsavayi enum octeon_tag_type {
44f21fb3edSRaghu Vatsavayi 	ORDERED_TAG = 0,
45f21fb3edSRaghu Vatsavayi 	ATOMIC_TAG = 1,
46f21fb3edSRaghu Vatsavayi 	NULL_TAG = 2,
47f21fb3edSRaghu Vatsavayi 	NULL_NULL_TAG = 3
48f21fb3edSRaghu Vatsavayi };
49f21fb3edSRaghu Vatsavayi 
50f21fb3edSRaghu Vatsavayi /* pre-defined host->NIC tag values */
51f21fb3edSRaghu Vatsavayi #define LIO_CONTROL  (0x11111110)
52f21fb3edSRaghu Vatsavayi #define LIO_DATA(i)  (0x11111111 + (i))
53f21fb3edSRaghu Vatsavayi 
54f21fb3edSRaghu Vatsavayi /* Opcodes used by host driver/apps to perform operations on the core.
55f21fb3edSRaghu Vatsavayi  * These are used to identify the major subsystem that the operation
56f21fb3edSRaghu Vatsavayi  * is for.
57f21fb3edSRaghu Vatsavayi  */
58f21fb3edSRaghu Vatsavayi #define OPCODE_CORE 0           /* used for generic core operations */
59f21fb3edSRaghu Vatsavayi #define OPCODE_NIC  1           /* used for NIC operations */
60f21fb3edSRaghu Vatsavayi /* Subcodes are used by host driver/apps to identify the sub-operation
61f21fb3edSRaghu Vatsavayi  * for the core. They only need to by unique for a given subsystem.
62f21fb3edSRaghu Vatsavayi  */
6397a25326SRaghu Vatsavayi #define OPCODE_SUBCODE(op, sub)       ((((op) & 0x0f) << 8) | ((sub) & 0x7f))
64f21fb3edSRaghu Vatsavayi 
65f21fb3edSRaghu Vatsavayi /** OPCODE_CORE subcodes. For future use. */
66f21fb3edSRaghu Vatsavayi 
67f21fb3edSRaghu Vatsavayi /** OPCODE_NIC subcodes */
68f21fb3edSRaghu Vatsavayi 
69f21fb3edSRaghu Vatsavayi /* This subcode is sent by core PCI driver to indicate cores are ready. */
70f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_CORE_DRV_ACTIVE     0x01
71f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_NW_DATA             0x02     /* network packet data */
72f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_CMD                 0x03
73f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_INFO                0x04
74f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_PORT_STATS          0x05
75f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_MDIO45              0x06
76f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_TIMESTAMP           0x07
77f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_INTRMOD_CFG         0x08
78f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_IF_CFG              0x09
7986dea55bSRaghu Vatsavayi #define OPCODE_NIC_VF_DRV_NOTICE       0x0A
8050c0add5SPrasad Kanneganti #define OPCODE_NIC_INTRMOD_PARAMS      0x0B
81c33c9973SIntiyaz Basha #define OPCODE_NIC_QCOUNT_UPDATE       0x12
82f2d254faSIntiyaz Basha #define OPCODE_NIC_SET_TRUSTED_VF	0x13
83907aaa6bSVeerasenareddy Burru #define OPCODE_NIC_SYNC_OCTEON_TIME	0x14
8486dea55bSRaghu Vatsavayi #define VF_DRV_LOADED                  1
8586dea55bSRaghu Vatsavayi #define VF_DRV_REMOVED                -1
8686dea55bSRaghu Vatsavayi #define VF_DRV_MACADDR_CHANGED         2
87f21fb3edSRaghu Vatsavayi 
881f233f32SVijaya Mohan Guvva #define OPCODE_NIC_VF_REP_PKT          0x15
891f233f32SVijaya Mohan Guvva #define OPCODE_NIC_VF_REP_CMD          0x16
9018b338f5SWeilin Chang #define OPCODE_NIC_UBOOT_CTL           0x17
911f233f32SVijaya Mohan Guvva 
92f21fb3edSRaghu Vatsavayi #define CORE_DRV_TEST_SCATTER_OP    0xFFF5
93f21fb3edSRaghu Vatsavayi 
94f21fb3edSRaghu Vatsavayi /* Application codes advertised by the core driver initialization packet. */
95f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_START           0x0
96f21fb3edSRaghu Vatsavayi #define CVM_DRV_NO_APP              0
97f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_COUNT           0x2
98f21fb3edSRaghu Vatsavayi #define CVM_DRV_BASE_APP            (CVM_DRV_APP_START + 0x0)
99f21fb3edSRaghu Vatsavayi #define CVM_DRV_NIC_APP             (CVM_DRV_APP_START + 0x1)
100f21fb3edSRaghu Vatsavayi #define CVM_DRV_INVALID_APP         (CVM_DRV_APP_START + 0x2)
101f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_END             (CVM_DRV_INVALID_APP - 1)
102f21fb3edSRaghu Vatsavayi 
103de28c99dSPrasad Kanneganti #define BYTES_PER_DHLEN_UNIT        8
104cdb478e5SSatanand Burla #define MAX_REG_CNT                 2000000U
1050c88a761SRick Farrington #define INTRNAMSIZ                  32
1060c88a761SRick Farrington #define IRQ_NAME_OFF(i)             ((i) * INTRNAMSIZ)
1070c88a761SRick Farrington #define MAX_IOQ_INTERRUPTS_PER_PF   (64 * 2)
1080c88a761SRick Farrington #define MAX_IOQ_INTERRUPTS_PER_VF   (8 * 2)
1090c88a761SRick Farrington 
110b2854772SFelix Manlunas #define SCR2_BIT_FW_LOADED	    63
111de28c99dSPrasad Kanneganti 
112907aaa6bSVeerasenareddy Burru /* App specific capabilities from firmware to pf driver */
113907aaa6bSVeerasenareddy Burru #define LIQUIDIO_TIME_SYNC_CAP 0x1
114d4be8ebeSVijaya Mohan Guvva #define LIQUIDIO_SWITCHDEV_CAP 0x2
11548875222SWeilin Chang #define LIQUIDIO_SPOOFCHK_CAP  0x4
11648875222SWeilin Chang 
11748875222SWeilin Chang /* error status return from firmware */
11848875222SWeilin Chang #define OCTEON_REQUEST_NO_PERMISSION 0xc
119907aaa6bSVeerasenareddy Burru 
incr_index(u32 index,u32 count,u32 max)12097a25326SRaghu Vatsavayi static inline u32 incr_index(u32 index, u32 count, u32 max)
12197a25326SRaghu Vatsavayi {
12297a25326SRaghu Vatsavayi 	if ((index + count) >= max)
12397a25326SRaghu Vatsavayi 		index = index + count - max;
12497a25326SRaghu Vatsavayi 	else
12597a25326SRaghu Vatsavayi 		index += count;
126f21fb3edSRaghu Vatsavayi 
12797a25326SRaghu Vatsavayi 	return index;
12897a25326SRaghu Vatsavayi }
129f21fb3edSRaghu Vatsavayi 
130f21fb3edSRaghu Vatsavayi #define OCT_BOARD_NAME 32
131f21fb3edSRaghu Vatsavayi #define OCT_SERIAL_LEN 64
132f21fb3edSRaghu Vatsavayi 
133f21fb3edSRaghu Vatsavayi /* Structure used by core driver to send indication that the Octeon
134f21fb3edSRaghu Vatsavayi  * application is ready.
135f21fb3edSRaghu Vatsavayi  */
136f21fb3edSRaghu Vatsavayi struct octeon_core_setup {
137f21fb3edSRaghu Vatsavayi 	u64 corefreq;
138f21fb3edSRaghu Vatsavayi 
139f21fb3edSRaghu Vatsavayi 	char boardname[OCT_BOARD_NAME];
140f21fb3edSRaghu Vatsavayi 
141f21fb3edSRaghu Vatsavayi 	char board_serial_number[OCT_SERIAL_LEN];
142f21fb3edSRaghu Vatsavayi 
143f21fb3edSRaghu Vatsavayi 	u64 board_rev_major;
144f21fb3edSRaghu Vatsavayi 
145f21fb3edSRaghu Vatsavayi 	u64 board_rev_minor;
146f21fb3edSRaghu Vatsavayi 
147f21fb3edSRaghu Vatsavayi };
148f21fb3edSRaghu Vatsavayi 
149f21fb3edSRaghu Vatsavayi /*---------------------------  SCATTER GATHER ENTRY  -----------------------*/
150f21fb3edSRaghu Vatsavayi 
151f21fb3edSRaghu Vatsavayi /* The Scatter-Gather List Entry. The scatter or gather component used with
152f21fb3edSRaghu Vatsavayi  * a Octeon input instruction has this format.
153f21fb3edSRaghu Vatsavayi  */
154f21fb3edSRaghu Vatsavayi struct octeon_sg_entry {
155f21fb3edSRaghu Vatsavayi 	/** The first 64 bit gives the size of data in each dptr.*/
156f21fb3edSRaghu Vatsavayi 	union {
157f21fb3edSRaghu Vatsavayi 		u16 size[4];
158f21fb3edSRaghu Vatsavayi 		u64 size64;
159f21fb3edSRaghu Vatsavayi 	} u;
160f21fb3edSRaghu Vatsavayi 
161f21fb3edSRaghu Vatsavayi 	/** The 4 dptr pointers for this entry. */
162f21fb3edSRaghu Vatsavayi 	u64 ptr[4];
163f21fb3edSRaghu Vatsavayi 
164f21fb3edSRaghu Vatsavayi };
165f21fb3edSRaghu Vatsavayi 
166f21fb3edSRaghu Vatsavayi #define OCT_SG_ENTRY_SIZE    (sizeof(struct octeon_sg_entry))
167f21fb3edSRaghu Vatsavayi 
168f21fb3edSRaghu Vatsavayi /* \brief Add size to gather list
169f21fb3edSRaghu Vatsavayi  * @param sg_entry scatter/gather entry
170f21fb3edSRaghu Vatsavayi  * @param size size to add
171f21fb3edSRaghu Vatsavayi  * @param pos position to add it.
172f21fb3edSRaghu Vatsavayi  */
add_sg_size(struct octeon_sg_entry * sg_entry,u16 size,u32 pos)173f21fb3edSRaghu Vatsavayi static inline void add_sg_size(struct octeon_sg_entry *sg_entry,
174f21fb3edSRaghu Vatsavayi 			       u16 size,
175f21fb3edSRaghu Vatsavayi 			       u32 pos)
176f21fb3edSRaghu Vatsavayi {
177f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
178f21fb3edSRaghu Vatsavayi 	sg_entry->u.size[pos] = size;
179f21fb3edSRaghu Vatsavayi #else
180f21fb3edSRaghu Vatsavayi 	sg_entry->u.size[3 - pos] = size;
181f21fb3edSRaghu Vatsavayi #endif
182f21fb3edSRaghu Vatsavayi }
183f21fb3edSRaghu Vatsavayi 
184f21fb3edSRaghu Vatsavayi /*------------------------- End Scatter/Gather ---------------------------*/
185f21fb3edSRaghu Vatsavayi 
186c4ee5d81SPrasad Kanneganti #define   OCTNET_FRM_LENGTH_SIZE      8
187c4ee5d81SPrasad Kanneganti 
188f21fb3edSRaghu Vatsavayi #define   OCTNET_FRM_PTP_HEADER_SIZE  8
189f21fb3edSRaghu Vatsavayi 
190a5b37888SRaghu Vatsavayi #define   OCTNET_FRM_HEADER_SIZE     22 /* VLAN + Ethernet */
191a5b37888SRaghu Vatsavayi 
192a5b37888SRaghu Vatsavayi #define   OCTNET_MIN_FRM_SIZE        64
193a5b37888SRaghu Vatsavayi 
194f21fb3edSRaghu Vatsavayi #define   OCTNET_MAX_FRM_SIZE        (16000 + OCTNET_FRM_HEADER_SIZE)
195f21fb3edSRaghu Vatsavayi 
19687a7c4b3SVeerasenareddy Burru #define   OCTNET_DEFAULT_MTU         (1500)
19787a7c4b3SVeerasenareddy Burru #define   OCTNET_DEFAULT_FRM_SIZE  (OCTNET_DEFAULT_MTU + OCTNET_FRM_HEADER_SIZE)
198f21fb3edSRaghu Vatsavayi 
199f21fb3edSRaghu Vatsavayi /** NIC Commands are sent using this Octeon Input Queue */
200f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_Q                0
201f21fb3edSRaghu Vatsavayi 
202f21fb3edSRaghu Vatsavayi /* NIC Command types */
203f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_CHANGE_MTU       0x1
204f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_CHANGE_MACADDR   0x2
205f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_CHANGE_DEVFLAGS  0x3
206f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_RX_CTL           0x4
207f21fb3edSRaghu Vatsavayi 
208f21fb3edSRaghu Vatsavayi #define	  OCTNET_CMD_SET_MULTI_LIST   0x5
209f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_CLEAR_STATS      0x6
210f21fb3edSRaghu Vatsavayi 
211f21fb3edSRaghu Vatsavayi /* command for setting the speed, duplex & autoneg */
212f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_SET_SETTINGS     0x7
213f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_SET_FLOW_CTL     0x8
214f21fb3edSRaghu Vatsavayi 
215f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_MDIO_READ_WRITE  0x9
216f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_GPIO_ACCESS      0xA
217f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_LRO_ENABLE       0xB
218f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_LRO_DISABLE      0xC
219f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_SET_RSS          0xD
220f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_WRITE_SA         0xE
221f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_DELETE_SA        0xF
222f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_UPDATE_SA        0x12
223f21fb3edSRaghu Vatsavayi 
224f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_TNL_RX_CSUM_CTL 0x10
225f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_TNL_TX_CSUM_CTL 0x11
226f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_IPSECV2_AH_ESP_CTL 0x13
227f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_VERBOSE_ENABLE   0x14
228f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_VERBOSE_DISABLE  0x15
229f21fb3edSRaghu Vatsavayi 
230836d57e5SPrasad Kanneganti #define   OCTNET_CMD_VLAN_FILTER_CTL 0x16
23163245f25SRaghu Vatsavayi #define   OCTNET_CMD_ADD_VLAN_FILTER  0x17
23263245f25SRaghu Vatsavayi #define   OCTNET_CMD_DEL_VLAN_FILTER  0x18
23301fb237aSRaghu Vatsavayi #define   OCTNET_CMD_VXLAN_PORT_CONFIG 0x19
234dc3abcbeSRaghu Vatsavayi 
235dc3abcbeSRaghu Vatsavayi #define   OCTNET_CMD_ID_ACTIVE         0x1a
236dc3abcbeSRaghu Vatsavayi 
23750f7f94bSRaghu Vatsavayi #define   OCTNET_CMD_SET_UC_LIST       0x1b
23886dea55bSRaghu Vatsavayi #define   OCTNET_CMD_SET_VF_LINKSTATE  0x1c
239a82457f1SIntiyaz Basha 
240a82457f1SIntiyaz Basha #define   OCTNET_CMD_QUEUE_COUNT_CTL	0x1f
241a82457f1SIntiyaz Basha 
24248875222SWeilin Chang #define   OCTNET_CMD_GROUP1             1
24348875222SWeilin Chang #define   OCTNET_CMD_SET_VF_SPOOFCHK    0x1
24448875222SWeilin Chang #define   OCTNET_GROUP1_LAST_CMD        OCTNET_CMD_SET_VF_SPOOFCHK
24548875222SWeilin Chang 
24601fb237aSRaghu Vatsavayi #define   OCTNET_CMD_VXLAN_PORT_ADD    0x0
24701fb237aSRaghu Vatsavayi #define   OCTNET_CMD_VXLAN_PORT_DEL    0x1
24801fb237aSRaghu Vatsavayi #define   OCTNET_CMD_RXCSUM_ENABLE     0x0
24901fb237aSRaghu Vatsavayi #define   OCTNET_CMD_RXCSUM_DISABLE    0x1
25001fb237aSRaghu Vatsavayi #define   OCTNET_CMD_TXCSUM_ENABLE     0x0
25101fb237aSRaghu Vatsavayi #define   OCTNET_CMD_TXCSUM_DISABLE    0x1
252836d57e5SPrasad Kanneganti #define   OCTNET_CMD_VLAN_FILTER_ENABLE 0x1
253836d57e5SPrasad Kanneganti #define   OCTNET_CMD_VLAN_FILTER_DISABLE 0x0
25463245f25SRaghu Vatsavayi 
25535878618SPradeep Nalla #define   OCTNET_CMD_FAIL 0x1
25635878618SPradeep Nalla 
25775b2c206SWeilin Chang #define   SEAPI_CMD_FEC_SET             0x0
25875b2c206SWeilin Chang #define   SEAPI_CMD_FEC_SET_DISABLE       0x0
25975b2c206SWeilin Chang #define   SEAPI_CMD_FEC_SET_RS            0x1
26075b2c206SWeilin Chang #define   SEAPI_CMD_FEC_GET             0x1
26175b2c206SWeilin Chang 
26218b338f5SWeilin Chang #define   SEAPI_CMD_SPEED_SET           0x2
26318b338f5SWeilin Chang #define   SEAPI_CMD_SPEED_GET           0x3
26418b338f5SWeilin Chang 
26548875222SWeilin Chang #define OPCODE_NIC_VF_PORT_STATS        0x22
26648875222SWeilin Chang 
267ad530a1dSVeerasenareddy Burru #define   LIO_CMD_WAIT_TM 100
268ad530a1dSVeerasenareddy Burru 
269f21fb3edSRaghu Vatsavayi /* RX(packets coming from wire) Checksum verification flags */
270f21fb3edSRaghu Vatsavayi /* TCP/UDP csum */
271f21fb3edSRaghu Vatsavayi #define   CNNIC_L4SUM_VERIFIED             0x1
272f21fb3edSRaghu Vatsavayi #define   CNNIC_IPSUM_VERIFIED             0x2
273f21fb3edSRaghu Vatsavayi #define   CNNIC_TUN_CSUM_VERIFIED          0x4
274f21fb3edSRaghu Vatsavayi #define   CNNIC_CSUM_VERIFIED (CNNIC_IPSUM_VERIFIED | CNNIC_L4SUM_VERIFIED)
275f21fb3edSRaghu Vatsavayi 
276f21fb3edSRaghu Vatsavayi /*LROIPV4 and LROIPV6 Flags*/
277f21fb3edSRaghu Vatsavayi #define   OCTNIC_LROIPV4    0x1
278f21fb3edSRaghu Vatsavayi #define   OCTNIC_LROIPV6    0x2
279f21fb3edSRaghu Vatsavayi 
280f21fb3edSRaghu Vatsavayi /* Interface flags communicated between host driver and core app. */
281f21fb3edSRaghu Vatsavayi enum octnet_ifflags {
282f21fb3edSRaghu Vatsavayi 	OCTNET_IFFLAG_PROMISC   = 0x01,
283f21fb3edSRaghu Vatsavayi 	OCTNET_IFFLAG_ALLMULTI  = 0x02,
284f21fb3edSRaghu Vatsavayi 	OCTNET_IFFLAG_MULTICAST = 0x04,
285f21fb3edSRaghu Vatsavayi 	OCTNET_IFFLAG_BROADCAST = 0x08,
286f21fb3edSRaghu Vatsavayi 	OCTNET_IFFLAG_UNICAST   = 0x10
287f21fb3edSRaghu Vatsavayi };
288f21fb3edSRaghu Vatsavayi 
289f21fb3edSRaghu Vatsavayi /*   wqe
290f21fb3edSRaghu Vatsavayi  *  ---------------  0
291f21fb3edSRaghu Vatsavayi  * |  wqe  word0-3 |
292f21fb3edSRaghu Vatsavayi  *  ---------------  32
293f21fb3edSRaghu Vatsavayi  * |    PCI IH     |
294f21fb3edSRaghu Vatsavayi  *  ---------------  40
295f21fb3edSRaghu Vatsavayi  * |     RPTR      |
296f21fb3edSRaghu Vatsavayi  *  ---------------  48
297f21fb3edSRaghu Vatsavayi  * |    PCI IRH    |
298f21fb3edSRaghu Vatsavayi  *  ---------------  56
299f21fb3edSRaghu Vatsavayi  * |  OCT_NET_CMD  |
300f21fb3edSRaghu Vatsavayi  *  ---------------  64
301f21fb3edSRaghu Vatsavayi  * | Addtl 8-BData |
302f21fb3edSRaghu Vatsavayi  * |               |
303f21fb3edSRaghu Vatsavayi  *  ---------------
304f21fb3edSRaghu Vatsavayi  */
305f21fb3edSRaghu Vatsavayi 
306f21fb3edSRaghu Vatsavayi union octnet_cmd {
307f21fb3edSRaghu Vatsavayi 	u64 u64;
308f21fb3edSRaghu Vatsavayi 
309f21fb3edSRaghu Vatsavayi 	struct {
310f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
311f21fb3edSRaghu Vatsavayi 		u64 cmd:5;
312f21fb3edSRaghu Vatsavayi 
313f21fb3edSRaghu Vatsavayi 		u64 more:6; /* How many udd words follow the command */
314f21fb3edSRaghu Vatsavayi 
31548875222SWeilin Chang 		u64 cmdgroup:8;
31648875222SWeilin Chang 		u64 reserved:21;
317f21fb3edSRaghu Vatsavayi 
3180cece6c5SRaghu Vatsavayi 		u64 param1:16;
319f21fb3edSRaghu Vatsavayi 
3200cece6c5SRaghu Vatsavayi 		u64 param2:8;
321f21fb3edSRaghu Vatsavayi 
322f21fb3edSRaghu Vatsavayi #else
323f21fb3edSRaghu Vatsavayi 
3240cece6c5SRaghu Vatsavayi 		u64 param2:8;
325f21fb3edSRaghu Vatsavayi 
3260cece6c5SRaghu Vatsavayi 		u64 param1:16;
327f21fb3edSRaghu Vatsavayi 
32848875222SWeilin Chang 		u64 reserved:21;
32948875222SWeilin Chang 		u64 cmdgroup:8;
330f21fb3edSRaghu Vatsavayi 
331f21fb3edSRaghu Vatsavayi 		u64 more:6;
332f21fb3edSRaghu Vatsavayi 
333f21fb3edSRaghu Vatsavayi 		u64 cmd:5;
334f21fb3edSRaghu Vatsavayi 
335f21fb3edSRaghu Vatsavayi #endif
336f21fb3edSRaghu Vatsavayi 	} s;
337f21fb3edSRaghu Vatsavayi 
338f21fb3edSRaghu Vatsavayi };
339f21fb3edSRaghu Vatsavayi 
340f21fb3edSRaghu Vatsavayi #define   OCTNET_CMD_SIZE     (sizeof(union octnet_cmd))
341f21fb3edSRaghu Vatsavayi 
3425b823514SRaghu Vatsavayi /*pkiih3 + irh + ossp[0] + ossp[1] + rdp + rptr = 40 bytes */
3435b823514SRaghu Vatsavayi #define LIO_SOFTCMDRESP_IH2       40
3445b823514SRaghu Vatsavayi #define LIO_SOFTCMDRESP_IH3       (40 + 8)
3455b823514SRaghu Vatsavayi 
3465b823514SRaghu Vatsavayi #define LIO_PCICMD_O2             24
3475b823514SRaghu Vatsavayi #define LIO_PCICMD_O3             (24 + 8)
3485b823514SRaghu Vatsavayi 
349a2c64b67SRaghu Vatsavayi /* Instruction Header(DPI) - for OCTEON-III models */
3506a885b60SRaghu Vatsavayi struct  octeon_instr_ih3 {
3516a885b60SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
3526a885b60SRaghu Vatsavayi 
3536a885b60SRaghu Vatsavayi 	/** Reserved3 */
3546a885b60SRaghu Vatsavayi 	u64     reserved3:1;
3556a885b60SRaghu Vatsavayi 
3566a885b60SRaghu Vatsavayi 	/** Gather indicator 1=gather*/
3576a885b60SRaghu Vatsavayi 	u64     gather:1;
3586a885b60SRaghu Vatsavayi 
3596a885b60SRaghu Vatsavayi 	/** Data length OR no. of entries in gather list */
3606a885b60SRaghu Vatsavayi 	u64     dlengsz:14;
3616a885b60SRaghu Vatsavayi 
3626a885b60SRaghu Vatsavayi 	/** Front Data size */
3636a885b60SRaghu Vatsavayi 	u64     fsz:6;
3646a885b60SRaghu Vatsavayi 
3656a885b60SRaghu Vatsavayi 	/** Reserved2 */
3666a885b60SRaghu Vatsavayi 	u64     reserved2:4;
3676a885b60SRaghu Vatsavayi 
3686a885b60SRaghu Vatsavayi 	/** PKI port kind - PKIND */
3696a885b60SRaghu Vatsavayi 	u64     pkind:6;
3706a885b60SRaghu Vatsavayi 
3716a885b60SRaghu Vatsavayi 	/** Reserved1 */
3726a885b60SRaghu Vatsavayi 	u64     reserved1:32;
3736a885b60SRaghu Vatsavayi 
3746a885b60SRaghu Vatsavayi #else
3756a885b60SRaghu Vatsavayi 	/** Reserved1 */
3766a885b60SRaghu Vatsavayi 	u64     reserved1:32;
3776a885b60SRaghu Vatsavayi 
3786a885b60SRaghu Vatsavayi 	/** PKI port kind - PKIND */
3796a885b60SRaghu Vatsavayi 	u64     pkind:6;
3806a885b60SRaghu Vatsavayi 
3816a885b60SRaghu Vatsavayi 	/** Reserved2 */
3826a885b60SRaghu Vatsavayi 	u64     reserved2:4;
3836a885b60SRaghu Vatsavayi 
3846a885b60SRaghu Vatsavayi 	/** Front Data size */
3856a885b60SRaghu Vatsavayi 	u64     fsz:6;
3866a885b60SRaghu Vatsavayi 
3876a885b60SRaghu Vatsavayi 	/** Data length OR no. of entries in gather list */
3886a885b60SRaghu Vatsavayi 	u64     dlengsz:14;
3896a885b60SRaghu Vatsavayi 
3906a885b60SRaghu Vatsavayi 	/** Gather indicator 1=gather*/
3916a885b60SRaghu Vatsavayi 	u64     gather:1;
3926a885b60SRaghu Vatsavayi 
3936a885b60SRaghu Vatsavayi 	/** Reserved3 */
3946a885b60SRaghu Vatsavayi 	u64     reserved3:1;
3956a885b60SRaghu Vatsavayi 
3966a885b60SRaghu Vatsavayi #endif
3976a885b60SRaghu Vatsavayi };
3986a885b60SRaghu Vatsavayi 
399a2c64b67SRaghu Vatsavayi /* Optional PKI Instruction Header(PKI IH) - for OCTEON-III models */
4006a885b60SRaghu Vatsavayi /** BIG ENDIAN format.   */
4016a885b60SRaghu Vatsavayi struct  octeon_instr_pki_ih3 {
4026a885b60SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
4036a885b60SRaghu Vatsavayi 
4046a885b60SRaghu Vatsavayi 	/** Wider bit */
4056a885b60SRaghu Vatsavayi 	u64     w:1;
4066a885b60SRaghu Vatsavayi 
4076a885b60SRaghu Vatsavayi 	/** Raw mode indicator 1 = RAW */
4086a885b60SRaghu Vatsavayi 	u64     raw:1;
4096a885b60SRaghu Vatsavayi 
4106a885b60SRaghu Vatsavayi 	/** Use Tag */
4116a885b60SRaghu Vatsavayi 	u64     utag:1;
4126a885b60SRaghu Vatsavayi 
4136a885b60SRaghu Vatsavayi 	/** Use QPG */
4146a885b60SRaghu Vatsavayi 	u64     uqpg:1;
4156a885b60SRaghu Vatsavayi 
4166a885b60SRaghu Vatsavayi 	/** Reserved2 */
4176a885b60SRaghu Vatsavayi 	u64     reserved2:1;
4186a885b60SRaghu Vatsavayi 
4196a885b60SRaghu Vatsavayi 	/** Parse Mode */
4206a885b60SRaghu Vatsavayi 	u64     pm:3;
4216a885b60SRaghu Vatsavayi 
4226a885b60SRaghu Vatsavayi 	/** Skip Length */
4236a885b60SRaghu Vatsavayi 	u64     sl:8;
4246a885b60SRaghu Vatsavayi 
4256a885b60SRaghu Vatsavayi 	/** Use Tag Type */
4266a885b60SRaghu Vatsavayi 	u64     utt:1;
4276a885b60SRaghu Vatsavayi 
4286a885b60SRaghu Vatsavayi 	/** Tag type */
4296a885b60SRaghu Vatsavayi 	u64     tagtype:2;
4306a885b60SRaghu Vatsavayi 
4316a885b60SRaghu Vatsavayi 	/** Reserved1 */
4326a885b60SRaghu Vatsavayi 	u64     reserved1:2;
4336a885b60SRaghu Vatsavayi 
4346a885b60SRaghu Vatsavayi 	/** QPG Value */
4356a885b60SRaghu Vatsavayi 	u64     qpg:11;
4366a885b60SRaghu Vatsavayi 
4376a885b60SRaghu Vatsavayi 	/** Tag Value */
4386a885b60SRaghu Vatsavayi 	u64     tag:32;
4396a885b60SRaghu Vatsavayi 
4406a885b60SRaghu Vatsavayi #else
4416a885b60SRaghu Vatsavayi 
4426a885b60SRaghu Vatsavayi 	/** Tag Value */
4436a885b60SRaghu Vatsavayi 	u64     tag:32;
4446a885b60SRaghu Vatsavayi 
4456a885b60SRaghu Vatsavayi 	/** QPG Value */
4466a885b60SRaghu Vatsavayi 	u64     qpg:11;
4476a885b60SRaghu Vatsavayi 
4486a885b60SRaghu Vatsavayi 	/** Reserved1 */
4496a885b60SRaghu Vatsavayi 	u64     reserved1:2;
4506a885b60SRaghu Vatsavayi 
4516a885b60SRaghu Vatsavayi 	/** Tag type */
4526a885b60SRaghu Vatsavayi 	u64     tagtype:2;
4536a885b60SRaghu Vatsavayi 
4546a885b60SRaghu Vatsavayi 	/** Use Tag Type */
4556a885b60SRaghu Vatsavayi 	u64     utt:1;
4566a885b60SRaghu Vatsavayi 
4576a885b60SRaghu Vatsavayi 	/** Skip Length */
4586a885b60SRaghu Vatsavayi 	u64     sl:8;
4596a885b60SRaghu Vatsavayi 
4606a885b60SRaghu Vatsavayi 	/** Parse Mode */
4616a885b60SRaghu Vatsavayi 	u64     pm:3;
4626a885b60SRaghu Vatsavayi 
4636a885b60SRaghu Vatsavayi 	/** Reserved2 */
4646a885b60SRaghu Vatsavayi 	u64     reserved2:1;
4656a885b60SRaghu Vatsavayi 
4666a885b60SRaghu Vatsavayi 	/** Use QPG */
4676a885b60SRaghu Vatsavayi 	u64     uqpg:1;
4686a885b60SRaghu Vatsavayi 
4696a885b60SRaghu Vatsavayi 	/** Use Tag */
4706a885b60SRaghu Vatsavayi 	u64     utag:1;
4716a885b60SRaghu Vatsavayi 
4726a885b60SRaghu Vatsavayi 	/** Raw mode indicator 1 = RAW */
4736a885b60SRaghu Vatsavayi 	u64     raw:1;
4746a885b60SRaghu Vatsavayi 
4756a885b60SRaghu Vatsavayi 	/** Wider bit */
4766a885b60SRaghu Vatsavayi 	u64     w:1;
4776a885b60SRaghu Vatsavayi #endif
4786a885b60SRaghu Vatsavayi 
4796a885b60SRaghu Vatsavayi };
4806a885b60SRaghu Vatsavayi 
481f21fb3edSRaghu Vatsavayi /** Instruction Header */
4826a885b60SRaghu Vatsavayi struct octeon_instr_ih2 {
483f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
484f21fb3edSRaghu Vatsavayi 	/** Raw mode indicator 1 = RAW */
485f21fb3edSRaghu Vatsavayi 	u64 raw:1;
486f21fb3edSRaghu Vatsavayi 
487f21fb3edSRaghu Vatsavayi 	/** Gather indicator 1=gather*/
488f21fb3edSRaghu Vatsavayi 	u64 gather:1;
489f21fb3edSRaghu Vatsavayi 
490f21fb3edSRaghu Vatsavayi 	/** Data length OR no. of entries in gather list */
491f21fb3edSRaghu Vatsavayi 	u64 dlengsz:14;
492f21fb3edSRaghu Vatsavayi 
493f21fb3edSRaghu Vatsavayi 	/** Front Data size */
494f21fb3edSRaghu Vatsavayi 	u64 fsz:6;
495f21fb3edSRaghu Vatsavayi 
496f21fb3edSRaghu Vatsavayi 	/** Packet Order / Work Unit selection (1 of 8)*/
497f21fb3edSRaghu Vatsavayi 	u64 qos:3;
498f21fb3edSRaghu Vatsavayi 
499f21fb3edSRaghu Vatsavayi 	/** Core group selection (1 of 16) */
500f21fb3edSRaghu Vatsavayi 	u64 grp:4;
501f21fb3edSRaghu Vatsavayi 
502f21fb3edSRaghu Vatsavayi 	/** Short Raw Packet Indicator 1=short raw pkt */
503f21fb3edSRaghu Vatsavayi 	u64 rs:1;
504f21fb3edSRaghu Vatsavayi 
505f21fb3edSRaghu Vatsavayi 	/** Tag type */
506f21fb3edSRaghu Vatsavayi 	u64 tagtype:2;
507f21fb3edSRaghu Vatsavayi 
508f21fb3edSRaghu Vatsavayi 	/** Tag Value */
509f21fb3edSRaghu Vatsavayi 	u64 tag:32;
510f21fb3edSRaghu Vatsavayi #else
511f21fb3edSRaghu Vatsavayi 	/** Tag Value */
512f21fb3edSRaghu Vatsavayi 	u64 tag:32;
513f21fb3edSRaghu Vatsavayi 
514f21fb3edSRaghu Vatsavayi 	/** Tag type */
515f21fb3edSRaghu Vatsavayi 	u64 tagtype:2;
516f21fb3edSRaghu Vatsavayi 
517f21fb3edSRaghu Vatsavayi 	/** Short Raw Packet Indicator 1=short raw pkt */
518f21fb3edSRaghu Vatsavayi 	u64 rs:1;
519f21fb3edSRaghu Vatsavayi 
520f21fb3edSRaghu Vatsavayi 	/** Core group selection (1 of 16) */
521f21fb3edSRaghu Vatsavayi 	u64 grp:4;
522f21fb3edSRaghu Vatsavayi 
523f21fb3edSRaghu Vatsavayi 	/** Packet Order / Work Unit selection (1 of 8)*/
524f21fb3edSRaghu Vatsavayi 	u64 qos:3;
525f21fb3edSRaghu Vatsavayi 
526f21fb3edSRaghu Vatsavayi 	/** Front Data size */
527f21fb3edSRaghu Vatsavayi 	u64 fsz:6;
528f21fb3edSRaghu Vatsavayi 
529f21fb3edSRaghu Vatsavayi 	/** Data length OR no. of entries in gather list */
530f21fb3edSRaghu Vatsavayi 	u64 dlengsz:14;
531f21fb3edSRaghu Vatsavayi 
532f21fb3edSRaghu Vatsavayi 	/** Gather indicator 1=gather*/
533f21fb3edSRaghu Vatsavayi 	u64 gather:1;
534f21fb3edSRaghu Vatsavayi 
535f21fb3edSRaghu Vatsavayi 	/** Raw mode indicator 1 = RAW */
536f21fb3edSRaghu Vatsavayi 	u64 raw:1;
537f21fb3edSRaghu Vatsavayi #endif
538f21fb3edSRaghu Vatsavayi };
539f21fb3edSRaghu Vatsavayi 
540f21fb3edSRaghu Vatsavayi /** Input Request Header */
541f21fb3edSRaghu Vatsavayi struct octeon_instr_irh {
542f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
543f21fb3edSRaghu Vatsavayi 	u64 opcode:4;
544f21fb3edSRaghu Vatsavayi 	u64 rflag:1;
545f21fb3edSRaghu Vatsavayi 	u64 subcode:7;
5460da0b77cSRaghu Vatsavayi 	u64 vlan:12;
5470da0b77cSRaghu Vatsavayi 	u64 priority:3;
5480da0b77cSRaghu Vatsavayi 	u64 reserved:5;
549f21fb3edSRaghu Vatsavayi 	u64 ossp:32;             /* opcode/subcode specific parameters */
550f21fb3edSRaghu Vatsavayi #else
551f21fb3edSRaghu Vatsavayi 	u64 ossp:32;             /* opcode/subcode specific parameters */
5520da0b77cSRaghu Vatsavayi 	u64 reserved:5;
5530da0b77cSRaghu Vatsavayi 	u64 priority:3;
5540da0b77cSRaghu Vatsavayi 	u64 vlan:12;
555f21fb3edSRaghu Vatsavayi 	u64 subcode:7;
556f21fb3edSRaghu Vatsavayi 	u64 rflag:1;
557f21fb3edSRaghu Vatsavayi 	u64 opcode:4;
558f21fb3edSRaghu Vatsavayi #endif
559f21fb3edSRaghu Vatsavayi };
560f21fb3edSRaghu Vatsavayi 
561f21fb3edSRaghu Vatsavayi /** Return Data Parameters */
562f21fb3edSRaghu Vatsavayi struct octeon_instr_rdp {
563f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
564f21fb3edSRaghu Vatsavayi 	u64 reserved:49;
565f21fb3edSRaghu Vatsavayi 	u64 pcie_port:3;
566f21fb3edSRaghu Vatsavayi 	u64 rlen:12;
567f21fb3edSRaghu Vatsavayi #else
568f21fb3edSRaghu Vatsavayi 	u64 rlen:12;
569f21fb3edSRaghu Vatsavayi 	u64 pcie_port:3;
570f21fb3edSRaghu Vatsavayi 	u64 reserved:49;
571f21fb3edSRaghu Vatsavayi #endif
572f21fb3edSRaghu Vatsavayi };
573f21fb3edSRaghu Vatsavayi 
574f21fb3edSRaghu Vatsavayi /** Receive Header */
575f21fb3edSRaghu Vatsavayi union octeon_rh {
576f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
577f21fb3edSRaghu Vatsavayi 	u64 u64;
578f21fb3edSRaghu Vatsavayi 	struct {
579f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
580f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
581f21fb3edSRaghu Vatsavayi 		u64 len:3;     /** additional 64-bit words */
5820da0b77cSRaghu Vatsavayi 		u64 reserved:17;
583f21fb3edSRaghu Vatsavayi 		u64 ossp:32;   /** opcode/subcode specific parameters */
584f21fb3edSRaghu Vatsavayi 	} r;
585f21fb3edSRaghu Vatsavayi 	struct {
586f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
587f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
588f21fb3edSRaghu Vatsavayi 		u64 len:3;     /** additional 64-bit words */
5890da0b77cSRaghu Vatsavayi 		u64 extra:28;
5900da0b77cSRaghu Vatsavayi 		u64 vlan:12;
5910da0b77cSRaghu Vatsavayi 		u64 priority:3;
592f21fb3edSRaghu Vatsavayi 		u64 csum_verified:3;     /** checksum verified. */
593f21fb3edSRaghu Vatsavayi 		u64 has_hwtstamp:1;      /** Has hardware timestamp. 1 = yes. */
59401fb237aSRaghu Vatsavayi 		u64 encap_on:1;
5959fbc48f6SRaghu Vatsavayi 		u64 has_hash:1;          /** Has hash (rth or rss). 1 = yes. */
596f21fb3edSRaghu Vatsavayi 	} r_dh;
597f21fb3edSRaghu Vatsavayi 	struct {
598f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
599f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
600f21fb3edSRaghu Vatsavayi 		u64 len:3;     /** additional 64-bit words */
6010da0b77cSRaghu Vatsavayi 		u64 reserved:11;
602f21fb3edSRaghu Vatsavayi 		u64 num_gmx_ports:8;
6030da0b77cSRaghu Vatsavayi 		u64 max_nic_ports:10;
604f21fb3edSRaghu Vatsavayi 		u64 app_cap_flags:4;
6059fbc48f6SRaghu Vatsavayi 		u64 app_mode:8;
6069fbc48f6SRaghu Vatsavayi 		u64 pkind:8;
607f21fb3edSRaghu Vatsavayi 	} r_core_drv_init;
608f21fb3edSRaghu Vatsavayi 	struct {
609f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
610f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
611f21fb3edSRaghu Vatsavayi 		u64 len:3;       /** additional 64-bit words */
6120cece6c5SRaghu Vatsavayi 		u64 reserved:8;
613f21fb3edSRaghu Vatsavayi 		u64 extra:25;
6140cece6c5SRaghu Vatsavayi 		u64 gmxport:16;
615f21fb3edSRaghu Vatsavayi 	} r_nic_info;
616f21fb3edSRaghu Vatsavayi #else
617f21fb3edSRaghu Vatsavayi 	u64 u64;
618f21fb3edSRaghu Vatsavayi 	struct {
619f21fb3edSRaghu Vatsavayi 		u64 ossp:32;  /** opcode/subcode specific parameters */
6200da0b77cSRaghu Vatsavayi 		u64 reserved:17;
621f21fb3edSRaghu Vatsavayi 		u64 len:3;    /** additional 64-bit words */
622f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
623f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
624f21fb3edSRaghu Vatsavayi 	} r;
625f21fb3edSRaghu Vatsavayi 	struct {
6269fbc48f6SRaghu Vatsavayi 		u64 has_hash:1;          /** Has hash (rth or rss). 1 = yes. */
62701fb237aSRaghu Vatsavayi 		u64 encap_on:1;
628f21fb3edSRaghu Vatsavayi 		u64 has_hwtstamp:1;      /** 1 = has hwtstamp */
629f21fb3edSRaghu Vatsavayi 		u64 csum_verified:3;     /** checksum verified. */
6300da0b77cSRaghu Vatsavayi 		u64 priority:3;
6310da0b77cSRaghu Vatsavayi 		u64 vlan:12;
6320da0b77cSRaghu Vatsavayi 		u64 extra:28;
633f21fb3edSRaghu Vatsavayi 		u64 len:3;    /** additional 64-bit words */
634f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
635f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
636f21fb3edSRaghu Vatsavayi 	} r_dh;
637f21fb3edSRaghu Vatsavayi 	struct {
6389fbc48f6SRaghu Vatsavayi 		u64 pkind:8;
6399fbc48f6SRaghu Vatsavayi 		u64 app_mode:8;
640f21fb3edSRaghu Vatsavayi 		u64 app_cap_flags:4;
6410da0b77cSRaghu Vatsavayi 		u64 max_nic_ports:10;
642f21fb3edSRaghu Vatsavayi 		u64 num_gmx_ports:8;
6430da0b77cSRaghu Vatsavayi 		u64 reserved:11;
644f21fb3edSRaghu Vatsavayi 		u64 len:3;       /** additional 64-bit words */
645f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
646f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
647f21fb3edSRaghu Vatsavayi 	} r_core_drv_init;
648f21fb3edSRaghu Vatsavayi 	struct {
6490cece6c5SRaghu Vatsavayi 		u64 gmxport:16;
650f21fb3edSRaghu Vatsavayi 		u64 extra:25;
6510cece6c5SRaghu Vatsavayi 		u64 reserved:8;
652f21fb3edSRaghu Vatsavayi 		u64 len:3;       /** additional 64-bit words */
653f21fb3edSRaghu Vatsavayi 		u64 subcode:8;
654f21fb3edSRaghu Vatsavayi 		u64 opcode:4;
655f21fb3edSRaghu Vatsavayi 	} r_nic_info;
656f21fb3edSRaghu Vatsavayi #endif
657f21fb3edSRaghu Vatsavayi };
658f21fb3edSRaghu Vatsavayi 
659f21fb3edSRaghu Vatsavayi #define  OCT_RH_SIZE   (sizeof(union  octeon_rh))
660f21fb3edSRaghu Vatsavayi 
661f21fb3edSRaghu Vatsavayi union octnic_packet_params {
662f21fb3edSRaghu Vatsavayi 	u32 u32;
663f21fb3edSRaghu Vatsavayi 	struct {
664f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
6650cece6c5SRaghu Vatsavayi 		u32 reserved:24;
6667275ebfcSRaghu Vatsavayi 		u32 ip_csum:1;		/* Perform IP header checksum(s) */
6677275ebfcSRaghu Vatsavayi 		/* Perform Outer transport header checksum */
6687275ebfcSRaghu Vatsavayi 		u32 transport_csum:1;
6697275ebfcSRaghu Vatsavayi 		/* Find tunnel, and perform transport csum. */
670f21fb3edSRaghu Vatsavayi 		u32 tnl_csum:1;
6717275ebfcSRaghu Vatsavayi 		u32 tsflag:1;		/* Timestamp this packet */
6727275ebfcSRaghu Vatsavayi 		u32 ipsec_ops:4;	/* IPsec operation */
673f21fb3edSRaghu Vatsavayi #else
674f21fb3edSRaghu Vatsavayi 		u32 ipsec_ops:4;
6757275ebfcSRaghu Vatsavayi 		u32 tsflag:1;
676f21fb3edSRaghu Vatsavayi 		u32 tnl_csum:1;
6777275ebfcSRaghu Vatsavayi 		u32 transport_csum:1;
6787275ebfcSRaghu Vatsavayi 		u32 ip_csum:1;
6790cece6c5SRaghu Vatsavayi 		u32 reserved:24;
680f21fb3edSRaghu Vatsavayi #endif
681f21fb3edSRaghu Vatsavayi 	} s;
682f21fb3edSRaghu Vatsavayi };
683f21fb3edSRaghu Vatsavayi 
684f21fb3edSRaghu Vatsavayi /** Status of a RGMII Link on Octeon as seen by core driver. */
685f21fb3edSRaghu Vatsavayi union oct_link_status {
686f21fb3edSRaghu Vatsavayi 	u64 u64;
687f21fb3edSRaghu Vatsavayi 
688f21fb3edSRaghu Vatsavayi 	struct {
689f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
690f21fb3edSRaghu Vatsavayi 		u64 duplex:8;
691f21fb3edSRaghu Vatsavayi 		u64 mtu:16;
692f21fb3edSRaghu Vatsavayi 		u64 speed:16;
6930cece6c5SRaghu Vatsavayi 		u64 link_up:1;
694f21fb3edSRaghu Vatsavayi 		u64 autoneg:1;
6959eb60844SRaghu Vatsavayi 		u64 if_mode:5;
696f21fb3edSRaghu Vatsavayi 		u64 pause:1;
6979fbc48f6SRaghu Vatsavayi 		u64 flashing:1;
6985677629aSVeerasenareddy Burru 		u64 phy_type:5;
6995677629aSVeerasenareddy Burru 		u64 reserved:10;
700f21fb3edSRaghu Vatsavayi #else
7015677629aSVeerasenareddy Burru 		u64 reserved:10;
7025677629aSVeerasenareddy Burru 		u64 phy_type:5;
7039fbc48f6SRaghu Vatsavayi 		u64 flashing:1;
704f21fb3edSRaghu Vatsavayi 		u64 pause:1;
7059eb60844SRaghu Vatsavayi 		u64 if_mode:5;
706f21fb3edSRaghu Vatsavayi 		u64 autoneg:1;
7070cece6c5SRaghu Vatsavayi 		u64 link_up:1;
708f21fb3edSRaghu Vatsavayi 		u64 speed:16;
709f21fb3edSRaghu Vatsavayi 		u64 mtu:16;
710f21fb3edSRaghu Vatsavayi 		u64 duplex:8;
711f21fb3edSRaghu Vatsavayi #endif
712f21fb3edSRaghu Vatsavayi 	} s;
713f21fb3edSRaghu Vatsavayi };
714f21fb3edSRaghu Vatsavayi 
7155677629aSVeerasenareddy Burru enum lio_phy_type {
7165677629aSVeerasenareddy Burru 	LIO_PHY_PORT_TP = 0x0,
7175677629aSVeerasenareddy Burru 	LIO_PHY_PORT_FIBRE = 0x1,
7185677629aSVeerasenareddy Burru 	LIO_PHY_PORT_UNKNOWN,
7195677629aSVeerasenareddy Burru };
7205677629aSVeerasenareddy Burru 
72126236fa9SRaghu Vatsavayi /** The txpciq info passed to host from the firmware */
72226236fa9SRaghu Vatsavayi 
72326236fa9SRaghu Vatsavayi union oct_txpciq {
72426236fa9SRaghu Vatsavayi 	u64 u64;
72526236fa9SRaghu Vatsavayi 
72626236fa9SRaghu Vatsavayi 	struct {
72726236fa9SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
72826236fa9SRaghu Vatsavayi 		u64 q_no:8;
72926236fa9SRaghu Vatsavayi 		u64 port:8;
73026236fa9SRaghu Vatsavayi 		u64 pkind:6;
73126236fa9SRaghu Vatsavayi 		u64 use_qpg:1;
73226236fa9SRaghu Vatsavayi 		u64 qpg:11;
733697fefc7SIntiyaz Basha 		u64 reserved0:10;
734697fefc7SIntiyaz Basha 		u64 ctrl_qpg:11;
735697fefc7SIntiyaz Basha 		u64 reserved:9;
73626236fa9SRaghu Vatsavayi #else
737697fefc7SIntiyaz Basha 		u64 reserved:9;
738697fefc7SIntiyaz Basha 		u64 ctrl_qpg:11;
739697fefc7SIntiyaz Basha 		u64 reserved0:10;
74026236fa9SRaghu Vatsavayi 		u64 qpg:11;
74126236fa9SRaghu Vatsavayi 		u64 use_qpg:1;
74226236fa9SRaghu Vatsavayi 		u64 pkind:6;
74326236fa9SRaghu Vatsavayi 		u64 port:8;
74426236fa9SRaghu Vatsavayi 		u64 q_no:8;
74526236fa9SRaghu Vatsavayi #endif
74626236fa9SRaghu Vatsavayi 	} s;
74726236fa9SRaghu Vatsavayi };
74826236fa9SRaghu Vatsavayi 
74926236fa9SRaghu Vatsavayi /** The rxpciq info passed to host from the firmware */
75026236fa9SRaghu Vatsavayi 
75126236fa9SRaghu Vatsavayi union oct_rxpciq {
75226236fa9SRaghu Vatsavayi 	u64 u64;
75326236fa9SRaghu Vatsavayi 
75426236fa9SRaghu Vatsavayi 	struct {
75526236fa9SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
75626236fa9SRaghu Vatsavayi 		u64 q_no:8;
75726236fa9SRaghu Vatsavayi 		u64 reserved:56;
75826236fa9SRaghu Vatsavayi #else
75926236fa9SRaghu Vatsavayi 		u64 reserved:56;
76026236fa9SRaghu Vatsavayi 		u64 q_no:8;
76126236fa9SRaghu Vatsavayi #endif
76226236fa9SRaghu Vatsavayi 	} s;
76326236fa9SRaghu Vatsavayi };
76426236fa9SRaghu Vatsavayi 
765f21fb3edSRaghu Vatsavayi /** Information for a OCTEON ethernet interface shared between core & host. */
766f21fb3edSRaghu Vatsavayi struct oct_link_info {
767f21fb3edSRaghu Vatsavayi 	union oct_link_status link;
768f21fb3edSRaghu Vatsavayi 	u64 hw_addr;
769f21fb3edSRaghu Vatsavayi 
770f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
7710cece6c5SRaghu Vatsavayi 	u64 gmxport:16;
7728c978d05SRaghu Vatsavayi 	u64 macaddr_is_admin_asgnd:1;
77348875222SWeilin Chang 	u64 rsvd:13;
77448875222SWeilin Chang 	u64 macaddr_spoofchk:1;
77548875222SWeilin Chang 	u64 rsvd1:17;
7760cece6c5SRaghu Vatsavayi 	u64 num_txpciq:8;
7770cece6c5SRaghu Vatsavayi 	u64 num_rxpciq:8;
778f21fb3edSRaghu Vatsavayi #else
7790cece6c5SRaghu Vatsavayi 	u64 num_rxpciq:8;
7800cece6c5SRaghu Vatsavayi 	u64 num_txpciq:8;
78148875222SWeilin Chang 	u64 rsvd1:17;
78248875222SWeilin Chang 	u64 macaddr_spoofchk:1;
78348875222SWeilin Chang 	u64 rsvd:13;
7848c978d05SRaghu Vatsavayi 	u64 macaddr_is_admin_asgnd:1;
7850cece6c5SRaghu Vatsavayi 	u64 gmxport:16;
786f21fb3edSRaghu Vatsavayi #endif
787f21fb3edSRaghu Vatsavayi 
78826236fa9SRaghu Vatsavayi 	union oct_txpciq txpciq[MAX_IOQS_PER_NICIF];
78926236fa9SRaghu Vatsavayi 	union oct_rxpciq rxpciq[MAX_IOQS_PER_NICIF];
790f21fb3edSRaghu Vatsavayi };
791f21fb3edSRaghu Vatsavayi 
792f21fb3edSRaghu Vatsavayi #define OCT_LINK_INFO_SIZE   (sizeof(struct oct_link_info))
793f21fb3edSRaghu Vatsavayi 
794f21fb3edSRaghu Vatsavayi struct liquidio_if_cfg_info {
795f21fb3edSRaghu Vatsavayi 	u64 iqmask; /** mask for IQs enabled for  the port */
796f21fb3edSRaghu Vatsavayi 	u64 oqmask; /** mask for OQs enabled for the port */
797f21fb3edSRaghu Vatsavayi 	struct oct_link_info linfo; /** initial link information */
798d3d7e6c6SRaghu Vatsavayi 	char   liquidio_firmware_version[32];
799f21fb3edSRaghu Vatsavayi };
800f21fb3edSRaghu Vatsavayi 
801f21fb3edSRaghu Vatsavayi /** Stats for each NIC port in RX direction. */
802f21fb3edSRaghu Vatsavayi struct nic_rx_stats {
803f21fb3edSRaghu Vatsavayi 	/* link-level stats */
804897ddc24SIntiyaz Basha 	u64 total_rcvd;		/* Received packets */
805897ddc24SIntiyaz Basha 	u64 bytes_rcvd;		/* Octets of received packets */
806897ddc24SIntiyaz Basha 	u64 total_bcst;		/* Number of non-dropped L2 broadcast packets */
807897ddc24SIntiyaz Basha 	u64 total_mcst;		/* Number of non-dropped L2 multicast packets */
808897ddc24SIntiyaz Basha 	u64 runts;		/* Packets shorter than allowed */
809897ddc24SIntiyaz Basha 	u64 ctl_rcvd;		/* Received PAUSE packets */
810897ddc24SIntiyaz Basha 	u64 fifo_err;		/* Packets dropped due to RX FIFO full */
811897ddc24SIntiyaz Basha 	u64 dmac_drop;		/* Packets dropped by the DMAC filter */
812897ddc24SIntiyaz Basha 	u64 fcs_err;		/* Sum of fragment, overrun, and FCS errors */
813897ddc24SIntiyaz Basha 	u64 jabber_err;		/* Packets larger than allowed */
814897ddc24SIntiyaz Basha 	u64 l2_err;		/* Sum of DMA, parity, PCAM access, no memory,
815897ddc24SIntiyaz Basha 				 * buffer overflow, malformed L2 header or
816897ddc24SIntiyaz Basha 				 * length, oversize errors
817897ddc24SIntiyaz Basha 				 **/
818897ddc24SIntiyaz Basha 	u64 frame_err;		/* Sum of IPv4 and L4 checksum errors */
819897ddc24SIntiyaz Basha 	u64 red_drops;		/* Packets dropped by RED due to buffer
820897ddc24SIntiyaz Basha 				 * exhaustion
821897ddc24SIntiyaz Basha 				 **/
822f21fb3edSRaghu Vatsavayi 
823f21fb3edSRaghu Vatsavayi 	/* firmware stats */
824f21fb3edSRaghu Vatsavayi 	u64 fw_total_rcvd;
825f21fb3edSRaghu Vatsavayi 	u64 fw_total_fwd;
826a847135aSFelix Manlunas 	u64 fw_total_fwd_bytes;
82780002347SPradeep Nalla 	u64 fw_total_mcast;
82880002347SPradeep Nalla 	u64 fw_total_bcast;
82980002347SPradeep Nalla 
830f21fb3edSRaghu Vatsavayi 	u64 fw_err_pko;
831f21fb3edSRaghu Vatsavayi 	u64 fw_err_link;
832f21fb3edSRaghu Vatsavayi 	u64 fw_err_drop;
83301fb237aSRaghu Vatsavayi 	u64 fw_rx_vxlan;
83401fb237aSRaghu Vatsavayi 	u64 fw_rx_vxlan_err;
8351f164717SRaghu Vatsavayi 
8361f164717SRaghu Vatsavayi 	/* LRO */
837f21fb3edSRaghu Vatsavayi 	u64 fw_lro_pkts;   /* Number of packets that are LROed      */
838f21fb3edSRaghu Vatsavayi 	u64 fw_lro_octs;   /* Number of octets that are LROed       */
839f21fb3edSRaghu Vatsavayi 	u64 fw_total_lro;  /* Number of LRO packets formed          */
840897ddc24SIntiyaz Basha 	u64 fw_lro_aborts; /* Number of times LRO of packet aborted */
8411f164717SRaghu Vatsavayi 	u64 fw_lro_aborts_port;
8421f164717SRaghu Vatsavayi 	u64 fw_lro_aborts_seq;
8431f164717SRaghu Vatsavayi 	u64 fw_lro_aborts_tsval;
844897ddc24SIntiyaz Basha 	u64 fw_lro_aborts_timer;	/* Timer setting error */
845f21fb3edSRaghu Vatsavayi 	/* intrmod: packet forward rate */
846f21fb3edSRaghu Vatsavayi 	u64 fwd_rate;
847f21fb3edSRaghu Vatsavayi };
848f21fb3edSRaghu Vatsavayi 
849f21fb3edSRaghu Vatsavayi /** Stats for each NIC port in RX direction. */
850f21fb3edSRaghu Vatsavayi struct nic_tx_stats {
851f21fb3edSRaghu Vatsavayi 	/* link-level stats */
852897ddc24SIntiyaz Basha 	u64 total_pkts_sent;		/* Total frames sent on the interface */
853897ddc24SIntiyaz Basha 	u64 total_bytes_sent;		/* Total octets sent on the interface */
854897ddc24SIntiyaz Basha 	u64 mcast_pkts_sent;		/* Packets sent to the multicast DMAC */
855897ddc24SIntiyaz Basha 	u64 bcast_pkts_sent;		/* Packets sent to a broadcast DMAC */
856897ddc24SIntiyaz Basha 	u64 ctl_sent;			/* Control/PAUSE packets sent */
857897ddc24SIntiyaz Basha 	u64 one_collision_sent;		/* Packets sent that experienced a
858897ddc24SIntiyaz Basha 					 * single collision before successful
859897ddc24SIntiyaz Basha 					 * transmission
860897ddc24SIntiyaz Basha 					 **/
861897ddc24SIntiyaz Basha 	u64 multi_collision_sent;	/* Packets sent that experienced
862897ddc24SIntiyaz Basha 					 * multiple collisions before successful
863897ddc24SIntiyaz Basha 					 * transmission
864897ddc24SIntiyaz Basha 					 **/
865897ddc24SIntiyaz Basha 	u64 max_collision_fail;		/* Packets dropped due to excessive
866897ddc24SIntiyaz Basha 					 * collisions
867897ddc24SIntiyaz Basha 					 **/
868897ddc24SIntiyaz Basha 	u64 max_deferral_fail;		/* Packets not sent due to max
869897ddc24SIntiyaz Basha 					 * deferrals
870897ddc24SIntiyaz Basha 					 **/
871897ddc24SIntiyaz Basha 	u64 fifo_err;			/* Packets sent that experienced a
872897ddc24SIntiyaz Basha 					 * transmit underflow and were
873897ddc24SIntiyaz Basha 					 * truncated
874897ddc24SIntiyaz Basha 					 **/
875897ddc24SIntiyaz Basha 	u64 runts;			/* Packets sent with an octet count
876897ddc24SIntiyaz Basha 					 * lessthan 64
877897ddc24SIntiyaz Basha 					 **/
878897ddc24SIntiyaz Basha 	u64 total_collisions;		/* Packets dropped due to excessive
879897ddc24SIntiyaz Basha 					 * collisions
880897ddc24SIntiyaz Basha 					 **/
881f21fb3edSRaghu Vatsavayi 
882f21fb3edSRaghu Vatsavayi 	/* firmware stats */
883f21fb3edSRaghu Vatsavayi 	u64 fw_total_sent;
884f21fb3edSRaghu Vatsavayi 	u64 fw_total_fwd;
8851f164717SRaghu Vatsavayi 	u64 fw_total_fwd_bytes;
88680002347SPradeep Nalla 	u64 fw_total_mcast_sent;
88780002347SPradeep Nalla 	u64 fw_total_bcast_sent;
888f21fb3edSRaghu Vatsavayi 	u64 fw_err_pko;
889f21fb3edSRaghu Vatsavayi 	u64 fw_err_link;
890f21fb3edSRaghu Vatsavayi 	u64 fw_err_drop;
8911f164717SRaghu Vatsavayi 	u64 fw_err_tso;
8921f164717SRaghu Vatsavayi 	u64 fw_tso;		/* number of tso requests */
8931f164717SRaghu Vatsavayi 	u64 fw_tso_fwd;		/* number of packets segmented in tso */
89401fb237aSRaghu Vatsavayi 	u64 fw_tx_vxlan;
895741912c5SRick Farrington 	u64 fw_err_pki;
896f21fb3edSRaghu Vatsavayi };
897f21fb3edSRaghu Vatsavayi 
898f21fb3edSRaghu Vatsavayi struct oct_link_stats {
899f21fb3edSRaghu Vatsavayi 	struct nic_rx_stats fromwire;
900f21fb3edSRaghu Vatsavayi 	struct nic_tx_stats fromhost;
901f21fb3edSRaghu Vatsavayi 
902f21fb3edSRaghu Vatsavayi };
903f21fb3edSRaghu Vatsavayi 
opcode_slow_path(union octeon_rh * rh)90497a25326SRaghu Vatsavayi static inline int opcode_slow_path(union octeon_rh *rh)
90597a25326SRaghu Vatsavayi {
90697a25326SRaghu Vatsavayi 	u16 subcode1, subcode2;
90797a25326SRaghu Vatsavayi 
90897a25326SRaghu Vatsavayi 	subcode1 = OPCODE_SUBCODE((rh)->r.opcode, (rh)->r.subcode);
90997a25326SRaghu Vatsavayi 	subcode2 = OPCODE_SUBCODE(OPCODE_NIC, OPCODE_NIC_NW_DATA);
91097a25326SRaghu Vatsavayi 
91197a25326SRaghu Vatsavayi 	return (subcode2 != subcode1);
91297a25326SRaghu Vatsavayi }
91397a25326SRaghu Vatsavayi 
914f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_ADDR     0x3501
915f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_CFGON    0x1f
916f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_CFGOFF   0x100
917f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_ADDR   0x3508
918f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_CFGON  0x47fd
919f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_CFGOFF 0x11fc
920f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_DRIVEON  0x1
921f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_CFG      0x8
922f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_DRIVEOFF 0x4
923f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_HIGH     0x2
924f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_LOW      0x3
925dc3abcbeSRaghu Vatsavayi #define LED_IDENTIFICATION_ON     0x1
926dc3abcbeSRaghu Vatsavayi #define LED_IDENTIFICATION_OFF    0x0
9270520344cSRaghu Vatsavayi #define LIO23XX_COPPERHEAD_LED_GPIO 0x2
928f21fb3edSRaghu Vatsavayi 
929f21fb3edSRaghu Vatsavayi struct oct_mdio_cmd {
930f21fb3edSRaghu Vatsavayi 	u64 op;
931f21fb3edSRaghu Vatsavayi 	u64 mdio_addr;
932f21fb3edSRaghu Vatsavayi 	u64 value1;
933f21fb3edSRaghu Vatsavayi 	u64 value2;
934f21fb3edSRaghu Vatsavayi 	u64 value3;
935f21fb3edSRaghu Vatsavayi };
936f21fb3edSRaghu Vatsavayi 
937f21fb3edSRaghu Vatsavayi #define OCT_LINK_STATS_SIZE   (sizeof(struct oct_link_stats))
938f21fb3edSRaghu Vatsavayi 
939f21fb3edSRaghu Vatsavayi struct oct_intrmod_cfg {
94078e6a9b4SRaghu Vatsavayi 	u64 rx_enable;
94178e6a9b4SRaghu Vatsavayi 	u64 tx_enable;
94278e6a9b4SRaghu Vatsavayi 	u64 check_intrvl;
94378e6a9b4SRaghu Vatsavayi 	u64 maxpkt_ratethr;
94478e6a9b4SRaghu Vatsavayi 	u64 minpkt_ratethr;
94578e6a9b4SRaghu Vatsavayi 	u64 rx_maxcnt_trigger;
94678e6a9b4SRaghu Vatsavayi 	u64 rx_mincnt_trigger;
94778e6a9b4SRaghu Vatsavayi 	u64 rx_maxtmr_trigger;
94878e6a9b4SRaghu Vatsavayi 	u64 rx_mintmr_trigger;
94978e6a9b4SRaghu Vatsavayi 	u64 tx_mincnt_trigger;
95078e6a9b4SRaghu Vatsavayi 	u64 tx_maxcnt_trigger;
95178e6a9b4SRaghu Vatsavayi 	u64 rx_frames;
95278e6a9b4SRaghu Vatsavayi 	u64 tx_frames;
95378e6a9b4SRaghu Vatsavayi 	u64 rx_usecs;
954f21fb3edSRaghu Vatsavayi };
955f21fb3edSRaghu Vatsavayi 
956f21fb3edSRaghu Vatsavayi #define BASE_QUEUE_NOT_REQUESTED 65535
957f21fb3edSRaghu Vatsavayi 
958f21fb3edSRaghu Vatsavayi union oct_nic_if_cfg {
959f21fb3edSRaghu Vatsavayi 	u64 u64;
960f21fb3edSRaghu Vatsavayi 	struct {
961f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD
962f21fb3edSRaghu Vatsavayi 		u64 base_queue:16;
963f21fb3edSRaghu Vatsavayi 		u64 num_iqueues:16;
964f21fb3edSRaghu Vatsavayi 		u64 num_oqueues:16;
965f21fb3edSRaghu Vatsavayi 		u64 gmx_port_id:8;
9669fbc48f6SRaghu Vatsavayi 		u64 vf_id:8;
967f21fb3edSRaghu Vatsavayi #else
9689fbc48f6SRaghu Vatsavayi 		u64 vf_id:8;
969f21fb3edSRaghu Vatsavayi 		u64 gmx_port_id:8;
970f21fb3edSRaghu Vatsavayi 		u64 num_oqueues:16;
971f21fb3edSRaghu Vatsavayi 		u64 num_iqueues:16;
972f21fb3edSRaghu Vatsavayi 		u64 base_queue:16;
973f21fb3edSRaghu Vatsavayi #endif
974f21fb3edSRaghu Vatsavayi 	} s;
975f21fb3edSRaghu Vatsavayi };
976f21fb3edSRaghu Vatsavayi 
977f2d254faSIntiyaz Basha struct lio_trusted_vf {
978f2d254faSIntiyaz Basha 	uint64_t active: 1;
979f2d254faSIntiyaz Basha 	uint64_t id : 8;
980f2d254faSIntiyaz Basha 	uint64_t reserved: 55;
981f2d254faSIntiyaz Basha };
982f2d254faSIntiyaz Basha 
983907aaa6bSVeerasenareddy Burru struct lio_time {
984907aaa6bSVeerasenareddy Burru 	s64 sec;   /* seconds */
985907aaa6bSVeerasenareddy Burru 	s64 nsec;  /* nanoseconds */
986907aaa6bSVeerasenareddy Burru };
9871f233f32SVijaya Mohan Guvva 
9881f233f32SVijaya Mohan Guvva struct lio_vf_rep_stats {
9891f233f32SVijaya Mohan Guvva 	u64 tx_packets;
9901f233f32SVijaya Mohan Guvva 	u64 tx_bytes;
9911f233f32SVijaya Mohan Guvva 	u64 tx_dropped;
9921f233f32SVijaya Mohan Guvva 
9931f233f32SVijaya Mohan Guvva 	u64 rx_packets;
9941f233f32SVijaya Mohan Guvva 	u64 rx_bytes;
9951f233f32SVijaya Mohan Guvva 	u64 rx_dropped;
9961f233f32SVijaya Mohan Guvva };
9971f233f32SVijaya Mohan Guvva 
9981f233f32SVijaya Mohan Guvva enum lio_vf_rep_req_type {
9991f233f32SVijaya Mohan Guvva 	LIO_VF_REP_REQ_NONE,
10001f233f32SVijaya Mohan Guvva 	LIO_VF_REP_REQ_STATE,
10011f233f32SVijaya Mohan Guvva 	LIO_VF_REP_REQ_MTU,
1002e20f4696SVijaya Mohan Guvva 	LIO_VF_REP_REQ_STATS,
1003e20f4696SVijaya Mohan Guvva 	LIO_VF_REP_REQ_DEVNAME
10041f233f32SVijaya Mohan Guvva };
10051f233f32SVijaya Mohan Guvva 
10061f233f32SVijaya Mohan Guvva enum {
10071f233f32SVijaya Mohan Guvva 	LIO_VF_REP_STATE_DOWN,
10081f233f32SVijaya Mohan Guvva 	LIO_VF_REP_STATE_UP
10091f233f32SVijaya Mohan Guvva };
10101f233f32SVijaya Mohan Guvva 
1011e20f4696SVijaya Mohan Guvva #define LIO_IF_NAME_SIZE 16
10121f233f32SVijaya Mohan Guvva struct lio_vf_rep_req {
10131f233f32SVijaya Mohan Guvva 	u8 req_type;
10141f233f32SVijaya Mohan Guvva 	u8 ifidx;
10151f233f32SVijaya Mohan Guvva 	u8 rsvd[6];
10161f233f32SVijaya Mohan Guvva 
10171f233f32SVijaya Mohan Guvva 	union {
1018e20f4696SVijaya Mohan Guvva 		struct lio_vf_rep_name {
1019e20f4696SVijaya Mohan Guvva 			char name[LIO_IF_NAME_SIZE];
1020e20f4696SVijaya Mohan Guvva 		} rep_name;
1021e20f4696SVijaya Mohan Guvva 
10221f233f32SVijaya Mohan Guvva 		struct lio_vf_rep_mtu {
10231f233f32SVijaya Mohan Guvva 			u32 mtu;
10241f233f32SVijaya Mohan Guvva 			u32 rsvd;
10251f233f32SVijaya Mohan Guvva 		} rep_mtu;
10261f233f32SVijaya Mohan Guvva 
10271f233f32SVijaya Mohan Guvva 		struct lio_vf_rep_state {
10281f233f32SVijaya Mohan Guvva 			u8 state;
10291f233f32SVijaya Mohan Guvva 			u8 rsvd[7];
10301f233f32SVijaya Mohan Guvva 		} rep_state;
10311f233f32SVijaya Mohan Guvva 	};
10321f233f32SVijaya Mohan Guvva };
10331f233f32SVijaya Mohan Guvva 
10341f233f32SVijaya Mohan Guvva struct lio_vf_rep_resp {
10351f233f32SVijaya Mohan Guvva 	u64 rh;
10361f233f32SVijaya Mohan Guvva 	u8  status;
10371f233f32SVijaya Mohan Guvva 	u8  rsvd[7];
10381f233f32SVijaya Mohan Guvva };
1039f21fb3edSRaghu Vatsavayi #endif
1040