1f844a0eaSJeff Kirsher /*
2f844a0eaSJeff Kirsher  * Linux network driver for Brocade Converged Network Adapter.
3f844a0eaSJeff Kirsher  *
4f844a0eaSJeff Kirsher  * This program is free software; you can redistribute it and/or modify it
5f844a0eaSJeff Kirsher  * under the terms of the GNU General Public License (GPL) Version 2 as
6f844a0eaSJeff Kirsher  * published by the Free Software Foundation
7f844a0eaSJeff Kirsher  *
8f844a0eaSJeff Kirsher  * This program is distributed in the hope that it will be useful, but
9f844a0eaSJeff Kirsher  * WITHOUT ANY WARRANTY; without even the implied warranty of
10f844a0eaSJeff Kirsher  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
11f844a0eaSJeff Kirsher  * General Public License for more details.
12f844a0eaSJeff Kirsher  */
13f844a0eaSJeff Kirsher /*
14f844a0eaSJeff Kirsher  * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
15f844a0eaSJeff Kirsher  * All rights reserved
16f844a0eaSJeff Kirsher  * www.brocade.com
17f844a0eaSJeff Kirsher  */
18f844a0eaSJeff Kirsher #ifndef __BNAD_H__
19f844a0eaSJeff Kirsher #define __BNAD_H__
20f844a0eaSJeff Kirsher 
21f844a0eaSJeff Kirsher #include <linux/rtnetlink.h>
22f844a0eaSJeff Kirsher #include <linux/workqueue.h>
23f844a0eaSJeff Kirsher #include <linux/ipv6.h>
24f844a0eaSJeff Kirsher #include <linux/etherdevice.h>
25f844a0eaSJeff Kirsher #include <linux/mutex.h>
26f844a0eaSJeff Kirsher #include <linux/firmware.h>
27f844a0eaSJeff Kirsher #include <linux/if_vlan.h>
28f844a0eaSJeff Kirsher 
29f844a0eaSJeff Kirsher /* Fix for IA64 */
30f844a0eaSJeff Kirsher #include <asm/checksum.h>
31f844a0eaSJeff Kirsher #include <net/ip6_checksum.h>
32f844a0eaSJeff Kirsher 
33f844a0eaSJeff Kirsher #include <net/ip.h>
34f844a0eaSJeff Kirsher #include <net/tcp.h>
35f844a0eaSJeff Kirsher 
36f844a0eaSJeff Kirsher #include "bna.h"
37f844a0eaSJeff Kirsher 
38f844a0eaSJeff Kirsher #define BNAD_TXQ_DEPTH		2048
39f844a0eaSJeff Kirsher #define BNAD_RXQ_DEPTH		2048
40f844a0eaSJeff Kirsher 
41772b5235SRasesh Mody #define BNAD_MAX_TX		1
42f844a0eaSJeff Kirsher #define BNAD_MAX_TXQ_PER_TX	8	/* 8 priority queues */
43f844a0eaSJeff Kirsher #define BNAD_TXQ_NUM		1
44f844a0eaSJeff Kirsher 
45772b5235SRasesh Mody #define BNAD_MAX_RX		1
46772b5235SRasesh Mody #define BNAD_MAX_RXP_PER_RX	16
47078086f3SRasesh Mody #define BNAD_MAX_RXQ_PER_RXP	2
48f844a0eaSJeff Kirsher 
49f844a0eaSJeff Kirsher /*
50f844a0eaSJeff Kirsher  * Control structure pointed to ccb->ctrl, which
51f844a0eaSJeff Kirsher  * determines the NAPI / LRO behavior CCB
52f844a0eaSJeff Kirsher  * There is 1:1 corres. between ccb & ctrl
53f844a0eaSJeff Kirsher  */
54f844a0eaSJeff Kirsher struct bnad_rx_ctrl {
55f844a0eaSJeff Kirsher 	struct bna_ccb *ccb;
562be67144SRasesh Mody 	struct bnad *bnad;
57f844a0eaSJeff Kirsher 	unsigned long  flags;
58f844a0eaSJeff Kirsher 	struct napi_struct	napi;
59271e8b79SRasesh Mody 	u64		rx_intr_ctr;
60271e8b79SRasesh Mody 	u64		rx_poll_ctr;
61271e8b79SRasesh Mody 	u64		rx_schedule;
62271e8b79SRasesh Mody 	u64		rx_keep_poll;
63271e8b79SRasesh Mody 	u64		rx_complete;
64f844a0eaSJeff Kirsher };
65f844a0eaSJeff Kirsher 
66f844a0eaSJeff Kirsher #define BNAD_RXMODE_PROMISC_DEFAULT	BNA_RXMODE_PROMISC
67f844a0eaSJeff Kirsher 
68f844a0eaSJeff Kirsher /*
69f844a0eaSJeff Kirsher  * GLOBAL #defines (CONSTANTS)
70f844a0eaSJeff Kirsher  */
71f844a0eaSJeff Kirsher #define BNAD_NAME			"bna"
72f844a0eaSJeff Kirsher #define BNAD_NAME_LEN			64
73f844a0eaSJeff Kirsher 
7445e98341SRasesh Mody #define BNAD_VERSION			"3.2.21.1"
75f844a0eaSJeff Kirsher 
76f844a0eaSJeff Kirsher #define BNAD_MAILBOX_MSIX_INDEX		0
77f844a0eaSJeff Kirsher #define BNAD_MAILBOX_MSIX_VECTORS	1
78f844a0eaSJeff Kirsher #define BNAD_INTX_TX_IB_BITMASK		0x1
79f844a0eaSJeff Kirsher #define BNAD_INTX_RX_IB_BITMASK		0x2
80f844a0eaSJeff Kirsher 
81f844a0eaSJeff Kirsher #define BNAD_STATS_TIMER_FREQ		1000	/* in msecs */
82f844a0eaSJeff Kirsher #define BNAD_DIM_TIMER_FREQ		1000	/* in msecs */
83f844a0eaSJeff Kirsher 
84078086f3SRasesh Mody #define BNAD_IOCETH_TIMEOUT	     10000
85078086f3SRasesh Mody 
865216562aSRasesh Mody #define BNAD_MIN_Q_DEPTH		512
875216562aSRasesh Mody #define BNAD_MAX_RXQ_DEPTH		2048
885216562aSRasesh Mody #define BNAD_MAX_TXQ_DEPTH		2048
8941eb5ba4SRasesh Mody 
90f844a0eaSJeff Kirsher #define BNAD_JUMBO_MTU			9000
91f844a0eaSJeff Kirsher 
92f844a0eaSJeff Kirsher #define BNAD_NETIF_WAKE_THRESHOLD	8
93f844a0eaSJeff Kirsher 
94f844a0eaSJeff Kirsher #define BNAD_RXQ_REFILL_THRESHOLD_SHIFT	3
95f844a0eaSJeff Kirsher 
96f844a0eaSJeff Kirsher /* Bit positions for tcb->flags */
97f844a0eaSJeff Kirsher #define BNAD_TXQ_FREE_SENT		0
98f844a0eaSJeff Kirsher #define BNAD_TXQ_TX_STARTED		1
99f844a0eaSJeff Kirsher 
100f844a0eaSJeff Kirsher /* Bit positions for rcb->flags */
1015216562aSRasesh Mody #define BNAD_RXQ_STARTED		0
1025216562aSRasesh Mody #define BNAD_RXQ_POST_OK		1
103f844a0eaSJeff Kirsher 
104078086f3SRasesh Mody /* Resource limits */
105078086f3SRasesh Mody #define BNAD_NUM_TXQ			(bnad->num_tx * bnad->num_txq_per_tx)
106078086f3SRasesh Mody #define BNAD_NUM_RXP			(bnad->num_rx * bnad->num_rxp_per_rx)
107078086f3SRasesh Mody 
108f844a0eaSJeff Kirsher /*
109f844a0eaSJeff Kirsher  * DATA STRUCTURES
110f844a0eaSJeff Kirsher  */
111f844a0eaSJeff Kirsher 
112f844a0eaSJeff Kirsher /* enums */
113f844a0eaSJeff Kirsher enum bnad_intr_source {
114f844a0eaSJeff Kirsher 	BNAD_INTR_TX		= 1,
115f844a0eaSJeff Kirsher 	BNAD_INTR_RX		= 2
116f844a0eaSJeff Kirsher };
117f844a0eaSJeff Kirsher 
118f844a0eaSJeff Kirsher enum bnad_link_state {
119f844a0eaSJeff Kirsher 	BNAD_LS_DOWN		= 0,
120f844a0eaSJeff Kirsher 	BNAD_LS_UP		= 1
121f844a0eaSJeff Kirsher };
122f844a0eaSJeff Kirsher 
12372a9730bSKrishna Gudipati struct bnad_iocmd_comp {
12472a9730bSKrishna Gudipati 	struct bnad		*bnad;
12572a9730bSKrishna Gudipati 	struct completion	comp;
12672a9730bSKrishna Gudipati 	int			comp_status;
12772a9730bSKrishna Gudipati };
12872a9730bSKrishna Gudipati 
129f844a0eaSJeff Kirsher struct bnad_completion {
130f844a0eaSJeff Kirsher 	struct completion	ioc_comp;
131f844a0eaSJeff Kirsher 	struct completion	ucast_comp;
132f844a0eaSJeff Kirsher 	struct completion	mcast_comp;
133f844a0eaSJeff Kirsher 	struct completion	tx_comp;
134f844a0eaSJeff Kirsher 	struct completion	rx_comp;
135f844a0eaSJeff Kirsher 	struct completion	stats_comp;
136078086f3SRasesh Mody 	struct completion	enet_comp;
137078086f3SRasesh Mody 	struct completion	mtu_comp;
138f844a0eaSJeff Kirsher 
139f844a0eaSJeff Kirsher 	u8			ioc_comp_status;
140f844a0eaSJeff Kirsher 	u8			ucast_comp_status;
141f844a0eaSJeff Kirsher 	u8			mcast_comp_status;
142f844a0eaSJeff Kirsher 	u8			tx_comp_status;
143f844a0eaSJeff Kirsher 	u8			rx_comp_status;
144f844a0eaSJeff Kirsher 	u8			stats_comp_status;
145f844a0eaSJeff Kirsher 	u8			port_comp_status;
146078086f3SRasesh Mody 	u8			mtu_comp_status;
147f844a0eaSJeff Kirsher };
148f844a0eaSJeff Kirsher 
149f844a0eaSJeff Kirsher /* Tx Rx Control Stats */
150f844a0eaSJeff Kirsher struct bnad_drv_stats {
151f844a0eaSJeff Kirsher 	u64		netif_queue_stop;
152f844a0eaSJeff Kirsher 	u64		netif_queue_wakeup;
153f844a0eaSJeff Kirsher 	u64		netif_queue_stopped;
154f844a0eaSJeff Kirsher 	u64		tso4;
155f844a0eaSJeff Kirsher 	u64		tso6;
156f844a0eaSJeff Kirsher 	u64		tso_err;
157f844a0eaSJeff Kirsher 	u64		tcpcsum_offload;
158f844a0eaSJeff Kirsher 	u64		udpcsum_offload;
159f844a0eaSJeff Kirsher 	u64		csum_help;
160271e8b79SRasesh Mody 	u64		tx_skb_too_short;
161271e8b79SRasesh Mody 	u64		tx_skb_stopping;
162271e8b79SRasesh Mody 	u64		tx_skb_max_vectors;
163271e8b79SRasesh Mody 	u64		tx_skb_mss_too_long;
164271e8b79SRasesh Mody 	u64		tx_skb_tso_too_short;
165271e8b79SRasesh Mody 	u64		tx_skb_tso_prepare;
166271e8b79SRasesh Mody 	u64		tx_skb_non_tso_too_long;
167271e8b79SRasesh Mody 	u64		tx_skb_tcp_hdr;
168271e8b79SRasesh Mody 	u64		tx_skb_udp_hdr;
169271e8b79SRasesh Mody 	u64		tx_skb_csum_err;
170271e8b79SRasesh Mody 	u64		tx_skb_headlen_too_long;
171271e8b79SRasesh Mody 	u64		tx_skb_headlen_zero;
172271e8b79SRasesh Mody 	u64		tx_skb_frag_zero;
173271e8b79SRasesh Mody 	u64		tx_skb_len_mismatch;
174f844a0eaSJeff Kirsher 
175f844a0eaSJeff Kirsher 	u64		hw_stats_updates;
176f844a0eaSJeff Kirsher 	u64		netif_rx_dropped;
177f844a0eaSJeff Kirsher 
178f844a0eaSJeff Kirsher 	u64		link_toggle;
179078086f3SRasesh Mody 	u64		cee_toggle;
180f844a0eaSJeff Kirsher 
181f844a0eaSJeff Kirsher 	u64		rxp_info_alloc_failed;
182f844a0eaSJeff Kirsher 	u64		mbox_intr_disabled;
183f844a0eaSJeff Kirsher 	u64		mbox_intr_enabled;
184f844a0eaSJeff Kirsher 	u64		tx_unmap_q_alloc_failed;
185f844a0eaSJeff Kirsher 	u64		rx_unmap_q_alloc_failed;
186f844a0eaSJeff Kirsher 
187f844a0eaSJeff Kirsher 	u64		rxbuf_alloc_failed;
188f844a0eaSJeff Kirsher };
189f844a0eaSJeff Kirsher 
190f844a0eaSJeff Kirsher /* Complete driver stats */
191f844a0eaSJeff Kirsher struct bnad_stats {
192f844a0eaSJeff Kirsher 	struct bnad_drv_stats drv_stats;
193f844a0eaSJeff Kirsher 	struct bna_stats *bna_stats;
194f844a0eaSJeff Kirsher };
195f844a0eaSJeff Kirsher 
196f844a0eaSJeff Kirsher /* Tx / Rx Resources */
197f844a0eaSJeff Kirsher struct bnad_tx_res_info {
198f844a0eaSJeff Kirsher 	struct bna_res_info res_info[BNA_TX_RES_T_MAX];
199f844a0eaSJeff Kirsher };
200f844a0eaSJeff Kirsher 
201f844a0eaSJeff Kirsher struct bnad_rx_res_info {
202f844a0eaSJeff Kirsher 	struct bna_res_info res_info[BNA_RX_RES_T_MAX];
203f844a0eaSJeff Kirsher };
204f844a0eaSJeff Kirsher 
205f844a0eaSJeff Kirsher struct bnad_tx_info {
206f844a0eaSJeff Kirsher 	struct bna_tx *tx; /* 1:1 between tx_info & tx */
207f844a0eaSJeff Kirsher 	struct bna_tcb *tcb[BNAD_MAX_TXQ_PER_TX];
208078086f3SRasesh Mody 	u32 tx_id;
20901b54b14SJing Huang 	struct delayed_work tx_cleanup_work;
210f844a0eaSJeff Kirsher } ____cacheline_aligned;
211f844a0eaSJeff Kirsher 
212f844a0eaSJeff Kirsher struct bnad_rx_info {
213f844a0eaSJeff Kirsher 	struct bna_rx *rx; /* 1:1 between rx_info & rx */
214f844a0eaSJeff Kirsher 
215772b5235SRasesh Mody 	struct bnad_rx_ctrl rx_ctrl[BNAD_MAX_RXP_PER_RX];
216078086f3SRasesh Mody 	u32 rx_id;
21701b54b14SJing Huang 	struct work_struct rx_cleanup_work;
218f844a0eaSJeff Kirsher } ____cacheline_aligned;
219f844a0eaSJeff Kirsher 
2205216562aSRasesh Mody struct bnad_tx_vector {
221f844a0eaSJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(dma_addr);
222f844a0eaSJeff Kirsher };
223f844a0eaSJeff Kirsher 
2245216562aSRasesh Mody struct bnad_tx_unmap {
2255216562aSRasesh Mody 	struct sk_buff		*skb;
2265216562aSRasesh Mody 	u32			nvecs;
2275216562aSRasesh Mody 	struct bnad_tx_vector	vectors[BFI_TX_MAX_VECTORS_PER_WI];
2285216562aSRasesh Mody };
2295216562aSRasesh Mody 
2305216562aSRasesh Mody struct bnad_rx_vector {
2315216562aSRasesh Mody 	DEFINE_DMA_UNMAP_ADDR(dma_addr);
2325216562aSRasesh Mody 	u32			len;
2335216562aSRasesh Mody };
2345216562aSRasesh Mody 
2355216562aSRasesh Mody struct bnad_rx_unmap {
23630f9fc94SRasesh Mody 	struct page		*page;
23730f9fc94SRasesh Mody 	u32			page_offset;
2385216562aSRasesh Mody 	struct sk_buff		*skb;
2395216562aSRasesh Mody 	struct bnad_rx_vector	vector;
240f844a0eaSJeff Kirsher };
241f844a0eaSJeff Kirsher 
24230f9fc94SRasesh Mody enum bnad_rxbuf_type {
24330f9fc94SRasesh Mody 	BNAD_RXBUF_NONE		= 0,
24430f9fc94SRasesh Mody 	BNAD_RXBUF_SKB		= 1,
24530f9fc94SRasesh Mody 	BNAD_RXBUF_PAGE		= 2,
24630f9fc94SRasesh Mody 	BNAD_RXBUF_MULTI	= 3
24730f9fc94SRasesh Mody };
24830f9fc94SRasesh Mody 
24930f9fc94SRasesh Mody #define BNAD_RXBUF_IS_PAGE(_type)	((_type) == BNAD_RXBUF_PAGE)
25030f9fc94SRasesh Mody 
25130f9fc94SRasesh Mody struct bnad_rx_unmap_q {
25230f9fc94SRasesh Mody 	int			reuse_pi;
25330f9fc94SRasesh Mody 	int			alloc_order;
25430f9fc94SRasesh Mody 	u32			map_size;
25530f9fc94SRasesh Mody 	enum bnad_rxbuf_type	type;
25630f9fc94SRasesh Mody 	struct bnad_rx_unmap	unmap[0];
25730f9fc94SRasesh Mody };
25830f9fc94SRasesh Mody 
259f844a0eaSJeff Kirsher /* Bit mask values for bnad->cfg_flags */
260f844a0eaSJeff Kirsher #define	BNAD_CF_DIM_ENABLED		0x01	/* DIM */
261f844a0eaSJeff Kirsher #define	BNAD_CF_PROMISC			0x02
262f844a0eaSJeff Kirsher #define BNAD_CF_ALLMULTI		0x04
263fe1624cfSRasesh Mody #define	BNAD_CF_DEFAULT			0x08
264fe1624cfSRasesh Mody #define	BNAD_CF_MSIX			0x10	/* If in MSIx mode */
265f844a0eaSJeff Kirsher 
266f844a0eaSJeff Kirsher /* Defines for run_flags bit-mask */
267f844a0eaSJeff Kirsher /* Set, tested & cleared using xxx_bit() functions */
268f844a0eaSJeff Kirsher /* Values indicated bit positions */
269078086f3SRasesh Mody #define BNAD_RF_CEE_RUNNING		0
270078086f3SRasesh Mody #define BNAD_RF_MTU_SET		1
271f844a0eaSJeff Kirsher #define BNAD_RF_MBOX_IRQ_DISABLED	2
272078086f3SRasesh Mody #define BNAD_RF_NETDEV_REGISTERED	3
273f844a0eaSJeff Kirsher #define BNAD_RF_DIM_TIMER_RUNNING	4
274f844a0eaSJeff Kirsher #define BNAD_RF_STATS_TIMER_RUNNING	5
275078086f3SRasesh Mody #define BNAD_RF_TX_PRIO_SET		6
276078086f3SRasesh Mody 
277f844a0eaSJeff Kirsher struct bnad {
278f844a0eaSJeff Kirsher 	struct net_device	*netdev;
27972a9730bSKrishna Gudipati 	u32			id;
28072a9730bSKrishna Gudipati 	struct list_head	list_entry;
281f844a0eaSJeff Kirsher 
282f844a0eaSJeff Kirsher 	/* Data path */
283772b5235SRasesh Mody 	struct bnad_tx_info tx_info[BNAD_MAX_TX];
284772b5235SRasesh Mody 	struct bnad_rx_info rx_info[BNAD_MAX_RX];
285f844a0eaSJeff Kirsher 
286f844a0eaSJeff Kirsher 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
287f844a0eaSJeff Kirsher 	/*
288f844a0eaSJeff Kirsher 	 * These q numbers are global only because
289f844a0eaSJeff Kirsher 	 * they are used to calculate MSIx vectors.
290f844a0eaSJeff Kirsher 	 * Actually the exact # of queues are per Tx/Rx
291f844a0eaSJeff Kirsher 	 * object.
292f844a0eaSJeff Kirsher 	 */
293f844a0eaSJeff Kirsher 	u32		num_tx;
294f844a0eaSJeff Kirsher 	u32		num_rx;
295f844a0eaSJeff Kirsher 	u32		num_txq_per_tx;
296f844a0eaSJeff Kirsher 	u32		num_rxp_per_rx;
297f844a0eaSJeff Kirsher 
298f844a0eaSJeff Kirsher 	u32		txq_depth;
299f844a0eaSJeff Kirsher 	u32		rxq_depth;
300f844a0eaSJeff Kirsher 
301f844a0eaSJeff Kirsher 	u8			tx_coalescing_timeo;
302f844a0eaSJeff Kirsher 	u8			rx_coalescing_timeo;
303f844a0eaSJeff Kirsher 
3045e46631fSRasesh Mody 	struct bna_rx_config rx_config[BNAD_MAX_RX] ____cacheline_aligned;
3055e46631fSRasesh Mody 	struct bna_tx_config tx_config[BNAD_MAX_TX] ____cacheline_aligned;
306f844a0eaSJeff Kirsher 
307f844a0eaSJeff Kirsher 	void __iomem		*bar0;	/* BAR0 address */
308f844a0eaSJeff Kirsher 
309f844a0eaSJeff Kirsher 	struct bna bna;
310f844a0eaSJeff Kirsher 
311f844a0eaSJeff Kirsher 	u32		cfg_flags;
312f844a0eaSJeff Kirsher 	unsigned long		run_flags;
313f844a0eaSJeff Kirsher 
314f844a0eaSJeff Kirsher 	struct pci_dev		*pcidev;
315f844a0eaSJeff Kirsher 	u64		mmio_start;
316f844a0eaSJeff Kirsher 	u64		mmio_len;
317f844a0eaSJeff Kirsher 
318f844a0eaSJeff Kirsher 	u32		msix_num;
319f844a0eaSJeff Kirsher 	struct msix_entry	*msix_table;
320f844a0eaSJeff Kirsher 
321f844a0eaSJeff Kirsher 	struct mutex		conf_mutex;
322f844a0eaSJeff Kirsher 	spinlock_t		bna_lock ____cacheline_aligned;
323f844a0eaSJeff Kirsher 
324f844a0eaSJeff Kirsher 	/* Timers */
325f844a0eaSJeff Kirsher 	struct timer_list	ioc_timer;
326f844a0eaSJeff Kirsher 	struct timer_list	dim_timer;
327f844a0eaSJeff Kirsher 	struct timer_list	stats_timer;
328f844a0eaSJeff Kirsher 
329f844a0eaSJeff Kirsher 	/* Control path resources, memory & irq */
330f844a0eaSJeff Kirsher 	struct bna_res_info res_info[BNA_RES_T_MAX];
331078086f3SRasesh Mody 	struct bna_res_info mod_res_info[BNA_MOD_RES_T_MAX];
332772b5235SRasesh Mody 	struct bnad_tx_res_info tx_res_info[BNAD_MAX_TX];
333772b5235SRasesh Mody 	struct bnad_rx_res_info rx_res_info[BNAD_MAX_RX];
334f844a0eaSJeff Kirsher 
335f844a0eaSJeff Kirsher 	struct bnad_completion bnad_completions;
336f844a0eaSJeff Kirsher 
337f844a0eaSJeff Kirsher 	/* Burnt in MAC address */
338f844a0eaSJeff Kirsher 	mac_t			perm_addr;
339f844a0eaSJeff Kirsher 
34001b54b14SJing Huang 	struct workqueue_struct *work_q;
341f844a0eaSJeff Kirsher 
342f844a0eaSJeff Kirsher 	/* Statistics */
343f844a0eaSJeff Kirsher 	struct bnad_stats stats;
344f844a0eaSJeff Kirsher 
345f844a0eaSJeff Kirsher 	struct bnad_diag *diag;
346f844a0eaSJeff Kirsher 
347f844a0eaSJeff Kirsher 	char			adapter_name[BNAD_NAME_LEN];
348f844a0eaSJeff Kirsher 	char			port_name[BNAD_NAME_LEN];
349f844a0eaSJeff Kirsher 	char			mbox_irq_name[BNAD_NAME_LEN];
35001b54b14SJing Huang 	char			wq_name[BNAD_NAME_LEN];
3517afc5dbdSKrishna Gudipati 
3527afc5dbdSKrishna Gudipati 	/* debugfs specific data */
3537afc5dbdSKrishna Gudipati 	char	*regdata;
3547afc5dbdSKrishna Gudipati 	u32	reglen;
3557afc5dbdSKrishna Gudipati 	struct dentry *bnad_dentry_files[5];
3567afc5dbdSKrishna Gudipati 	struct dentry *port_debugfs_root;
3577afc5dbdSKrishna Gudipati };
3587afc5dbdSKrishna Gudipati 
3597afc5dbdSKrishna Gudipati struct bnad_drvinfo {
3607afc5dbdSKrishna Gudipati 	struct bfa_ioc_attr  ioc_attr;
3617afc5dbdSKrishna Gudipati 	struct bfa_cee_attr  cee_attr;
3627afc5dbdSKrishna Gudipati 	struct bfa_flash_attr flash_attr;
3637afc5dbdSKrishna Gudipati 	u32	cee_status;
3647afc5dbdSKrishna Gudipati 	u32	flash_status;
365f844a0eaSJeff Kirsher };
366f844a0eaSJeff Kirsher 
367f844a0eaSJeff Kirsher /*
368f844a0eaSJeff Kirsher  * EXTERN VARIABLES
369f844a0eaSJeff Kirsher  */
370e1e0918fSstephen hemminger extern const struct firmware *bfi_fw;
371f844a0eaSJeff Kirsher 
372f844a0eaSJeff Kirsher /*
373f844a0eaSJeff Kirsher  * EXTERN PROTOTYPES
374f844a0eaSJeff Kirsher  */
37549ca19bdSJoe Perches u32 *cna_get_firmware_buf(struct pci_dev *pdev);
376f844a0eaSJeff Kirsher /* Netdev entry point prototypes */
37749ca19bdSJoe Perches void bnad_set_rx_mode(struct net_device *netdev);
37849ca19bdSJoe Perches struct net_device_stats *bnad_get_netdev_stats(struct net_device *netdev);
37949ca19bdSJoe Perches int bnad_mac_addr_set_locked(struct bnad *bnad, u8 *mac_addr);
38049ca19bdSJoe Perches int bnad_enable_default_bcast(struct bnad *bnad);
38149ca19bdSJoe Perches void bnad_restore_vlans(struct bnad *bnad, u32 rx_id);
38249ca19bdSJoe Perches void bnad_set_ethtool_ops(struct net_device *netdev);
38349ca19bdSJoe Perches void bnad_cb_completion(void *arg, enum bfa_status status);
384f844a0eaSJeff Kirsher 
385f844a0eaSJeff Kirsher /* Configuration & setup */
38649ca19bdSJoe Perches void bnad_tx_coalescing_timeo_set(struct bnad *bnad);
38749ca19bdSJoe Perches void bnad_rx_coalescing_timeo_set(struct bnad *bnad);
388f844a0eaSJeff Kirsher 
38949ca19bdSJoe Perches int bnad_setup_rx(struct bnad *bnad, u32 rx_id);
39049ca19bdSJoe Perches int bnad_setup_tx(struct bnad *bnad, u32 tx_id);
39149ca19bdSJoe Perches void bnad_destroy_tx(struct bnad *bnad, u32 tx_id);
39249ca19bdSJoe Perches void bnad_destroy_rx(struct bnad *bnad, u32 rx_id);
393f844a0eaSJeff Kirsher 
394f844a0eaSJeff Kirsher /* Timer start/stop protos */
39549ca19bdSJoe Perches void bnad_dim_timer_start(struct bnad *bnad);
396f844a0eaSJeff Kirsher 
397f844a0eaSJeff Kirsher /* Statistics */
39849ca19bdSJoe Perches void bnad_netdev_qstats_fill(struct bnad *bnad,
399f844a0eaSJeff Kirsher 			     struct rtnl_link_stats64 *stats);
40049ca19bdSJoe Perches void bnad_netdev_hwstats_fill(struct bnad *bnad,
401f844a0eaSJeff Kirsher 			      struct rtnl_link_stats64 *stats);
402f844a0eaSJeff Kirsher 
4037afc5dbdSKrishna Gudipati /* Debugfs */
4047afc5dbdSKrishna Gudipati void bnad_debugfs_init(struct bnad *bnad);
4057afc5dbdSKrishna Gudipati void bnad_debugfs_uninit(struct bnad *bnad);
4067afc5dbdSKrishna Gudipati 
4071aa8b471SBen Hutchings /* MACROS */
408f844a0eaSJeff Kirsher /* To set & get the stats counters */
409f844a0eaSJeff Kirsher #define BNAD_UPDATE_CTR(_bnad, _ctr)				\
410f844a0eaSJeff Kirsher 				(((_bnad)->stats.drv_stats._ctr)++)
411f844a0eaSJeff Kirsher 
412f844a0eaSJeff Kirsher #define BNAD_GET_CTR(_bnad, _ctr) ((_bnad)->stats.drv_stats._ctr)
413f844a0eaSJeff Kirsher 
414f844a0eaSJeff Kirsher #define bnad_enable_rx_irq_unsafe(_ccb)			\
415f844a0eaSJeff Kirsher {							\
416271e8b79SRasesh Mody 	if (likely(test_bit(BNAD_RXQ_STARTED, &(_ccb)->rcb[0]->flags))) {\
417f844a0eaSJeff Kirsher 		bna_ib_coalescing_timer_set((_ccb)->i_dbell,	\
418f844a0eaSJeff Kirsher 			(_ccb)->rx_coalescing_timeo);		\
419f844a0eaSJeff Kirsher 		bna_ib_ack((_ccb)->i_dbell, 0);			\
420f844a0eaSJeff Kirsher 	}							\
421f844a0eaSJeff Kirsher }
422f844a0eaSJeff Kirsher 
423f844a0eaSJeff Kirsher #endif /* __BNAD_H__ */
424