1ae5c42f0SMichael Chan /* Broadcom NetXtreme-C/E network driver.
2ae5c42f0SMichael Chan  *
3ae5c42f0SMichael Chan  * Copyright (c) 2021 Broadcom Inc.
4ae5c42f0SMichael Chan  *
5ae5c42f0SMichael Chan  * This program is free software; you can redistribute it and/or modify
6ae5c42f0SMichael Chan  * it under the terms of the GNU General Public License as published by
7ae5c42f0SMichael Chan  * the Free Software Foundation.
8ae5c42f0SMichael Chan  */
9ae5c42f0SMichael Chan 
10ae5c42f0SMichael Chan #ifndef BNXT_PTP_H
11ae5c42f0SMichael Chan #define BNXT_PTP_H
12ae5c42f0SMichael Chan 
13228ea8c1SEdwin Peer #include <linux/ptp_clock_kernel.h>
14228ea8c1SEdwin Peer #include <linux/timecounter.h>
15228ea8c1SEdwin Peer 
1692529df7SMichael Chan #define BNXT_PTP_GRC_WIN	6
1792529df7SMichael Chan #define BNXT_PTP_GRC_WIN_BASE	0x6000
18118612d5SMichael Chan 
19118612d5SMichael Chan #define BNXT_MAX_PHC_DRIFT	31000000
20*85036aeeSPavan Chebbi #define BNXT_CYCLES_SHIFT	23
21*85036aeeSPavan Chebbi #define BNXT_DEVCLK_FREQ	1000000
22118612d5SMichael Chan #define BNXT_LO_TIMER_MASK	0x0000ffffffffUL
23118612d5SMichael Chan #define BNXT_HI_TIMER_MASK	0xffff00000000UL
24118612d5SMichael Chan 
25118612d5SMichael Chan #define BNXT_PTP_QTS_TIMEOUT	1000
26118612d5SMichael Chan #define BNXT_PTP_QTS_TX_ENABLES	(PORT_TS_QUERY_REQ_ENABLES_PTP_SEQ_ID |	\
279e266807SMichael Chan 				 PORT_TS_QUERY_REQ_ENABLES_TS_REQ_TIMEOUT | \
289e266807SMichael Chan 				 PORT_TS_QUERY_REQ_ENABLES_PTP_HDR_OFFSET)
29118612d5SMichael Chan 
30caf3eedbSPavan Chebbi struct pps_pin {
319e518f25SPavan Chebbi 	u8 event;
32caf3eedbSPavan Chebbi 	u8 usage;
339e518f25SPavan Chebbi 	u8 state;
34caf3eedbSPavan Chebbi };
35caf3eedbSPavan Chebbi 
36dcf50006SDamien Le Moal #define TSIO_PIN_VALID(pin) ((pin) >= 0 && (pin) < (BNXT_MAX_TSIO_PINS))
379e518f25SPavan Chebbi 
38099fdedaSPavan Chebbi #define EVENT_DATA2_PPS_EVENT_TYPE(data2)				\
39099fdedaSPavan Chebbi 	((data2) & ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE)
40099fdedaSPavan Chebbi 
41099fdedaSPavan Chebbi #define EVENT_DATA2_PPS_PIN_NUM(data2)					\
42099fdedaSPavan Chebbi 	(((data2) &							\
43099fdedaSPavan Chebbi 	  ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PIN_NUMBER_MASK) >>\
44099fdedaSPavan Chebbi 	 ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PIN_NUMBER_SFT)
45099fdedaSPavan Chebbi 
46099fdedaSPavan Chebbi #define BNXT_DATA2_UPPER_MSK						\
47099fdedaSPavan Chebbi 	ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PPS_TIMESTAMP_UPPER_MASK
48099fdedaSPavan Chebbi 
49099fdedaSPavan Chebbi #define BNXT_DATA2_UPPER_SFT						\
50099fdedaSPavan Chebbi 	(32 -								\
51099fdedaSPavan Chebbi 	 ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PPS_TIMESTAMP_UPPER_SFT)
52099fdedaSPavan Chebbi 
53099fdedaSPavan Chebbi #define BNXT_DATA1_LOWER_MSK						\
54099fdedaSPavan Chebbi 	ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA1_PPS_TIMESTAMP_LOWER_MASK
55099fdedaSPavan Chebbi 
56099fdedaSPavan Chebbi #define BNXT_DATA1_LOWER_SFT						\
57099fdedaSPavan Chebbi 	  ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA1_PPS_TIMESTAMP_LOWER_SFT
58099fdedaSPavan Chebbi 
59099fdedaSPavan Chebbi #define EVENT_PPS_TS(data2, data1)					\
60099fdedaSPavan Chebbi 	(((u64)((data2) & BNXT_DATA2_UPPER_MSK) << BNXT_DATA2_UPPER_SFT) |\
61099fdedaSPavan Chebbi 	 (((data1) & BNXT_DATA1_LOWER_MSK) >> BNXT_DATA1_LOWER_SFT))
62099fdedaSPavan Chebbi 
63caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_DISABLE	0
64caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_ENABLE	1
65caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_NONE	0
66caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_PPS_IN	1
67caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_PPS_OUT	2
68caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_SYNC_IN	3
69caf3eedbSPavan Chebbi #define BNXT_PPS_PIN_SYNC_OUT	4
70caf3eedbSPavan Chebbi 
71caf3eedbSPavan Chebbi #define BNXT_PPS_EVENT_INTERNAL	1
72caf3eedbSPavan Chebbi #define BNXT_PPS_EVENT_EXTERNAL	2
73caf3eedbSPavan Chebbi 
74caf3eedbSPavan Chebbi struct bnxt_pps {
75caf3eedbSPavan Chebbi 	u8 num_pins;
76caf3eedbSPavan Chebbi #define BNXT_MAX_TSIO_PINS	4
77caf3eedbSPavan Chebbi 	struct pps_pin pins[BNXT_MAX_TSIO_PINS];
78caf3eedbSPavan Chebbi };
79caf3eedbSPavan Chebbi 
80ae5c42f0SMichael Chan struct bnxt_ptp_cfg {
81ae5c42f0SMichael Chan 	struct ptp_clock_info	ptp_info;
82ae5c42f0SMichael Chan 	struct ptp_clock	*ptp_clock;
83ae5c42f0SMichael Chan 	struct cyclecounter	cc;
84ae5c42f0SMichael Chan 	struct timecounter	tc;
85caf3eedbSPavan Chebbi 	struct bnxt_pps		pps_info;
86ae5c42f0SMichael Chan 	/* serialize timecounter access */
87ae5c42f0SMichael Chan 	spinlock_t		ptp_lock;
88ae5c42f0SMichael Chan 	struct sk_buff		*tx_skb;
89ae5c42f0SMichael Chan 	u64			current_time;
90ae5c42f0SMichael Chan 	u64			old_time;
91ae5c42f0SMichael Chan 	unsigned long		next_period;
9289bc7f45SMichael Chan 	unsigned long		next_overflow_check;
93*85036aeeSPavan Chebbi 	u32			cmult;
94*85036aeeSPavan Chebbi 	/* a 23b shift cyclecounter will overflow in ~36 mins.  Check overflow every 18 mins. */
95*85036aeeSPavan Chebbi 	#define BNXT_PHC_OVERFLOW_PERIOD	(18 * 60 * HZ)
9689bc7f45SMichael Chan 
97ae5c42f0SMichael Chan 	u16			tx_seqid;
989e266807SMichael Chan 	u16			tx_hdr_off;
99ae5c42f0SMichael Chan 	struct bnxt		*bp;
100ae5c42f0SMichael Chan 	atomic_t		tx_avail;
101ae5c42f0SMichael Chan #define BNXT_MAX_TX_TS	1
102ae5c42f0SMichael Chan 	u16			rxctl;
103ae5c42f0SMichael Chan #define BNXT_PTP_MSG_SYNC			(1 << 0)
104ae5c42f0SMichael Chan #define BNXT_PTP_MSG_DELAY_REQ			(1 << 1)
105ae5c42f0SMichael Chan #define BNXT_PTP_MSG_PDELAY_REQ			(1 << 2)
106ae5c42f0SMichael Chan #define BNXT_PTP_MSG_PDELAY_RESP		(1 << 3)
107ae5c42f0SMichael Chan #define BNXT_PTP_MSG_FOLLOW_UP			(1 << 8)
108ae5c42f0SMichael Chan #define BNXT_PTP_MSG_DELAY_RESP			(1 << 9)
109ae5c42f0SMichael Chan #define BNXT_PTP_MSG_PDELAY_RESP_FOLLOW_UP	(1 << 10)
110ae5c42f0SMichael Chan #define BNXT_PTP_MSG_ANNOUNCE			(1 << 11)
111ae5c42f0SMichael Chan #define BNXT_PTP_MSG_SIGNALING			(1 << 12)
112ae5c42f0SMichael Chan #define BNXT_PTP_MSG_MANAGEMENT			(1 << 13)
113ae5c42f0SMichael Chan #define BNXT_PTP_MSG_EVENTS		(BNXT_PTP_MSG_SYNC |		\
114ae5c42f0SMichael Chan 					 BNXT_PTP_MSG_DELAY_REQ |	\
115ae5c42f0SMichael Chan 					 BNXT_PTP_MSG_PDELAY_REQ |	\
116ae5c42f0SMichael Chan 					 BNXT_PTP_MSG_PDELAY_RESP)
117ae5c42f0SMichael Chan 	u8			tx_tstamp_en:1;
118ae5c42f0SMichael Chan 	int			rx_filter;
11911862689SPavan Chebbi 	u32			tstamp_filters;
120ae5c42f0SMichael Chan 
121ae5c42f0SMichael Chan 	u32			refclk_regs[2];
122ae5c42f0SMichael Chan 	u32			refclk_mapped_regs[2];
123ae5c42f0SMichael Chan };
124118612d5SMichael Chan 
1257f5515d1SPavan Chebbi #if BITS_PER_LONG == 32
1267f5515d1SPavan Chebbi #define BNXT_READ_TIME64(ptp, dst, src)		\
1277f5515d1SPavan Chebbi do {						\
1287f5515d1SPavan Chebbi 	spin_lock_bh(&(ptp)->ptp_lock);		\
1297f5515d1SPavan Chebbi 	(dst) = (src);				\
1307f5515d1SPavan Chebbi 	spin_unlock_bh(&(ptp)->ptp_lock);	\
1317f5515d1SPavan Chebbi } while (0)
1327f5515d1SPavan Chebbi #else
1337f5515d1SPavan Chebbi #define BNXT_READ_TIME64(ptp, dst, src)		\
1347f5515d1SPavan Chebbi 	((dst) = READ_ONCE(src))
1357f5515d1SPavan Chebbi #endif
1367f5515d1SPavan Chebbi 
1379e266807SMichael Chan int bnxt_ptp_parse(struct sk_buff *skb, u16 *seq_id, u16 *hdr_off);
138e7b0afb6SPavan Chebbi void bnxt_ptp_update_current_time(struct bnxt *bp);
139099fdedaSPavan Chebbi void bnxt_ptp_pps_event(struct bnxt *bp, u32 data1, u32 data2);
14011862689SPavan Chebbi void bnxt_ptp_cfg_tstamp_filters(struct bnxt *bp);
1419e518f25SPavan Chebbi void bnxt_ptp_reapply_pps(struct bnxt *bp);
142118612d5SMichael Chan int bnxt_hwtstamp_set(struct net_device *dev, struct ifreq *ifr);
143118612d5SMichael Chan int bnxt_hwtstamp_get(struct net_device *dev, struct ifreq *ifr);
14483bb623cSPavan Chebbi int bnxt_get_tx_ts_p5(struct bnxt *bp, struct sk_buff *skb);
1457f5515d1SPavan Chebbi int bnxt_get_rx_ts_p5(struct bnxt *bp, u64 *ts, u32 pkt_ts);
14624ac1ecdSPavan Chebbi void bnxt_ptp_rtc_timecounter_init(struct bnxt_ptp_cfg *ptp, u64 ns);
14724ac1ecdSPavan Chebbi int bnxt_ptp_init_rtc(struct bnxt *bp, bool phc_cfg);
14824ac1ecdSPavan Chebbi int bnxt_ptp_init(struct bnxt *bp, bool phc_cfg);
149118612d5SMichael Chan void bnxt_ptp_clear(struct bnxt *bp);
150ae5c42f0SMichael Chan #endif
151