1 /* Broadcom NetXtreme-C/E network driver. 2 * 3 * Copyright (c) 2014-2016 Broadcom Corporation 4 * Copyright (c) 2014-2018 Broadcom Limited 5 * Copyright (c) 2018-2022 Broadcom Inc. 6 * 7 * This program is free software; you can redistribute it and/or modify 8 * it under the terms of the GNU General Public License as published by 9 * the Free Software Foundation. 10 * 11 * DO NOT MODIFY!!! This file is automatically generated. 12 */ 13 14 #ifndef _BNXT_HSI_H_ 15 #define _BNXT_HSI_H_ 16 17 /* hwrm_cmd_hdr (size:128b/16B) */ 18 struct hwrm_cmd_hdr { 19 __le16 req_type; 20 __le16 cmpl_ring; 21 __le16 seq_id; 22 __le16 target_id; 23 __le64 resp_addr; 24 }; 25 26 /* hwrm_resp_hdr (size:64b/8B) */ 27 struct hwrm_resp_hdr { 28 __le16 error_code; 29 __le16 req_type; 30 __le16 seq_id; 31 __le16 resp_len; 32 }; 33 34 #define CMD_DISCR_TLV_ENCAP 0x8000UL 35 #define CMD_DISCR_LAST CMD_DISCR_TLV_ENCAP 36 37 38 #define TLV_TYPE_HWRM_REQUEST 0x1UL 39 #define TLV_TYPE_HWRM_RESPONSE 0x2UL 40 #define TLV_TYPE_ROCE_SP_COMMAND 0x3UL 41 #define TLV_TYPE_QUERY_ROCE_CC_GEN1 0x4UL 42 #define TLV_TYPE_MODIFY_ROCE_CC_GEN1 0x5UL 43 #define TLV_TYPE_ENGINE_CKV_ALIAS_ECC_PUBLIC_KEY 0x8001UL 44 #define TLV_TYPE_ENGINE_CKV_IV 0x8003UL 45 #define TLV_TYPE_ENGINE_CKV_AUTH_TAG 0x8004UL 46 #define TLV_TYPE_ENGINE_CKV_CIPHERTEXT 0x8005UL 47 #define TLV_TYPE_ENGINE_CKV_HOST_ALGORITHMS 0x8006UL 48 #define TLV_TYPE_ENGINE_CKV_HOST_ECC_PUBLIC_KEY 0x8007UL 49 #define TLV_TYPE_ENGINE_CKV_ECDSA_SIGNATURE 0x8008UL 50 #define TLV_TYPE_ENGINE_CKV_FW_ECC_PUBLIC_KEY 0x8009UL 51 #define TLV_TYPE_ENGINE_CKV_FW_ALGORITHMS 0x800aUL 52 #define TLV_TYPE_LAST TLV_TYPE_ENGINE_CKV_FW_ALGORITHMS 53 54 55 /* tlv (size:64b/8B) */ 56 struct tlv { 57 __le16 cmd_discr; 58 u8 reserved_8b; 59 u8 flags; 60 #define TLV_FLAGS_MORE 0x1UL 61 #define TLV_FLAGS_MORE_LAST 0x0UL 62 #define TLV_FLAGS_MORE_NOT_LAST 0x1UL 63 #define TLV_FLAGS_REQUIRED 0x2UL 64 #define TLV_FLAGS_REQUIRED_NO (0x0UL << 1) 65 #define TLV_FLAGS_REQUIRED_YES (0x1UL << 1) 66 #define TLV_FLAGS_REQUIRED_LAST TLV_FLAGS_REQUIRED_YES 67 __le16 tlv_type; 68 __le16 length; 69 }; 70 71 /* input (size:128b/16B) */ 72 struct input { 73 __le16 req_type; 74 __le16 cmpl_ring; 75 __le16 seq_id; 76 __le16 target_id; 77 __le64 resp_addr; 78 }; 79 80 /* output (size:64b/8B) */ 81 struct output { 82 __le16 error_code; 83 __le16 req_type; 84 __le16 seq_id; 85 __le16 resp_len; 86 }; 87 88 /* hwrm_short_input (size:128b/16B) */ 89 struct hwrm_short_input { 90 __le16 req_type; 91 __le16 signature; 92 #define SHORT_REQ_SIGNATURE_SHORT_CMD 0x4321UL 93 #define SHORT_REQ_SIGNATURE_LAST SHORT_REQ_SIGNATURE_SHORT_CMD 94 __le16 target_id; 95 #define SHORT_REQ_TARGET_ID_DEFAULT 0x0UL 96 #define SHORT_REQ_TARGET_ID_TOOLS 0xfffdUL 97 #define SHORT_REQ_TARGET_ID_LAST SHORT_REQ_TARGET_ID_TOOLS 98 __le16 size; 99 __le64 req_addr; 100 }; 101 102 /* cmd_nums (size:64b/8B) */ 103 struct cmd_nums { 104 __le16 req_type; 105 #define HWRM_VER_GET 0x0UL 106 #define HWRM_FUNC_ECHO_RESPONSE 0xbUL 107 #define HWRM_ERROR_RECOVERY_QCFG 0xcUL 108 #define HWRM_FUNC_DRV_IF_CHANGE 0xdUL 109 #define HWRM_FUNC_BUF_UNRGTR 0xeUL 110 #define HWRM_FUNC_VF_CFG 0xfUL 111 #define HWRM_RESERVED1 0x10UL 112 #define HWRM_FUNC_RESET 0x11UL 113 #define HWRM_FUNC_GETFID 0x12UL 114 #define HWRM_FUNC_VF_ALLOC 0x13UL 115 #define HWRM_FUNC_VF_FREE 0x14UL 116 #define HWRM_FUNC_QCAPS 0x15UL 117 #define HWRM_FUNC_QCFG 0x16UL 118 #define HWRM_FUNC_CFG 0x17UL 119 #define HWRM_FUNC_QSTATS 0x18UL 120 #define HWRM_FUNC_CLR_STATS 0x19UL 121 #define HWRM_FUNC_DRV_UNRGTR 0x1aUL 122 #define HWRM_FUNC_VF_RESC_FREE 0x1bUL 123 #define HWRM_FUNC_VF_VNIC_IDS_QUERY 0x1cUL 124 #define HWRM_FUNC_DRV_RGTR 0x1dUL 125 #define HWRM_FUNC_DRV_QVER 0x1eUL 126 #define HWRM_FUNC_BUF_RGTR 0x1fUL 127 #define HWRM_PORT_PHY_CFG 0x20UL 128 #define HWRM_PORT_MAC_CFG 0x21UL 129 #define HWRM_PORT_TS_QUERY 0x22UL 130 #define HWRM_PORT_QSTATS 0x23UL 131 #define HWRM_PORT_LPBK_QSTATS 0x24UL 132 #define HWRM_PORT_CLR_STATS 0x25UL 133 #define HWRM_PORT_LPBK_CLR_STATS 0x26UL 134 #define HWRM_PORT_PHY_QCFG 0x27UL 135 #define HWRM_PORT_MAC_QCFG 0x28UL 136 #define HWRM_PORT_MAC_PTP_QCFG 0x29UL 137 #define HWRM_PORT_PHY_QCAPS 0x2aUL 138 #define HWRM_PORT_PHY_I2C_WRITE 0x2bUL 139 #define HWRM_PORT_PHY_I2C_READ 0x2cUL 140 #define HWRM_PORT_LED_CFG 0x2dUL 141 #define HWRM_PORT_LED_QCFG 0x2eUL 142 #define HWRM_PORT_LED_QCAPS 0x2fUL 143 #define HWRM_QUEUE_QPORTCFG 0x30UL 144 #define HWRM_QUEUE_QCFG 0x31UL 145 #define HWRM_QUEUE_CFG 0x32UL 146 #define HWRM_FUNC_VLAN_CFG 0x33UL 147 #define HWRM_FUNC_VLAN_QCFG 0x34UL 148 #define HWRM_QUEUE_PFCENABLE_QCFG 0x35UL 149 #define HWRM_QUEUE_PFCENABLE_CFG 0x36UL 150 #define HWRM_QUEUE_PRI2COS_QCFG 0x37UL 151 #define HWRM_QUEUE_PRI2COS_CFG 0x38UL 152 #define HWRM_QUEUE_COS2BW_QCFG 0x39UL 153 #define HWRM_QUEUE_COS2BW_CFG 0x3aUL 154 #define HWRM_QUEUE_DSCP_QCAPS 0x3bUL 155 #define HWRM_QUEUE_DSCP2PRI_QCFG 0x3cUL 156 #define HWRM_QUEUE_DSCP2PRI_CFG 0x3dUL 157 #define HWRM_VNIC_ALLOC 0x40UL 158 #define HWRM_VNIC_FREE 0x41UL 159 #define HWRM_VNIC_CFG 0x42UL 160 #define HWRM_VNIC_QCFG 0x43UL 161 #define HWRM_VNIC_TPA_CFG 0x44UL 162 #define HWRM_VNIC_TPA_QCFG 0x45UL 163 #define HWRM_VNIC_RSS_CFG 0x46UL 164 #define HWRM_VNIC_RSS_QCFG 0x47UL 165 #define HWRM_VNIC_PLCMODES_CFG 0x48UL 166 #define HWRM_VNIC_PLCMODES_QCFG 0x49UL 167 #define HWRM_VNIC_QCAPS 0x4aUL 168 #define HWRM_VNIC_UPDATE 0x4bUL 169 #define HWRM_RING_ALLOC 0x50UL 170 #define HWRM_RING_FREE 0x51UL 171 #define HWRM_RING_CMPL_RING_QAGGINT_PARAMS 0x52UL 172 #define HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS 0x53UL 173 #define HWRM_RING_AGGINT_QCAPS 0x54UL 174 #define HWRM_RING_SCHQ_ALLOC 0x55UL 175 #define HWRM_RING_SCHQ_CFG 0x56UL 176 #define HWRM_RING_SCHQ_FREE 0x57UL 177 #define HWRM_RING_RESET 0x5eUL 178 #define HWRM_RING_GRP_ALLOC 0x60UL 179 #define HWRM_RING_GRP_FREE 0x61UL 180 #define HWRM_RING_CFG 0x62UL 181 #define HWRM_RING_QCFG 0x63UL 182 #define HWRM_RESERVED5 0x64UL 183 #define HWRM_RESERVED6 0x65UL 184 #define HWRM_VNIC_RSS_COS_LB_CTX_ALLOC 0x70UL 185 #define HWRM_VNIC_RSS_COS_LB_CTX_FREE 0x71UL 186 #define HWRM_QUEUE_MPLS_QCAPS 0x80UL 187 #define HWRM_QUEUE_MPLSTC2PRI_QCFG 0x81UL 188 #define HWRM_QUEUE_MPLSTC2PRI_CFG 0x82UL 189 #define HWRM_QUEUE_VLANPRI_QCAPS 0x83UL 190 #define HWRM_QUEUE_VLANPRI2PRI_QCFG 0x84UL 191 #define HWRM_QUEUE_VLANPRI2PRI_CFG 0x85UL 192 #define HWRM_QUEUE_GLOBAL_CFG 0x86UL 193 #define HWRM_QUEUE_GLOBAL_QCFG 0x87UL 194 #define HWRM_CFA_L2_FILTER_ALLOC 0x90UL 195 #define HWRM_CFA_L2_FILTER_FREE 0x91UL 196 #define HWRM_CFA_L2_FILTER_CFG 0x92UL 197 #define HWRM_CFA_L2_SET_RX_MASK 0x93UL 198 #define HWRM_CFA_VLAN_ANTISPOOF_CFG 0x94UL 199 #define HWRM_CFA_TUNNEL_FILTER_ALLOC 0x95UL 200 #define HWRM_CFA_TUNNEL_FILTER_FREE 0x96UL 201 #define HWRM_CFA_ENCAP_RECORD_ALLOC 0x97UL 202 #define HWRM_CFA_ENCAP_RECORD_FREE 0x98UL 203 #define HWRM_CFA_NTUPLE_FILTER_ALLOC 0x99UL 204 #define HWRM_CFA_NTUPLE_FILTER_FREE 0x9aUL 205 #define HWRM_CFA_NTUPLE_FILTER_CFG 0x9bUL 206 #define HWRM_CFA_EM_FLOW_ALLOC 0x9cUL 207 #define HWRM_CFA_EM_FLOW_FREE 0x9dUL 208 #define HWRM_CFA_EM_FLOW_CFG 0x9eUL 209 #define HWRM_TUNNEL_DST_PORT_QUERY 0xa0UL 210 #define HWRM_TUNNEL_DST_PORT_ALLOC 0xa1UL 211 #define HWRM_TUNNEL_DST_PORT_FREE 0xa2UL 212 #define HWRM_STAT_CTX_ENG_QUERY 0xafUL 213 #define HWRM_STAT_CTX_ALLOC 0xb0UL 214 #define HWRM_STAT_CTX_FREE 0xb1UL 215 #define HWRM_STAT_CTX_QUERY 0xb2UL 216 #define HWRM_STAT_CTX_CLR_STATS 0xb3UL 217 #define HWRM_PORT_QSTATS_EXT 0xb4UL 218 #define HWRM_PORT_PHY_MDIO_WRITE 0xb5UL 219 #define HWRM_PORT_PHY_MDIO_READ 0xb6UL 220 #define HWRM_PORT_PHY_MDIO_BUS_ACQUIRE 0xb7UL 221 #define HWRM_PORT_PHY_MDIO_BUS_RELEASE 0xb8UL 222 #define HWRM_PORT_QSTATS_EXT_PFC_WD 0xb9UL 223 #define HWRM_RESERVED7 0xbaUL 224 #define HWRM_PORT_TX_FIR_CFG 0xbbUL 225 #define HWRM_PORT_TX_FIR_QCFG 0xbcUL 226 #define HWRM_PORT_ECN_QSTATS 0xbdUL 227 #define HWRM_FW_LIVEPATCH_QUERY 0xbeUL 228 #define HWRM_FW_LIVEPATCH 0xbfUL 229 #define HWRM_FW_RESET 0xc0UL 230 #define HWRM_FW_QSTATUS 0xc1UL 231 #define HWRM_FW_HEALTH_CHECK 0xc2UL 232 #define HWRM_FW_SYNC 0xc3UL 233 #define HWRM_FW_STATE_QCAPS 0xc4UL 234 #define HWRM_FW_STATE_QUIESCE 0xc5UL 235 #define HWRM_FW_STATE_BACKUP 0xc6UL 236 #define HWRM_FW_STATE_RESTORE 0xc7UL 237 #define HWRM_FW_SET_TIME 0xc8UL 238 #define HWRM_FW_GET_TIME 0xc9UL 239 #define HWRM_FW_SET_STRUCTURED_DATA 0xcaUL 240 #define HWRM_FW_GET_STRUCTURED_DATA 0xcbUL 241 #define HWRM_FW_IPC_MAILBOX 0xccUL 242 #define HWRM_FW_ECN_CFG 0xcdUL 243 #define HWRM_FW_ECN_QCFG 0xceUL 244 #define HWRM_FW_SECURE_CFG 0xcfUL 245 #define HWRM_EXEC_FWD_RESP 0xd0UL 246 #define HWRM_REJECT_FWD_RESP 0xd1UL 247 #define HWRM_FWD_RESP 0xd2UL 248 #define HWRM_FWD_ASYNC_EVENT_CMPL 0xd3UL 249 #define HWRM_OEM_CMD 0xd4UL 250 #define HWRM_PORT_PRBS_TEST 0xd5UL 251 #define HWRM_PORT_SFP_SIDEBAND_CFG 0xd6UL 252 #define HWRM_PORT_SFP_SIDEBAND_QCFG 0xd7UL 253 #define HWRM_FW_STATE_UNQUIESCE 0xd8UL 254 #define HWRM_PORT_DSC_DUMP 0xd9UL 255 #define HWRM_PORT_EP_TX_QCFG 0xdaUL 256 #define HWRM_PORT_EP_TX_CFG 0xdbUL 257 #define HWRM_PORT_CFG 0xdcUL 258 #define HWRM_PORT_QCFG 0xddUL 259 #define HWRM_TEMP_MONITOR_QUERY 0xe0UL 260 #define HWRM_REG_POWER_QUERY 0xe1UL 261 #define HWRM_CORE_FREQUENCY_QUERY 0xe2UL 262 #define HWRM_REG_POWER_HISTOGRAM 0xe3UL 263 #define HWRM_WOL_FILTER_ALLOC 0xf0UL 264 #define HWRM_WOL_FILTER_FREE 0xf1UL 265 #define HWRM_WOL_FILTER_QCFG 0xf2UL 266 #define HWRM_WOL_REASON_QCFG 0xf3UL 267 #define HWRM_CFA_METER_QCAPS 0xf4UL 268 #define HWRM_CFA_METER_PROFILE_ALLOC 0xf5UL 269 #define HWRM_CFA_METER_PROFILE_FREE 0xf6UL 270 #define HWRM_CFA_METER_PROFILE_CFG 0xf7UL 271 #define HWRM_CFA_METER_INSTANCE_ALLOC 0xf8UL 272 #define HWRM_CFA_METER_INSTANCE_FREE 0xf9UL 273 #define HWRM_CFA_METER_INSTANCE_CFG 0xfaUL 274 #define HWRM_CFA_VFR_ALLOC 0xfdUL 275 #define HWRM_CFA_VFR_FREE 0xfeUL 276 #define HWRM_CFA_VF_PAIR_ALLOC 0x100UL 277 #define HWRM_CFA_VF_PAIR_FREE 0x101UL 278 #define HWRM_CFA_VF_PAIR_INFO 0x102UL 279 #define HWRM_CFA_FLOW_ALLOC 0x103UL 280 #define HWRM_CFA_FLOW_FREE 0x104UL 281 #define HWRM_CFA_FLOW_FLUSH 0x105UL 282 #define HWRM_CFA_FLOW_STATS 0x106UL 283 #define HWRM_CFA_FLOW_INFO 0x107UL 284 #define HWRM_CFA_DECAP_FILTER_ALLOC 0x108UL 285 #define HWRM_CFA_DECAP_FILTER_FREE 0x109UL 286 #define HWRM_CFA_VLAN_ANTISPOOF_QCFG 0x10aUL 287 #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_ALLOC 0x10bUL 288 #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_FREE 0x10cUL 289 #define HWRM_CFA_PAIR_ALLOC 0x10dUL 290 #define HWRM_CFA_PAIR_FREE 0x10eUL 291 #define HWRM_CFA_PAIR_INFO 0x10fUL 292 #define HWRM_FW_IPC_MSG 0x110UL 293 #define HWRM_CFA_REDIRECT_TUNNEL_TYPE_INFO 0x111UL 294 #define HWRM_CFA_REDIRECT_QUERY_TUNNEL_TYPE 0x112UL 295 #define HWRM_CFA_FLOW_AGING_TIMER_RESET 0x113UL 296 #define HWRM_CFA_FLOW_AGING_CFG 0x114UL 297 #define HWRM_CFA_FLOW_AGING_QCFG 0x115UL 298 #define HWRM_CFA_FLOW_AGING_QCAPS 0x116UL 299 #define HWRM_CFA_CTX_MEM_RGTR 0x117UL 300 #define HWRM_CFA_CTX_MEM_UNRGTR 0x118UL 301 #define HWRM_CFA_CTX_MEM_QCTX 0x119UL 302 #define HWRM_CFA_CTX_MEM_QCAPS 0x11aUL 303 #define HWRM_CFA_COUNTER_QCAPS 0x11bUL 304 #define HWRM_CFA_COUNTER_CFG 0x11cUL 305 #define HWRM_CFA_COUNTER_QCFG 0x11dUL 306 #define HWRM_CFA_COUNTER_QSTATS 0x11eUL 307 #define HWRM_CFA_TCP_FLAG_PROCESS_QCFG 0x11fUL 308 #define HWRM_CFA_EEM_QCAPS 0x120UL 309 #define HWRM_CFA_EEM_CFG 0x121UL 310 #define HWRM_CFA_EEM_QCFG 0x122UL 311 #define HWRM_CFA_EEM_OP 0x123UL 312 #define HWRM_CFA_ADV_FLOW_MGNT_QCAPS 0x124UL 313 #define HWRM_CFA_TFLIB 0x125UL 314 #define HWRM_CFA_LAG_GROUP_MEMBER_RGTR 0x126UL 315 #define HWRM_CFA_LAG_GROUP_MEMBER_UNRGTR 0x127UL 316 #define HWRM_CFA_TLS_FILTER_ALLOC 0x128UL 317 #define HWRM_CFA_TLS_FILTER_FREE 0x129UL 318 #define HWRM_ENGINE_CKV_STATUS 0x12eUL 319 #define HWRM_ENGINE_CKV_CKEK_ADD 0x12fUL 320 #define HWRM_ENGINE_CKV_CKEK_DELETE 0x130UL 321 #define HWRM_ENGINE_CKV_KEY_ADD 0x131UL 322 #define HWRM_ENGINE_CKV_KEY_DELETE 0x132UL 323 #define HWRM_ENGINE_CKV_FLUSH 0x133UL 324 #define HWRM_ENGINE_CKV_RNG_GET 0x134UL 325 #define HWRM_ENGINE_CKV_KEY_GEN 0x135UL 326 #define HWRM_ENGINE_CKV_KEY_LABEL_CFG 0x136UL 327 #define HWRM_ENGINE_CKV_KEY_LABEL_QCFG 0x137UL 328 #define HWRM_ENGINE_QG_CONFIG_QUERY 0x13cUL 329 #define HWRM_ENGINE_QG_QUERY 0x13dUL 330 #define HWRM_ENGINE_QG_METER_PROFILE_CONFIG_QUERY 0x13eUL 331 #define HWRM_ENGINE_QG_METER_PROFILE_QUERY 0x13fUL 332 #define HWRM_ENGINE_QG_METER_PROFILE_ALLOC 0x140UL 333 #define HWRM_ENGINE_QG_METER_PROFILE_FREE 0x141UL 334 #define HWRM_ENGINE_QG_METER_QUERY 0x142UL 335 #define HWRM_ENGINE_QG_METER_BIND 0x143UL 336 #define HWRM_ENGINE_QG_METER_UNBIND 0x144UL 337 #define HWRM_ENGINE_QG_FUNC_BIND 0x145UL 338 #define HWRM_ENGINE_SG_CONFIG_QUERY 0x146UL 339 #define HWRM_ENGINE_SG_QUERY 0x147UL 340 #define HWRM_ENGINE_SG_METER_QUERY 0x148UL 341 #define HWRM_ENGINE_SG_METER_CONFIG 0x149UL 342 #define HWRM_ENGINE_SG_QG_BIND 0x14aUL 343 #define HWRM_ENGINE_QG_SG_UNBIND 0x14bUL 344 #define HWRM_ENGINE_CONFIG_QUERY 0x154UL 345 #define HWRM_ENGINE_STATS_CONFIG 0x155UL 346 #define HWRM_ENGINE_STATS_CLEAR 0x156UL 347 #define HWRM_ENGINE_STATS_QUERY 0x157UL 348 #define HWRM_ENGINE_STATS_QUERY_CONTINUOUS_ERROR 0x158UL 349 #define HWRM_ENGINE_RQ_ALLOC 0x15eUL 350 #define HWRM_ENGINE_RQ_FREE 0x15fUL 351 #define HWRM_ENGINE_CQ_ALLOC 0x160UL 352 #define HWRM_ENGINE_CQ_FREE 0x161UL 353 #define HWRM_ENGINE_NQ_ALLOC 0x162UL 354 #define HWRM_ENGINE_NQ_FREE 0x163UL 355 #define HWRM_ENGINE_ON_DIE_RQE_CREDITS 0x164UL 356 #define HWRM_ENGINE_FUNC_QCFG 0x165UL 357 #define HWRM_FUNC_RESOURCE_QCAPS 0x190UL 358 #define HWRM_FUNC_VF_RESOURCE_CFG 0x191UL 359 #define HWRM_FUNC_BACKING_STORE_QCAPS 0x192UL 360 #define HWRM_FUNC_BACKING_STORE_CFG 0x193UL 361 #define HWRM_FUNC_BACKING_STORE_QCFG 0x194UL 362 #define HWRM_FUNC_VF_BW_CFG 0x195UL 363 #define HWRM_FUNC_VF_BW_QCFG 0x196UL 364 #define HWRM_FUNC_HOST_PF_IDS_QUERY 0x197UL 365 #define HWRM_FUNC_QSTATS_EXT 0x198UL 366 #define HWRM_STAT_EXT_CTX_QUERY 0x199UL 367 #define HWRM_FUNC_SPD_CFG 0x19aUL 368 #define HWRM_FUNC_SPD_QCFG 0x19bUL 369 #define HWRM_FUNC_PTP_PIN_QCFG 0x19cUL 370 #define HWRM_FUNC_PTP_PIN_CFG 0x19dUL 371 #define HWRM_FUNC_PTP_CFG 0x19eUL 372 #define HWRM_FUNC_PTP_TS_QUERY 0x19fUL 373 #define HWRM_FUNC_PTP_EXT_CFG 0x1a0UL 374 #define HWRM_FUNC_PTP_EXT_QCFG 0x1a1UL 375 #define HWRM_FUNC_KEY_CTX_ALLOC 0x1a2UL 376 #define HWRM_FUNC_BACKING_STORE_CFG_V2 0x1a3UL 377 #define HWRM_FUNC_BACKING_STORE_QCFG_V2 0x1a4UL 378 #define HWRM_FUNC_DBR_PACING_CFG 0x1a5UL 379 #define HWRM_FUNC_DBR_PACING_QCFG 0x1a6UL 380 #define HWRM_FUNC_DBR_PACING_BROADCAST_EVENT 0x1a7UL 381 #define HWRM_FUNC_BACKING_STORE_QCAPS_V2 0x1a8UL 382 #define HWRM_FUNC_DBR_PACING_NQLIST_QUERY 0x1a9UL 383 #define HWRM_FUNC_DBR_RECOVERY_COMPLETED 0x1aaUL 384 #define HWRM_FUNC_SYNCE_CFG 0x1abUL 385 #define HWRM_FUNC_SYNCE_QCFG 0x1acUL 386 #define HWRM_SELFTEST_QLIST 0x200UL 387 #define HWRM_SELFTEST_EXEC 0x201UL 388 #define HWRM_SELFTEST_IRQ 0x202UL 389 #define HWRM_SELFTEST_RETRIEVE_SERDES_DATA 0x203UL 390 #define HWRM_PCIE_QSTATS 0x204UL 391 #define HWRM_MFG_FRU_WRITE_CONTROL 0x205UL 392 #define HWRM_MFG_TIMERS_QUERY 0x206UL 393 #define HWRM_MFG_OTP_CFG 0x207UL 394 #define HWRM_MFG_OTP_QCFG 0x208UL 395 #define HWRM_MFG_HDMA_TEST 0x209UL 396 #define HWRM_MFG_FRU_EEPROM_WRITE 0x20aUL 397 #define HWRM_MFG_FRU_EEPROM_READ 0x20bUL 398 #define HWRM_MFG_SOC_IMAGE 0x20cUL 399 #define HWRM_MFG_SOC_QSTATUS 0x20dUL 400 #define HWRM_MFG_PARAM_SEEPROM_SYNC 0x20eUL 401 #define HWRM_MFG_PARAM_SEEPROM_READ 0x20fUL 402 #define HWRM_MFG_PARAM_SEEPROM_HEALTH 0x210UL 403 #define HWRM_MFG_PRVSN_EXPORT_CSR 0x211UL 404 #define HWRM_MFG_PRVSN_IMPORT_CERT 0x212UL 405 #define HWRM_MFG_PRVSN_GET_STATE 0x213UL 406 #define HWRM_MFG_GET_NVM_MEASUREMENT 0x214UL 407 #define HWRM_MFG_PSOC_QSTATUS 0x215UL 408 #define HWRM_MFG_SELFTEST_QLIST 0x216UL 409 #define HWRM_MFG_SELFTEST_EXEC 0x217UL 410 #define HWRM_STAT_GENERIC_QSTATS 0x218UL 411 #define HWRM_TF 0x2bcUL 412 #define HWRM_TF_VERSION_GET 0x2bdUL 413 #define HWRM_TF_SESSION_OPEN 0x2c6UL 414 #define HWRM_TF_SESSION_ATTACH 0x2c7UL 415 #define HWRM_TF_SESSION_REGISTER 0x2c8UL 416 #define HWRM_TF_SESSION_UNREGISTER 0x2c9UL 417 #define HWRM_TF_SESSION_CLOSE 0x2caUL 418 #define HWRM_TF_SESSION_QCFG 0x2cbUL 419 #define HWRM_TF_SESSION_RESC_QCAPS 0x2ccUL 420 #define HWRM_TF_SESSION_RESC_ALLOC 0x2cdUL 421 #define HWRM_TF_SESSION_RESC_FREE 0x2ceUL 422 #define HWRM_TF_SESSION_RESC_FLUSH 0x2cfUL 423 #define HWRM_TF_SESSION_RESC_INFO 0x2d0UL 424 #define HWRM_TF_SESSION_HOTUP_STATE_SET 0x2d1UL 425 #define HWRM_TF_SESSION_HOTUP_STATE_GET 0x2d2UL 426 #define HWRM_TF_TBL_TYPE_GET 0x2daUL 427 #define HWRM_TF_TBL_TYPE_SET 0x2dbUL 428 #define HWRM_TF_TBL_TYPE_BULK_GET 0x2dcUL 429 #define HWRM_TF_CTXT_MEM_ALLOC 0x2e2UL 430 #define HWRM_TF_CTXT_MEM_FREE 0x2e3UL 431 #define HWRM_TF_CTXT_MEM_RGTR 0x2e4UL 432 #define HWRM_TF_CTXT_MEM_UNRGTR 0x2e5UL 433 #define HWRM_TF_EXT_EM_QCAPS 0x2e6UL 434 #define HWRM_TF_EXT_EM_OP 0x2e7UL 435 #define HWRM_TF_EXT_EM_CFG 0x2e8UL 436 #define HWRM_TF_EXT_EM_QCFG 0x2e9UL 437 #define HWRM_TF_EM_INSERT 0x2eaUL 438 #define HWRM_TF_EM_DELETE 0x2ebUL 439 #define HWRM_TF_EM_HASH_INSERT 0x2ecUL 440 #define HWRM_TF_EM_MOVE 0x2edUL 441 #define HWRM_TF_TCAM_SET 0x2f8UL 442 #define HWRM_TF_TCAM_GET 0x2f9UL 443 #define HWRM_TF_TCAM_MOVE 0x2faUL 444 #define HWRM_TF_TCAM_FREE 0x2fbUL 445 #define HWRM_TF_GLOBAL_CFG_SET 0x2fcUL 446 #define HWRM_TF_GLOBAL_CFG_GET 0x2fdUL 447 #define HWRM_TF_IF_TBL_SET 0x2feUL 448 #define HWRM_TF_IF_TBL_GET 0x2ffUL 449 #define HWRM_TFC_TBL_SCOPE_QCAPS 0x380UL 450 #define HWRM_TFC_TBL_SCOPE_ID_ALLOC 0x381UL 451 #define HWRM_TFC_TBL_SCOPE_CONFIG 0x382UL 452 #define HWRM_TFC_TBL_SCOPE_DECONFIG 0x383UL 453 #define HWRM_TFC_TBL_SCOPE_FID_ADD 0x384UL 454 #define HWRM_TFC_TBL_SCOPE_FID_REM 0x385UL 455 #define HWRM_TFC_TBL_SCOPE_POOL_ALLOC 0x386UL 456 #define HWRM_TFC_TBL_SCOPE_POOL_FREE 0x387UL 457 #define HWRM_TFC_SESSION_ID_ALLOC 0x388UL 458 #define HWRM_TFC_SESSION_FID_ADD 0x389UL 459 #define HWRM_TFC_SESSION_FID_REM 0x38aUL 460 #define HWRM_TFC_IDENT_ALLOC 0x38bUL 461 #define HWRM_TFC_IDENT_FREE 0x38cUL 462 #define HWRM_TFC_IDX_TBL_ALLOC 0x38dUL 463 #define HWRM_TFC_IDX_TBL_ALLOC_SET 0x38eUL 464 #define HWRM_TFC_IDX_TBL_SET 0x38fUL 465 #define HWRM_TFC_IDX_TBL_GET 0x390UL 466 #define HWRM_TFC_IDX_TBL_FREE 0x391UL 467 #define HWRM_TFC_GLOBAL_ID_ALLOC 0x392UL 468 #define HWRM_SV 0x400UL 469 #define HWRM_DBG_READ_DIRECT 0xff10UL 470 #define HWRM_DBG_READ_INDIRECT 0xff11UL 471 #define HWRM_DBG_WRITE_DIRECT 0xff12UL 472 #define HWRM_DBG_WRITE_INDIRECT 0xff13UL 473 #define HWRM_DBG_DUMP 0xff14UL 474 #define HWRM_DBG_ERASE_NVM 0xff15UL 475 #define HWRM_DBG_CFG 0xff16UL 476 #define HWRM_DBG_COREDUMP_LIST 0xff17UL 477 #define HWRM_DBG_COREDUMP_INITIATE 0xff18UL 478 #define HWRM_DBG_COREDUMP_RETRIEVE 0xff19UL 479 #define HWRM_DBG_FW_CLI 0xff1aUL 480 #define HWRM_DBG_I2C_CMD 0xff1bUL 481 #define HWRM_DBG_RING_INFO_GET 0xff1cUL 482 #define HWRM_DBG_CRASHDUMP_HEADER 0xff1dUL 483 #define HWRM_DBG_CRASHDUMP_ERASE 0xff1eUL 484 #define HWRM_DBG_DRV_TRACE 0xff1fUL 485 #define HWRM_DBG_QCAPS 0xff20UL 486 #define HWRM_DBG_QCFG 0xff21UL 487 #define HWRM_DBG_CRASHDUMP_MEDIUM_CFG 0xff22UL 488 #define HWRM_DBG_USEQ_ALLOC 0xff23UL 489 #define HWRM_DBG_USEQ_FREE 0xff24UL 490 #define HWRM_DBG_USEQ_FLUSH 0xff25UL 491 #define HWRM_DBG_USEQ_QCAPS 0xff26UL 492 #define HWRM_DBG_USEQ_CW_CFG 0xff27UL 493 #define HWRM_DBG_USEQ_SCHED_CFG 0xff28UL 494 #define HWRM_DBG_USEQ_RUN 0xff29UL 495 #define HWRM_DBG_USEQ_DELIVERY_REQ 0xff2aUL 496 #define HWRM_DBG_USEQ_RESP_HDR 0xff2bUL 497 #define HWRM_NVM_DEFRAG 0xffecUL 498 #define HWRM_NVM_REQ_ARBITRATION 0xffedUL 499 #define HWRM_NVM_FACTORY_DEFAULTS 0xffeeUL 500 #define HWRM_NVM_VALIDATE_OPTION 0xffefUL 501 #define HWRM_NVM_FLUSH 0xfff0UL 502 #define HWRM_NVM_GET_VARIABLE 0xfff1UL 503 #define HWRM_NVM_SET_VARIABLE 0xfff2UL 504 #define HWRM_NVM_INSTALL_UPDATE 0xfff3UL 505 #define HWRM_NVM_MODIFY 0xfff4UL 506 #define HWRM_NVM_VERIFY_UPDATE 0xfff5UL 507 #define HWRM_NVM_GET_DEV_INFO 0xfff6UL 508 #define HWRM_NVM_ERASE_DIR_ENTRY 0xfff7UL 509 #define HWRM_NVM_MOD_DIR_ENTRY 0xfff8UL 510 #define HWRM_NVM_FIND_DIR_ENTRY 0xfff9UL 511 #define HWRM_NVM_GET_DIR_ENTRIES 0xfffaUL 512 #define HWRM_NVM_GET_DIR_INFO 0xfffbUL 513 #define HWRM_NVM_RAW_DUMP 0xfffcUL 514 #define HWRM_NVM_READ 0xfffdUL 515 #define HWRM_NVM_WRITE 0xfffeUL 516 #define HWRM_NVM_RAW_WRITE_BLK 0xffffUL 517 #define HWRM_LAST HWRM_NVM_RAW_WRITE_BLK 518 __le16 unused_0[3]; 519 }; 520 521 /* ret_codes (size:64b/8B) */ 522 struct ret_codes { 523 __le16 error_code; 524 #define HWRM_ERR_CODE_SUCCESS 0x0UL 525 #define HWRM_ERR_CODE_FAIL 0x1UL 526 #define HWRM_ERR_CODE_INVALID_PARAMS 0x2UL 527 #define HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED 0x3UL 528 #define HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR 0x4UL 529 #define HWRM_ERR_CODE_INVALID_FLAGS 0x5UL 530 #define HWRM_ERR_CODE_INVALID_ENABLES 0x6UL 531 #define HWRM_ERR_CODE_UNSUPPORTED_TLV 0x7UL 532 #define HWRM_ERR_CODE_NO_BUFFER 0x8UL 533 #define HWRM_ERR_CODE_UNSUPPORTED_OPTION_ERR 0x9UL 534 #define HWRM_ERR_CODE_HOT_RESET_PROGRESS 0xaUL 535 #define HWRM_ERR_CODE_HOT_RESET_FAIL 0xbUL 536 #define HWRM_ERR_CODE_NO_FLOW_COUNTER_DURING_ALLOC 0xcUL 537 #define HWRM_ERR_CODE_KEY_HASH_COLLISION 0xdUL 538 #define HWRM_ERR_CODE_KEY_ALREADY_EXISTS 0xeUL 539 #define HWRM_ERR_CODE_HWRM_ERROR 0xfUL 540 #define HWRM_ERR_CODE_BUSY 0x10UL 541 #define HWRM_ERR_CODE_RESOURCE_LOCKED 0x11UL 542 #define HWRM_ERR_CODE_PF_UNAVAILABLE 0x12UL 543 #define HWRM_ERR_CODE_TLV_ENCAPSULATED_RESPONSE 0x8000UL 544 #define HWRM_ERR_CODE_UNKNOWN_ERR 0xfffeUL 545 #define HWRM_ERR_CODE_CMD_NOT_SUPPORTED 0xffffUL 546 #define HWRM_ERR_CODE_LAST HWRM_ERR_CODE_CMD_NOT_SUPPORTED 547 __le16 unused_0[3]; 548 }; 549 550 /* hwrm_err_output (size:128b/16B) */ 551 struct hwrm_err_output { 552 __le16 error_code; 553 __le16 req_type; 554 __le16 seq_id; 555 __le16 resp_len; 556 __le32 opaque_0; 557 __le16 opaque_1; 558 u8 cmd_err; 559 u8 valid; 560 }; 561 #define HWRM_NA_SIGNATURE ((__le32)(-1)) 562 #define HWRM_MAX_REQ_LEN 128 563 #define HWRM_MAX_RESP_LEN 704 564 #define HW_HASH_INDEX_SIZE 0x80 565 #define HW_HASH_KEY_SIZE 40 566 #define HWRM_RESP_VALID_KEY 1 567 #define HWRM_TARGET_ID_BONO 0xFFF8 568 #define HWRM_TARGET_ID_KONG 0xFFF9 569 #define HWRM_TARGET_ID_APE 0xFFFA 570 #define HWRM_TARGET_ID_TOOLS 0xFFFD 571 #define HWRM_VERSION_MAJOR 1 572 #define HWRM_VERSION_MINOR 10 573 #define HWRM_VERSION_UPDATE 2 574 #define HWRM_VERSION_RSVD 118 575 #define HWRM_VERSION_STR "1.10.2.118" 576 577 /* hwrm_ver_get_input (size:192b/24B) */ 578 struct hwrm_ver_get_input { 579 __le16 req_type; 580 __le16 cmpl_ring; 581 __le16 seq_id; 582 __le16 target_id; 583 __le64 resp_addr; 584 u8 hwrm_intf_maj; 585 u8 hwrm_intf_min; 586 u8 hwrm_intf_upd; 587 u8 unused_0[5]; 588 }; 589 590 /* hwrm_ver_get_output (size:1408b/176B) */ 591 struct hwrm_ver_get_output { 592 __le16 error_code; 593 __le16 req_type; 594 __le16 seq_id; 595 __le16 resp_len; 596 u8 hwrm_intf_maj_8b; 597 u8 hwrm_intf_min_8b; 598 u8 hwrm_intf_upd_8b; 599 u8 hwrm_intf_rsvd_8b; 600 u8 hwrm_fw_maj_8b; 601 u8 hwrm_fw_min_8b; 602 u8 hwrm_fw_bld_8b; 603 u8 hwrm_fw_rsvd_8b; 604 u8 mgmt_fw_maj_8b; 605 u8 mgmt_fw_min_8b; 606 u8 mgmt_fw_bld_8b; 607 u8 mgmt_fw_rsvd_8b; 608 u8 netctrl_fw_maj_8b; 609 u8 netctrl_fw_min_8b; 610 u8 netctrl_fw_bld_8b; 611 u8 netctrl_fw_rsvd_8b; 612 __le32 dev_caps_cfg; 613 #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_FW_UPD_SUPPORTED 0x1UL 614 #define VER_GET_RESP_DEV_CAPS_CFG_FW_DCBX_AGENT_SUPPORTED 0x2UL 615 #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED 0x4UL 616 #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED 0x8UL 617 #define VER_GET_RESP_DEV_CAPS_CFG_KONG_MB_CHNL_SUPPORTED 0x10UL 618 #define VER_GET_RESP_DEV_CAPS_CFG_FLOW_HANDLE_64BIT_SUPPORTED 0x20UL 619 #define VER_GET_RESP_DEV_CAPS_CFG_L2_FILTER_TYPES_ROCE_OR_L2_SUPPORTED 0x40UL 620 #define VER_GET_RESP_DEV_CAPS_CFG_VIRTIO_VSWITCH_OFFLOAD_SUPPORTED 0x80UL 621 #define VER_GET_RESP_DEV_CAPS_CFG_TRUSTED_VF_SUPPORTED 0x100UL 622 #define VER_GET_RESP_DEV_CAPS_CFG_FLOW_AGING_SUPPORTED 0x200UL 623 #define VER_GET_RESP_DEV_CAPS_CFG_ADV_FLOW_COUNTERS_SUPPORTED 0x400UL 624 #define VER_GET_RESP_DEV_CAPS_CFG_CFA_EEM_SUPPORTED 0x800UL 625 #define VER_GET_RESP_DEV_CAPS_CFG_CFA_ADV_FLOW_MGNT_SUPPORTED 0x1000UL 626 #define VER_GET_RESP_DEV_CAPS_CFG_CFA_TFLIB_SUPPORTED 0x2000UL 627 #define VER_GET_RESP_DEV_CAPS_CFG_CFA_TRUFLOW_SUPPORTED 0x4000UL 628 #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_BOOT_CAPABLE 0x8000UL 629 u8 roce_fw_maj_8b; 630 u8 roce_fw_min_8b; 631 u8 roce_fw_bld_8b; 632 u8 roce_fw_rsvd_8b; 633 char hwrm_fw_name[16]; 634 char mgmt_fw_name[16]; 635 char netctrl_fw_name[16]; 636 char active_pkg_name[16]; 637 char roce_fw_name[16]; 638 __le16 chip_num; 639 u8 chip_rev; 640 u8 chip_metal; 641 u8 chip_bond_id; 642 u8 chip_platform_type; 643 #define VER_GET_RESP_CHIP_PLATFORM_TYPE_ASIC 0x0UL 644 #define VER_GET_RESP_CHIP_PLATFORM_TYPE_FPGA 0x1UL 645 #define VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 0x2UL 646 #define VER_GET_RESP_CHIP_PLATFORM_TYPE_LAST VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 647 __le16 max_req_win_len; 648 __le16 max_resp_len; 649 __le16 def_req_timeout; 650 u8 flags; 651 #define VER_GET_RESP_FLAGS_DEV_NOT_RDY 0x1UL 652 #define VER_GET_RESP_FLAGS_EXT_VER_AVAIL 0x2UL 653 #define VER_GET_RESP_FLAGS_DEV_NOT_RDY_BACKING_STORE 0x4UL 654 u8 unused_0[2]; 655 u8 always_1; 656 __le16 hwrm_intf_major; 657 __le16 hwrm_intf_minor; 658 __le16 hwrm_intf_build; 659 __le16 hwrm_intf_patch; 660 __le16 hwrm_fw_major; 661 __le16 hwrm_fw_minor; 662 __le16 hwrm_fw_build; 663 __le16 hwrm_fw_patch; 664 __le16 mgmt_fw_major; 665 __le16 mgmt_fw_minor; 666 __le16 mgmt_fw_build; 667 __le16 mgmt_fw_patch; 668 __le16 netctrl_fw_major; 669 __le16 netctrl_fw_minor; 670 __le16 netctrl_fw_build; 671 __le16 netctrl_fw_patch; 672 __le16 roce_fw_major; 673 __le16 roce_fw_minor; 674 __le16 roce_fw_build; 675 __le16 roce_fw_patch; 676 __le16 max_ext_req_len; 677 __le16 max_req_timeout; 678 u8 unused_1[3]; 679 u8 valid; 680 }; 681 682 /* eject_cmpl (size:128b/16B) */ 683 struct eject_cmpl { 684 __le16 type; 685 #define EJECT_CMPL_TYPE_MASK 0x3fUL 686 #define EJECT_CMPL_TYPE_SFT 0 687 #define EJECT_CMPL_TYPE_STAT_EJECT 0x1aUL 688 #define EJECT_CMPL_TYPE_LAST EJECT_CMPL_TYPE_STAT_EJECT 689 #define EJECT_CMPL_FLAGS_MASK 0xffc0UL 690 #define EJECT_CMPL_FLAGS_SFT 6 691 #define EJECT_CMPL_FLAGS_ERROR 0x40UL 692 __le16 len; 693 __le32 opaque; 694 __le16 v; 695 #define EJECT_CMPL_V 0x1UL 696 #define EJECT_CMPL_ERRORS_MASK 0xfffeUL 697 #define EJECT_CMPL_ERRORS_SFT 1 698 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_MASK 0xeUL 699 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_SFT 1 700 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0UL << 1) 701 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1UL << 1) 702 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3UL << 1) 703 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_FLUSH (0x5UL << 1) 704 #define EJECT_CMPL_ERRORS_BUFFER_ERROR_LAST EJECT_CMPL_ERRORS_BUFFER_ERROR_FLUSH 705 __le16 reserved16; 706 __le32 unused_2; 707 }; 708 709 /* hwrm_cmpl (size:128b/16B) */ 710 struct hwrm_cmpl { 711 __le16 type; 712 #define CMPL_TYPE_MASK 0x3fUL 713 #define CMPL_TYPE_SFT 0 714 #define CMPL_TYPE_HWRM_DONE 0x20UL 715 #define CMPL_TYPE_LAST CMPL_TYPE_HWRM_DONE 716 __le16 sequence_id; 717 __le32 unused_1; 718 __le32 v; 719 #define CMPL_V 0x1UL 720 __le32 unused_3; 721 }; 722 723 /* hwrm_fwd_req_cmpl (size:128b/16B) */ 724 struct hwrm_fwd_req_cmpl { 725 __le16 req_len_type; 726 #define FWD_REQ_CMPL_TYPE_MASK 0x3fUL 727 #define FWD_REQ_CMPL_TYPE_SFT 0 728 #define FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 0x22UL 729 #define FWD_REQ_CMPL_TYPE_LAST FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 730 #define FWD_REQ_CMPL_REQ_LEN_MASK 0xffc0UL 731 #define FWD_REQ_CMPL_REQ_LEN_SFT 6 732 __le16 source_id; 733 __le32 unused0; 734 __le32 req_buf_addr_v[2]; 735 #define FWD_REQ_CMPL_V 0x1UL 736 #define FWD_REQ_CMPL_REQ_BUF_ADDR_MASK 0xfffffffeUL 737 #define FWD_REQ_CMPL_REQ_BUF_ADDR_SFT 1 738 }; 739 740 /* hwrm_fwd_resp_cmpl (size:128b/16B) */ 741 struct hwrm_fwd_resp_cmpl { 742 __le16 type; 743 #define FWD_RESP_CMPL_TYPE_MASK 0x3fUL 744 #define FWD_RESP_CMPL_TYPE_SFT 0 745 #define FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 0x24UL 746 #define FWD_RESP_CMPL_TYPE_LAST FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 747 __le16 source_id; 748 __le16 resp_len; 749 __le16 unused_1; 750 __le32 resp_buf_addr_v[2]; 751 #define FWD_RESP_CMPL_V 0x1UL 752 #define FWD_RESP_CMPL_RESP_BUF_ADDR_MASK 0xfffffffeUL 753 #define FWD_RESP_CMPL_RESP_BUF_ADDR_SFT 1 754 }; 755 756 /* hwrm_async_event_cmpl (size:128b/16B) */ 757 struct hwrm_async_event_cmpl { 758 __le16 type; 759 #define ASYNC_EVENT_CMPL_TYPE_MASK 0x3fUL 760 #define ASYNC_EVENT_CMPL_TYPE_SFT 0 761 #define ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 0x2eUL 762 #define ASYNC_EVENT_CMPL_TYPE_LAST ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 763 __le16 event_id; 764 #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE 0x0UL 765 #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_MTU_CHANGE 0x1UL 766 #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE 0x2UL 767 #define ASYNC_EVENT_CMPL_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL 768 #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL 769 #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL 770 #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL 771 #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE 0x7UL 772 #define ASYNC_EVENT_CMPL_EVENT_ID_RESET_NOTIFY 0x8UL 773 #define ASYNC_EVENT_CMPL_EVENT_ID_ERROR_RECOVERY 0x9UL 774 #define ASYNC_EVENT_CMPL_EVENT_ID_RING_MONITOR_MSG 0xaUL 775 #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL 776 #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_LOAD 0x11UL 777 #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL 778 #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD 0x20UL 779 #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_LOAD 0x21UL 780 #define ASYNC_EVENT_CMPL_EVENT_ID_VF_FLR 0x30UL 781 #define ASYNC_EVENT_CMPL_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL 782 #define ASYNC_EVENT_CMPL_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL 783 #define ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE 0x33UL 784 #define ASYNC_EVENT_CMPL_EVENT_ID_LLFC_PFC_CHANGE 0x34UL 785 #define ASYNC_EVENT_CMPL_EVENT_ID_DEFAULT_VNIC_CHANGE 0x35UL 786 #define ASYNC_EVENT_CMPL_EVENT_ID_HW_FLOW_AGED 0x36UL 787 #define ASYNC_EVENT_CMPL_EVENT_ID_DEBUG_NOTIFICATION 0x37UL 788 #define ASYNC_EVENT_CMPL_EVENT_ID_EEM_CACHE_FLUSH_REQ 0x38UL 789 #define ASYNC_EVENT_CMPL_EVENT_ID_EEM_CACHE_FLUSH_DONE 0x39UL 790 #define ASYNC_EVENT_CMPL_EVENT_ID_TCP_FLAG_ACTION_CHANGE 0x3aUL 791 #define ASYNC_EVENT_CMPL_EVENT_ID_EEM_FLOW_ACTIVE 0x3bUL 792 #define ASYNC_EVENT_CMPL_EVENT_ID_EEM_CFG_CHANGE 0x3cUL 793 #define ASYNC_EVENT_CMPL_EVENT_ID_TFLIB_DEFAULT_VNIC_CHANGE 0x3dUL 794 #define ASYNC_EVENT_CMPL_EVENT_ID_TFLIB_LINK_STATUS_CHANGE 0x3eUL 795 #define ASYNC_EVENT_CMPL_EVENT_ID_QUIESCE_DONE 0x3fUL 796 #define ASYNC_EVENT_CMPL_EVENT_ID_DEFERRED_RESPONSE 0x40UL 797 #define ASYNC_EVENT_CMPL_EVENT_ID_PFC_WATCHDOG_CFG_CHANGE 0x41UL 798 #define ASYNC_EVENT_CMPL_EVENT_ID_ECHO_REQUEST 0x42UL 799 #define ASYNC_EVENT_CMPL_EVENT_ID_PHC_UPDATE 0x43UL 800 #define ASYNC_EVENT_CMPL_EVENT_ID_PPS_TIMESTAMP 0x44UL 801 #define ASYNC_EVENT_CMPL_EVENT_ID_ERROR_REPORT 0x45UL 802 #define ASYNC_EVENT_CMPL_EVENT_ID_DOORBELL_PACING_THRESHOLD 0x46UL 803 #define ASYNC_EVENT_CMPL_EVENT_ID_RSS_CHANGE 0x47UL 804 #define ASYNC_EVENT_CMPL_EVENT_ID_DOORBELL_PACING_NQ_UPDATE 0x48UL 805 #define ASYNC_EVENT_CMPL_EVENT_ID_MAX_RGTR_EVENT_ID 0x49UL 806 #define ASYNC_EVENT_CMPL_EVENT_ID_FW_TRACE_MSG 0xfeUL 807 #define ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 0xffUL 808 #define ASYNC_EVENT_CMPL_EVENT_ID_LAST ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 809 __le32 event_data2; 810 u8 opaque_v; 811 #define ASYNC_EVENT_CMPL_V 0x1UL 812 #define ASYNC_EVENT_CMPL_OPAQUE_MASK 0xfeUL 813 #define ASYNC_EVENT_CMPL_OPAQUE_SFT 1 814 u8 timestamp_lo; 815 __le16 timestamp_hi; 816 __le32 event_data1; 817 }; 818 819 /* hwrm_async_event_cmpl_link_status_change (size:128b/16B) */ 820 struct hwrm_async_event_cmpl_link_status_change { 821 __le16 type; 822 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_MASK 0x3fUL 823 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_SFT 0 824 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 825 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 826 __le16 event_id; 827 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 0x0UL 828 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 829 __le32 event_data2; 830 u8 opaque_v; 831 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_V 0x1UL 832 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_MASK 0xfeUL 833 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_SFT 1 834 u8 timestamp_lo; 835 __le16 timestamp_hi; 836 __le32 event_data1; 837 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE 0x1UL 838 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_DOWN 0x0UL 839 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP 0x1UL 840 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP 841 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_MASK 0xeUL 842 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_SFT 1 843 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0UL 844 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_SFT 4 845 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PF_ID_MASK 0xff00000UL 846 #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PF_ID_SFT 20 847 }; 848 849 /* hwrm_async_event_cmpl_port_conn_not_allowed (size:128b/16B) */ 850 struct hwrm_async_event_cmpl_port_conn_not_allowed { 851 __le16 type; 852 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_MASK 0x3fUL 853 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_SFT 0 854 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL 855 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 856 __le16 event_id; 857 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL 858 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 859 __le32 event_data2; 860 u8 opaque_v; 861 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_V 0x1UL 862 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_MASK 0xfeUL 863 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_SFT 1 864 u8 timestamp_lo; 865 __le16 timestamp_hi; 866 __le32 event_data1; 867 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL 868 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0 869 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK 0xff0000UL 870 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT 16 871 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_NONE (0x0UL << 16) 872 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_DISABLETX (0x1UL << 16) 873 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_WARNINGMSG (0x2UL << 16) 874 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN (0x3UL << 16) 875 #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN 876 }; 877 878 /* hwrm_async_event_cmpl_link_speed_cfg_change (size:128b/16B) */ 879 struct hwrm_async_event_cmpl_link_speed_cfg_change { 880 __le16 type; 881 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_MASK 0x3fUL 882 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_SFT 0 883 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 884 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 885 __le16 event_id; 886 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL 887 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 888 __le32 event_data2; 889 u8 opaque_v; 890 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_V 0x1UL 891 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_MASK 0xfeUL 892 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_SFT 1 893 u8 timestamp_lo; 894 __le16 timestamp_hi; 895 __le32 event_data1; 896 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL 897 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0 898 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_SUPPORTED_LINK_SPEEDS_CHANGE 0x10000UL 899 #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_ILLEGAL_LINK_SPEED_CFG 0x20000UL 900 }; 901 902 /* hwrm_async_event_cmpl_reset_notify (size:128b/16B) */ 903 struct hwrm_async_event_cmpl_reset_notify { 904 __le16 type; 905 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_TYPE_MASK 0x3fUL 906 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_TYPE_SFT 0 907 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_TYPE_HWRM_ASYNC_EVENT 0x2eUL 908 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_TYPE_LAST ASYNC_EVENT_CMPL_RESET_NOTIFY_TYPE_HWRM_ASYNC_EVENT 909 __le16 event_id; 910 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_ID_RESET_NOTIFY 0x8UL 911 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_ID_LAST ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_ID_RESET_NOTIFY 912 __le32 event_data2; 913 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA2_FW_STATUS_CODE_MASK 0xffffUL 914 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA2_FW_STATUS_CODE_SFT 0 915 u8 opaque_v; 916 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_V 0x1UL 917 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_OPAQUE_MASK 0xfeUL 918 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_OPAQUE_SFT 1 919 u8 timestamp_lo; 920 __le16 timestamp_hi; 921 __le32 event_data1; 922 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_MASK 0xffUL 923 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_SFT 0 924 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_DRIVER_STOP_TX_QUEUE 0x1UL 925 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_DRIVER_IFDOWN 0x2UL 926 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_LAST ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DRIVER_ACTION_DRIVER_IFDOWN 927 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_MASK 0xff00UL 928 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_SFT 8 929 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_MANAGEMENT_RESET_REQUEST (0x1UL << 8) 930 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_EXCEPTION_FATAL (0x2UL << 8) 931 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_EXCEPTION_NON_FATAL (0x3UL << 8) 932 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FAST_RESET (0x4UL << 8) 933 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_ACTIVATION (0x5UL << 8) 934 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_LAST ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_REASON_CODE_FW_ACTIVATION 935 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DELAY_IN_100MS_TICKS_MASK 0xffff0000UL 936 #define ASYNC_EVENT_CMPL_RESET_NOTIFY_EVENT_DATA1_DELAY_IN_100MS_TICKS_SFT 16 937 }; 938 939 /* hwrm_async_event_cmpl_error_recovery (size:128b/16B) */ 940 struct hwrm_async_event_cmpl_error_recovery { 941 __le16 type; 942 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_TYPE_MASK 0x3fUL 943 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_TYPE_SFT 0 944 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_TYPE_HWRM_ASYNC_EVENT 0x2eUL 945 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_RECOVERY_TYPE_HWRM_ASYNC_EVENT 946 __le16 event_id; 947 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_ID_ERROR_RECOVERY 0x9UL 948 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_ID_ERROR_RECOVERY 949 __le32 event_data2; 950 u8 opaque_v; 951 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_V 0x1UL 952 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_OPAQUE_MASK 0xfeUL 953 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_OPAQUE_SFT 1 954 u8 timestamp_lo; 955 __le16 timestamp_hi; 956 __le32 event_data1; 957 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_MASK 0xffUL 958 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_SFT 0 959 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_MASTER_FUNC 0x1UL 960 #define ASYNC_EVENT_CMPL_ERROR_RECOVERY_EVENT_DATA1_FLAGS_RECOVERY_ENABLED 0x2UL 961 }; 962 963 /* hwrm_async_event_cmpl_ring_monitor_msg (size:128b/16B) */ 964 struct hwrm_async_event_cmpl_ring_monitor_msg { 965 __le16 type; 966 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_TYPE_MASK 0x3fUL 967 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_TYPE_SFT 0 968 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_TYPE_HWRM_ASYNC_EVENT 0x2eUL 969 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_TYPE_LAST ASYNC_EVENT_CMPL_RING_MONITOR_MSG_TYPE_HWRM_ASYNC_EVENT 970 __le16 event_id; 971 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_ID_RING_MONITOR_MSG 0xaUL 972 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_ID_LAST ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_ID_RING_MONITOR_MSG 973 __le32 event_data2; 974 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_MASK 0xffUL 975 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_SFT 0 976 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_TX 0x0UL 977 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_RX 0x1UL 978 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_CMPL 0x2UL 979 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_LAST ASYNC_EVENT_CMPL_RING_MONITOR_MSG_EVENT_DATA2_DISABLE_RING_TYPE_CMPL 980 u8 opaque_v; 981 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_V 0x1UL 982 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_OPAQUE_MASK 0xfeUL 983 #define ASYNC_EVENT_CMPL_RING_MONITOR_MSG_OPAQUE_SFT 1 984 u8 timestamp_lo; 985 __le16 timestamp_hi; 986 __le32 event_data1; 987 }; 988 989 /* hwrm_async_event_cmpl_vf_cfg_change (size:128b/16B) */ 990 struct hwrm_async_event_cmpl_vf_cfg_change { 991 __le16 type; 992 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_MASK 0x3fUL 993 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_SFT 0 994 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 995 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 996 __le16 event_id; 997 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 0x33UL 998 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 999 __le32 event_data2; 1000 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA2_VF_ID_MASK 0xffffUL 1001 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA2_VF_ID_SFT 0 1002 u8 opaque_v; 1003 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_V 0x1UL 1004 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_MASK 0xfeUL 1005 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_SFT 1 1006 u8 timestamp_lo; 1007 __le16 timestamp_hi; 1008 __le32 event_data1; 1009 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MTU_CHANGE 0x1UL 1010 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MRU_CHANGE 0x2UL 1011 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_MAC_ADDR_CHANGE 0x4UL 1012 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_VLAN_CHANGE 0x8UL 1013 #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_TRUSTED_VF_CFG_CHANGE 0x10UL 1014 }; 1015 1016 /* hwrm_async_event_cmpl_default_vnic_change (size:128b/16B) */ 1017 struct hwrm_async_event_cmpl_default_vnic_change { 1018 __le16 type; 1019 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_TYPE_MASK 0x3fUL 1020 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_TYPE_SFT 0 1021 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1022 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_TYPE_LAST ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_TYPE_HWRM_ASYNC_EVENT 1023 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_UNUSED1_MASK 0xffc0UL 1024 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_UNUSED1_SFT 6 1025 __le16 event_id; 1026 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_ID_ALLOC_FREE_NOTIFICATION 0x35UL 1027 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_ID_LAST ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_ID_ALLOC_FREE_NOTIFICATION 1028 __le32 event_data2; 1029 u8 opaque_v; 1030 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_V 0x1UL 1031 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_OPAQUE_MASK 0xfeUL 1032 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_OPAQUE_SFT 1 1033 u8 timestamp_lo; 1034 __le16 timestamp_hi; 1035 __le32 event_data1; 1036 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_MASK 0x3UL 1037 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_SFT 0 1038 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_DEF_VNIC_ALLOC 0x1UL 1039 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_DEF_VNIC_FREE 0x2UL 1040 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_LAST ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_DEF_VNIC_STATE_DEF_VNIC_FREE 1041 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_PF_ID_MASK 0x3fcUL 1042 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_PF_ID_SFT 2 1043 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_VF_ID_MASK 0x3fffc00UL 1044 #define ASYNC_EVENT_CMPL_DEFAULT_VNIC_CHANGE_EVENT_DATA1_VF_ID_SFT 10 1045 }; 1046 1047 /* hwrm_async_event_cmpl_hw_flow_aged (size:128b/16B) */ 1048 struct hwrm_async_event_cmpl_hw_flow_aged { 1049 __le16 type; 1050 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_TYPE_MASK 0x3fUL 1051 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_TYPE_SFT 0 1052 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1053 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_TYPE_LAST ASYNC_EVENT_CMPL_HW_FLOW_AGED_TYPE_HWRM_ASYNC_EVENT 1054 __le16 event_id; 1055 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_ID_HW_FLOW_AGED 0x36UL 1056 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_ID_LAST ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_ID_HW_FLOW_AGED 1057 __le32 event_data2; 1058 u8 opaque_v; 1059 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_V 0x1UL 1060 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_OPAQUE_MASK 0xfeUL 1061 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_OPAQUE_SFT 1 1062 u8 timestamp_lo; 1063 __le16 timestamp_hi; 1064 __le32 event_data1; 1065 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_ID_MASK 0x7fffffffUL 1066 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_ID_SFT 0 1067 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_DIRECTION 0x80000000UL 1068 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_DIRECTION_RX (0x0UL << 31) 1069 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_DIRECTION_TX (0x1UL << 31) 1070 #define ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_DIRECTION_LAST ASYNC_EVENT_CMPL_HW_FLOW_AGED_EVENT_DATA1_FLOW_DIRECTION_TX 1071 }; 1072 1073 /* hwrm_async_event_cmpl_eem_cache_flush_req (size:128b/16B) */ 1074 struct hwrm_async_event_cmpl_eem_cache_flush_req { 1075 __le16 type; 1076 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_TYPE_MASK 0x3fUL 1077 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_TYPE_SFT 0 1078 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1079 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_TYPE_LAST ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_TYPE_HWRM_ASYNC_EVENT 1080 __le16 event_id; 1081 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_EVENT_ID_EEM_CACHE_FLUSH_REQ 0x38UL 1082 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_EVENT_ID_LAST ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_EVENT_ID_EEM_CACHE_FLUSH_REQ 1083 __le32 event_data2; 1084 u8 opaque_v; 1085 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_V 0x1UL 1086 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_OPAQUE_MASK 0xfeUL 1087 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_REQ_OPAQUE_SFT 1 1088 u8 timestamp_lo; 1089 __le16 timestamp_hi; 1090 __le32 event_data1; 1091 }; 1092 1093 /* hwrm_async_event_cmpl_eem_cache_flush_done (size:128b/16B) */ 1094 struct hwrm_async_event_cmpl_eem_cache_flush_done { 1095 __le16 type; 1096 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_TYPE_MASK 0x3fUL 1097 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_TYPE_SFT 0 1098 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1099 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_TYPE_LAST ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_TYPE_HWRM_ASYNC_EVENT 1100 __le16 event_id; 1101 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_EVENT_ID_EEM_CACHE_FLUSH_DONE 0x39UL 1102 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_EVENT_ID_LAST ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_EVENT_ID_EEM_CACHE_FLUSH_DONE 1103 __le32 event_data2; 1104 u8 opaque_v; 1105 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_V 0x1UL 1106 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_OPAQUE_MASK 0xfeUL 1107 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_OPAQUE_SFT 1 1108 u8 timestamp_lo; 1109 __le16 timestamp_hi; 1110 __le32 event_data1; 1111 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_EVENT_DATA1_FID_MASK 0xffffUL 1112 #define ASYNC_EVENT_CMPL_EEM_CACHE_FLUSH_DONE_EVENT_DATA1_FID_SFT 0 1113 }; 1114 1115 /* hwrm_async_event_cmpl_deferred_response (size:128b/16B) */ 1116 struct hwrm_async_event_cmpl_deferred_response { 1117 __le16 type; 1118 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_TYPE_MASK 0x3fUL 1119 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_TYPE_SFT 0 1120 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1121 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_TYPE_LAST ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_TYPE_HWRM_ASYNC_EVENT 1122 __le16 event_id; 1123 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_EVENT_ID_DEFERRED_RESPONSE 0x40UL 1124 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_EVENT_ID_LAST ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_EVENT_ID_DEFERRED_RESPONSE 1125 __le32 event_data2; 1126 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_EVENT_DATA2_SEQ_ID_MASK 0xffffUL 1127 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_EVENT_DATA2_SEQ_ID_SFT 0 1128 u8 opaque_v; 1129 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_V 0x1UL 1130 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_OPAQUE_MASK 0xfeUL 1131 #define ASYNC_EVENT_CMPL_DEFERRED_RESPONSE_OPAQUE_SFT 1 1132 u8 timestamp_lo; 1133 __le16 timestamp_hi; 1134 __le32 event_data1; 1135 }; 1136 1137 /* hwrm_async_event_cmpl_echo_request (size:128b/16B) */ 1138 struct hwrm_async_event_cmpl_echo_request { 1139 __le16 type; 1140 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_TYPE_MASK 0x3fUL 1141 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_TYPE_SFT 0 1142 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1143 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_TYPE_LAST ASYNC_EVENT_CMPL_ECHO_REQUEST_TYPE_HWRM_ASYNC_EVENT 1144 __le16 event_id; 1145 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_EVENT_ID_ECHO_REQUEST 0x42UL 1146 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_EVENT_ID_LAST ASYNC_EVENT_CMPL_ECHO_REQUEST_EVENT_ID_ECHO_REQUEST 1147 __le32 event_data2; 1148 u8 opaque_v; 1149 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_V 0x1UL 1150 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_OPAQUE_MASK 0xfeUL 1151 #define ASYNC_EVENT_CMPL_ECHO_REQUEST_OPAQUE_SFT 1 1152 u8 timestamp_lo; 1153 __le16 timestamp_hi; 1154 __le32 event_data1; 1155 }; 1156 1157 /* hwrm_async_event_cmpl_phc_update (size:128b/16B) */ 1158 struct hwrm_async_event_cmpl_phc_update { 1159 __le16 type; 1160 #define ASYNC_EVENT_CMPL_PHC_UPDATE_TYPE_MASK 0x3fUL 1161 #define ASYNC_EVENT_CMPL_PHC_UPDATE_TYPE_SFT 0 1162 #define ASYNC_EVENT_CMPL_PHC_UPDATE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1163 #define ASYNC_EVENT_CMPL_PHC_UPDATE_TYPE_LAST ASYNC_EVENT_CMPL_PHC_UPDATE_TYPE_HWRM_ASYNC_EVENT 1164 __le16 event_id; 1165 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_ID_PHC_UPDATE 0x43UL 1166 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_ID_LAST ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_ID_PHC_UPDATE 1167 __le32 event_data2; 1168 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA2_PHC_MASTER_FID_MASK 0xffffUL 1169 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA2_PHC_MASTER_FID_SFT 0 1170 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA2_PHC_SEC_FID_MASK 0xffff0000UL 1171 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA2_PHC_SEC_FID_SFT 16 1172 u8 opaque_v; 1173 #define ASYNC_EVENT_CMPL_PHC_UPDATE_V 0x1UL 1174 #define ASYNC_EVENT_CMPL_PHC_UPDATE_OPAQUE_MASK 0xfeUL 1175 #define ASYNC_EVENT_CMPL_PHC_UPDATE_OPAQUE_SFT 1 1176 u8 timestamp_lo; 1177 __le16 timestamp_hi; 1178 __le32 event_data1; 1179 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_MASK 0xfUL 1180 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_SFT 0 1181 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_MASTER 0x1UL 1182 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_SECONDARY 0x2UL 1183 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_FAILOVER 0x3UL 1184 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_RTC_UPDATE 0x4UL 1185 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_LAST ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_FLAGS_PHC_RTC_UPDATE 1186 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_MASK 0xffff0UL 1187 #define ASYNC_EVENT_CMPL_PHC_UPDATE_EVENT_DATA1_PHC_TIME_MSB_SFT 4 1188 }; 1189 1190 /* hwrm_async_event_cmpl_pps_timestamp (size:128b/16B) */ 1191 struct hwrm_async_event_cmpl_pps_timestamp { 1192 __le16 type; 1193 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_TYPE_MASK 0x3fUL 1194 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_TYPE_SFT 0 1195 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1196 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_TYPE_LAST ASYNC_EVENT_CMPL_PPS_TIMESTAMP_TYPE_HWRM_ASYNC_EVENT 1197 __le16 event_id; 1198 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_ID_PPS_TIMESTAMP 0x44UL 1199 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_ID_LAST ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_ID_PPS_TIMESTAMP 1200 __le32 event_data2; 1201 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE 0x1UL 1202 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE_INTERNAL 0x0UL 1203 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE_EXTERNAL 0x1UL 1204 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE_LAST ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_EVENT_TYPE_EXTERNAL 1205 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PIN_NUMBER_MASK 0xeUL 1206 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PIN_NUMBER_SFT 1 1207 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PPS_TIMESTAMP_UPPER_MASK 0xffff0UL 1208 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA2_PPS_TIMESTAMP_UPPER_SFT 4 1209 u8 opaque_v; 1210 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_V 0x1UL 1211 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_OPAQUE_MASK 0xfeUL 1212 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_OPAQUE_SFT 1 1213 u8 timestamp_lo; 1214 __le16 timestamp_hi; 1215 __le32 event_data1; 1216 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA1_PPS_TIMESTAMP_LOWER_MASK 0xffffffffUL 1217 #define ASYNC_EVENT_CMPL_PPS_TIMESTAMP_EVENT_DATA1_PPS_TIMESTAMP_LOWER_SFT 0 1218 }; 1219 1220 /* hwrm_async_event_cmpl_error_report (size:128b/16B) */ 1221 struct hwrm_async_event_cmpl_error_report { 1222 __le16 type; 1223 #define ASYNC_EVENT_CMPL_ERROR_REPORT_TYPE_MASK 0x3fUL 1224 #define ASYNC_EVENT_CMPL_ERROR_REPORT_TYPE_SFT 0 1225 #define ASYNC_EVENT_CMPL_ERROR_REPORT_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1226 #define ASYNC_EVENT_CMPL_ERROR_REPORT_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_TYPE_HWRM_ASYNC_EVENT 1227 __le16 event_id; 1228 #define ASYNC_EVENT_CMPL_ERROR_REPORT_EVENT_ID_ERROR_REPORT 0x45UL 1229 #define ASYNC_EVENT_CMPL_ERROR_REPORT_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_EVENT_ID_ERROR_REPORT 1230 __le32 event_data2; 1231 u8 opaque_v; 1232 #define ASYNC_EVENT_CMPL_ERROR_REPORT_V 0x1UL 1233 #define ASYNC_EVENT_CMPL_ERROR_REPORT_OPAQUE_MASK 0xfeUL 1234 #define ASYNC_EVENT_CMPL_ERROR_REPORT_OPAQUE_SFT 1 1235 u8 timestamp_lo; 1236 __le16 timestamp_hi; 1237 __le32 event_data1; 1238 #define ASYNC_EVENT_CMPL_ERROR_REPORT_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1239 #define ASYNC_EVENT_CMPL_ERROR_REPORT_EVENT_DATA1_ERROR_TYPE_SFT 0 1240 }; 1241 1242 /* hwrm_async_event_cmpl_hwrm_error (size:128b/16B) */ 1243 struct hwrm_async_event_cmpl_hwrm_error { 1244 __le16 type; 1245 #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_MASK 0x3fUL 1246 #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_SFT 0 1247 #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1248 #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_HWRM_ASYNC_EVENT 1249 __le16 event_id; 1250 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_HWRM_ERROR 0xffUL 1251 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_HWRM_ERROR 1252 __le32 event_data2; 1253 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_MASK 0xffUL 1254 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_SFT 0 1255 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_WARNING 0x0UL 1256 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_NONFATAL 0x1UL 1257 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL 0x2UL 1258 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL 1259 u8 opaque_v; 1260 #define ASYNC_EVENT_CMPL_HWRM_ERROR_V 0x1UL 1261 #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_MASK 0xfeUL 1262 #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_SFT 1 1263 u8 timestamp_lo; 1264 __le16 timestamp_hi; 1265 __le32 event_data1; 1266 #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA1_TIMESTAMP 0x1UL 1267 }; 1268 1269 /* hwrm_async_event_cmpl_error_report_base (size:128b/16B) */ 1270 struct hwrm_async_event_cmpl_error_report_base { 1271 __le16 type; 1272 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_TYPE_MASK 0x3fUL 1273 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_TYPE_SFT 0 1274 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1275 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_TYPE_HWRM_ASYNC_EVENT 1276 __le16 event_id; 1277 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_ID_ERROR_REPORT 0x45UL 1278 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_ID_ERROR_REPORT 1279 __le32 event_data2; 1280 u8 opaque_v; 1281 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_V 0x1UL 1282 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_OPAQUE_MASK 0xfeUL 1283 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_OPAQUE_SFT 1 1284 u8 timestamp_lo; 1285 __le16 timestamp_hi; 1286 __le32 event_data1; 1287 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1288 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_SFT 0 1289 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_RESERVED 0x0UL 1290 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_PAUSE_STORM 0x1UL 1291 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_INVALID_SIGNAL 0x2UL 1292 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_NVM 0x3UL 1293 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_DOORBELL_DROP_THRESHOLD 0x4UL 1294 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_THERMAL_THRESHOLD 0x5UL 1295 #define ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_BASE_EVENT_DATA1_ERROR_TYPE_THERMAL_THRESHOLD 1296 }; 1297 1298 /* hwrm_async_event_cmpl_error_report_pause_storm (size:128b/16B) */ 1299 struct hwrm_async_event_cmpl_error_report_pause_storm { 1300 __le16 type; 1301 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_TYPE_MASK 0x3fUL 1302 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_TYPE_SFT 0 1303 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1304 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_TYPE_HWRM_ASYNC_EVENT 1305 __le16 event_id; 1306 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_ID_ERROR_REPORT 0x45UL 1307 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_ID_ERROR_REPORT 1308 __le32 event_data2; 1309 u8 opaque_v; 1310 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_V 0x1UL 1311 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_OPAQUE_MASK 0xfeUL 1312 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_OPAQUE_SFT 1 1313 u8 timestamp_lo; 1314 __le16 timestamp_hi; 1315 __le32 event_data1; 1316 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1317 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_DATA1_ERROR_TYPE_SFT 0 1318 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_DATA1_ERROR_TYPE_PAUSE_STORM 0x1UL 1319 #define ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_DATA1_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_PAUSE_STORM_EVENT_DATA1_ERROR_TYPE_PAUSE_STORM 1320 }; 1321 1322 /* hwrm_async_event_cmpl_error_report_invalid_signal (size:128b/16B) */ 1323 struct hwrm_async_event_cmpl_error_report_invalid_signal { 1324 __le16 type; 1325 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_TYPE_MASK 0x3fUL 1326 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_TYPE_SFT 0 1327 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1328 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_TYPE_HWRM_ASYNC_EVENT 1329 __le16 event_id; 1330 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_ID_ERROR_REPORT 0x45UL 1331 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_ID_ERROR_REPORT 1332 __le32 event_data2; 1333 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA2_PIN_ID_MASK 0xffUL 1334 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA2_PIN_ID_SFT 0 1335 u8 opaque_v; 1336 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_V 0x1UL 1337 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_OPAQUE_MASK 0xfeUL 1338 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_OPAQUE_SFT 1 1339 u8 timestamp_lo; 1340 __le16 timestamp_hi; 1341 __le32 event_data1; 1342 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1343 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA1_ERROR_TYPE_SFT 0 1344 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA1_ERROR_TYPE_INVALID_SIGNAL 0x2UL 1345 #define ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA1_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_INVALID_SIGNAL_EVENT_DATA1_ERROR_TYPE_INVALID_SIGNAL 1346 }; 1347 1348 /* hwrm_async_event_cmpl_error_report_nvm (size:128b/16B) */ 1349 struct hwrm_async_event_cmpl_error_report_nvm { 1350 __le16 type; 1351 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_TYPE_MASK 0x3fUL 1352 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_TYPE_SFT 0 1353 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1354 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_TYPE_HWRM_ASYNC_EVENT 1355 __le16 event_id; 1356 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_ID_ERROR_REPORT 0x45UL 1357 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_ID_ERROR_REPORT 1358 __le32 event_data2; 1359 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA2_ERR_ADDR_MASK 0xffffffffUL 1360 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA2_ERR_ADDR_SFT 0 1361 u8 opaque_v; 1362 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_V 0x1UL 1363 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_OPAQUE_MASK 0xfeUL 1364 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_OPAQUE_SFT 1 1365 u8 timestamp_lo; 1366 __le16 timestamp_hi; 1367 __le32 event_data1; 1368 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1369 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_ERROR_TYPE_SFT 0 1370 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_ERROR_TYPE_NVM_ERROR 0x3UL 1371 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_ERROR_TYPE_NVM_ERROR 1372 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_MASK 0xff00UL 1373 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_SFT 8 1374 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_WRITE (0x1UL << 8) 1375 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_ERASE (0x2UL << 8) 1376 #define ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_NVM_EVENT_DATA1_NVM_ERR_TYPE_ERASE 1377 }; 1378 1379 /* hwrm_async_event_cmpl_error_report_doorbell_drop_threshold (size:128b/16B) */ 1380 struct hwrm_async_event_cmpl_error_report_doorbell_drop_threshold { 1381 __le16 type; 1382 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_TYPE_MASK 0x3fUL 1383 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_TYPE_SFT 0 1384 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_TYPE_HWRM_ASYNC_EVENT 0x2eUL 1385 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_TYPE_HWRM_ASYNC_EVENT 1386 __le16 event_id; 1387 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_ID_ERROR_REPORT 0x45UL 1388 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_ID_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_ID_ERROR_REPORT 1389 __le32 event_data2; 1390 u8 opaque_v; 1391 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_V 0x1UL 1392 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_OPAQUE_MASK 0xfeUL 1393 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_OPAQUE_SFT 1 1394 u8 timestamp_lo; 1395 __le16 timestamp_hi; 1396 __le32 event_data1; 1397 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_ERROR_TYPE_MASK 0xffUL 1398 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_ERROR_TYPE_SFT 0 1399 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_ERROR_TYPE_DOORBELL_DROP_THRESHOLD 0x4UL 1400 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_ERROR_TYPE_LAST ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_ERROR_TYPE_DOORBELL_DROP_THRESHOLD 1401 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_EPOCH_MASK 0xffffff00UL 1402 #define ASYNC_EVENT_CMPL_ERROR_REPORT_DOORBELL_DROP_THRESHOLD_EVENT_DATA1_EPOCH_SFT 8 1403 }; 1404 1405 /* hwrm_func_reset_input (size:192b/24B) */ 1406 struct hwrm_func_reset_input { 1407 __le16 req_type; 1408 __le16 cmpl_ring; 1409 __le16 seq_id; 1410 __le16 target_id; 1411 __le64 resp_addr; 1412 __le32 enables; 1413 #define FUNC_RESET_REQ_ENABLES_VF_ID_VALID 0x1UL 1414 __le16 vf_id; 1415 u8 func_reset_level; 1416 #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETALL 0x0UL 1417 #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETME 0x1UL 1418 #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETCHILDREN 0x2UL 1419 #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 0x3UL 1420 #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_LAST FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 1421 u8 unused_0; 1422 }; 1423 1424 /* hwrm_func_reset_output (size:128b/16B) */ 1425 struct hwrm_func_reset_output { 1426 __le16 error_code; 1427 __le16 req_type; 1428 __le16 seq_id; 1429 __le16 resp_len; 1430 u8 unused_0[7]; 1431 u8 valid; 1432 }; 1433 1434 /* hwrm_func_getfid_input (size:192b/24B) */ 1435 struct hwrm_func_getfid_input { 1436 __le16 req_type; 1437 __le16 cmpl_ring; 1438 __le16 seq_id; 1439 __le16 target_id; 1440 __le64 resp_addr; 1441 __le32 enables; 1442 #define FUNC_GETFID_REQ_ENABLES_PCI_ID 0x1UL 1443 __le16 pci_id; 1444 u8 unused_0[2]; 1445 }; 1446 1447 /* hwrm_func_getfid_output (size:128b/16B) */ 1448 struct hwrm_func_getfid_output { 1449 __le16 error_code; 1450 __le16 req_type; 1451 __le16 seq_id; 1452 __le16 resp_len; 1453 __le16 fid; 1454 u8 unused_0[5]; 1455 u8 valid; 1456 }; 1457 1458 /* hwrm_func_vf_alloc_input (size:192b/24B) */ 1459 struct hwrm_func_vf_alloc_input { 1460 __le16 req_type; 1461 __le16 cmpl_ring; 1462 __le16 seq_id; 1463 __le16 target_id; 1464 __le64 resp_addr; 1465 __le32 enables; 1466 #define FUNC_VF_ALLOC_REQ_ENABLES_FIRST_VF_ID 0x1UL 1467 __le16 first_vf_id; 1468 __le16 num_vfs; 1469 }; 1470 1471 /* hwrm_func_vf_alloc_output (size:128b/16B) */ 1472 struct hwrm_func_vf_alloc_output { 1473 __le16 error_code; 1474 __le16 req_type; 1475 __le16 seq_id; 1476 __le16 resp_len; 1477 __le16 first_vf_id; 1478 u8 unused_0[5]; 1479 u8 valid; 1480 }; 1481 1482 /* hwrm_func_vf_free_input (size:192b/24B) */ 1483 struct hwrm_func_vf_free_input { 1484 __le16 req_type; 1485 __le16 cmpl_ring; 1486 __le16 seq_id; 1487 __le16 target_id; 1488 __le64 resp_addr; 1489 __le32 enables; 1490 #define FUNC_VF_FREE_REQ_ENABLES_FIRST_VF_ID 0x1UL 1491 __le16 first_vf_id; 1492 __le16 num_vfs; 1493 }; 1494 1495 /* hwrm_func_vf_free_output (size:128b/16B) */ 1496 struct hwrm_func_vf_free_output { 1497 __le16 error_code; 1498 __le16 req_type; 1499 __le16 seq_id; 1500 __le16 resp_len; 1501 u8 unused_0[7]; 1502 u8 valid; 1503 }; 1504 1505 /* hwrm_func_vf_cfg_input (size:448b/56B) */ 1506 struct hwrm_func_vf_cfg_input { 1507 __le16 req_type; 1508 __le16 cmpl_ring; 1509 __le16 seq_id; 1510 __le16 target_id; 1511 __le64 resp_addr; 1512 __le32 enables; 1513 #define FUNC_VF_CFG_REQ_ENABLES_MTU 0x1UL 1514 #define FUNC_VF_CFG_REQ_ENABLES_GUEST_VLAN 0x2UL 1515 #define FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4UL 1516 #define FUNC_VF_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x8UL 1517 #define FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x10UL 1518 #define FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x20UL 1519 #define FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS 0x40UL 1520 #define FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS 0x80UL 1521 #define FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS 0x100UL 1522 #define FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS 0x200UL 1523 #define FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x400UL 1524 #define FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x800UL 1525 #define FUNC_VF_CFG_REQ_ENABLES_NUM_TX_KEY_CTXS 0x1000UL 1526 #define FUNC_VF_CFG_REQ_ENABLES_NUM_RX_KEY_CTXS 0x2000UL 1527 __le16 mtu; 1528 __le16 guest_vlan; 1529 __le16 async_event_cr; 1530 u8 dflt_mac_addr[6]; 1531 __le32 flags; 1532 #define FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST 0x1UL 1533 #define FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST 0x2UL 1534 #define FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST 0x4UL 1535 #define FUNC_VF_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST 0x8UL 1536 #define FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST 0x10UL 1537 #define FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST 0x20UL 1538 #define FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST 0x40UL 1539 #define FUNC_VF_CFG_REQ_FLAGS_L2_CTX_ASSETS_TEST 0x80UL 1540 #define FUNC_VF_CFG_REQ_FLAGS_PPP_PUSH_MODE_ENABLE 0x100UL 1541 #define FUNC_VF_CFG_REQ_FLAGS_PPP_PUSH_MODE_DISABLE 0x200UL 1542 __le16 num_rsscos_ctxs; 1543 __le16 num_cmpl_rings; 1544 __le16 num_tx_rings; 1545 __le16 num_rx_rings; 1546 __le16 num_l2_ctxs; 1547 __le16 num_vnics; 1548 __le16 num_stat_ctxs; 1549 __le16 num_hw_ring_grps; 1550 __le16 num_tx_key_ctxs; 1551 __le16 num_rx_key_ctxs; 1552 }; 1553 1554 /* hwrm_func_vf_cfg_output (size:128b/16B) */ 1555 struct hwrm_func_vf_cfg_output { 1556 __le16 error_code; 1557 __le16 req_type; 1558 __le16 seq_id; 1559 __le16 resp_len; 1560 u8 unused_0[7]; 1561 u8 valid; 1562 }; 1563 1564 /* hwrm_func_qcaps_input (size:192b/24B) */ 1565 struct hwrm_func_qcaps_input { 1566 __le16 req_type; 1567 __le16 cmpl_ring; 1568 __le16 seq_id; 1569 __le16 target_id; 1570 __le64 resp_addr; 1571 __le16 fid; 1572 u8 unused_0[6]; 1573 }; 1574 1575 /* hwrm_func_qcaps_output (size:768b/96B) */ 1576 struct hwrm_func_qcaps_output { 1577 __le16 error_code; 1578 __le16 req_type; 1579 __le16 seq_id; 1580 __le16 resp_len; 1581 __le16 fid; 1582 __le16 port_id; 1583 __le32 flags; 1584 #define FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED 0x1UL 1585 #define FUNC_QCAPS_RESP_FLAGS_GLOBAL_MSIX_AUTOMASKING 0x2UL 1586 #define FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED 0x4UL 1587 #define FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED 0x8UL 1588 #define FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED 0x10UL 1589 #define FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED 0x20UL 1590 #define FUNC_QCAPS_RESP_FLAGS_WOL_BMP_SUPPORTED 0x40UL 1591 #define FUNC_QCAPS_RESP_FLAGS_TX_RING_RL_SUPPORTED 0x80UL 1592 #define FUNC_QCAPS_RESP_FLAGS_TX_BW_CFG_SUPPORTED 0x100UL 1593 #define FUNC_QCAPS_RESP_FLAGS_VF_TX_RING_RL_SUPPORTED 0x200UL 1594 #define FUNC_QCAPS_RESP_FLAGS_VF_BW_CFG_SUPPORTED 0x400UL 1595 #define FUNC_QCAPS_RESP_FLAGS_STD_TX_RING_MODE_SUPPORTED 0x800UL 1596 #define FUNC_QCAPS_RESP_FLAGS_GENEVE_TUN_FLAGS_SUPPORTED 0x1000UL 1597 #define FUNC_QCAPS_RESP_FLAGS_NVGRE_TUN_FLAGS_SUPPORTED 0x2000UL 1598 #define FUNC_QCAPS_RESP_FLAGS_GRE_TUN_FLAGS_SUPPORTED 0x4000UL 1599 #define FUNC_QCAPS_RESP_FLAGS_MPLS_TUN_FLAGS_SUPPORTED 0x8000UL 1600 #define FUNC_QCAPS_RESP_FLAGS_PCIE_STATS_SUPPORTED 0x10000UL 1601 #define FUNC_QCAPS_RESP_FLAGS_ADOPTED_PF_SUPPORTED 0x20000UL 1602 #define FUNC_QCAPS_RESP_FLAGS_ADMIN_PF_SUPPORTED 0x40000UL 1603 #define FUNC_QCAPS_RESP_FLAGS_LINK_ADMIN_STATUS_SUPPORTED 0x80000UL 1604 #define FUNC_QCAPS_RESP_FLAGS_WCB_PUSH_MODE 0x100000UL 1605 #define FUNC_QCAPS_RESP_FLAGS_DYNAMIC_TX_RING_ALLOC 0x200000UL 1606 #define FUNC_QCAPS_RESP_FLAGS_HOT_RESET_CAPABLE 0x400000UL 1607 #define FUNC_QCAPS_RESP_FLAGS_ERROR_RECOVERY_CAPABLE 0x800000UL 1608 #define FUNC_QCAPS_RESP_FLAGS_EXT_STATS_SUPPORTED 0x1000000UL 1609 #define FUNC_QCAPS_RESP_FLAGS_ERR_RECOVER_RELOAD 0x2000000UL 1610 #define FUNC_QCAPS_RESP_FLAGS_NOTIFY_VF_DEF_VNIC_CHNG_SUPPORTED 0x4000000UL 1611 #define FUNC_QCAPS_RESP_FLAGS_VLAN_ACCELERATION_TX_DISABLED 0x8000000UL 1612 #define FUNC_QCAPS_RESP_FLAGS_COREDUMP_CMD_SUPPORTED 0x10000000UL 1613 #define FUNC_QCAPS_RESP_FLAGS_CRASHDUMP_CMD_SUPPORTED 0x20000000UL 1614 #define FUNC_QCAPS_RESP_FLAGS_PFC_WD_STATS_SUPPORTED 0x40000000UL 1615 #define FUNC_QCAPS_RESP_FLAGS_DBG_QCAPS_CMD_SUPPORTED 0x80000000UL 1616 u8 mac_address[6]; 1617 __le16 max_rsscos_ctx; 1618 __le16 max_cmpl_rings; 1619 __le16 max_tx_rings; 1620 __le16 max_rx_rings; 1621 __le16 max_l2_ctxs; 1622 __le16 max_vnics; 1623 __le16 first_vf_id; 1624 __le16 max_vfs; 1625 __le16 max_stat_ctx; 1626 __le32 max_encap_records; 1627 __le32 max_decap_records; 1628 __le32 max_tx_em_flows; 1629 __le32 max_tx_wm_flows; 1630 __le32 max_rx_em_flows; 1631 __le32 max_rx_wm_flows; 1632 __le32 max_mcast_filters; 1633 __le32 max_flow_id; 1634 __le32 max_hw_ring_grps; 1635 __le16 max_sp_tx_rings; 1636 __le16 max_msix_vfs; 1637 __le32 flags_ext; 1638 #define FUNC_QCAPS_RESP_FLAGS_EXT_ECN_MARK_SUPPORTED 0x1UL 1639 #define FUNC_QCAPS_RESP_FLAGS_EXT_ECN_STATS_SUPPORTED 0x2UL 1640 #define FUNC_QCAPS_RESP_FLAGS_EXT_EXT_HW_STATS_SUPPORTED 0x4UL 1641 #define FUNC_QCAPS_RESP_FLAGS_EXT_HOT_RESET_IF_SUPPORT 0x8UL 1642 #define FUNC_QCAPS_RESP_FLAGS_EXT_PROXY_MODE_SUPPORT 0x10UL 1643 #define FUNC_QCAPS_RESP_FLAGS_EXT_TX_PROXY_SRC_INTF_OVERRIDE_SUPPORT 0x20UL 1644 #define FUNC_QCAPS_RESP_FLAGS_EXT_SCHQ_SUPPORTED 0x40UL 1645 #define FUNC_QCAPS_RESP_FLAGS_EXT_PPP_PUSH_MODE_SUPPORTED 0x80UL 1646 #define FUNC_QCAPS_RESP_FLAGS_EXT_EVB_MODE_CFG_NOT_SUPPORTED 0x100UL 1647 #define FUNC_QCAPS_RESP_FLAGS_EXT_SOC_SPD_SUPPORTED 0x200UL 1648 #define FUNC_QCAPS_RESP_FLAGS_EXT_FW_LIVEPATCH_SUPPORTED 0x400UL 1649 #define FUNC_QCAPS_RESP_FLAGS_EXT_FAST_RESET_CAPABLE 0x800UL 1650 #define FUNC_QCAPS_RESP_FLAGS_EXT_TX_METADATA_CFG_CAPABLE 0x1000UL 1651 #define FUNC_QCAPS_RESP_FLAGS_EXT_NVM_OPTION_ACTION_SUPPORTED 0x2000UL 1652 #define FUNC_QCAPS_RESP_FLAGS_EXT_BD_METADATA_SUPPORTED 0x4000UL 1653 #define FUNC_QCAPS_RESP_FLAGS_EXT_ECHO_REQUEST_SUPPORTED 0x8000UL 1654 #define FUNC_QCAPS_RESP_FLAGS_EXT_NPAR_1_2_SUPPORTED 0x10000UL 1655 #define FUNC_QCAPS_RESP_FLAGS_EXT_PTP_PTM_SUPPORTED 0x20000UL 1656 #define FUNC_QCAPS_RESP_FLAGS_EXT_PTP_PPS_SUPPORTED 0x40000UL 1657 #define FUNC_QCAPS_RESP_FLAGS_EXT_VF_CFG_ASYNC_FOR_PF_SUPPORTED 0x80000UL 1658 #define FUNC_QCAPS_RESP_FLAGS_EXT_PARTITION_BW_SUPPORTED 0x100000UL 1659 #define FUNC_QCAPS_RESP_FLAGS_EXT_DFLT_VLAN_TPID_PCP_SUPPORTED 0x200000UL 1660 #define FUNC_QCAPS_RESP_FLAGS_EXT_KTLS_SUPPORTED 0x400000UL 1661 #define FUNC_QCAPS_RESP_FLAGS_EXT_EP_RATE_CONTROL 0x800000UL 1662 #define FUNC_QCAPS_RESP_FLAGS_EXT_MIN_BW_SUPPORTED 0x1000000UL 1663 #define FUNC_QCAPS_RESP_FLAGS_EXT_TX_COAL_CMPL_CAP 0x2000000UL 1664 #define FUNC_QCAPS_RESP_FLAGS_EXT_BS_V2_SUPPORTED 0x4000000UL 1665 #define FUNC_QCAPS_RESP_FLAGS_EXT_BS_V2_REQUIRED 0x8000000UL 1666 #define FUNC_QCAPS_RESP_FLAGS_EXT_PTP_64BIT_RTC_SUPPORTED 0x10000000UL 1667 #define FUNC_QCAPS_RESP_FLAGS_EXT_DBR_PACING_SUPPORTED 0x20000000UL 1668 #define FUNC_QCAPS_RESP_FLAGS_EXT_HW_DBR_DROP_RECOV_SUPPORTED 0x40000000UL 1669 #define FUNC_QCAPS_RESP_FLAGS_EXT_DISABLE_CQ_OVERFLOW_DETECTION_SUPPORTED 0x80000000UL 1670 u8 max_schqs; 1671 u8 mpc_chnls_cap; 1672 #define FUNC_QCAPS_RESP_MPC_CHNLS_CAP_TCE 0x1UL 1673 #define FUNC_QCAPS_RESP_MPC_CHNLS_CAP_RCE 0x2UL 1674 #define FUNC_QCAPS_RESP_MPC_CHNLS_CAP_TE_CFA 0x4UL 1675 #define FUNC_QCAPS_RESP_MPC_CHNLS_CAP_RE_CFA 0x8UL 1676 #define FUNC_QCAPS_RESP_MPC_CHNLS_CAP_PRIMATE 0x10UL 1677 __le16 max_key_ctxs_alloc; 1678 __le32 flags_ext2; 1679 #define FUNC_QCAPS_RESP_FLAGS_EXT2_RX_ALL_PKTS_TIMESTAMPS_SUPPORTED 0x1UL 1680 #define FUNC_QCAPS_RESP_FLAGS_EXT2_QUIC_SUPPORTED 0x2UL 1681 #define FUNC_QCAPS_RESP_FLAGS_EXT2_KDNET_SUPPORTED 0x4UL 1682 #define FUNC_QCAPS_RESP_FLAGS_EXT2_DBR_PACING_EXT_SUPPORTED 0x8UL 1683 #define FUNC_QCAPS_RESP_FLAGS_EXT2_SW_DBR_DROP_RECOVERY_SUPPORTED 0x10UL 1684 #define FUNC_QCAPS_RESP_FLAGS_EXT2_GENERIC_STATS_SUPPORTED 0x20UL 1685 #define FUNC_QCAPS_RESP_FLAGS_EXT2_UDP_GSO_SUPPORTED 0x40UL 1686 #define FUNC_QCAPS_RESP_FLAGS_EXT2_SYNCE_SUPPORTED 0x80UL 1687 #define FUNC_QCAPS_RESP_FLAGS_EXT2_DBR_PACING_V0_SUPPORTED 0x100UL 1688 #define FUNC_QCAPS_RESP_FLAGS_EXT2_TX_PKT_TS_CMPL_SUPPORTED 0x200UL 1689 __le16 tunnel_disable_flag; 1690 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_VXLAN 0x1UL 1691 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_NGE 0x2UL 1692 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_NVGRE 0x4UL 1693 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_L2GRE 0x8UL 1694 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_GRE 0x10UL 1695 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_IPINIP 0x20UL 1696 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_MPLS 0x40UL 1697 #define FUNC_QCAPS_RESP_TUNNEL_DISABLE_FLAG_DISABLE_PPPOE 0x80UL 1698 u8 unused_1; 1699 u8 valid; 1700 }; 1701 1702 /* hwrm_func_qcfg_input (size:192b/24B) */ 1703 struct hwrm_func_qcfg_input { 1704 __le16 req_type; 1705 __le16 cmpl_ring; 1706 __le16 seq_id; 1707 __le16 target_id; 1708 __le64 resp_addr; 1709 __le16 fid; 1710 u8 unused_0[6]; 1711 }; 1712 1713 /* hwrm_func_qcfg_output (size:896b/112B) */ 1714 struct hwrm_func_qcfg_output { 1715 __le16 error_code; 1716 __le16 req_type; 1717 __le16 seq_id; 1718 __le16 resp_len; 1719 __le16 fid; 1720 __le16 port_id; 1721 __le16 vlan; 1722 __le16 flags; 1723 #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_MAGICPKT_ENABLED 0x1UL 1724 #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_BMP_ENABLED 0x2UL 1725 #define FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED 0x4UL 1726 #define FUNC_QCFG_RESP_FLAGS_STD_TX_RING_MODE_ENABLED 0x8UL 1727 #define FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED 0x10UL 1728 #define FUNC_QCFG_RESP_FLAGS_MULTI_HOST 0x20UL 1729 #define FUNC_QCFG_RESP_FLAGS_TRUSTED_VF 0x40UL 1730 #define FUNC_QCFG_RESP_FLAGS_SECURE_MODE_ENABLED 0x80UL 1731 #define FUNC_QCFG_RESP_FLAGS_PREBOOT_LEGACY_L2_RINGS 0x100UL 1732 #define FUNC_QCFG_RESP_FLAGS_HOT_RESET_ALLOWED 0x200UL 1733 #define FUNC_QCFG_RESP_FLAGS_PPP_PUSH_MODE_ENABLED 0x400UL 1734 #define FUNC_QCFG_RESP_FLAGS_RING_MONITOR_ENABLED 0x800UL 1735 #define FUNC_QCFG_RESP_FLAGS_FAST_RESET_ALLOWED 0x1000UL 1736 #define FUNC_QCFG_RESP_FLAGS_MULTI_ROOT 0x2000UL 1737 #define FUNC_QCFG_RESP_FLAGS_ENABLE_RDMA_SRIOV 0x4000UL 1738 u8 mac_address[6]; 1739 __le16 pci_id; 1740 __le16 alloc_rsscos_ctx; 1741 __le16 alloc_cmpl_rings; 1742 __le16 alloc_tx_rings; 1743 __le16 alloc_rx_rings; 1744 __le16 alloc_l2_ctx; 1745 __le16 alloc_vnics; 1746 __le16 admin_mtu; 1747 __le16 mru; 1748 __le16 stat_ctx_id; 1749 u8 port_partition_type; 1750 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_SPF 0x0UL 1751 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_MPFS 0x1UL 1752 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0 0x2UL 1753 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5 0x3UL 1754 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0 0x4UL 1755 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_2 0x5UL 1756 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 0xffUL 1757 #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_LAST FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 1758 u8 port_pf_cnt; 1759 #define FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL 0x0UL 1760 #define FUNC_QCFG_RESP_PORT_PF_CNT_LAST FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL 1761 __le16 dflt_vnic_id; 1762 __le16 max_mtu_configured; 1763 __le32 min_bw; 1764 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_MASK 0xfffffffUL 1765 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_SFT 0 1766 #define FUNC_QCFG_RESP_MIN_BW_SCALE 0x10000000UL 1767 #define FUNC_QCFG_RESP_MIN_BW_SCALE_BITS (0x0UL << 28) 1768 #define FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES (0x1UL << 28) 1769 #define FUNC_QCFG_RESP_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES 1770 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1771 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_SFT 29 1772 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 1773 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 1774 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 1775 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 1776 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1777 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 1778 #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID 1779 __le32 max_bw; 1780 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_MASK 0xfffffffUL 1781 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_SFT 0 1782 #define FUNC_QCFG_RESP_MAX_BW_SCALE 0x10000000UL 1783 #define FUNC_QCFG_RESP_MAX_BW_SCALE_BITS (0x0UL << 28) 1784 #define FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES (0x1UL << 28) 1785 #define FUNC_QCFG_RESP_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES 1786 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1787 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_SFT 29 1788 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 1789 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 1790 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 1791 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 1792 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1793 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 1794 #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID 1795 u8 evb_mode; 1796 #define FUNC_QCFG_RESP_EVB_MODE_NO_EVB 0x0UL 1797 #define FUNC_QCFG_RESP_EVB_MODE_VEB 0x1UL 1798 #define FUNC_QCFG_RESP_EVB_MODE_VEPA 0x2UL 1799 #define FUNC_QCFG_RESP_EVB_MODE_LAST FUNC_QCFG_RESP_EVB_MODE_VEPA 1800 u8 options; 1801 #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_MASK 0x3UL 1802 #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SFT 0 1803 #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_64 0x0UL 1804 #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_128 0x1UL 1805 #define FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_LAST FUNC_QCFG_RESP_OPTIONS_CACHE_LINESIZE_SIZE_128 1806 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_MASK 0xcUL 1807 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_SFT 2 1808 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_FORCED_DOWN (0x0UL << 2) 1809 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_FORCED_UP (0x1UL << 2) 1810 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_AUTO (0x2UL << 2) 1811 #define FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_LAST FUNC_QCFG_RESP_OPTIONS_LINK_ADMIN_STATE_AUTO 1812 #define FUNC_QCFG_RESP_OPTIONS_RSVD_MASK 0xf0UL 1813 #define FUNC_QCFG_RESP_OPTIONS_RSVD_SFT 4 1814 __le16 alloc_vfs; 1815 __le32 alloc_mcast_filters; 1816 __le32 alloc_hw_ring_grps; 1817 __le16 alloc_sp_tx_rings; 1818 __le16 alloc_stat_ctx; 1819 __le16 alloc_msix; 1820 __le16 registered_vfs; 1821 __le16 l2_doorbell_bar_size_kb; 1822 u8 unused_1; 1823 u8 always_1; 1824 __le32 reset_addr_poll; 1825 __le16 legacy_l2_db_size_kb; 1826 __le16 svif_info; 1827 #define FUNC_QCFG_RESP_SVIF_INFO_SVIF_MASK 0x7fffUL 1828 #define FUNC_QCFG_RESP_SVIF_INFO_SVIF_SFT 0 1829 #define FUNC_QCFG_RESP_SVIF_INFO_SVIF_VALID 0x8000UL 1830 u8 mpc_chnls; 1831 #define FUNC_QCFG_RESP_MPC_CHNLS_TCE_ENABLED 0x1UL 1832 #define FUNC_QCFG_RESP_MPC_CHNLS_RCE_ENABLED 0x2UL 1833 #define FUNC_QCFG_RESP_MPC_CHNLS_TE_CFA_ENABLED 0x4UL 1834 #define FUNC_QCFG_RESP_MPC_CHNLS_RE_CFA_ENABLED 0x8UL 1835 #define FUNC_QCFG_RESP_MPC_CHNLS_PRIMATE_ENABLED 0x10UL 1836 u8 db_page_size; 1837 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_4KB 0x0UL 1838 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_8KB 0x1UL 1839 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_16KB 0x2UL 1840 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_32KB 0x3UL 1841 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_64KB 0x4UL 1842 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_128KB 0x5UL 1843 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_256KB 0x6UL 1844 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_512KB 0x7UL 1845 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_1MB 0x8UL 1846 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_2MB 0x9UL 1847 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_4MB 0xaUL 1848 #define FUNC_QCFG_RESP_DB_PAGE_SIZE_LAST FUNC_QCFG_RESP_DB_PAGE_SIZE_4MB 1849 u8 unused_2[2]; 1850 __le32 partition_min_bw; 1851 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_MASK 0xfffffffUL 1852 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_SFT 0 1853 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_SCALE 0x10000000UL 1854 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_SCALE_BITS (0x0UL << 28) 1855 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_SCALE_BYTES (0x1UL << 28) 1856 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_PARTITION_MIN_BW_SCALE_BYTES 1857 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1858 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_UNIT_SFT 29 1859 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1860 #define FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_PARTITION_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 1861 __le32 partition_max_bw; 1862 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_MASK 0xfffffffUL 1863 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_SFT 0 1864 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_SCALE 0x10000000UL 1865 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_SCALE_BITS (0x0UL << 28) 1866 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_SCALE_BYTES (0x1UL << 28) 1867 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_PARTITION_MAX_BW_SCALE_BYTES 1868 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1869 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_UNIT_SFT 29 1870 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1871 #define FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_PARTITION_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 1872 __le16 host_mtu; 1873 __le16 alloc_tx_key_ctxs; 1874 __le16 alloc_rx_key_ctxs; 1875 u8 port_kdnet_mode; 1876 #define FUNC_QCFG_RESP_PORT_KDNET_MODE_DISABLED 0x0UL 1877 #define FUNC_QCFG_RESP_PORT_KDNET_MODE_ENABLED 0x1UL 1878 #define FUNC_QCFG_RESP_PORT_KDNET_MODE_LAST FUNC_QCFG_RESP_PORT_KDNET_MODE_ENABLED 1879 u8 kdnet_pcie_function; 1880 __le16 port_kdnet_fid; 1881 u8 unused_3; 1882 u8 valid; 1883 }; 1884 1885 /* hwrm_func_cfg_input (size:960b/120B) */ 1886 struct hwrm_func_cfg_input { 1887 __le16 req_type; 1888 __le16 cmpl_ring; 1889 __le16 seq_id; 1890 __le16 target_id; 1891 __le64 resp_addr; 1892 __le16 fid; 1893 __le16 num_msix; 1894 __le32 flags; 1895 #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_DISABLE 0x1UL 1896 #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_ENABLE 0x2UL 1897 #define FUNC_CFG_REQ_FLAGS_RSVD_MASK 0x1fcUL 1898 #define FUNC_CFG_REQ_FLAGS_RSVD_SFT 2 1899 #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_ENABLE 0x200UL 1900 #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_DISABLE 0x400UL 1901 #define FUNC_CFG_REQ_FLAGS_VIRT_MAC_PERSIST 0x800UL 1902 #define FUNC_CFG_REQ_FLAGS_NO_AUTOCLEAR_STATISTIC 0x1000UL 1903 #define FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST 0x2000UL 1904 #define FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST 0x4000UL 1905 #define FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST 0x8000UL 1906 #define FUNC_CFG_REQ_FLAGS_RSSCOS_CTX_ASSETS_TEST 0x10000UL 1907 #define FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST 0x20000UL 1908 #define FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST 0x40000UL 1909 #define FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST 0x80000UL 1910 #define FUNC_CFG_REQ_FLAGS_L2_CTX_ASSETS_TEST 0x100000UL 1911 #define FUNC_CFG_REQ_FLAGS_TRUSTED_VF_ENABLE 0x200000UL 1912 #define FUNC_CFG_REQ_FLAGS_DYNAMIC_TX_RING_ALLOC 0x400000UL 1913 #define FUNC_CFG_REQ_FLAGS_NQ_ASSETS_TEST 0x800000UL 1914 #define FUNC_CFG_REQ_FLAGS_TRUSTED_VF_DISABLE 0x1000000UL 1915 #define FUNC_CFG_REQ_FLAGS_PREBOOT_LEGACY_L2_RINGS 0x2000000UL 1916 #define FUNC_CFG_REQ_FLAGS_HOT_RESET_IF_EN_DIS 0x4000000UL 1917 #define FUNC_CFG_REQ_FLAGS_PPP_PUSH_MODE_ENABLE 0x8000000UL 1918 #define FUNC_CFG_REQ_FLAGS_PPP_PUSH_MODE_DISABLE 0x10000000UL 1919 #define FUNC_CFG_REQ_FLAGS_BD_METADATA_ENABLE 0x20000000UL 1920 #define FUNC_CFG_REQ_FLAGS_BD_METADATA_DISABLE 0x40000000UL 1921 #define FUNC_CFG_REQ_FLAGS_KEY_CTX_ASSETS_TEST 0x80000000UL 1922 __le32 enables; 1923 #define FUNC_CFG_REQ_ENABLES_ADMIN_MTU 0x1UL 1924 #define FUNC_CFG_REQ_ENABLES_MRU 0x2UL 1925 #define FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x4UL 1926 #define FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x8UL 1927 #define FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS 0x10UL 1928 #define FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS 0x20UL 1929 #define FUNC_CFG_REQ_ENABLES_NUM_L2_CTXS 0x40UL 1930 #define FUNC_CFG_REQ_ENABLES_NUM_VNICS 0x80UL 1931 #define FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x100UL 1932 #define FUNC_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x200UL 1933 #define FUNC_CFG_REQ_ENABLES_DFLT_VLAN 0x400UL 1934 #define FUNC_CFG_REQ_ENABLES_DFLT_IP_ADDR 0x800UL 1935 #define FUNC_CFG_REQ_ENABLES_MIN_BW 0x1000UL 1936 #define FUNC_CFG_REQ_ENABLES_MAX_BW 0x2000UL 1937 #define FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4000UL 1938 #define FUNC_CFG_REQ_ENABLES_VLAN_ANTISPOOF_MODE 0x8000UL 1939 #define FUNC_CFG_REQ_ENABLES_ALLOWED_VLAN_PRIS 0x10000UL 1940 #define FUNC_CFG_REQ_ENABLES_EVB_MODE 0x20000UL 1941 #define FUNC_CFG_REQ_ENABLES_NUM_MCAST_FILTERS 0x40000UL 1942 #define FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x80000UL 1943 #define FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE 0x100000UL 1944 #define FUNC_CFG_REQ_ENABLES_NUM_MSIX 0x200000UL 1945 #define FUNC_CFG_REQ_ENABLES_ADMIN_LINK_STATE 0x400000UL 1946 #define FUNC_CFG_REQ_ENABLES_HOT_RESET_IF_SUPPORT 0x800000UL 1947 #define FUNC_CFG_REQ_ENABLES_SCHQ_ID 0x1000000UL 1948 #define FUNC_CFG_REQ_ENABLES_MPC_CHNLS 0x2000000UL 1949 #define FUNC_CFG_REQ_ENABLES_PARTITION_MIN_BW 0x4000000UL 1950 #define FUNC_CFG_REQ_ENABLES_PARTITION_MAX_BW 0x8000000UL 1951 #define FUNC_CFG_REQ_ENABLES_TPID 0x10000000UL 1952 #define FUNC_CFG_REQ_ENABLES_HOST_MTU 0x20000000UL 1953 #define FUNC_CFG_REQ_ENABLES_TX_KEY_CTXS 0x40000000UL 1954 #define FUNC_CFG_REQ_ENABLES_RX_KEY_CTXS 0x80000000UL 1955 __le16 admin_mtu; 1956 __le16 mru; 1957 __le16 num_rsscos_ctxs; 1958 __le16 num_cmpl_rings; 1959 __le16 num_tx_rings; 1960 __le16 num_rx_rings; 1961 __le16 num_l2_ctxs; 1962 __le16 num_vnics; 1963 __le16 num_stat_ctxs; 1964 __le16 num_hw_ring_grps; 1965 u8 dflt_mac_addr[6]; 1966 __le16 dflt_vlan; 1967 __be32 dflt_ip_addr[4]; 1968 __le32 min_bw; 1969 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_MASK 0xfffffffUL 1970 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_SFT 0 1971 #define FUNC_CFG_REQ_MIN_BW_SCALE 0x10000000UL 1972 #define FUNC_CFG_REQ_MIN_BW_SCALE_BITS (0x0UL << 28) 1973 #define FUNC_CFG_REQ_MIN_BW_SCALE_BYTES (0x1UL << 28) 1974 #define FUNC_CFG_REQ_MIN_BW_SCALE_LAST FUNC_CFG_REQ_MIN_BW_SCALE_BYTES 1975 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1976 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_SFT 29 1977 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 1978 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 1979 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 1980 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 1981 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1982 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 1983 #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID 1984 __le32 max_bw; 1985 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL 1986 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_SFT 0 1987 #define FUNC_CFG_REQ_MAX_BW_SCALE 0x10000000UL 1988 #define FUNC_CFG_REQ_MAX_BW_SCALE_BITS (0x0UL << 28) 1989 #define FUNC_CFG_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28) 1990 #define FUNC_CFG_REQ_MAX_BW_SCALE_LAST FUNC_CFG_REQ_MAX_BW_SCALE_BYTES 1991 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 1992 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29 1993 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 1994 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 1995 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 1996 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 1997 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 1998 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 1999 #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID 2000 __le16 async_event_cr; 2001 u8 vlan_antispoof_mode; 2002 #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_NOCHECK 0x0UL 2003 #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN 0x1UL 2004 #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_IF_VLANDNE 0x2UL 2005 #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 0x3UL 2006 #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_LAST FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 2007 u8 allowed_vlan_pris; 2008 u8 evb_mode; 2009 #define FUNC_CFG_REQ_EVB_MODE_NO_EVB 0x0UL 2010 #define FUNC_CFG_REQ_EVB_MODE_VEB 0x1UL 2011 #define FUNC_CFG_REQ_EVB_MODE_VEPA 0x2UL 2012 #define FUNC_CFG_REQ_EVB_MODE_LAST FUNC_CFG_REQ_EVB_MODE_VEPA 2013 u8 options; 2014 #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_MASK 0x3UL 2015 #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SFT 0 2016 #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64 0x0UL 2017 #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128 0x1UL 2018 #define FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_LAST FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128 2019 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_MASK 0xcUL 2020 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_SFT 2 2021 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_FORCED_DOWN (0x0UL << 2) 2022 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_FORCED_UP (0x1UL << 2) 2023 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_AUTO (0x2UL << 2) 2024 #define FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_LAST FUNC_CFG_REQ_OPTIONS_LINK_ADMIN_STATE_AUTO 2025 #define FUNC_CFG_REQ_OPTIONS_RSVD_MASK 0xf0UL 2026 #define FUNC_CFG_REQ_OPTIONS_RSVD_SFT 4 2027 __le16 num_mcast_filters; 2028 __le16 schq_id; 2029 __le16 mpc_chnls; 2030 #define FUNC_CFG_REQ_MPC_CHNLS_TCE_ENABLE 0x1UL 2031 #define FUNC_CFG_REQ_MPC_CHNLS_TCE_DISABLE 0x2UL 2032 #define FUNC_CFG_REQ_MPC_CHNLS_RCE_ENABLE 0x4UL 2033 #define FUNC_CFG_REQ_MPC_CHNLS_RCE_DISABLE 0x8UL 2034 #define FUNC_CFG_REQ_MPC_CHNLS_TE_CFA_ENABLE 0x10UL 2035 #define FUNC_CFG_REQ_MPC_CHNLS_TE_CFA_DISABLE 0x20UL 2036 #define FUNC_CFG_REQ_MPC_CHNLS_RE_CFA_ENABLE 0x40UL 2037 #define FUNC_CFG_REQ_MPC_CHNLS_RE_CFA_DISABLE 0x80UL 2038 #define FUNC_CFG_REQ_MPC_CHNLS_PRIMATE_ENABLE 0x100UL 2039 #define FUNC_CFG_REQ_MPC_CHNLS_PRIMATE_DISABLE 0x200UL 2040 __le32 partition_min_bw; 2041 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_MASK 0xfffffffUL 2042 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_SFT 0 2043 #define FUNC_CFG_REQ_PARTITION_MIN_BW_SCALE 0x10000000UL 2044 #define FUNC_CFG_REQ_PARTITION_MIN_BW_SCALE_BITS (0x0UL << 28) 2045 #define FUNC_CFG_REQ_PARTITION_MIN_BW_SCALE_BYTES (0x1UL << 28) 2046 #define FUNC_CFG_REQ_PARTITION_MIN_BW_SCALE_LAST FUNC_CFG_REQ_PARTITION_MIN_BW_SCALE_BYTES 2047 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 2048 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_UNIT_SFT 29 2049 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 2050 #define FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_PARTITION_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 2051 __le32 partition_max_bw; 2052 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_MASK 0xfffffffUL 2053 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_SFT 0 2054 #define FUNC_CFG_REQ_PARTITION_MAX_BW_SCALE 0x10000000UL 2055 #define FUNC_CFG_REQ_PARTITION_MAX_BW_SCALE_BITS (0x0UL << 28) 2056 #define FUNC_CFG_REQ_PARTITION_MAX_BW_SCALE_BYTES (0x1UL << 28) 2057 #define FUNC_CFG_REQ_PARTITION_MAX_BW_SCALE_LAST FUNC_CFG_REQ_PARTITION_MAX_BW_SCALE_BYTES 2058 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 2059 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_UNIT_SFT 29 2060 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 2061 #define FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_PARTITION_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 2062 __be16 tpid; 2063 __le16 host_mtu; 2064 __le16 num_tx_key_ctxs; 2065 __le16 num_rx_key_ctxs; 2066 __le32 enables2; 2067 #define FUNC_CFG_REQ_ENABLES2_KDNET 0x1UL 2068 #define FUNC_CFG_REQ_ENABLES2_DB_PAGE_SIZE 0x2UL 2069 u8 port_kdnet_mode; 2070 #define FUNC_CFG_REQ_PORT_KDNET_MODE_DISABLED 0x0UL 2071 #define FUNC_CFG_REQ_PORT_KDNET_MODE_ENABLED 0x1UL 2072 #define FUNC_CFG_REQ_PORT_KDNET_MODE_LAST FUNC_CFG_REQ_PORT_KDNET_MODE_ENABLED 2073 u8 db_page_size; 2074 #define FUNC_CFG_REQ_DB_PAGE_SIZE_4KB 0x0UL 2075 #define FUNC_CFG_REQ_DB_PAGE_SIZE_8KB 0x1UL 2076 #define FUNC_CFG_REQ_DB_PAGE_SIZE_16KB 0x2UL 2077 #define FUNC_CFG_REQ_DB_PAGE_SIZE_32KB 0x3UL 2078 #define FUNC_CFG_REQ_DB_PAGE_SIZE_64KB 0x4UL 2079 #define FUNC_CFG_REQ_DB_PAGE_SIZE_128KB 0x5UL 2080 #define FUNC_CFG_REQ_DB_PAGE_SIZE_256KB 0x6UL 2081 #define FUNC_CFG_REQ_DB_PAGE_SIZE_512KB 0x7UL 2082 #define FUNC_CFG_REQ_DB_PAGE_SIZE_1MB 0x8UL 2083 #define FUNC_CFG_REQ_DB_PAGE_SIZE_2MB 0x9UL 2084 #define FUNC_CFG_REQ_DB_PAGE_SIZE_4MB 0xaUL 2085 #define FUNC_CFG_REQ_DB_PAGE_SIZE_LAST FUNC_CFG_REQ_DB_PAGE_SIZE_4MB 2086 u8 unused_0[6]; 2087 }; 2088 2089 /* hwrm_func_cfg_output (size:128b/16B) */ 2090 struct hwrm_func_cfg_output { 2091 __le16 error_code; 2092 __le16 req_type; 2093 __le16 seq_id; 2094 __le16 resp_len; 2095 u8 unused_0[7]; 2096 u8 valid; 2097 }; 2098 2099 /* hwrm_func_cfg_cmd_err (size:64b/8B) */ 2100 struct hwrm_func_cfg_cmd_err { 2101 u8 code; 2102 #define FUNC_CFG_CMD_ERR_CODE_UNKNOWN 0x0UL 2103 #define FUNC_CFG_CMD_ERR_CODE_PARTITION_MIN_BW_RANGE 0x1UL 2104 #define FUNC_CFG_CMD_ERR_CODE_PARTITION_MIN_MORE_THAN_MAX 0x2UL 2105 #define FUNC_CFG_CMD_ERR_CODE_PARTITION_MIN_BW_UNSUPPORTED 0x3UL 2106 #define FUNC_CFG_CMD_ERR_CODE_PARTITION_BW_PERCENT 0x4UL 2107 #define FUNC_CFG_CMD_ERR_CODE_LAST FUNC_CFG_CMD_ERR_CODE_PARTITION_BW_PERCENT 2108 u8 unused_0[7]; 2109 }; 2110 2111 /* hwrm_func_qstats_input (size:192b/24B) */ 2112 struct hwrm_func_qstats_input { 2113 __le16 req_type; 2114 __le16 cmpl_ring; 2115 __le16 seq_id; 2116 __le16 target_id; 2117 __le64 resp_addr; 2118 __le16 fid; 2119 u8 flags; 2120 #define FUNC_QSTATS_REQ_FLAGS_ROCE_ONLY 0x1UL 2121 #define FUNC_QSTATS_REQ_FLAGS_COUNTER_MASK 0x2UL 2122 #define FUNC_QSTATS_REQ_FLAGS_L2_ONLY 0x4UL 2123 u8 unused_0[5]; 2124 }; 2125 2126 /* hwrm_func_qstats_output (size:1408b/176B) */ 2127 struct hwrm_func_qstats_output { 2128 __le16 error_code; 2129 __le16 req_type; 2130 __le16 seq_id; 2131 __le16 resp_len; 2132 __le64 tx_ucast_pkts; 2133 __le64 tx_mcast_pkts; 2134 __le64 tx_bcast_pkts; 2135 __le64 tx_discard_pkts; 2136 __le64 tx_drop_pkts; 2137 __le64 tx_ucast_bytes; 2138 __le64 tx_mcast_bytes; 2139 __le64 tx_bcast_bytes; 2140 __le64 rx_ucast_pkts; 2141 __le64 rx_mcast_pkts; 2142 __le64 rx_bcast_pkts; 2143 __le64 rx_discard_pkts; 2144 __le64 rx_drop_pkts; 2145 __le64 rx_ucast_bytes; 2146 __le64 rx_mcast_bytes; 2147 __le64 rx_bcast_bytes; 2148 __le64 rx_agg_pkts; 2149 __le64 rx_agg_bytes; 2150 __le64 rx_agg_events; 2151 __le64 rx_agg_aborts; 2152 u8 clear_seq; 2153 u8 unused_0[6]; 2154 u8 valid; 2155 }; 2156 2157 /* hwrm_func_qstats_ext_input (size:256b/32B) */ 2158 struct hwrm_func_qstats_ext_input { 2159 __le16 req_type; 2160 __le16 cmpl_ring; 2161 __le16 seq_id; 2162 __le16 target_id; 2163 __le64 resp_addr; 2164 __le16 fid; 2165 u8 flags; 2166 #define FUNC_QSTATS_EXT_REQ_FLAGS_ROCE_ONLY 0x1UL 2167 #define FUNC_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK 0x2UL 2168 u8 unused_0[1]; 2169 __le32 enables; 2170 #define FUNC_QSTATS_EXT_REQ_ENABLES_SCHQ_ID 0x1UL 2171 __le16 schq_id; 2172 __le16 traffic_class; 2173 u8 unused_1[4]; 2174 }; 2175 2176 /* hwrm_func_qstats_ext_output (size:1536b/192B) */ 2177 struct hwrm_func_qstats_ext_output { 2178 __le16 error_code; 2179 __le16 req_type; 2180 __le16 seq_id; 2181 __le16 resp_len; 2182 __le64 rx_ucast_pkts; 2183 __le64 rx_mcast_pkts; 2184 __le64 rx_bcast_pkts; 2185 __le64 rx_discard_pkts; 2186 __le64 rx_error_pkts; 2187 __le64 rx_ucast_bytes; 2188 __le64 rx_mcast_bytes; 2189 __le64 rx_bcast_bytes; 2190 __le64 tx_ucast_pkts; 2191 __le64 tx_mcast_pkts; 2192 __le64 tx_bcast_pkts; 2193 __le64 tx_error_pkts; 2194 __le64 tx_discard_pkts; 2195 __le64 tx_ucast_bytes; 2196 __le64 tx_mcast_bytes; 2197 __le64 tx_bcast_bytes; 2198 __le64 rx_tpa_eligible_pkt; 2199 __le64 rx_tpa_eligible_bytes; 2200 __le64 rx_tpa_pkt; 2201 __le64 rx_tpa_bytes; 2202 __le64 rx_tpa_errors; 2203 __le64 rx_tpa_events; 2204 u8 unused_0[7]; 2205 u8 valid; 2206 }; 2207 2208 /* hwrm_func_clr_stats_input (size:192b/24B) */ 2209 struct hwrm_func_clr_stats_input { 2210 __le16 req_type; 2211 __le16 cmpl_ring; 2212 __le16 seq_id; 2213 __le16 target_id; 2214 __le64 resp_addr; 2215 __le16 fid; 2216 u8 unused_0[6]; 2217 }; 2218 2219 /* hwrm_func_clr_stats_output (size:128b/16B) */ 2220 struct hwrm_func_clr_stats_output { 2221 __le16 error_code; 2222 __le16 req_type; 2223 __le16 seq_id; 2224 __le16 resp_len; 2225 u8 unused_0[7]; 2226 u8 valid; 2227 }; 2228 2229 /* hwrm_func_vf_resc_free_input (size:192b/24B) */ 2230 struct hwrm_func_vf_resc_free_input { 2231 __le16 req_type; 2232 __le16 cmpl_ring; 2233 __le16 seq_id; 2234 __le16 target_id; 2235 __le64 resp_addr; 2236 __le16 vf_id; 2237 u8 unused_0[6]; 2238 }; 2239 2240 /* hwrm_func_vf_resc_free_output (size:128b/16B) */ 2241 struct hwrm_func_vf_resc_free_output { 2242 __le16 error_code; 2243 __le16 req_type; 2244 __le16 seq_id; 2245 __le16 resp_len; 2246 u8 unused_0[7]; 2247 u8 valid; 2248 }; 2249 2250 /* hwrm_func_drv_rgtr_input (size:896b/112B) */ 2251 struct hwrm_func_drv_rgtr_input { 2252 __le16 req_type; 2253 __le16 cmpl_ring; 2254 __le16 seq_id; 2255 __le16 target_id; 2256 __le64 resp_addr; 2257 __le32 flags; 2258 #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_ALL_MODE 0x1UL 2259 #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_NONE_MODE 0x2UL 2260 #define FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE 0x4UL 2261 #define FUNC_DRV_RGTR_REQ_FLAGS_FLOW_HANDLE_64BIT_MODE 0x8UL 2262 #define FUNC_DRV_RGTR_REQ_FLAGS_HOT_RESET_SUPPORT 0x10UL 2263 #define FUNC_DRV_RGTR_REQ_FLAGS_ERROR_RECOVERY_SUPPORT 0x20UL 2264 #define FUNC_DRV_RGTR_REQ_FLAGS_MASTER_SUPPORT 0x40UL 2265 #define FUNC_DRV_RGTR_REQ_FLAGS_FAST_RESET_SUPPORT 0x80UL 2266 #define FUNC_DRV_RGTR_REQ_FLAGS_RSS_STRICT_HASH_TYPE_SUPPORT 0x100UL 2267 #define FUNC_DRV_RGTR_REQ_FLAGS_NPAR_1_2_SUPPORT 0x200UL 2268 #define FUNC_DRV_RGTR_REQ_FLAGS_ASYM_QUEUE_CFG_SUPPORT 0x400UL 2269 __le32 enables; 2270 #define FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE 0x1UL 2271 #define FUNC_DRV_RGTR_REQ_ENABLES_VER 0x2UL 2272 #define FUNC_DRV_RGTR_REQ_ENABLES_TIMESTAMP 0x4UL 2273 #define FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD 0x8UL 2274 #define FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD 0x10UL 2275 __le16 os_type; 2276 #define FUNC_DRV_RGTR_REQ_OS_TYPE_UNKNOWN 0x0UL 2277 #define FUNC_DRV_RGTR_REQ_OS_TYPE_OTHER 0x1UL 2278 #define FUNC_DRV_RGTR_REQ_OS_TYPE_MSDOS 0xeUL 2279 #define FUNC_DRV_RGTR_REQ_OS_TYPE_WINDOWS 0x12UL 2280 #define FUNC_DRV_RGTR_REQ_OS_TYPE_SOLARIS 0x1dUL 2281 #define FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX 0x24UL 2282 #define FUNC_DRV_RGTR_REQ_OS_TYPE_FREEBSD 0x2aUL 2283 #define FUNC_DRV_RGTR_REQ_OS_TYPE_ESXI 0x68UL 2284 #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN864 0x73UL 2285 #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN2012R2 0x74UL 2286 #define FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 0x8000UL 2287 #define FUNC_DRV_RGTR_REQ_OS_TYPE_LAST FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 2288 u8 ver_maj_8b; 2289 u8 ver_min_8b; 2290 u8 ver_upd_8b; 2291 u8 unused_0[3]; 2292 __le32 timestamp; 2293 u8 unused_1[4]; 2294 __le32 vf_req_fwd[8]; 2295 __le32 async_event_fwd[8]; 2296 __le16 ver_maj; 2297 __le16 ver_min; 2298 __le16 ver_upd; 2299 __le16 ver_patch; 2300 }; 2301 2302 /* hwrm_func_drv_rgtr_output (size:128b/16B) */ 2303 struct hwrm_func_drv_rgtr_output { 2304 __le16 error_code; 2305 __le16 req_type; 2306 __le16 seq_id; 2307 __le16 resp_len; 2308 __le32 flags; 2309 #define FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED 0x1UL 2310 u8 unused_0[3]; 2311 u8 valid; 2312 }; 2313 2314 /* hwrm_func_drv_unrgtr_input (size:192b/24B) */ 2315 struct hwrm_func_drv_unrgtr_input { 2316 __le16 req_type; 2317 __le16 cmpl_ring; 2318 __le16 seq_id; 2319 __le16 target_id; 2320 __le64 resp_addr; 2321 __le32 flags; 2322 #define FUNC_DRV_UNRGTR_REQ_FLAGS_PREPARE_FOR_SHUTDOWN 0x1UL 2323 u8 unused_0[4]; 2324 }; 2325 2326 /* hwrm_func_drv_unrgtr_output (size:128b/16B) */ 2327 struct hwrm_func_drv_unrgtr_output { 2328 __le16 error_code; 2329 __le16 req_type; 2330 __le16 seq_id; 2331 __le16 resp_len; 2332 u8 unused_0[7]; 2333 u8 valid; 2334 }; 2335 2336 /* hwrm_func_buf_rgtr_input (size:1024b/128B) */ 2337 struct hwrm_func_buf_rgtr_input { 2338 __le16 req_type; 2339 __le16 cmpl_ring; 2340 __le16 seq_id; 2341 __le16 target_id; 2342 __le64 resp_addr; 2343 __le32 enables; 2344 #define FUNC_BUF_RGTR_REQ_ENABLES_VF_ID 0x1UL 2345 #define FUNC_BUF_RGTR_REQ_ENABLES_ERR_BUF_ADDR 0x2UL 2346 __le16 vf_id; 2347 __le16 req_buf_num_pages; 2348 __le16 req_buf_page_size; 2349 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_16B 0x4UL 2350 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4K 0xcUL 2351 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_8K 0xdUL 2352 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_64K 0x10UL 2353 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_2M 0x15UL 2354 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4M 0x16UL 2355 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 0x1eUL 2356 #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_LAST FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 2357 __le16 req_buf_len; 2358 __le16 resp_buf_len; 2359 u8 unused_0[2]; 2360 __le64 req_buf_page_addr0; 2361 __le64 req_buf_page_addr1; 2362 __le64 req_buf_page_addr2; 2363 __le64 req_buf_page_addr3; 2364 __le64 req_buf_page_addr4; 2365 __le64 req_buf_page_addr5; 2366 __le64 req_buf_page_addr6; 2367 __le64 req_buf_page_addr7; 2368 __le64 req_buf_page_addr8; 2369 __le64 req_buf_page_addr9; 2370 __le64 error_buf_addr; 2371 __le64 resp_buf_addr; 2372 }; 2373 2374 /* hwrm_func_buf_rgtr_output (size:128b/16B) */ 2375 struct hwrm_func_buf_rgtr_output { 2376 __le16 error_code; 2377 __le16 req_type; 2378 __le16 seq_id; 2379 __le16 resp_len; 2380 u8 unused_0[7]; 2381 u8 valid; 2382 }; 2383 2384 /* hwrm_func_drv_qver_input (size:192b/24B) */ 2385 struct hwrm_func_drv_qver_input { 2386 __le16 req_type; 2387 __le16 cmpl_ring; 2388 __le16 seq_id; 2389 __le16 target_id; 2390 __le64 resp_addr; 2391 __le32 reserved; 2392 __le16 fid; 2393 u8 unused_0[2]; 2394 }; 2395 2396 /* hwrm_func_drv_qver_output (size:256b/32B) */ 2397 struct hwrm_func_drv_qver_output { 2398 __le16 error_code; 2399 __le16 req_type; 2400 __le16 seq_id; 2401 __le16 resp_len; 2402 __le16 os_type; 2403 #define FUNC_DRV_QVER_RESP_OS_TYPE_UNKNOWN 0x0UL 2404 #define FUNC_DRV_QVER_RESP_OS_TYPE_OTHER 0x1UL 2405 #define FUNC_DRV_QVER_RESP_OS_TYPE_MSDOS 0xeUL 2406 #define FUNC_DRV_QVER_RESP_OS_TYPE_WINDOWS 0x12UL 2407 #define FUNC_DRV_QVER_RESP_OS_TYPE_SOLARIS 0x1dUL 2408 #define FUNC_DRV_QVER_RESP_OS_TYPE_LINUX 0x24UL 2409 #define FUNC_DRV_QVER_RESP_OS_TYPE_FREEBSD 0x2aUL 2410 #define FUNC_DRV_QVER_RESP_OS_TYPE_ESXI 0x68UL 2411 #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN864 0x73UL 2412 #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN2012R2 0x74UL 2413 #define FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 0x8000UL 2414 #define FUNC_DRV_QVER_RESP_OS_TYPE_LAST FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 2415 u8 ver_maj_8b; 2416 u8 ver_min_8b; 2417 u8 ver_upd_8b; 2418 u8 unused_0[3]; 2419 __le16 ver_maj; 2420 __le16 ver_min; 2421 __le16 ver_upd; 2422 __le16 ver_patch; 2423 u8 unused_1[7]; 2424 u8 valid; 2425 }; 2426 2427 /* hwrm_func_resource_qcaps_input (size:192b/24B) */ 2428 struct hwrm_func_resource_qcaps_input { 2429 __le16 req_type; 2430 __le16 cmpl_ring; 2431 __le16 seq_id; 2432 __le16 target_id; 2433 __le64 resp_addr; 2434 __le16 fid; 2435 u8 unused_0[6]; 2436 }; 2437 2438 /* hwrm_func_resource_qcaps_output (size:512b/64B) */ 2439 struct hwrm_func_resource_qcaps_output { 2440 __le16 error_code; 2441 __le16 req_type; 2442 __le16 seq_id; 2443 __le16 resp_len; 2444 __le16 max_vfs; 2445 __le16 max_msix; 2446 __le16 vf_reservation_strategy; 2447 #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MAXIMAL 0x0UL 2448 #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL 0x1UL 2449 #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL_STATIC 0x2UL 2450 #define FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_LAST FUNC_RESOURCE_QCAPS_RESP_VF_RESERVATION_STRATEGY_MINIMAL_STATIC 2451 __le16 min_rsscos_ctx; 2452 __le16 max_rsscos_ctx; 2453 __le16 min_cmpl_rings; 2454 __le16 max_cmpl_rings; 2455 __le16 min_tx_rings; 2456 __le16 max_tx_rings; 2457 __le16 min_rx_rings; 2458 __le16 max_rx_rings; 2459 __le16 min_l2_ctxs; 2460 __le16 max_l2_ctxs; 2461 __le16 min_vnics; 2462 __le16 max_vnics; 2463 __le16 min_stat_ctx; 2464 __le16 max_stat_ctx; 2465 __le16 min_hw_ring_grps; 2466 __le16 max_hw_ring_grps; 2467 __le16 max_tx_scheduler_inputs; 2468 __le16 flags; 2469 #define FUNC_RESOURCE_QCAPS_RESP_FLAGS_MIN_GUARANTEED 0x1UL 2470 __le16 min_tx_key_ctxs; 2471 __le16 max_tx_key_ctxs; 2472 __le16 min_rx_key_ctxs; 2473 __le16 max_rx_key_ctxs; 2474 u8 unused_0[5]; 2475 u8 valid; 2476 }; 2477 2478 /* hwrm_func_vf_resource_cfg_input (size:512b/64B) */ 2479 struct hwrm_func_vf_resource_cfg_input { 2480 __le16 req_type; 2481 __le16 cmpl_ring; 2482 __le16 seq_id; 2483 __le16 target_id; 2484 __le64 resp_addr; 2485 __le16 vf_id; 2486 __le16 max_msix; 2487 __le16 min_rsscos_ctx; 2488 __le16 max_rsscos_ctx; 2489 __le16 min_cmpl_rings; 2490 __le16 max_cmpl_rings; 2491 __le16 min_tx_rings; 2492 __le16 max_tx_rings; 2493 __le16 min_rx_rings; 2494 __le16 max_rx_rings; 2495 __le16 min_l2_ctxs; 2496 __le16 max_l2_ctxs; 2497 __le16 min_vnics; 2498 __le16 max_vnics; 2499 __le16 min_stat_ctx; 2500 __le16 max_stat_ctx; 2501 __le16 min_hw_ring_grps; 2502 __le16 max_hw_ring_grps; 2503 __le16 flags; 2504 #define FUNC_VF_RESOURCE_CFG_REQ_FLAGS_MIN_GUARANTEED 0x1UL 2505 __le16 min_tx_key_ctxs; 2506 __le16 max_tx_key_ctxs; 2507 __le16 min_rx_key_ctxs; 2508 __le16 max_rx_key_ctxs; 2509 u8 unused_0[2]; 2510 }; 2511 2512 /* hwrm_func_vf_resource_cfg_output (size:256b/32B) */ 2513 struct hwrm_func_vf_resource_cfg_output { 2514 __le16 error_code; 2515 __le16 req_type; 2516 __le16 seq_id; 2517 __le16 resp_len; 2518 __le16 reserved_rsscos_ctx; 2519 __le16 reserved_cmpl_rings; 2520 __le16 reserved_tx_rings; 2521 __le16 reserved_rx_rings; 2522 __le16 reserved_l2_ctxs; 2523 __le16 reserved_vnics; 2524 __le16 reserved_stat_ctx; 2525 __le16 reserved_hw_ring_grps; 2526 __le16 reserved_tx_key_ctxs; 2527 __le16 reserved_rx_key_ctxs; 2528 u8 unused_0[3]; 2529 u8 valid; 2530 }; 2531 2532 /* hwrm_func_backing_store_qcaps_input (size:128b/16B) */ 2533 struct hwrm_func_backing_store_qcaps_input { 2534 __le16 req_type; 2535 __le16 cmpl_ring; 2536 __le16 seq_id; 2537 __le16 target_id; 2538 __le64 resp_addr; 2539 }; 2540 2541 /* hwrm_func_backing_store_qcaps_output (size:832b/104B) */ 2542 struct hwrm_func_backing_store_qcaps_output { 2543 __le16 error_code; 2544 __le16 req_type; 2545 __le16 seq_id; 2546 __le16 resp_len; 2547 __le32 qp_max_entries; 2548 __le16 qp_min_qp1_entries; 2549 __le16 qp_max_l2_entries; 2550 __le16 qp_entry_size; 2551 __le16 srq_max_l2_entries; 2552 __le32 srq_max_entries; 2553 __le16 srq_entry_size; 2554 __le16 cq_max_l2_entries; 2555 __le32 cq_max_entries; 2556 __le16 cq_entry_size; 2557 __le16 vnic_max_vnic_entries; 2558 __le16 vnic_max_ring_table_entries; 2559 __le16 vnic_entry_size; 2560 __le32 stat_max_entries; 2561 __le16 stat_entry_size; 2562 __le16 tqm_entry_size; 2563 __le32 tqm_min_entries_per_ring; 2564 __le32 tqm_max_entries_per_ring; 2565 __le32 mrav_max_entries; 2566 __le16 mrav_entry_size; 2567 __le16 tim_entry_size; 2568 __le32 tim_max_entries; 2569 __le16 mrav_num_entries_units; 2570 u8 tqm_entries_multiple; 2571 u8 ctx_kind_initializer; 2572 __le16 ctx_init_mask; 2573 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_QP 0x1UL 2574 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_SRQ 0x2UL 2575 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_CQ 0x4UL 2576 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_VNIC 0x8UL 2577 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_STAT 0x10UL 2578 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_MRAV 0x20UL 2579 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_TKC 0x40UL 2580 #define FUNC_BACKING_STORE_QCAPS_RESP_CTX_INIT_MASK_RKC 0x80UL 2581 u8 qp_init_offset; 2582 u8 srq_init_offset; 2583 u8 cq_init_offset; 2584 u8 vnic_init_offset; 2585 u8 tqm_fp_rings_count; 2586 u8 stat_init_offset; 2587 u8 mrav_init_offset; 2588 u8 tqm_fp_rings_count_ext; 2589 u8 tkc_init_offset; 2590 u8 rkc_init_offset; 2591 __le16 tkc_entry_size; 2592 __le16 rkc_entry_size; 2593 __le32 tkc_max_entries; 2594 __le32 rkc_max_entries; 2595 u8 rsvd1[7]; 2596 u8 valid; 2597 }; 2598 2599 /* tqm_fp_ring_cfg (size:128b/16B) */ 2600 struct tqm_fp_ring_cfg { 2601 u8 tqm_ring_pg_size_tqm_ring_lvl; 2602 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_MASK 0xfUL 2603 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_SFT 0 2604 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_LVL_0 0x0UL 2605 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_LVL_1 0x1UL 2606 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_LVL_2 0x2UL 2607 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_LAST TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_LVL_LVL_2 2608 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_MASK 0xf0UL 2609 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_SFT 4 2610 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_4K (0x0UL << 4) 2611 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_8K (0x1UL << 4) 2612 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_64K (0x2UL << 4) 2613 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_2M (0x3UL << 4) 2614 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_8M (0x4UL << 4) 2615 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_1G (0x5UL << 4) 2616 #define TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_LAST TQM_FP_RING_CFG_TQM_RING_CFG_TQM_RING_PG_SIZE_PG_1G 2617 u8 unused[3]; 2618 __le32 tqm_ring_num_entries; 2619 __le64 tqm_ring_page_dir; 2620 }; 2621 2622 /* hwrm_func_backing_store_cfg_input (size:2688b/336B) */ 2623 struct hwrm_func_backing_store_cfg_input { 2624 __le16 req_type; 2625 __le16 cmpl_ring; 2626 __le16 seq_id; 2627 __le16 target_id; 2628 __le64 resp_addr; 2629 __le32 flags; 2630 #define FUNC_BACKING_STORE_CFG_REQ_FLAGS_PREBOOT_MODE 0x1UL 2631 #define FUNC_BACKING_STORE_CFG_REQ_FLAGS_MRAV_RESERVATION_SPLIT 0x2UL 2632 __le32 enables; 2633 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_QP 0x1UL 2634 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_SRQ 0x2UL 2635 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_CQ 0x4UL 2636 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_VNIC 0x8UL 2637 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_STAT 0x10UL 2638 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_SP 0x20UL 2639 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING0 0x40UL 2640 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING1 0x80UL 2641 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING2 0x100UL 2642 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING3 0x200UL 2643 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING4 0x400UL 2644 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING5 0x800UL 2645 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING6 0x1000UL 2646 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING7 0x2000UL 2647 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_MRAV 0x4000UL 2648 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TIM 0x8000UL 2649 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING8 0x10000UL 2650 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING9 0x20000UL 2651 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TQM_RING10 0x40000UL 2652 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_TKC 0x80000UL 2653 #define FUNC_BACKING_STORE_CFG_REQ_ENABLES_RKC 0x100000UL 2654 u8 qpc_pg_size_qpc_lvl; 2655 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_MASK 0xfUL 2656 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_SFT 0 2657 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_LVL_0 0x0UL 2658 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_LVL_1 0x1UL 2659 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_LVL_2 0x2UL 2660 #define FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_QPC_LVL_LVL_2 2661 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_MASK 0xf0UL 2662 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_SFT 4 2663 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_4K (0x0UL << 4) 2664 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_8K (0x1UL << 4) 2665 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_64K (0x2UL << 4) 2666 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_2M (0x3UL << 4) 2667 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_8M (0x4UL << 4) 2668 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_1G (0x5UL << 4) 2669 #define FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_QPC_PG_SIZE_PG_1G 2670 u8 srq_pg_size_srq_lvl; 2671 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_MASK 0xfUL 2672 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_SFT 0 2673 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_LVL_0 0x0UL 2674 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_LVL_1 0x1UL 2675 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_LVL_2 0x2UL 2676 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_SRQ_LVL_LVL_2 2677 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_MASK 0xf0UL 2678 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_SFT 4 2679 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_4K (0x0UL << 4) 2680 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_8K (0x1UL << 4) 2681 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_64K (0x2UL << 4) 2682 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_2M (0x3UL << 4) 2683 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_8M (0x4UL << 4) 2684 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_1G (0x5UL << 4) 2685 #define FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_SRQ_PG_SIZE_PG_1G 2686 u8 cq_pg_size_cq_lvl; 2687 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_MASK 0xfUL 2688 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_SFT 0 2689 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_LVL_0 0x0UL 2690 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_LVL_1 0x1UL 2691 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_LVL_2 0x2UL 2692 #define FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_CQ_LVL_LVL_2 2693 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_MASK 0xf0UL 2694 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_SFT 4 2695 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_4K (0x0UL << 4) 2696 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_8K (0x1UL << 4) 2697 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_64K (0x2UL << 4) 2698 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_2M (0x3UL << 4) 2699 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_8M (0x4UL << 4) 2700 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_1G (0x5UL << 4) 2701 #define FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_CQ_PG_SIZE_PG_1G 2702 u8 vnic_pg_size_vnic_lvl; 2703 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_MASK 0xfUL 2704 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_SFT 0 2705 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_LVL_0 0x0UL 2706 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_LVL_1 0x1UL 2707 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_LVL_2 0x2UL 2708 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_VNIC_LVL_LVL_2 2709 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_MASK 0xf0UL 2710 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_SFT 4 2711 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_4K (0x0UL << 4) 2712 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_8K (0x1UL << 4) 2713 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_64K (0x2UL << 4) 2714 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_2M (0x3UL << 4) 2715 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_8M (0x4UL << 4) 2716 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_1G (0x5UL << 4) 2717 #define FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_VNIC_PG_SIZE_PG_1G 2718 u8 stat_pg_size_stat_lvl; 2719 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_MASK 0xfUL 2720 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_SFT 0 2721 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_LVL_0 0x0UL 2722 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_LVL_1 0x1UL 2723 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_LVL_2 0x2UL 2724 #define FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_STAT_LVL_LVL_2 2725 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_MASK 0xf0UL 2726 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_SFT 4 2727 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_4K (0x0UL << 4) 2728 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_8K (0x1UL << 4) 2729 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_64K (0x2UL << 4) 2730 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_2M (0x3UL << 4) 2731 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_8M (0x4UL << 4) 2732 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_1G (0x5UL << 4) 2733 #define FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_STAT_PG_SIZE_PG_1G 2734 u8 tqm_sp_pg_size_tqm_sp_lvl; 2735 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_MASK 0xfUL 2736 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_SFT 0 2737 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_LVL_0 0x0UL 2738 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_LVL_1 0x1UL 2739 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_LVL_2 0x2UL 2740 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_SP_LVL_LVL_2 2741 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_MASK 0xf0UL 2742 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_SFT 4 2743 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_4K (0x0UL << 4) 2744 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_8K (0x1UL << 4) 2745 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_64K (0x2UL << 4) 2746 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_2M (0x3UL << 4) 2747 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_8M (0x4UL << 4) 2748 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_1G (0x5UL << 4) 2749 #define FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_SP_PG_SIZE_PG_1G 2750 u8 tqm_ring0_pg_size_tqm_ring0_lvl; 2751 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_MASK 0xfUL 2752 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_SFT 0 2753 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_LVL_0 0x0UL 2754 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_LVL_1 0x1UL 2755 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_LVL_2 0x2UL 2756 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_LVL_LVL_2 2757 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_MASK 0xf0UL 2758 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_SFT 4 2759 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_4K (0x0UL << 4) 2760 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_8K (0x1UL << 4) 2761 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_64K (0x2UL << 4) 2762 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_2M (0x3UL << 4) 2763 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_8M (0x4UL << 4) 2764 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_1G (0x5UL << 4) 2765 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING0_PG_SIZE_PG_1G 2766 u8 tqm_ring1_pg_size_tqm_ring1_lvl; 2767 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_MASK 0xfUL 2768 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_SFT 0 2769 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_LVL_0 0x0UL 2770 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_LVL_1 0x1UL 2771 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_LVL_2 0x2UL 2772 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_LVL_LVL_2 2773 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_MASK 0xf0UL 2774 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_SFT 4 2775 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_4K (0x0UL << 4) 2776 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_8K (0x1UL << 4) 2777 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_64K (0x2UL << 4) 2778 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_2M (0x3UL << 4) 2779 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_8M (0x4UL << 4) 2780 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_1G (0x5UL << 4) 2781 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING1_PG_SIZE_PG_1G 2782 u8 tqm_ring2_pg_size_tqm_ring2_lvl; 2783 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_MASK 0xfUL 2784 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_SFT 0 2785 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_LVL_0 0x0UL 2786 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_LVL_1 0x1UL 2787 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_LVL_2 0x2UL 2788 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_LVL_LVL_2 2789 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_MASK 0xf0UL 2790 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_SFT 4 2791 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_4K (0x0UL << 4) 2792 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_8K (0x1UL << 4) 2793 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_64K (0x2UL << 4) 2794 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_2M (0x3UL << 4) 2795 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_8M (0x4UL << 4) 2796 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_1G (0x5UL << 4) 2797 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING2_PG_SIZE_PG_1G 2798 u8 tqm_ring3_pg_size_tqm_ring3_lvl; 2799 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_MASK 0xfUL 2800 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_SFT 0 2801 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_LVL_0 0x0UL 2802 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_LVL_1 0x1UL 2803 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_LVL_2 0x2UL 2804 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_LVL_LVL_2 2805 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_MASK 0xf0UL 2806 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_SFT 4 2807 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_4K (0x0UL << 4) 2808 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_8K (0x1UL << 4) 2809 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_64K (0x2UL << 4) 2810 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_2M (0x3UL << 4) 2811 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_8M (0x4UL << 4) 2812 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_1G (0x5UL << 4) 2813 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING3_PG_SIZE_PG_1G 2814 u8 tqm_ring4_pg_size_tqm_ring4_lvl; 2815 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_MASK 0xfUL 2816 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_SFT 0 2817 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_LVL_0 0x0UL 2818 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_LVL_1 0x1UL 2819 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_LVL_2 0x2UL 2820 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_LVL_LVL_2 2821 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_MASK 0xf0UL 2822 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_SFT 4 2823 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_4K (0x0UL << 4) 2824 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_8K (0x1UL << 4) 2825 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_64K (0x2UL << 4) 2826 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_2M (0x3UL << 4) 2827 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_8M (0x4UL << 4) 2828 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_1G (0x5UL << 4) 2829 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING4_PG_SIZE_PG_1G 2830 u8 tqm_ring5_pg_size_tqm_ring5_lvl; 2831 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_MASK 0xfUL 2832 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_SFT 0 2833 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_LVL_0 0x0UL 2834 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_LVL_1 0x1UL 2835 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_LVL_2 0x2UL 2836 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_LVL_LVL_2 2837 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_MASK 0xf0UL 2838 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_SFT 4 2839 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_4K (0x0UL << 4) 2840 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_8K (0x1UL << 4) 2841 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_64K (0x2UL << 4) 2842 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_2M (0x3UL << 4) 2843 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_8M (0x4UL << 4) 2844 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_1G (0x5UL << 4) 2845 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING5_PG_SIZE_PG_1G 2846 u8 tqm_ring6_pg_size_tqm_ring6_lvl; 2847 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_MASK 0xfUL 2848 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_SFT 0 2849 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_LVL_0 0x0UL 2850 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_LVL_1 0x1UL 2851 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_LVL_2 0x2UL 2852 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_LVL_LVL_2 2853 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_MASK 0xf0UL 2854 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_SFT 4 2855 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_4K (0x0UL << 4) 2856 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_8K (0x1UL << 4) 2857 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_64K (0x2UL << 4) 2858 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_2M (0x3UL << 4) 2859 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_8M (0x4UL << 4) 2860 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_1G (0x5UL << 4) 2861 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING6_PG_SIZE_PG_1G 2862 u8 tqm_ring7_pg_size_tqm_ring7_lvl; 2863 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_MASK 0xfUL 2864 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_SFT 0 2865 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_LVL_0 0x0UL 2866 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_LVL_1 0x1UL 2867 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_LVL_2 0x2UL 2868 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_LVL_LVL_2 2869 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_MASK 0xf0UL 2870 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_SFT 4 2871 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_4K (0x0UL << 4) 2872 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_8K (0x1UL << 4) 2873 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_64K (0x2UL << 4) 2874 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_2M (0x3UL << 4) 2875 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_8M (0x4UL << 4) 2876 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_1G (0x5UL << 4) 2877 #define FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TQM_RING7_PG_SIZE_PG_1G 2878 u8 mrav_pg_size_mrav_lvl; 2879 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_MASK 0xfUL 2880 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_SFT 0 2881 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_LVL_0 0x0UL 2882 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_LVL_1 0x1UL 2883 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_LVL_2 0x2UL 2884 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_MRAV_LVL_LVL_2 2885 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_MASK 0xf0UL 2886 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_SFT 4 2887 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_4K (0x0UL << 4) 2888 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_8K (0x1UL << 4) 2889 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_64K (0x2UL << 4) 2890 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_2M (0x3UL << 4) 2891 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_8M (0x4UL << 4) 2892 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_1G (0x5UL << 4) 2893 #define FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_MRAV_PG_SIZE_PG_1G 2894 u8 tim_pg_size_tim_lvl; 2895 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_MASK 0xfUL 2896 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_SFT 0 2897 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_LVL_0 0x0UL 2898 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_LVL_1 0x1UL 2899 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_LVL_2 0x2UL 2900 #define FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TIM_LVL_LVL_2 2901 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_MASK 0xf0UL 2902 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_SFT 4 2903 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_4K (0x0UL << 4) 2904 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_8K (0x1UL << 4) 2905 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_64K (0x2UL << 4) 2906 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_2M (0x3UL << 4) 2907 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_8M (0x4UL << 4) 2908 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_1G (0x5UL << 4) 2909 #define FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TIM_PG_SIZE_PG_1G 2910 __le64 qpc_page_dir; 2911 __le64 srq_page_dir; 2912 __le64 cq_page_dir; 2913 __le64 vnic_page_dir; 2914 __le64 stat_page_dir; 2915 __le64 tqm_sp_page_dir; 2916 __le64 tqm_ring0_page_dir; 2917 __le64 tqm_ring1_page_dir; 2918 __le64 tqm_ring2_page_dir; 2919 __le64 tqm_ring3_page_dir; 2920 __le64 tqm_ring4_page_dir; 2921 __le64 tqm_ring5_page_dir; 2922 __le64 tqm_ring6_page_dir; 2923 __le64 tqm_ring7_page_dir; 2924 __le64 mrav_page_dir; 2925 __le64 tim_page_dir; 2926 __le32 qp_num_entries; 2927 __le32 srq_num_entries; 2928 __le32 cq_num_entries; 2929 __le32 stat_num_entries; 2930 __le32 tqm_sp_num_entries; 2931 __le32 tqm_ring0_num_entries; 2932 __le32 tqm_ring1_num_entries; 2933 __le32 tqm_ring2_num_entries; 2934 __le32 tqm_ring3_num_entries; 2935 __le32 tqm_ring4_num_entries; 2936 __le32 tqm_ring5_num_entries; 2937 __le32 tqm_ring6_num_entries; 2938 __le32 tqm_ring7_num_entries; 2939 __le32 mrav_num_entries; 2940 __le32 tim_num_entries; 2941 __le16 qp_num_qp1_entries; 2942 __le16 qp_num_l2_entries; 2943 __le16 qp_entry_size; 2944 __le16 srq_num_l2_entries; 2945 __le16 srq_entry_size; 2946 __le16 cq_num_l2_entries; 2947 __le16 cq_entry_size; 2948 __le16 vnic_num_vnic_entries; 2949 __le16 vnic_num_ring_table_entries; 2950 __le16 vnic_entry_size; 2951 __le16 stat_entry_size; 2952 __le16 tqm_entry_size; 2953 __le16 mrav_entry_size; 2954 __le16 tim_entry_size; 2955 u8 tqm_ring8_pg_size_tqm_ring_lvl; 2956 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_MASK 0xfUL 2957 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_SFT 0 2958 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_LVL_0 0x0UL 2959 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_LVL_1 0x1UL 2960 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_LVL_2 0x2UL 2961 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_LVL_LVL_2 2962 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_MASK 0xf0UL 2963 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_SFT 4 2964 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_4K (0x0UL << 4) 2965 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_8K (0x1UL << 4) 2966 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_64K (0x2UL << 4) 2967 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_2M (0x3UL << 4) 2968 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_8M (0x4UL << 4) 2969 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_1G (0x5UL << 4) 2970 #define FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_RING8_TQM_RING_PG_SIZE_PG_1G 2971 u8 ring8_unused[3]; 2972 __le32 tqm_ring8_num_entries; 2973 __le64 tqm_ring8_page_dir; 2974 u8 tqm_ring9_pg_size_tqm_ring_lvl; 2975 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_MASK 0xfUL 2976 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_SFT 0 2977 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_LVL_0 0x0UL 2978 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_LVL_1 0x1UL 2979 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_LVL_2 0x2UL 2980 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_LVL_LVL_2 2981 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_MASK 0xf0UL 2982 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_SFT 4 2983 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_4K (0x0UL << 4) 2984 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_8K (0x1UL << 4) 2985 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_64K (0x2UL << 4) 2986 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_2M (0x3UL << 4) 2987 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_8M (0x4UL << 4) 2988 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_1G (0x5UL << 4) 2989 #define FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_RING9_TQM_RING_PG_SIZE_PG_1G 2990 u8 ring9_unused[3]; 2991 __le32 tqm_ring9_num_entries; 2992 __le64 tqm_ring9_page_dir; 2993 u8 tqm_ring10_pg_size_tqm_ring_lvl; 2994 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_MASK 0xfUL 2995 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_SFT 0 2996 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_LVL_0 0x0UL 2997 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_LVL_1 0x1UL 2998 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_LVL_2 0x2UL 2999 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_LVL_LVL_2 3000 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_MASK 0xf0UL 3001 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_SFT 4 3002 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_4K (0x0UL << 4) 3003 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_8K (0x1UL << 4) 3004 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_64K (0x2UL << 4) 3005 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_2M (0x3UL << 4) 3006 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_8M (0x4UL << 4) 3007 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_1G (0x5UL << 4) 3008 #define FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_RING10_TQM_RING_PG_SIZE_PG_1G 3009 u8 ring10_unused[3]; 3010 __le32 tqm_ring10_num_entries; 3011 __le64 tqm_ring10_page_dir; 3012 __le32 tkc_num_entries; 3013 __le32 rkc_num_entries; 3014 __le64 tkc_page_dir; 3015 __le64 rkc_page_dir; 3016 __le16 tkc_entry_size; 3017 __le16 rkc_entry_size; 3018 u8 tkc_pg_size_tkc_lvl; 3019 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_MASK 0xfUL 3020 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_SFT 0 3021 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_LVL_0 0x0UL 3022 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_LVL_1 0x1UL 3023 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_LVL_2 0x2UL 3024 #define FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_TKC_LVL_LVL_2 3025 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_MASK 0xf0UL 3026 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_SFT 4 3027 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_4K (0x0UL << 4) 3028 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_8K (0x1UL << 4) 3029 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_64K (0x2UL << 4) 3030 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_2M (0x3UL << 4) 3031 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_8M (0x4UL << 4) 3032 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_1G (0x5UL << 4) 3033 #define FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_TKC_PG_SIZE_PG_1G 3034 u8 rkc_pg_size_rkc_lvl; 3035 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_MASK 0xfUL 3036 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_SFT 0 3037 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_LVL_0 0x0UL 3038 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_LVL_1 0x1UL 3039 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_LVL_2 0x2UL 3040 #define FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_LAST FUNC_BACKING_STORE_CFG_REQ_RKC_LVL_LVL_2 3041 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_MASK 0xf0UL 3042 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_SFT 4 3043 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_4K (0x0UL << 4) 3044 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_8K (0x1UL << 4) 3045 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_64K (0x2UL << 4) 3046 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_2M (0x3UL << 4) 3047 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_8M (0x4UL << 4) 3048 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_1G (0x5UL << 4) 3049 #define FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_LAST FUNC_BACKING_STORE_CFG_REQ_RKC_PG_SIZE_PG_1G 3050 u8 rsvd[2]; 3051 }; 3052 3053 /* hwrm_func_backing_store_cfg_output (size:128b/16B) */ 3054 struct hwrm_func_backing_store_cfg_output { 3055 __le16 error_code; 3056 __le16 req_type; 3057 __le16 seq_id; 3058 __le16 resp_len; 3059 u8 unused_0[7]; 3060 u8 valid; 3061 }; 3062 3063 /* hwrm_error_recovery_qcfg_input (size:192b/24B) */ 3064 struct hwrm_error_recovery_qcfg_input { 3065 __le16 req_type; 3066 __le16 cmpl_ring; 3067 __le16 seq_id; 3068 __le16 target_id; 3069 __le64 resp_addr; 3070 u8 unused_0[8]; 3071 }; 3072 3073 /* hwrm_error_recovery_qcfg_output (size:1664b/208B) */ 3074 struct hwrm_error_recovery_qcfg_output { 3075 __le16 error_code; 3076 __le16 req_type; 3077 __le16 seq_id; 3078 __le16 resp_len; 3079 __le32 flags; 3080 #define ERROR_RECOVERY_QCFG_RESP_FLAGS_HOST 0x1UL 3081 #define ERROR_RECOVERY_QCFG_RESP_FLAGS_CO_CPU 0x2UL 3082 __le32 driver_polling_freq; 3083 __le32 master_func_wait_period; 3084 __le32 normal_func_wait_period; 3085 __le32 master_func_wait_period_after_reset; 3086 __le32 max_bailout_time_after_reset; 3087 __le32 fw_health_status_reg; 3088 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_MASK 0x3UL 3089 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_SFT 0 3090 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3091 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_GRC 0x1UL 3092 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_BAR0 0x2UL 3093 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_BAR1 0x3UL 3094 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SPACE_BAR1 3095 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_MASK 0xfffffffcUL 3096 #define ERROR_RECOVERY_QCFG_RESP_FW_HEALTH_STATUS_REG_ADDR_SFT 2 3097 __le32 fw_heartbeat_reg; 3098 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_MASK 0x3UL 3099 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_SFT 0 3100 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3101 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_GRC 0x1UL 3102 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_BAR0 0x2UL 3103 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_BAR1 0x3UL 3104 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SPACE_BAR1 3105 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_MASK 0xfffffffcUL 3106 #define ERROR_RECOVERY_QCFG_RESP_FW_HEARTBEAT_REG_ADDR_SFT 2 3107 __le32 fw_reset_cnt_reg; 3108 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_MASK 0x3UL 3109 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_SFT 0 3110 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3111 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_GRC 0x1UL 3112 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_BAR0 0x2UL 3113 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_BAR1 0x3UL 3114 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SPACE_BAR1 3115 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_MASK 0xfffffffcUL 3116 #define ERROR_RECOVERY_QCFG_RESP_FW_RESET_CNT_REG_ADDR_SFT 2 3117 __le32 reset_inprogress_reg; 3118 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_MASK 0x3UL 3119 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_SFT 0 3120 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3121 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_GRC 0x1UL 3122 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_BAR0 0x2UL 3123 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_BAR1 0x3UL 3124 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SPACE_BAR1 3125 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_MASK 0xfffffffcUL 3126 #define ERROR_RECOVERY_QCFG_RESP_RESET_INPROGRESS_REG_ADDR_SFT 2 3127 __le32 reset_inprogress_reg_mask; 3128 u8 unused_0[3]; 3129 u8 reg_array_cnt; 3130 __le32 reset_reg[16]; 3131 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_MASK 0x3UL 3132 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_SFT 0 3133 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3134 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_GRC 0x1UL 3135 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_BAR0 0x2UL 3136 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_BAR1 0x3UL 3137 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SPACE_BAR1 3138 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_MASK 0xfffffffcUL 3139 #define ERROR_RECOVERY_QCFG_RESP_RESET_REG_ADDR_SFT 2 3140 __le32 reset_reg_val[16]; 3141 u8 delay_after_reset[16]; 3142 __le32 err_recovery_cnt_reg; 3143 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_MASK 0x3UL 3144 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_SFT 0 3145 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_PCIE_CFG 0x0UL 3146 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_GRC 0x1UL 3147 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_BAR0 0x2UL 3148 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_BAR1 0x3UL 3149 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_LAST ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SPACE_BAR1 3150 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_MASK 0xfffffffcUL 3151 #define ERROR_RECOVERY_QCFG_RESP_ERR_RECOVERY_CNT_REG_ADDR_SFT 2 3152 u8 unused_1[3]; 3153 u8 valid; 3154 }; 3155 3156 /* hwrm_func_echo_response_input (size:192b/24B) */ 3157 struct hwrm_func_echo_response_input { 3158 __le16 req_type; 3159 __le16 cmpl_ring; 3160 __le16 seq_id; 3161 __le16 target_id; 3162 __le64 resp_addr; 3163 __le32 event_data1; 3164 __le32 event_data2; 3165 }; 3166 3167 /* hwrm_func_echo_response_output (size:128b/16B) */ 3168 struct hwrm_func_echo_response_output { 3169 __le16 error_code; 3170 __le16 req_type; 3171 __le16 seq_id; 3172 __le16 resp_len; 3173 u8 unused_0[7]; 3174 u8 valid; 3175 }; 3176 3177 /* hwrm_func_ptp_pin_qcfg_input (size:192b/24B) */ 3178 struct hwrm_func_ptp_pin_qcfg_input { 3179 __le16 req_type; 3180 __le16 cmpl_ring; 3181 __le16 seq_id; 3182 __le16 target_id; 3183 __le64 resp_addr; 3184 u8 unused_0[8]; 3185 }; 3186 3187 /* hwrm_func_ptp_pin_qcfg_output (size:128b/16B) */ 3188 struct hwrm_func_ptp_pin_qcfg_output { 3189 __le16 error_code; 3190 __le16 req_type; 3191 __le16 seq_id; 3192 __le16 resp_len; 3193 u8 num_pins; 3194 u8 state; 3195 #define FUNC_PTP_PIN_QCFG_RESP_STATE_PIN0_ENABLED 0x1UL 3196 #define FUNC_PTP_PIN_QCFG_RESP_STATE_PIN1_ENABLED 0x2UL 3197 #define FUNC_PTP_PIN_QCFG_RESP_STATE_PIN2_ENABLED 0x4UL 3198 #define FUNC_PTP_PIN_QCFG_RESP_STATE_PIN3_ENABLED 0x8UL 3199 u8 pin0_usage; 3200 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_NONE 0x0UL 3201 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_PPS_IN 0x1UL 3202 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_PPS_OUT 0x2UL 3203 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_SYNC_IN 0x3UL 3204 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_SYNC_OUT 0x4UL 3205 #define FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_LAST FUNC_PTP_PIN_QCFG_RESP_PIN0_USAGE_SYNC_OUT 3206 u8 pin1_usage; 3207 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_NONE 0x0UL 3208 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_PPS_IN 0x1UL 3209 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_PPS_OUT 0x2UL 3210 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_SYNC_IN 0x3UL 3211 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_SYNC_OUT 0x4UL 3212 #define FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_LAST FUNC_PTP_PIN_QCFG_RESP_PIN1_USAGE_SYNC_OUT 3213 u8 pin2_usage; 3214 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_NONE 0x0UL 3215 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_PPS_IN 0x1UL 3216 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_PPS_OUT 0x2UL 3217 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_SYNC_IN 0x3UL 3218 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_SYNC_OUT 0x4UL 3219 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_SYNCE_PRIMARY_CLOCK_OUT 0x5UL 3220 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_SYNCE_SECONDARY_CLOCK_OUT 0x6UL 3221 #define FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_LAST FUNC_PTP_PIN_QCFG_RESP_PIN2_USAGE_SYNCE_SECONDARY_CLOCK_OUT 3222 u8 pin3_usage; 3223 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_NONE 0x0UL 3224 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_PPS_IN 0x1UL 3225 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_PPS_OUT 0x2UL 3226 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_SYNC_IN 0x3UL 3227 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_SYNC_OUT 0x4UL 3228 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_SYNCE_PRIMARY_CLOCK_OUT 0x5UL 3229 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_SYNCE_SECONDARY_CLOCK_OUT 0x6UL 3230 #define FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_LAST FUNC_PTP_PIN_QCFG_RESP_PIN3_USAGE_SYNCE_SECONDARY_CLOCK_OUT 3231 u8 unused_0; 3232 u8 valid; 3233 }; 3234 3235 /* hwrm_func_ptp_pin_cfg_input (size:256b/32B) */ 3236 struct hwrm_func_ptp_pin_cfg_input { 3237 __le16 req_type; 3238 __le16 cmpl_ring; 3239 __le16 seq_id; 3240 __le16 target_id; 3241 __le64 resp_addr; 3242 __le32 enables; 3243 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN0_STATE 0x1UL 3244 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN0_USAGE 0x2UL 3245 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN1_STATE 0x4UL 3246 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN1_USAGE 0x8UL 3247 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN2_STATE 0x10UL 3248 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN2_USAGE 0x20UL 3249 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN3_STATE 0x40UL 3250 #define FUNC_PTP_PIN_CFG_REQ_ENABLES_PIN3_USAGE 0x80UL 3251 u8 pin0_state; 3252 #define FUNC_PTP_PIN_CFG_REQ_PIN0_STATE_DISABLED 0x0UL 3253 #define FUNC_PTP_PIN_CFG_REQ_PIN0_STATE_ENABLED 0x1UL 3254 #define FUNC_PTP_PIN_CFG_REQ_PIN0_STATE_LAST FUNC_PTP_PIN_CFG_REQ_PIN0_STATE_ENABLED 3255 u8 pin0_usage; 3256 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_NONE 0x0UL 3257 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_PPS_IN 0x1UL 3258 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_PPS_OUT 0x2UL 3259 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_SYNC_IN 0x3UL 3260 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_SYNC_OUT 0x4UL 3261 #define FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_LAST FUNC_PTP_PIN_CFG_REQ_PIN0_USAGE_SYNC_OUT 3262 u8 pin1_state; 3263 #define FUNC_PTP_PIN_CFG_REQ_PIN1_STATE_DISABLED 0x0UL 3264 #define FUNC_PTP_PIN_CFG_REQ_PIN1_STATE_ENABLED 0x1UL 3265 #define FUNC_PTP_PIN_CFG_REQ_PIN1_STATE_LAST FUNC_PTP_PIN_CFG_REQ_PIN1_STATE_ENABLED 3266 u8 pin1_usage; 3267 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_NONE 0x0UL 3268 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_PPS_IN 0x1UL 3269 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_PPS_OUT 0x2UL 3270 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_SYNC_IN 0x3UL 3271 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_SYNC_OUT 0x4UL 3272 #define FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_LAST FUNC_PTP_PIN_CFG_REQ_PIN1_USAGE_SYNC_OUT 3273 u8 pin2_state; 3274 #define FUNC_PTP_PIN_CFG_REQ_PIN2_STATE_DISABLED 0x0UL 3275 #define FUNC_PTP_PIN_CFG_REQ_PIN2_STATE_ENABLED 0x1UL 3276 #define FUNC_PTP_PIN_CFG_REQ_PIN2_STATE_LAST FUNC_PTP_PIN_CFG_REQ_PIN2_STATE_ENABLED 3277 u8 pin2_usage; 3278 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_NONE 0x0UL 3279 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_PPS_IN 0x1UL 3280 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_PPS_OUT 0x2UL 3281 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_SYNC_IN 0x3UL 3282 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_SYNC_OUT 0x4UL 3283 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_SYNCE_PRIMARY_CLOCK_OUT 0x5UL 3284 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_SYNCE_SECONDARY_CLOCK_OUT 0x6UL 3285 #define FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_LAST FUNC_PTP_PIN_CFG_REQ_PIN2_USAGE_SYNCE_SECONDARY_CLOCK_OUT 3286 u8 pin3_state; 3287 #define FUNC_PTP_PIN_CFG_REQ_PIN3_STATE_DISABLED 0x0UL 3288 #define FUNC_PTP_PIN_CFG_REQ_PIN3_STATE_ENABLED 0x1UL 3289 #define FUNC_PTP_PIN_CFG_REQ_PIN3_STATE_LAST FUNC_PTP_PIN_CFG_REQ_PIN3_STATE_ENABLED 3290 u8 pin3_usage; 3291 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_NONE 0x0UL 3292 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_PPS_IN 0x1UL 3293 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_PPS_OUT 0x2UL 3294 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_SYNC_IN 0x3UL 3295 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_SYNC_OUT 0x4UL 3296 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_SYNCE_PRIMARY_CLOCK_OUT 0x5UL 3297 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_SYNCE_SECONDARY_CLOCK_OUT 0x6UL 3298 #define FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_LAST FUNC_PTP_PIN_CFG_REQ_PIN3_USAGE_SYNCE_SECONDARY_CLOCK_OUT 3299 u8 unused_0[4]; 3300 }; 3301 3302 /* hwrm_func_ptp_pin_cfg_output (size:128b/16B) */ 3303 struct hwrm_func_ptp_pin_cfg_output { 3304 __le16 error_code; 3305 __le16 req_type; 3306 __le16 seq_id; 3307 __le16 resp_len; 3308 u8 unused_0[7]; 3309 u8 valid; 3310 }; 3311 3312 /* hwrm_func_ptp_cfg_input (size:384b/48B) */ 3313 struct hwrm_func_ptp_cfg_input { 3314 __le16 req_type; 3315 __le16 cmpl_ring; 3316 __le16 seq_id; 3317 __le16 target_id; 3318 __le64 resp_addr; 3319 __le16 enables; 3320 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_PPS_EVENT 0x1UL 3321 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_FREQ_ADJ_DLL_SOURCE 0x2UL 3322 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_FREQ_ADJ_DLL_PHASE 0x4UL 3323 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_FREQ_ADJ_EXT_PERIOD 0x8UL 3324 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_FREQ_ADJ_EXT_UP 0x10UL 3325 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_FREQ_ADJ_EXT_PHASE 0x20UL 3326 #define FUNC_PTP_CFG_REQ_ENABLES_PTP_SET_TIME 0x40UL 3327 u8 ptp_pps_event; 3328 #define FUNC_PTP_CFG_REQ_PTP_PPS_EVENT_INTERNAL 0x1UL 3329 #define FUNC_PTP_CFG_REQ_PTP_PPS_EVENT_EXTERNAL 0x2UL 3330 u8 ptp_freq_adj_dll_source; 3331 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_NONE 0x0UL 3332 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_TSIO_0 0x1UL 3333 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_TSIO_1 0x2UL 3334 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_TSIO_2 0x3UL 3335 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_TSIO_3 0x4UL 3336 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_PORT_0 0x5UL 3337 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_PORT_1 0x6UL 3338 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_PORT_2 0x7UL 3339 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_PORT_3 0x8UL 3340 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_INVALID 0xffUL 3341 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_LAST FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_SOURCE_INVALID 3342 u8 ptp_freq_adj_dll_phase; 3343 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_NONE 0x0UL 3344 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_4K 0x1UL 3345 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_8K 0x2UL 3346 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_10M 0x3UL 3347 #define FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_LAST FUNC_PTP_CFG_REQ_PTP_FREQ_ADJ_DLL_PHASE_10M 3348 u8 unused_0[3]; 3349 __le32 ptp_freq_adj_ext_period; 3350 __le32 ptp_freq_adj_ext_up; 3351 __le32 ptp_freq_adj_ext_phase_lower; 3352 __le32 ptp_freq_adj_ext_phase_upper; 3353 __le64 ptp_set_time; 3354 }; 3355 3356 /* hwrm_func_ptp_cfg_output (size:128b/16B) */ 3357 struct hwrm_func_ptp_cfg_output { 3358 __le16 error_code; 3359 __le16 req_type; 3360 __le16 seq_id; 3361 __le16 resp_len; 3362 u8 unused_0[7]; 3363 u8 valid; 3364 }; 3365 3366 /* hwrm_func_ptp_ts_query_input (size:192b/24B) */ 3367 struct hwrm_func_ptp_ts_query_input { 3368 __le16 req_type; 3369 __le16 cmpl_ring; 3370 __le16 seq_id; 3371 __le16 target_id; 3372 __le64 resp_addr; 3373 __le32 flags; 3374 #define FUNC_PTP_TS_QUERY_REQ_FLAGS_PPS_TIME 0x1UL 3375 #define FUNC_PTP_TS_QUERY_REQ_FLAGS_PTM_TIME 0x2UL 3376 u8 unused_0[4]; 3377 }; 3378 3379 /* hwrm_func_ptp_ts_query_output (size:320b/40B) */ 3380 struct hwrm_func_ptp_ts_query_output { 3381 __le16 error_code; 3382 __le16 req_type; 3383 __le16 seq_id; 3384 __le16 resp_len; 3385 __le64 pps_event_ts; 3386 __le64 ptm_local_ts; 3387 __le64 ptm_system_ts; 3388 __le32 ptm_link_delay; 3389 u8 unused_0[3]; 3390 u8 valid; 3391 }; 3392 3393 /* hwrm_func_ptp_ext_cfg_input (size:256b/32B) */ 3394 struct hwrm_func_ptp_ext_cfg_input { 3395 __le16 req_type; 3396 __le16 cmpl_ring; 3397 __le16 seq_id; 3398 __le16 target_id; 3399 __le64 resp_addr; 3400 __le16 enables; 3401 #define FUNC_PTP_EXT_CFG_REQ_ENABLES_PHC_MASTER_FID 0x1UL 3402 #define FUNC_PTP_EXT_CFG_REQ_ENABLES_PHC_SEC_FID 0x2UL 3403 #define FUNC_PTP_EXT_CFG_REQ_ENABLES_PHC_SEC_MODE 0x4UL 3404 #define FUNC_PTP_EXT_CFG_REQ_ENABLES_FAILOVER_TIMER 0x8UL 3405 __le16 phc_master_fid; 3406 __le16 phc_sec_fid; 3407 u8 phc_sec_mode; 3408 #define FUNC_PTP_EXT_CFG_REQ_PHC_SEC_MODE_SWITCH 0x0UL 3409 #define FUNC_PTP_EXT_CFG_REQ_PHC_SEC_MODE_ALL 0x1UL 3410 #define FUNC_PTP_EXT_CFG_REQ_PHC_SEC_MODE_PF_ONLY 0x2UL 3411 #define FUNC_PTP_EXT_CFG_REQ_PHC_SEC_MODE_LAST FUNC_PTP_EXT_CFG_REQ_PHC_SEC_MODE_PF_ONLY 3412 u8 unused_0; 3413 __le32 failover_timer; 3414 u8 unused_1[4]; 3415 }; 3416 3417 /* hwrm_func_ptp_ext_cfg_output (size:128b/16B) */ 3418 struct hwrm_func_ptp_ext_cfg_output { 3419 __le16 error_code; 3420 __le16 req_type; 3421 __le16 seq_id; 3422 __le16 resp_len; 3423 u8 unused_0[7]; 3424 u8 valid; 3425 }; 3426 3427 /* hwrm_func_ptp_ext_qcfg_input (size:192b/24B) */ 3428 struct hwrm_func_ptp_ext_qcfg_input { 3429 __le16 req_type; 3430 __le16 cmpl_ring; 3431 __le16 seq_id; 3432 __le16 target_id; 3433 __le64 resp_addr; 3434 u8 unused_0[8]; 3435 }; 3436 3437 /* hwrm_func_ptp_ext_qcfg_output (size:256b/32B) */ 3438 struct hwrm_func_ptp_ext_qcfg_output { 3439 __le16 error_code; 3440 __le16 req_type; 3441 __le16 seq_id; 3442 __le16 resp_len; 3443 __le16 phc_master_fid; 3444 __le16 phc_sec_fid; 3445 __le16 phc_active_fid0; 3446 __le16 phc_active_fid1; 3447 __le32 last_failover_event; 3448 __le16 from_fid; 3449 __le16 to_fid; 3450 u8 unused_0[7]; 3451 u8 valid; 3452 }; 3453 3454 /* hwrm_func_backing_store_cfg_v2_input (size:448b/56B) */ 3455 struct hwrm_func_backing_store_cfg_v2_input { 3456 __le16 req_type; 3457 __le16 cmpl_ring; 3458 __le16 seq_id; 3459 __le16 target_id; 3460 __le64 resp_addr; 3461 __le16 type; 3462 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_QP 0x0UL 3463 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_SRQ 0x1UL 3464 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_CQ 0x2UL 3465 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_VNIC 0x3UL 3466 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_STAT 0x4UL 3467 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_SP_TQM_RING 0x5UL 3468 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_FP_TQM_RING 0x6UL 3469 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_MRAV 0xeUL 3470 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_TIM 0xfUL 3471 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_TKC 0x13UL 3472 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_RKC 0x14UL 3473 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_MP_TQM_RING 0x15UL 3474 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_SQ_DB_SHADOW 0x16UL 3475 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_RQ_DB_SHADOW 0x17UL 3476 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_SRQ_DB_SHADOW 0x18UL 3477 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_CQ_DB_SHADOW 0x19UL 3478 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_QUIC_TKC 0x1aUL 3479 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_QUIC_RKC 0x1bUL 3480 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_INVALID 0xffffUL 3481 #define FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_LAST FUNC_BACKING_STORE_CFG_V2_REQ_TYPE_INVALID 3482 __le16 instance; 3483 __le32 flags; 3484 #define FUNC_BACKING_STORE_CFG_V2_REQ_FLAGS_PREBOOT_MODE 0x1UL 3485 #define FUNC_BACKING_STORE_CFG_V2_REQ_FLAGS_BS_CFG_ALL_DONE 0x2UL 3486 #define FUNC_BACKING_STORE_CFG_V2_REQ_FLAGS_BS_EXTEND 0x4UL 3487 __le64 page_dir; 3488 __le32 num_entries; 3489 __le16 entry_size; 3490 u8 page_size_pbl_level; 3491 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_MASK 0xfUL 3492 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_SFT 0 3493 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_LVL_0 0x0UL 3494 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_LVL_1 0x1UL 3495 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_LVL_2 0x2UL 3496 #define FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_LAST FUNC_BACKING_STORE_CFG_V2_REQ_PBL_LEVEL_LVL_2 3497 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_MASK 0xf0UL 3498 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_SFT 4 3499 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_4K (0x0UL << 4) 3500 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_8K (0x1UL << 4) 3501 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_64K (0x2UL << 4) 3502 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_2M (0x3UL << 4) 3503 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_8M (0x4UL << 4) 3504 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_1G (0x5UL << 4) 3505 #define FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_LAST FUNC_BACKING_STORE_CFG_V2_REQ_PAGE_SIZE_PG_1G 3506 u8 subtype_valid_cnt; 3507 __le32 split_entry_0; 3508 __le32 split_entry_1; 3509 __le32 split_entry_2; 3510 __le32 split_entry_3; 3511 }; 3512 3513 /* hwrm_func_backing_store_cfg_v2_output (size:128b/16B) */ 3514 struct hwrm_func_backing_store_cfg_v2_output { 3515 __le16 error_code; 3516 __le16 req_type; 3517 __le16 seq_id; 3518 __le16 resp_len; 3519 u8 rsvd0[7]; 3520 u8 valid; 3521 }; 3522 3523 /* hwrm_func_backing_store_qcfg_v2_input (size:192b/24B) */ 3524 struct hwrm_func_backing_store_qcfg_v2_input { 3525 __le16 req_type; 3526 __le16 cmpl_ring; 3527 __le16 seq_id; 3528 __le16 target_id; 3529 __le64 resp_addr; 3530 __le16 type; 3531 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_QP 0x0UL 3532 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_SRQ 0x1UL 3533 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_CQ 0x2UL 3534 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_VNIC 0x3UL 3535 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_STAT 0x4UL 3536 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_SP_TQM_RING 0x5UL 3537 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_FP_TQM_RING 0x6UL 3538 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_MRAV 0xeUL 3539 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_TIM 0xfUL 3540 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_TKC 0x13UL 3541 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_RKC 0x14UL 3542 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_MP_TQM_RING 0x15UL 3543 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_SQ_DB_SHADOW 0x16UL 3544 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_RQ_DB_SHADOW 0x17UL 3545 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_SRQ_DB_SHADOW 0x18UL 3546 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_CQ_DB_SHADOW 0x19UL 3547 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_QUIC_TKC 0x1aUL 3548 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_QUIC_RKC 0x1bUL 3549 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_INVALID 0xffffUL 3550 #define FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_LAST FUNC_BACKING_STORE_QCFG_V2_REQ_TYPE_INVALID 3551 __le16 instance; 3552 u8 rsvd[4]; 3553 }; 3554 3555 /* hwrm_func_backing_store_qcfg_v2_output (size:448b/56B) */ 3556 struct hwrm_func_backing_store_qcfg_v2_output { 3557 __le16 error_code; 3558 __le16 req_type; 3559 __le16 seq_id; 3560 __le16 resp_len; 3561 __le16 type; 3562 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_QP 0x0UL 3563 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_SRQ 0x1UL 3564 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_CQ 0x2UL 3565 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_VNIC 0x3UL 3566 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_STAT 0x4UL 3567 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_SP_TQM_RING 0x5UL 3568 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_FP_TQM_RING 0x6UL 3569 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_MRAV 0xeUL 3570 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_TIM 0xfUL 3571 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_TKC 0x13UL 3572 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_RKC 0x14UL 3573 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_MP_TQM_RING 0x15UL 3574 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_QUIC_TKC 0x1aUL 3575 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_QUIC_RKC 0x1bUL 3576 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_INVALID 0xffffUL 3577 #define FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_LAST FUNC_BACKING_STORE_QCFG_V2_RESP_TYPE_INVALID 3578 __le16 instance; 3579 __le32 flags; 3580 __le64 page_dir; 3581 __le32 num_entries; 3582 u8 page_size_pbl_level; 3583 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_MASK 0xfUL 3584 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_SFT 0 3585 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_LVL_0 0x0UL 3586 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_LVL_1 0x1UL 3587 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_LVL_2 0x2UL 3588 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_LAST FUNC_BACKING_STORE_QCFG_V2_RESP_PBL_LEVEL_LVL_2 3589 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_MASK 0xf0UL 3590 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_SFT 4 3591 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_4K (0x0UL << 4) 3592 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_8K (0x1UL << 4) 3593 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_64K (0x2UL << 4) 3594 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_2M (0x3UL << 4) 3595 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_8M (0x4UL << 4) 3596 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_1G (0x5UL << 4) 3597 #define FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_LAST FUNC_BACKING_STORE_QCFG_V2_RESP_PAGE_SIZE_PG_1G 3598 u8 subtype_valid_cnt; 3599 u8 rsvd[2]; 3600 __le32 split_entry_0; 3601 __le32 split_entry_1; 3602 __le32 split_entry_2; 3603 __le32 split_entry_3; 3604 u8 rsvd2[7]; 3605 u8 valid; 3606 }; 3607 3608 /* qpc_split_entries (size:128b/16B) */ 3609 struct qpc_split_entries { 3610 __le32 qp_num_l2_entries; 3611 __le32 qp_num_qp1_entries; 3612 __le32 rsvd[2]; 3613 }; 3614 3615 /* srq_split_entries (size:128b/16B) */ 3616 struct srq_split_entries { 3617 __le32 srq_num_l2_entries; 3618 __le32 rsvd; 3619 __le32 rsvd2[2]; 3620 }; 3621 3622 /* cq_split_entries (size:128b/16B) */ 3623 struct cq_split_entries { 3624 __le32 cq_num_l2_entries; 3625 __le32 rsvd; 3626 __le32 rsvd2[2]; 3627 }; 3628 3629 /* vnic_split_entries (size:128b/16B) */ 3630 struct vnic_split_entries { 3631 __le32 vnic_num_vnic_entries; 3632 __le32 rsvd; 3633 __le32 rsvd2[2]; 3634 }; 3635 3636 /* mrav_split_entries (size:128b/16B) */ 3637 struct mrav_split_entries { 3638 __le32 mrav_num_av_entries; 3639 __le32 rsvd; 3640 __le32 rsvd2[2]; 3641 }; 3642 3643 /* hwrm_func_backing_store_qcaps_v2_input (size:192b/24B) */ 3644 struct hwrm_func_backing_store_qcaps_v2_input { 3645 __le16 req_type; 3646 __le16 cmpl_ring; 3647 __le16 seq_id; 3648 __le16 target_id; 3649 __le64 resp_addr; 3650 __le16 type; 3651 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_QP 0x0UL 3652 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_SRQ 0x1UL 3653 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_CQ 0x2UL 3654 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_VNIC 0x3UL 3655 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_STAT 0x4UL 3656 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_SP_TQM_RING 0x5UL 3657 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_FP_TQM_RING 0x6UL 3658 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_MRAV 0xeUL 3659 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_TIM 0xfUL 3660 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_TKC 0x13UL 3661 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_RKC 0x14UL 3662 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_MP_TQM_RING 0x15UL 3663 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_SQ_DB_SHADOW 0x16UL 3664 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_RQ_DB_SHADOW 0x17UL 3665 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_SRQ_DB_SHADOW 0x18UL 3666 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_CQ_DB_SHADOW 0x19UL 3667 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_QUIC_TKC 0x1aUL 3668 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_QUIC_RKC 0x1bUL 3669 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_INVALID 0xffffUL 3670 #define FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_LAST FUNC_BACKING_STORE_QCAPS_V2_REQ_TYPE_INVALID 3671 u8 rsvd[6]; 3672 }; 3673 3674 /* hwrm_func_backing_store_qcaps_v2_output (size:448b/56B) */ 3675 struct hwrm_func_backing_store_qcaps_v2_output { 3676 __le16 error_code; 3677 __le16 req_type; 3678 __le16 seq_id; 3679 __le16 resp_len; 3680 __le16 type; 3681 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_QP 0x0UL 3682 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_SRQ 0x1UL 3683 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_CQ 0x2UL 3684 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_VNIC 0x3UL 3685 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_STAT 0x4UL 3686 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_SP_TQM_RING 0x5UL 3687 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_FP_TQM_RING 0x6UL 3688 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_MRAV 0xeUL 3689 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_TIM 0xfUL 3690 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_TKC 0x13UL 3691 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_RKC 0x14UL 3692 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_MP_TQM_RING 0x15UL 3693 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_SQ_DB_SHADOW 0x16UL 3694 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_RQ_DB_SHADOW 0x17UL 3695 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_SRQ_DB_SHADOW 0x18UL 3696 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_CQ_DB_SHADOW 0x19UL 3697 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_QUIC_TKC 0x1aUL 3698 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_QUIC_RKC 0x1bUL 3699 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_INVALID 0xffffUL 3700 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_LAST FUNC_BACKING_STORE_QCAPS_V2_RESP_TYPE_INVALID 3701 __le16 entry_size; 3702 __le32 flags; 3703 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_FLAGS_ENABLE_CTX_KIND_INIT 0x1UL 3704 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_FLAGS_TYPE_VALID 0x2UL 3705 #define FUNC_BACKING_STORE_QCAPS_V2_RESP_FLAGS_DRIVER_MANAGED_MEMORY 0x4UL 3706 __le32 instance_bit_map; 3707 u8 ctx_init_value; 3708 u8 ctx_init_offset; 3709 u8 entry_multiple; 3710 u8 rsvd; 3711 __le32 max_num_entries; 3712 __le32 min_num_entries; 3713 __le16 next_valid_type; 3714 u8 subtype_valid_cnt; 3715 u8 rsvd2; 3716 __le32 split_entry_0; 3717 __le32 split_entry_1; 3718 __le32 split_entry_2; 3719 __le32 split_entry_3; 3720 u8 rsvd3[3]; 3721 u8 valid; 3722 }; 3723 3724 /* hwrm_func_drv_if_change_input (size:192b/24B) */ 3725 struct hwrm_func_drv_if_change_input { 3726 __le16 req_type; 3727 __le16 cmpl_ring; 3728 __le16 seq_id; 3729 __le16 target_id; 3730 __le64 resp_addr; 3731 __le32 flags; 3732 #define FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP 0x1UL 3733 __le32 unused; 3734 }; 3735 3736 /* hwrm_func_drv_if_change_output (size:128b/16B) */ 3737 struct hwrm_func_drv_if_change_output { 3738 __le16 error_code; 3739 __le16 req_type; 3740 __le16 seq_id; 3741 __le16 resp_len; 3742 __le32 flags; 3743 #define FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE 0x1UL 3744 #define FUNC_DRV_IF_CHANGE_RESP_FLAGS_HOT_FW_RESET_DONE 0x2UL 3745 u8 unused_0[3]; 3746 u8 valid; 3747 }; 3748 3749 /* hwrm_port_phy_cfg_input (size:448b/56B) */ 3750 struct hwrm_port_phy_cfg_input { 3751 __le16 req_type; 3752 __le16 cmpl_ring; 3753 __le16 seq_id; 3754 __le16 target_id; 3755 __le64 resp_addr; 3756 __le32 flags; 3757 #define PORT_PHY_CFG_REQ_FLAGS_RESET_PHY 0x1UL 3758 #define PORT_PHY_CFG_REQ_FLAGS_DEPRECATED 0x2UL 3759 #define PORT_PHY_CFG_REQ_FLAGS_FORCE 0x4UL 3760 #define PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG 0x8UL 3761 #define PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE 0x10UL 3762 #define PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE 0x20UL 3763 #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE 0x40UL 3764 #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE 0x80UL 3765 #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_ENABLE 0x100UL 3766 #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_DISABLE 0x200UL 3767 #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE 0x400UL 3768 #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE 0x800UL 3769 #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE 0x1000UL 3770 #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE 0x2000UL 3771 #define PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN 0x4000UL 3772 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_1XN_ENABLE 0x8000UL 3773 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_1XN_DISABLE 0x10000UL 3774 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_IEEE_ENABLE 0x20000UL 3775 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS544_IEEE_DISABLE 0x40000UL 3776 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_1XN_ENABLE 0x80000UL 3777 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_1XN_DISABLE 0x100000UL 3778 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_IEEE_ENABLE 0x200000UL 3779 #define PORT_PHY_CFG_REQ_FLAGS_FEC_RS272_IEEE_DISABLE 0x400000UL 3780 __le32 enables; 3781 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE 0x1UL 3782 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX 0x2UL 3783 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE 0x4UL 3784 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED 0x8UL 3785 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK 0x10UL 3786 #define PORT_PHY_CFG_REQ_ENABLES_WIRESPEED 0x20UL 3787 #define PORT_PHY_CFG_REQ_ENABLES_LPBK 0x40UL 3788 #define PORT_PHY_CFG_REQ_ENABLES_PREEMPHASIS 0x80UL 3789 #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE 0x100UL 3790 #define PORT_PHY_CFG_REQ_ENABLES_EEE_LINK_SPEED_MASK 0x200UL 3791 #define PORT_PHY_CFG_REQ_ENABLES_TX_LPI_TIMER 0x400UL 3792 #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAM4_LINK_SPEED 0x800UL 3793 #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAM4_LINK_SPEED_MASK 0x1000UL 3794 __le16 port_id; 3795 __le16 force_link_speed; 3796 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100MB 0x1UL 3797 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_1GB 0xaUL 3798 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2GB 0x14UL 3799 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2_5GB 0x19UL 3800 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10GB 0x64UL 3801 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_20GB 0xc8UL 3802 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_25GB 0xfaUL 3803 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_40GB 0x190UL 3804 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_50GB 0x1f4UL 3805 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100GB 0x3e8UL 3806 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 0xffffUL 3807 #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_LAST PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 3808 u8 auto_mode; 3809 #define PORT_PHY_CFG_REQ_AUTO_MODE_NONE 0x0UL 3810 #define PORT_PHY_CFG_REQ_AUTO_MODE_ALL_SPEEDS 0x1UL 3811 #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_SPEED 0x2UL 3812 #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_OR_BELOW 0x3UL 3813 #define PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 0x4UL 3814 #define PORT_PHY_CFG_REQ_AUTO_MODE_LAST PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 3815 u8 auto_duplex; 3816 #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_HALF 0x0UL 3817 #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL 0x1UL 3818 #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 0x2UL 3819 #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_LAST PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 3820 u8 auto_pause; 3821 #define PORT_PHY_CFG_REQ_AUTO_PAUSE_TX 0x1UL 3822 #define PORT_PHY_CFG_REQ_AUTO_PAUSE_RX 0x2UL 3823 #define PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL 3824 u8 unused_0; 3825 __le16 auto_link_speed; 3826 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100MB 0x1UL 3827 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_1GB 0xaUL 3828 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2GB 0x14UL 3829 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2_5GB 0x19UL 3830 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10GB 0x64UL 3831 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_20GB 0xc8UL 3832 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_25GB 0xfaUL 3833 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_40GB 0x190UL 3834 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_50GB 0x1f4UL 3835 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100GB 0x3e8UL 3836 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 0xffffUL 3837 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_LAST PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 3838 __le16 auto_link_speed_mask; 3839 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL 3840 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MB 0x2UL 3841 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL 3842 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GB 0x8UL 3843 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2GB 0x10UL 3844 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL 3845 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10GB 0x40UL 3846 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_20GB 0x80UL 3847 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_25GB 0x100UL 3848 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_40GB 0x200UL 3849 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_50GB 0x400UL 3850 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100GB 0x800UL 3851 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL 3852 #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MB 0x2000UL 3853 u8 wirespeed; 3854 #define PORT_PHY_CFG_REQ_WIRESPEED_OFF 0x0UL 3855 #define PORT_PHY_CFG_REQ_WIRESPEED_ON 0x1UL 3856 #define PORT_PHY_CFG_REQ_WIRESPEED_LAST PORT_PHY_CFG_REQ_WIRESPEED_ON 3857 u8 lpbk; 3858 #define PORT_PHY_CFG_REQ_LPBK_NONE 0x0UL 3859 #define PORT_PHY_CFG_REQ_LPBK_LOCAL 0x1UL 3860 #define PORT_PHY_CFG_REQ_LPBK_REMOTE 0x2UL 3861 #define PORT_PHY_CFG_REQ_LPBK_EXTERNAL 0x3UL 3862 #define PORT_PHY_CFG_REQ_LPBK_LAST PORT_PHY_CFG_REQ_LPBK_EXTERNAL 3863 u8 force_pause; 3864 #define PORT_PHY_CFG_REQ_FORCE_PAUSE_TX 0x1UL 3865 #define PORT_PHY_CFG_REQ_FORCE_PAUSE_RX 0x2UL 3866 u8 unused_1; 3867 __le32 preemphasis; 3868 __le16 eee_link_speed_mask; 3869 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD1 0x1UL 3870 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_100MB 0x2UL 3871 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD2 0x4UL 3872 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_1GB 0x8UL 3873 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD3 0x10UL 3874 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD4 0x20UL 3875 #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_10GB 0x40UL 3876 __le16 force_pam4_link_speed; 3877 #define PORT_PHY_CFG_REQ_FORCE_PAM4_LINK_SPEED_50GB 0x1f4UL 3878 #define PORT_PHY_CFG_REQ_FORCE_PAM4_LINK_SPEED_100GB 0x3e8UL 3879 #define PORT_PHY_CFG_REQ_FORCE_PAM4_LINK_SPEED_200GB 0x7d0UL 3880 #define PORT_PHY_CFG_REQ_FORCE_PAM4_LINK_SPEED_LAST PORT_PHY_CFG_REQ_FORCE_PAM4_LINK_SPEED_200GB 3881 __le32 tx_lpi_timer; 3882 #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_MASK 0xffffffUL 3883 #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_SFT 0 3884 __le16 auto_link_pam4_speed_mask; 3885 #define PORT_PHY_CFG_REQ_AUTO_LINK_PAM4_SPEED_MASK_50G 0x1UL 3886 #define PORT_PHY_CFG_REQ_AUTO_LINK_PAM4_SPEED_MASK_100G 0x2UL 3887 #define PORT_PHY_CFG_REQ_AUTO_LINK_PAM4_SPEED_MASK_200G 0x4UL 3888 u8 unused_2[2]; 3889 }; 3890 3891 /* hwrm_port_phy_cfg_output (size:128b/16B) */ 3892 struct hwrm_port_phy_cfg_output { 3893 __le16 error_code; 3894 __le16 req_type; 3895 __le16 seq_id; 3896 __le16 resp_len; 3897 u8 unused_0[7]; 3898 u8 valid; 3899 }; 3900 3901 /* hwrm_port_phy_cfg_cmd_err (size:64b/8B) */ 3902 struct hwrm_port_phy_cfg_cmd_err { 3903 u8 code; 3904 #define PORT_PHY_CFG_CMD_ERR_CODE_UNKNOWN 0x0UL 3905 #define PORT_PHY_CFG_CMD_ERR_CODE_ILLEGAL_SPEED 0x1UL 3906 #define PORT_PHY_CFG_CMD_ERR_CODE_RETRY 0x2UL 3907 #define PORT_PHY_CFG_CMD_ERR_CODE_LAST PORT_PHY_CFG_CMD_ERR_CODE_RETRY 3908 u8 unused_0[7]; 3909 }; 3910 3911 /* hwrm_port_phy_qcfg_input (size:192b/24B) */ 3912 struct hwrm_port_phy_qcfg_input { 3913 __le16 req_type; 3914 __le16 cmpl_ring; 3915 __le16 seq_id; 3916 __le16 target_id; 3917 __le64 resp_addr; 3918 __le16 port_id; 3919 u8 unused_0[6]; 3920 }; 3921 3922 /* hwrm_port_phy_qcfg_output (size:832b/104B) */ 3923 struct hwrm_port_phy_qcfg_output { 3924 __le16 error_code; 3925 __le16 req_type; 3926 __le16 seq_id; 3927 __le16 resp_len; 3928 u8 link; 3929 #define PORT_PHY_QCFG_RESP_LINK_NO_LINK 0x0UL 3930 #define PORT_PHY_QCFG_RESP_LINK_SIGNAL 0x1UL 3931 #define PORT_PHY_QCFG_RESP_LINK_LINK 0x2UL 3932 #define PORT_PHY_QCFG_RESP_LINK_LAST PORT_PHY_QCFG_RESP_LINK_LINK 3933 u8 active_fec_signal_mode; 3934 #define PORT_PHY_QCFG_RESP_SIGNAL_MODE_MASK 0xfUL 3935 #define PORT_PHY_QCFG_RESP_SIGNAL_MODE_SFT 0 3936 #define PORT_PHY_QCFG_RESP_SIGNAL_MODE_NRZ 0x0UL 3937 #define PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4 0x1UL 3938 #define PORT_PHY_QCFG_RESP_SIGNAL_MODE_LAST PORT_PHY_QCFG_RESP_SIGNAL_MODE_PAM4 3939 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_MASK 0xf0UL 3940 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_SFT 4 3941 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_NONE_ACTIVE (0x0UL << 4) 3942 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE74_ACTIVE (0x1UL << 4) 3943 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_CLAUSE91_ACTIVE (0x2UL << 4) 3944 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_1XN_ACTIVE (0x3UL << 4) 3945 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS544_IEEE_ACTIVE (0x4UL << 4) 3946 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_1XN_ACTIVE (0x5UL << 4) 3947 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_IEEE_ACTIVE (0x6UL << 4) 3948 #define PORT_PHY_QCFG_RESP_ACTIVE_FEC_LAST PORT_PHY_QCFG_RESP_ACTIVE_FEC_FEC_RS272_IEEE_ACTIVE 3949 __le16 link_speed; 3950 #define PORT_PHY_QCFG_RESP_LINK_SPEED_100MB 0x1UL 3951 #define PORT_PHY_QCFG_RESP_LINK_SPEED_1GB 0xaUL 3952 #define PORT_PHY_QCFG_RESP_LINK_SPEED_2GB 0x14UL 3953 #define PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB 0x19UL 3954 #define PORT_PHY_QCFG_RESP_LINK_SPEED_10GB 0x64UL 3955 #define PORT_PHY_QCFG_RESP_LINK_SPEED_20GB 0xc8UL 3956 #define PORT_PHY_QCFG_RESP_LINK_SPEED_25GB 0xfaUL 3957 #define PORT_PHY_QCFG_RESP_LINK_SPEED_40GB 0x190UL 3958 #define PORT_PHY_QCFG_RESP_LINK_SPEED_50GB 0x1f4UL 3959 #define PORT_PHY_QCFG_RESP_LINK_SPEED_100GB 0x3e8UL 3960 #define PORT_PHY_QCFG_RESP_LINK_SPEED_200GB 0x7d0UL 3961 #define PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 0xffffUL 3962 #define PORT_PHY_QCFG_RESP_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 3963 u8 duplex_cfg; 3964 #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_HALF 0x0UL 3965 #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_FULL 0x1UL 3966 #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_LAST PORT_PHY_QCFG_RESP_DUPLEX_CFG_FULL 3967 u8 pause; 3968 #define PORT_PHY_QCFG_RESP_PAUSE_TX 0x1UL 3969 #define PORT_PHY_QCFG_RESP_PAUSE_RX 0x2UL 3970 __le16 support_speeds; 3971 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MBHD 0x1UL 3972 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB 0x2UL 3973 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GBHD 0x4UL 3974 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB 0x8UL 3975 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB 0x10UL 3976 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB 0x20UL 3977 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB 0x40UL 3978 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB 0x80UL 3979 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB 0x100UL 3980 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB 0x200UL 3981 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB 0x400UL 3982 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB 0x800UL 3983 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MBHD 0x1000UL 3984 #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MB 0x2000UL 3985 __le16 force_link_speed; 3986 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100MB 0x1UL 3987 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_1GB 0xaUL 3988 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2GB 0x14UL 3989 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2_5GB 0x19UL 3990 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10GB 0x64UL 3991 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_20GB 0xc8UL 3992 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_25GB 0xfaUL 3993 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_40GB 0x190UL 3994 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_50GB 0x1f4UL 3995 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100GB 0x3e8UL 3996 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 0xffffUL 3997 #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 3998 u8 auto_mode; 3999 #define PORT_PHY_QCFG_RESP_AUTO_MODE_NONE 0x0UL 4000 #define PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS 0x1UL 4001 #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED 0x2UL 4002 #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW 0x3UL 4003 #define PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 0x4UL 4004 #define PORT_PHY_QCFG_RESP_AUTO_MODE_LAST PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 4005 u8 auto_pause; 4006 #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_TX 0x1UL 4007 #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_RX 0x2UL 4008 #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL 4009 __le16 auto_link_speed; 4010 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100MB 0x1UL 4011 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_1GB 0xaUL 4012 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2GB 0x14UL 4013 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2_5GB 0x19UL 4014 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10GB 0x64UL 4015 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_20GB 0xc8UL 4016 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_25GB 0xfaUL 4017 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_40GB 0x190UL 4018 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_50GB 0x1f4UL 4019 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100GB 0x3e8UL 4020 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 0xffffUL 4021 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 4022 __le16 auto_link_speed_mask; 4023 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL 4024 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MB 0x2UL 4025 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL 4026 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GB 0x8UL 4027 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2GB 0x10UL 4028 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL 4029 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10GB 0x40UL 4030 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_20GB 0x80UL 4031 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_25GB 0x100UL 4032 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_40GB 0x200UL 4033 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_50GB 0x400UL 4034 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100GB 0x800UL 4035 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL 4036 #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MB 0x2000UL 4037 u8 wirespeed; 4038 #define PORT_PHY_QCFG_RESP_WIRESPEED_OFF 0x0UL 4039 #define PORT_PHY_QCFG_RESP_WIRESPEED_ON 0x1UL 4040 #define PORT_PHY_QCFG_RESP_WIRESPEED_LAST PORT_PHY_QCFG_RESP_WIRESPEED_ON 4041 u8 lpbk; 4042 #define PORT_PHY_QCFG_RESP_LPBK_NONE 0x0UL 4043 #define PORT_PHY_QCFG_RESP_LPBK_LOCAL 0x1UL 4044 #define PORT_PHY_QCFG_RESP_LPBK_REMOTE 0x2UL 4045 #define PORT_PHY_QCFG_RESP_LPBK_EXTERNAL 0x3UL 4046 #define PORT_PHY_QCFG_RESP_LPBK_LAST PORT_PHY_QCFG_RESP_LPBK_EXTERNAL 4047 u8 force_pause; 4048 #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_TX 0x1UL 4049 #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_RX 0x2UL 4050 u8 module_status; 4051 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NONE 0x0UL 4052 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX 0x1UL 4053 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG 0x2UL 4054 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN 0x3UL 4055 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTINSERTED 0x4UL 4056 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_CURRENTFAULT 0x5UL 4057 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 0xffUL 4058 #define PORT_PHY_QCFG_RESP_MODULE_STATUS_LAST PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 4059 __le32 preemphasis; 4060 u8 phy_maj; 4061 u8 phy_min; 4062 u8 phy_bld; 4063 u8 phy_type; 4064 #define PORT_PHY_QCFG_RESP_PHY_TYPE_UNKNOWN 0x0UL 4065 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASECR 0x1UL 4066 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR4 0x2UL 4067 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASELR 0x3UL 4068 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASESR 0x4UL 4069 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR2 0x5UL 4070 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKX 0x6UL 4071 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR 0x7UL 4072 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASET 0x8UL 4073 #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASETE 0x9UL 4074 #define PORT_PHY_QCFG_RESP_PHY_TYPE_SGMIIEXTPHY 0xaUL 4075 #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_L 0xbUL 4076 #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_S 0xcUL 4077 #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_N 0xdUL 4078 #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASESR 0xeUL 4079 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR4 0xfUL 4080 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR4 0x10UL 4081 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR4 0x11UL 4082 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER4 0x12UL 4083 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR10 0x13UL 4084 #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASECR4 0x14UL 4085 #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASESR4 0x15UL 4086 #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASELR4 0x16UL 4087 #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASEER4 0x17UL 4088 #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_ACTIVE_CABLE 0x18UL 4089 #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASET 0x19UL 4090 #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASESX 0x1aUL 4091 #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASECX 0x1bUL 4092 #define PORT_PHY_QCFG_RESP_PHY_TYPE_200G_BASECR4 0x1cUL 4093 #define PORT_PHY_QCFG_RESP_PHY_TYPE_200G_BASESR4 0x1dUL 4094 #define PORT_PHY_QCFG_RESP_PHY_TYPE_200G_BASELR4 0x1eUL 4095 #define PORT_PHY_QCFG_RESP_PHY_TYPE_200G_BASEER4 0x1fUL 4096 #define PORT_PHY_QCFG_RESP_PHY_TYPE_50G_BASECR 0x20UL 4097 #define PORT_PHY_QCFG_RESP_PHY_TYPE_50G_BASESR 0x21UL 4098 #define PORT_PHY_QCFG_RESP_PHY_TYPE_50G_BASELR 0x22UL 4099 #define PORT_PHY_QCFG_RESP_PHY_TYPE_50G_BASEER 0x23UL 4100 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR2 0x24UL 4101 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR2 0x25UL 4102 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR2 0x26UL 4103 #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER2 0x27UL 4104 #define PORT_PHY_QCFG_RESP_PHY_TYPE_LAST PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER2 4105 u8 media_type; 4106 #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_UNKNOWN 0x0UL 4107 #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_TP 0x1UL 4108 #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_DAC 0x2UL 4109 #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 0x3UL 4110 #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_LAST PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 4111 u8 xcvr_pkg_type; 4112 #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_INTERNAL 0x1UL 4113 #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 0x2UL 4114 #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_LAST PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 4115 u8 eee_config_phy_addr; 4116 #define PORT_PHY_QCFG_RESP_PHY_ADDR_MASK 0x1fUL 4117 #define PORT_PHY_QCFG_RESP_PHY_ADDR_SFT 0 4118 #define PORT_PHY_QCFG_RESP_EEE_CONFIG_MASK 0xe0UL 4119 #define PORT_PHY_QCFG_RESP_EEE_CONFIG_SFT 5 4120 #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED 0x20UL 4121 #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE 0x40UL 4122 #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI 0x80UL 4123 u8 parallel_detect; 4124 #define PORT_PHY_QCFG_RESP_PARALLEL_DETECT 0x1UL 4125 __le16 link_partner_adv_speeds; 4126 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MBHD 0x1UL 4127 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MB 0x2UL 4128 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GBHD 0x4UL 4129 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GB 0x8UL 4130 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2GB 0x10UL 4131 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2_5GB 0x20UL 4132 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10GB 0x40UL 4133 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_20GB 0x80UL 4134 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_25GB 0x100UL 4135 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_40GB 0x200UL 4136 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_50GB 0x400UL 4137 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100GB 0x800UL 4138 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MBHD 0x1000UL 4139 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MB 0x2000UL 4140 u8 link_partner_adv_auto_mode; 4141 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_NONE 0x0UL 4142 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ALL_SPEEDS 0x1UL 4143 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_SPEED 0x2UL 4144 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_OR_BELOW 0x3UL 4145 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 0x4UL 4146 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_LAST PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 4147 u8 link_partner_adv_pause; 4148 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_TX 0x1UL 4149 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_RX 0x2UL 4150 __le16 adv_eee_link_speed_mask; 4151 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL 4152 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL 4153 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL 4154 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL 4155 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL 4156 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL 4157 #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL 4158 __le16 link_partner_adv_eee_link_speed_mask; 4159 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL 4160 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL 4161 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL 4162 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL 4163 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL 4164 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL 4165 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL 4166 __le32 xcvr_identifier_type_tx_lpi_timer; 4167 #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK 0xffffffUL 4168 #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_SFT 0 4169 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_MASK 0xff000000UL 4170 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFT 24 4171 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_UNKNOWN (0x0UL << 24) 4172 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFP (0x3UL << 24) 4173 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP (0xcUL << 24) 4174 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFPPLUS (0xdUL << 24) 4175 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 (0x11UL << 24) 4176 #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_LAST PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 4177 __le16 fec_cfg; 4178 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED 0x1UL 4179 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED 0x2UL 4180 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED 0x4UL 4181 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED 0x8UL 4182 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED 0x10UL 4183 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED 0x20UL 4184 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED 0x40UL 4185 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_1XN_SUPPORTED 0x80UL 4186 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_1XN_ENABLED 0x100UL 4187 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_IEEE_SUPPORTED 0x200UL 4188 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS544_IEEE_ENABLED 0x400UL 4189 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_SUPPORTED 0x800UL 4190 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_1XN_ENABLED 0x1000UL 4191 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_SUPPORTED 0x2000UL 4192 #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_RS272_IEEE_ENABLED 0x4000UL 4193 u8 duplex_state; 4194 #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF 0x0UL 4195 #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL 0x1UL 4196 #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_LAST PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL 4197 u8 option_flags; 4198 #define PORT_PHY_QCFG_RESP_OPTION_FLAGS_MEDIA_AUTO_DETECT 0x1UL 4199 #define PORT_PHY_QCFG_RESP_OPTION_FLAGS_SIGNAL_MODE_KNOWN 0x2UL 4200 char phy_vendor_name[16]; 4201 char phy_vendor_partnumber[16]; 4202 __le16 support_pam4_speeds; 4203 #define PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_50G 0x1UL 4204 #define PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_100G 0x2UL 4205 #define PORT_PHY_QCFG_RESP_SUPPORT_PAM4_SPEEDS_200G 0x4UL 4206 __le16 force_pam4_link_speed; 4207 #define PORT_PHY_QCFG_RESP_FORCE_PAM4_LINK_SPEED_50GB 0x1f4UL 4208 #define PORT_PHY_QCFG_RESP_FORCE_PAM4_LINK_SPEED_100GB 0x3e8UL 4209 #define PORT_PHY_QCFG_RESP_FORCE_PAM4_LINK_SPEED_200GB 0x7d0UL 4210 #define PORT_PHY_QCFG_RESP_FORCE_PAM4_LINK_SPEED_LAST PORT_PHY_QCFG_RESP_FORCE_PAM4_LINK_SPEED_200GB 4211 __le16 auto_pam4_link_speed_mask; 4212 #define PORT_PHY_QCFG_RESP_AUTO_PAM4_LINK_SPEED_MASK_50G 0x1UL 4213 #define PORT_PHY_QCFG_RESP_AUTO_PAM4_LINK_SPEED_MASK_100G 0x2UL 4214 #define PORT_PHY_QCFG_RESP_AUTO_PAM4_LINK_SPEED_MASK_200G 0x4UL 4215 u8 link_partner_pam4_adv_speeds; 4216 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_PAM4_ADV_SPEEDS_50GB 0x1UL 4217 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_PAM4_ADV_SPEEDS_100GB 0x2UL 4218 #define PORT_PHY_QCFG_RESP_LINK_PARTNER_PAM4_ADV_SPEEDS_200GB 0x4UL 4219 u8 link_down_reason; 4220 #define PORT_PHY_QCFG_RESP_LINK_DOWN_REASON_RF 0x1UL 4221 u8 unused_0[7]; 4222 u8 valid; 4223 }; 4224 4225 /* hwrm_port_mac_cfg_input (size:448b/56B) */ 4226 struct hwrm_port_mac_cfg_input { 4227 __le16 req_type; 4228 __le16 cmpl_ring; 4229 __le16 seq_id; 4230 __le16 target_id; 4231 __le64 resp_addr; 4232 __le32 flags; 4233 #define PORT_MAC_CFG_REQ_FLAGS_MATCH_LINK 0x1UL 4234 #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_ENABLE 0x2UL 4235 #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_ENABLE 0x4UL 4236 #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_ENABLE 0x8UL 4237 #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_ENABLE 0x10UL 4238 #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_DISABLE 0x20UL 4239 #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_ENABLE 0x40UL 4240 #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_DISABLE 0x80UL 4241 #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_ENABLE 0x100UL 4242 #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_DISABLE 0x200UL 4243 #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_DISABLE 0x400UL 4244 #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_DISABLE 0x800UL 4245 #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_DISABLE 0x1000UL 4246 #define PORT_MAC_CFG_REQ_FLAGS_PTP_ONE_STEP_TX_TS 0x2000UL 4247 #define PORT_MAC_CFG_REQ_FLAGS_ALL_RX_TS_CAPTURE_ENABLE 0x4000UL 4248 #define PORT_MAC_CFG_REQ_FLAGS_ALL_RX_TS_CAPTURE_DISABLE 0x8000UL 4249 __le32 enables; 4250 #define PORT_MAC_CFG_REQ_ENABLES_IPG 0x1UL 4251 #define PORT_MAC_CFG_REQ_ENABLES_LPBK 0x2UL 4252 #define PORT_MAC_CFG_REQ_ENABLES_VLAN_PRI2COS_MAP_PRI 0x4UL 4253 #define PORT_MAC_CFG_REQ_ENABLES_TUNNEL_PRI2COS_MAP_PRI 0x10UL 4254 #define PORT_MAC_CFG_REQ_ENABLES_DSCP2COS_MAP_PRI 0x20UL 4255 #define PORT_MAC_CFG_REQ_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE 0x40UL 4256 #define PORT_MAC_CFG_REQ_ENABLES_TX_TS_CAPTURE_PTP_MSG_TYPE 0x80UL 4257 #define PORT_MAC_CFG_REQ_ENABLES_COS_FIELD_CFG 0x100UL 4258 #define PORT_MAC_CFG_REQ_ENABLES_PTP_FREQ_ADJ_PPB 0x200UL 4259 #define PORT_MAC_CFG_REQ_ENABLES_PTP_ADJ_PHASE 0x400UL 4260 __le16 port_id; 4261 u8 ipg; 4262 u8 lpbk; 4263 #define PORT_MAC_CFG_REQ_LPBK_NONE 0x0UL 4264 #define PORT_MAC_CFG_REQ_LPBK_LOCAL 0x1UL 4265 #define PORT_MAC_CFG_REQ_LPBK_REMOTE 0x2UL 4266 #define PORT_MAC_CFG_REQ_LPBK_LAST PORT_MAC_CFG_REQ_LPBK_REMOTE 4267 u8 vlan_pri2cos_map_pri; 4268 u8 reserved1; 4269 u8 tunnel_pri2cos_map_pri; 4270 u8 dscp2pri_map_pri; 4271 __le16 rx_ts_capture_ptp_msg_type; 4272 __le16 tx_ts_capture_ptp_msg_type; 4273 u8 cos_field_cfg; 4274 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_RSVD1 0x1UL 4275 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_MASK 0x6UL 4276 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_SFT 1 4277 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_INNERMOST (0x0UL << 1) 4278 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTER (0x1UL << 1) 4279 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTERMOST (0x2UL << 1) 4280 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 1) 4281 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED 4282 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_MASK 0x18UL 4283 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_SFT 3 4284 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_INNERMOST (0x0UL << 3) 4285 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTER (0x1UL << 3) 4286 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTERMOST (0x2UL << 3) 4287 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 3) 4288 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED 4289 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_MASK 0xe0UL 4290 #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_SFT 5 4291 u8 unused_0[3]; 4292 __le32 ptp_freq_adj_ppb; 4293 u8 unused_1[4]; 4294 __le64 ptp_adj_phase; 4295 }; 4296 4297 /* hwrm_port_mac_cfg_output (size:128b/16B) */ 4298 struct hwrm_port_mac_cfg_output { 4299 __le16 error_code; 4300 __le16 req_type; 4301 __le16 seq_id; 4302 __le16 resp_len; 4303 __le16 mru; 4304 __le16 mtu; 4305 u8 ipg; 4306 u8 lpbk; 4307 #define PORT_MAC_CFG_RESP_LPBK_NONE 0x0UL 4308 #define PORT_MAC_CFG_RESP_LPBK_LOCAL 0x1UL 4309 #define PORT_MAC_CFG_RESP_LPBK_REMOTE 0x2UL 4310 #define PORT_MAC_CFG_RESP_LPBK_LAST PORT_MAC_CFG_RESP_LPBK_REMOTE 4311 u8 unused_0; 4312 u8 valid; 4313 }; 4314 4315 /* hwrm_port_mac_ptp_qcfg_input (size:192b/24B) */ 4316 struct hwrm_port_mac_ptp_qcfg_input { 4317 __le16 req_type; 4318 __le16 cmpl_ring; 4319 __le16 seq_id; 4320 __le16 target_id; 4321 __le64 resp_addr; 4322 __le16 port_id; 4323 u8 unused_0[6]; 4324 }; 4325 4326 /* hwrm_port_mac_ptp_qcfg_output (size:704b/88B) */ 4327 struct hwrm_port_mac_ptp_qcfg_output { 4328 __le16 error_code; 4329 __le16 req_type; 4330 __le16 seq_id; 4331 __le16 resp_len; 4332 u8 flags; 4333 #define PORT_MAC_PTP_QCFG_RESP_FLAGS_DIRECT_ACCESS 0x1UL 4334 #define PORT_MAC_PTP_QCFG_RESP_FLAGS_ONE_STEP_TX_TS 0x4UL 4335 #define PORT_MAC_PTP_QCFG_RESP_FLAGS_HWRM_ACCESS 0x8UL 4336 #define PORT_MAC_PTP_QCFG_RESP_FLAGS_PARTIAL_DIRECT_ACCESS_REF_CLOCK 0x10UL 4337 #define PORT_MAC_PTP_QCFG_RESP_FLAGS_RTC_CONFIGURED 0x20UL 4338 u8 unused_0[3]; 4339 __le32 rx_ts_reg_off_lower; 4340 __le32 rx_ts_reg_off_upper; 4341 __le32 rx_ts_reg_off_seq_id; 4342 __le32 rx_ts_reg_off_src_id_0; 4343 __le32 rx_ts_reg_off_src_id_1; 4344 __le32 rx_ts_reg_off_src_id_2; 4345 __le32 rx_ts_reg_off_domain_id; 4346 __le32 rx_ts_reg_off_fifo; 4347 __le32 rx_ts_reg_off_fifo_adv; 4348 __le32 rx_ts_reg_off_granularity; 4349 __le32 tx_ts_reg_off_lower; 4350 __le32 tx_ts_reg_off_upper; 4351 __le32 tx_ts_reg_off_seq_id; 4352 __le32 tx_ts_reg_off_fifo; 4353 __le32 tx_ts_reg_off_granularity; 4354 __le32 ts_ref_clock_reg_lower; 4355 __le32 ts_ref_clock_reg_upper; 4356 u8 unused_1[7]; 4357 u8 valid; 4358 }; 4359 4360 /* tx_port_stats (size:3264b/408B) */ 4361 struct tx_port_stats { 4362 __le64 tx_64b_frames; 4363 __le64 tx_65b_127b_frames; 4364 __le64 tx_128b_255b_frames; 4365 __le64 tx_256b_511b_frames; 4366 __le64 tx_512b_1023b_frames; 4367 __le64 tx_1024b_1518b_frames; 4368 __le64 tx_good_vlan_frames; 4369 __le64 tx_1519b_2047b_frames; 4370 __le64 tx_2048b_4095b_frames; 4371 __le64 tx_4096b_9216b_frames; 4372 __le64 tx_9217b_16383b_frames; 4373 __le64 tx_good_frames; 4374 __le64 tx_total_frames; 4375 __le64 tx_ucast_frames; 4376 __le64 tx_mcast_frames; 4377 __le64 tx_bcast_frames; 4378 __le64 tx_pause_frames; 4379 __le64 tx_pfc_frames; 4380 __le64 tx_jabber_frames; 4381 __le64 tx_fcs_err_frames; 4382 __le64 tx_control_frames; 4383 __le64 tx_oversz_frames; 4384 __le64 tx_single_dfrl_frames; 4385 __le64 tx_multi_dfrl_frames; 4386 __le64 tx_single_coll_frames; 4387 __le64 tx_multi_coll_frames; 4388 __le64 tx_late_coll_frames; 4389 __le64 tx_excessive_coll_frames; 4390 __le64 tx_frag_frames; 4391 __le64 tx_err; 4392 __le64 tx_tagged_frames; 4393 __le64 tx_dbl_tagged_frames; 4394 __le64 tx_runt_frames; 4395 __le64 tx_fifo_underruns; 4396 __le64 tx_pfc_ena_frames_pri0; 4397 __le64 tx_pfc_ena_frames_pri1; 4398 __le64 tx_pfc_ena_frames_pri2; 4399 __le64 tx_pfc_ena_frames_pri3; 4400 __le64 tx_pfc_ena_frames_pri4; 4401 __le64 tx_pfc_ena_frames_pri5; 4402 __le64 tx_pfc_ena_frames_pri6; 4403 __le64 tx_pfc_ena_frames_pri7; 4404 __le64 tx_eee_lpi_events; 4405 __le64 tx_eee_lpi_duration; 4406 __le64 tx_llfc_logical_msgs; 4407 __le64 tx_hcfc_msgs; 4408 __le64 tx_total_collisions; 4409 __le64 tx_bytes; 4410 __le64 tx_xthol_frames; 4411 __le64 tx_stat_discard; 4412 __le64 tx_stat_error; 4413 }; 4414 4415 /* rx_port_stats (size:4224b/528B) */ 4416 struct rx_port_stats { 4417 __le64 rx_64b_frames; 4418 __le64 rx_65b_127b_frames; 4419 __le64 rx_128b_255b_frames; 4420 __le64 rx_256b_511b_frames; 4421 __le64 rx_512b_1023b_frames; 4422 __le64 rx_1024b_1518b_frames; 4423 __le64 rx_good_vlan_frames; 4424 __le64 rx_1519b_2047b_frames; 4425 __le64 rx_2048b_4095b_frames; 4426 __le64 rx_4096b_9216b_frames; 4427 __le64 rx_9217b_16383b_frames; 4428 __le64 rx_total_frames; 4429 __le64 rx_ucast_frames; 4430 __le64 rx_mcast_frames; 4431 __le64 rx_bcast_frames; 4432 __le64 rx_fcs_err_frames; 4433 __le64 rx_ctrl_frames; 4434 __le64 rx_pause_frames; 4435 __le64 rx_pfc_frames; 4436 __le64 rx_unsupported_opcode_frames; 4437 __le64 rx_unsupported_da_pausepfc_frames; 4438 __le64 rx_wrong_sa_frames; 4439 __le64 rx_align_err_frames; 4440 __le64 rx_oor_len_frames; 4441 __le64 rx_code_err_frames; 4442 __le64 rx_false_carrier_frames; 4443 __le64 rx_ovrsz_frames; 4444 __le64 rx_jbr_frames; 4445 __le64 rx_mtu_err_frames; 4446 __le64 rx_match_crc_frames; 4447 __le64 rx_promiscuous_frames; 4448 __le64 rx_tagged_frames; 4449 __le64 rx_double_tagged_frames; 4450 __le64 rx_trunc_frames; 4451 __le64 rx_good_frames; 4452 __le64 rx_pfc_xon2xoff_frames_pri0; 4453 __le64 rx_pfc_xon2xoff_frames_pri1; 4454 __le64 rx_pfc_xon2xoff_frames_pri2; 4455 __le64 rx_pfc_xon2xoff_frames_pri3; 4456 __le64 rx_pfc_xon2xoff_frames_pri4; 4457 __le64 rx_pfc_xon2xoff_frames_pri5; 4458 __le64 rx_pfc_xon2xoff_frames_pri6; 4459 __le64 rx_pfc_xon2xoff_frames_pri7; 4460 __le64 rx_pfc_ena_frames_pri0; 4461 __le64 rx_pfc_ena_frames_pri1; 4462 __le64 rx_pfc_ena_frames_pri2; 4463 __le64 rx_pfc_ena_frames_pri3; 4464 __le64 rx_pfc_ena_frames_pri4; 4465 __le64 rx_pfc_ena_frames_pri5; 4466 __le64 rx_pfc_ena_frames_pri6; 4467 __le64 rx_pfc_ena_frames_pri7; 4468 __le64 rx_sch_crc_err_frames; 4469 __le64 rx_undrsz_frames; 4470 __le64 rx_frag_frames; 4471 __le64 rx_eee_lpi_events; 4472 __le64 rx_eee_lpi_duration; 4473 __le64 rx_llfc_physical_msgs; 4474 __le64 rx_llfc_logical_msgs; 4475 __le64 rx_llfc_msgs_with_crc_err; 4476 __le64 rx_hcfc_msgs; 4477 __le64 rx_hcfc_msgs_with_crc_err; 4478 __le64 rx_bytes; 4479 __le64 rx_runt_bytes; 4480 __le64 rx_runt_frames; 4481 __le64 rx_stat_discard; 4482 __le64 rx_stat_err; 4483 }; 4484 4485 /* hwrm_port_qstats_input (size:320b/40B) */ 4486 struct hwrm_port_qstats_input { 4487 __le16 req_type; 4488 __le16 cmpl_ring; 4489 __le16 seq_id; 4490 __le16 target_id; 4491 __le64 resp_addr; 4492 __le16 port_id; 4493 u8 flags; 4494 #define PORT_QSTATS_REQ_FLAGS_COUNTER_MASK 0x1UL 4495 u8 unused_0[5]; 4496 __le64 tx_stat_host_addr; 4497 __le64 rx_stat_host_addr; 4498 }; 4499 4500 /* hwrm_port_qstats_output (size:128b/16B) */ 4501 struct hwrm_port_qstats_output { 4502 __le16 error_code; 4503 __le16 req_type; 4504 __le16 seq_id; 4505 __le16 resp_len; 4506 __le16 tx_stat_size; 4507 __le16 rx_stat_size; 4508 u8 unused_0[3]; 4509 u8 valid; 4510 }; 4511 4512 /* tx_port_stats_ext (size:2048b/256B) */ 4513 struct tx_port_stats_ext { 4514 __le64 tx_bytes_cos0; 4515 __le64 tx_bytes_cos1; 4516 __le64 tx_bytes_cos2; 4517 __le64 tx_bytes_cos3; 4518 __le64 tx_bytes_cos4; 4519 __le64 tx_bytes_cos5; 4520 __le64 tx_bytes_cos6; 4521 __le64 tx_bytes_cos7; 4522 __le64 tx_packets_cos0; 4523 __le64 tx_packets_cos1; 4524 __le64 tx_packets_cos2; 4525 __le64 tx_packets_cos3; 4526 __le64 tx_packets_cos4; 4527 __le64 tx_packets_cos5; 4528 __le64 tx_packets_cos6; 4529 __le64 tx_packets_cos7; 4530 __le64 pfc_pri0_tx_duration_us; 4531 __le64 pfc_pri0_tx_transitions; 4532 __le64 pfc_pri1_tx_duration_us; 4533 __le64 pfc_pri1_tx_transitions; 4534 __le64 pfc_pri2_tx_duration_us; 4535 __le64 pfc_pri2_tx_transitions; 4536 __le64 pfc_pri3_tx_duration_us; 4537 __le64 pfc_pri3_tx_transitions; 4538 __le64 pfc_pri4_tx_duration_us; 4539 __le64 pfc_pri4_tx_transitions; 4540 __le64 pfc_pri5_tx_duration_us; 4541 __le64 pfc_pri5_tx_transitions; 4542 __le64 pfc_pri6_tx_duration_us; 4543 __le64 pfc_pri6_tx_transitions; 4544 __le64 pfc_pri7_tx_duration_us; 4545 __le64 pfc_pri7_tx_transitions; 4546 }; 4547 4548 /* rx_port_stats_ext (size:3776b/472B) */ 4549 struct rx_port_stats_ext { 4550 __le64 link_down_events; 4551 __le64 continuous_pause_events; 4552 __le64 resume_pause_events; 4553 __le64 continuous_roce_pause_events; 4554 __le64 resume_roce_pause_events; 4555 __le64 rx_bytes_cos0; 4556 __le64 rx_bytes_cos1; 4557 __le64 rx_bytes_cos2; 4558 __le64 rx_bytes_cos3; 4559 __le64 rx_bytes_cos4; 4560 __le64 rx_bytes_cos5; 4561 __le64 rx_bytes_cos6; 4562 __le64 rx_bytes_cos7; 4563 __le64 rx_packets_cos0; 4564 __le64 rx_packets_cos1; 4565 __le64 rx_packets_cos2; 4566 __le64 rx_packets_cos3; 4567 __le64 rx_packets_cos4; 4568 __le64 rx_packets_cos5; 4569 __le64 rx_packets_cos6; 4570 __le64 rx_packets_cos7; 4571 __le64 pfc_pri0_rx_duration_us; 4572 __le64 pfc_pri0_rx_transitions; 4573 __le64 pfc_pri1_rx_duration_us; 4574 __le64 pfc_pri1_rx_transitions; 4575 __le64 pfc_pri2_rx_duration_us; 4576 __le64 pfc_pri2_rx_transitions; 4577 __le64 pfc_pri3_rx_duration_us; 4578 __le64 pfc_pri3_rx_transitions; 4579 __le64 pfc_pri4_rx_duration_us; 4580 __le64 pfc_pri4_rx_transitions; 4581 __le64 pfc_pri5_rx_duration_us; 4582 __le64 pfc_pri5_rx_transitions; 4583 __le64 pfc_pri6_rx_duration_us; 4584 __le64 pfc_pri6_rx_transitions; 4585 __le64 pfc_pri7_rx_duration_us; 4586 __le64 pfc_pri7_rx_transitions; 4587 __le64 rx_bits; 4588 __le64 rx_buffer_passed_threshold; 4589 __le64 rx_pcs_symbol_err; 4590 __le64 rx_corrected_bits; 4591 __le64 rx_discard_bytes_cos0; 4592 __le64 rx_discard_bytes_cos1; 4593 __le64 rx_discard_bytes_cos2; 4594 __le64 rx_discard_bytes_cos3; 4595 __le64 rx_discard_bytes_cos4; 4596 __le64 rx_discard_bytes_cos5; 4597 __le64 rx_discard_bytes_cos6; 4598 __le64 rx_discard_bytes_cos7; 4599 __le64 rx_discard_packets_cos0; 4600 __le64 rx_discard_packets_cos1; 4601 __le64 rx_discard_packets_cos2; 4602 __le64 rx_discard_packets_cos3; 4603 __le64 rx_discard_packets_cos4; 4604 __le64 rx_discard_packets_cos5; 4605 __le64 rx_discard_packets_cos6; 4606 __le64 rx_discard_packets_cos7; 4607 __le64 rx_fec_corrected_blocks; 4608 __le64 rx_fec_uncorrectable_blocks; 4609 }; 4610 4611 /* hwrm_port_qstats_ext_input (size:320b/40B) */ 4612 struct hwrm_port_qstats_ext_input { 4613 __le16 req_type; 4614 __le16 cmpl_ring; 4615 __le16 seq_id; 4616 __le16 target_id; 4617 __le64 resp_addr; 4618 __le16 port_id; 4619 __le16 tx_stat_size; 4620 __le16 rx_stat_size; 4621 u8 flags; 4622 #define PORT_QSTATS_EXT_REQ_FLAGS_COUNTER_MASK 0x1UL 4623 u8 unused_0; 4624 __le64 tx_stat_host_addr; 4625 __le64 rx_stat_host_addr; 4626 }; 4627 4628 /* hwrm_port_qstats_ext_output (size:128b/16B) */ 4629 struct hwrm_port_qstats_ext_output { 4630 __le16 error_code; 4631 __le16 req_type; 4632 __le16 seq_id; 4633 __le16 resp_len; 4634 __le16 tx_stat_size; 4635 __le16 rx_stat_size; 4636 __le16 total_active_cos_queues; 4637 u8 flags; 4638 #define PORT_QSTATS_EXT_RESP_FLAGS_CLEAR_ROCE_COUNTERS_SUPPORTED 0x1UL 4639 u8 valid; 4640 }; 4641 4642 /* hwrm_port_lpbk_qstats_input (size:128b/16B) */ 4643 struct hwrm_port_lpbk_qstats_input { 4644 __le16 req_type; 4645 __le16 cmpl_ring; 4646 __le16 seq_id; 4647 __le16 target_id; 4648 __le64 resp_addr; 4649 }; 4650 4651 /* hwrm_port_lpbk_qstats_output (size:768b/96B) */ 4652 struct hwrm_port_lpbk_qstats_output { 4653 __le16 error_code; 4654 __le16 req_type; 4655 __le16 seq_id; 4656 __le16 resp_len; 4657 __le64 lpbk_ucast_frames; 4658 __le64 lpbk_mcast_frames; 4659 __le64 lpbk_bcast_frames; 4660 __le64 lpbk_ucast_bytes; 4661 __le64 lpbk_mcast_bytes; 4662 __le64 lpbk_bcast_bytes; 4663 __le64 tx_stat_discard; 4664 __le64 tx_stat_error; 4665 __le64 rx_stat_discard; 4666 __le64 rx_stat_error; 4667 u8 unused_0[7]; 4668 u8 valid; 4669 }; 4670 4671 /* hwrm_port_ecn_qstats_input (size:256b/32B) */ 4672 struct hwrm_port_ecn_qstats_input { 4673 __le16 req_type; 4674 __le16 cmpl_ring; 4675 __le16 seq_id; 4676 __le16 target_id; 4677 __le64 resp_addr; 4678 __le16 port_id; 4679 __le16 ecn_stat_buf_size; 4680 u8 flags; 4681 #define PORT_ECN_QSTATS_REQ_FLAGS_COUNTER_MASK 0x1UL 4682 u8 unused_0[3]; 4683 __le64 ecn_stat_host_addr; 4684 }; 4685 4686 /* hwrm_port_ecn_qstats_output (size:128b/16B) */ 4687 struct hwrm_port_ecn_qstats_output { 4688 __le16 error_code; 4689 __le16 req_type; 4690 __le16 seq_id; 4691 __le16 resp_len; 4692 __le16 ecn_stat_buf_size; 4693 u8 mark_en; 4694 u8 unused_0[4]; 4695 u8 valid; 4696 }; 4697 4698 /* port_stats_ecn (size:512b/64B) */ 4699 struct port_stats_ecn { 4700 __le64 mark_cnt_cos0; 4701 __le64 mark_cnt_cos1; 4702 __le64 mark_cnt_cos2; 4703 __le64 mark_cnt_cos3; 4704 __le64 mark_cnt_cos4; 4705 __le64 mark_cnt_cos5; 4706 __le64 mark_cnt_cos6; 4707 __le64 mark_cnt_cos7; 4708 }; 4709 4710 /* hwrm_port_clr_stats_input (size:192b/24B) */ 4711 struct hwrm_port_clr_stats_input { 4712 __le16 req_type; 4713 __le16 cmpl_ring; 4714 __le16 seq_id; 4715 __le16 target_id; 4716 __le64 resp_addr; 4717 __le16 port_id; 4718 u8 flags; 4719 #define PORT_CLR_STATS_REQ_FLAGS_ROCE_COUNTERS 0x1UL 4720 u8 unused_0[5]; 4721 }; 4722 4723 /* hwrm_port_clr_stats_output (size:128b/16B) */ 4724 struct hwrm_port_clr_stats_output { 4725 __le16 error_code; 4726 __le16 req_type; 4727 __le16 seq_id; 4728 __le16 resp_len; 4729 u8 unused_0[7]; 4730 u8 valid; 4731 }; 4732 4733 /* hwrm_port_lpbk_clr_stats_input (size:128b/16B) */ 4734 struct hwrm_port_lpbk_clr_stats_input { 4735 __le16 req_type; 4736 __le16 cmpl_ring; 4737 __le16 seq_id; 4738 __le16 target_id; 4739 __le64 resp_addr; 4740 }; 4741 4742 /* hwrm_port_lpbk_clr_stats_output (size:128b/16B) */ 4743 struct hwrm_port_lpbk_clr_stats_output { 4744 __le16 error_code; 4745 __le16 req_type; 4746 __le16 seq_id; 4747 __le16 resp_len; 4748 u8 unused_0[7]; 4749 u8 valid; 4750 }; 4751 4752 /* hwrm_port_ts_query_input (size:320b/40B) */ 4753 struct hwrm_port_ts_query_input { 4754 __le16 req_type; 4755 __le16 cmpl_ring; 4756 __le16 seq_id; 4757 __le16 target_id; 4758 __le64 resp_addr; 4759 __le32 flags; 4760 #define PORT_TS_QUERY_REQ_FLAGS_PATH 0x1UL 4761 #define PORT_TS_QUERY_REQ_FLAGS_PATH_TX 0x0UL 4762 #define PORT_TS_QUERY_REQ_FLAGS_PATH_RX 0x1UL 4763 #define PORT_TS_QUERY_REQ_FLAGS_PATH_LAST PORT_TS_QUERY_REQ_FLAGS_PATH_RX 4764 #define PORT_TS_QUERY_REQ_FLAGS_CURRENT_TIME 0x2UL 4765 __le16 port_id; 4766 u8 unused_0[2]; 4767 __le16 enables; 4768 #define PORT_TS_QUERY_REQ_ENABLES_TS_REQ_TIMEOUT 0x1UL 4769 #define PORT_TS_QUERY_REQ_ENABLES_PTP_SEQ_ID 0x2UL 4770 #define PORT_TS_QUERY_REQ_ENABLES_PTP_HDR_OFFSET 0x4UL 4771 __le16 ts_req_timeout; 4772 __le32 ptp_seq_id; 4773 __le16 ptp_hdr_offset; 4774 u8 unused_1[6]; 4775 }; 4776 4777 /* hwrm_port_ts_query_output (size:192b/24B) */ 4778 struct hwrm_port_ts_query_output { 4779 __le16 error_code; 4780 __le16 req_type; 4781 __le16 seq_id; 4782 __le16 resp_len; 4783 __le64 ptp_msg_ts; 4784 __le16 ptp_msg_seqid; 4785 u8 unused_0[5]; 4786 u8 valid; 4787 }; 4788 4789 /* hwrm_port_phy_qcaps_input (size:192b/24B) */ 4790 struct hwrm_port_phy_qcaps_input { 4791 __le16 req_type; 4792 __le16 cmpl_ring; 4793 __le16 seq_id; 4794 __le16 target_id; 4795 __le64 resp_addr; 4796 __le16 port_id; 4797 u8 unused_0[6]; 4798 }; 4799 4800 /* hwrm_port_phy_qcaps_output (size:256b/32B) */ 4801 struct hwrm_port_phy_qcaps_output { 4802 __le16 error_code; 4803 __le16 req_type; 4804 __le16 seq_id; 4805 __le16 resp_len; 4806 u8 flags; 4807 #define PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED 0x1UL 4808 #define PORT_PHY_QCAPS_RESP_FLAGS_EXTERNAL_LPBK_SUPPORTED 0x2UL 4809 #define PORT_PHY_QCAPS_RESP_FLAGS_AUTONEG_LPBK_SUPPORTED 0x4UL 4810 #define PORT_PHY_QCAPS_RESP_FLAGS_SHARED_PHY_CFG_SUPPORTED 0x8UL 4811 #define PORT_PHY_QCAPS_RESP_FLAGS_CUMULATIVE_COUNTERS_ON_RESET 0x10UL 4812 #define PORT_PHY_QCAPS_RESP_FLAGS_LOCAL_LPBK_NOT_SUPPORTED 0x20UL 4813 #define PORT_PHY_QCAPS_RESP_FLAGS_FW_MANAGED_LINK_DOWN 0x40UL 4814 #define PORT_PHY_QCAPS_RESP_FLAGS_NO_FCS 0x80UL 4815 u8 port_cnt; 4816 #define PORT_PHY_QCAPS_RESP_PORT_CNT_UNKNOWN 0x0UL 4817 #define PORT_PHY_QCAPS_RESP_PORT_CNT_1 0x1UL 4818 #define PORT_PHY_QCAPS_RESP_PORT_CNT_2 0x2UL 4819 #define PORT_PHY_QCAPS_RESP_PORT_CNT_3 0x3UL 4820 #define PORT_PHY_QCAPS_RESP_PORT_CNT_4 0x4UL 4821 #define PORT_PHY_QCAPS_RESP_PORT_CNT_12 0xcUL 4822 #define PORT_PHY_QCAPS_RESP_PORT_CNT_LAST PORT_PHY_QCAPS_RESP_PORT_CNT_12 4823 __le16 supported_speeds_force_mode; 4824 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MBHD 0x1UL 4825 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MB 0x2UL 4826 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GBHD 0x4UL 4827 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GB 0x8UL 4828 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2GB 0x10UL 4829 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2_5GB 0x20UL 4830 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10GB 0x40UL 4831 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_20GB 0x80UL 4832 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_25GB 0x100UL 4833 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_40GB 0x200UL 4834 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_50GB 0x400UL 4835 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100GB 0x800UL 4836 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MBHD 0x1000UL 4837 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MB 0x2000UL 4838 __le16 supported_speeds_auto_mode; 4839 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MBHD 0x1UL 4840 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MB 0x2UL 4841 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GBHD 0x4UL 4842 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GB 0x8UL 4843 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2GB 0x10UL 4844 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2_5GB 0x20UL 4845 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10GB 0x40UL 4846 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_20GB 0x80UL 4847 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_25GB 0x100UL 4848 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_40GB 0x200UL 4849 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_50GB 0x400UL 4850 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100GB 0x800UL 4851 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MBHD 0x1000UL 4852 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MB 0x2000UL 4853 __le16 supported_speeds_eee_mode; 4854 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD1 0x1UL 4855 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_100MB 0x2UL 4856 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD2 0x4UL 4857 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_1GB 0x8UL 4858 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD3 0x10UL 4859 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD4 0x20UL 4860 #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_10GB 0x40UL 4861 __le32 tx_lpi_timer_low; 4862 #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK 0xffffffUL 4863 #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_SFT 0 4864 #define PORT_PHY_QCAPS_RESP_RSVD2_MASK 0xff000000UL 4865 #define PORT_PHY_QCAPS_RESP_RSVD2_SFT 24 4866 __le32 valid_tx_lpi_timer_high; 4867 #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK 0xffffffUL 4868 #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_SFT 0 4869 #define PORT_PHY_QCAPS_RESP_RSVD_MASK 0xff000000UL 4870 #define PORT_PHY_QCAPS_RESP_RSVD_SFT 24 4871 __le16 supported_pam4_speeds_auto_mode; 4872 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_AUTO_MODE_50G 0x1UL 4873 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_AUTO_MODE_100G 0x2UL 4874 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_AUTO_MODE_200G 0x4UL 4875 __le16 supported_pam4_speeds_force_mode; 4876 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_FORCE_MODE_50G 0x1UL 4877 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_FORCE_MODE_100G 0x2UL 4878 #define PORT_PHY_QCAPS_RESP_SUPPORTED_PAM4_SPEEDS_FORCE_MODE_200G 0x4UL 4879 __le16 flags2; 4880 #define PORT_PHY_QCAPS_RESP_FLAGS2_PAUSE_UNSUPPORTED 0x1UL 4881 #define PORT_PHY_QCAPS_RESP_FLAGS2_PFC_UNSUPPORTED 0x2UL 4882 #define PORT_PHY_QCAPS_RESP_FLAGS2_BANK_ADDR_SUPPORTED 0x4UL 4883 u8 internal_port_cnt; 4884 u8 valid; 4885 }; 4886 4887 /* hwrm_port_phy_i2c_read_input (size:320b/40B) */ 4888 struct hwrm_port_phy_i2c_read_input { 4889 __le16 req_type; 4890 __le16 cmpl_ring; 4891 __le16 seq_id; 4892 __le16 target_id; 4893 __le64 resp_addr; 4894 __le32 flags; 4895 __le32 enables; 4896 #define PORT_PHY_I2C_READ_REQ_ENABLES_PAGE_OFFSET 0x1UL 4897 #define PORT_PHY_I2C_READ_REQ_ENABLES_BANK_NUMBER 0x2UL 4898 __le16 port_id; 4899 u8 i2c_slave_addr; 4900 u8 bank_number; 4901 __le16 page_number; 4902 __le16 page_offset; 4903 u8 data_length; 4904 u8 unused_1[7]; 4905 }; 4906 4907 /* hwrm_port_phy_i2c_read_output (size:640b/80B) */ 4908 struct hwrm_port_phy_i2c_read_output { 4909 __le16 error_code; 4910 __le16 req_type; 4911 __le16 seq_id; 4912 __le16 resp_len; 4913 __le32 data[16]; 4914 u8 unused_0[7]; 4915 u8 valid; 4916 }; 4917 4918 /* hwrm_port_phy_mdio_write_input (size:320b/40B) */ 4919 struct hwrm_port_phy_mdio_write_input { 4920 __le16 req_type; 4921 __le16 cmpl_ring; 4922 __le16 seq_id; 4923 __le16 target_id; 4924 __le64 resp_addr; 4925 __le32 unused_0[2]; 4926 __le16 port_id; 4927 u8 phy_addr; 4928 u8 dev_addr; 4929 __le16 reg_addr; 4930 __le16 reg_data; 4931 u8 cl45_mdio; 4932 u8 unused_1[7]; 4933 }; 4934 4935 /* hwrm_port_phy_mdio_write_output (size:128b/16B) */ 4936 struct hwrm_port_phy_mdio_write_output { 4937 __le16 error_code; 4938 __le16 req_type; 4939 __le16 seq_id; 4940 __le16 resp_len; 4941 u8 unused_0[7]; 4942 u8 valid; 4943 }; 4944 4945 /* hwrm_port_phy_mdio_read_input (size:256b/32B) */ 4946 struct hwrm_port_phy_mdio_read_input { 4947 __le16 req_type; 4948 __le16 cmpl_ring; 4949 __le16 seq_id; 4950 __le16 target_id; 4951 __le64 resp_addr; 4952 __le32 unused_0[2]; 4953 __le16 port_id; 4954 u8 phy_addr; 4955 u8 dev_addr; 4956 __le16 reg_addr; 4957 u8 cl45_mdio; 4958 u8 unused_1; 4959 }; 4960 4961 /* hwrm_port_phy_mdio_read_output (size:128b/16B) */ 4962 struct hwrm_port_phy_mdio_read_output { 4963 __le16 error_code; 4964 __le16 req_type; 4965 __le16 seq_id; 4966 __le16 resp_len; 4967 __le16 reg_data; 4968 u8 unused_0[5]; 4969 u8 valid; 4970 }; 4971 4972 /* hwrm_port_led_cfg_input (size:512b/64B) */ 4973 struct hwrm_port_led_cfg_input { 4974 __le16 req_type; 4975 __le16 cmpl_ring; 4976 __le16 seq_id; 4977 __le16 target_id; 4978 __le64 resp_addr; 4979 __le32 enables; 4980 #define PORT_LED_CFG_REQ_ENABLES_LED0_ID 0x1UL 4981 #define PORT_LED_CFG_REQ_ENABLES_LED0_STATE 0x2UL 4982 #define PORT_LED_CFG_REQ_ENABLES_LED0_COLOR 0x4UL 4983 #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_ON 0x8UL 4984 #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_OFF 0x10UL 4985 #define PORT_LED_CFG_REQ_ENABLES_LED0_GROUP_ID 0x20UL 4986 #define PORT_LED_CFG_REQ_ENABLES_LED1_ID 0x40UL 4987 #define PORT_LED_CFG_REQ_ENABLES_LED1_STATE 0x80UL 4988 #define PORT_LED_CFG_REQ_ENABLES_LED1_COLOR 0x100UL 4989 #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_ON 0x200UL 4990 #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_OFF 0x400UL 4991 #define PORT_LED_CFG_REQ_ENABLES_LED1_GROUP_ID 0x800UL 4992 #define PORT_LED_CFG_REQ_ENABLES_LED2_ID 0x1000UL 4993 #define PORT_LED_CFG_REQ_ENABLES_LED2_STATE 0x2000UL 4994 #define PORT_LED_CFG_REQ_ENABLES_LED2_COLOR 0x4000UL 4995 #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_ON 0x8000UL 4996 #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_OFF 0x10000UL 4997 #define PORT_LED_CFG_REQ_ENABLES_LED2_GROUP_ID 0x20000UL 4998 #define PORT_LED_CFG_REQ_ENABLES_LED3_ID 0x40000UL 4999 #define PORT_LED_CFG_REQ_ENABLES_LED3_STATE 0x80000UL 5000 #define PORT_LED_CFG_REQ_ENABLES_LED3_COLOR 0x100000UL 5001 #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_ON 0x200000UL 5002 #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_OFF 0x400000UL 5003 #define PORT_LED_CFG_REQ_ENABLES_LED3_GROUP_ID 0x800000UL 5004 __le16 port_id; 5005 u8 num_leds; 5006 u8 rsvd; 5007 u8 led0_id; 5008 u8 led0_state; 5009 #define PORT_LED_CFG_REQ_LED0_STATE_DEFAULT 0x0UL 5010 #define PORT_LED_CFG_REQ_LED0_STATE_OFF 0x1UL 5011 #define PORT_LED_CFG_REQ_LED0_STATE_ON 0x2UL 5012 #define PORT_LED_CFG_REQ_LED0_STATE_BLINK 0x3UL 5013 #define PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 0x4UL 5014 #define PORT_LED_CFG_REQ_LED0_STATE_LAST PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 5015 u8 led0_color; 5016 #define PORT_LED_CFG_REQ_LED0_COLOR_DEFAULT 0x0UL 5017 #define PORT_LED_CFG_REQ_LED0_COLOR_AMBER 0x1UL 5018 #define PORT_LED_CFG_REQ_LED0_COLOR_GREEN 0x2UL 5019 #define PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 0x3UL 5020 #define PORT_LED_CFG_REQ_LED0_COLOR_LAST PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 5021 u8 unused_0; 5022 __le16 led0_blink_on; 5023 __le16 led0_blink_off; 5024 u8 led0_group_id; 5025 u8 rsvd0; 5026 u8 led1_id; 5027 u8 led1_state; 5028 #define PORT_LED_CFG_REQ_LED1_STATE_DEFAULT 0x0UL 5029 #define PORT_LED_CFG_REQ_LED1_STATE_OFF 0x1UL 5030 #define PORT_LED_CFG_REQ_LED1_STATE_ON 0x2UL 5031 #define PORT_LED_CFG_REQ_LED1_STATE_BLINK 0x3UL 5032 #define PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 0x4UL 5033 #define PORT_LED_CFG_REQ_LED1_STATE_LAST PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 5034 u8 led1_color; 5035 #define PORT_LED_CFG_REQ_LED1_COLOR_DEFAULT 0x0UL 5036 #define PORT_LED_CFG_REQ_LED1_COLOR_AMBER 0x1UL 5037 #define PORT_LED_CFG_REQ_LED1_COLOR_GREEN 0x2UL 5038 #define PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 0x3UL 5039 #define PORT_LED_CFG_REQ_LED1_COLOR_LAST PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 5040 u8 unused_1; 5041 __le16 led1_blink_on; 5042 __le16 led1_blink_off; 5043 u8 led1_group_id; 5044 u8 rsvd1; 5045 u8 led2_id; 5046 u8 led2_state; 5047 #define PORT_LED_CFG_REQ_LED2_STATE_DEFAULT 0x0UL 5048 #define PORT_LED_CFG_REQ_LED2_STATE_OFF 0x1UL 5049 #define PORT_LED_CFG_REQ_LED2_STATE_ON 0x2UL 5050 #define PORT_LED_CFG_REQ_LED2_STATE_BLINK 0x3UL 5051 #define PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 0x4UL 5052 #define PORT_LED_CFG_REQ_LED2_STATE_LAST PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 5053 u8 led2_color; 5054 #define PORT_LED_CFG_REQ_LED2_COLOR_DEFAULT 0x0UL 5055 #define PORT_LED_CFG_REQ_LED2_COLOR_AMBER 0x1UL 5056 #define PORT_LED_CFG_REQ_LED2_COLOR_GREEN 0x2UL 5057 #define PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 0x3UL 5058 #define PORT_LED_CFG_REQ_LED2_COLOR_LAST PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 5059 u8 unused_2; 5060 __le16 led2_blink_on; 5061 __le16 led2_blink_off; 5062 u8 led2_group_id; 5063 u8 rsvd2; 5064 u8 led3_id; 5065 u8 led3_state; 5066 #define PORT_LED_CFG_REQ_LED3_STATE_DEFAULT 0x0UL 5067 #define PORT_LED_CFG_REQ_LED3_STATE_OFF 0x1UL 5068 #define PORT_LED_CFG_REQ_LED3_STATE_ON 0x2UL 5069 #define PORT_LED_CFG_REQ_LED3_STATE_BLINK 0x3UL 5070 #define PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 0x4UL 5071 #define PORT_LED_CFG_REQ_LED3_STATE_LAST PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 5072 u8 led3_color; 5073 #define PORT_LED_CFG_REQ_LED3_COLOR_DEFAULT 0x0UL 5074 #define PORT_LED_CFG_REQ_LED3_COLOR_AMBER 0x1UL 5075 #define PORT_LED_CFG_REQ_LED3_COLOR_GREEN 0x2UL 5076 #define PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 0x3UL 5077 #define PORT_LED_CFG_REQ_LED3_COLOR_LAST PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 5078 u8 unused_3; 5079 __le16 led3_blink_on; 5080 __le16 led3_blink_off; 5081 u8 led3_group_id; 5082 u8 rsvd3; 5083 }; 5084 5085 /* hwrm_port_led_cfg_output (size:128b/16B) */ 5086 struct hwrm_port_led_cfg_output { 5087 __le16 error_code; 5088 __le16 req_type; 5089 __le16 seq_id; 5090 __le16 resp_len; 5091 u8 unused_0[7]; 5092 u8 valid; 5093 }; 5094 5095 /* hwrm_port_led_qcfg_input (size:192b/24B) */ 5096 struct hwrm_port_led_qcfg_input { 5097 __le16 req_type; 5098 __le16 cmpl_ring; 5099 __le16 seq_id; 5100 __le16 target_id; 5101 __le64 resp_addr; 5102 __le16 port_id; 5103 u8 unused_0[6]; 5104 }; 5105 5106 /* hwrm_port_led_qcfg_output (size:448b/56B) */ 5107 struct hwrm_port_led_qcfg_output { 5108 __le16 error_code; 5109 __le16 req_type; 5110 __le16 seq_id; 5111 __le16 resp_len; 5112 u8 num_leds; 5113 u8 led0_id; 5114 u8 led0_type; 5115 #define PORT_LED_QCFG_RESP_LED0_TYPE_SPEED 0x0UL 5116 #define PORT_LED_QCFG_RESP_LED0_TYPE_ACTIVITY 0x1UL 5117 #define PORT_LED_QCFG_RESP_LED0_TYPE_INVALID 0xffUL 5118 #define PORT_LED_QCFG_RESP_LED0_TYPE_LAST PORT_LED_QCFG_RESP_LED0_TYPE_INVALID 5119 u8 led0_state; 5120 #define PORT_LED_QCFG_RESP_LED0_STATE_DEFAULT 0x0UL 5121 #define PORT_LED_QCFG_RESP_LED0_STATE_OFF 0x1UL 5122 #define PORT_LED_QCFG_RESP_LED0_STATE_ON 0x2UL 5123 #define PORT_LED_QCFG_RESP_LED0_STATE_BLINK 0x3UL 5124 #define PORT_LED_QCFG_RESP_LED0_STATE_BLINKALT 0x4UL 5125 #define PORT_LED_QCFG_RESP_LED0_STATE_LAST PORT_LED_QCFG_RESP_LED0_STATE_BLINKALT 5126 u8 led0_color; 5127 #define PORT_LED_QCFG_RESP_LED0_COLOR_DEFAULT 0x0UL 5128 #define PORT_LED_QCFG_RESP_LED0_COLOR_AMBER 0x1UL 5129 #define PORT_LED_QCFG_RESP_LED0_COLOR_GREEN 0x2UL 5130 #define PORT_LED_QCFG_RESP_LED0_COLOR_GREENAMBER 0x3UL 5131 #define PORT_LED_QCFG_RESP_LED0_COLOR_LAST PORT_LED_QCFG_RESP_LED0_COLOR_GREENAMBER 5132 u8 unused_0; 5133 __le16 led0_blink_on; 5134 __le16 led0_blink_off; 5135 u8 led0_group_id; 5136 u8 led1_id; 5137 u8 led1_type; 5138 #define PORT_LED_QCFG_RESP_LED1_TYPE_SPEED 0x0UL 5139 #define PORT_LED_QCFG_RESP_LED1_TYPE_ACTIVITY 0x1UL 5140 #define PORT_LED_QCFG_RESP_LED1_TYPE_INVALID 0xffUL 5141 #define PORT_LED_QCFG_RESP_LED1_TYPE_LAST PORT_LED_QCFG_RESP_LED1_TYPE_INVALID 5142 u8 led1_state; 5143 #define PORT_LED_QCFG_RESP_LED1_STATE_DEFAULT 0x0UL 5144 #define PORT_LED_QCFG_RESP_LED1_STATE_OFF 0x1UL 5145 #define PORT_LED_QCFG_RESP_LED1_STATE_ON 0x2UL 5146 #define PORT_LED_QCFG_RESP_LED1_STATE_BLINK 0x3UL 5147 #define PORT_LED_QCFG_RESP_LED1_STATE_BLINKALT 0x4UL 5148 #define PORT_LED_QCFG_RESP_LED1_STATE_LAST PORT_LED_QCFG_RESP_LED1_STATE_BLINKALT 5149 u8 led1_color; 5150 #define PORT_LED_QCFG_RESP_LED1_COLOR_DEFAULT 0x0UL 5151 #define PORT_LED_QCFG_RESP_LED1_COLOR_AMBER 0x1UL 5152 #define PORT_LED_QCFG_RESP_LED1_COLOR_GREEN 0x2UL 5153 #define PORT_LED_QCFG_RESP_LED1_COLOR_GREENAMBER 0x3UL 5154 #define PORT_LED_QCFG_RESP_LED1_COLOR_LAST PORT_LED_QCFG_RESP_LED1_COLOR_GREENAMBER 5155 u8 unused_1; 5156 __le16 led1_blink_on; 5157 __le16 led1_blink_off; 5158 u8 led1_group_id; 5159 u8 led2_id; 5160 u8 led2_type; 5161 #define PORT_LED_QCFG_RESP_LED2_TYPE_SPEED 0x0UL 5162 #define PORT_LED_QCFG_RESP_LED2_TYPE_ACTIVITY 0x1UL 5163 #define PORT_LED_QCFG_RESP_LED2_TYPE_INVALID 0xffUL 5164 #define PORT_LED_QCFG_RESP_LED2_TYPE_LAST PORT_LED_QCFG_RESP_LED2_TYPE_INVALID 5165 u8 led2_state; 5166 #define PORT_LED_QCFG_RESP_LED2_STATE_DEFAULT 0x0UL 5167 #define PORT_LED_QCFG_RESP_LED2_STATE_OFF 0x1UL 5168 #define PORT_LED_QCFG_RESP_LED2_STATE_ON 0x2UL 5169 #define PORT_LED_QCFG_RESP_LED2_STATE_BLINK 0x3UL 5170 #define PORT_LED_QCFG_RESP_LED2_STATE_BLINKALT 0x4UL 5171 #define PORT_LED_QCFG_RESP_LED2_STATE_LAST PORT_LED_QCFG_RESP_LED2_STATE_BLINKALT 5172 u8 led2_color; 5173 #define PORT_LED_QCFG_RESP_LED2_COLOR_DEFAULT 0x0UL 5174 #define PORT_LED_QCFG_RESP_LED2_COLOR_AMBER 0x1UL 5175 #define PORT_LED_QCFG_RESP_LED2_COLOR_GREEN 0x2UL 5176 #define PORT_LED_QCFG_RESP_LED2_COLOR_GREENAMBER 0x3UL 5177 #define PORT_LED_QCFG_RESP_LED2_COLOR_LAST PORT_LED_QCFG_RESP_LED2_COLOR_GREENAMBER 5178 u8 unused_2; 5179 __le16 led2_blink_on; 5180 __le16 led2_blink_off; 5181 u8 led2_group_id; 5182 u8 led3_id; 5183 u8 led3_type; 5184 #define PORT_LED_QCFG_RESP_LED3_TYPE_SPEED 0x0UL 5185 #define PORT_LED_QCFG_RESP_LED3_TYPE_ACTIVITY 0x1UL 5186 #define PORT_LED_QCFG_RESP_LED3_TYPE_INVALID 0xffUL 5187 #define PORT_LED_QCFG_RESP_LED3_TYPE_LAST PORT_LED_QCFG_RESP_LED3_TYPE_INVALID 5188 u8 led3_state; 5189 #define PORT_LED_QCFG_RESP_LED3_STATE_DEFAULT 0x0UL 5190 #define PORT_LED_QCFG_RESP_LED3_STATE_OFF 0x1UL 5191 #define PORT_LED_QCFG_RESP_LED3_STATE_ON 0x2UL 5192 #define PORT_LED_QCFG_RESP_LED3_STATE_BLINK 0x3UL 5193 #define PORT_LED_QCFG_RESP_LED3_STATE_BLINKALT 0x4UL 5194 #define PORT_LED_QCFG_RESP_LED3_STATE_LAST PORT_LED_QCFG_RESP_LED3_STATE_BLINKALT 5195 u8 led3_color; 5196 #define PORT_LED_QCFG_RESP_LED3_COLOR_DEFAULT 0x0UL 5197 #define PORT_LED_QCFG_RESP_LED3_COLOR_AMBER 0x1UL 5198 #define PORT_LED_QCFG_RESP_LED3_COLOR_GREEN 0x2UL 5199 #define PORT_LED_QCFG_RESP_LED3_COLOR_GREENAMBER 0x3UL 5200 #define PORT_LED_QCFG_RESP_LED3_COLOR_LAST PORT_LED_QCFG_RESP_LED3_COLOR_GREENAMBER 5201 u8 unused_3; 5202 __le16 led3_blink_on; 5203 __le16 led3_blink_off; 5204 u8 led3_group_id; 5205 u8 unused_4[6]; 5206 u8 valid; 5207 }; 5208 5209 /* hwrm_port_led_qcaps_input (size:192b/24B) */ 5210 struct hwrm_port_led_qcaps_input { 5211 __le16 req_type; 5212 __le16 cmpl_ring; 5213 __le16 seq_id; 5214 __le16 target_id; 5215 __le64 resp_addr; 5216 __le16 port_id; 5217 u8 unused_0[6]; 5218 }; 5219 5220 /* hwrm_port_led_qcaps_output (size:384b/48B) */ 5221 struct hwrm_port_led_qcaps_output { 5222 __le16 error_code; 5223 __le16 req_type; 5224 __le16 seq_id; 5225 __le16 resp_len; 5226 u8 num_leds; 5227 u8 unused[3]; 5228 u8 led0_id; 5229 u8 led0_type; 5230 #define PORT_LED_QCAPS_RESP_LED0_TYPE_SPEED 0x0UL 5231 #define PORT_LED_QCAPS_RESP_LED0_TYPE_ACTIVITY 0x1UL 5232 #define PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 0xffUL 5233 #define PORT_LED_QCAPS_RESP_LED0_TYPE_LAST PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 5234 u8 led0_group_id; 5235 u8 unused_0; 5236 __le16 led0_state_caps; 5237 #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ENABLED 0x1UL 5238 #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_OFF_SUPPORTED 0x2UL 5239 #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ON_SUPPORTED 0x4UL 5240 #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_SUPPORTED 0x8UL 5241 #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL 5242 __le16 led0_color_caps; 5243 #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_RSVD 0x1UL 5244 #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_AMBER_SUPPORTED 0x2UL 5245 #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_GREEN_SUPPORTED 0x4UL 5246 u8 led1_id; 5247 u8 led1_type; 5248 #define PORT_LED_QCAPS_RESP_LED1_TYPE_SPEED 0x0UL 5249 #define PORT_LED_QCAPS_RESP_LED1_TYPE_ACTIVITY 0x1UL 5250 #define PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 0xffUL 5251 #define PORT_LED_QCAPS_RESP_LED1_TYPE_LAST PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 5252 u8 led1_group_id; 5253 u8 unused_1; 5254 __le16 led1_state_caps; 5255 #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ENABLED 0x1UL 5256 #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_OFF_SUPPORTED 0x2UL 5257 #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ON_SUPPORTED 0x4UL 5258 #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_SUPPORTED 0x8UL 5259 #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL 5260 __le16 led1_color_caps; 5261 #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_RSVD 0x1UL 5262 #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_AMBER_SUPPORTED 0x2UL 5263 #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_GREEN_SUPPORTED 0x4UL 5264 u8 led2_id; 5265 u8 led2_type; 5266 #define PORT_LED_QCAPS_RESP_LED2_TYPE_SPEED 0x0UL 5267 #define PORT_LED_QCAPS_RESP_LED2_TYPE_ACTIVITY 0x1UL 5268 #define PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 0xffUL 5269 #define PORT_LED_QCAPS_RESP_LED2_TYPE_LAST PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 5270 u8 led2_group_id; 5271 u8 unused_2; 5272 __le16 led2_state_caps; 5273 #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ENABLED 0x1UL 5274 #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_OFF_SUPPORTED 0x2UL 5275 #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ON_SUPPORTED 0x4UL 5276 #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_SUPPORTED 0x8UL 5277 #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL 5278 __le16 led2_color_caps; 5279 #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_RSVD 0x1UL 5280 #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_AMBER_SUPPORTED 0x2UL 5281 #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_GREEN_SUPPORTED 0x4UL 5282 u8 led3_id; 5283 u8 led3_type; 5284 #define PORT_LED_QCAPS_RESP_LED3_TYPE_SPEED 0x0UL 5285 #define PORT_LED_QCAPS_RESP_LED3_TYPE_ACTIVITY 0x1UL 5286 #define PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 0xffUL 5287 #define PORT_LED_QCAPS_RESP_LED3_TYPE_LAST PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 5288 u8 led3_group_id; 5289 u8 unused_3; 5290 __le16 led3_state_caps; 5291 #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ENABLED 0x1UL 5292 #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_OFF_SUPPORTED 0x2UL 5293 #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ON_SUPPORTED 0x4UL 5294 #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_SUPPORTED 0x8UL 5295 #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL 5296 __le16 led3_color_caps; 5297 #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_RSVD 0x1UL 5298 #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_AMBER_SUPPORTED 0x2UL 5299 #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_GREEN_SUPPORTED 0x4UL 5300 u8 unused_4[3]; 5301 u8 valid; 5302 }; 5303 5304 /* hwrm_queue_qportcfg_input (size:192b/24B) */ 5305 struct hwrm_queue_qportcfg_input { 5306 __le16 req_type; 5307 __le16 cmpl_ring; 5308 __le16 seq_id; 5309 __le16 target_id; 5310 __le64 resp_addr; 5311 __le32 flags; 5312 #define QUEUE_QPORTCFG_REQ_FLAGS_PATH 0x1UL 5313 #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_TX 0x0UL 5314 #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 0x1UL 5315 #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_LAST QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 5316 __le16 port_id; 5317 u8 drv_qmap_cap; 5318 #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_DISABLED 0x0UL 5319 #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_ENABLED 0x1UL 5320 #define QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_LAST QUEUE_QPORTCFG_REQ_DRV_QMAP_CAP_ENABLED 5321 u8 unused_0; 5322 }; 5323 5324 /* hwrm_queue_qportcfg_output (size:1344b/168B) */ 5325 struct hwrm_queue_qportcfg_output { 5326 __le16 error_code; 5327 __le16 req_type; 5328 __le16 seq_id; 5329 __le16 resp_len; 5330 u8 max_configurable_queues; 5331 u8 max_configurable_lossless_queues; 5332 u8 queue_cfg_allowed; 5333 u8 queue_cfg_info; 5334 #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL 5335 #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_USE_PROFILE_TYPE 0x2UL 5336 u8 queue_pfcenable_cfg_allowed; 5337 u8 queue_pri2cos_cfg_allowed; 5338 u8 queue_cos2bw_cfg_allowed; 5339 u8 queue_id0; 5340 u8 queue_id0_service_profile; 5341 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY 0x0UL 5342 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS 0x1UL 5343 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5344 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5345 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5346 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 0xffUL 5347 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 5348 u8 queue_id1; 5349 u8 queue_id1_service_profile; 5350 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY 0x0UL 5351 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS 0x1UL 5352 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5353 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5354 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5355 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 0xffUL 5356 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 5357 u8 queue_id2; 5358 u8 queue_id2_service_profile; 5359 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY 0x0UL 5360 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS 0x1UL 5361 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5362 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5363 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5364 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 0xffUL 5365 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 5366 u8 queue_id3; 5367 u8 queue_id3_service_profile; 5368 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY 0x0UL 5369 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS 0x1UL 5370 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5371 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5372 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5373 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 0xffUL 5374 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 5375 u8 queue_id4; 5376 u8 queue_id4_service_profile; 5377 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY 0x0UL 5378 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS 0x1UL 5379 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5380 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5381 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5382 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 0xffUL 5383 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 5384 u8 queue_id5; 5385 u8 queue_id5_service_profile; 5386 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY 0x0UL 5387 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS 0x1UL 5388 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5389 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5390 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5391 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 0xffUL 5392 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 5393 u8 queue_id6; 5394 u8 queue_id6_service_profile; 5395 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY 0x0UL 5396 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS 0x1UL 5397 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5398 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5399 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5400 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 0xffUL 5401 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 5402 u8 queue_id7; 5403 u8 queue_id7_service_profile; 5404 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY 0x0UL 5405 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS 0x1UL 5406 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS_ROCE 0x1UL 5407 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY_ROCE_CNP 0x2UL 5408 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS_NIC 0x3UL 5409 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 0xffUL 5410 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LAST QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 5411 u8 queue_id0_service_profile_type; 5412 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5413 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_TYPE_NIC 0x2UL 5414 #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_TYPE_CNP 0x4UL 5415 char qid0_name[16]; 5416 char qid1_name[16]; 5417 char qid2_name[16]; 5418 char qid3_name[16]; 5419 char qid4_name[16]; 5420 char qid5_name[16]; 5421 char qid6_name[16]; 5422 char qid7_name[16]; 5423 u8 queue_id1_service_profile_type; 5424 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5425 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_TYPE_NIC 0x2UL 5426 #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_TYPE_CNP 0x4UL 5427 u8 queue_id2_service_profile_type; 5428 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5429 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_TYPE_NIC 0x2UL 5430 #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_TYPE_CNP 0x4UL 5431 u8 queue_id3_service_profile_type; 5432 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5433 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_TYPE_NIC 0x2UL 5434 #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_TYPE_CNP 0x4UL 5435 u8 queue_id4_service_profile_type; 5436 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5437 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_TYPE_NIC 0x2UL 5438 #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_TYPE_CNP 0x4UL 5439 u8 queue_id5_service_profile_type; 5440 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5441 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_TYPE_NIC 0x2UL 5442 #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_TYPE_CNP 0x4UL 5443 u8 queue_id6_service_profile_type; 5444 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5445 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_TYPE_NIC 0x2UL 5446 #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_TYPE_CNP 0x4UL 5447 u8 queue_id7_service_profile_type; 5448 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_TYPE_ROCE 0x1UL 5449 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_TYPE_NIC 0x2UL 5450 #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_TYPE_CNP 0x4UL 5451 u8 valid; 5452 }; 5453 5454 /* hwrm_queue_qcfg_input (size:192b/24B) */ 5455 struct hwrm_queue_qcfg_input { 5456 __le16 req_type; 5457 __le16 cmpl_ring; 5458 __le16 seq_id; 5459 __le16 target_id; 5460 __le64 resp_addr; 5461 __le32 flags; 5462 #define QUEUE_QCFG_REQ_FLAGS_PATH 0x1UL 5463 #define QUEUE_QCFG_REQ_FLAGS_PATH_TX 0x0UL 5464 #define QUEUE_QCFG_REQ_FLAGS_PATH_RX 0x1UL 5465 #define QUEUE_QCFG_REQ_FLAGS_PATH_LAST QUEUE_QCFG_REQ_FLAGS_PATH_RX 5466 __le32 queue_id; 5467 }; 5468 5469 /* hwrm_queue_qcfg_output (size:128b/16B) */ 5470 struct hwrm_queue_qcfg_output { 5471 __le16 error_code; 5472 __le16 req_type; 5473 __le16 seq_id; 5474 __le16 resp_len; 5475 __le32 queue_len; 5476 u8 service_profile; 5477 #define QUEUE_QCFG_RESP_SERVICE_PROFILE_LOSSY 0x0UL 5478 #define QUEUE_QCFG_RESP_SERVICE_PROFILE_LOSSLESS 0x1UL 5479 #define QUEUE_QCFG_RESP_SERVICE_PROFILE_UNKNOWN 0xffUL 5480 #define QUEUE_QCFG_RESP_SERVICE_PROFILE_LAST QUEUE_QCFG_RESP_SERVICE_PROFILE_UNKNOWN 5481 u8 queue_cfg_info; 5482 #define QUEUE_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL 5483 u8 unused_0; 5484 u8 valid; 5485 }; 5486 5487 /* hwrm_queue_cfg_input (size:320b/40B) */ 5488 struct hwrm_queue_cfg_input { 5489 __le16 req_type; 5490 __le16 cmpl_ring; 5491 __le16 seq_id; 5492 __le16 target_id; 5493 __le64 resp_addr; 5494 __le32 flags; 5495 #define QUEUE_CFG_REQ_FLAGS_PATH_MASK 0x3UL 5496 #define QUEUE_CFG_REQ_FLAGS_PATH_SFT 0 5497 #define QUEUE_CFG_REQ_FLAGS_PATH_TX 0x0UL 5498 #define QUEUE_CFG_REQ_FLAGS_PATH_RX 0x1UL 5499 #define QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL 5500 #define QUEUE_CFG_REQ_FLAGS_PATH_LAST QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 5501 __le32 enables; 5502 #define QUEUE_CFG_REQ_ENABLES_DFLT_LEN 0x1UL 5503 #define QUEUE_CFG_REQ_ENABLES_SERVICE_PROFILE 0x2UL 5504 __le32 queue_id; 5505 __le32 dflt_len; 5506 u8 service_profile; 5507 #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSY 0x0UL 5508 #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSLESS 0x1UL 5509 #define QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 0xffUL 5510 #define QUEUE_CFG_REQ_SERVICE_PROFILE_LAST QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 5511 u8 unused_0[7]; 5512 }; 5513 5514 /* hwrm_queue_cfg_output (size:128b/16B) */ 5515 struct hwrm_queue_cfg_output { 5516 __le16 error_code; 5517 __le16 req_type; 5518 __le16 seq_id; 5519 __le16 resp_len; 5520 u8 unused_0[7]; 5521 u8 valid; 5522 }; 5523 5524 /* hwrm_queue_pfcenable_qcfg_input (size:192b/24B) */ 5525 struct hwrm_queue_pfcenable_qcfg_input { 5526 __le16 req_type; 5527 __le16 cmpl_ring; 5528 __le16 seq_id; 5529 __le16 target_id; 5530 __le64 resp_addr; 5531 __le16 port_id; 5532 u8 unused_0[6]; 5533 }; 5534 5535 /* hwrm_queue_pfcenable_qcfg_output (size:128b/16B) */ 5536 struct hwrm_queue_pfcenable_qcfg_output { 5537 __le16 error_code; 5538 __le16 req_type; 5539 __le16 seq_id; 5540 __le16 resp_len; 5541 __le32 flags; 5542 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_ENABLED 0x1UL 5543 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_ENABLED 0x2UL 5544 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_ENABLED 0x4UL 5545 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_ENABLED 0x8UL 5546 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_ENABLED 0x10UL 5547 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_ENABLED 0x20UL 5548 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_ENABLED 0x40UL 5549 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_ENABLED 0x80UL 5550 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_WATCHDOG_ENABLED 0x100UL 5551 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_WATCHDOG_ENABLED 0x200UL 5552 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_WATCHDOG_ENABLED 0x400UL 5553 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_WATCHDOG_ENABLED 0x800UL 5554 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_WATCHDOG_ENABLED 0x1000UL 5555 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_WATCHDOG_ENABLED 0x2000UL 5556 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_WATCHDOG_ENABLED 0x4000UL 5557 #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_WATCHDOG_ENABLED 0x8000UL 5558 u8 unused_0[3]; 5559 u8 valid; 5560 }; 5561 5562 /* hwrm_queue_pfcenable_cfg_input (size:192b/24B) */ 5563 struct hwrm_queue_pfcenable_cfg_input { 5564 __le16 req_type; 5565 __le16 cmpl_ring; 5566 __le16 seq_id; 5567 __le16 target_id; 5568 __le64 resp_addr; 5569 __le32 flags; 5570 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_ENABLED 0x1UL 5571 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_ENABLED 0x2UL 5572 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_ENABLED 0x4UL 5573 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_ENABLED 0x8UL 5574 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_ENABLED 0x10UL 5575 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_ENABLED 0x20UL 5576 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_ENABLED 0x40UL 5577 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_ENABLED 0x80UL 5578 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_WATCHDOG_ENABLED 0x100UL 5579 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_WATCHDOG_ENABLED 0x200UL 5580 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_WATCHDOG_ENABLED 0x400UL 5581 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_WATCHDOG_ENABLED 0x800UL 5582 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_WATCHDOG_ENABLED 0x1000UL 5583 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_WATCHDOG_ENABLED 0x2000UL 5584 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_WATCHDOG_ENABLED 0x4000UL 5585 #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_WATCHDOG_ENABLED 0x8000UL 5586 __le16 port_id; 5587 u8 unused_0[2]; 5588 }; 5589 5590 /* hwrm_queue_pfcenable_cfg_output (size:128b/16B) */ 5591 struct hwrm_queue_pfcenable_cfg_output { 5592 __le16 error_code; 5593 __le16 req_type; 5594 __le16 seq_id; 5595 __le16 resp_len; 5596 u8 unused_0[7]; 5597 u8 valid; 5598 }; 5599 5600 /* hwrm_queue_pri2cos_qcfg_input (size:192b/24B) */ 5601 struct hwrm_queue_pri2cos_qcfg_input { 5602 __le16 req_type; 5603 __le16 cmpl_ring; 5604 __le16 seq_id; 5605 __le16 target_id; 5606 __le64 resp_addr; 5607 __le32 flags; 5608 #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH 0x1UL 5609 #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_TX 0x0UL 5610 #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX 0x1UL 5611 #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX 5612 #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN 0x2UL 5613 u8 port_id; 5614 u8 unused_0[3]; 5615 }; 5616 5617 /* hwrm_queue_pri2cos_qcfg_output (size:192b/24B) */ 5618 struct hwrm_queue_pri2cos_qcfg_output { 5619 __le16 error_code; 5620 __le16 req_type; 5621 __le16 seq_id; 5622 __le16 resp_len; 5623 u8 pri0_cos_queue_id; 5624 u8 pri1_cos_queue_id; 5625 u8 pri2_cos_queue_id; 5626 u8 pri3_cos_queue_id; 5627 u8 pri4_cos_queue_id; 5628 u8 pri5_cos_queue_id; 5629 u8 pri6_cos_queue_id; 5630 u8 pri7_cos_queue_id; 5631 u8 queue_cfg_info; 5632 #define QUEUE_PRI2COS_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL 5633 u8 unused_0[6]; 5634 u8 valid; 5635 }; 5636 5637 /* hwrm_queue_pri2cos_cfg_input (size:320b/40B) */ 5638 struct hwrm_queue_pri2cos_cfg_input { 5639 __le16 req_type; 5640 __le16 cmpl_ring; 5641 __le16 seq_id; 5642 __le16 target_id; 5643 __le64 resp_addr; 5644 __le32 flags; 5645 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_MASK 0x3UL 5646 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_SFT 0 5647 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_TX 0x0UL 5648 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_RX 0x1UL 5649 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL 5650 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR 5651 #define QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN 0x4UL 5652 __le32 enables; 5653 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID 0x1UL 5654 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI1_COS_QUEUE_ID 0x2UL 5655 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI2_COS_QUEUE_ID 0x4UL 5656 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI3_COS_QUEUE_ID 0x8UL 5657 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI4_COS_QUEUE_ID 0x10UL 5658 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI5_COS_QUEUE_ID 0x20UL 5659 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI6_COS_QUEUE_ID 0x40UL 5660 #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI7_COS_QUEUE_ID 0x80UL 5661 u8 port_id; 5662 u8 pri0_cos_queue_id; 5663 u8 pri1_cos_queue_id; 5664 u8 pri2_cos_queue_id; 5665 u8 pri3_cos_queue_id; 5666 u8 pri4_cos_queue_id; 5667 u8 pri5_cos_queue_id; 5668 u8 pri6_cos_queue_id; 5669 u8 pri7_cos_queue_id; 5670 u8 unused_0[7]; 5671 }; 5672 5673 /* hwrm_queue_pri2cos_cfg_output (size:128b/16B) */ 5674 struct hwrm_queue_pri2cos_cfg_output { 5675 __le16 error_code; 5676 __le16 req_type; 5677 __le16 seq_id; 5678 __le16 resp_len; 5679 u8 unused_0[7]; 5680 u8 valid; 5681 }; 5682 5683 /* hwrm_queue_cos2bw_qcfg_input (size:192b/24B) */ 5684 struct hwrm_queue_cos2bw_qcfg_input { 5685 __le16 req_type; 5686 __le16 cmpl_ring; 5687 __le16 seq_id; 5688 __le16 target_id; 5689 __le64 resp_addr; 5690 __le16 port_id; 5691 u8 unused_0[6]; 5692 }; 5693 5694 /* hwrm_queue_cos2bw_qcfg_output (size:896b/112B) */ 5695 struct hwrm_queue_cos2bw_qcfg_output { 5696 __le16 error_code; 5697 __le16 req_type; 5698 __le16 seq_id; 5699 __le16 resp_len; 5700 u8 queue_id0; 5701 u8 unused_0; 5702 __le16 unused_1; 5703 __le32 queue_id0_min_bw; 5704 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5705 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0 5706 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL 5707 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28) 5708 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28) 5709 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES 5710 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5711 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29 5712 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5713 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5714 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5715 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5716 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5717 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5718 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID 5719 __le32 queue_id0_max_bw; 5720 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5721 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0 5722 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL 5723 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28) 5724 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28) 5725 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES 5726 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5727 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29 5728 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5729 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5730 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5731 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5732 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5733 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5734 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID 5735 u8 queue_id0_tsa_assign; 5736 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL 5737 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL 5738 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5739 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL 5740 u8 queue_id0_pri_lvl; 5741 u8 queue_id0_bw_weight; 5742 u8 queue_id1; 5743 __le32 queue_id1_min_bw; 5744 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5745 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0 5746 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL 5747 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28) 5748 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28) 5749 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES 5750 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5751 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29 5752 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5753 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5754 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5755 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5756 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5757 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5758 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID 5759 __le32 queue_id1_max_bw; 5760 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5761 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0 5762 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL 5763 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28) 5764 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28) 5765 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES 5766 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5767 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29 5768 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5769 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5770 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5771 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5772 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5773 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5774 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID 5775 u8 queue_id1_tsa_assign; 5776 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL 5777 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL 5778 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5779 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL 5780 u8 queue_id1_pri_lvl; 5781 u8 queue_id1_bw_weight; 5782 u8 queue_id2; 5783 __le32 queue_id2_min_bw; 5784 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5785 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0 5786 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL 5787 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28) 5788 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28) 5789 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES 5790 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5791 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29 5792 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5793 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5794 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5795 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5796 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5797 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5798 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID 5799 __le32 queue_id2_max_bw; 5800 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5801 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0 5802 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL 5803 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28) 5804 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28) 5805 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES 5806 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5807 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29 5808 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5809 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5810 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5811 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5812 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5813 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5814 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID 5815 u8 queue_id2_tsa_assign; 5816 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL 5817 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL 5818 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5819 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL 5820 u8 queue_id2_pri_lvl; 5821 u8 queue_id2_bw_weight; 5822 u8 queue_id3; 5823 __le32 queue_id3_min_bw; 5824 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5825 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0 5826 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL 5827 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28) 5828 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28) 5829 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES 5830 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5831 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29 5832 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5833 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5834 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5835 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5836 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5837 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5838 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID 5839 __le32 queue_id3_max_bw; 5840 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5841 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0 5842 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL 5843 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28) 5844 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28) 5845 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES 5846 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5847 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29 5848 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5849 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5850 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5851 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5852 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5853 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5854 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID 5855 u8 queue_id3_tsa_assign; 5856 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL 5857 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL 5858 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5859 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL 5860 u8 queue_id3_pri_lvl; 5861 u8 queue_id3_bw_weight; 5862 u8 queue_id4; 5863 __le32 queue_id4_min_bw; 5864 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5865 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0 5866 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL 5867 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28) 5868 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28) 5869 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES 5870 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5871 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29 5872 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5873 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5874 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5875 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5876 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5877 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5878 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID 5879 __le32 queue_id4_max_bw; 5880 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5881 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0 5882 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL 5883 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28) 5884 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28) 5885 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES 5886 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5887 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29 5888 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5889 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5890 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5891 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5892 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5893 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5894 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID 5895 u8 queue_id4_tsa_assign; 5896 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL 5897 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL 5898 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5899 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL 5900 u8 queue_id4_pri_lvl; 5901 u8 queue_id4_bw_weight; 5902 u8 queue_id5; 5903 __le32 queue_id5_min_bw; 5904 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5905 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0 5906 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL 5907 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28) 5908 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28) 5909 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES 5910 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5911 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29 5912 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5913 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5914 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5915 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5916 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5917 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5918 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID 5919 __le32 queue_id5_max_bw; 5920 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5921 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0 5922 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL 5923 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28) 5924 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28) 5925 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES 5926 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5927 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29 5928 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5929 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5930 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5931 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5932 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5933 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5934 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID 5935 u8 queue_id5_tsa_assign; 5936 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL 5937 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL 5938 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5939 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL 5940 u8 queue_id5_pri_lvl; 5941 u8 queue_id5_bw_weight; 5942 u8 queue_id6; 5943 __le32 queue_id6_min_bw; 5944 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5945 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0 5946 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL 5947 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28) 5948 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28) 5949 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES 5950 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5951 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29 5952 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5953 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5954 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5955 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5956 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5957 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5958 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID 5959 __le32 queue_id6_max_bw; 5960 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL 5961 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0 5962 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL 5963 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28) 5964 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28) 5965 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES 5966 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5967 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29 5968 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5969 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5970 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5971 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5972 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5973 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5974 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID 5975 u8 queue_id6_tsa_assign; 5976 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL 5977 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL 5978 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL 5979 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL 5980 u8 queue_id6_pri_lvl; 5981 u8 queue_id6_bw_weight; 5982 u8 queue_id7; 5983 __le32 queue_id7_min_bw; 5984 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL 5985 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0 5986 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL 5987 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28) 5988 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28) 5989 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES 5990 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 5991 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29 5992 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 5993 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 5994 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 5995 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 5996 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 5997 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 5998 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID 5999 __le32 queue_id7_max_bw; 6000 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6001 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0 6002 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL 6003 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28) 6004 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28) 6005 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES 6006 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6007 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29 6008 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6009 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6010 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6011 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6012 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6013 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6014 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID 6015 u8 queue_id7_tsa_assign; 6016 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL 6017 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL 6018 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6019 #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL 6020 u8 queue_id7_pri_lvl; 6021 u8 queue_id7_bw_weight; 6022 u8 unused_2[4]; 6023 u8 valid; 6024 }; 6025 6026 /* hwrm_queue_cos2bw_cfg_input (size:1024b/128B) */ 6027 struct hwrm_queue_cos2bw_cfg_input { 6028 __le16 req_type; 6029 __le16 cmpl_ring; 6030 __le16 seq_id; 6031 __le16 target_id; 6032 __le64 resp_addr; 6033 __le32 flags; 6034 __le32 enables; 6035 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID 0x1UL 6036 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID1_VALID 0x2UL 6037 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID2_VALID 0x4UL 6038 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID3_VALID 0x8UL 6039 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID4_VALID 0x10UL 6040 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID5_VALID 0x20UL 6041 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID6_VALID 0x40UL 6042 #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID7_VALID 0x80UL 6043 __le16 port_id; 6044 u8 queue_id0; 6045 u8 unused_0; 6046 __le32 queue_id0_min_bw; 6047 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6048 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0 6049 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL 6050 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28) 6051 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28) 6052 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES 6053 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6054 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29 6055 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6056 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6057 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6058 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6059 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6060 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6061 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID 6062 __le32 queue_id0_max_bw; 6063 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6064 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0 6065 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL 6066 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28) 6067 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28) 6068 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES 6069 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6070 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29 6071 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6072 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6073 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6074 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6075 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6076 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6077 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID 6078 u8 queue_id0_tsa_assign; 6079 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL 6080 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL 6081 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6082 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL 6083 u8 queue_id0_pri_lvl; 6084 u8 queue_id0_bw_weight; 6085 u8 queue_id1; 6086 __le32 queue_id1_min_bw; 6087 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6088 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0 6089 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL 6090 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28) 6091 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28) 6092 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES 6093 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6094 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29 6095 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6096 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6097 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6098 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6099 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6100 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6101 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID 6102 __le32 queue_id1_max_bw; 6103 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6104 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0 6105 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL 6106 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28) 6107 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28) 6108 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES 6109 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6110 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29 6111 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6112 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6113 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6114 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6115 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6116 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6117 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID 6118 u8 queue_id1_tsa_assign; 6119 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL 6120 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL 6121 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6122 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL 6123 u8 queue_id1_pri_lvl; 6124 u8 queue_id1_bw_weight; 6125 u8 queue_id2; 6126 __le32 queue_id2_min_bw; 6127 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6128 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0 6129 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL 6130 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28) 6131 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28) 6132 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES 6133 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6134 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29 6135 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6136 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6137 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6138 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6139 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6140 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6141 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID 6142 __le32 queue_id2_max_bw; 6143 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6144 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0 6145 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL 6146 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28) 6147 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28) 6148 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES 6149 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6150 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29 6151 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6152 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6153 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6154 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6155 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6156 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6157 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID 6158 u8 queue_id2_tsa_assign; 6159 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL 6160 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL 6161 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6162 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL 6163 u8 queue_id2_pri_lvl; 6164 u8 queue_id2_bw_weight; 6165 u8 queue_id3; 6166 __le32 queue_id3_min_bw; 6167 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6168 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0 6169 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL 6170 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28) 6171 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28) 6172 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES 6173 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6174 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29 6175 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6176 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6177 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6178 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6179 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6180 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6181 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID 6182 __le32 queue_id3_max_bw; 6183 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6184 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0 6185 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL 6186 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28) 6187 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28) 6188 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES 6189 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6190 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29 6191 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6192 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6193 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6194 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6195 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6196 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6197 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID 6198 u8 queue_id3_tsa_assign; 6199 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL 6200 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL 6201 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6202 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL 6203 u8 queue_id3_pri_lvl; 6204 u8 queue_id3_bw_weight; 6205 u8 queue_id4; 6206 __le32 queue_id4_min_bw; 6207 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6208 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0 6209 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL 6210 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28) 6211 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28) 6212 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES 6213 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6214 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29 6215 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6216 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6217 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6218 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6219 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6220 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6221 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID 6222 __le32 queue_id4_max_bw; 6223 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6224 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0 6225 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL 6226 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28) 6227 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28) 6228 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES 6229 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6230 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29 6231 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6232 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6233 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6234 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6235 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6236 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6237 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID 6238 u8 queue_id4_tsa_assign; 6239 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL 6240 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL 6241 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6242 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL 6243 u8 queue_id4_pri_lvl; 6244 u8 queue_id4_bw_weight; 6245 u8 queue_id5; 6246 __le32 queue_id5_min_bw; 6247 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6248 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0 6249 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL 6250 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28) 6251 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28) 6252 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES 6253 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6254 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29 6255 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6256 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6257 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6258 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6259 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6260 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6261 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID 6262 __le32 queue_id5_max_bw; 6263 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6264 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0 6265 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL 6266 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28) 6267 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28) 6268 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES 6269 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6270 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29 6271 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6272 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6273 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6274 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6275 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6276 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6277 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID 6278 u8 queue_id5_tsa_assign; 6279 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL 6280 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL 6281 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6282 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL 6283 u8 queue_id5_pri_lvl; 6284 u8 queue_id5_bw_weight; 6285 u8 queue_id6; 6286 __le32 queue_id6_min_bw; 6287 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6288 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0 6289 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL 6290 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28) 6291 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28) 6292 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES 6293 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6294 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29 6295 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6296 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6297 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6298 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6299 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6300 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6301 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID 6302 __le32 queue_id6_max_bw; 6303 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6304 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0 6305 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL 6306 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28) 6307 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28) 6308 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES 6309 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6310 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29 6311 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6312 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6313 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6314 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6315 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6316 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6317 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID 6318 u8 queue_id6_tsa_assign; 6319 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL 6320 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL 6321 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6322 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL 6323 u8 queue_id6_pri_lvl; 6324 u8 queue_id6_bw_weight; 6325 u8 queue_id7; 6326 __le32 queue_id7_min_bw; 6327 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL 6328 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0 6329 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL 6330 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28) 6331 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28) 6332 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES 6333 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6334 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29 6335 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6336 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6337 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6338 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6339 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6340 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6341 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID 6342 __le32 queue_id7_max_bw; 6343 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6344 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0 6345 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL 6346 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28) 6347 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28) 6348 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES 6349 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6350 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29 6351 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6352 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6353 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6354 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6355 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6356 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6357 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID 6358 u8 queue_id7_tsa_assign; 6359 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL 6360 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL 6361 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL 6362 #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL 6363 u8 queue_id7_pri_lvl; 6364 u8 queue_id7_bw_weight; 6365 u8 unused_1[5]; 6366 }; 6367 6368 /* hwrm_queue_cos2bw_cfg_output (size:128b/16B) */ 6369 struct hwrm_queue_cos2bw_cfg_output { 6370 __le16 error_code; 6371 __le16 req_type; 6372 __le16 seq_id; 6373 __le16 resp_len; 6374 u8 unused_0[7]; 6375 u8 valid; 6376 }; 6377 6378 /* hwrm_queue_dscp_qcaps_input (size:192b/24B) */ 6379 struct hwrm_queue_dscp_qcaps_input { 6380 __le16 req_type; 6381 __le16 cmpl_ring; 6382 __le16 seq_id; 6383 __le16 target_id; 6384 __le64 resp_addr; 6385 u8 port_id; 6386 u8 unused_0[7]; 6387 }; 6388 6389 /* hwrm_queue_dscp_qcaps_output (size:128b/16B) */ 6390 struct hwrm_queue_dscp_qcaps_output { 6391 __le16 error_code; 6392 __le16 req_type; 6393 __le16 seq_id; 6394 __le16 resp_len; 6395 u8 num_dscp_bits; 6396 u8 unused_0; 6397 __le16 max_entries; 6398 u8 unused_1[3]; 6399 u8 valid; 6400 }; 6401 6402 /* hwrm_queue_dscp2pri_qcfg_input (size:256b/32B) */ 6403 struct hwrm_queue_dscp2pri_qcfg_input { 6404 __le16 req_type; 6405 __le16 cmpl_ring; 6406 __le16 seq_id; 6407 __le16 target_id; 6408 __le64 resp_addr; 6409 __le64 dest_data_addr; 6410 u8 port_id; 6411 u8 unused_0; 6412 __le16 dest_data_buffer_size; 6413 u8 unused_1[4]; 6414 }; 6415 6416 /* hwrm_queue_dscp2pri_qcfg_output (size:128b/16B) */ 6417 struct hwrm_queue_dscp2pri_qcfg_output { 6418 __le16 error_code; 6419 __le16 req_type; 6420 __le16 seq_id; 6421 __le16 resp_len; 6422 __le16 entry_cnt; 6423 u8 default_pri; 6424 u8 unused_0[4]; 6425 u8 valid; 6426 }; 6427 6428 /* hwrm_queue_dscp2pri_cfg_input (size:320b/40B) */ 6429 struct hwrm_queue_dscp2pri_cfg_input { 6430 __le16 req_type; 6431 __le16 cmpl_ring; 6432 __le16 seq_id; 6433 __le16 target_id; 6434 __le64 resp_addr; 6435 __le64 src_data_addr; 6436 __le32 flags; 6437 #define QUEUE_DSCP2PRI_CFG_REQ_FLAGS_USE_HW_DEFAULT_PRI 0x1UL 6438 __le32 enables; 6439 #define QUEUE_DSCP2PRI_CFG_REQ_ENABLES_DEFAULT_PRI 0x1UL 6440 u8 port_id; 6441 u8 default_pri; 6442 __le16 entry_cnt; 6443 u8 unused_0[4]; 6444 }; 6445 6446 /* hwrm_queue_dscp2pri_cfg_output (size:128b/16B) */ 6447 struct hwrm_queue_dscp2pri_cfg_output { 6448 __le16 error_code; 6449 __le16 req_type; 6450 __le16 seq_id; 6451 __le16 resp_len; 6452 u8 unused_0[7]; 6453 u8 valid; 6454 }; 6455 6456 /* hwrm_vnic_alloc_input (size:192b/24B) */ 6457 struct hwrm_vnic_alloc_input { 6458 __le16 req_type; 6459 __le16 cmpl_ring; 6460 __le16 seq_id; 6461 __le16 target_id; 6462 __le64 resp_addr; 6463 __le32 flags; 6464 #define VNIC_ALLOC_REQ_FLAGS_DEFAULT 0x1UL 6465 #define VNIC_ALLOC_REQ_FLAGS_VIRTIO_NET_FID_VALID 0x2UL 6466 __le16 virtio_net_fid; 6467 u8 unused_0[2]; 6468 }; 6469 6470 /* hwrm_vnic_alloc_output (size:128b/16B) */ 6471 struct hwrm_vnic_alloc_output { 6472 __le16 error_code; 6473 __le16 req_type; 6474 __le16 seq_id; 6475 __le16 resp_len; 6476 __le32 vnic_id; 6477 u8 unused_0[3]; 6478 u8 valid; 6479 }; 6480 6481 /* hwrm_vnic_free_input (size:192b/24B) */ 6482 struct hwrm_vnic_free_input { 6483 __le16 req_type; 6484 __le16 cmpl_ring; 6485 __le16 seq_id; 6486 __le16 target_id; 6487 __le64 resp_addr; 6488 __le32 vnic_id; 6489 u8 unused_0[4]; 6490 }; 6491 6492 /* hwrm_vnic_free_output (size:128b/16B) */ 6493 struct hwrm_vnic_free_output { 6494 __le16 error_code; 6495 __le16 req_type; 6496 __le16 seq_id; 6497 __le16 resp_len; 6498 u8 unused_0[7]; 6499 u8 valid; 6500 }; 6501 6502 /* hwrm_vnic_cfg_input (size:384b/48B) */ 6503 struct hwrm_vnic_cfg_input { 6504 __le16 req_type; 6505 __le16 cmpl_ring; 6506 __le16 seq_id; 6507 __le16 target_id; 6508 __le64 resp_addr; 6509 __le32 flags; 6510 #define VNIC_CFG_REQ_FLAGS_DEFAULT 0x1UL 6511 #define VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE 0x2UL 6512 #define VNIC_CFG_REQ_FLAGS_BD_STALL_MODE 0x4UL 6513 #define VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE 0x8UL 6514 #define VNIC_CFG_REQ_FLAGS_ROCE_ONLY_VNIC_MODE 0x10UL 6515 #define VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE 0x20UL 6516 #define VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE 0x40UL 6517 __le32 enables; 6518 #define VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP 0x1UL 6519 #define VNIC_CFG_REQ_ENABLES_RSS_RULE 0x2UL 6520 #define VNIC_CFG_REQ_ENABLES_COS_RULE 0x4UL 6521 #define VNIC_CFG_REQ_ENABLES_LB_RULE 0x8UL 6522 #define VNIC_CFG_REQ_ENABLES_MRU 0x10UL 6523 #define VNIC_CFG_REQ_ENABLES_DEFAULT_RX_RING_ID 0x20UL 6524 #define VNIC_CFG_REQ_ENABLES_DEFAULT_CMPL_RING_ID 0x40UL 6525 #define VNIC_CFG_REQ_ENABLES_QUEUE_ID 0x80UL 6526 #define VNIC_CFG_REQ_ENABLES_RX_CSUM_V2_MODE 0x100UL 6527 #define VNIC_CFG_REQ_ENABLES_L2_CQE_MODE 0x200UL 6528 __le16 vnic_id; 6529 __le16 dflt_ring_grp; 6530 __le16 rss_rule; 6531 __le16 cos_rule; 6532 __le16 lb_rule; 6533 __le16 mru; 6534 __le16 default_rx_ring_id; 6535 __le16 default_cmpl_ring_id; 6536 __le16 queue_id; 6537 u8 rx_csum_v2_mode; 6538 #define VNIC_CFG_REQ_RX_CSUM_V2_MODE_DEFAULT 0x0UL 6539 #define VNIC_CFG_REQ_RX_CSUM_V2_MODE_ALL_OK 0x1UL 6540 #define VNIC_CFG_REQ_RX_CSUM_V2_MODE_MAX 0x2UL 6541 #define VNIC_CFG_REQ_RX_CSUM_V2_MODE_LAST VNIC_CFG_REQ_RX_CSUM_V2_MODE_MAX 6542 u8 l2_cqe_mode; 6543 #define VNIC_CFG_REQ_L2_CQE_MODE_DEFAULT 0x0UL 6544 #define VNIC_CFG_REQ_L2_CQE_MODE_COMPRESSED 0x1UL 6545 #define VNIC_CFG_REQ_L2_CQE_MODE_MIXED 0x2UL 6546 #define VNIC_CFG_REQ_L2_CQE_MODE_LAST VNIC_CFG_REQ_L2_CQE_MODE_MIXED 6547 u8 unused0[4]; 6548 }; 6549 6550 /* hwrm_vnic_cfg_output (size:128b/16B) */ 6551 struct hwrm_vnic_cfg_output { 6552 __le16 error_code; 6553 __le16 req_type; 6554 __le16 seq_id; 6555 __le16 resp_len; 6556 u8 unused_0[7]; 6557 u8 valid; 6558 }; 6559 6560 /* hwrm_vnic_qcaps_input (size:192b/24B) */ 6561 struct hwrm_vnic_qcaps_input { 6562 __le16 req_type; 6563 __le16 cmpl_ring; 6564 __le16 seq_id; 6565 __le16 target_id; 6566 __le64 resp_addr; 6567 __le32 enables; 6568 u8 unused_0[4]; 6569 }; 6570 6571 /* hwrm_vnic_qcaps_output (size:192b/24B) */ 6572 struct hwrm_vnic_qcaps_output { 6573 __le16 error_code; 6574 __le16 req_type; 6575 __le16 seq_id; 6576 __le16 resp_len; 6577 __le16 mru; 6578 u8 unused_0[2]; 6579 __le32 flags; 6580 #define VNIC_QCAPS_RESP_FLAGS_UNUSED 0x1UL 6581 #define VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP 0x2UL 6582 #define VNIC_QCAPS_RESP_FLAGS_BD_STALL_CAP 0x4UL 6583 #define VNIC_QCAPS_RESP_FLAGS_ROCE_DUAL_VNIC_CAP 0x8UL 6584 #define VNIC_QCAPS_RESP_FLAGS_ROCE_ONLY_VNIC_CAP 0x10UL 6585 #define VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP 0x20UL 6586 #define VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP 0x40UL 6587 #define VNIC_QCAPS_RESP_FLAGS_OUTERMOST_RSS_CAP 0x80UL 6588 #define VNIC_QCAPS_RESP_FLAGS_COS_ASSIGNMENT_CAP 0x100UL 6589 #define VNIC_QCAPS_RESP_FLAGS_RX_CMPL_V2_CAP 0x200UL 6590 #define VNIC_QCAPS_RESP_FLAGS_VNIC_STATE_CAP 0x400UL 6591 #define VNIC_QCAPS_RESP_FLAGS_VIRTIO_NET_VNIC_ALLOC_CAP 0x800UL 6592 #define VNIC_QCAPS_RESP_FLAGS_METADATA_FORMAT_CAP 0x1000UL 6593 #define VNIC_QCAPS_RESP_FLAGS_RSS_STRICT_HASH_TYPE_CAP 0x2000UL 6594 #define VNIC_QCAPS_RESP_FLAGS_RSS_HASH_TYPE_DELTA_CAP 0x4000UL 6595 #define VNIC_QCAPS_RESP_FLAGS_RING_SELECT_MODE_TOEPLITZ_CAP 0x8000UL 6596 #define VNIC_QCAPS_RESP_FLAGS_RING_SELECT_MODE_XOR_CAP 0x10000UL 6597 #define VNIC_QCAPS_RESP_FLAGS_RING_SELECT_MODE_TOEPLITZ_CHKSM_CAP 0x20000UL 6598 #define VNIC_QCAPS_RESP_FLAGS_RSS_IPV6_FLOW_LABEL_CAP 0x40000UL 6599 #define VNIC_QCAPS_RESP_FLAGS_RX_CMPL_V3_CAP 0x80000UL 6600 #define VNIC_QCAPS_RESP_FLAGS_L2_CQE_MODE_CAP 0x100000UL 6601 #define VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_AH_SPI_IPV4_CAP 0x200000UL 6602 #define VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_ESP_SPI_IPV4_CAP 0x400000UL 6603 #define VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_AH_SPI_IPV6_CAP 0x800000UL 6604 #define VNIC_QCAPS_RESP_FLAGS_RSS_IPSEC_ESP_SPI_IPV6_CAP 0x1000000UL 6605 #define VNIC_QCAPS_RESP_FLAGS_OUTERMOST_RSS_TRUSTED_VF_CAP 0x2000000UL 6606 __le16 max_aggs_supported; 6607 u8 unused_1[5]; 6608 u8 valid; 6609 }; 6610 6611 /* hwrm_vnic_tpa_cfg_input (size:320b/40B) */ 6612 struct hwrm_vnic_tpa_cfg_input { 6613 __le16 req_type; 6614 __le16 cmpl_ring; 6615 __le16 seq_id; 6616 __le16 target_id; 6617 __le64 resp_addr; 6618 __le32 flags; 6619 #define VNIC_TPA_CFG_REQ_FLAGS_TPA 0x1UL 6620 #define VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA 0x2UL 6621 #define VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE 0x4UL 6622 #define VNIC_TPA_CFG_REQ_FLAGS_GRO 0x8UL 6623 #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN 0x10UL 6624 #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL 6625 #define VNIC_TPA_CFG_REQ_FLAGS_GRO_IPID_CHECK 0x40UL 6626 #define VNIC_TPA_CFG_REQ_FLAGS_GRO_TTL_CHECK 0x80UL 6627 #define VNIC_TPA_CFG_REQ_FLAGS_AGG_PACK_AS_GRO 0x100UL 6628 __le32 enables; 6629 #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS 0x1UL 6630 #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS 0x2UL 6631 #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_TIMER 0x4UL 6632 #define VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN 0x8UL 6633 __le16 vnic_id; 6634 __le16 max_agg_segs; 6635 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_1 0x0UL 6636 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_2 0x1UL 6637 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_4 0x2UL 6638 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_8 0x3UL 6639 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 0x1fUL 6640 #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_LAST VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 6641 __le16 max_aggs; 6642 #define VNIC_TPA_CFG_REQ_MAX_AGGS_1 0x0UL 6643 #define VNIC_TPA_CFG_REQ_MAX_AGGS_2 0x1UL 6644 #define VNIC_TPA_CFG_REQ_MAX_AGGS_4 0x2UL 6645 #define VNIC_TPA_CFG_REQ_MAX_AGGS_8 0x3UL 6646 #define VNIC_TPA_CFG_REQ_MAX_AGGS_16 0x4UL 6647 #define VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 0x7UL 6648 #define VNIC_TPA_CFG_REQ_MAX_AGGS_LAST VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 6649 u8 unused_0[2]; 6650 __le32 max_agg_timer; 6651 __le32 min_agg_len; 6652 }; 6653 6654 /* hwrm_vnic_tpa_cfg_output (size:128b/16B) */ 6655 struct hwrm_vnic_tpa_cfg_output { 6656 __le16 error_code; 6657 __le16 req_type; 6658 __le16 seq_id; 6659 __le16 resp_len; 6660 u8 unused_0[7]; 6661 u8 valid; 6662 }; 6663 6664 /* hwrm_vnic_tpa_qcfg_input (size:192b/24B) */ 6665 struct hwrm_vnic_tpa_qcfg_input { 6666 __le16 req_type; 6667 __le16 cmpl_ring; 6668 __le16 seq_id; 6669 __le16 target_id; 6670 __le64 resp_addr; 6671 __le16 vnic_id; 6672 u8 unused_0[6]; 6673 }; 6674 6675 /* hwrm_vnic_tpa_qcfg_output (size:256b/32B) */ 6676 struct hwrm_vnic_tpa_qcfg_output { 6677 __le16 error_code; 6678 __le16 req_type; 6679 __le16 seq_id; 6680 __le16 resp_len; 6681 __le32 flags; 6682 #define VNIC_TPA_QCFG_RESP_FLAGS_TPA 0x1UL 6683 #define VNIC_TPA_QCFG_RESP_FLAGS_ENCAP_TPA 0x2UL 6684 #define VNIC_TPA_QCFG_RESP_FLAGS_RSC_WND_UPDATE 0x4UL 6685 #define VNIC_TPA_QCFG_RESP_FLAGS_GRO 0x8UL 6686 #define VNIC_TPA_QCFG_RESP_FLAGS_AGG_WITH_ECN 0x10UL 6687 #define VNIC_TPA_QCFG_RESP_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL 6688 #define VNIC_TPA_QCFG_RESP_FLAGS_GRO_IPID_CHECK 0x40UL 6689 #define VNIC_TPA_QCFG_RESP_FLAGS_GRO_TTL_CHECK 0x80UL 6690 __le16 max_agg_segs; 6691 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_1 0x0UL 6692 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_2 0x1UL 6693 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_4 0x2UL 6694 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_8 0x3UL 6695 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_MAX 0x1fUL 6696 #define VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_LAST VNIC_TPA_QCFG_RESP_MAX_AGG_SEGS_MAX 6697 __le16 max_aggs; 6698 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_1 0x0UL 6699 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_2 0x1UL 6700 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_4 0x2UL 6701 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_8 0x3UL 6702 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_16 0x4UL 6703 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_MAX 0x7UL 6704 #define VNIC_TPA_QCFG_RESP_MAX_AGGS_LAST VNIC_TPA_QCFG_RESP_MAX_AGGS_MAX 6705 __le32 max_agg_timer; 6706 __le32 min_agg_len; 6707 u8 unused_0[7]; 6708 u8 valid; 6709 }; 6710 6711 /* hwrm_vnic_rss_cfg_input (size:384b/48B) */ 6712 struct hwrm_vnic_rss_cfg_input { 6713 __le16 req_type; 6714 __le16 cmpl_ring; 6715 __le16 seq_id; 6716 __le16 target_id; 6717 __le64 resp_addr; 6718 __le32 hash_type; 6719 #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 0x1UL 6720 #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 0x2UL 6721 #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 0x4UL 6722 #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 0x8UL 6723 #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6 0x10UL 6724 #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6 0x20UL 6725 #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6_FLOW_LABEL 0x40UL 6726 #define VNIC_RSS_CFG_REQ_HASH_TYPE_AH_SPI_IPV4 0x80UL 6727 #define VNIC_RSS_CFG_REQ_HASH_TYPE_ESP_SPI_IPV4 0x100UL 6728 #define VNIC_RSS_CFG_REQ_HASH_TYPE_AH_SPI_IPV6 0x200UL 6729 #define VNIC_RSS_CFG_REQ_HASH_TYPE_ESP_SPI_IPV6 0x400UL 6730 __le16 vnic_id; 6731 u8 ring_table_pair_index; 6732 u8 hash_mode_flags; 6733 #define VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT 0x1UL 6734 #define VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_INNERMOST_4 0x2UL 6735 #define VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_INNERMOST_2 0x4UL 6736 #define VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_OUTERMOST_4 0x8UL 6737 #define VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_OUTERMOST_2 0x10UL 6738 __le64 ring_grp_tbl_addr; 6739 __le64 hash_key_tbl_addr; 6740 __le16 rss_ctx_idx; 6741 u8 flags; 6742 #define VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_INCLUDE 0x1UL 6743 #define VNIC_RSS_CFG_REQ_FLAGS_HASH_TYPE_EXCLUDE 0x2UL 6744 u8 ring_select_mode; 6745 #define VNIC_RSS_CFG_REQ_RING_SELECT_MODE_TOEPLITZ 0x0UL 6746 #define VNIC_RSS_CFG_REQ_RING_SELECT_MODE_XOR 0x1UL 6747 #define VNIC_RSS_CFG_REQ_RING_SELECT_MODE_TOEPLITZ_CHECKSUM 0x2UL 6748 #define VNIC_RSS_CFG_REQ_RING_SELECT_MODE_LAST VNIC_RSS_CFG_REQ_RING_SELECT_MODE_TOEPLITZ_CHECKSUM 6749 u8 unused_1[4]; 6750 }; 6751 6752 /* hwrm_vnic_rss_cfg_output (size:128b/16B) */ 6753 struct hwrm_vnic_rss_cfg_output { 6754 __le16 error_code; 6755 __le16 req_type; 6756 __le16 seq_id; 6757 __le16 resp_len; 6758 u8 unused_0[7]; 6759 u8 valid; 6760 }; 6761 6762 /* hwrm_vnic_rss_cfg_cmd_err (size:64b/8B) */ 6763 struct hwrm_vnic_rss_cfg_cmd_err { 6764 u8 code; 6765 #define VNIC_RSS_CFG_CMD_ERR_CODE_UNKNOWN 0x0UL 6766 #define VNIC_RSS_CFG_CMD_ERR_CODE_INTERFACE_NOT_READY 0x1UL 6767 #define VNIC_RSS_CFG_CMD_ERR_CODE_LAST VNIC_RSS_CFG_CMD_ERR_CODE_INTERFACE_NOT_READY 6768 u8 unused_0[7]; 6769 }; 6770 6771 /* hwrm_vnic_plcmodes_cfg_input (size:320b/40B) */ 6772 struct hwrm_vnic_plcmodes_cfg_input { 6773 __le16 req_type; 6774 __le16 cmpl_ring; 6775 __le16 seq_id; 6776 __le16 target_id; 6777 __le64 resp_addr; 6778 __le32 flags; 6779 #define VNIC_PLCMODES_CFG_REQ_FLAGS_REGULAR_PLACEMENT 0x1UL 6780 #define VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT 0x2UL 6781 #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 0x4UL 6782 #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6 0x8UL 6783 #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_FCOE 0x10UL 6784 #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_ROCE 0x20UL 6785 #define VNIC_PLCMODES_CFG_REQ_FLAGS_VIRTIO_PLACEMENT 0x40UL 6786 __le32 enables; 6787 #define VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID 0x1UL 6788 #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_OFFSET_VALID 0x2UL 6789 #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID 0x4UL 6790 #define VNIC_PLCMODES_CFG_REQ_ENABLES_MAX_BDS_VALID 0x8UL 6791 __le32 vnic_id; 6792 __le16 jumbo_thresh; 6793 __le16 hds_offset; 6794 __le16 hds_threshold; 6795 __le16 max_bds; 6796 u8 unused_0[4]; 6797 }; 6798 6799 /* hwrm_vnic_plcmodes_cfg_output (size:128b/16B) */ 6800 struct hwrm_vnic_plcmodes_cfg_output { 6801 __le16 error_code; 6802 __le16 req_type; 6803 __le16 seq_id; 6804 __le16 resp_len; 6805 u8 unused_0[7]; 6806 u8 valid; 6807 }; 6808 6809 /* hwrm_vnic_rss_cos_lb_ctx_alloc_input (size:128b/16B) */ 6810 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input { 6811 __le16 req_type; 6812 __le16 cmpl_ring; 6813 __le16 seq_id; 6814 __le16 target_id; 6815 __le64 resp_addr; 6816 }; 6817 6818 /* hwrm_vnic_rss_cos_lb_ctx_alloc_output (size:128b/16B) */ 6819 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output { 6820 __le16 error_code; 6821 __le16 req_type; 6822 __le16 seq_id; 6823 __le16 resp_len; 6824 __le16 rss_cos_lb_ctx_id; 6825 u8 unused_0[5]; 6826 u8 valid; 6827 }; 6828 6829 /* hwrm_vnic_rss_cos_lb_ctx_free_input (size:192b/24B) */ 6830 struct hwrm_vnic_rss_cos_lb_ctx_free_input { 6831 __le16 req_type; 6832 __le16 cmpl_ring; 6833 __le16 seq_id; 6834 __le16 target_id; 6835 __le64 resp_addr; 6836 __le16 rss_cos_lb_ctx_id; 6837 u8 unused_0[6]; 6838 }; 6839 6840 /* hwrm_vnic_rss_cos_lb_ctx_free_output (size:128b/16B) */ 6841 struct hwrm_vnic_rss_cos_lb_ctx_free_output { 6842 __le16 error_code; 6843 __le16 req_type; 6844 __le16 seq_id; 6845 __le16 resp_len; 6846 u8 unused_0[7]; 6847 u8 valid; 6848 }; 6849 6850 /* hwrm_ring_alloc_input (size:704b/88B) */ 6851 struct hwrm_ring_alloc_input { 6852 __le16 req_type; 6853 __le16 cmpl_ring; 6854 __le16 seq_id; 6855 __le16 target_id; 6856 __le64 resp_addr; 6857 __le32 enables; 6858 #define RING_ALLOC_REQ_ENABLES_RING_ARB_CFG 0x2UL 6859 #define RING_ALLOC_REQ_ENABLES_STAT_CTX_ID_VALID 0x8UL 6860 #define RING_ALLOC_REQ_ENABLES_MAX_BW_VALID 0x20UL 6861 #define RING_ALLOC_REQ_ENABLES_RX_RING_ID_VALID 0x40UL 6862 #define RING_ALLOC_REQ_ENABLES_NQ_RING_ID_VALID 0x80UL 6863 #define RING_ALLOC_REQ_ENABLES_RX_BUF_SIZE_VALID 0x100UL 6864 #define RING_ALLOC_REQ_ENABLES_SCHQ_ID 0x200UL 6865 #define RING_ALLOC_REQ_ENABLES_MPC_CHNLS_TYPE 0x400UL 6866 u8 ring_type; 6867 #define RING_ALLOC_REQ_RING_TYPE_L2_CMPL 0x0UL 6868 #define RING_ALLOC_REQ_RING_TYPE_TX 0x1UL 6869 #define RING_ALLOC_REQ_RING_TYPE_RX 0x2UL 6870 #define RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL 0x3UL 6871 #define RING_ALLOC_REQ_RING_TYPE_RX_AGG 0x4UL 6872 #define RING_ALLOC_REQ_RING_TYPE_NQ 0x5UL 6873 #define RING_ALLOC_REQ_RING_TYPE_LAST RING_ALLOC_REQ_RING_TYPE_NQ 6874 u8 cmpl_coal_cnt; 6875 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_OFF 0x0UL 6876 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_4 0x1UL 6877 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_8 0x2UL 6878 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_12 0x3UL 6879 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_16 0x4UL 6880 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_24 0x5UL 6881 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_32 0x6UL 6882 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_48 0x7UL 6883 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_64 0x8UL 6884 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_96 0x9UL 6885 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_128 0xaUL 6886 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_192 0xbUL 6887 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_256 0xcUL 6888 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_320 0xdUL 6889 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_384 0xeUL 6890 #define RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_MAX 0xfUL 6891 #define RING_ALLOC_REQ_CMPL_COAL_CNT_LAST RING_ALLOC_REQ_CMPL_COAL_CNT_COAL_MAX 6892 __le16 flags; 6893 #define RING_ALLOC_REQ_FLAGS_RX_SOP_PAD 0x1UL 6894 #define RING_ALLOC_REQ_FLAGS_DISABLE_CQ_OVERFLOW_DETECTION 0x2UL 6895 #define RING_ALLOC_REQ_FLAGS_NQ_DBR_PACING 0x4UL 6896 #define RING_ALLOC_REQ_FLAGS_TX_PKT_TS_CMPL_ENABLE 0x8UL 6897 __le64 page_tbl_addr; 6898 __le32 fbo; 6899 u8 page_size; 6900 u8 page_tbl_depth; 6901 __le16 schq_id; 6902 __le32 length; 6903 __le16 logical_id; 6904 __le16 cmpl_ring_id; 6905 __le16 queue_id; 6906 __le16 rx_buf_size; 6907 __le16 rx_ring_id; 6908 __le16 nq_ring_id; 6909 __le16 ring_arb_cfg; 6910 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_MASK 0xfUL 6911 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SFT 0 6912 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SP 0x1UL 6913 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ 0x2UL 6914 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_LAST RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ 6915 #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_MASK 0xf0UL 6916 #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_SFT 4 6917 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_MASK 0xff00UL 6918 #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_SFT 8 6919 __le16 unused_3; 6920 __le32 reserved3; 6921 __le32 stat_ctx_id; 6922 __le32 reserved4; 6923 __le32 max_bw; 6924 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL 6925 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_SFT 0 6926 #define RING_ALLOC_REQ_MAX_BW_SCALE 0x10000000UL 6927 #define RING_ALLOC_REQ_MAX_BW_SCALE_BITS (0x0UL << 28) 6928 #define RING_ALLOC_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28) 6929 #define RING_ALLOC_REQ_MAX_BW_SCALE_LAST RING_ALLOC_REQ_MAX_BW_SCALE_BYTES 6930 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL 6931 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29 6932 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29) 6933 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29) 6934 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29) 6935 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29) 6936 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29) 6937 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29) 6938 #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_LAST RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID 6939 u8 int_mode; 6940 #define RING_ALLOC_REQ_INT_MODE_LEGACY 0x0UL 6941 #define RING_ALLOC_REQ_INT_MODE_RSVD 0x1UL 6942 #define RING_ALLOC_REQ_INT_MODE_MSIX 0x2UL 6943 #define RING_ALLOC_REQ_INT_MODE_POLL 0x3UL 6944 #define RING_ALLOC_REQ_INT_MODE_LAST RING_ALLOC_REQ_INT_MODE_POLL 6945 u8 mpc_chnls_type; 6946 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_TCE 0x0UL 6947 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_RCE 0x1UL 6948 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_TE_CFA 0x2UL 6949 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_RE_CFA 0x3UL 6950 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_PRIMATE 0x4UL 6951 #define RING_ALLOC_REQ_MPC_CHNLS_TYPE_LAST RING_ALLOC_REQ_MPC_CHNLS_TYPE_PRIMATE 6952 u8 unused_4[2]; 6953 __le64 cq_handle; 6954 }; 6955 6956 /* hwrm_ring_alloc_output (size:128b/16B) */ 6957 struct hwrm_ring_alloc_output { 6958 __le16 error_code; 6959 __le16 req_type; 6960 __le16 seq_id; 6961 __le16 resp_len; 6962 __le16 ring_id; 6963 __le16 logical_ring_id; 6964 u8 push_buffer_index; 6965 #define RING_ALLOC_RESP_PUSH_BUFFER_INDEX_PING_BUFFER 0x0UL 6966 #define RING_ALLOC_RESP_PUSH_BUFFER_INDEX_PONG_BUFFER 0x1UL 6967 #define RING_ALLOC_RESP_PUSH_BUFFER_INDEX_LAST RING_ALLOC_RESP_PUSH_BUFFER_INDEX_PONG_BUFFER 6968 u8 unused_0[2]; 6969 u8 valid; 6970 }; 6971 6972 /* hwrm_ring_free_input (size:256b/32B) */ 6973 struct hwrm_ring_free_input { 6974 __le16 req_type; 6975 __le16 cmpl_ring; 6976 __le16 seq_id; 6977 __le16 target_id; 6978 __le64 resp_addr; 6979 u8 ring_type; 6980 #define RING_FREE_REQ_RING_TYPE_L2_CMPL 0x0UL 6981 #define RING_FREE_REQ_RING_TYPE_TX 0x1UL 6982 #define RING_FREE_REQ_RING_TYPE_RX 0x2UL 6983 #define RING_FREE_REQ_RING_TYPE_ROCE_CMPL 0x3UL 6984 #define RING_FREE_REQ_RING_TYPE_RX_AGG 0x4UL 6985 #define RING_FREE_REQ_RING_TYPE_NQ 0x5UL 6986 #define RING_FREE_REQ_RING_TYPE_LAST RING_FREE_REQ_RING_TYPE_NQ 6987 u8 flags; 6988 #define RING_FREE_REQ_FLAGS_VIRTIO_RING_VALID 0x1UL 6989 #define RING_FREE_REQ_FLAGS_LAST RING_FREE_REQ_FLAGS_VIRTIO_RING_VALID 6990 __le16 ring_id; 6991 __le32 prod_idx; 6992 __le32 opaque; 6993 __le32 unused_1; 6994 }; 6995 6996 /* hwrm_ring_free_output (size:128b/16B) */ 6997 struct hwrm_ring_free_output { 6998 __le16 error_code; 6999 __le16 req_type; 7000 __le16 seq_id; 7001 __le16 resp_len; 7002 u8 unused_0[7]; 7003 u8 valid; 7004 }; 7005 7006 /* hwrm_ring_reset_input (size:192b/24B) */ 7007 struct hwrm_ring_reset_input { 7008 __le16 req_type; 7009 __le16 cmpl_ring; 7010 __le16 seq_id; 7011 __le16 target_id; 7012 __le64 resp_addr; 7013 u8 ring_type; 7014 #define RING_RESET_REQ_RING_TYPE_L2_CMPL 0x0UL 7015 #define RING_RESET_REQ_RING_TYPE_TX 0x1UL 7016 #define RING_RESET_REQ_RING_TYPE_RX 0x2UL 7017 #define RING_RESET_REQ_RING_TYPE_ROCE_CMPL 0x3UL 7018 #define RING_RESET_REQ_RING_TYPE_RX_RING_GRP 0x6UL 7019 #define RING_RESET_REQ_RING_TYPE_LAST RING_RESET_REQ_RING_TYPE_RX_RING_GRP 7020 u8 unused_0; 7021 __le16 ring_id; 7022 u8 unused_1[4]; 7023 }; 7024 7025 /* hwrm_ring_reset_output (size:128b/16B) */ 7026 struct hwrm_ring_reset_output { 7027 __le16 error_code; 7028 __le16 req_type; 7029 __le16 seq_id; 7030 __le16 resp_len; 7031 u8 push_buffer_index; 7032 #define RING_RESET_RESP_PUSH_BUFFER_INDEX_PING_BUFFER 0x0UL 7033 #define RING_RESET_RESP_PUSH_BUFFER_INDEX_PONG_BUFFER 0x1UL 7034 #define RING_RESET_RESP_PUSH_BUFFER_INDEX_LAST RING_RESET_RESP_PUSH_BUFFER_INDEX_PONG_BUFFER 7035 u8 unused_0[3]; 7036 u8 consumer_idx[3]; 7037 u8 valid; 7038 }; 7039 7040 /* hwrm_ring_aggint_qcaps_input (size:128b/16B) */ 7041 struct hwrm_ring_aggint_qcaps_input { 7042 __le16 req_type; 7043 __le16 cmpl_ring; 7044 __le16 seq_id; 7045 __le16 target_id; 7046 __le64 resp_addr; 7047 }; 7048 7049 /* hwrm_ring_aggint_qcaps_output (size:384b/48B) */ 7050 struct hwrm_ring_aggint_qcaps_output { 7051 __le16 error_code; 7052 __le16 req_type; 7053 __le16 seq_id; 7054 __le16 resp_len; 7055 __le32 cmpl_params; 7056 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN 0x1UL 7057 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MAX 0x2UL 7058 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET 0x4UL 7059 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE 0x8UL 7060 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR 0x10UL 7061 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT 0x20UL 7062 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR 0x40UL 7063 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR_DURING_INT 0x80UL 7064 #define RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_AGGR_INT 0x100UL 7065 __le32 nq_params; 7066 #define RING_AGGINT_QCAPS_RESP_NQ_PARAMS_INT_LAT_TMR_MIN 0x1UL 7067 __le16 num_cmpl_dma_aggr_min; 7068 __le16 num_cmpl_dma_aggr_max; 7069 __le16 num_cmpl_dma_aggr_during_int_min; 7070 __le16 num_cmpl_dma_aggr_during_int_max; 7071 __le16 cmpl_aggr_dma_tmr_min; 7072 __le16 cmpl_aggr_dma_tmr_max; 7073 __le16 cmpl_aggr_dma_tmr_during_int_min; 7074 __le16 cmpl_aggr_dma_tmr_during_int_max; 7075 __le16 int_lat_tmr_min_min; 7076 __le16 int_lat_tmr_min_max; 7077 __le16 int_lat_tmr_max_min; 7078 __le16 int_lat_tmr_max_max; 7079 __le16 num_cmpl_aggr_int_min; 7080 __le16 num_cmpl_aggr_int_max; 7081 __le16 timer_units; 7082 u8 unused_0[1]; 7083 u8 valid; 7084 }; 7085 7086 /* hwrm_ring_cmpl_ring_qaggint_params_input (size:192b/24B) */ 7087 struct hwrm_ring_cmpl_ring_qaggint_params_input { 7088 __le16 req_type; 7089 __le16 cmpl_ring; 7090 __le16 seq_id; 7091 __le16 target_id; 7092 __le64 resp_addr; 7093 __le16 ring_id; 7094 __le16 flags; 7095 #define RING_CMPL_RING_QAGGINT_PARAMS_REQ_FLAGS_UNUSED_0_MASK 0x3UL 7096 #define RING_CMPL_RING_QAGGINT_PARAMS_REQ_FLAGS_UNUSED_0_SFT 0 7097 #define RING_CMPL_RING_QAGGINT_PARAMS_REQ_FLAGS_IS_NQ 0x4UL 7098 u8 unused_0[4]; 7099 }; 7100 7101 /* hwrm_ring_cmpl_ring_qaggint_params_output (size:256b/32B) */ 7102 struct hwrm_ring_cmpl_ring_qaggint_params_output { 7103 __le16 error_code; 7104 __le16 req_type; 7105 __le16 seq_id; 7106 __le16 resp_len; 7107 __le16 flags; 7108 #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_TIMER_RESET 0x1UL 7109 #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_RING_IDLE 0x2UL 7110 __le16 num_cmpl_dma_aggr; 7111 __le16 num_cmpl_dma_aggr_during_int; 7112 __le16 cmpl_aggr_dma_tmr; 7113 __le16 cmpl_aggr_dma_tmr_during_int; 7114 __le16 int_lat_tmr_min; 7115 __le16 int_lat_tmr_max; 7116 __le16 num_cmpl_aggr_int; 7117 u8 unused_0[7]; 7118 u8 valid; 7119 }; 7120 7121 /* hwrm_ring_cmpl_ring_cfg_aggint_params_input (size:320b/40B) */ 7122 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input { 7123 __le16 req_type; 7124 __le16 cmpl_ring; 7125 __le16 seq_id; 7126 __le16 target_id; 7127 __le64 resp_addr; 7128 __le16 ring_id; 7129 __le16 flags; 7130 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET 0x1UL 7131 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE 0x2UL 7132 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_IS_NQ 0x4UL 7133 __le16 num_cmpl_dma_aggr; 7134 __le16 num_cmpl_dma_aggr_during_int; 7135 __le16 cmpl_aggr_dma_tmr; 7136 __le16 cmpl_aggr_dma_tmr_during_int; 7137 __le16 int_lat_tmr_min; 7138 __le16 int_lat_tmr_max; 7139 __le16 num_cmpl_aggr_int; 7140 __le16 enables; 7141 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR 0x1UL 7142 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR_DURING_INT 0x2UL 7143 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_CMPL_AGGR_DMA_TMR 0x4UL 7144 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MIN 0x8UL 7145 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MAX 0x10UL 7146 #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_AGGR_INT 0x20UL 7147 u8 unused_0[4]; 7148 }; 7149 7150 /* hwrm_ring_cmpl_ring_cfg_aggint_params_output (size:128b/16B) */ 7151 struct hwrm_ring_cmpl_ring_cfg_aggint_params_output { 7152 __le16 error_code; 7153 __le16 req_type; 7154 __le16 seq_id; 7155 __le16 resp_len; 7156 u8 unused_0[7]; 7157 u8 valid; 7158 }; 7159 7160 /* hwrm_ring_grp_alloc_input (size:192b/24B) */ 7161 struct hwrm_ring_grp_alloc_input { 7162 __le16 req_type; 7163 __le16 cmpl_ring; 7164 __le16 seq_id; 7165 __le16 target_id; 7166 __le64 resp_addr; 7167 __le16 cr; 7168 __le16 rr; 7169 __le16 ar; 7170 __le16 sc; 7171 }; 7172 7173 /* hwrm_ring_grp_alloc_output (size:128b/16B) */ 7174 struct hwrm_ring_grp_alloc_output { 7175 __le16 error_code; 7176 __le16 req_type; 7177 __le16 seq_id; 7178 __le16 resp_len; 7179 __le32 ring_group_id; 7180 u8 unused_0[3]; 7181 u8 valid; 7182 }; 7183 7184 /* hwrm_ring_grp_free_input (size:192b/24B) */ 7185 struct hwrm_ring_grp_free_input { 7186 __le16 req_type; 7187 __le16 cmpl_ring; 7188 __le16 seq_id; 7189 __le16 target_id; 7190 __le64 resp_addr; 7191 __le32 ring_group_id; 7192 u8 unused_0[4]; 7193 }; 7194 7195 /* hwrm_ring_grp_free_output (size:128b/16B) */ 7196 struct hwrm_ring_grp_free_output { 7197 __le16 error_code; 7198 __le16 req_type; 7199 __le16 seq_id; 7200 __le16 resp_len; 7201 u8 unused_0[7]; 7202 u8 valid; 7203 }; 7204 7205 #define DEFAULT_FLOW_ID 0xFFFFFFFFUL 7206 #define ROCEV1_FLOW_ID 0xFFFFFFFEUL 7207 #define ROCEV2_FLOW_ID 0xFFFFFFFDUL 7208 #define ROCEV2_CNP_FLOW_ID 0xFFFFFFFCUL 7209 7210 /* hwrm_cfa_l2_filter_alloc_input (size:768b/96B) */ 7211 struct hwrm_cfa_l2_filter_alloc_input { 7212 __le16 req_type; 7213 __le16 cmpl_ring; 7214 __le16 seq_id; 7215 __le16 target_id; 7216 __le64 resp_addr; 7217 __le32 flags; 7218 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH 0x1UL 7219 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_TX 0x0UL 7220 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX 0x1UL 7221 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX 7222 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x2UL 7223 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_DROP 0x4UL 7224 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST 0x8UL 7225 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_MASK 0x30UL 7226 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_SFT 4 7227 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_NO_ROCE_L2 (0x0UL << 4) 7228 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_L2 (0x1UL << 4) 7229 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_ROCE (0x2UL << 4) 7230 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_TRAFFIC_ROCE 7231 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_XDP_DISABLE 0x40UL 7232 #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_SOURCE_VALID 0x80UL 7233 __le32 enables; 7234 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x1UL 7235 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK 0x2UL 7236 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN 0x4UL 7237 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN_MASK 0x8UL 7238 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x10UL 7239 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK 0x20UL 7240 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR 0x40UL 7241 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR_MASK 0x80UL 7242 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN 0x100UL 7243 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN_MASK 0x200UL 7244 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN 0x400UL 7245 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN_MASK 0x800UL 7246 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_TYPE 0x1000UL 7247 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_ID 0x2000UL 7248 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4000UL 7249 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL 7250 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL 7251 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_NUM_VLANS 0x20000UL 7252 #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_NUM_VLANS 0x40000UL 7253 u8 l2_addr[6]; 7254 u8 num_vlans; 7255 u8 t_num_vlans; 7256 u8 l2_addr_mask[6]; 7257 __le16 l2_ovlan; 7258 __le16 l2_ovlan_mask; 7259 __le16 l2_ivlan; 7260 __le16 l2_ivlan_mask; 7261 u8 unused_1[2]; 7262 u8 t_l2_addr[6]; 7263 u8 unused_2[2]; 7264 u8 t_l2_addr_mask[6]; 7265 __le16 t_l2_ovlan; 7266 __le16 t_l2_ovlan_mask; 7267 __le16 t_l2_ivlan; 7268 __le16 t_l2_ivlan_mask; 7269 u8 src_type; 7270 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_NPORT 0x0UL 7271 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_PF 0x1UL 7272 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VF 0x2UL 7273 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VNIC 0x3UL 7274 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_KONG 0x4UL 7275 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_APE 0x5UL 7276 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_BONO 0x6UL 7277 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 0x7UL 7278 #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_LAST CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 7279 u8 unused_3; 7280 __le32 src_id; 7281 u8 tunnel_type; 7282 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL 7283 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 7284 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL 7285 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL 7286 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL 7287 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 7288 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL 7289 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL 7290 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL 7291 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 7292 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 7293 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 7294 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 7295 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL 7296 #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 7297 u8 unused_4; 7298 __le16 dst_id; 7299 __le16 mirror_vnic_id; 7300 u8 pri_hint; 7301 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL 7302 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_ABOVE_FILTER 0x1UL 7303 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_BELOW_FILTER 0x2UL 7304 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MAX 0x3UL 7305 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 0x4UL 7306 #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_LAST CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 7307 u8 unused_5; 7308 __le32 unused_6; 7309 __le64 l2_filter_id_hint; 7310 }; 7311 7312 /* hwrm_cfa_l2_filter_alloc_output (size:192b/24B) */ 7313 struct hwrm_cfa_l2_filter_alloc_output { 7314 __le16 error_code; 7315 __le16 req_type; 7316 __le16 seq_id; 7317 __le16 resp_len; 7318 __le64 l2_filter_id; 7319 __le32 flow_id; 7320 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_VALUE_MASK 0x3fffffffUL 7321 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_VALUE_SFT 0 7322 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_TYPE 0x40000000UL 7323 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_TYPE_INT (0x0UL << 30) 7324 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT (0x1UL << 30) 7325 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_TYPE_LAST CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT 7326 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_DIR 0x80000000UL 7327 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_DIR_RX (0x0UL << 31) 7328 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX (0x1UL << 31) 7329 #define CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_DIR_LAST CFA_L2_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX 7330 u8 unused_0[3]; 7331 u8 valid; 7332 }; 7333 7334 /* hwrm_cfa_l2_filter_free_input (size:192b/24B) */ 7335 struct hwrm_cfa_l2_filter_free_input { 7336 __le16 req_type; 7337 __le16 cmpl_ring; 7338 __le16 seq_id; 7339 __le16 target_id; 7340 __le64 resp_addr; 7341 __le64 l2_filter_id; 7342 }; 7343 7344 /* hwrm_cfa_l2_filter_free_output (size:128b/16B) */ 7345 struct hwrm_cfa_l2_filter_free_output { 7346 __le16 error_code; 7347 __le16 req_type; 7348 __le16 seq_id; 7349 __le16 resp_len; 7350 u8 unused_0[7]; 7351 u8 valid; 7352 }; 7353 7354 /* hwrm_cfa_l2_filter_cfg_input (size:320b/40B) */ 7355 struct hwrm_cfa_l2_filter_cfg_input { 7356 __le16 req_type; 7357 __le16 cmpl_ring; 7358 __le16 seq_id; 7359 __le16 target_id; 7360 __le64 resp_addr; 7361 __le32 flags; 7362 #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH 0x1UL 7363 #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_TX 0x0UL 7364 #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX 0x1UL 7365 #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX 7366 #define CFA_L2_FILTER_CFG_REQ_FLAGS_DROP 0x2UL 7367 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_MASK 0xcUL 7368 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_SFT 2 7369 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_NO_ROCE_L2 (0x0UL << 2) 7370 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_L2 (0x1UL << 2) 7371 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_ROCE (0x2UL << 2) 7372 #define CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_TRAFFIC_ROCE 7373 __le32 enables; 7374 #define CFA_L2_FILTER_CFG_REQ_ENABLES_DST_ID 0x1UL 7375 #define CFA_L2_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL 7376 __le64 l2_filter_id; 7377 __le32 dst_id; 7378 __le32 new_mirror_vnic_id; 7379 }; 7380 7381 /* hwrm_cfa_l2_filter_cfg_output (size:128b/16B) */ 7382 struct hwrm_cfa_l2_filter_cfg_output { 7383 __le16 error_code; 7384 __le16 req_type; 7385 __le16 seq_id; 7386 __le16 resp_len; 7387 u8 unused_0[7]; 7388 u8 valid; 7389 }; 7390 7391 /* hwrm_cfa_l2_set_rx_mask_input (size:448b/56B) */ 7392 struct hwrm_cfa_l2_set_rx_mask_input { 7393 __le16 req_type; 7394 __le16 cmpl_ring; 7395 __le16 seq_id; 7396 __le16 target_id; 7397 __le64 resp_addr; 7398 __le32 vnic_id; 7399 __le32 mask; 7400 #define CFA_L2_SET_RX_MASK_REQ_MASK_MCAST 0x2UL 7401 #define CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST 0x4UL 7402 #define CFA_L2_SET_RX_MASK_REQ_MASK_BCAST 0x8UL 7403 #define CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS 0x10UL 7404 #define CFA_L2_SET_RX_MASK_REQ_MASK_OUTERMOST 0x20UL 7405 #define CFA_L2_SET_RX_MASK_REQ_MASK_VLANONLY 0x40UL 7406 #define CFA_L2_SET_RX_MASK_REQ_MASK_VLAN_NONVLAN 0x80UL 7407 #define CFA_L2_SET_RX_MASK_REQ_MASK_ANYVLAN_NONVLAN 0x100UL 7408 __le64 mc_tbl_addr; 7409 __le32 num_mc_entries; 7410 u8 unused_0[4]; 7411 __le64 vlan_tag_tbl_addr; 7412 __le32 num_vlan_tags; 7413 u8 unused_1[4]; 7414 }; 7415 7416 /* hwrm_cfa_l2_set_rx_mask_output (size:128b/16B) */ 7417 struct hwrm_cfa_l2_set_rx_mask_output { 7418 __le16 error_code; 7419 __le16 req_type; 7420 __le16 seq_id; 7421 __le16 resp_len; 7422 u8 unused_0[7]; 7423 u8 valid; 7424 }; 7425 7426 /* hwrm_cfa_l2_set_rx_mask_cmd_err (size:64b/8B) */ 7427 struct hwrm_cfa_l2_set_rx_mask_cmd_err { 7428 u8 code; 7429 #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_UNKNOWN 0x0UL 7430 #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_NTUPLE_FILTER_CONFLICT_ERR 0x1UL 7431 #define CFA_L2_SET_RX_MASK_CMD_ERR_CODE_LAST CFA_L2_SET_RX_MASK_CMD_ERR_CODE_NTUPLE_FILTER_CONFLICT_ERR 7432 u8 unused_0[7]; 7433 }; 7434 7435 /* hwrm_cfa_tunnel_filter_alloc_input (size:704b/88B) */ 7436 struct hwrm_cfa_tunnel_filter_alloc_input { 7437 __le16 req_type; 7438 __le16 cmpl_ring; 7439 __le16 seq_id; 7440 __le16 target_id; 7441 __le64 resp_addr; 7442 __le32 flags; 7443 #define CFA_TUNNEL_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL 7444 __le32 enables; 7445 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL 7446 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x2UL 7447 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x4UL 7448 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR 0x8UL 7449 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR_TYPE 0x10UL 7450 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR_TYPE 0x20UL 7451 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR 0x40UL 7452 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x80UL 7453 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_VNI 0x100UL 7454 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_DST_VNIC_ID 0x200UL 7455 #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x400UL 7456 __le64 l2_filter_id; 7457 u8 l2_addr[6]; 7458 __le16 l2_ivlan; 7459 __le32 l3_addr[4]; 7460 __le32 t_l3_addr[4]; 7461 u8 l3_addr_type; 7462 u8 t_l3_addr_type; 7463 u8 tunnel_type; 7464 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL 7465 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 7466 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL 7467 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL 7468 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL 7469 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 7470 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL 7471 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL 7472 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL 7473 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 7474 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 7475 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 7476 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 7477 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL 7478 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 7479 u8 tunnel_flags; 7480 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_OAM_CHECKSUM_EXPLHDR 0x1UL 7481 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_CRITICAL_OPT_S1 0x2UL 7482 #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_FLAGS_TUN_FLAGS_EXTHDR_SEQNUM_S0 0x4UL 7483 __le32 vni; 7484 __le32 dst_vnic_id; 7485 __le32 mirror_vnic_id; 7486 }; 7487 7488 /* hwrm_cfa_tunnel_filter_alloc_output (size:192b/24B) */ 7489 struct hwrm_cfa_tunnel_filter_alloc_output { 7490 __le16 error_code; 7491 __le16 req_type; 7492 __le16 seq_id; 7493 __le16 resp_len; 7494 __le64 tunnel_filter_id; 7495 __le32 flow_id; 7496 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_VALUE_MASK 0x3fffffffUL 7497 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_VALUE_SFT 0 7498 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_TYPE 0x40000000UL 7499 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_TYPE_INT (0x0UL << 30) 7500 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT (0x1UL << 30) 7501 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_TYPE_LAST CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT 7502 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_DIR 0x80000000UL 7503 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_DIR_RX (0x0UL << 31) 7504 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX (0x1UL << 31) 7505 #define CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_DIR_LAST CFA_TUNNEL_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX 7506 u8 unused_0[3]; 7507 u8 valid; 7508 }; 7509 7510 /* hwrm_cfa_tunnel_filter_free_input (size:192b/24B) */ 7511 struct hwrm_cfa_tunnel_filter_free_input { 7512 __le16 req_type; 7513 __le16 cmpl_ring; 7514 __le16 seq_id; 7515 __le16 target_id; 7516 __le64 resp_addr; 7517 __le64 tunnel_filter_id; 7518 }; 7519 7520 /* hwrm_cfa_tunnel_filter_free_output (size:128b/16B) */ 7521 struct hwrm_cfa_tunnel_filter_free_output { 7522 __le16 error_code; 7523 __le16 req_type; 7524 __le16 seq_id; 7525 __le16 resp_len; 7526 u8 unused_0[7]; 7527 u8 valid; 7528 }; 7529 7530 /* hwrm_vxlan_ipv4_hdr (size:128b/16B) */ 7531 struct hwrm_vxlan_ipv4_hdr { 7532 u8 ver_hlen; 7533 #define VXLAN_IPV4_HDR_VER_HLEN_HEADER_LENGTH_MASK 0xfUL 7534 #define VXLAN_IPV4_HDR_VER_HLEN_HEADER_LENGTH_SFT 0 7535 #define VXLAN_IPV4_HDR_VER_HLEN_VERSION_MASK 0xf0UL 7536 #define VXLAN_IPV4_HDR_VER_HLEN_VERSION_SFT 4 7537 u8 tos; 7538 __be16 ip_id; 7539 __be16 flags_frag_offset; 7540 u8 ttl; 7541 u8 protocol; 7542 __be32 src_ip_addr; 7543 __be32 dest_ip_addr; 7544 }; 7545 7546 /* hwrm_vxlan_ipv6_hdr (size:320b/40B) */ 7547 struct hwrm_vxlan_ipv6_hdr { 7548 __be32 ver_tc_flow_label; 7549 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_VER_SFT 0x1cUL 7550 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_VER_MASK 0xf0000000UL 7551 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_TC_SFT 0x14UL 7552 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_TC_MASK 0xff00000UL 7553 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_SFT 0x0UL 7554 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_MASK 0xfffffUL 7555 #define VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_LAST VXLAN_IPV6_HDR_VER_TC_FLOW_LABEL_FLOW_LABEL_MASK 7556 __be16 payload_len; 7557 u8 next_hdr; 7558 u8 ttl; 7559 __be32 src_ip_addr[4]; 7560 __be32 dest_ip_addr[4]; 7561 }; 7562 7563 /* hwrm_cfa_encap_data_vxlan (size:640b/80B) */ 7564 struct hwrm_cfa_encap_data_vxlan { 7565 u8 src_mac_addr[6]; 7566 __le16 unused_0; 7567 u8 dst_mac_addr[6]; 7568 u8 num_vlan_tags; 7569 u8 unused_1; 7570 __be16 ovlan_tpid; 7571 __be16 ovlan_tci; 7572 __be16 ivlan_tpid; 7573 __be16 ivlan_tci; 7574 __le32 l3[10]; 7575 #define CFA_ENCAP_DATA_VXLAN_L3_VER_MASK 0xfUL 7576 #define CFA_ENCAP_DATA_VXLAN_L3_VER_IPV4 0x4UL 7577 #define CFA_ENCAP_DATA_VXLAN_L3_VER_IPV6 0x6UL 7578 #define CFA_ENCAP_DATA_VXLAN_L3_LAST CFA_ENCAP_DATA_VXLAN_L3_VER_IPV6 7579 __be16 src_port; 7580 __be16 dst_port; 7581 __be32 vni; 7582 u8 hdr_rsvd0[3]; 7583 u8 hdr_rsvd1; 7584 u8 hdr_flags; 7585 u8 unused[3]; 7586 }; 7587 7588 /* hwrm_cfa_encap_record_alloc_input (size:832b/104B) */ 7589 struct hwrm_cfa_encap_record_alloc_input { 7590 __le16 req_type; 7591 __le16 cmpl_ring; 7592 __le16 seq_id; 7593 __le16 target_id; 7594 __le64 resp_addr; 7595 __le32 flags; 7596 #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL 7597 #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_EXTERNAL 0x2UL 7598 u8 encap_type; 7599 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN 0x1UL 7600 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_NVGRE 0x2UL 7601 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2GRE 0x3UL 7602 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPIP 0x4UL 7603 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_GENEVE 0x5UL 7604 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_MPLS 0x6UL 7605 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VLAN 0x7UL 7606 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE 0x8UL 7607 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN_V4 0x9UL 7608 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE_V1 0xaUL 7609 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2_ETYPE 0xbUL 7610 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN_GPE_V6 0xcUL 7611 #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_LAST CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN_GPE_V6 7612 u8 unused_0[3]; 7613 __le32 encap_data[20]; 7614 }; 7615 7616 /* hwrm_cfa_encap_record_alloc_output (size:128b/16B) */ 7617 struct hwrm_cfa_encap_record_alloc_output { 7618 __le16 error_code; 7619 __le16 req_type; 7620 __le16 seq_id; 7621 __le16 resp_len; 7622 __le32 encap_record_id; 7623 u8 unused_0[3]; 7624 u8 valid; 7625 }; 7626 7627 /* hwrm_cfa_encap_record_free_input (size:192b/24B) */ 7628 struct hwrm_cfa_encap_record_free_input { 7629 __le16 req_type; 7630 __le16 cmpl_ring; 7631 __le16 seq_id; 7632 __le16 target_id; 7633 __le64 resp_addr; 7634 __le32 encap_record_id; 7635 u8 unused_0[4]; 7636 }; 7637 7638 /* hwrm_cfa_encap_record_free_output (size:128b/16B) */ 7639 struct hwrm_cfa_encap_record_free_output { 7640 __le16 error_code; 7641 __le16 req_type; 7642 __le16 seq_id; 7643 __le16 resp_len; 7644 u8 unused_0[7]; 7645 u8 valid; 7646 }; 7647 7648 /* hwrm_cfa_ntuple_filter_alloc_input (size:1024b/128B) */ 7649 struct hwrm_cfa_ntuple_filter_alloc_input { 7650 __le16 req_type; 7651 __le16 cmpl_ring; 7652 __le16 seq_id; 7653 __le16 target_id; 7654 __le64 resp_addr; 7655 __le32 flags; 7656 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL 7657 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP 0x2UL 7658 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_METER 0x4UL 7659 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DEST_FID 0x8UL 7660 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_ARP_REPLY 0x10UL 7661 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DEST_RFS_RING_IDX 0x20UL 7662 #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_NO_L2_CONTEXT 0x40UL 7663 __le32 enables; 7664 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL 7665 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x2UL 7666 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4UL 7667 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x8UL 7668 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x10UL 7669 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x20UL 7670 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK 0x40UL 7671 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x80UL 7672 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK 0x100UL 7673 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x200UL 7674 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x400UL 7675 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK 0x800UL 7676 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x1000UL 7677 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK 0x2000UL 7678 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_PRI_HINT 0x4000UL 7679 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_NTUPLE_FILTER_ID 0x8000UL 7680 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x10000UL 7681 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x20000UL 7682 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x40000UL 7683 #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_RFS_RING_TBL_IDX 0x80000UL 7684 __le64 l2_filter_id; 7685 u8 src_macaddr[6]; 7686 __be16 ethertype; 7687 u8 ip_addr_type; 7688 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL 7689 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL 7690 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL 7691 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 7692 u8 ip_protocol; 7693 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL 7694 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x6UL 7695 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x11UL 7696 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_ICMP 0x1UL 7697 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_ICMPV6 0x3aUL 7698 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_RSVD 0xffUL 7699 #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_RSVD 7700 __le16 dst_id; 7701 __le16 mirror_vnic_id; 7702 u8 tunnel_type; 7703 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL 7704 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 7705 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL 7706 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL 7707 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL 7708 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 7709 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL 7710 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL 7711 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL 7712 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 7713 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 7714 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 7715 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 7716 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL 7717 #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 7718 u8 pri_hint; 7719 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL 7720 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_ABOVE 0x1UL 7721 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_BELOW 0x2UL 7722 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_HIGHEST 0x3UL 7723 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 0x4UL 7724 #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LAST CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 7725 __be32 src_ipaddr[4]; 7726 __be32 src_ipaddr_mask[4]; 7727 __be32 dst_ipaddr[4]; 7728 __be32 dst_ipaddr_mask[4]; 7729 __be16 src_port; 7730 __be16 src_port_mask; 7731 __be16 dst_port; 7732 __be16 dst_port_mask; 7733 __le64 ntuple_filter_id_hint; 7734 }; 7735 7736 /* hwrm_cfa_ntuple_filter_alloc_output (size:192b/24B) */ 7737 struct hwrm_cfa_ntuple_filter_alloc_output { 7738 __le16 error_code; 7739 __le16 req_type; 7740 __le16 seq_id; 7741 __le16 resp_len; 7742 __le64 ntuple_filter_id; 7743 __le32 flow_id; 7744 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_VALUE_MASK 0x3fffffffUL 7745 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_VALUE_SFT 0 7746 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_TYPE 0x40000000UL 7747 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_TYPE_INT (0x0UL << 30) 7748 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT (0x1UL << 30) 7749 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_TYPE_LAST CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_TYPE_EXT 7750 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_DIR 0x80000000UL 7751 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_DIR_RX (0x0UL << 31) 7752 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX (0x1UL << 31) 7753 #define CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_DIR_LAST CFA_NTUPLE_FILTER_ALLOC_RESP_FLOW_ID_DIR_TX 7754 u8 unused_0[3]; 7755 u8 valid; 7756 }; 7757 7758 /* hwrm_cfa_ntuple_filter_alloc_cmd_err (size:64b/8B) */ 7759 struct hwrm_cfa_ntuple_filter_alloc_cmd_err { 7760 u8 code; 7761 #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_UNKNOWN 0x0UL 7762 #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_RX_MASK_VLAN_CONFLICT_ERR 0x1UL 7763 #define CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_LAST CFA_NTUPLE_FILTER_ALLOC_CMD_ERR_CODE_RX_MASK_VLAN_CONFLICT_ERR 7764 u8 unused_0[7]; 7765 }; 7766 7767 /* hwrm_cfa_ntuple_filter_free_input (size:192b/24B) */ 7768 struct hwrm_cfa_ntuple_filter_free_input { 7769 __le16 req_type; 7770 __le16 cmpl_ring; 7771 __le16 seq_id; 7772 __le16 target_id; 7773 __le64 resp_addr; 7774 __le64 ntuple_filter_id; 7775 }; 7776 7777 /* hwrm_cfa_ntuple_filter_free_output (size:128b/16B) */ 7778 struct hwrm_cfa_ntuple_filter_free_output { 7779 __le16 error_code; 7780 __le16 req_type; 7781 __le16 seq_id; 7782 __le16 resp_len; 7783 u8 unused_0[7]; 7784 u8 valid; 7785 }; 7786 7787 /* hwrm_cfa_ntuple_filter_cfg_input (size:384b/48B) */ 7788 struct hwrm_cfa_ntuple_filter_cfg_input { 7789 __le16 req_type; 7790 __le16 cmpl_ring; 7791 __le16 seq_id; 7792 __le16 target_id; 7793 __le64 resp_addr; 7794 __le32 enables; 7795 #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_DST_ID 0x1UL 7796 #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL 7797 #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_METER_INSTANCE_ID 0x4UL 7798 __le32 flags; 7799 #define CFA_NTUPLE_FILTER_CFG_REQ_FLAGS_DEST_FID 0x1UL 7800 #define CFA_NTUPLE_FILTER_CFG_REQ_FLAGS_DEST_RFS_RING_IDX 0x2UL 7801 #define CFA_NTUPLE_FILTER_CFG_REQ_FLAGS_NO_L2_CONTEXT 0x4UL 7802 __le64 ntuple_filter_id; 7803 __le32 new_dst_id; 7804 __le32 new_mirror_vnic_id; 7805 __le16 new_meter_instance_id; 7806 #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 0xffffUL 7807 #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_LAST CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 7808 u8 unused_1[6]; 7809 }; 7810 7811 /* hwrm_cfa_ntuple_filter_cfg_output (size:128b/16B) */ 7812 struct hwrm_cfa_ntuple_filter_cfg_output { 7813 __le16 error_code; 7814 __le16 req_type; 7815 __le16 seq_id; 7816 __le16 resp_len; 7817 u8 unused_0[7]; 7818 u8 valid; 7819 }; 7820 7821 /* hwrm_cfa_decap_filter_alloc_input (size:832b/104B) */ 7822 struct hwrm_cfa_decap_filter_alloc_input { 7823 __le16 req_type; 7824 __le16 cmpl_ring; 7825 __le16 seq_id; 7826 __le16 target_id; 7827 __le64 resp_addr; 7828 __le32 flags; 7829 #define CFA_DECAP_FILTER_ALLOC_REQ_FLAGS_OVS_TUNNEL 0x1UL 7830 __le32 enables; 7831 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x1UL 7832 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_TUNNEL_ID 0x2UL 7833 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x4UL 7834 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x8UL 7835 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_OVLAN_VID 0x10UL 7836 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IVLAN_VID 0x20UL 7837 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_T_OVLAN_VID 0x40UL 7838 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_T_IVLAN_VID 0x80UL 7839 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x100UL 7840 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x200UL 7841 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x400UL 7842 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x800UL 7843 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x1000UL 7844 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x2000UL 7845 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x4000UL 7846 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL 7847 #define CFA_DECAP_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL 7848 __be32 tunnel_id; 7849 u8 tunnel_type; 7850 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL 7851 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 7852 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL 7853 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL 7854 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL 7855 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 7856 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL 7857 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL 7858 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL 7859 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 7860 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 7861 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 7862 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 7863 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL 7864 #define CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_DECAP_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 7865 u8 unused_0; 7866 __le16 unused_1; 7867 u8 src_macaddr[6]; 7868 u8 unused_2[2]; 7869 u8 dst_macaddr[6]; 7870 __be16 ovlan_vid; 7871 __be16 ivlan_vid; 7872 __be16 t_ovlan_vid; 7873 __be16 t_ivlan_vid; 7874 __be16 ethertype; 7875 u8 ip_addr_type; 7876 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL 7877 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL 7878 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL 7879 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_LAST CFA_DECAP_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 7880 u8 ip_protocol; 7881 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL 7882 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x6UL 7883 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x11UL 7884 #define CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_LAST CFA_DECAP_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 7885 __le16 unused_3; 7886 __le32 unused_4; 7887 __be32 src_ipaddr[4]; 7888 __be32 dst_ipaddr[4]; 7889 __be16 src_port; 7890 __be16 dst_port; 7891 __le16 dst_id; 7892 __le16 l2_ctxt_ref_id; 7893 }; 7894 7895 /* hwrm_cfa_decap_filter_alloc_output (size:128b/16B) */ 7896 struct hwrm_cfa_decap_filter_alloc_output { 7897 __le16 error_code; 7898 __le16 req_type; 7899 __le16 seq_id; 7900 __le16 resp_len; 7901 __le32 decap_filter_id; 7902 u8 unused_0[3]; 7903 u8 valid; 7904 }; 7905 7906 /* hwrm_cfa_decap_filter_free_input (size:192b/24B) */ 7907 struct hwrm_cfa_decap_filter_free_input { 7908 __le16 req_type; 7909 __le16 cmpl_ring; 7910 __le16 seq_id; 7911 __le16 target_id; 7912 __le64 resp_addr; 7913 __le32 decap_filter_id; 7914 u8 unused_0[4]; 7915 }; 7916 7917 /* hwrm_cfa_decap_filter_free_output (size:128b/16B) */ 7918 struct hwrm_cfa_decap_filter_free_output { 7919 __le16 error_code; 7920 __le16 req_type; 7921 __le16 seq_id; 7922 __le16 resp_len; 7923 u8 unused_0[7]; 7924 u8 valid; 7925 }; 7926 7927 /* hwrm_cfa_flow_alloc_input (size:1024b/128B) */ 7928 struct hwrm_cfa_flow_alloc_input { 7929 __le16 req_type; 7930 __le16 cmpl_ring; 7931 __le16 seq_id; 7932 __le16 target_id; 7933 __le64 resp_addr; 7934 __le16 flags; 7935 #define CFA_FLOW_ALLOC_REQ_FLAGS_TUNNEL 0x1UL 7936 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_MASK 0x6UL 7937 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_SFT 1 7938 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_NONE (0x0UL << 1) 7939 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_ONE (0x1UL << 1) 7940 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO (0x2UL << 1) 7941 #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_LAST CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO 7942 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_MASK 0x38UL 7943 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_SFT 3 7944 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_L2 (0x0UL << 3) 7945 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV4 (0x1UL << 3) 7946 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6 (0x2UL << 3) 7947 #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_LAST CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6 7948 #define CFA_FLOW_ALLOC_REQ_FLAGS_PATH_TX 0x40UL 7949 #define CFA_FLOW_ALLOC_REQ_FLAGS_PATH_RX 0x80UL 7950 #define CFA_FLOW_ALLOC_REQ_FLAGS_MATCH_VXLAN_IP_VNI 0x100UL 7951 #define CFA_FLOW_ALLOC_REQ_FLAGS_VHOST_ID_USE_VLAN 0x200UL 7952 __le16 src_fid; 7953 __le32 tunnel_handle; 7954 __le16 action_flags; 7955 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_FWD 0x1UL 7956 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_RECYCLE 0x2UL 7957 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_DROP 0x4UL 7958 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_METER 0x8UL 7959 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TUNNEL 0x10UL 7960 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_SRC 0x20UL 7961 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_DEST 0x40UL 7962 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_IPV4_ADDRESS 0x80UL 7963 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_L2_HEADER_REWRITE 0x100UL 7964 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TTL_DECREMENT 0x200UL 7965 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TUNNEL_IP 0x400UL 7966 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_FLOW_AGING_ENABLED 0x800UL 7967 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_PRI_HINT 0x1000UL 7968 #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NO_FLOW_COUNTER_ALLOC 0x2000UL 7969 __le16 dst_fid; 7970 __be16 l2_rewrite_vlan_tpid; 7971 __be16 l2_rewrite_vlan_tci; 7972 __le16 act_meter_id; 7973 __le16 ref_flow_handle; 7974 __be16 ethertype; 7975 __be16 outer_vlan_tci; 7976 __be16 dmac[3]; 7977 __be16 inner_vlan_tci; 7978 __be16 smac[3]; 7979 u8 ip_dst_mask_len; 7980 u8 ip_src_mask_len; 7981 __be32 ip_dst[4]; 7982 __be32 ip_src[4]; 7983 __be16 l4_src_port; 7984 __be16 l4_src_port_mask; 7985 __be16 l4_dst_port; 7986 __be16 l4_dst_port_mask; 7987 __be32 nat_ip_address[4]; 7988 __be16 l2_rewrite_dmac[3]; 7989 __be16 nat_port; 7990 __be16 l2_rewrite_smac[3]; 7991 u8 ip_proto; 7992 u8 tunnel_type; 7993 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL 7994 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 7995 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL 7996 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL 7997 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL 7998 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 7999 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL 8000 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL 8001 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL 8002 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 8003 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 8004 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 8005 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 8006 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL 8007 #define CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_LAST CFA_FLOW_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 8008 }; 8009 8010 /* hwrm_cfa_flow_alloc_output (size:256b/32B) */ 8011 struct hwrm_cfa_flow_alloc_output { 8012 __le16 error_code; 8013 __le16 req_type; 8014 __le16 seq_id; 8015 __le16 resp_len; 8016 __le16 flow_handle; 8017 u8 unused_0[2]; 8018 __le32 flow_id; 8019 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_VALUE_MASK 0x3fffffffUL 8020 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_VALUE_SFT 0 8021 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_TYPE 0x40000000UL 8022 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_TYPE_INT (0x0UL << 30) 8023 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_TYPE_EXT (0x1UL << 30) 8024 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_TYPE_LAST CFA_FLOW_ALLOC_RESP_FLOW_ID_TYPE_EXT 8025 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_DIR 0x80000000UL 8026 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_DIR_RX (0x0UL << 31) 8027 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_DIR_TX (0x1UL << 31) 8028 #define CFA_FLOW_ALLOC_RESP_FLOW_ID_DIR_LAST CFA_FLOW_ALLOC_RESP_FLOW_ID_DIR_TX 8029 __le64 ext_flow_handle; 8030 __le32 flow_counter_id; 8031 u8 unused_1[3]; 8032 u8 valid; 8033 }; 8034 8035 /* hwrm_cfa_flow_alloc_cmd_err (size:64b/8B) */ 8036 struct hwrm_cfa_flow_alloc_cmd_err { 8037 u8 code; 8038 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_UNKNOWN 0x0UL 8039 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_L2_CONTEXT_TCAM 0x1UL 8040 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_ACTION_RECORD 0x2UL 8041 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_FLOW_COUNTER 0x3UL 8042 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_WILD_CARD_TCAM 0x4UL 8043 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_HASH_COLLISION 0x5UL 8044 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_KEY_EXISTS 0x6UL 8045 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_FLOW_CTXT_DB 0x7UL 8046 #define CFA_FLOW_ALLOC_CMD_ERR_CODE_LAST CFA_FLOW_ALLOC_CMD_ERR_CODE_FLOW_CTXT_DB 8047 u8 unused_0[7]; 8048 }; 8049 8050 /* hwrm_cfa_flow_free_input (size:256b/32B) */ 8051 struct hwrm_cfa_flow_free_input { 8052 __le16 req_type; 8053 __le16 cmpl_ring; 8054 __le16 seq_id; 8055 __le16 target_id; 8056 __le64 resp_addr; 8057 __le16 flow_handle; 8058 __le16 unused_0; 8059 __le32 flow_counter_id; 8060 __le64 ext_flow_handle; 8061 }; 8062 8063 /* hwrm_cfa_flow_free_output (size:256b/32B) */ 8064 struct hwrm_cfa_flow_free_output { 8065 __le16 error_code; 8066 __le16 req_type; 8067 __le16 seq_id; 8068 __le16 resp_len; 8069 __le64 packet; 8070 __le64 byte; 8071 u8 unused_0[7]; 8072 u8 valid; 8073 }; 8074 8075 /* hwrm_cfa_flow_info_input (size:256b/32B) */ 8076 struct hwrm_cfa_flow_info_input { 8077 __le16 req_type; 8078 __le16 cmpl_ring; 8079 __le16 seq_id; 8080 __le16 target_id; 8081 __le64 resp_addr; 8082 __le16 flow_handle; 8083 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_MAX_MASK 0xfffUL 8084 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_CNP_CNT 0x1000UL 8085 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_ROCEV1_CNT 0x2000UL 8086 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_NIC_TX 0x3000UL 8087 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_ROCEV2_CNT 0x4000UL 8088 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_DIR_RX 0x8000UL 8089 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_CNP_CNT_RX 0x9000UL 8090 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_ROCEV1_CNT_RX 0xa000UL 8091 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_NIC_RX 0xb000UL 8092 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_ROCEV2_CNT_RX 0xc000UL 8093 #define CFA_FLOW_INFO_REQ_FLOW_HANDLE_LAST CFA_FLOW_INFO_REQ_FLOW_HANDLE_ROCEV2_CNT_RX 8094 u8 unused_0[6]; 8095 __le64 ext_flow_handle; 8096 }; 8097 8098 /* hwrm_cfa_flow_info_output (size:5632b/704B) */ 8099 struct hwrm_cfa_flow_info_output { 8100 __le16 error_code; 8101 __le16 req_type; 8102 __le16 seq_id; 8103 __le16 resp_len; 8104 u8 flags; 8105 #define CFA_FLOW_INFO_RESP_FLAGS_PATH_TX 0x1UL 8106 #define CFA_FLOW_INFO_RESP_FLAGS_PATH_RX 0x2UL 8107 u8 profile; 8108 __le16 src_fid; 8109 __le16 dst_fid; 8110 __le16 l2_ctxt_id; 8111 __le64 em_info; 8112 __le64 tcam_info; 8113 __le64 vfp_tcam_info; 8114 __le16 ar_id; 8115 __le16 flow_handle; 8116 __le32 tunnel_handle; 8117 __le16 flow_timer; 8118 u8 unused_0[6]; 8119 __le32 flow_key_data[130]; 8120 __le32 flow_action_info[30]; 8121 u8 unused_1[7]; 8122 u8 valid; 8123 }; 8124 8125 /* hwrm_cfa_flow_stats_input (size:640b/80B) */ 8126 struct hwrm_cfa_flow_stats_input { 8127 __le16 req_type; 8128 __le16 cmpl_ring; 8129 __le16 seq_id; 8130 __le16 target_id; 8131 __le64 resp_addr; 8132 __le16 num_flows; 8133 __le16 flow_handle_0; 8134 __le16 flow_handle_1; 8135 __le16 flow_handle_2; 8136 __le16 flow_handle_3; 8137 __le16 flow_handle_4; 8138 __le16 flow_handle_5; 8139 __le16 flow_handle_6; 8140 __le16 flow_handle_7; 8141 __le16 flow_handle_8; 8142 __le16 flow_handle_9; 8143 u8 unused_0[2]; 8144 __le32 flow_id_0; 8145 __le32 flow_id_1; 8146 __le32 flow_id_2; 8147 __le32 flow_id_3; 8148 __le32 flow_id_4; 8149 __le32 flow_id_5; 8150 __le32 flow_id_6; 8151 __le32 flow_id_7; 8152 __le32 flow_id_8; 8153 __le32 flow_id_9; 8154 }; 8155 8156 /* hwrm_cfa_flow_stats_output (size:1408b/176B) */ 8157 struct hwrm_cfa_flow_stats_output { 8158 __le16 error_code; 8159 __le16 req_type; 8160 __le16 seq_id; 8161 __le16 resp_len; 8162 __le64 packet_0; 8163 __le64 packet_1; 8164 __le64 packet_2; 8165 __le64 packet_3; 8166 __le64 packet_4; 8167 __le64 packet_5; 8168 __le64 packet_6; 8169 __le64 packet_7; 8170 __le64 packet_8; 8171 __le64 packet_9; 8172 __le64 byte_0; 8173 __le64 byte_1; 8174 __le64 byte_2; 8175 __le64 byte_3; 8176 __le64 byte_4; 8177 __le64 byte_5; 8178 __le64 byte_6; 8179 __le64 byte_7; 8180 __le64 byte_8; 8181 __le64 byte_9; 8182 __le16 flow_hits; 8183 u8 unused_0[5]; 8184 u8 valid; 8185 }; 8186 8187 /* hwrm_cfa_vfr_alloc_input (size:448b/56B) */ 8188 struct hwrm_cfa_vfr_alloc_input { 8189 __le16 req_type; 8190 __le16 cmpl_ring; 8191 __le16 seq_id; 8192 __le16 target_id; 8193 __le64 resp_addr; 8194 __le16 vf_id; 8195 __le16 reserved; 8196 u8 unused_0[4]; 8197 char vfr_name[32]; 8198 }; 8199 8200 /* hwrm_cfa_vfr_alloc_output (size:128b/16B) */ 8201 struct hwrm_cfa_vfr_alloc_output { 8202 __le16 error_code; 8203 __le16 req_type; 8204 __le16 seq_id; 8205 __le16 resp_len; 8206 __le16 rx_cfa_code; 8207 __le16 tx_cfa_action; 8208 u8 unused_0[3]; 8209 u8 valid; 8210 }; 8211 8212 /* hwrm_cfa_vfr_free_input (size:448b/56B) */ 8213 struct hwrm_cfa_vfr_free_input { 8214 __le16 req_type; 8215 __le16 cmpl_ring; 8216 __le16 seq_id; 8217 __le16 target_id; 8218 __le64 resp_addr; 8219 char vfr_name[32]; 8220 __le16 vf_id; 8221 __le16 reserved; 8222 u8 unused_0[4]; 8223 }; 8224 8225 /* hwrm_cfa_vfr_free_output (size:128b/16B) */ 8226 struct hwrm_cfa_vfr_free_output { 8227 __le16 error_code; 8228 __le16 req_type; 8229 __le16 seq_id; 8230 __le16 resp_len; 8231 u8 unused_0[7]; 8232 u8 valid; 8233 }; 8234 8235 /* hwrm_cfa_eem_qcaps_input (size:192b/24B) */ 8236 struct hwrm_cfa_eem_qcaps_input { 8237 __le16 req_type; 8238 __le16 cmpl_ring; 8239 __le16 seq_id; 8240 __le16 target_id; 8241 __le64 resp_addr; 8242 __le32 flags; 8243 #define CFA_EEM_QCAPS_REQ_FLAGS_PATH_TX 0x1UL 8244 #define CFA_EEM_QCAPS_REQ_FLAGS_PATH_RX 0x2UL 8245 #define CFA_EEM_QCAPS_REQ_FLAGS_PREFERRED_OFFLOAD 0x4UL 8246 __le32 unused_0; 8247 }; 8248 8249 /* hwrm_cfa_eem_qcaps_output (size:320b/40B) */ 8250 struct hwrm_cfa_eem_qcaps_output { 8251 __le16 error_code; 8252 __le16 req_type; 8253 __le16 seq_id; 8254 __le16 resp_len; 8255 __le32 flags; 8256 #define CFA_EEM_QCAPS_RESP_FLAGS_PATH_TX 0x1UL 8257 #define CFA_EEM_QCAPS_RESP_FLAGS_PATH_RX 0x2UL 8258 #define CFA_EEM_QCAPS_RESP_FLAGS_CENTRALIZED_MEMORY_MODEL_SUPPORTED 0x4UL 8259 #define CFA_EEM_QCAPS_RESP_FLAGS_DETACHED_CENTRALIZED_MEMORY_MODEL_SUPPORTED 0x8UL 8260 __le32 unused_0; 8261 __le32 supported; 8262 #define CFA_EEM_QCAPS_RESP_SUPPORTED_KEY0_TABLE 0x1UL 8263 #define CFA_EEM_QCAPS_RESP_SUPPORTED_KEY1_TABLE 0x2UL 8264 #define CFA_EEM_QCAPS_RESP_SUPPORTED_EXTERNAL_RECORD_TABLE 0x4UL 8265 #define CFA_EEM_QCAPS_RESP_SUPPORTED_EXTERNAL_FLOW_COUNTERS_TABLE 0x8UL 8266 #define CFA_EEM_QCAPS_RESP_SUPPORTED_FID_TABLE 0x10UL 8267 __le32 max_entries_supported; 8268 __le16 key_entry_size; 8269 __le16 record_entry_size; 8270 __le16 efc_entry_size; 8271 __le16 fid_entry_size; 8272 u8 unused_1[7]; 8273 u8 valid; 8274 }; 8275 8276 /* hwrm_cfa_eem_cfg_input (size:384b/48B) */ 8277 struct hwrm_cfa_eem_cfg_input { 8278 __le16 req_type; 8279 __le16 cmpl_ring; 8280 __le16 seq_id; 8281 __le16 target_id; 8282 __le64 resp_addr; 8283 __le32 flags; 8284 #define CFA_EEM_CFG_REQ_FLAGS_PATH_TX 0x1UL 8285 #define CFA_EEM_CFG_REQ_FLAGS_PATH_RX 0x2UL 8286 #define CFA_EEM_CFG_REQ_FLAGS_PREFERRED_OFFLOAD 0x4UL 8287 #define CFA_EEM_CFG_REQ_FLAGS_SECONDARY_PF 0x8UL 8288 __le16 group_id; 8289 __le16 unused_0; 8290 __le32 num_entries; 8291 __le32 unused_1; 8292 __le16 key0_ctx_id; 8293 __le16 key1_ctx_id; 8294 __le16 record_ctx_id; 8295 __le16 efc_ctx_id; 8296 __le16 fid_ctx_id; 8297 __le16 unused_2; 8298 __le32 unused_3; 8299 }; 8300 8301 /* hwrm_cfa_eem_cfg_output (size:128b/16B) */ 8302 struct hwrm_cfa_eem_cfg_output { 8303 __le16 error_code; 8304 __le16 req_type; 8305 __le16 seq_id; 8306 __le16 resp_len; 8307 u8 unused_0[7]; 8308 u8 valid; 8309 }; 8310 8311 /* hwrm_cfa_eem_qcfg_input (size:192b/24B) */ 8312 struct hwrm_cfa_eem_qcfg_input { 8313 __le16 req_type; 8314 __le16 cmpl_ring; 8315 __le16 seq_id; 8316 __le16 target_id; 8317 __le64 resp_addr; 8318 __le32 flags; 8319 #define CFA_EEM_QCFG_REQ_FLAGS_PATH_TX 0x1UL 8320 #define CFA_EEM_QCFG_REQ_FLAGS_PATH_RX 0x2UL 8321 __le32 unused_0; 8322 }; 8323 8324 /* hwrm_cfa_eem_qcfg_output (size:256b/32B) */ 8325 struct hwrm_cfa_eem_qcfg_output { 8326 __le16 error_code; 8327 __le16 req_type; 8328 __le16 seq_id; 8329 __le16 resp_len; 8330 __le32 flags; 8331 #define CFA_EEM_QCFG_RESP_FLAGS_PATH_TX 0x1UL 8332 #define CFA_EEM_QCFG_RESP_FLAGS_PATH_RX 0x2UL 8333 #define CFA_EEM_QCFG_RESP_FLAGS_PREFERRED_OFFLOAD 0x4UL 8334 __le32 num_entries; 8335 __le16 key0_ctx_id; 8336 __le16 key1_ctx_id; 8337 __le16 record_ctx_id; 8338 __le16 efc_ctx_id; 8339 __le16 fid_ctx_id; 8340 u8 unused_2[5]; 8341 u8 valid; 8342 }; 8343 8344 /* hwrm_cfa_eem_op_input (size:192b/24B) */ 8345 struct hwrm_cfa_eem_op_input { 8346 __le16 req_type; 8347 __le16 cmpl_ring; 8348 __le16 seq_id; 8349 __le16 target_id; 8350 __le64 resp_addr; 8351 __le32 flags; 8352 #define CFA_EEM_OP_REQ_FLAGS_PATH_TX 0x1UL 8353 #define CFA_EEM_OP_REQ_FLAGS_PATH_RX 0x2UL 8354 __le16 unused_0; 8355 __le16 op; 8356 #define CFA_EEM_OP_REQ_OP_RESERVED 0x0UL 8357 #define CFA_EEM_OP_REQ_OP_EEM_DISABLE 0x1UL 8358 #define CFA_EEM_OP_REQ_OP_EEM_ENABLE 0x2UL 8359 #define CFA_EEM_OP_REQ_OP_EEM_CLEANUP 0x3UL 8360 #define CFA_EEM_OP_REQ_OP_LAST CFA_EEM_OP_REQ_OP_EEM_CLEANUP 8361 }; 8362 8363 /* hwrm_cfa_eem_op_output (size:128b/16B) */ 8364 struct hwrm_cfa_eem_op_output { 8365 __le16 error_code; 8366 __le16 req_type; 8367 __le16 seq_id; 8368 __le16 resp_len; 8369 u8 unused_0[7]; 8370 u8 valid; 8371 }; 8372 8373 /* hwrm_cfa_adv_flow_mgnt_qcaps_input (size:256b/32B) */ 8374 struct hwrm_cfa_adv_flow_mgnt_qcaps_input { 8375 __le16 req_type; 8376 __le16 cmpl_ring; 8377 __le16 seq_id; 8378 __le16 target_id; 8379 __le64 resp_addr; 8380 __le32 unused_0[4]; 8381 }; 8382 8383 /* hwrm_cfa_adv_flow_mgnt_qcaps_output (size:128b/16B) */ 8384 struct hwrm_cfa_adv_flow_mgnt_qcaps_output { 8385 __le16 error_code; 8386 __le16 req_type; 8387 __le16 seq_id; 8388 __le16 resp_len; 8389 __le32 flags; 8390 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_FLOW_HND_16BIT_SUPPORTED 0x1UL 8391 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_FLOW_HND_64BIT_SUPPORTED 0x2UL 8392 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_FLOW_BATCH_DELETE_SUPPORTED 0x4UL 8393 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_FLOW_RESET_ALL_SUPPORTED 0x8UL 8394 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_DEST_FUNC_SUPPORTED 0x10UL 8395 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_TX_EEM_FLOW_SUPPORTED 0x20UL 8396 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RX_EEM_FLOW_SUPPORTED 0x40UL 8397 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_FLOW_COUNTER_ALLOC_SUPPORTED 0x80UL 8398 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_SUPPORTED 0x100UL 8399 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_UNTAGGED_VLAN_SUPPORTED 0x200UL 8400 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_XDP_SUPPORTED 0x400UL 8401 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_L2_HEADER_SOURCE_FIELDS_SUPPORTED 0x800UL 8402 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_RX_ARP_SUPPORTED 0x1000UL 8403 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_RFS_RING_TBL_IDX_V2_SUPPORTED 0x2000UL 8404 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_RX_ETHERTYPE_IP_SUPPORTED 0x4000UL 8405 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_TRUFLOW_CAPABLE 0x8000UL 8406 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_L2_FILTER_TRAFFIC_TYPE_L2_ROCE_SUPPORTED 0x10000UL 8407 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_LAG_SUPPORTED 0x20000UL 8408 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_NO_L2CTX_SUPPORTED 0x40000UL 8409 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NIC_FLOW_STATS_SUPPORTED 0x80000UL 8410 #define CFA_ADV_FLOW_MGNT_QCAPS_RESP_FLAGS_NTUPLE_FLOW_RX_EXT_IP_PROTO_SUPPORTED 0x100000UL 8411 u8 unused_0[3]; 8412 u8 valid; 8413 }; 8414 8415 /* hwrm_tunnel_dst_port_query_input (size:192b/24B) */ 8416 struct hwrm_tunnel_dst_port_query_input { 8417 __le16 req_type; 8418 __le16 cmpl_ring; 8419 __le16 seq_id; 8420 __le16 target_id; 8421 __le64 resp_addr; 8422 u8 tunnel_type; 8423 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN 0x1UL 8424 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_GENEVE 0x5UL 8425 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 8426 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 8427 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 8428 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 8429 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_CUSTOM_GRE 0xdUL 8430 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_ECPRI 0xeUL 8431 #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_ECPRI 8432 u8 unused_0[7]; 8433 }; 8434 8435 /* hwrm_tunnel_dst_port_query_output (size:128b/16B) */ 8436 struct hwrm_tunnel_dst_port_query_output { 8437 __le16 error_code; 8438 __le16 req_type; 8439 __le16 seq_id; 8440 __le16 resp_len; 8441 __le16 tunnel_dst_port_id; 8442 __be16 tunnel_dst_port_val; 8443 u8 upar_in_use; 8444 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR0 0x1UL 8445 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR1 0x2UL 8446 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR2 0x4UL 8447 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR3 0x8UL 8448 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR4 0x10UL 8449 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR5 0x20UL 8450 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR6 0x40UL 8451 #define TUNNEL_DST_PORT_QUERY_RESP_UPAR_IN_USE_UPAR7 0x80UL 8452 u8 unused_0[2]; 8453 u8 valid; 8454 }; 8455 8456 /* hwrm_tunnel_dst_port_alloc_input (size:192b/24B) */ 8457 struct hwrm_tunnel_dst_port_alloc_input { 8458 __le16 req_type; 8459 __le16 cmpl_ring; 8460 __le16 seq_id; 8461 __le16 target_id; 8462 __le64 resp_addr; 8463 u8 tunnel_type; 8464 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL 8465 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL 8466 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 8467 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 8468 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 8469 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 8470 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_CUSTOM_GRE 0xdUL 8471 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_ECPRI 0xeUL 8472 #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_ECPRI 8473 u8 unused_0; 8474 __be16 tunnel_dst_port_val; 8475 u8 unused_1[4]; 8476 }; 8477 8478 /* hwrm_tunnel_dst_port_alloc_output (size:128b/16B) */ 8479 struct hwrm_tunnel_dst_port_alloc_output { 8480 __le16 error_code; 8481 __le16 req_type; 8482 __le16 seq_id; 8483 __le16 resp_len; 8484 __le16 tunnel_dst_port_id; 8485 u8 error_info; 8486 #define TUNNEL_DST_PORT_ALLOC_RESP_ERROR_INFO_SUCCESS 0x0UL 8487 #define TUNNEL_DST_PORT_ALLOC_RESP_ERROR_INFO_ERR_ALLOCATED 0x1UL 8488 #define TUNNEL_DST_PORT_ALLOC_RESP_ERROR_INFO_ERR_NO_RESOURCE 0x2UL 8489 #define TUNNEL_DST_PORT_ALLOC_RESP_ERROR_INFO_LAST TUNNEL_DST_PORT_ALLOC_RESP_ERROR_INFO_ERR_NO_RESOURCE 8490 u8 upar_in_use; 8491 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR0 0x1UL 8492 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR1 0x2UL 8493 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR2 0x4UL 8494 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR3 0x8UL 8495 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR4 0x10UL 8496 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR5 0x20UL 8497 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR6 0x40UL 8498 #define TUNNEL_DST_PORT_ALLOC_RESP_UPAR_IN_USE_UPAR7 0x80UL 8499 u8 unused_0[3]; 8500 u8 valid; 8501 }; 8502 8503 /* hwrm_tunnel_dst_port_free_input (size:192b/24B) */ 8504 struct hwrm_tunnel_dst_port_free_input { 8505 __le16 req_type; 8506 __le16 cmpl_ring; 8507 __le16 seq_id; 8508 __le16 target_id; 8509 __le64 resp_addr; 8510 u8 tunnel_type; 8511 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN 0x1UL 8512 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE 0x5UL 8513 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_V4 0x9UL 8514 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_IPGRE_V1 0xaUL 8515 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_L2_ETYPE 0xbUL 8516 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN_GPE_V6 0xcUL 8517 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_CUSTOM_GRE 0xdUL 8518 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_ECPRI 0xeUL 8519 #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_LAST TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_ECPRI 8520 u8 unused_0; 8521 __le16 tunnel_dst_port_id; 8522 u8 unused_1[4]; 8523 }; 8524 8525 /* hwrm_tunnel_dst_port_free_output (size:128b/16B) */ 8526 struct hwrm_tunnel_dst_port_free_output { 8527 __le16 error_code; 8528 __le16 req_type; 8529 __le16 seq_id; 8530 __le16 resp_len; 8531 u8 error_info; 8532 #define TUNNEL_DST_PORT_FREE_RESP_ERROR_INFO_SUCCESS 0x0UL 8533 #define TUNNEL_DST_PORT_FREE_RESP_ERROR_INFO_ERR_NOT_OWNER 0x1UL 8534 #define TUNNEL_DST_PORT_FREE_RESP_ERROR_INFO_ERR_NOT_ALLOCATED 0x2UL 8535 #define TUNNEL_DST_PORT_FREE_RESP_ERROR_INFO_LAST TUNNEL_DST_PORT_FREE_RESP_ERROR_INFO_ERR_NOT_ALLOCATED 8536 u8 unused_1[6]; 8537 u8 valid; 8538 }; 8539 8540 /* ctx_hw_stats (size:1280b/160B) */ 8541 struct ctx_hw_stats { 8542 __le64 rx_ucast_pkts; 8543 __le64 rx_mcast_pkts; 8544 __le64 rx_bcast_pkts; 8545 __le64 rx_discard_pkts; 8546 __le64 rx_error_pkts; 8547 __le64 rx_ucast_bytes; 8548 __le64 rx_mcast_bytes; 8549 __le64 rx_bcast_bytes; 8550 __le64 tx_ucast_pkts; 8551 __le64 tx_mcast_pkts; 8552 __le64 tx_bcast_pkts; 8553 __le64 tx_error_pkts; 8554 __le64 tx_discard_pkts; 8555 __le64 tx_ucast_bytes; 8556 __le64 tx_mcast_bytes; 8557 __le64 tx_bcast_bytes; 8558 __le64 tpa_pkts; 8559 __le64 tpa_bytes; 8560 __le64 tpa_events; 8561 __le64 tpa_aborts; 8562 }; 8563 8564 /* ctx_hw_stats_ext (size:1408b/176B) */ 8565 struct ctx_hw_stats_ext { 8566 __le64 rx_ucast_pkts; 8567 __le64 rx_mcast_pkts; 8568 __le64 rx_bcast_pkts; 8569 __le64 rx_discard_pkts; 8570 __le64 rx_error_pkts; 8571 __le64 rx_ucast_bytes; 8572 __le64 rx_mcast_bytes; 8573 __le64 rx_bcast_bytes; 8574 __le64 tx_ucast_pkts; 8575 __le64 tx_mcast_pkts; 8576 __le64 tx_bcast_pkts; 8577 __le64 tx_error_pkts; 8578 __le64 tx_discard_pkts; 8579 __le64 tx_ucast_bytes; 8580 __le64 tx_mcast_bytes; 8581 __le64 tx_bcast_bytes; 8582 __le64 rx_tpa_eligible_pkt; 8583 __le64 rx_tpa_eligible_bytes; 8584 __le64 rx_tpa_pkt; 8585 __le64 rx_tpa_bytes; 8586 __le64 rx_tpa_errors; 8587 __le64 rx_tpa_events; 8588 }; 8589 8590 /* hwrm_stat_ctx_alloc_input (size:256b/32B) */ 8591 struct hwrm_stat_ctx_alloc_input { 8592 __le16 req_type; 8593 __le16 cmpl_ring; 8594 __le16 seq_id; 8595 __le16 target_id; 8596 __le64 resp_addr; 8597 __le64 stats_dma_addr; 8598 __le32 update_period_ms; 8599 u8 stat_ctx_flags; 8600 #define STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE 0x1UL 8601 u8 unused_0; 8602 __le16 stats_dma_length; 8603 }; 8604 8605 /* hwrm_stat_ctx_alloc_output (size:128b/16B) */ 8606 struct hwrm_stat_ctx_alloc_output { 8607 __le16 error_code; 8608 __le16 req_type; 8609 __le16 seq_id; 8610 __le16 resp_len; 8611 __le32 stat_ctx_id; 8612 u8 unused_0[3]; 8613 u8 valid; 8614 }; 8615 8616 /* hwrm_stat_ctx_free_input (size:192b/24B) */ 8617 struct hwrm_stat_ctx_free_input { 8618 __le16 req_type; 8619 __le16 cmpl_ring; 8620 __le16 seq_id; 8621 __le16 target_id; 8622 __le64 resp_addr; 8623 __le32 stat_ctx_id; 8624 u8 unused_0[4]; 8625 }; 8626 8627 /* hwrm_stat_ctx_free_output (size:128b/16B) */ 8628 struct hwrm_stat_ctx_free_output { 8629 __le16 error_code; 8630 __le16 req_type; 8631 __le16 seq_id; 8632 __le16 resp_len; 8633 __le32 stat_ctx_id; 8634 u8 unused_0[3]; 8635 u8 valid; 8636 }; 8637 8638 /* hwrm_stat_ctx_query_input (size:192b/24B) */ 8639 struct hwrm_stat_ctx_query_input { 8640 __le16 req_type; 8641 __le16 cmpl_ring; 8642 __le16 seq_id; 8643 __le16 target_id; 8644 __le64 resp_addr; 8645 __le32 stat_ctx_id; 8646 u8 flags; 8647 #define STAT_CTX_QUERY_REQ_FLAGS_COUNTER_MASK 0x1UL 8648 u8 unused_0[3]; 8649 }; 8650 8651 /* hwrm_stat_ctx_query_output (size:1408b/176B) */ 8652 struct hwrm_stat_ctx_query_output { 8653 __le16 error_code; 8654 __le16 req_type; 8655 __le16 seq_id; 8656 __le16 resp_len; 8657 __le64 tx_ucast_pkts; 8658 __le64 tx_mcast_pkts; 8659 __le64 tx_bcast_pkts; 8660 __le64 tx_discard_pkts; 8661 __le64 tx_error_pkts; 8662 __le64 tx_ucast_bytes; 8663 __le64 tx_mcast_bytes; 8664 __le64 tx_bcast_bytes; 8665 __le64 rx_ucast_pkts; 8666 __le64 rx_mcast_pkts; 8667 __le64 rx_bcast_pkts; 8668 __le64 rx_discard_pkts; 8669 __le64 rx_error_pkts; 8670 __le64 rx_ucast_bytes; 8671 __le64 rx_mcast_bytes; 8672 __le64 rx_bcast_bytes; 8673 __le64 rx_agg_pkts; 8674 __le64 rx_agg_bytes; 8675 __le64 rx_agg_events; 8676 __le64 rx_agg_aborts; 8677 u8 unused_0[7]; 8678 u8 valid; 8679 }; 8680 8681 /* hwrm_stat_ext_ctx_query_input (size:192b/24B) */ 8682 struct hwrm_stat_ext_ctx_query_input { 8683 __le16 req_type; 8684 __le16 cmpl_ring; 8685 __le16 seq_id; 8686 __le16 target_id; 8687 __le64 resp_addr; 8688 __le32 stat_ctx_id; 8689 u8 flags; 8690 #define STAT_EXT_CTX_QUERY_REQ_FLAGS_COUNTER_MASK 0x1UL 8691 u8 unused_0[3]; 8692 }; 8693 8694 /* hwrm_stat_ext_ctx_query_output (size:1536b/192B) */ 8695 struct hwrm_stat_ext_ctx_query_output { 8696 __le16 error_code; 8697 __le16 req_type; 8698 __le16 seq_id; 8699 __le16 resp_len; 8700 __le64 rx_ucast_pkts; 8701 __le64 rx_mcast_pkts; 8702 __le64 rx_bcast_pkts; 8703 __le64 rx_discard_pkts; 8704 __le64 rx_error_pkts; 8705 __le64 rx_ucast_bytes; 8706 __le64 rx_mcast_bytes; 8707 __le64 rx_bcast_bytes; 8708 __le64 tx_ucast_pkts; 8709 __le64 tx_mcast_pkts; 8710 __le64 tx_bcast_pkts; 8711 __le64 tx_error_pkts; 8712 __le64 tx_discard_pkts; 8713 __le64 tx_ucast_bytes; 8714 __le64 tx_mcast_bytes; 8715 __le64 tx_bcast_bytes; 8716 __le64 rx_tpa_eligible_pkt; 8717 __le64 rx_tpa_eligible_bytes; 8718 __le64 rx_tpa_pkt; 8719 __le64 rx_tpa_bytes; 8720 __le64 rx_tpa_errors; 8721 __le64 rx_tpa_events; 8722 u8 unused_0[7]; 8723 u8 valid; 8724 }; 8725 8726 /* hwrm_stat_ctx_clr_stats_input (size:192b/24B) */ 8727 struct hwrm_stat_ctx_clr_stats_input { 8728 __le16 req_type; 8729 __le16 cmpl_ring; 8730 __le16 seq_id; 8731 __le16 target_id; 8732 __le64 resp_addr; 8733 __le32 stat_ctx_id; 8734 u8 unused_0[4]; 8735 }; 8736 8737 /* hwrm_stat_ctx_clr_stats_output (size:128b/16B) */ 8738 struct hwrm_stat_ctx_clr_stats_output { 8739 __le16 error_code; 8740 __le16 req_type; 8741 __le16 seq_id; 8742 __le16 resp_len; 8743 u8 unused_0[7]; 8744 u8 valid; 8745 }; 8746 8747 /* hwrm_pcie_qstats_input (size:256b/32B) */ 8748 struct hwrm_pcie_qstats_input { 8749 __le16 req_type; 8750 __le16 cmpl_ring; 8751 __le16 seq_id; 8752 __le16 target_id; 8753 __le64 resp_addr; 8754 __le16 pcie_stat_size; 8755 u8 unused_0[6]; 8756 __le64 pcie_stat_host_addr; 8757 }; 8758 8759 /* hwrm_pcie_qstats_output (size:128b/16B) */ 8760 struct hwrm_pcie_qstats_output { 8761 __le16 error_code; 8762 __le16 req_type; 8763 __le16 seq_id; 8764 __le16 resp_len; 8765 __le16 pcie_stat_size; 8766 u8 unused_0[5]; 8767 u8 valid; 8768 }; 8769 8770 /* pcie_ctx_hw_stats (size:768b/96B) */ 8771 struct pcie_ctx_hw_stats { 8772 __le64 pcie_pl_signal_integrity; 8773 __le64 pcie_dl_signal_integrity; 8774 __le64 pcie_tl_signal_integrity; 8775 __le64 pcie_link_integrity; 8776 __le64 pcie_tx_traffic_rate; 8777 __le64 pcie_rx_traffic_rate; 8778 __le64 pcie_tx_dllp_statistics; 8779 __le64 pcie_rx_dllp_statistics; 8780 __le64 pcie_equalization_time; 8781 __le32 pcie_ltssm_histogram[4]; 8782 __le64 pcie_recovery_histogram; 8783 }; 8784 8785 /* hwrm_stat_generic_qstats_input (size:256b/32B) */ 8786 struct hwrm_stat_generic_qstats_input { 8787 __le16 req_type; 8788 __le16 cmpl_ring; 8789 __le16 seq_id; 8790 __le16 target_id; 8791 __le64 resp_addr; 8792 __le16 generic_stat_size; 8793 u8 flags; 8794 #define STAT_GENERIC_QSTATS_REQ_FLAGS_COUNTER_MASK 0x1UL 8795 u8 unused_0[5]; 8796 __le64 generic_stat_host_addr; 8797 }; 8798 8799 /* hwrm_stat_generic_qstats_output (size:128b/16B) */ 8800 struct hwrm_stat_generic_qstats_output { 8801 __le16 error_code; 8802 __le16 req_type; 8803 __le16 seq_id; 8804 __le16 resp_len; 8805 __le16 generic_stat_size; 8806 u8 unused_0[5]; 8807 u8 valid; 8808 }; 8809 8810 /* generic_sw_hw_stats (size:1216b/152B) */ 8811 struct generic_sw_hw_stats { 8812 __le64 pcie_statistics_tx_tlp; 8813 __le64 pcie_statistics_rx_tlp; 8814 __le64 pcie_credit_fc_hdr_posted; 8815 __le64 pcie_credit_fc_hdr_nonposted; 8816 __le64 pcie_credit_fc_hdr_cmpl; 8817 __le64 pcie_credit_fc_data_posted; 8818 __le64 pcie_credit_fc_data_nonposted; 8819 __le64 pcie_credit_fc_data_cmpl; 8820 __le64 pcie_credit_fc_tgt_nonposted; 8821 __le64 pcie_credit_fc_tgt_data_posted; 8822 __le64 pcie_credit_fc_tgt_hdr_posted; 8823 __le64 pcie_credit_fc_cmpl_hdr_posted; 8824 __le64 pcie_credit_fc_cmpl_data_posted; 8825 __le64 pcie_cmpl_longest; 8826 __le64 pcie_cmpl_shortest; 8827 __le64 cache_miss_count_cfcq; 8828 __le64 cache_miss_count_cfcs; 8829 __le64 cache_miss_count_cfcc; 8830 __le64 cache_miss_count_cfcm; 8831 }; 8832 8833 /* hwrm_fw_reset_input (size:192b/24B) */ 8834 struct hwrm_fw_reset_input { 8835 __le16 req_type; 8836 __le16 cmpl_ring; 8837 __le16 seq_id; 8838 __le16 target_id; 8839 __le64 resp_addr; 8840 u8 embedded_proc_type; 8841 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL 8842 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL 8843 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL 8844 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL 8845 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL 8846 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_AP 0x5UL 8847 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_CHIP 0x6UL 8848 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST_RESOURCE_REINIT 0x7UL 8849 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_IMPACTLESS_ACTIVATION 0x8UL 8850 #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_LAST FW_RESET_REQ_EMBEDDED_PROC_TYPE_IMPACTLESS_ACTIVATION 8851 u8 selfrst_status; 8852 #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTNONE 0x0UL 8853 #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP 0x1UL 8854 #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST 0x2UL 8855 #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTIMMEDIATE 0x3UL 8856 #define FW_RESET_REQ_SELFRST_STATUS_LAST FW_RESET_REQ_SELFRST_STATUS_SELFRSTIMMEDIATE 8857 u8 host_idx; 8858 u8 flags; 8859 #define FW_RESET_REQ_FLAGS_RESET_GRACEFUL 0x1UL 8860 #define FW_RESET_REQ_FLAGS_FW_ACTIVATION 0x2UL 8861 u8 unused_0[4]; 8862 }; 8863 8864 /* hwrm_fw_reset_output (size:128b/16B) */ 8865 struct hwrm_fw_reset_output { 8866 __le16 error_code; 8867 __le16 req_type; 8868 __le16 seq_id; 8869 __le16 resp_len; 8870 u8 selfrst_status; 8871 #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL 8872 #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL 8873 #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL 8874 #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTIMMEDIATE 0x3UL 8875 #define FW_RESET_RESP_SELFRST_STATUS_LAST FW_RESET_RESP_SELFRST_STATUS_SELFRSTIMMEDIATE 8876 u8 unused_0[6]; 8877 u8 valid; 8878 }; 8879 8880 /* hwrm_fw_qstatus_input (size:192b/24B) */ 8881 struct hwrm_fw_qstatus_input { 8882 __le16 req_type; 8883 __le16 cmpl_ring; 8884 __le16 seq_id; 8885 __le16 target_id; 8886 __le64 resp_addr; 8887 u8 embedded_proc_type; 8888 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL 8889 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL 8890 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL 8891 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL 8892 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL 8893 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_AP 0x5UL 8894 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_CHIP 0x6UL 8895 #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_LAST FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_CHIP 8896 u8 unused_0[7]; 8897 }; 8898 8899 /* hwrm_fw_qstatus_output (size:128b/16B) */ 8900 struct hwrm_fw_qstatus_output { 8901 __le16 error_code; 8902 __le16 req_type; 8903 __le16 seq_id; 8904 __le16 resp_len; 8905 u8 selfrst_status; 8906 #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL 8907 #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL 8908 #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL 8909 #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPOWER 0x3UL 8910 #define FW_QSTATUS_RESP_SELFRST_STATUS_LAST FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPOWER 8911 u8 nvm_option_action_status; 8912 #define FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_NVMOPT_ACTION_NONE 0x0UL 8913 #define FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_NVMOPT_ACTION_HOTRESET 0x1UL 8914 #define FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_NVMOPT_ACTION_WARMBOOT 0x2UL 8915 #define FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_NVMOPT_ACTION_COLDBOOT 0x3UL 8916 #define FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_LAST FW_QSTATUS_RESP_NVM_OPTION_ACTION_STATUS_NVMOPT_ACTION_COLDBOOT 8917 u8 unused_0[5]; 8918 u8 valid; 8919 }; 8920 8921 /* hwrm_fw_set_time_input (size:256b/32B) */ 8922 struct hwrm_fw_set_time_input { 8923 __le16 req_type; 8924 __le16 cmpl_ring; 8925 __le16 seq_id; 8926 __le16 target_id; 8927 __le64 resp_addr; 8928 __le16 year; 8929 #define FW_SET_TIME_REQ_YEAR_UNKNOWN 0x0UL 8930 #define FW_SET_TIME_REQ_YEAR_LAST FW_SET_TIME_REQ_YEAR_UNKNOWN 8931 u8 month; 8932 u8 day; 8933 u8 hour; 8934 u8 minute; 8935 u8 second; 8936 u8 unused_0; 8937 __le16 millisecond; 8938 __le16 zone; 8939 #define FW_SET_TIME_REQ_ZONE_UTC 0 8940 #define FW_SET_TIME_REQ_ZONE_UNKNOWN 65535 8941 #define FW_SET_TIME_REQ_ZONE_LAST FW_SET_TIME_REQ_ZONE_UNKNOWN 8942 u8 unused_1[4]; 8943 }; 8944 8945 /* hwrm_fw_set_time_output (size:128b/16B) */ 8946 struct hwrm_fw_set_time_output { 8947 __le16 error_code; 8948 __le16 req_type; 8949 __le16 seq_id; 8950 __le16 resp_len; 8951 u8 unused_0[7]; 8952 u8 valid; 8953 }; 8954 8955 /* hwrm_struct_hdr (size:128b/16B) */ 8956 struct hwrm_struct_hdr { 8957 __le16 struct_id; 8958 #define STRUCT_HDR_STRUCT_ID_LLDP_CFG 0x41bUL 8959 #define STRUCT_HDR_STRUCT_ID_DCBX_ETS 0x41dUL 8960 #define STRUCT_HDR_STRUCT_ID_DCBX_PFC 0x41fUL 8961 #define STRUCT_HDR_STRUCT_ID_DCBX_APP 0x421UL 8962 #define STRUCT_HDR_STRUCT_ID_DCBX_FEATURE_STATE 0x422UL 8963 #define STRUCT_HDR_STRUCT_ID_LLDP_GENERIC 0x424UL 8964 #define STRUCT_HDR_STRUCT_ID_LLDP_DEVICE 0x426UL 8965 #define STRUCT_HDR_STRUCT_ID_POWER_BKUP 0x427UL 8966 #define STRUCT_HDR_STRUCT_ID_AFM_OPAQUE 0x1UL 8967 #define STRUCT_HDR_STRUCT_ID_PORT_DESCRIPTION 0xaUL 8968 #define STRUCT_HDR_STRUCT_ID_RSS_V2 0x64UL 8969 #define STRUCT_HDR_STRUCT_ID_MSIX_PER_VF 0xc8UL 8970 #define STRUCT_HDR_STRUCT_ID_LAST STRUCT_HDR_STRUCT_ID_MSIX_PER_VF 8971 __le16 len; 8972 u8 version; 8973 u8 count; 8974 __le16 subtype; 8975 __le16 next_offset; 8976 #define STRUCT_HDR_NEXT_OFFSET_LAST 0x0UL 8977 u8 unused_0[6]; 8978 }; 8979 8980 /* hwrm_struct_data_dcbx_app (size:64b/8B) */ 8981 struct hwrm_struct_data_dcbx_app { 8982 __be16 protocol_id; 8983 u8 protocol_selector; 8984 #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_ETHER_TYPE 0x1UL 8985 #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_PORT 0x2UL 8986 #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_UDP_PORT 0x3UL 8987 #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 0x4UL 8988 #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_LAST STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 8989 u8 priority; 8990 u8 valid; 8991 u8 unused_0[3]; 8992 }; 8993 8994 /* hwrm_fw_set_structured_data_input (size:256b/32B) */ 8995 struct hwrm_fw_set_structured_data_input { 8996 __le16 req_type; 8997 __le16 cmpl_ring; 8998 __le16 seq_id; 8999 __le16 target_id; 9000 __le64 resp_addr; 9001 __le64 src_data_addr; 9002 __le16 data_len; 9003 u8 hdr_cnt; 9004 u8 unused_0[5]; 9005 }; 9006 9007 /* hwrm_fw_set_structured_data_output (size:128b/16B) */ 9008 struct hwrm_fw_set_structured_data_output { 9009 __le16 error_code; 9010 __le16 req_type; 9011 __le16 seq_id; 9012 __le16 resp_len; 9013 u8 unused_0[7]; 9014 u8 valid; 9015 }; 9016 9017 /* hwrm_fw_set_structured_data_cmd_err (size:64b/8B) */ 9018 struct hwrm_fw_set_structured_data_cmd_err { 9019 u8 code; 9020 #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL 9021 #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_HDR_CNT 0x1UL 9022 #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_FMT 0x2UL 9023 #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL 9024 #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_LAST FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 9025 u8 unused_0[7]; 9026 }; 9027 9028 /* hwrm_fw_get_structured_data_input (size:256b/32B) */ 9029 struct hwrm_fw_get_structured_data_input { 9030 __le16 req_type; 9031 __le16 cmpl_ring; 9032 __le16 seq_id; 9033 __le16 target_id; 9034 __le64 resp_addr; 9035 __le64 dest_data_addr; 9036 __le16 data_len; 9037 __le16 structure_id; 9038 __le16 subtype; 9039 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_UNUSED 0x0UL 9040 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_ALL 0xffffUL 9041 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_ADMIN 0x100UL 9042 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_PEER 0x101UL 9043 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_OPERATIONAL 0x102UL 9044 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_ADMIN 0x200UL 9045 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_PEER 0x201UL 9046 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_OPERATIONAL 0x202UL 9047 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 0x300UL 9048 #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_LAST FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 9049 u8 count; 9050 u8 unused_0; 9051 }; 9052 9053 /* hwrm_fw_get_structured_data_output (size:128b/16B) */ 9054 struct hwrm_fw_get_structured_data_output { 9055 __le16 error_code; 9056 __le16 req_type; 9057 __le16 seq_id; 9058 __le16 resp_len; 9059 u8 hdr_cnt; 9060 u8 unused_0[6]; 9061 u8 valid; 9062 }; 9063 9064 /* hwrm_fw_get_structured_data_cmd_err (size:64b/8B) */ 9065 struct hwrm_fw_get_structured_data_cmd_err { 9066 u8 code; 9067 #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL 9068 #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL 9069 #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_LAST FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 9070 u8 unused_0[7]; 9071 }; 9072 9073 /* hwrm_fw_livepatch_query_input (size:192b/24B) */ 9074 struct hwrm_fw_livepatch_query_input { 9075 __le16 req_type; 9076 __le16 cmpl_ring; 9077 __le16 seq_id; 9078 __le16 target_id; 9079 __le64 resp_addr; 9080 u8 fw_target; 9081 #define FW_LIVEPATCH_QUERY_REQ_FW_TARGET_COMMON_FW 0x1UL 9082 #define FW_LIVEPATCH_QUERY_REQ_FW_TARGET_SECURE_FW 0x2UL 9083 #define FW_LIVEPATCH_QUERY_REQ_FW_TARGET_LAST FW_LIVEPATCH_QUERY_REQ_FW_TARGET_SECURE_FW 9084 u8 unused_0[7]; 9085 }; 9086 9087 /* hwrm_fw_livepatch_query_output (size:640b/80B) */ 9088 struct hwrm_fw_livepatch_query_output { 9089 __le16 error_code; 9090 __le16 req_type; 9091 __le16 seq_id; 9092 __le16 resp_len; 9093 char install_ver[32]; 9094 char active_ver[32]; 9095 __le16 status_flags; 9096 #define FW_LIVEPATCH_QUERY_RESP_STATUS_FLAGS_INSTALL 0x1UL 9097 #define FW_LIVEPATCH_QUERY_RESP_STATUS_FLAGS_ACTIVE 0x2UL 9098 u8 unused_0[5]; 9099 u8 valid; 9100 }; 9101 9102 /* hwrm_fw_livepatch_input (size:256b/32B) */ 9103 struct hwrm_fw_livepatch_input { 9104 __le16 req_type; 9105 __le16 cmpl_ring; 9106 __le16 seq_id; 9107 __le16 target_id; 9108 __le64 resp_addr; 9109 u8 opcode; 9110 #define FW_LIVEPATCH_REQ_OPCODE_ACTIVATE 0x1UL 9111 #define FW_LIVEPATCH_REQ_OPCODE_DEACTIVATE 0x2UL 9112 #define FW_LIVEPATCH_REQ_OPCODE_LAST FW_LIVEPATCH_REQ_OPCODE_DEACTIVATE 9113 u8 fw_target; 9114 #define FW_LIVEPATCH_REQ_FW_TARGET_COMMON_FW 0x1UL 9115 #define FW_LIVEPATCH_REQ_FW_TARGET_SECURE_FW 0x2UL 9116 #define FW_LIVEPATCH_REQ_FW_TARGET_LAST FW_LIVEPATCH_REQ_FW_TARGET_SECURE_FW 9117 u8 loadtype; 9118 #define FW_LIVEPATCH_REQ_LOADTYPE_NVM_INSTALL 0x1UL 9119 #define FW_LIVEPATCH_REQ_LOADTYPE_MEMORY_DIRECT 0x2UL 9120 #define FW_LIVEPATCH_REQ_LOADTYPE_LAST FW_LIVEPATCH_REQ_LOADTYPE_MEMORY_DIRECT 9121 u8 flags; 9122 __le32 patch_len; 9123 __le64 host_addr; 9124 }; 9125 9126 /* hwrm_fw_livepatch_output (size:128b/16B) */ 9127 struct hwrm_fw_livepatch_output { 9128 __le16 error_code; 9129 __le16 req_type; 9130 __le16 seq_id; 9131 __le16 resp_len; 9132 u8 unused_0[7]; 9133 u8 valid; 9134 }; 9135 9136 /* hwrm_fw_livepatch_cmd_err (size:64b/8B) */ 9137 struct hwrm_fw_livepatch_cmd_err { 9138 u8 code; 9139 #define FW_LIVEPATCH_CMD_ERR_CODE_UNKNOWN 0x0UL 9140 #define FW_LIVEPATCH_CMD_ERR_CODE_INVALID_OPCODE 0x1UL 9141 #define FW_LIVEPATCH_CMD_ERR_CODE_INVALID_TARGET 0x2UL 9142 #define FW_LIVEPATCH_CMD_ERR_CODE_NOT_SUPPORTED 0x3UL 9143 #define FW_LIVEPATCH_CMD_ERR_CODE_NOT_INSTALLED 0x4UL 9144 #define FW_LIVEPATCH_CMD_ERR_CODE_NOT_PATCHED 0x5UL 9145 #define FW_LIVEPATCH_CMD_ERR_CODE_AUTH_FAIL 0x6UL 9146 #define FW_LIVEPATCH_CMD_ERR_CODE_INVALID_HEADER 0x7UL 9147 #define FW_LIVEPATCH_CMD_ERR_CODE_INVALID_SIZE 0x8UL 9148 #define FW_LIVEPATCH_CMD_ERR_CODE_ALREADY_PATCHED 0x9UL 9149 #define FW_LIVEPATCH_CMD_ERR_CODE_LAST FW_LIVEPATCH_CMD_ERR_CODE_ALREADY_PATCHED 9150 u8 unused_0[7]; 9151 }; 9152 9153 /* hwrm_exec_fwd_resp_input (size:1024b/128B) */ 9154 struct hwrm_exec_fwd_resp_input { 9155 __le16 req_type; 9156 __le16 cmpl_ring; 9157 __le16 seq_id; 9158 __le16 target_id; 9159 __le64 resp_addr; 9160 __le32 encap_request[26]; 9161 __le16 encap_resp_target_id; 9162 u8 unused_0[6]; 9163 }; 9164 9165 /* hwrm_exec_fwd_resp_output (size:128b/16B) */ 9166 struct hwrm_exec_fwd_resp_output { 9167 __le16 error_code; 9168 __le16 req_type; 9169 __le16 seq_id; 9170 __le16 resp_len; 9171 u8 unused_0[7]; 9172 u8 valid; 9173 }; 9174 9175 /* hwrm_reject_fwd_resp_input (size:1024b/128B) */ 9176 struct hwrm_reject_fwd_resp_input { 9177 __le16 req_type; 9178 __le16 cmpl_ring; 9179 __le16 seq_id; 9180 __le16 target_id; 9181 __le64 resp_addr; 9182 __le32 encap_request[26]; 9183 __le16 encap_resp_target_id; 9184 u8 unused_0[6]; 9185 }; 9186 9187 /* hwrm_reject_fwd_resp_output (size:128b/16B) */ 9188 struct hwrm_reject_fwd_resp_output { 9189 __le16 error_code; 9190 __le16 req_type; 9191 __le16 seq_id; 9192 __le16 resp_len; 9193 u8 unused_0[7]; 9194 u8 valid; 9195 }; 9196 9197 /* hwrm_fwd_resp_input (size:1024b/128B) */ 9198 struct hwrm_fwd_resp_input { 9199 __le16 req_type; 9200 __le16 cmpl_ring; 9201 __le16 seq_id; 9202 __le16 target_id; 9203 __le64 resp_addr; 9204 __le16 encap_resp_target_id; 9205 __le16 encap_resp_cmpl_ring; 9206 __le16 encap_resp_len; 9207 u8 unused_0; 9208 u8 unused_1; 9209 __le64 encap_resp_addr; 9210 __le32 encap_resp[24]; 9211 }; 9212 9213 /* hwrm_fwd_resp_output (size:128b/16B) */ 9214 struct hwrm_fwd_resp_output { 9215 __le16 error_code; 9216 __le16 req_type; 9217 __le16 seq_id; 9218 __le16 resp_len; 9219 u8 unused_0[7]; 9220 u8 valid; 9221 }; 9222 9223 /* hwrm_fwd_async_event_cmpl_input (size:320b/40B) */ 9224 struct hwrm_fwd_async_event_cmpl_input { 9225 __le16 req_type; 9226 __le16 cmpl_ring; 9227 __le16 seq_id; 9228 __le16 target_id; 9229 __le64 resp_addr; 9230 __le16 encap_async_event_target_id; 9231 u8 unused_0[6]; 9232 __le32 encap_async_event_cmpl[4]; 9233 }; 9234 9235 /* hwrm_fwd_async_event_cmpl_output (size:128b/16B) */ 9236 struct hwrm_fwd_async_event_cmpl_output { 9237 __le16 error_code; 9238 __le16 req_type; 9239 __le16 seq_id; 9240 __le16 resp_len; 9241 u8 unused_0[7]; 9242 u8 valid; 9243 }; 9244 9245 /* hwrm_temp_monitor_query_input (size:128b/16B) */ 9246 struct hwrm_temp_monitor_query_input { 9247 __le16 req_type; 9248 __le16 cmpl_ring; 9249 __le16 seq_id; 9250 __le16 target_id; 9251 __le64 resp_addr; 9252 }; 9253 9254 /* hwrm_temp_monitor_query_output (size:128b/16B) */ 9255 struct hwrm_temp_monitor_query_output { 9256 __le16 error_code; 9257 __le16 req_type; 9258 __le16 seq_id; 9259 __le16 resp_len; 9260 u8 temp; 9261 u8 phy_temp; 9262 u8 om_temp; 9263 u8 flags; 9264 #define TEMP_MONITOR_QUERY_RESP_FLAGS_TEMP_NOT_AVAILABLE 0x1UL 9265 #define TEMP_MONITOR_QUERY_RESP_FLAGS_PHY_TEMP_NOT_AVAILABLE 0x2UL 9266 #define TEMP_MONITOR_QUERY_RESP_FLAGS_OM_NOT_PRESENT 0x4UL 9267 #define TEMP_MONITOR_QUERY_RESP_FLAGS_OM_TEMP_NOT_AVAILABLE 0x8UL 9268 #define TEMP_MONITOR_QUERY_RESP_FLAGS_EXT_TEMP_FIELDS_AVAILABLE 0x10UL 9269 u8 temp2; 9270 u8 phy_temp2; 9271 u8 om_temp2; 9272 u8 valid; 9273 }; 9274 9275 /* hwrm_wol_filter_alloc_input (size:512b/64B) */ 9276 struct hwrm_wol_filter_alloc_input { 9277 __le16 req_type; 9278 __le16 cmpl_ring; 9279 __le16 seq_id; 9280 __le16 target_id; 9281 __le64 resp_addr; 9282 __le32 flags; 9283 __le32 enables; 9284 #define WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS 0x1UL 9285 #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_OFFSET 0x2UL 9286 #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_SIZE 0x4UL 9287 #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_ADDR 0x8UL 9288 #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_ADDR 0x10UL 9289 #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_SIZE 0x20UL 9290 __le16 port_id; 9291 u8 wol_type; 9292 #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT 0x0UL 9293 #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_BMP 0x1UL 9294 #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID 0xffUL 9295 #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_LAST WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID 9296 u8 unused_0[5]; 9297 u8 mac_address[6]; 9298 __le16 pattern_offset; 9299 __le16 pattern_buf_size; 9300 __le16 pattern_mask_size; 9301 u8 unused_1[4]; 9302 __le64 pattern_buf_addr; 9303 __le64 pattern_mask_addr; 9304 }; 9305 9306 /* hwrm_wol_filter_alloc_output (size:128b/16B) */ 9307 struct hwrm_wol_filter_alloc_output { 9308 __le16 error_code; 9309 __le16 req_type; 9310 __le16 seq_id; 9311 __le16 resp_len; 9312 u8 wol_filter_id; 9313 u8 unused_0[6]; 9314 u8 valid; 9315 }; 9316 9317 /* hwrm_wol_filter_free_input (size:256b/32B) */ 9318 struct hwrm_wol_filter_free_input { 9319 __le16 req_type; 9320 __le16 cmpl_ring; 9321 __le16 seq_id; 9322 __le16 target_id; 9323 __le64 resp_addr; 9324 __le32 flags; 9325 #define WOL_FILTER_FREE_REQ_FLAGS_FREE_ALL_WOL_FILTERS 0x1UL 9326 __le32 enables; 9327 #define WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID 0x1UL 9328 __le16 port_id; 9329 u8 wol_filter_id; 9330 u8 unused_0[5]; 9331 }; 9332 9333 /* hwrm_wol_filter_free_output (size:128b/16B) */ 9334 struct hwrm_wol_filter_free_output { 9335 __le16 error_code; 9336 __le16 req_type; 9337 __le16 seq_id; 9338 __le16 resp_len; 9339 u8 unused_0[7]; 9340 u8 valid; 9341 }; 9342 9343 /* hwrm_wol_filter_qcfg_input (size:448b/56B) */ 9344 struct hwrm_wol_filter_qcfg_input { 9345 __le16 req_type; 9346 __le16 cmpl_ring; 9347 __le16 seq_id; 9348 __le16 target_id; 9349 __le64 resp_addr; 9350 __le16 port_id; 9351 __le16 handle; 9352 u8 unused_0[4]; 9353 __le64 pattern_buf_addr; 9354 __le16 pattern_buf_size; 9355 u8 unused_1[6]; 9356 __le64 pattern_mask_addr; 9357 __le16 pattern_mask_size; 9358 u8 unused_2[6]; 9359 }; 9360 9361 /* hwrm_wol_filter_qcfg_output (size:256b/32B) */ 9362 struct hwrm_wol_filter_qcfg_output { 9363 __le16 error_code; 9364 __le16 req_type; 9365 __le16 seq_id; 9366 __le16 resp_len; 9367 __le16 next_handle; 9368 u8 wol_filter_id; 9369 u8 wol_type; 9370 #define WOL_FILTER_QCFG_RESP_WOL_TYPE_MAGICPKT 0x0UL 9371 #define WOL_FILTER_QCFG_RESP_WOL_TYPE_BMP 0x1UL 9372 #define WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID 0xffUL 9373 #define WOL_FILTER_QCFG_RESP_WOL_TYPE_LAST WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID 9374 __le32 unused_0; 9375 u8 mac_address[6]; 9376 __le16 pattern_offset; 9377 __le16 pattern_size; 9378 __le16 pattern_mask_size; 9379 u8 unused_1[3]; 9380 u8 valid; 9381 }; 9382 9383 /* hwrm_wol_reason_qcfg_input (size:320b/40B) */ 9384 struct hwrm_wol_reason_qcfg_input { 9385 __le16 req_type; 9386 __le16 cmpl_ring; 9387 __le16 seq_id; 9388 __le16 target_id; 9389 __le64 resp_addr; 9390 __le16 port_id; 9391 u8 unused_0[6]; 9392 __le64 wol_pkt_buf_addr; 9393 __le16 wol_pkt_buf_size; 9394 u8 unused_1[6]; 9395 }; 9396 9397 /* hwrm_wol_reason_qcfg_output (size:128b/16B) */ 9398 struct hwrm_wol_reason_qcfg_output { 9399 __le16 error_code; 9400 __le16 req_type; 9401 __le16 seq_id; 9402 __le16 resp_len; 9403 u8 wol_filter_id; 9404 u8 wol_reason; 9405 #define WOL_REASON_QCFG_RESP_WOL_REASON_MAGICPKT 0x0UL 9406 #define WOL_REASON_QCFG_RESP_WOL_REASON_BMP 0x1UL 9407 #define WOL_REASON_QCFG_RESP_WOL_REASON_INVALID 0xffUL 9408 #define WOL_REASON_QCFG_RESP_WOL_REASON_LAST WOL_REASON_QCFG_RESP_WOL_REASON_INVALID 9409 u8 wol_pkt_len; 9410 u8 unused_0[4]; 9411 u8 valid; 9412 }; 9413 9414 /* hwrm_dbg_read_direct_input (size:256b/32B) */ 9415 struct hwrm_dbg_read_direct_input { 9416 __le16 req_type; 9417 __le16 cmpl_ring; 9418 __le16 seq_id; 9419 __le16 target_id; 9420 __le64 resp_addr; 9421 __le64 host_dest_addr; 9422 __le32 read_addr; 9423 __le32 read_len32; 9424 }; 9425 9426 /* hwrm_dbg_read_direct_output (size:128b/16B) */ 9427 struct hwrm_dbg_read_direct_output { 9428 __le16 error_code; 9429 __le16 req_type; 9430 __le16 seq_id; 9431 __le16 resp_len; 9432 __le32 crc32; 9433 u8 unused_0[3]; 9434 u8 valid; 9435 }; 9436 9437 /* hwrm_dbg_qcaps_input (size:192b/24B) */ 9438 struct hwrm_dbg_qcaps_input { 9439 __le16 req_type; 9440 __le16 cmpl_ring; 9441 __le16 seq_id; 9442 __le16 target_id; 9443 __le64 resp_addr; 9444 __le16 fid; 9445 u8 unused_0[6]; 9446 }; 9447 9448 /* hwrm_dbg_qcaps_output (size:192b/24B) */ 9449 struct hwrm_dbg_qcaps_output { 9450 __le16 error_code; 9451 __le16 req_type; 9452 __le16 seq_id; 9453 __le16 resp_len; 9454 __le16 fid; 9455 u8 unused_0[2]; 9456 __le32 coredump_component_disable_caps; 9457 #define DBG_QCAPS_RESP_COREDUMP_COMPONENT_DISABLE_CAPS_NVRAM 0x1UL 9458 __le32 flags; 9459 #define DBG_QCAPS_RESP_FLAGS_CRASHDUMP_NVM 0x1UL 9460 #define DBG_QCAPS_RESP_FLAGS_CRASHDUMP_HOST_DDR 0x2UL 9461 #define DBG_QCAPS_RESP_FLAGS_CRASHDUMP_SOC_DDR 0x4UL 9462 #define DBG_QCAPS_RESP_FLAGS_USEQ 0x8UL 9463 u8 unused_1[3]; 9464 u8 valid; 9465 }; 9466 9467 /* hwrm_dbg_qcfg_input (size:192b/24B) */ 9468 struct hwrm_dbg_qcfg_input { 9469 __le16 req_type; 9470 __le16 cmpl_ring; 9471 __le16 seq_id; 9472 __le16 target_id; 9473 __le64 resp_addr; 9474 __le16 fid; 9475 __le16 flags; 9476 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_MASK 0x3UL 9477 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_SFT 0 9478 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_DEST_NVM 0x0UL 9479 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_DEST_HOST_DDR 0x1UL 9480 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_DEST_SOC_DDR 0x2UL 9481 #define DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_LAST DBG_QCFG_REQ_FLAGS_CRASHDUMP_SIZE_FOR_DEST_DEST_SOC_DDR 9482 __le32 coredump_component_disable_flags; 9483 #define DBG_QCFG_REQ_COREDUMP_COMPONENT_DISABLE_FLAGS_NVRAM 0x1UL 9484 }; 9485 9486 /* hwrm_dbg_qcfg_output (size:256b/32B) */ 9487 struct hwrm_dbg_qcfg_output { 9488 __le16 error_code; 9489 __le16 req_type; 9490 __le16 seq_id; 9491 __le16 resp_len; 9492 __le16 fid; 9493 u8 unused_0[2]; 9494 __le32 coredump_size; 9495 __le32 flags; 9496 #define DBG_QCFG_RESP_FLAGS_UART_LOG 0x1UL 9497 #define DBG_QCFG_RESP_FLAGS_UART_LOG_SECONDARY 0x2UL 9498 #define DBG_QCFG_RESP_FLAGS_FW_TRACE 0x4UL 9499 #define DBG_QCFG_RESP_FLAGS_FW_TRACE_SECONDARY 0x8UL 9500 #define DBG_QCFG_RESP_FLAGS_DEBUG_NOTIFY 0x10UL 9501 #define DBG_QCFG_RESP_FLAGS_JTAG_DEBUG 0x20UL 9502 __le16 async_cmpl_ring; 9503 u8 unused_2[2]; 9504 __le32 crashdump_size; 9505 u8 unused_3[3]; 9506 u8 valid; 9507 }; 9508 9509 /* hwrm_dbg_crashdump_medium_cfg_input (size:320b/40B) */ 9510 struct hwrm_dbg_crashdump_medium_cfg_input { 9511 __le16 req_type; 9512 __le16 cmpl_ring; 9513 __le16 seq_id; 9514 __le16 target_id; 9515 __le64 resp_addr; 9516 __le16 output_dest_flags; 9517 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_TYPE_DDR 0x1UL 9518 __le16 pg_size_lvl; 9519 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_MASK 0x3UL 9520 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_SFT 0 9521 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_LVL_0 0x0UL 9522 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_LVL_1 0x1UL 9523 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_LVL_2 0x2UL 9524 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_LAST DBG_CRASHDUMP_MEDIUM_CFG_REQ_LVL_LVL_2 9525 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_MASK 0x1cUL 9526 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_SFT 2 9527 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_4K (0x0UL << 2) 9528 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_8K (0x1UL << 2) 9529 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_64K (0x2UL << 2) 9530 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_2M (0x3UL << 2) 9531 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_8M (0x4UL << 2) 9532 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_1G (0x5UL << 2) 9533 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_LAST DBG_CRASHDUMP_MEDIUM_CFG_REQ_PG_SIZE_PG_1G 9534 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_UNUSED11_MASK 0xffe0UL 9535 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_UNUSED11_SFT 5 9536 __le32 size; 9537 __le32 coredump_component_disable_flags; 9538 #define DBG_CRASHDUMP_MEDIUM_CFG_REQ_NVRAM 0x1UL 9539 __le32 unused_0; 9540 __le64 pbl; 9541 }; 9542 9543 /* hwrm_dbg_crashdump_medium_cfg_output (size:128b/16B) */ 9544 struct hwrm_dbg_crashdump_medium_cfg_output { 9545 __le16 error_code; 9546 __le16 req_type; 9547 __le16 seq_id; 9548 __le16 resp_len; 9549 u8 unused_1[7]; 9550 u8 valid; 9551 }; 9552 9553 /* coredump_segment_record (size:128b/16B) */ 9554 struct coredump_segment_record { 9555 __le16 component_id; 9556 __le16 segment_id; 9557 __le16 max_instances; 9558 u8 version_hi; 9559 u8 version_low; 9560 u8 seg_flags; 9561 u8 compress_flags; 9562 #define SFLAG_COMPRESSED_ZLIB 0x1UL 9563 u8 unused_0[2]; 9564 __le32 segment_len; 9565 }; 9566 9567 /* hwrm_dbg_coredump_list_input (size:256b/32B) */ 9568 struct hwrm_dbg_coredump_list_input { 9569 __le16 req_type; 9570 __le16 cmpl_ring; 9571 __le16 seq_id; 9572 __le16 target_id; 9573 __le64 resp_addr; 9574 __le64 host_dest_addr; 9575 __le32 host_buf_len; 9576 __le16 seq_no; 9577 u8 flags; 9578 #define DBG_COREDUMP_LIST_REQ_FLAGS_CRASHDUMP 0x1UL 9579 u8 unused_0[1]; 9580 }; 9581 9582 /* hwrm_dbg_coredump_list_output (size:128b/16B) */ 9583 struct hwrm_dbg_coredump_list_output { 9584 __le16 error_code; 9585 __le16 req_type; 9586 __le16 seq_id; 9587 __le16 resp_len; 9588 u8 flags; 9589 #define DBG_COREDUMP_LIST_RESP_FLAGS_MORE 0x1UL 9590 u8 unused_0; 9591 __le16 total_segments; 9592 __le16 data_len; 9593 u8 unused_1; 9594 u8 valid; 9595 }; 9596 9597 /* hwrm_dbg_coredump_initiate_input (size:256b/32B) */ 9598 struct hwrm_dbg_coredump_initiate_input { 9599 __le16 req_type; 9600 __le16 cmpl_ring; 9601 __le16 seq_id; 9602 __le16 target_id; 9603 __le64 resp_addr; 9604 __le16 component_id; 9605 __le16 segment_id; 9606 __le16 instance; 9607 __le16 unused_0; 9608 u8 seg_flags; 9609 u8 unused_1[7]; 9610 }; 9611 9612 /* hwrm_dbg_coredump_initiate_output (size:128b/16B) */ 9613 struct hwrm_dbg_coredump_initiate_output { 9614 __le16 error_code; 9615 __le16 req_type; 9616 __le16 seq_id; 9617 __le16 resp_len; 9618 u8 unused_0[7]; 9619 u8 valid; 9620 }; 9621 9622 /* coredump_data_hdr (size:128b/16B) */ 9623 struct coredump_data_hdr { 9624 __le32 address; 9625 __le32 flags_length; 9626 #define COREDUMP_DATA_HDR_FLAGS_LENGTH_ACTUAL_LEN_MASK 0xffffffUL 9627 #define COREDUMP_DATA_HDR_FLAGS_LENGTH_ACTUAL_LEN_SFT 0 9628 #define COREDUMP_DATA_HDR_FLAGS_LENGTH_INDIRECT_ACCESS 0x1000000UL 9629 __le32 instance; 9630 __le32 next_offset; 9631 }; 9632 9633 /* hwrm_dbg_coredump_retrieve_input (size:448b/56B) */ 9634 struct hwrm_dbg_coredump_retrieve_input { 9635 __le16 req_type; 9636 __le16 cmpl_ring; 9637 __le16 seq_id; 9638 __le16 target_id; 9639 __le64 resp_addr; 9640 __le64 host_dest_addr; 9641 __le32 host_buf_len; 9642 __le32 unused_0; 9643 __le16 component_id; 9644 __le16 segment_id; 9645 __le16 instance; 9646 __le16 unused_1; 9647 u8 seg_flags; 9648 u8 unused_2; 9649 __le16 unused_3; 9650 __le32 unused_4; 9651 __le32 seq_no; 9652 __le32 unused_5; 9653 }; 9654 9655 /* hwrm_dbg_coredump_retrieve_output (size:128b/16B) */ 9656 struct hwrm_dbg_coredump_retrieve_output { 9657 __le16 error_code; 9658 __le16 req_type; 9659 __le16 seq_id; 9660 __le16 resp_len; 9661 u8 flags; 9662 #define DBG_COREDUMP_RETRIEVE_RESP_FLAGS_MORE 0x1UL 9663 u8 unused_0; 9664 __le16 data_len; 9665 u8 unused_1[3]; 9666 u8 valid; 9667 }; 9668 9669 /* hwrm_dbg_ring_info_get_input (size:192b/24B) */ 9670 struct hwrm_dbg_ring_info_get_input { 9671 __le16 req_type; 9672 __le16 cmpl_ring; 9673 __le16 seq_id; 9674 __le16 target_id; 9675 __le64 resp_addr; 9676 u8 ring_type; 9677 #define DBG_RING_INFO_GET_REQ_RING_TYPE_L2_CMPL 0x0UL 9678 #define DBG_RING_INFO_GET_REQ_RING_TYPE_TX 0x1UL 9679 #define DBG_RING_INFO_GET_REQ_RING_TYPE_RX 0x2UL 9680 #define DBG_RING_INFO_GET_REQ_RING_TYPE_NQ 0x3UL 9681 #define DBG_RING_INFO_GET_REQ_RING_TYPE_LAST DBG_RING_INFO_GET_REQ_RING_TYPE_NQ 9682 u8 unused_0[3]; 9683 __le32 fw_ring_id; 9684 }; 9685 9686 /* hwrm_dbg_ring_info_get_output (size:192b/24B) */ 9687 struct hwrm_dbg_ring_info_get_output { 9688 __le16 error_code; 9689 __le16 req_type; 9690 __le16 seq_id; 9691 __le16 resp_len; 9692 __le32 producer_index; 9693 __le32 consumer_index; 9694 __le32 cag_vector_ctrl; 9695 u8 unused_0[3]; 9696 u8 valid; 9697 }; 9698 9699 /* hwrm_nvm_read_input (size:320b/40B) */ 9700 struct hwrm_nvm_read_input { 9701 __le16 req_type; 9702 __le16 cmpl_ring; 9703 __le16 seq_id; 9704 __le16 target_id; 9705 __le64 resp_addr; 9706 __le64 host_dest_addr; 9707 __le16 dir_idx; 9708 u8 unused_0[2]; 9709 __le32 offset; 9710 __le32 len; 9711 u8 unused_1[4]; 9712 }; 9713 9714 /* hwrm_nvm_read_output (size:128b/16B) */ 9715 struct hwrm_nvm_read_output { 9716 __le16 error_code; 9717 __le16 req_type; 9718 __le16 seq_id; 9719 __le16 resp_len; 9720 u8 unused_0[7]; 9721 u8 valid; 9722 }; 9723 9724 /* hwrm_nvm_get_dir_entries_input (size:192b/24B) */ 9725 struct hwrm_nvm_get_dir_entries_input { 9726 __le16 req_type; 9727 __le16 cmpl_ring; 9728 __le16 seq_id; 9729 __le16 target_id; 9730 __le64 resp_addr; 9731 __le64 host_dest_addr; 9732 }; 9733 9734 /* hwrm_nvm_get_dir_entries_output (size:128b/16B) */ 9735 struct hwrm_nvm_get_dir_entries_output { 9736 __le16 error_code; 9737 __le16 req_type; 9738 __le16 seq_id; 9739 __le16 resp_len; 9740 u8 unused_0[7]; 9741 u8 valid; 9742 }; 9743 9744 /* hwrm_nvm_get_dir_info_input (size:128b/16B) */ 9745 struct hwrm_nvm_get_dir_info_input { 9746 __le16 req_type; 9747 __le16 cmpl_ring; 9748 __le16 seq_id; 9749 __le16 target_id; 9750 __le64 resp_addr; 9751 }; 9752 9753 /* hwrm_nvm_get_dir_info_output (size:192b/24B) */ 9754 struct hwrm_nvm_get_dir_info_output { 9755 __le16 error_code; 9756 __le16 req_type; 9757 __le16 seq_id; 9758 __le16 resp_len; 9759 __le32 entries; 9760 __le32 entry_length; 9761 u8 unused_0[7]; 9762 u8 valid; 9763 }; 9764 9765 /* hwrm_nvm_write_input (size:448b/56B) */ 9766 struct hwrm_nvm_write_input { 9767 __le16 req_type; 9768 __le16 cmpl_ring; 9769 __le16 seq_id; 9770 __le16 target_id; 9771 __le64 resp_addr; 9772 __le64 host_src_addr; 9773 __le16 dir_type; 9774 __le16 dir_ordinal; 9775 __le16 dir_ext; 9776 __le16 dir_attr; 9777 __le32 dir_data_length; 9778 __le16 option; 9779 __le16 flags; 9780 #define NVM_WRITE_REQ_FLAGS_KEEP_ORIG_ACTIVE_IMG 0x1UL 9781 #define NVM_WRITE_REQ_FLAGS_BATCH_MODE 0x2UL 9782 #define NVM_WRITE_REQ_FLAGS_BATCH_LAST 0x4UL 9783 __le32 dir_item_length; 9784 __le32 offset; 9785 __le32 len; 9786 __le32 unused_0; 9787 }; 9788 9789 /* hwrm_nvm_write_output (size:128b/16B) */ 9790 struct hwrm_nvm_write_output { 9791 __le16 error_code; 9792 __le16 req_type; 9793 __le16 seq_id; 9794 __le16 resp_len; 9795 __le32 dir_item_length; 9796 __le16 dir_idx; 9797 u8 unused_0; 9798 u8 valid; 9799 }; 9800 9801 /* hwrm_nvm_write_cmd_err (size:64b/8B) */ 9802 struct hwrm_nvm_write_cmd_err { 9803 u8 code; 9804 #define NVM_WRITE_CMD_ERR_CODE_UNKNOWN 0x0UL 9805 #define NVM_WRITE_CMD_ERR_CODE_FRAG_ERR 0x1UL 9806 #define NVM_WRITE_CMD_ERR_CODE_NO_SPACE 0x2UL 9807 #define NVM_WRITE_CMD_ERR_CODE_LAST NVM_WRITE_CMD_ERR_CODE_NO_SPACE 9808 u8 unused_0[7]; 9809 }; 9810 9811 /* hwrm_nvm_modify_input (size:320b/40B) */ 9812 struct hwrm_nvm_modify_input { 9813 __le16 req_type; 9814 __le16 cmpl_ring; 9815 __le16 seq_id; 9816 __le16 target_id; 9817 __le64 resp_addr; 9818 __le64 host_src_addr; 9819 __le16 dir_idx; 9820 __le16 flags; 9821 #define NVM_MODIFY_REQ_FLAGS_BATCH_MODE 0x1UL 9822 #define NVM_MODIFY_REQ_FLAGS_BATCH_LAST 0x2UL 9823 __le32 offset; 9824 __le32 len; 9825 u8 unused_1[4]; 9826 }; 9827 9828 /* hwrm_nvm_modify_output (size:128b/16B) */ 9829 struct hwrm_nvm_modify_output { 9830 __le16 error_code; 9831 __le16 req_type; 9832 __le16 seq_id; 9833 __le16 resp_len; 9834 u8 unused_0[7]; 9835 u8 valid; 9836 }; 9837 9838 /* hwrm_nvm_find_dir_entry_input (size:256b/32B) */ 9839 struct hwrm_nvm_find_dir_entry_input { 9840 __le16 req_type; 9841 __le16 cmpl_ring; 9842 __le16 seq_id; 9843 __le16 target_id; 9844 __le64 resp_addr; 9845 __le32 enables; 9846 #define NVM_FIND_DIR_ENTRY_REQ_ENABLES_DIR_IDX_VALID 0x1UL 9847 __le16 dir_idx; 9848 __le16 dir_type; 9849 __le16 dir_ordinal; 9850 __le16 dir_ext; 9851 u8 opt_ordinal; 9852 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_MASK 0x3UL 9853 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_SFT 0 9854 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_EQ 0x0UL 9855 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GE 0x1UL 9856 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 0x2UL 9857 #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_LAST NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 9858 u8 unused_0[3]; 9859 }; 9860 9861 /* hwrm_nvm_find_dir_entry_output (size:256b/32B) */ 9862 struct hwrm_nvm_find_dir_entry_output { 9863 __le16 error_code; 9864 __le16 req_type; 9865 __le16 seq_id; 9866 __le16 resp_len; 9867 __le32 dir_item_length; 9868 __le32 dir_data_length; 9869 __le32 fw_ver; 9870 __le16 dir_ordinal; 9871 __le16 dir_idx; 9872 u8 unused_0[7]; 9873 u8 valid; 9874 }; 9875 9876 /* hwrm_nvm_erase_dir_entry_input (size:192b/24B) */ 9877 struct hwrm_nvm_erase_dir_entry_input { 9878 __le16 req_type; 9879 __le16 cmpl_ring; 9880 __le16 seq_id; 9881 __le16 target_id; 9882 __le64 resp_addr; 9883 __le16 dir_idx; 9884 u8 unused_0[6]; 9885 }; 9886 9887 /* hwrm_nvm_erase_dir_entry_output (size:128b/16B) */ 9888 struct hwrm_nvm_erase_dir_entry_output { 9889 __le16 error_code; 9890 __le16 req_type; 9891 __le16 seq_id; 9892 __le16 resp_len; 9893 u8 unused_0[7]; 9894 u8 valid; 9895 }; 9896 9897 /* hwrm_nvm_get_dev_info_input (size:128b/16B) */ 9898 struct hwrm_nvm_get_dev_info_input { 9899 __le16 req_type; 9900 __le16 cmpl_ring; 9901 __le16 seq_id; 9902 __le16 target_id; 9903 __le64 resp_addr; 9904 }; 9905 9906 /* hwrm_nvm_get_dev_info_output (size:640b/80B) */ 9907 struct hwrm_nvm_get_dev_info_output { 9908 __le16 error_code; 9909 __le16 req_type; 9910 __le16 seq_id; 9911 __le16 resp_len; 9912 __le16 manufacturer_id; 9913 __le16 device_id; 9914 __le32 sector_size; 9915 __le32 nvram_size; 9916 __le32 reserved_size; 9917 __le32 available_size; 9918 u8 nvm_cfg_ver_maj; 9919 u8 nvm_cfg_ver_min; 9920 u8 nvm_cfg_ver_upd; 9921 u8 flags; 9922 #define NVM_GET_DEV_INFO_RESP_FLAGS_FW_VER_VALID 0x1UL 9923 char pkg_name[16]; 9924 __le16 hwrm_fw_major; 9925 __le16 hwrm_fw_minor; 9926 __le16 hwrm_fw_build; 9927 __le16 hwrm_fw_patch; 9928 __le16 mgmt_fw_major; 9929 __le16 mgmt_fw_minor; 9930 __le16 mgmt_fw_build; 9931 __le16 mgmt_fw_patch; 9932 __le16 roce_fw_major; 9933 __le16 roce_fw_minor; 9934 __le16 roce_fw_build; 9935 __le16 roce_fw_patch; 9936 u8 unused_0[7]; 9937 u8 valid; 9938 }; 9939 9940 /* hwrm_nvm_mod_dir_entry_input (size:256b/32B) */ 9941 struct hwrm_nvm_mod_dir_entry_input { 9942 __le16 req_type; 9943 __le16 cmpl_ring; 9944 __le16 seq_id; 9945 __le16 target_id; 9946 __le64 resp_addr; 9947 __le32 enables; 9948 #define NVM_MOD_DIR_ENTRY_REQ_ENABLES_CHECKSUM 0x1UL 9949 __le16 dir_idx; 9950 __le16 dir_ordinal; 9951 __le16 dir_ext; 9952 __le16 dir_attr; 9953 __le32 checksum; 9954 }; 9955 9956 /* hwrm_nvm_mod_dir_entry_output (size:128b/16B) */ 9957 struct hwrm_nvm_mod_dir_entry_output { 9958 __le16 error_code; 9959 __le16 req_type; 9960 __le16 seq_id; 9961 __le16 resp_len; 9962 u8 unused_0[7]; 9963 u8 valid; 9964 }; 9965 9966 /* hwrm_nvm_verify_update_input (size:192b/24B) */ 9967 struct hwrm_nvm_verify_update_input { 9968 __le16 req_type; 9969 __le16 cmpl_ring; 9970 __le16 seq_id; 9971 __le16 target_id; 9972 __le64 resp_addr; 9973 __le16 dir_type; 9974 __le16 dir_ordinal; 9975 __le16 dir_ext; 9976 u8 unused_0[2]; 9977 }; 9978 9979 /* hwrm_nvm_verify_update_output (size:128b/16B) */ 9980 struct hwrm_nvm_verify_update_output { 9981 __le16 error_code; 9982 __le16 req_type; 9983 __le16 seq_id; 9984 __le16 resp_len; 9985 u8 unused_0[7]; 9986 u8 valid; 9987 }; 9988 9989 /* hwrm_nvm_install_update_input (size:192b/24B) */ 9990 struct hwrm_nvm_install_update_input { 9991 __le16 req_type; 9992 __le16 cmpl_ring; 9993 __le16 seq_id; 9994 __le16 target_id; 9995 __le64 resp_addr; 9996 __le32 install_type; 9997 #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_NORMAL 0x0UL 9998 #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 0xffffffffUL 9999 #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_LAST NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 10000 __le16 flags; 10001 #define NVM_INSTALL_UPDATE_REQ_FLAGS_ERASE_UNUSED_SPACE 0x1UL 10002 #define NVM_INSTALL_UPDATE_REQ_FLAGS_REMOVE_UNUSED_PKG 0x2UL 10003 #define NVM_INSTALL_UPDATE_REQ_FLAGS_ALLOWED_TO_DEFRAG 0x4UL 10004 #define NVM_INSTALL_UPDATE_REQ_FLAGS_VERIFY_ONLY 0x8UL 10005 u8 unused_0[2]; 10006 }; 10007 10008 /* hwrm_nvm_install_update_output (size:192b/24B) */ 10009 struct hwrm_nvm_install_update_output { 10010 __le16 error_code; 10011 __le16 req_type; 10012 __le16 seq_id; 10013 __le16 resp_len; 10014 __le64 installed_items; 10015 u8 result; 10016 #define NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS 0x0UL 10017 #define NVM_INSTALL_UPDATE_RESP_RESULT_FAILURE 0xffUL 10018 #define NVM_INSTALL_UPDATE_RESP_RESULT_MALLOC_FAILURE 0xfdUL 10019 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_INDEX_PARAMETER 0xfbUL 10020 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_TYPE_PARAMETER 0xf3UL 10021 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_PREREQUISITE 0xf2UL 10022 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_FILE_HEADER 0xecUL 10023 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_SIGNATURE 0xebUL 10024 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_PROP_STREAM 0xeaUL 10025 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_PROP_LENGTH 0xe9UL 10026 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_MANIFEST 0xe8UL 10027 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_TRAILER 0xe7UL 10028 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_CHECKSUM 0xe6UL 10029 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_ITEM_CHECKSUM 0xe5UL 10030 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_DATA_LENGTH 0xe4UL 10031 #define NVM_INSTALL_UPDATE_RESP_RESULT_INVALID_DIRECTIVE 0xe1UL 10032 #define NVM_INSTALL_UPDATE_RESP_RESULT_UNSUPPORTED_CHIP_REV 0xceUL 10033 #define NVM_INSTALL_UPDATE_RESP_RESULT_UNSUPPORTED_DEVICE_ID 0xcdUL 10034 #define NVM_INSTALL_UPDATE_RESP_RESULT_UNSUPPORTED_SUBSYS_VENDOR 0xccUL 10035 #define NVM_INSTALL_UPDATE_RESP_RESULT_UNSUPPORTED_SUBSYS_ID 0xcbUL 10036 #define NVM_INSTALL_UPDATE_RESP_RESULT_UNSUPPORTED_PLATFORM 0xc5UL 10037 #define NVM_INSTALL_UPDATE_RESP_RESULT_DUPLICATE_ITEM 0xc4UL 10038 #define NVM_INSTALL_UPDATE_RESP_RESULT_ZERO_LENGTH_ITEM 0xc3UL 10039 #define NVM_INSTALL_UPDATE_RESP_RESULT_INSTALL_CHECKSUM_ERROR 0xb9UL 10040 #define NVM_INSTALL_UPDATE_RESP_RESULT_INSTALL_DATA_ERROR 0xb8UL 10041 #define NVM_INSTALL_UPDATE_RESP_RESULT_INSTALL_AUTHENTICATION_ERROR 0xb7UL 10042 #define NVM_INSTALL_UPDATE_RESP_RESULT_ITEM_NOT_FOUND 0xb0UL 10043 #define NVM_INSTALL_UPDATE_RESP_RESULT_ITEM_LOCKED 0xa7UL 10044 #define NVM_INSTALL_UPDATE_RESP_RESULT_LAST NVM_INSTALL_UPDATE_RESP_RESULT_ITEM_LOCKED 10045 u8 problem_item; 10046 #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_NONE 0x0UL 10047 #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 0xffUL 10048 #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_LAST NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 10049 u8 reset_required; 10050 #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_NONE 0x0UL 10051 #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_PCI 0x1UL 10052 #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 0x2UL 10053 #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_LAST NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 10054 u8 unused_0[4]; 10055 u8 valid; 10056 }; 10057 10058 /* hwrm_nvm_install_update_cmd_err (size:64b/8B) */ 10059 struct hwrm_nvm_install_update_cmd_err { 10060 u8 code; 10061 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_UNKNOWN 0x0UL 10062 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_FRAG_ERR 0x1UL 10063 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE 0x2UL 10064 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_ANTI_ROLLBACK 0x3UL 10065 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_VOLTREG_SUPPORT 0x4UL 10066 #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_LAST NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_VOLTREG_SUPPORT 10067 u8 unused_0[7]; 10068 }; 10069 10070 /* hwrm_nvm_get_variable_input (size:320b/40B) */ 10071 struct hwrm_nvm_get_variable_input { 10072 __le16 req_type; 10073 __le16 cmpl_ring; 10074 __le16 seq_id; 10075 __le16 target_id; 10076 __le64 resp_addr; 10077 __le64 dest_data_addr; 10078 __le16 data_len; 10079 __le16 option_num; 10080 #define NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_0 0x0UL 10081 #define NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 0xffffUL 10082 #define NVM_GET_VARIABLE_REQ_OPTION_NUM_LAST NVM_GET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 10083 __le16 dimensions; 10084 __le16 index_0; 10085 __le16 index_1; 10086 __le16 index_2; 10087 __le16 index_3; 10088 u8 flags; 10089 #define NVM_GET_VARIABLE_REQ_FLAGS_FACTORY_DFLT 0x1UL 10090 u8 unused_0; 10091 }; 10092 10093 /* hwrm_nvm_get_variable_output (size:128b/16B) */ 10094 struct hwrm_nvm_get_variable_output { 10095 __le16 error_code; 10096 __le16 req_type; 10097 __le16 seq_id; 10098 __le16 resp_len; 10099 __le16 data_len; 10100 __le16 option_num; 10101 #define NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_0 0x0UL 10102 #define NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_FFFF 0xffffUL 10103 #define NVM_GET_VARIABLE_RESP_OPTION_NUM_LAST NVM_GET_VARIABLE_RESP_OPTION_NUM_RSVD_FFFF 10104 u8 unused_0[3]; 10105 u8 valid; 10106 }; 10107 10108 /* hwrm_nvm_get_variable_cmd_err (size:64b/8B) */ 10109 struct hwrm_nvm_get_variable_cmd_err { 10110 u8 code; 10111 #define NVM_GET_VARIABLE_CMD_ERR_CODE_UNKNOWN 0x0UL 10112 #define NVM_GET_VARIABLE_CMD_ERR_CODE_VAR_NOT_EXIST 0x1UL 10113 #define NVM_GET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR 0x2UL 10114 #define NVM_GET_VARIABLE_CMD_ERR_CODE_LEN_TOO_SHORT 0x3UL 10115 #define NVM_GET_VARIABLE_CMD_ERR_CODE_LAST NVM_GET_VARIABLE_CMD_ERR_CODE_LEN_TOO_SHORT 10116 u8 unused_0[7]; 10117 }; 10118 10119 /* hwrm_nvm_set_variable_input (size:320b/40B) */ 10120 struct hwrm_nvm_set_variable_input { 10121 __le16 req_type; 10122 __le16 cmpl_ring; 10123 __le16 seq_id; 10124 __le16 target_id; 10125 __le64 resp_addr; 10126 __le64 src_data_addr; 10127 __le16 data_len; 10128 __le16 option_num; 10129 #define NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_0 0x0UL 10130 #define NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 0xffffUL 10131 #define NVM_SET_VARIABLE_REQ_OPTION_NUM_LAST NVM_SET_VARIABLE_REQ_OPTION_NUM_RSVD_FFFF 10132 __le16 dimensions; 10133 __le16 index_0; 10134 __le16 index_1; 10135 __le16 index_2; 10136 __le16 index_3; 10137 u8 flags; 10138 #define NVM_SET_VARIABLE_REQ_FLAGS_FORCE_FLUSH 0x1UL 10139 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_MASK 0xeUL 10140 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_SFT 1 10141 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_NONE (0x0UL << 1) 10142 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_HMAC_SHA1 (0x1UL << 1) 10143 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_AES256 (0x2UL << 1) 10144 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_HMAC_SHA1_AUTH (0x3UL << 1) 10145 #define NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_LAST NVM_SET_VARIABLE_REQ_FLAGS_ENCRYPT_MODE_HMAC_SHA1_AUTH 10146 #define NVM_SET_VARIABLE_REQ_FLAGS_FLAGS_UNUSED_0_MASK 0x70UL 10147 #define NVM_SET_VARIABLE_REQ_FLAGS_FLAGS_UNUSED_0_SFT 4 10148 #define NVM_SET_VARIABLE_REQ_FLAGS_FACTORY_DEFAULT 0x80UL 10149 u8 unused_0; 10150 }; 10151 10152 /* hwrm_nvm_set_variable_output (size:128b/16B) */ 10153 struct hwrm_nvm_set_variable_output { 10154 __le16 error_code; 10155 __le16 req_type; 10156 __le16 seq_id; 10157 __le16 resp_len; 10158 u8 unused_0[7]; 10159 u8 valid; 10160 }; 10161 10162 /* hwrm_nvm_set_variable_cmd_err (size:64b/8B) */ 10163 struct hwrm_nvm_set_variable_cmd_err { 10164 u8 code; 10165 #define NVM_SET_VARIABLE_CMD_ERR_CODE_UNKNOWN 0x0UL 10166 #define NVM_SET_VARIABLE_CMD_ERR_CODE_VAR_NOT_EXIST 0x1UL 10167 #define NVM_SET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR 0x2UL 10168 #define NVM_SET_VARIABLE_CMD_ERR_CODE_LAST NVM_SET_VARIABLE_CMD_ERR_CODE_CORRUPT_VAR 10169 u8 unused_0[7]; 10170 }; 10171 10172 /* hwrm_selftest_qlist_input (size:128b/16B) */ 10173 struct hwrm_selftest_qlist_input { 10174 __le16 req_type; 10175 __le16 cmpl_ring; 10176 __le16 seq_id; 10177 __le16 target_id; 10178 __le64 resp_addr; 10179 }; 10180 10181 /* hwrm_selftest_qlist_output (size:2240b/280B) */ 10182 struct hwrm_selftest_qlist_output { 10183 __le16 error_code; 10184 __le16 req_type; 10185 __le16 seq_id; 10186 __le16 resp_len; 10187 u8 num_tests; 10188 u8 available_tests; 10189 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_NVM_TEST 0x1UL 10190 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_LINK_TEST 0x2UL 10191 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_REGISTER_TEST 0x4UL 10192 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_MEMORY_TEST 0x8UL 10193 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_PCIE_SERDES_TEST 0x10UL 10194 #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_ETHERNET_SERDES_TEST 0x20UL 10195 u8 offline_tests; 10196 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_NVM_TEST 0x1UL 10197 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_LINK_TEST 0x2UL 10198 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_REGISTER_TEST 0x4UL 10199 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_MEMORY_TEST 0x8UL 10200 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_PCIE_SERDES_TEST 0x10UL 10201 #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_ETHERNET_SERDES_TEST 0x20UL 10202 u8 unused_0; 10203 __le16 test_timeout; 10204 u8 unused_1[2]; 10205 char test0_name[32]; 10206 char test1_name[32]; 10207 char test2_name[32]; 10208 char test3_name[32]; 10209 char test4_name[32]; 10210 char test5_name[32]; 10211 char test6_name[32]; 10212 char test7_name[32]; 10213 u8 eyescope_target_BER_support; 10214 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E8_SUPPORTED 0x0UL 10215 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E9_SUPPORTED 0x1UL 10216 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E10_SUPPORTED 0x2UL 10217 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E11_SUPPORTED 0x3UL 10218 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E12_SUPPORTED 0x4UL 10219 #define SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_LAST SELFTEST_QLIST_RESP_EYESCOPE_TARGET_BER_SUPPORT_BER_1E12_SUPPORTED 10220 u8 unused_2[6]; 10221 u8 valid; 10222 }; 10223 10224 /* hwrm_selftest_exec_input (size:192b/24B) */ 10225 struct hwrm_selftest_exec_input { 10226 __le16 req_type; 10227 __le16 cmpl_ring; 10228 __le16 seq_id; 10229 __le16 target_id; 10230 __le64 resp_addr; 10231 u8 flags; 10232 #define SELFTEST_EXEC_REQ_FLAGS_NVM_TEST 0x1UL 10233 #define SELFTEST_EXEC_REQ_FLAGS_LINK_TEST 0x2UL 10234 #define SELFTEST_EXEC_REQ_FLAGS_REGISTER_TEST 0x4UL 10235 #define SELFTEST_EXEC_REQ_FLAGS_MEMORY_TEST 0x8UL 10236 #define SELFTEST_EXEC_REQ_FLAGS_PCIE_SERDES_TEST 0x10UL 10237 #define SELFTEST_EXEC_REQ_FLAGS_ETHERNET_SERDES_TEST 0x20UL 10238 u8 unused_0[7]; 10239 }; 10240 10241 /* hwrm_selftest_exec_output (size:128b/16B) */ 10242 struct hwrm_selftest_exec_output { 10243 __le16 error_code; 10244 __le16 req_type; 10245 __le16 seq_id; 10246 __le16 resp_len; 10247 u8 requested_tests; 10248 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_NVM_TEST 0x1UL 10249 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_LINK_TEST 0x2UL 10250 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_REGISTER_TEST 0x4UL 10251 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_MEMORY_TEST 0x8UL 10252 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_PCIE_SERDES_TEST 0x10UL 10253 #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_ETHERNET_SERDES_TEST 0x20UL 10254 u8 test_success; 10255 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_NVM_TEST 0x1UL 10256 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_LINK_TEST 0x2UL 10257 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_REGISTER_TEST 0x4UL 10258 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_MEMORY_TEST 0x8UL 10259 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_PCIE_SERDES_TEST 0x10UL 10260 #define SELFTEST_EXEC_RESP_TEST_SUCCESS_ETHERNET_SERDES_TEST 0x20UL 10261 u8 unused_0[5]; 10262 u8 valid; 10263 }; 10264 10265 /* hwrm_selftest_irq_input (size:128b/16B) */ 10266 struct hwrm_selftest_irq_input { 10267 __le16 req_type; 10268 __le16 cmpl_ring; 10269 __le16 seq_id; 10270 __le16 target_id; 10271 __le64 resp_addr; 10272 }; 10273 10274 /* hwrm_selftest_irq_output (size:128b/16B) */ 10275 struct hwrm_selftest_irq_output { 10276 __le16 error_code; 10277 __le16 req_type; 10278 __le16 seq_id; 10279 __le16 resp_len; 10280 u8 unused_0[7]; 10281 u8 valid; 10282 }; 10283 10284 /* db_push_info (size:64b/8B) */ 10285 struct db_push_info { 10286 u32 push_size_push_index; 10287 #define DB_PUSH_INFO_PUSH_INDEX_MASK 0xffffffUL 10288 #define DB_PUSH_INFO_PUSH_INDEX_SFT 0 10289 #define DB_PUSH_INFO_PUSH_SIZE_MASK 0x1f000000UL 10290 #define DB_PUSH_INFO_PUSH_SIZE_SFT 24 10291 u32 reserved32; 10292 }; 10293 10294 /* fw_status_reg (size:32b/4B) */ 10295 struct fw_status_reg { 10296 u32 fw_status; 10297 #define FW_STATUS_REG_CODE_MASK 0xffffUL 10298 #define FW_STATUS_REG_CODE_SFT 0 10299 #define FW_STATUS_REG_CODE_READY 0x8000UL 10300 #define FW_STATUS_REG_CODE_LAST FW_STATUS_REG_CODE_READY 10301 #define FW_STATUS_REG_IMAGE_DEGRADED 0x10000UL 10302 #define FW_STATUS_REG_RECOVERABLE 0x20000UL 10303 #define FW_STATUS_REG_CRASHDUMP_ONGOING 0x40000UL 10304 #define FW_STATUS_REG_CRASHDUMP_COMPLETE 0x80000UL 10305 #define FW_STATUS_REG_SHUTDOWN 0x100000UL 10306 #define FW_STATUS_REG_CRASHED_NO_MASTER 0x200000UL 10307 #define FW_STATUS_REG_RECOVERING 0x400000UL 10308 #define FW_STATUS_REG_MANU_DEBUG_STATUS 0x800000UL 10309 }; 10310 10311 /* hcomm_status (size:64b/8B) */ 10312 struct hcomm_status { 10313 u32 sig_ver; 10314 #define HCOMM_STATUS_VER_MASK 0xffUL 10315 #define HCOMM_STATUS_VER_SFT 0 10316 #define HCOMM_STATUS_VER_LATEST 0x1UL 10317 #define HCOMM_STATUS_VER_LAST HCOMM_STATUS_VER_LATEST 10318 #define HCOMM_STATUS_SIGNATURE_MASK 0xffffff00UL 10319 #define HCOMM_STATUS_SIGNATURE_SFT 8 10320 #define HCOMM_STATUS_SIGNATURE_VAL (0x484353UL << 8) 10321 #define HCOMM_STATUS_SIGNATURE_LAST HCOMM_STATUS_SIGNATURE_VAL 10322 u32 fw_status_loc; 10323 #define HCOMM_STATUS_TRUE_ADDR_SPACE_MASK 0x3UL 10324 #define HCOMM_STATUS_TRUE_ADDR_SPACE_SFT 0 10325 #define HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_PCIE_CFG 0x0UL 10326 #define HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_GRC 0x1UL 10327 #define HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_BAR0 0x2UL 10328 #define HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_BAR1 0x3UL 10329 #define HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_LAST HCOMM_STATUS_FW_STATUS_LOC_ADDR_SPACE_BAR1 10330 #define HCOMM_STATUS_TRUE_OFFSET_MASK 0xfffffffcUL 10331 #define HCOMM_STATUS_TRUE_OFFSET_SFT 2 10332 }; 10333 #define HCOMM_STATUS_STRUCT_LOC 0x31001F0UL 10334 10335 #endif /* _BNXT_HSI_H_ */ 10336