1 /* Broadcom NetXtreme-C/E network driver.
2  *
3  * Copyright (c) 2014-2016 Broadcom Corporation
4  * Copyright (c) 2016-2018 Broadcom Limited
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation.
9  */
10 
11 #ifndef BNXT_H
12 #define BNXT_H
13 
14 #define DRV_MODULE_NAME		"bnxt_en"
15 #define DRV_MODULE_VERSION	"1.10.0"
16 
17 #define DRV_VER_MAJ	1
18 #define DRV_VER_MIN	10
19 #define DRV_VER_UPD	0
20 
21 #include <linux/interrupt.h>
22 #include <linux/rhashtable.h>
23 #include <net/devlink.h>
24 #include <net/dst_metadata.h>
25 #include <net/switchdev.h>
26 #include <net/xdp.h>
27 #include <linux/net_dim.h>
28 
29 struct tx_bd {
30 	__le32 tx_bd_len_flags_type;
31 	#define TX_BD_TYPE					(0x3f << 0)
32 	 #define TX_BD_TYPE_SHORT_TX_BD				 (0x00 << 0)
33 	 #define TX_BD_TYPE_LONG_TX_BD				 (0x10 << 0)
34 	#define TX_BD_FLAGS_PACKET_END				(1 << 6)
35 	#define TX_BD_FLAGS_NO_CMPL				(1 << 7)
36 	#define TX_BD_FLAGS_BD_CNT				(0x1f << 8)
37 	 #define TX_BD_FLAGS_BD_CNT_SHIFT			 8
38 	#define TX_BD_FLAGS_LHINT				(3 << 13)
39 	 #define TX_BD_FLAGS_LHINT_SHIFT			 13
40 	 #define TX_BD_FLAGS_LHINT_512_AND_SMALLER		 (0 << 13)
41 	 #define TX_BD_FLAGS_LHINT_512_TO_1023			 (1 << 13)
42 	 #define TX_BD_FLAGS_LHINT_1024_TO_2047			 (2 << 13)
43 	 #define TX_BD_FLAGS_LHINT_2048_AND_LARGER		 (3 << 13)
44 	#define TX_BD_FLAGS_COAL_NOW				(1 << 15)
45 	#define TX_BD_LEN					(0xffff << 16)
46 	 #define TX_BD_LEN_SHIFT				 16
47 
48 	u32 tx_bd_opaque;
49 	__le64 tx_bd_haddr;
50 } __packed;
51 
52 struct tx_bd_ext {
53 	__le32 tx_bd_hsize_lflags;
54 	#define TX_BD_FLAGS_TCP_UDP_CHKSUM			(1 << 0)
55 	#define TX_BD_FLAGS_IP_CKSUM				(1 << 1)
56 	#define TX_BD_FLAGS_NO_CRC				(1 << 2)
57 	#define TX_BD_FLAGS_STAMP				(1 << 3)
58 	#define TX_BD_FLAGS_T_IP_CHKSUM				(1 << 4)
59 	#define TX_BD_FLAGS_LSO					(1 << 5)
60 	#define TX_BD_FLAGS_IPID_FMT				(1 << 6)
61 	#define TX_BD_FLAGS_T_IPID				(1 << 7)
62 	#define TX_BD_HSIZE					(0xff << 16)
63 	 #define TX_BD_HSIZE_SHIFT				 16
64 
65 	__le32 tx_bd_mss;
66 	__le32 tx_bd_cfa_action;
67 	#define TX_BD_CFA_ACTION				(0xffff << 16)
68 	 #define TX_BD_CFA_ACTION_SHIFT				 16
69 
70 	__le32 tx_bd_cfa_meta;
71 	#define TX_BD_CFA_META_MASK                             0xfffffff
72 	#define TX_BD_CFA_META_VID_MASK                         0xfff
73 	#define TX_BD_CFA_META_PRI_MASK                         (0xf << 12)
74 	 #define TX_BD_CFA_META_PRI_SHIFT                        12
75 	#define TX_BD_CFA_META_TPID_MASK                        (3 << 16)
76 	 #define TX_BD_CFA_META_TPID_SHIFT                       16
77 	#define TX_BD_CFA_META_KEY                              (0xf << 28)
78 	 #define TX_BD_CFA_META_KEY_SHIFT			 28
79 	#define TX_BD_CFA_META_KEY_VLAN                         (1 << 28)
80 };
81 
82 struct rx_bd {
83 	__le32 rx_bd_len_flags_type;
84 	#define RX_BD_TYPE					(0x3f << 0)
85 	 #define RX_BD_TYPE_RX_PACKET_BD			 0x4
86 	 #define RX_BD_TYPE_RX_BUFFER_BD			 0x5
87 	 #define RX_BD_TYPE_RX_AGG_BD				 0x6
88 	 #define RX_BD_TYPE_16B_BD_SIZE				 (0 << 4)
89 	 #define RX_BD_TYPE_32B_BD_SIZE				 (1 << 4)
90 	 #define RX_BD_TYPE_48B_BD_SIZE				 (2 << 4)
91 	 #define RX_BD_TYPE_64B_BD_SIZE				 (3 << 4)
92 	#define RX_BD_FLAGS_SOP					(1 << 6)
93 	#define RX_BD_FLAGS_EOP					(1 << 7)
94 	#define RX_BD_FLAGS_BUFFERS				(3 << 8)
95 	 #define RX_BD_FLAGS_1_BUFFER_PACKET			 (0 << 8)
96 	 #define RX_BD_FLAGS_2_BUFFER_PACKET			 (1 << 8)
97 	 #define RX_BD_FLAGS_3_BUFFER_PACKET			 (2 << 8)
98 	 #define RX_BD_FLAGS_4_BUFFER_PACKET			 (3 << 8)
99 	#define RX_BD_LEN					(0xffff << 16)
100 	 #define RX_BD_LEN_SHIFT				 16
101 
102 	u32 rx_bd_opaque;
103 	__le64 rx_bd_haddr;
104 };
105 
106 struct tx_cmp {
107 	__le32 tx_cmp_flags_type;
108 	#define CMP_TYPE					(0x3f << 0)
109 	 #define CMP_TYPE_TX_L2_CMP				 0
110 	 #define CMP_TYPE_RX_L2_CMP				 17
111 	 #define CMP_TYPE_RX_AGG_CMP				 18
112 	 #define CMP_TYPE_RX_L2_TPA_START_CMP			 19
113 	 #define CMP_TYPE_RX_L2_TPA_END_CMP			 21
114 	 #define CMP_TYPE_STATUS_CMP				 32
115 	 #define CMP_TYPE_REMOTE_DRIVER_REQ			 34
116 	 #define CMP_TYPE_REMOTE_DRIVER_RESP			 36
117 	 #define CMP_TYPE_ERROR_STATUS				 48
118 	 #define CMPL_BASE_TYPE_STAT_EJECT			 0x1aUL
119 	 #define CMPL_BASE_TYPE_HWRM_DONE			 0x20UL
120 	 #define CMPL_BASE_TYPE_HWRM_FWD_REQ			 0x22UL
121 	 #define CMPL_BASE_TYPE_HWRM_FWD_RESP			 0x24UL
122 	 #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT		 0x2eUL
123 
124 	#define TX_CMP_FLAGS_ERROR				(1 << 6)
125 	#define TX_CMP_FLAGS_PUSH				(1 << 7)
126 
127 	u32 tx_cmp_opaque;
128 	__le32 tx_cmp_errors_v;
129 	#define TX_CMP_V					(1 << 0)
130 	#define TX_CMP_ERRORS_BUFFER_ERROR			(7 << 1)
131 	 #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR		 0
132 	 #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT		 2
133 	 #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG	 4
134 	 #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS		 5
135 	 #define TX_CMP_ERRORS_ZERO_LENGTH_PKT			 (1 << 4)
136 	 #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN			 (1 << 5)
137 	 #define TX_CMP_ERRORS_DMA_ERROR			 (1 << 6)
138 	 #define TX_CMP_ERRORS_HINT_TOO_SHORT			 (1 << 7)
139 
140 	__le32 tx_cmp_unsed_3;
141 };
142 
143 struct rx_cmp {
144 	__le32 rx_cmp_len_flags_type;
145 	#define RX_CMP_CMP_TYPE					(0x3f << 0)
146 	#define RX_CMP_FLAGS_ERROR				(1 << 6)
147 	#define RX_CMP_FLAGS_PLACEMENT				(7 << 7)
148 	#define RX_CMP_FLAGS_RSS_VALID				(1 << 10)
149 	#define RX_CMP_FLAGS_UNUSED				(1 << 11)
150 	 #define RX_CMP_FLAGS_ITYPES_SHIFT			 12
151 	 #define RX_CMP_FLAGS_ITYPE_UNKNOWN			 (0 << 12)
152 	 #define RX_CMP_FLAGS_ITYPE_IP				 (1 << 12)
153 	 #define RX_CMP_FLAGS_ITYPE_TCP				 (2 << 12)
154 	 #define RX_CMP_FLAGS_ITYPE_UDP				 (3 << 12)
155 	 #define RX_CMP_FLAGS_ITYPE_FCOE			 (4 << 12)
156 	 #define RX_CMP_FLAGS_ITYPE_ROCE			 (5 << 12)
157 	 #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS			 (8 << 12)
158 	 #define RX_CMP_FLAGS_ITYPE_PTP_W_TS			 (9 << 12)
159 	#define RX_CMP_LEN					(0xffff << 16)
160 	 #define RX_CMP_LEN_SHIFT				 16
161 
162 	u32 rx_cmp_opaque;
163 	__le32 rx_cmp_misc_v1;
164 	#define RX_CMP_V1					(1 << 0)
165 	#define RX_CMP_AGG_BUFS					(0x1f << 1)
166 	 #define RX_CMP_AGG_BUFS_SHIFT				 1
167 	#define RX_CMP_RSS_HASH_TYPE				(0x7f << 9)
168 	 #define RX_CMP_RSS_HASH_TYPE_SHIFT			 9
169 	#define RX_CMP_PAYLOAD_OFFSET				(0xff << 16)
170 	 #define RX_CMP_PAYLOAD_OFFSET_SHIFT			 16
171 
172 	__le32 rx_cmp_rss_hash;
173 };
174 
175 #define RX_CMP_HASH_VALID(rxcmp)				\
176 	((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
177 
178 #define RSS_PROFILE_ID_MASK	0x1f
179 
180 #define RX_CMP_HASH_TYPE(rxcmp)					\
181 	(((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
182 	  RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
183 
184 struct rx_cmp_ext {
185 	__le32 rx_cmp_flags2;
186 	#define RX_CMP_FLAGS2_IP_CS_CALC			0x1
187 	#define RX_CMP_FLAGS2_L4_CS_CALC			(0x1 << 1)
188 	#define RX_CMP_FLAGS2_T_IP_CS_CALC			(0x1 << 2)
189 	#define RX_CMP_FLAGS2_T_L4_CS_CALC			(0x1 << 3)
190 	#define RX_CMP_FLAGS2_META_FORMAT_VLAN			(0x1 << 4)
191 	__le32 rx_cmp_meta_data;
192 	#define RX_CMP_FLAGS2_METADATA_TCI_MASK			0xffff
193 	#define RX_CMP_FLAGS2_METADATA_VID_MASK			0xfff
194 	#define RX_CMP_FLAGS2_METADATA_TPID_MASK		0xffff0000
195 	 #define RX_CMP_FLAGS2_METADATA_TPID_SFT		 16
196 	__le32 rx_cmp_cfa_code_errors_v2;
197 	#define RX_CMP_V					(1 << 0)
198 	#define RX_CMPL_ERRORS_MASK				(0x7fff << 1)
199 	 #define RX_CMPL_ERRORS_SFT				 1
200 	#define RX_CMPL_ERRORS_BUFFER_ERROR_MASK		(0x7 << 1)
201 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER		 (0x0 << 1)
202 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT	 (0x1 << 1)
203 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP	 (0x2 << 1)
204 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT		 (0x3 << 1)
205 	#define RX_CMPL_ERRORS_IP_CS_ERROR			(0x1 << 4)
206 	#define RX_CMPL_ERRORS_L4_CS_ERROR			(0x1 << 5)
207 	#define RX_CMPL_ERRORS_T_IP_CS_ERROR			(0x1 << 6)
208 	#define RX_CMPL_ERRORS_T_L4_CS_ERROR			(0x1 << 7)
209 	#define RX_CMPL_ERRORS_CRC_ERROR			(0x1 << 8)
210 	#define RX_CMPL_ERRORS_T_PKT_ERROR_MASK			(0x7 << 9)
211 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR		 (0x0 << 9)
212 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION	 (0x1 << 9)
213 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN	 (0x2 << 9)
214 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR	 (0x3 << 9)
215 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR	 (0x4 << 9)
216 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR	 (0x5 << 9)
217 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL	 (0x6 << 9)
218 	#define RX_CMPL_ERRORS_PKT_ERROR_MASK			(0xf << 12)
219 	 #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR		 (0x0 << 12)
220 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION	 (0x1 << 12)
221 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN	 (0x2 << 12)
222 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL		 (0x3 << 12)
223 	 #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR	 (0x4 << 12)
224 	 #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR	 (0x5 << 12)
225 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN	 (0x6 << 12)
226 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
227 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN	 (0x8 << 12)
228 
229 	#define RX_CMPL_CFA_CODE_MASK				(0xffff << 16)
230 	 #define RX_CMPL_CFA_CODE_SFT				 16
231 
232 	__le32 rx_cmp_unused3;
233 };
234 
235 #define RX_CMP_L2_ERRORS						\
236 	cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
237 
238 #define RX_CMP_L4_CS_BITS						\
239 	(cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
240 
241 #define RX_CMP_L4_CS_ERR_BITS						\
242 	(cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
243 
244 #define RX_CMP_L4_CS_OK(rxcmp1)						\
245 	    (((rxcmp1)->rx_cmp_flags2 &	RX_CMP_L4_CS_BITS) &&		\
246 	     !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
247 
248 #define RX_CMP_ENCAP(rxcmp1)						\
249 	    ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) &			\
250 	     RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
251 
252 #define RX_CMP_CFA_CODE(rxcmpl1)					\
253 	((le32_to_cpu((rxcmpl1)->rx_cmp_cfa_code_errors_v2) &		\
254 	  RX_CMPL_CFA_CODE_MASK) >> RX_CMPL_CFA_CODE_SFT)
255 
256 struct rx_agg_cmp {
257 	__le32 rx_agg_cmp_len_flags_type;
258 	#define RX_AGG_CMP_TYPE					(0x3f << 0)
259 	#define RX_AGG_CMP_LEN					(0xffff << 16)
260 	 #define RX_AGG_CMP_LEN_SHIFT				 16
261 	u32 rx_agg_cmp_opaque;
262 	__le32 rx_agg_cmp_v;
263 	#define RX_AGG_CMP_V					(1 << 0)
264 	__le32 rx_agg_cmp_unused;
265 };
266 
267 struct rx_tpa_start_cmp {
268 	__le32 rx_tpa_start_cmp_len_flags_type;
269 	#define RX_TPA_START_CMP_TYPE				(0x3f << 0)
270 	#define RX_TPA_START_CMP_FLAGS				(0x3ff << 6)
271 	 #define RX_TPA_START_CMP_FLAGS_SHIFT			 6
272 	#define RX_TPA_START_CMP_FLAGS_PLACEMENT		(0x7 << 7)
273 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT		 7
274 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO		 (0x1 << 7)
275 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS		 (0x2 << 7)
276 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO	 (0x5 << 7)
277 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS	 (0x6 << 7)
278 	#define RX_TPA_START_CMP_FLAGS_RSS_VALID		(0x1 << 10)
279 	#define RX_TPA_START_CMP_FLAGS_ITYPES			(0xf << 12)
280 	 #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT		 12
281 	 #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP		 (0x2 << 12)
282 	#define RX_TPA_START_CMP_LEN				(0xffff << 16)
283 	 #define RX_TPA_START_CMP_LEN_SHIFT			 16
284 
285 	u32 rx_tpa_start_cmp_opaque;
286 	__le32 rx_tpa_start_cmp_misc_v1;
287 	#define RX_TPA_START_CMP_V1				(0x1 << 0)
288 	#define RX_TPA_START_CMP_RSS_HASH_TYPE			(0x7f << 9)
289 	 #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT		 9
290 	#define RX_TPA_START_CMP_AGG_ID				(0x7f << 25)
291 	 #define RX_TPA_START_CMP_AGG_ID_SHIFT			 25
292 
293 	__le32 rx_tpa_start_cmp_rss_hash;
294 };
295 
296 #define TPA_START_HASH_VALID(rx_tpa_start)				\
297 	((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type &		\
298 	 cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
299 
300 #define TPA_START_HASH_TYPE(rx_tpa_start)				\
301 	(((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) &	\
302 	   RX_TPA_START_CMP_RSS_HASH_TYPE) >>				\
303 	  RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
304 
305 #define TPA_START_AGG_ID(rx_tpa_start)					\
306 	((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) &	\
307 	 RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
308 
309 struct rx_tpa_start_cmp_ext {
310 	__le32 rx_tpa_start_cmp_flags2;
311 	#define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC		(0x1 << 0)
312 	#define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC		(0x1 << 1)
313 	#define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC		(0x1 << 2)
314 	#define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC		(0x1 << 3)
315 	#define RX_TPA_START_CMP_FLAGS2_IP_TYPE			(0x1 << 8)
316 
317 	__le32 rx_tpa_start_cmp_metadata;
318 	__le32 rx_tpa_start_cmp_cfa_code_v2;
319 	#define RX_TPA_START_CMP_V2				(0x1 << 0)
320 	#define RX_TPA_START_CMP_CFA_CODE			(0xffff << 16)
321 	 #define RX_TPA_START_CMPL_CFA_CODE_SHIFT		 16
322 	__le32 rx_tpa_start_cmp_hdr_info;
323 };
324 
325 #define TPA_START_CFA_CODE(rx_tpa_start)				\
326 	((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) &	\
327 	 RX_TPA_START_CMP_CFA_CODE) >> RX_TPA_START_CMPL_CFA_CODE_SHIFT)
328 
329 #define TPA_START_IS_IPV6(rx_tpa_start)				\
330 	(!!((rx_tpa_start)->rx_tpa_start_cmp_flags2 &		\
331 	    cpu_to_le32(RX_TPA_START_CMP_FLAGS2_IP_TYPE)))
332 
333 struct rx_tpa_end_cmp {
334 	__le32 rx_tpa_end_cmp_len_flags_type;
335 	#define RX_TPA_END_CMP_TYPE				(0x3f << 0)
336 	#define RX_TPA_END_CMP_FLAGS				(0x3ff << 6)
337 	 #define RX_TPA_END_CMP_FLAGS_SHIFT			 6
338 	#define RX_TPA_END_CMP_FLAGS_PLACEMENT			(0x7 << 7)
339 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT		 7
340 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO		 (0x1 << 7)
341 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS		 (0x2 << 7)
342 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO	 (0x5 << 7)
343 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS		 (0x6 << 7)
344 	#define RX_TPA_END_CMP_FLAGS_RSS_VALID			(0x1 << 10)
345 	#define RX_TPA_END_CMP_FLAGS_ITYPES			(0xf << 12)
346 	 #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT		 12
347 	 #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP			 (0x2 << 12)
348 	#define RX_TPA_END_CMP_LEN				(0xffff << 16)
349 	 #define RX_TPA_END_CMP_LEN_SHIFT			 16
350 
351 	u32 rx_tpa_end_cmp_opaque;
352 	__le32 rx_tpa_end_cmp_misc_v1;
353 	#define RX_TPA_END_CMP_V1				(0x1 << 0)
354 	#define RX_TPA_END_CMP_AGG_BUFS				(0x3f << 1)
355 	 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT			 1
356 	#define RX_TPA_END_CMP_TPA_SEGS				(0xff << 8)
357 	 #define RX_TPA_END_CMP_TPA_SEGS_SHIFT			 8
358 	#define RX_TPA_END_CMP_PAYLOAD_OFFSET			(0xff << 16)
359 	 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT		 16
360 	#define RX_TPA_END_CMP_AGG_ID				(0x7f << 25)
361 	 #define RX_TPA_END_CMP_AGG_ID_SHIFT			 25
362 
363 	__le32 rx_tpa_end_cmp_tsdelta;
364 	#define RX_TPA_END_GRO_TS				(0x1 << 31)
365 };
366 
367 #define TPA_END_AGG_ID(rx_tpa_end)					\
368 	((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) &		\
369 	 RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
370 
371 #define TPA_END_TPA_SEGS(rx_tpa_end)					\
372 	((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) &		\
373 	 RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
374 
375 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO				\
376 	cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO &		\
377 		    RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
378 
379 #define TPA_END_GRO(rx_tpa_end)						\
380 	((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type &			\
381 	 RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
382 
383 #define TPA_END_GRO_TS(rx_tpa_end)					\
384 	(!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta &			\
385 	    cpu_to_le32(RX_TPA_END_GRO_TS)))
386 
387 struct rx_tpa_end_cmp_ext {
388 	__le32 rx_tpa_end_cmp_dup_acks;
389 	#define RX_TPA_END_CMP_TPA_DUP_ACKS			(0xf << 0)
390 
391 	__le32 rx_tpa_end_cmp_seg_len;
392 	#define RX_TPA_END_CMP_TPA_SEG_LEN			(0xffff << 0)
393 
394 	__le32 rx_tpa_end_cmp_errors_v2;
395 	#define RX_TPA_END_CMP_V2				(0x1 << 0)
396 	#define RX_TPA_END_CMP_ERRORS				(0x3 << 1)
397 	#define RX_TPA_END_CMPL_ERRORS_SHIFT			 1
398 
399 	u32 rx_tpa_end_cmp_start_opaque;
400 };
401 
402 #define TPA_END_ERRORS(rx_tpa_end_ext)					\
403 	((rx_tpa_end_ext)->rx_tpa_end_cmp_errors_v2 &			\
404 	 cpu_to_le32(RX_TPA_END_CMP_ERRORS))
405 
406 struct nqe_cn {
407 	__le16	type;
408 	#define NQ_CN_TYPE_MASK           0x3fUL
409 	#define NQ_CN_TYPE_SFT            0
410 	#define NQ_CN_TYPE_CQ_NOTIFICATION  0x30UL
411 	#define NQ_CN_TYPE_LAST            NQ_CN_TYPE_CQ_NOTIFICATION
412 	__le16	reserved16;
413 	__le32	cq_handle_low;
414 	__le32	v;
415 	#define NQ_CN_V     0x1UL
416 	__le32	cq_handle_high;
417 };
418 
419 #define DB_IDX_MASK						0xffffff
420 #define DB_IDX_VALID						(0x1 << 26)
421 #define DB_IRQ_DIS						(0x1 << 27)
422 #define DB_KEY_TX						(0x0 << 28)
423 #define DB_KEY_RX						(0x1 << 28)
424 #define DB_KEY_CP						(0x2 << 28)
425 #define DB_KEY_ST						(0x3 << 28)
426 #define DB_KEY_TX_PUSH						(0x4 << 28)
427 #define DB_LONG_TX_PUSH						(0x2 << 24)
428 
429 #define BNXT_MIN_ROCE_CP_RINGS	2
430 #define BNXT_MIN_ROCE_STAT_CTXS	1
431 
432 /* 64-bit doorbell */
433 #define DBR_INDEX_MASK					0x0000000000ffffffULL
434 #define DBR_XID_MASK					0x000fffff00000000ULL
435 #define DBR_XID_SFT					32
436 #define DBR_PATH_L2					(0x1ULL << 56)
437 #define DBR_TYPE_SQ					(0x0ULL << 60)
438 #define DBR_TYPE_RQ					(0x1ULL << 60)
439 #define DBR_TYPE_SRQ					(0x2ULL << 60)
440 #define DBR_TYPE_SRQ_ARM				(0x3ULL << 60)
441 #define DBR_TYPE_CQ					(0x4ULL << 60)
442 #define DBR_TYPE_CQ_ARMSE				(0x5ULL << 60)
443 #define DBR_TYPE_CQ_ARMALL				(0x6ULL << 60)
444 #define DBR_TYPE_CQ_ARMENA				(0x7ULL << 60)
445 #define DBR_TYPE_SRQ_ARMENA				(0x8ULL << 60)
446 #define DBR_TYPE_CQ_CUTOFF_ACK				(0x9ULL << 60)
447 #define DBR_TYPE_NQ					(0xaULL << 60)
448 #define DBR_TYPE_NQ_ARM					(0xbULL << 60)
449 #define DBR_TYPE_NULL					(0xfULL << 60)
450 
451 #define INVALID_HW_RING_ID	((u16)-1)
452 
453 /* The hardware supports certain page sizes.  Use the supported page sizes
454  * to allocate the rings.
455  */
456 #if (PAGE_SHIFT < 12)
457 #define BNXT_PAGE_SHIFT	12
458 #elif (PAGE_SHIFT <= 13)
459 #define BNXT_PAGE_SHIFT	PAGE_SHIFT
460 #elif (PAGE_SHIFT < 16)
461 #define BNXT_PAGE_SHIFT	13
462 #else
463 #define BNXT_PAGE_SHIFT	16
464 #endif
465 
466 #define BNXT_PAGE_SIZE	(1 << BNXT_PAGE_SHIFT)
467 
468 /* The RXBD length is 16-bit so we can only support page sizes < 64K */
469 #if (PAGE_SHIFT > 15)
470 #define BNXT_RX_PAGE_SHIFT 15
471 #else
472 #define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
473 #endif
474 
475 #define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
476 
477 #define BNXT_MAX_MTU		9500
478 #define BNXT_MAX_PAGE_MODE_MTU	\
479 	((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN -	\
480 	 XDP_PACKET_HEADROOM)
481 
482 #define BNXT_MIN_PKT_SIZE	52
483 
484 #define BNXT_DEFAULT_RX_RING_SIZE	511
485 #define BNXT_DEFAULT_TX_RING_SIZE	511
486 
487 #define MAX_TPA		64
488 
489 #if (BNXT_PAGE_SHIFT == 16)
490 #define MAX_RX_PAGES	1
491 #define MAX_RX_AGG_PAGES	4
492 #define MAX_TX_PAGES	1
493 #define MAX_CP_PAGES	8
494 #else
495 #define MAX_RX_PAGES	8
496 #define MAX_RX_AGG_PAGES	32
497 #define MAX_TX_PAGES	8
498 #define MAX_CP_PAGES	64
499 #endif
500 
501 #define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
502 #define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
503 #define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
504 
505 #define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
506 #define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
507 
508 #define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
509 
510 #define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
511 #define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
512 
513 #define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
514 
515 #define BNXT_MAX_RX_DESC_CNT		(RX_DESC_CNT * MAX_RX_PAGES - 1)
516 #define BNXT_MAX_RX_JUM_DESC_CNT	(RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
517 #define BNXT_MAX_TX_DESC_CNT		(TX_DESC_CNT * MAX_TX_PAGES - 1)
518 
519 #define RX_RING(x)	(((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
520 #define RX_IDX(x)	((x) & (RX_DESC_CNT - 1))
521 
522 #define TX_RING(x)	(((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
523 #define TX_IDX(x)	((x) & (TX_DESC_CNT - 1))
524 
525 #define CP_RING(x)	(((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
526 #define CP_IDX(x)	((x) & (CP_DESC_CNT - 1))
527 
528 #define TX_CMP_VALID(txcmp, raw_cons)					\
529 	(!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) ==	\
530 	 !((raw_cons) & bp->cp_bit))
531 
532 #define RX_CMP_VALID(rxcmp1, raw_cons)					\
533 	(!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
534 	 !((raw_cons) & bp->cp_bit))
535 
536 #define RX_AGG_CMP_VALID(agg, raw_cons)				\
537 	(!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) ==	\
538 	 !((raw_cons) & bp->cp_bit))
539 
540 #define TX_CMP_TYPE(txcmp)					\
541 	(le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
542 
543 #define RX_CMP_TYPE(rxcmp)					\
544 	(le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
545 
546 #define NEXT_RX(idx)		(((idx) + 1) & bp->rx_ring_mask)
547 
548 #define NEXT_RX_AGG(idx)	(((idx) + 1) & bp->rx_agg_ring_mask)
549 
550 #define NEXT_TX(idx)		(((idx) + 1) & bp->tx_ring_mask)
551 
552 #define ADV_RAW_CMP(idx, n)	((idx) + (n))
553 #define NEXT_RAW_CMP(idx)	ADV_RAW_CMP(idx, 1)
554 #define RING_CMP(idx)		((idx) & bp->cp_ring_mask)
555 #define NEXT_CMP(idx)		RING_CMP(ADV_RAW_CMP(idx, 1))
556 
557 #define BNXT_HWRM_MAX_REQ_LEN		(bp->hwrm_max_req_len)
558 #define BNXT_HWRM_SHORT_REQ_LEN		sizeof(struct hwrm_short_input)
559 #define DFLT_HWRM_CMD_TIMEOUT		500
560 #define HWRM_CMD_TIMEOUT		(bp->hwrm_cmd_timeout)
561 #define HWRM_RESET_TIMEOUT		((HWRM_CMD_TIMEOUT) * 4)
562 #define HWRM_RESP_ERR_CODE_MASK		0xffff
563 #define HWRM_RESP_LEN_OFFSET		4
564 #define HWRM_RESP_LEN_MASK		0xffff0000
565 #define HWRM_RESP_LEN_SFT		16
566 #define HWRM_RESP_VALID_MASK		0xff000000
567 #define HWRM_SEQ_ID_INVALID		-1
568 #define BNXT_HWRM_REQ_MAX_SIZE		128
569 #define BNXT_HWRM_REQS_PER_PAGE		(BNXT_PAGE_SIZE /	\
570 					 BNXT_HWRM_REQ_MAX_SIZE)
571 #define HWRM_SHORT_MIN_TIMEOUT		3
572 #define HWRM_SHORT_MAX_TIMEOUT		10
573 #define HWRM_SHORT_TIMEOUT_COUNTER	5
574 
575 #define HWRM_MIN_TIMEOUT		25
576 #define HWRM_MAX_TIMEOUT		40
577 
578 #define HWRM_TOTAL_TIMEOUT(n)	(((n) <= HWRM_SHORT_TIMEOUT_COUNTER) ?	\
579 	((n) * HWRM_SHORT_MIN_TIMEOUT) :				\
580 	(HWRM_SHORT_TIMEOUT_COUNTER * HWRM_SHORT_MIN_TIMEOUT +		\
581 	 ((n) - HWRM_SHORT_TIMEOUT_COUNTER) * HWRM_MIN_TIMEOUT))
582 
583 #define HWRM_VALID_BIT_DELAY_USEC	20
584 
585 #define BNXT_RX_EVENT	1
586 #define BNXT_AGG_EVENT	2
587 #define BNXT_TX_EVENT	4
588 
589 struct bnxt_sw_tx_bd {
590 	struct sk_buff		*skb;
591 	DEFINE_DMA_UNMAP_ADDR(mapping);
592 	u8			is_gso;
593 	u8			is_push;
594 	union {
595 		unsigned short		nr_frags;
596 		u16			rx_prod;
597 	};
598 };
599 
600 struct bnxt_sw_rx_bd {
601 	void			*data;
602 	u8			*data_ptr;
603 	dma_addr_t		mapping;
604 };
605 
606 struct bnxt_sw_rx_agg_bd {
607 	struct page		*page;
608 	unsigned int		offset;
609 	dma_addr_t		mapping;
610 };
611 
612 struct bnxt_ring_mem_info {
613 	int			nr_pages;
614 	int			page_size;
615 	u32			flags;
616 #define BNXT_RMEM_VALID_PTE_FLAG	1
617 #define BNXT_RMEM_RING_PTE_FLAG		2
618 
619 	void			**pg_arr;
620 	dma_addr_t		*dma_arr;
621 
622 	__le64			*pg_tbl;
623 	dma_addr_t		pg_tbl_map;
624 
625 	int			vmem_size;
626 	void			**vmem;
627 };
628 
629 struct bnxt_ring_struct {
630 	struct bnxt_ring_mem_info	ring_mem;
631 
632 	u16			fw_ring_id; /* Ring id filled by Chimp FW */
633 	union {
634 		u16		grp_idx;
635 		u16		map_idx; /* Used by cmpl rings */
636 	};
637 	u8			queue_id;
638 };
639 
640 struct tx_push_bd {
641 	__le32			doorbell;
642 	__le32			tx_bd_len_flags_type;
643 	u32			tx_bd_opaque;
644 	struct tx_bd_ext	txbd2;
645 };
646 
647 struct tx_push_buffer {
648 	struct tx_push_bd	push_bd;
649 	u32			data[25];
650 };
651 
652 struct bnxt_tx_ring_info {
653 	struct bnxt_napi	*bnapi;
654 	u16			tx_prod;
655 	u16			tx_cons;
656 	u16			txq_index;
657 	void __iomem		*tx_doorbell;
658 
659 	struct tx_bd		*tx_desc_ring[MAX_TX_PAGES];
660 	struct bnxt_sw_tx_bd	*tx_buf_ring;
661 
662 	dma_addr_t		tx_desc_mapping[MAX_TX_PAGES];
663 
664 	struct tx_push_buffer	*tx_push;
665 	dma_addr_t		tx_push_mapping;
666 	__le64			data_mapping;
667 
668 #define BNXT_DEV_STATE_CLOSING	0x1
669 	u32			dev_state;
670 
671 	struct bnxt_ring_struct	tx_ring_struct;
672 };
673 
674 #define BNXT_LEGACY_COAL_CMPL_PARAMS					\
675 	(RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MIN |		\
676 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_INT_LAT_TMR_MAX |		\
677 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_TIMER_RESET |		\
678 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_RING_IDLE |			\
679 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR |		\
680 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_DMA_AGGR_DURING_INT | \
681 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR |		\
682 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_CMPL_AGGR_DMA_TMR_DURING_INT | \
683 	 RING_AGGINT_QCAPS_RESP_CMPL_PARAMS_NUM_CMPL_AGGR_INT)
684 
685 #define BNXT_COAL_CMPL_ENABLES						\
686 	(RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR | \
687 	 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_CMPL_AGGR_DMA_TMR | \
688 	 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MAX | \
689 	 RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_AGGR_INT)
690 
691 #define BNXT_COAL_CMPL_MIN_TMR_ENABLE					\
692 	RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_INT_LAT_TMR_MIN
693 
694 #define BNXT_COAL_CMPL_AGGR_TMR_DURING_INT_ENABLE			\
695 	RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_ENABLES_NUM_CMPL_DMA_AGGR_DURING_INT
696 
697 struct bnxt_coal_cap {
698 	u32			cmpl_params;
699 	u32			nq_params;
700 	u16			num_cmpl_dma_aggr_max;
701 	u16			num_cmpl_dma_aggr_during_int_max;
702 	u16			cmpl_aggr_dma_tmr_max;
703 	u16			cmpl_aggr_dma_tmr_during_int_max;
704 	u16			int_lat_tmr_min_max;
705 	u16			int_lat_tmr_max_max;
706 	u16			num_cmpl_aggr_int_max;
707 	u16			timer_units;
708 };
709 
710 struct bnxt_coal {
711 	u16			coal_ticks;
712 	u16			coal_ticks_irq;
713 	u16			coal_bufs;
714 	u16			coal_bufs_irq;
715 			/* RING_IDLE enabled when coal ticks < idle_thresh  */
716 	u16			idle_thresh;
717 	u8			bufs_per_record;
718 	u8			budget;
719 };
720 
721 struct bnxt_tpa_info {
722 	void			*data;
723 	u8			*data_ptr;
724 	dma_addr_t		mapping;
725 	u16			len;
726 	unsigned short		gso_type;
727 	u32			flags2;
728 	u32			metadata;
729 	enum pkt_hash_types	hash_type;
730 	u32			rss_hash;
731 	u32			hdr_info;
732 
733 #define BNXT_TPA_L4_SIZE(hdr_info)	\
734 	(((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
735 
736 #define BNXT_TPA_INNER_L3_OFF(hdr_info)	\
737 	(((hdr_info) >> 18) & 0x1ff)
738 
739 #define BNXT_TPA_INNER_L2_OFF(hdr_info)	\
740 	(((hdr_info) >> 9) & 0x1ff)
741 
742 #define BNXT_TPA_OUTER_L3_OFF(hdr_info)	\
743 	((hdr_info) & 0x1ff)
744 
745 	u16			cfa_code; /* cfa_code in TPA start compl */
746 };
747 
748 struct bnxt_rx_ring_info {
749 	struct bnxt_napi	*bnapi;
750 	u16			rx_prod;
751 	u16			rx_agg_prod;
752 	u16			rx_sw_agg_prod;
753 	u16			rx_next_cons;
754 	void __iomem		*rx_doorbell;
755 	void __iomem		*rx_agg_doorbell;
756 
757 	struct bpf_prog		*xdp_prog;
758 
759 	struct rx_bd		*rx_desc_ring[MAX_RX_PAGES];
760 	struct bnxt_sw_rx_bd	*rx_buf_ring;
761 
762 	struct rx_bd		*rx_agg_desc_ring[MAX_RX_AGG_PAGES];
763 	struct bnxt_sw_rx_agg_bd	*rx_agg_ring;
764 
765 	unsigned long		*rx_agg_bmap;
766 	u16			rx_agg_bmap_size;
767 
768 	struct page		*rx_page;
769 	unsigned int		rx_page_offset;
770 
771 	dma_addr_t		rx_desc_mapping[MAX_RX_PAGES];
772 	dma_addr_t		rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
773 
774 	struct bnxt_tpa_info	*rx_tpa;
775 
776 	struct bnxt_ring_struct	rx_ring_struct;
777 	struct bnxt_ring_struct	rx_agg_ring_struct;
778 	struct xdp_rxq_info	xdp_rxq;
779 };
780 
781 struct bnxt_cp_ring_info {
782 	u32			cp_raw_cons;
783 	void __iomem		*cp_doorbell;
784 
785 	struct bnxt_coal	rx_ring_coal;
786 	u64			rx_packets;
787 	u64			rx_bytes;
788 	u64			event_ctr;
789 
790 	struct net_dim		dim;
791 
792 	union {
793 		struct tx_cmp	*cp_desc_ring[MAX_CP_PAGES];
794 		struct nqe_cn	*nq_desc_ring[MAX_CP_PAGES];
795 	};
796 
797 	dma_addr_t		cp_desc_mapping[MAX_CP_PAGES];
798 
799 	struct ctx_hw_stats	*hw_stats;
800 	dma_addr_t		hw_stats_map;
801 	u32			hw_stats_ctx_id;
802 	u64			rx_l4_csum_errors;
803 
804 	struct bnxt_ring_struct	cp_ring_struct;
805 
806 	struct bnxt_cp_ring_info *cp_ring_arr[2];
807 };
808 
809 struct bnxt_napi {
810 	struct napi_struct	napi;
811 	struct bnxt		*bp;
812 
813 	int			index;
814 	struct bnxt_cp_ring_info	cp_ring;
815 	struct bnxt_rx_ring_info	*rx_ring;
816 	struct bnxt_tx_ring_info	*tx_ring;
817 
818 	void			(*tx_int)(struct bnxt *, struct bnxt_napi *,
819 					  int);
820 	u32			flags;
821 #define BNXT_NAPI_FLAG_XDP	0x1
822 
823 	bool			in_reset;
824 };
825 
826 struct bnxt_irq {
827 	irq_handler_t	handler;
828 	unsigned int	vector;
829 	u8		requested:1;
830 	u8		have_cpumask:1;
831 	char		name[IFNAMSIZ + 2];
832 	cpumask_var_t	cpu_mask;
833 };
834 
835 #define HWRM_RING_ALLOC_TX	0x1
836 #define HWRM_RING_ALLOC_RX	0x2
837 #define HWRM_RING_ALLOC_AGG	0x4
838 #define HWRM_RING_ALLOC_CMPL	0x8
839 
840 #define INVALID_STATS_CTX_ID	-1
841 
842 struct bnxt_ring_grp_info {
843 	u16	fw_stats_ctx;
844 	u16	fw_grp_id;
845 	u16	rx_fw_ring_id;
846 	u16	agg_fw_ring_id;
847 	u16	cp_fw_ring_id;
848 };
849 
850 struct bnxt_vnic_info {
851 	u16		fw_vnic_id; /* returned by Chimp during alloc */
852 #define BNXT_MAX_CTX_PER_VNIC	2
853 	u16		fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
854 	u16		fw_l2_ctx_id;
855 #define BNXT_MAX_UC_ADDRS	4
856 	__le64		fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
857 				/* index 0 always dev_addr */
858 	u16		uc_filter_count;
859 	u8		*uc_list;
860 
861 	u16		*fw_grp_ids;
862 	dma_addr_t	rss_table_dma_addr;
863 	__le16		*rss_table;
864 	dma_addr_t	rss_hash_key_dma_addr;
865 	u64		*rss_hash_key;
866 	u32		rx_mask;
867 
868 	u8		*mc_list;
869 	int		mc_list_size;
870 	int		mc_list_count;
871 	dma_addr_t	mc_list_mapping;
872 #define BNXT_MAX_MC_ADDRS	16
873 
874 	u32		flags;
875 #define BNXT_VNIC_RSS_FLAG	1
876 #define BNXT_VNIC_RFS_FLAG	2
877 #define BNXT_VNIC_MCAST_FLAG	4
878 #define BNXT_VNIC_UCAST_FLAG	8
879 #define BNXT_VNIC_RFS_NEW_RSS_FLAG	0x10
880 };
881 
882 struct bnxt_hw_resc {
883 	u16	min_rsscos_ctxs;
884 	u16	max_rsscos_ctxs;
885 	u16	min_cp_rings;
886 	u16	max_cp_rings;
887 	u16	resv_cp_rings;
888 	u16	min_tx_rings;
889 	u16	max_tx_rings;
890 	u16	resv_tx_rings;
891 	u16	max_tx_sch_inputs;
892 	u16	min_rx_rings;
893 	u16	max_rx_rings;
894 	u16	resv_rx_rings;
895 	u16	min_hw_ring_grps;
896 	u16	max_hw_ring_grps;
897 	u16	resv_hw_ring_grps;
898 	u16	min_l2_ctxs;
899 	u16	max_l2_ctxs;
900 	u16	min_vnics;
901 	u16	max_vnics;
902 	u16	resv_vnics;
903 	u16	min_stat_ctxs;
904 	u16	max_stat_ctxs;
905 	u16	max_irqs;
906 };
907 
908 #if defined(CONFIG_BNXT_SRIOV)
909 struct bnxt_vf_info {
910 	u16	fw_fid;
911 	u8	mac_addr[ETH_ALEN];	/* PF assigned MAC Address */
912 	u8	vf_mac_addr[ETH_ALEN];	/* VF assigned MAC address, only
913 					 * stored by PF.
914 					 */
915 	u16	vlan;
916 	u32	flags;
917 #define BNXT_VF_QOS		0x1
918 #define BNXT_VF_SPOOFCHK	0x2
919 #define BNXT_VF_LINK_FORCED	0x4
920 #define BNXT_VF_LINK_UP		0x8
921 #define BNXT_VF_TRUST		0x10
922 	u32	func_flags; /* func cfg flags */
923 	u32	min_tx_rate;
924 	u32	max_tx_rate;
925 	void	*hwrm_cmd_req_addr;
926 	dma_addr_t	hwrm_cmd_req_dma_addr;
927 };
928 #endif
929 
930 struct bnxt_pf_info {
931 #define BNXT_FIRST_PF_FID	1
932 #define BNXT_FIRST_VF_FID	128
933 	u16	fw_fid;
934 	u16	port_id;
935 	u8	mac_addr[ETH_ALEN];
936 	u32	first_vf_id;
937 	u16	active_vfs;
938 	u16	max_vfs;
939 	u32	max_encap_records;
940 	u32	max_decap_records;
941 	u32	max_tx_em_flows;
942 	u32	max_tx_wm_flows;
943 	u32	max_rx_em_flows;
944 	u32	max_rx_wm_flows;
945 	unsigned long	*vf_event_bmap;
946 	u16	hwrm_cmd_req_pages;
947 	u8	vf_resv_strategy;
948 #define BNXT_VF_RESV_STRATEGY_MAXIMAL	0
949 #define BNXT_VF_RESV_STRATEGY_MINIMAL	1
950 #define BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC	2
951 	void			*hwrm_cmd_req_addr[4];
952 	dma_addr_t		hwrm_cmd_req_dma_addr[4];
953 	struct bnxt_vf_info	*vf;
954 };
955 
956 struct bnxt_ntuple_filter {
957 	struct hlist_node	hash;
958 	u8			dst_mac_addr[ETH_ALEN];
959 	u8			src_mac_addr[ETH_ALEN];
960 	struct flow_keys	fkeys;
961 	__le64			filter_id;
962 	u16			sw_id;
963 	u8			l2_fltr_idx;
964 	u16			rxq;
965 	u32			flow_id;
966 	unsigned long		state;
967 #define BNXT_FLTR_VALID		0
968 #define BNXT_FLTR_UPDATE	1
969 };
970 
971 struct bnxt_link_info {
972 	u8			phy_type;
973 	u8			media_type;
974 	u8			transceiver;
975 	u8			phy_addr;
976 	u8			phy_link_status;
977 #define BNXT_LINK_NO_LINK	PORT_PHY_QCFG_RESP_LINK_NO_LINK
978 #define BNXT_LINK_SIGNAL	PORT_PHY_QCFG_RESP_LINK_SIGNAL
979 #define BNXT_LINK_LINK		PORT_PHY_QCFG_RESP_LINK_LINK
980 	u8			wire_speed;
981 	u8			loop_back;
982 	u8			link_up;
983 	u8			duplex;
984 #define BNXT_LINK_DUPLEX_HALF	PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF
985 #define BNXT_LINK_DUPLEX_FULL	PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
986 	u8			pause;
987 #define BNXT_LINK_PAUSE_TX	PORT_PHY_QCFG_RESP_PAUSE_TX
988 #define BNXT_LINK_PAUSE_RX	PORT_PHY_QCFG_RESP_PAUSE_RX
989 #define BNXT_LINK_PAUSE_BOTH	(PORT_PHY_QCFG_RESP_PAUSE_RX | \
990 				 PORT_PHY_QCFG_RESP_PAUSE_TX)
991 	u8			lp_pause;
992 	u8			auto_pause_setting;
993 	u8			force_pause_setting;
994 	u8			duplex_setting;
995 	u8			auto_mode;
996 #define BNXT_AUTO_MODE(mode)	((mode) > BNXT_LINK_AUTO_NONE && \
997 				 (mode) <= BNXT_LINK_AUTO_MSK)
998 #define BNXT_LINK_AUTO_NONE     PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
999 #define BNXT_LINK_AUTO_ALLSPDS	PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
1000 #define BNXT_LINK_AUTO_ONESPD	PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
1001 #define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
1002 #define BNXT_LINK_AUTO_MSK	PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
1003 #define PHY_VER_LEN		3
1004 	u8			phy_ver[PHY_VER_LEN];
1005 	u16			link_speed;
1006 #define BNXT_LINK_SPEED_100MB	PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
1007 #define BNXT_LINK_SPEED_1GB	PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
1008 #define BNXT_LINK_SPEED_2GB	PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
1009 #define BNXT_LINK_SPEED_2_5GB	PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
1010 #define BNXT_LINK_SPEED_10GB	PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
1011 #define BNXT_LINK_SPEED_20GB	PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
1012 #define BNXT_LINK_SPEED_25GB	PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
1013 #define BNXT_LINK_SPEED_40GB	PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
1014 #define BNXT_LINK_SPEED_50GB	PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
1015 #define BNXT_LINK_SPEED_100GB	PORT_PHY_QCFG_RESP_LINK_SPEED_100GB
1016 	u16			support_speeds;
1017 	u16			auto_link_speeds;	/* fw adv setting */
1018 #define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
1019 #define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
1020 #define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
1021 #define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
1022 #define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
1023 #define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
1024 #define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
1025 #define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
1026 #define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
1027 #define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB
1028 	u16			support_auto_speeds;
1029 	u16			lp_auto_link_speeds;
1030 	u16			force_link_speed;
1031 	u32			preemphasis;
1032 	u8			module_status;
1033 	u16			fec_cfg;
1034 #define BNXT_FEC_AUTONEG	PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
1035 #define BNXT_FEC_ENC_BASE_R	PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
1036 #define BNXT_FEC_ENC_RS		PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED
1037 
1038 	/* copy of requested setting from ethtool cmd */
1039 	u8			autoneg;
1040 #define BNXT_AUTONEG_SPEED		1
1041 #define BNXT_AUTONEG_FLOW_CTRL		2
1042 	u8			req_duplex;
1043 	u8			req_flow_ctrl;
1044 	u16			req_link_speed;
1045 	u16			advertising;	/* user adv setting */
1046 	bool			force_link_chng;
1047 
1048 	bool			phy_retry;
1049 	unsigned long		phy_retry_expires;
1050 
1051 	/* a copy of phy_qcfg output used to report link
1052 	 * info to VF
1053 	 */
1054 	struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
1055 };
1056 
1057 #define BNXT_MAX_QUEUE	8
1058 
1059 struct bnxt_queue_info {
1060 	u8	queue_id;
1061 	u8	queue_profile;
1062 };
1063 
1064 #define BNXT_MAX_LED			4
1065 
1066 struct bnxt_led_info {
1067 	u8	led_id;
1068 	u8	led_type;
1069 	u8	led_group_id;
1070 	u8	unused;
1071 	__le16	led_state_caps;
1072 #define BNXT_LED_ALT_BLINK_CAP(x)	((x) &	\
1073 	cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
1074 
1075 	__le16	led_color_caps;
1076 };
1077 
1078 #define BNXT_MAX_TEST	8
1079 
1080 struct bnxt_test_info {
1081 	u8 offline_mask;
1082 	u8 flags;
1083 #define BNXT_TEST_FL_EXT_LPBK	0x1
1084 	u16 timeout;
1085 	char string[BNXT_MAX_TEST][ETH_GSTRING_LEN];
1086 };
1087 
1088 #define BNXT_GRCPF_REG_WINDOW_BASE_OUT	0x400
1089 #define BNXT_CAG_REG_LEGACY_INT_STATUS	0x4014
1090 #define BNXT_CAG_REG_BASE		0x300000
1091 
1092 struct bnxt_tc_flow_stats {
1093 	u64		packets;
1094 	u64		bytes;
1095 };
1096 
1097 struct bnxt_tc_info {
1098 	bool				enabled;
1099 
1100 	/* hash table to store TC offloaded flows */
1101 	struct rhashtable		flow_table;
1102 	struct rhashtable_params	flow_ht_params;
1103 
1104 	/* hash table to store L2 keys of TC flows */
1105 	struct rhashtable		l2_table;
1106 	struct rhashtable_params	l2_ht_params;
1107 	/* hash table to store L2 keys for TC tunnel decap */
1108 	struct rhashtable		decap_l2_table;
1109 	struct rhashtable_params	decap_l2_ht_params;
1110 	/* hash table to store tunnel decap entries */
1111 	struct rhashtable		decap_table;
1112 	struct rhashtable_params	decap_ht_params;
1113 	/* hash table to store tunnel encap entries */
1114 	struct rhashtable		encap_table;
1115 	struct rhashtable_params	encap_ht_params;
1116 
1117 	/* lock to atomically add/del an l2 node when a flow is
1118 	 * added or deleted.
1119 	 */
1120 	struct mutex			lock;
1121 
1122 	/* Fields used for batching stats query */
1123 	struct rhashtable_iter		iter;
1124 #define BNXT_FLOW_STATS_BATCH_MAX	10
1125 	struct bnxt_tc_stats_batch {
1126 		void			  *flow_node;
1127 		struct bnxt_tc_flow_stats hw_stats;
1128 	} stats_batch[BNXT_FLOW_STATS_BATCH_MAX];
1129 
1130 	/* Stat counter mask (width) */
1131 	u64				bytes_mask;
1132 	u64				packets_mask;
1133 };
1134 
1135 struct bnxt_vf_rep_stats {
1136 	u64			packets;
1137 	u64			bytes;
1138 	u64			dropped;
1139 };
1140 
1141 struct bnxt_vf_rep {
1142 	struct bnxt			*bp;
1143 	struct net_device		*dev;
1144 	struct metadata_dst		*dst;
1145 	u16				vf_idx;
1146 	u16				tx_cfa_action;
1147 	u16				rx_cfa_code;
1148 
1149 	struct bnxt_vf_rep_stats	rx_stats;
1150 	struct bnxt_vf_rep_stats	tx_stats;
1151 };
1152 
1153 #define PTU_PTE_VALID             0x1UL
1154 #define PTU_PTE_LAST              0x2UL
1155 #define PTU_PTE_NEXT_TO_LAST      0x4UL
1156 
1157 #define MAX_CTX_PAGES	(BNXT_PAGE_SIZE / 8)
1158 
1159 struct bnxt_ctx_pg_info {
1160 	u32		entries;
1161 	void		*ctx_pg_arr[MAX_CTX_PAGES];
1162 	dma_addr_t	ctx_dma_arr[MAX_CTX_PAGES];
1163 	struct bnxt_ring_mem_info ring_mem;
1164 };
1165 
1166 struct bnxt_ctx_mem_info {
1167 	u32	qp_max_entries;
1168 	u16	qp_min_qp1_entries;
1169 	u16	qp_max_l2_entries;
1170 	u16	qp_entry_size;
1171 	u16	srq_max_l2_entries;
1172 	u32	srq_max_entries;
1173 	u16	srq_entry_size;
1174 	u16	cq_max_l2_entries;
1175 	u32	cq_max_entries;
1176 	u16	cq_entry_size;
1177 	u16	vnic_max_vnic_entries;
1178 	u16	vnic_max_ring_table_entries;
1179 	u16	vnic_entry_size;
1180 	u32	stat_max_entries;
1181 	u16	stat_entry_size;
1182 	u16	tqm_entry_size;
1183 	u32	tqm_min_entries_per_ring;
1184 	u32	tqm_max_entries_per_ring;
1185 	u32	mrav_max_entries;
1186 	u16	mrav_entry_size;
1187 	u16	tim_entry_size;
1188 	u32	tim_max_entries;
1189 	u8	tqm_entries_multiple;
1190 
1191 	u32	flags;
1192 	#define BNXT_CTX_FLAG_INITED	0x01
1193 
1194 	struct bnxt_ctx_pg_info qp_mem;
1195 	struct bnxt_ctx_pg_info srq_mem;
1196 	struct bnxt_ctx_pg_info cq_mem;
1197 	struct bnxt_ctx_pg_info vnic_mem;
1198 	struct bnxt_ctx_pg_info stat_mem;
1199 	struct bnxt_ctx_pg_info *tqm_mem[9];
1200 };
1201 
1202 struct bnxt {
1203 	void __iomem		*bar0;
1204 	void __iomem		*bar1;
1205 	void __iomem		*bar2;
1206 
1207 	u32			reg_base;
1208 	u16			chip_num;
1209 #define CHIP_NUM_57301		0x16c8
1210 #define CHIP_NUM_57302		0x16c9
1211 #define CHIP_NUM_57304		0x16ca
1212 #define CHIP_NUM_58700		0x16cd
1213 #define CHIP_NUM_57402		0x16d0
1214 #define CHIP_NUM_57404		0x16d1
1215 #define CHIP_NUM_57406		0x16d2
1216 #define CHIP_NUM_57407		0x16d5
1217 
1218 #define CHIP_NUM_57311		0x16ce
1219 #define CHIP_NUM_57312		0x16cf
1220 #define CHIP_NUM_57314		0x16df
1221 #define CHIP_NUM_57317		0x16e0
1222 #define CHIP_NUM_57412		0x16d6
1223 #define CHIP_NUM_57414		0x16d7
1224 #define CHIP_NUM_57416		0x16d8
1225 #define CHIP_NUM_57417		0x16d9
1226 #define CHIP_NUM_57412L		0x16da
1227 #define CHIP_NUM_57414L		0x16db
1228 
1229 #define CHIP_NUM_5745X		0xd730
1230 
1231 #define CHIP_NUM_57500		0x1750
1232 
1233 #define CHIP_NUM_58802		0xd802
1234 #define CHIP_NUM_58804		0xd804
1235 #define CHIP_NUM_58808		0xd808
1236 
1237 #define BNXT_CHIP_NUM_5730X(chip_num)		\
1238 	((chip_num) >= CHIP_NUM_57301 &&	\
1239 	 (chip_num) <= CHIP_NUM_57304)
1240 
1241 #define BNXT_CHIP_NUM_5740X(chip_num)		\
1242 	(((chip_num) >= CHIP_NUM_57402 &&	\
1243 	  (chip_num) <= CHIP_NUM_57406) ||	\
1244 	 (chip_num) == CHIP_NUM_57407)
1245 
1246 #define BNXT_CHIP_NUM_5731X(chip_num)		\
1247 	((chip_num) == CHIP_NUM_57311 ||	\
1248 	 (chip_num) == CHIP_NUM_57312 ||	\
1249 	 (chip_num) == CHIP_NUM_57314 ||	\
1250 	 (chip_num) == CHIP_NUM_57317)
1251 
1252 #define BNXT_CHIP_NUM_5741X(chip_num)		\
1253 	((chip_num) >= CHIP_NUM_57412 &&	\
1254 	 (chip_num) <= CHIP_NUM_57414L)
1255 
1256 #define BNXT_CHIP_NUM_58700(chip_num)		\
1257 	 ((chip_num) == CHIP_NUM_58700)
1258 
1259 #define BNXT_CHIP_NUM_5745X(chip_num)		\
1260 	 ((chip_num) == CHIP_NUM_5745X)
1261 
1262 #define BNXT_CHIP_NUM_57X0X(chip_num)		\
1263 	(BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
1264 
1265 #define BNXT_CHIP_NUM_57X1X(chip_num)		\
1266 	(BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
1267 
1268 #define BNXT_CHIP_NUM_588XX(chip_num)		\
1269 	((chip_num) == CHIP_NUM_58802 ||	\
1270 	 (chip_num) == CHIP_NUM_58804 ||        \
1271 	 (chip_num) == CHIP_NUM_58808)
1272 
1273 	struct net_device	*dev;
1274 	struct pci_dev		*pdev;
1275 
1276 	atomic_t		intr_sem;
1277 
1278 	u32			flags;
1279 	#define BNXT_FLAG_CHIP_P5	0x1
1280 	#define BNXT_FLAG_VF		0x2
1281 	#define BNXT_FLAG_LRO		0x4
1282 #ifdef CONFIG_INET
1283 	#define BNXT_FLAG_GRO		0x8
1284 #else
1285 	/* Cannot support hardware GRO if CONFIG_INET is not set */
1286 	#define BNXT_FLAG_GRO		0x0
1287 #endif
1288 	#define BNXT_FLAG_TPA		(BNXT_FLAG_LRO | BNXT_FLAG_GRO)
1289 	#define BNXT_FLAG_JUMBO		0x10
1290 	#define BNXT_FLAG_STRIP_VLAN	0x20
1291 	#define BNXT_FLAG_AGG_RINGS	(BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
1292 					 BNXT_FLAG_LRO)
1293 	#define BNXT_FLAG_USING_MSIX	0x40
1294 	#define BNXT_FLAG_MSIX_CAP	0x80
1295 	#define BNXT_FLAG_RFS		0x100
1296 	#define BNXT_FLAG_SHARED_RINGS	0x200
1297 	#define BNXT_FLAG_PORT_STATS	0x400
1298 	#define BNXT_FLAG_UDP_RSS_CAP	0x800
1299 	#define BNXT_FLAG_EEE_CAP	0x1000
1300 	#define BNXT_FLAG_NEW_RSS_CAP	0x2000
1301 	#define BNXT_FLAG_WOL_CAP	0x4000
1302 	#define BNXT_FLAG_ROCEV1_CAP	0x8000
1303 	#define BNXT_FLAG_ROCEV2_CAP	0x10000
1304 	#define BNXT_FLAG_ROCE_CAP	(BNXT_FLAG_ROCEV1_CAP |	\
1305 					 BNXT_FLAG_ROCEV2_CAP)
1306 	#define BNXT_FLAG_NO_AGG_RINGS	0x20000
1307 	#define BNXT_FLAG_RX_PAGE_MODE	0x40000
1308 	#define BNXT_FLAG_MULTI_HOST	0x100000
1309 	#define BNXT_FLAG_DOUBLE_DB	0x400000
1310 	#define BNXT_FLAG_CHIP_NITRO_A0	0x1000000
1311 	#define BNXT_FLAG_DIM		0x2000000
1312 	#define BNXT_FLAG_ROCE_MIRROR_CAP	0x4000000
1313 	#define BNXT_FLAG_PORT_STATS_EXT	0x10000000
1314 
1315 	#define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA |		\
1316 					    BNXT_FLAG_RFS |		\
1317 					    BNXT_FLAG_STRIP_VLAN)
1318 
1319 #define BNXT_PF(bp)		(!((bp)->flags & BNXT_FLAG_VF))
1320 #define BNXT_VF(bp)		((bp)->flags & BNXT_FLAG_VF)
1321 #define BNXT_NPAR(bp)		((bp)->port_partition_type)
1322 #define BNXT_MH(bp)		((bp)->flags & BNXT_FLAG_MULTI_HOST)
1323 #define BNXT_SINGLE_PF(bp)	(BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
1324 #define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
1325 #define BNXT_RX_PAGE_MODE(bp)	((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
1326 #define BNXT_SUPPORTS_TPA(bp)	(!BNXT_CHIP_TYPE_NITRO_A0(bp) &&	\
1327 				 !(bp->flags & BNXT_FLAG_CHIP_P5))
1328 
1329 /* Chip class phase 5 */
1330 #define BNXT_CHIP_P5(bp)			\
1331 	((bp)->chip_num == CHIP_NUM_57500)
1332 
1333 /* Chip class phase 4.x */
1334 #define BNXT_CHIP_P4(bp)			\
1335 	(BNXT_CHIP_NUM_57X1X((bp)->chip_num) ||	\
1336 	 BNXT_CHIP_NUM_5745X((bp)->chip_num) ||	\
1337 	 BNXT_CHIP_NUM_588XX((bp)->chip_num) ||	\
1338 	 (BNXT_CHIP_NUM_58700((bp)->chip_num) &&	\
1339 	  !BNXT_CHIP_TYPE_NITRO_A0(bp)))
1340 
1341 #define BNXT_CHIP_P4_PLUS(bp)			\
1342 	(BNXT_CHIP_P4(bp) || BNXT_CHIP_P5(bp))
1343 
1344 	struct bnxt_en_dev	*edev;
1345 	struct bnxt_en_dev *	(*ulp_probe)(struct net_device *);
1346 
1347 	struct bnxt_napi	**bnapi;
1348 
1349 	struct bnxt_rx_ring_info	*rx_ring;
1350 	struct bnxt_tx_ring_info	*tx_ring;
1351 	u16			*tx_ring_map;
1352 
1353 	struct sk_buff *	(*gro_func)(struct bnxt_tpa_info *, int, int,
1354 					    struct sk_buff *);
1355 
1356 	struct sk_buff *	(*rx_skb_func)(struct bnxt *,
1357 					       struct bnxt_rx_ring_info *,
1358 					       u16, void *, u8 *, dma_addr_t,
1359 					       unsigned int);
1360 
1361 	u32			rx_buf_size;
1362 	u32			rx_buf_use_size;	/* useable size */
1363 	u16			rx_offset;
1364 	u16			rx_dma_offset;
1365 	enum dma_data_direction	rx_dir;
1366 	u32			rx_ring_size;
1367 	u32			rx_agg_ring_size;
1368 	u32			rx_copy_thresh;
1369 	u32			rx_ring_mask;
1370 	u32			rx_agg_ring_mask;
1371 	int			rx_nr_pages;
1372 	int			rx_agg_nr_pages;
1373 	int			rx_nr_rings;
1374 	int			rsscos_nr_ctxs;
1375 
1376 	u32			tx_ring_size;
1377 	u32			tx_ring_mask;
1378 	int			tx_nr_pages;
1379 	int			tx_nr_rings;
1380 	int			tx_nr_rings_per_tc;
1381 	int			tx_nr_rings_xdp;
1382 
1383 	int			tx_wake_thresh;
1384 	int			tx_push_thresh;
1385 	int			tx_push_size;
1386 
1387 	u32			cp_ring_size;
1388 	u32			cp_ring_mask;
1389 	u32			cp_bit;
1390 	int			cp_nr_pages;
1391 	int			cp_nr_rings;
1392 
1393 	int			num_stat_ctxs;
1394 
1395 	/* grp_info indexed by completion ring index */
1396 	struct bnxt_ring_grp_info	*grp_info;
1397 	struct bnxt_vnic_info	*vnic_info;
1398 	int			nr_vnics;
1399 	u32			rss_hash_cfg;
1400 
1401 	u16			max_mtu;
1402 	u8			max_tc;
1403 	u8			max_lltc;	/* lossless TCs */
1404 	struct bnxt_queue_info	q_info[BNXT_MAX_QUEUE];
1405 	u8			tc_to_qidx[BNXT_MAX_QUEUE];
1406 	u8			q_ids[BNXT_MAX_QUEUE];
1407 	u8			max_q;
1408 
1409 	unsigned int		current_interval;
1410 #define BNXT_TIMER_INTERVAL	HZ
1411 
1412 	struct timer_list	timer;
1413 
1414 	unsigned long		state;
1415 #define BNXT_STATE_OPEN		0
1416 #define BNXT_STATE_IN_SP_TASK	1
1417 #define BNXT_STATE_READ_STATS	2
1418 
1419 	struct bnxt_irq	*irq_tbl;
1420 	int			total_irqs;
1421 	u8			mac_addr[ETH_ALEN];
1422 
1423 #ifdef CONFIG_BNXT_DCB
1424 	struct ieee_pfc		*ieee_pfc;
1425 	struct ieee_ets		*ieee_ets;
1426 	u8			dcbx_cap;
1427 	u8			default_pri;
1428 	u8			max_dscp_value;
1429 #endif /* CONFIG_BNXT_DCB */
1430 
1431 	u32			msg_enable;
1432 
1433 	u32			fw_cap;
1434 	#define BNXT_FW_CAP_SHORT_CMD	0x00000001
1435 	#define BNXT_FW_CAP_LLDP_AGENT	0x00000002
1436 	#define BNXT_FW_CAP_DCBX_AGENT	0x00000004
1437 	#define BNXT_FW_CAP_NEW_RM	0x00000008
1438 	#define BNXT_FW_CAP_IF_CHANGE	0x00000010
1439 
1440 #define BNXT_NEW_RM(bp)		((bp)->fw_cap & BNXT_FW_CAP_NEW_RM)
1441 	u32			hwrm_spec_code;
1442 	u16			hwrm_cmd_seq;
1443 	u32			hwrm_intr_seq_id;
1444 	void			*hwrm_short_cmd_req_addr;
1445 	dma_addr_t		hwrm_short_cmd_req_dma_addr;
1446 	void			*hwrm_cmd_resp_addr;
1447 	dma_addr_t		hwrm_cmd_resp_dma_addr;
1448 
1449 	struct rx_port_stats	*hw_rx_port_stats;
1450 	struct tx_port_stats	*hw_tx_port_stats;
1451 	struct rx_port_stats_ext	*hw_rx_port_stats_ext;
1452 	struct rx_port_stats_ext	*hw_tx_port_stats_ext;
1453 	dma_addr_t		hw_rx_port_stats_map;
1454 	dma_addr_t		hw_tx_port_stats_map;
1455 	dma_addr_t		hw_rx_port_stats_ext_map;
1456 	dma_addr_t		hw_tx_port_stats_ext_map;
1457 	int			hw_port_stats_size;
1458 	u16			fw_rx_stats_ext_size;
1459 	u16			fw_tx_stats_ext_size;
1460 
1461 	u16			hwrm_max_req_len;
1462 	u16			hwrm_max_ext_req_len;
1463 	int			hwrm_cmd_timeout;
1464 	struct mutex		hwrm_cmd_lock;	/* serialize hwrm messages */
1465 	struct hwrm_ver_get_output	ver_resp;
1466 #define FW_VER_STR_LEN		32
1467 #define BC_HWRM_STR_LEN		21
1468 #define PHY_VER_STR_LEN         (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1469 	char			fw_ver_str[FW_VER_STR_LEN];
1470 	__be16			vxlan_port;
1471 	u8			vxlan_port_cnt;
1472 	__le16			vxlan_fw_dst_port_id;
1473 	__be16			nge_port;
1474 	u8			nge_port_cnt;
1475 	__le16			nge_fw_dst_port_id;
1476 	u8			port_partition_type;
1477 	u8			port_count;
1478 	u16			br_mode;
1479 
1480 	struct bnxt_coal_cap	coal_cap;
1481 	struct bnxt_coal	rx_coal;
1482 	struct bnxt_coal	tx_coal;
1483 
1484 	u32			stats_coal_ticks;
1485 #define BNXT_DEF_STATS_COAL_TICKS	 1000000
1486 #define BNXT_MIN_STATS_COAL_TICKS	  250000
1487 #define BNXT_MAX_STATS_COAL_TICKS	 1000000
1488 
1489 	struct work_struct	sp_task;
1490 	unsigned long		sp_event;
1491 #define BNXT_RX_MASK_SP_EVENT		0
1492 #define BNXT_RX_NTP_FLTR_SP_EVENT	1
1493 #define BNXT_LINK_CHNG_SP_EVENT		2
1494 #define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT	3
1495 #define BNXT_VXLAN_ADD_PORT_SP_EVENT	4
1496 #define BNXT_VXLAN_DEL_PORT_SP_EVENT	5
1497 #define BNXT_RESET_TASK_SP_EVENT	6
1498 #define BNXT_RST_RING_SP_EVENT		7
1499 #define BNXT_HWRM_PF_UNLOAD_SP_EVENT	8
1500 #define BNXT_PERIODIC_STATS_SP_EVENT	9
1501 #define BNXT_HWRM_PORT_MODULE_SP_EVENT	10
1502 #define BNXT_RESET_TASK_SILENT_SP_EVENT	11
1503 #define BNXT_GENEVE_ADD_PORT_SP_EVENT	12
1504 #define BNXT_GENEVE_DEL_PORT_SP_EVENT	13
1505 #define BNXT_LINK_SPEED_CHNG_SP_EVENT	14
1506 #define BNXT_FLOW_STATS_SP_EVENT	15
1507 #define BNXT_UPDATE_PHY_SP_EVENT	16
1508 
1509 	struct bnxt_hw_resc	hw_resc;
1510 	struct bnxt_pf_info	pf;
1511 	struct bnxt_ctx_mem_info	*ctx;
1512 #ifdef CONFIG_BNXT_SRIOV
1513 	int			nr_vfs;
1514 	struct bnxt_vf_info	vf;
1515 	wait_queue_head_t	sriov_cfg_wait;
1516 	bool			sriov_cfg;
1517 #define BNXT_SRIOV_CFG_WAIT_TMO	msecs_to_jiffies(10000)
1518 
1519 	/* lock to protect VF-rep creation/cleanup via
1520 	 * multiple paths such as ->sriov_configure() and
1521 	 * devlink ->eswitch_mode_set()
1522 	 */
1523 	struct mutex		sriov_lock;
1524 #endif
1525 
1526 #define BNXT_NTP_FLTR_MAX_FLTR	4096
1527 #define BNXT_NTP_FLTR_HASH_SIZE	512
1528 #define BNXT_NTP_FLTR_HASH_MASK	(BNXT_NTP_FLTR_HASH_SIZE - 1)
1529 	struct hlist_head	ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1530 	spinlock_t		ntp_fltr_lock;	/* for hash table add, del */
1531 
1532 	unsigned long		*ntp_fltr_bmap;
1533 	int			ntp_fltr_count;
1534 
1535 	/* To protect link related settings during link changes and
1536 	 * ethtool settings changes.
1537 	 */
1538 	struct mutex		link_lock;
1539 	struct bnxt_link_info	link_info;
1540 	struct ethtool_eee	eee;
1541 	u32			lpi_tmr_lo;
1542 	u32			lpi_tmr_hi;
1543 
1544 	u8			num_tests;
1545 	struct bnxt_test_info	*test_info;
1546 
1547 	u8			wol_filter_id;
1548 	u8			wol;
1549 
1550 	u8			num_leds;
1551 	struct bnxt_led_info	leds[BNXT_MAX_LED];
1552 
1553 	struct bpf_prog		*xdp_prog;
1554 
1555 	/* devlink interface and vf-rep structs */
1556 	struct devlink		*dl;
1557 	enum devlink_eswitch_mode eswitch_mode;
1558 	struct bnxt_vf_rep	**vf_reps; /* array of vf-rep ptrs */
1559 	u16			*cfa_code_map; /* cfa_code -> vf_idx map */
1560 	u8			switch_id[8];
1561 	struct bnxt_tc_info	*tc_info;
1562 	struct dentry		*debugfs_pdev;
1563 	struct dentry		*debugfs_dim;
1564 	struct device		*hwmon_dev;
1565 };
1566 
1567 #define BNXT_RX_STATS_OFFSET(counter)			\
1568 	(offsetof(struct rx_port_stats, counter) / 8)
1569 
1570 #define BNXT_TX_STATS_OFFSET(counter)			\
1571 	((offsetof(struct tx_port_stats, counter) +	\
1572 	  sizeof(struct rx_port_stats) + 512) / 8)
1573 
1574 #define BNXT_RX_STATS_EXT_OFFSET(counter)		\
1575 	(offsetof(struct rx_port_stats_ext, counter) / 8)
1576 
1577 #define BNXT_TX_STATS_EXT_OFFSET(counter)		\
1578 	(offsetof(struct tx_port_stats_ext, counter) / 8)
1579 
1580 #define I2C_DEV_ADDR_A0				0xa0
1581 #define I2C_DEV_ADDR_A2				0xa2
1582 #define SFF_DIAG_SUPPORT_OFFSET			0x5c
1583 #define SFF_MODULE_ID_SFP			0x3
1584 #define SFF_MODULE_ID_QSFP			0xc
1585 #define SFF_MODULE_ID_QSFP_PLUS			0xd
1586 #define SFF_MODULE_ID_QSFP28			0x11
1587 #define BNXT_MAX_PHY_I2C_RESP_SIZE		64
1588 
1589 static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
1590 {
1591 	/* Tell compiler to fetch tx indices from memory. */
1592 	barrier();
1593 
1594 	return bp->tx_ring_size -
1595 		((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
1596 }
1597 
1598 /* For TX and RX ring doorbells with no ordering guarantee*/
1599 static inline void bnxt_db_write_relaxed(struct bnxt *bp, void __iomem *db,
1600 					 u32 val)
1601 {
1602 	writel_relaxed(val, db);
1603 	if (bp->flags & BNXT_FLAG_DOUBLE_DB)
1604 		writel_relaxed(val, db);
1605 }
1606 
1607 /* For TX and RX ring doorbells */
1608 static inline void bnxt_db_write(struct bnxt *bp, void __iomem *db, u32 val)
1609 {
1610 	writel(val, db);
1611 	if (bp->flags & BNXT_FLAG_DOUBLE_DB)
1612 		writel(val, db);
1613 }
1614 
1615 extern const u16 bnxt_lhint_arr[];
1616 
1617 int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1618 		       u16 prod, gfp_t gfp);
1619 void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
1620 void bnxt_set_tpa_flags(struct bnxt *bp);
1621 void bnxt_set_ring_params(struct bnxt *);
1622 int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
1623 void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
1624 int _hwrm_send_message(struct bnxt *, void *, u32, int);
1625 int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 len, int timeout);
1626 int hwrm_send_message(struct bnxt *, void *, u32, int);
1627 int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
1628 int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
1629 				     int bmap_size);
1630 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
1631 int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
1632 int bnxt_hwrm_set_coal(struct bnxt *);
1633 unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
1634 void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max);
1635 unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
1636 unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp);
1637 int bnxt_get_avail_msix(struct bnxt *bp, int num);
1638 int bnxt_reserve_rings(struct bnxt *bp);
1639 void bnxt_tx_disable(struct bnxt *bp);
1640 void bnxt_tx_enable(struct bnxt *bp);
1641 int bnxt_hwrm_set_pause(struct bnxt *);
1642 int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
1643 int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp);
1644 int bnxt_hwrm_free_wol_fltr(struct bnxt *bp);
1645 int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all);
1646 int bnxt_hwrm_fw_set_time(struct bnxt *);
1647 int bnxt_open_nic(struct bnxt *, bool, bool);
1648 int bnxt_half_open_nic(struct bnxt *bp);
1649 void bnxt_half_close_nic(struct bnxt *bp);
1650 int bnxt_close_nic(struct bnxt *, bool, bool);
1651 int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
1652 		     int tx_xdp);
1653 int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
1654 int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
1655 int bnxt_restore_pf_fw_resources(struct bnxt *bp);
1656 int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr);
1657 void bnxt_dim_work(struct work_struct *work);
1658 int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi);
1659 
1660 #endif
1661