xref: /openbmc/linux/drivers/net/ethernet/broadcom/bnxt/bnxt.h (revision 9dae47aba0a055f761176d9297371d5bb24289ec)
1 /* Broadcom NetXtreme-C/E network driver.
2  *
3  * Copyright (c) 2014-2016 Broadcom Corporation
4  * Copyright (c) 2016-2017 Broadcom Limited
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation.
9  */
10 
11 #ifndef BNXT_H
12 #define BNXT_H
13 
14 #define DRV_MODULE_NAME		"bnxt_en"
15 #define DRV_MODULE_VERSION	"1.8.0"
16 
17 #define DRV_VER_MAJ	1
18 #define DRV_VER_MIN	8
19 #define DRV_VER_UPD	0
20 
21 #include <linux/interrupt.h>
22 #include <linux/rhashtable.h>
23 #include <net/devlink.h>
24 #include <net/dst_metadata.h>
25 #include <net/switchdev.h>
26 #include <net/xdp.h>
27 
28 struct tx_bd {
29 	__le32 tx_bd_len_flags_type;
30 	#define TX_BD_TYPE					(0x3f << 0)
31 	 #define TX_BD_TYPE_SHORT_TX_BD				 (0x00 << 0)
32 	 #define TX_BD_TYPE_LONG_TX_BD				 (0x10 << 0)
33 	#define TX_BD_FLAGS_PACKET_END				(1 << 6)
34 	#define TX_BD_FLAGS_NO_CMPL				(1 << 7)
35 	#define TX_BD_FLAGS_BD_CNT				(0x1f << 8)
36 	 #define TX_BD_FLAGS_BD_CNT_SHIFT			 8
37 	#define TX_BD_FLAGS_LHINT				(3 << 13)
38 	 #define TX_BD_FLAGS_LHINT_SHIFT			 13
39 	 #define TX_BD_FLAGS_LHINT_512_AND_SMALLER		 (0 << 13)
40 	 #define TX_BD_FLAGS_LHINT_512_TO_1023			 (1 << 13)
41 	 #define TX_BD_FLAGS_LHINT_1024_TO_2047			 (2 << 13)
42 	 #define TX_BD_FLAGS_LHINT_2048_AND_LARGER		 (3 << 13)
43 	#define TX_BD_FLAGS_COAL_NOW				(1 << 15)
44 	#define TX_BD_LEN					(0xffff << 16)
45 	 #define TX_BD_LEN_SHIFT				 16
46 
47 	u32 tx_bd_opaque;
48 	__le64 tx_bd_haddr;
49 } __packed;
50 
51 struct tx_bd_ext {
52 	__le32 tx_bd_hsize_lflags;
53 	#define TX_BD_FLAGS_TCP_UDP_CHKSUM			(1 << 0)
54 	#define TX_BD_FLAGS_IP_CKSUM				(1 << 1)
55 	#define TX_BD_FLAGS_NO_CRC				(1 << 2)
56 	#define TX_BD_FLAGS_STAMP				(1 << 3)
57 	#define TX_BD_FLAGS_T_IP_CHKSUM				(1 << 4)
58 	#define TX_BD_FLAGS_LSO					(1 << 5)
59 	#define TX_BD_FLAGS_IPID_FMT				(1 << 6)
60 	#define TX_BD_FLAGS_T_IPID				(1 << 7)
61 	#define TX_BD_HSIZE					(0xff << 16)
62 	 #define TX_BD_HSIZE_SHIFT				 16
63 
64 	__le32 tx_bd_mss;
65 	__le32 tx_bd_cfa_action;
66 	#define TX_BD_CFA_ACTION				(0xffff << 16)
67 	 #define TX_BD_CFA_ACTION_SHIFT				 16
68 
69 	__le32 tx_bd_cfa_meta;
70 	#define TX_BD_CFA_META_MASK                             0xfffffff
71 	#define TX_BD_CFA_META_VID_MASK                         0xfff
72 	#define TX_BD_CFA_META_PRI_MASK                         (0xf << 12)
73 	 #define TX_BD_CFA_META_PRI_SHIFT                        12
74 	#define TX_BD_CFA_META_TPID_MASK                        (3 << 16)
75 	 #define TX_BD_CFA_META_TPID_SHIFT                       16
76 	#define TX_BD_CFA_META_KEY                              (0xf << 28)
77 	 #define TX_BD_CFA_META_KEY_SHIFT			 28
78 	#define TX_BD_CFA_META_KEY_VLAN                         (1 << 28)
79 };
80 
81 struct rx_bd {
82 	__le32 rx_bd_len_flags_type;
83 	#define RX_BD_TYPE					(0x3f << 0)
84 	 #define RX_BD_TYPE_RX_PACKET_BD			 0x4
85 	 #define RX_BD_TYPE_RX_BUFFER_BD			 0x5
86 	 #define RX_BD_TYPE_RX_AGG_BD				 0x6
87 	 #define RX_BD_TYPE_16B_BD_SIZE				 (0 << 4)
88 	 #define RX_BD_TYPE_32B_BD_SIZE				 (1 << 4)
89 	 #define RX_BD_TYPE_48B_BD_SIZE				 (2 << 4)
90 	 #define RX_BD_TYPE_64B_BD_SIZE				 (3 << 4)
91 	#define RX_BD_FLAGS_SOP					(1 << 6)
92 	#define RX_BD_FLAGS_EOP					(1 << 7)
93 	#define RX_BD_FLAGS_BUFFERS				(3 << 8)
94 	 #define RX_BD_FLAGS_1_BUFFER_PACKET			 (0 << 8)
95 	 #define RX_BD_FLAGS_2_BUFFER_PACKET			 (1 << 8)
96 	 #define RX_BD_FLAGS_3_BUFFER_PACKET			 (2 << 8)
97 	 #define RX_BD_FLAGS_4_BUFFER_PACKET			 (3 << 8)
98 	#define RX_BD_LEN					(0xffff << 16)
99 	 #define RX_BD_LEN_SHIFT				 16
100 
101 	u32 rx_bd_opaque;
102 	__le64 rx_bd_haddr;
103 };
104 
105 struct tx_cmp {
106 	__le32 tx_cmp_flags_type;
107 	#define CMP_TYPE					(0x3f << 0)
108 	 #define CMP_TYPE_TX_L2_CMP				 0
109 	 #define CMP_TYPE_RX_L2_CMP				 17
110 	 #define CMP_TYPE_RX_AGG_CMP				 18
111 	 #define CMP_TYPE_RX_L2_TPA_START_CMP			 19
112 	 #define CMP_TYPE_RX_L2_TPA_END_CMP			 21
113 	 #define CMP_TYPE_STATUS_CMP				 32
114 	 #define CMP_TYPE_REMOTE_DRIVER_REQ			 34
115 	 #define CMP_TYPE_REMOTE_DRIVER_RESP			 36
116 	 #define CMP_TYPE_ERROR_STATUS				 48
117 	 #define CMPL_BASE_TYPE_STAT_EJECT			 0x1aUL
118 	 #define CMPL_BASE_TYPE_HWRM_DONE			 0x20UL
119 	 #define CMPL_BASE_TYPE_HWRM_FWD_REQ			 0x22UL
120 	 #define CMPL_BASE_TYPE_HWRM_FWD_RESP			 0x24UL
121 	 #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT		 0x2eUL
122 
123 	#define TX_CMP_FLAGS_ERROR				(1 << 6)
124 	#define TX_CMP_FLAGS_PUSH				(1 << 7)
125 
126 	u32 tx_cmp_opaque;
127 	__le32 tx_cmp_errors_v;
128 	#define TX_CMP_V					(1 << 0)
129 	#define TX_CMP_ERRORS_BUFFER_ERROR			(7 << 1)
130 	 #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR		 0
131 	 #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT		 2
132 	 #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG	 4
133 	 #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS		 5
134 	 #define TX_CMP_ERRORS_ZERO_LENGTH_PKT			 (1 << 4)
135 	 #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN			 (1 << 5)
136 	 #define TX_CMP_ERRORS_DMA_ERROR			 (1 << 6)
137 	 #define TX_CMP_ERRORS_HINT_TOO_SHORT			 (1 << 7)
138 
139 	__le32 tx_cmp_unsed_3;
140 };
141 
142 struct rx_cmp {
143 	__le32 rx_cmp_len_flags_type;
144 	#define RX_CMP_CMP_TYPE					(0x3f << 0)
145 	#define RX_CMP_FLAGS_ERROR				(1 << 6)
146 	#define RX_CMP_FLAGS_PLACEMENT				(7 << 7)
147 	#define RX_CMP_FLAGS_RSS_VALID				(1 << 10)
148 	#define RX_CMP_FLAGS_UNUSED				(1 << 11)
149 	 #define RX_CMP_FLAGS_ITYPES_SHIFT			 12
150 	 #define RX_CMP_FLAGS_ITYPE_UNKNOWN			 (0 << 12)
151 	 #define RX_CMP_FLAGS_ITYPE_IP				 (1 << 12)
152 	 #define RX_CMP_FLAGS_ITYPE_TCP				 (2 << 12)
153 	 #define RX_CMP_FLAGS_ITYPE_UDP				 (3 << 12)
154 	 #define RX_CMP_FLAGS_ITYPE_FCOE			 (4 << 12)
155 	 #define RX_CMP_FLAGS_ITYPE_ROCE			 (5 << 12)
156 	 #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS			 (8 << 12)
157 	 #define RX_CMP_FLAGS_ITYPE_PTP_W_TS			 (9 << 12)
158 	#define RX_CMP_LEN					(0xffff << 16)
159 	 #define RX_CMP_LEN_SHIFT				 16
160 
161 	u32 rx_cmp_opaque;
162 	__le32 rx_cmp_misc_v1;
163 	#define RX_CMP_V1					(1 << 0)
164 	#define RX_CMP_AGG_BUFS					(0x1f << 1)
165 	 #define RX_CMP_AGG_BUFS_SHIFT				 1
166 	#define RX_CMP_RSS_HASH_TYPE				(0x7f << 9)
167 	 #define RX_CMP_RSS_HASH_TYPE_SHIFT			 9
168 	#define RX_CMP_PAYLOAD_OFFSET				(0xff << 16)
169 	 #define RX_CMP_PAYLOAD_OFFSET_SHIFT			 16
170 
171 	__le32 rx_cmp_rss_hash;
172 };
173 
174 #define RX_CMP_HASH_VALID(rxcmp)				\
175 	((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID))
176 
177 #define RSS_PROFILE_ID_MASK	0x1f
178 
179 #define RX_CMP_HASH_TYPE(rxcmp)					\
180 	(((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\
181 	  RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
182 
183 struct rx_cmp_ext {
184 	__le32 rx_cmp_flags2;
185 	#define RX_CMP_FLAGS2_IP_CS_CALC			0x1
186 	#define RX_CMP_FLAGS2_L4_CS_CALC			(0x1 << 1)
187 	#define RX_CMP_FLAGS2_T_IP_CS_CALC			(0x1 << 2)
188 	#define RX_CMP_FLAGS2_T_L4_CS_CALC			(0x1 << 3)
189 	#define RX_CMP_FLAGS2_META_FORMAT_VLAN			(0x1 << 4)
190 	__le32 rx_cmp_meta_data;
191 	#define RX_CMP_FLAGS2_METADATA_VID_MASK			0xfff
192 	#define RX_CMP_FLAGS2_METADATA_TPID_MASK		0xffff0000
193 	 #define RX_CMP_FLAGS2_METADATA_TPID_SFT		 16
194 	__le32 rx_cmp_cfa_code_errors_v2;
195 	#define RX_CMP_V					(1 << 0)
196 	#define RX_CMPL_ERRORS_MASK				(0x7fff << 1)
197 	 #define RX_CMPL_ERRORS_SFT				 1
198 	#define RX_CMPL_ERRORS_BUFFER_ERROR_MASK		(0x7 << 1)
199 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER		 (0x0 << 1)
200 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT	 (0x1 << 1)
201 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP	 (0x2 << 1)
202 	 #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT		 (0x3 << 1)
203 	#define RX_CMPL_ERRORS_IP_CS_ERROR			(0x1 << 4)
204 	#define RX_CMPL_ERRORS_L4_CS_ERROR			(0x1 << 5)
205 	#define RX_CMPL_ERRORS_T_IP_CS_ERROR			(0x1 << 6)
206 	#define RX_CMPL_ERRORS_T_L4_CS_ERROR			(0x1 << 7)
207 	#define RX_CMPL_ERRORS_CRC_ERROR			(0x1 << 8)
208 	#define RX_CMPL_ERRORS_T_PKT_ERROR_MASK			(0x7 << 9)
209 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR		 (0x0 << 9)
210 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION	 (0x1 << 9)
211 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN	 (0x2 << 9)
212 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR	 (0x3 << 9)
213 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR	 (0x4 << 9)
214 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR	 (0x5 << 9)
215 	 #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL	 (0x6 << 9)
216 	#define RX_CMPL_ERRORS_PKT_ERROR_MASK			(0xf << 12)
217 	 #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR		 (0x0 << 12)
218 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION	 (0x1 << 12)
219 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN	 (0x2 << 12)
220 	 #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL		 (0x3 << 12)
221 	 #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR	 (0x4 << 12)
222 	 #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR	 (0x5 << 12)
223 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN	 (0x6 << 12)
224 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12)
225 	 #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN	 (0x8 << 12)
226 
227 	#define RX_CMPL_CFA_CODE_MASK				(0xffff << 16)
228 	 #define RX_CMPL_CFA_CODE_SFT				 16
229 
230 	__le32 rx_cmp_unused3;
231 };
232 
233 #define RX_CMP_L2_ERRORS						\
234 	cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR)
235 
236 #define RX_CMP_L4_CS_BITS						\
237 	(cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC))
238 
239 #define RX_CMP_L4_CS_ERR_BITS						\
240 	(cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR))
241 
242 #define RX_CMP_L4_CS_OK(rxcmp1)						\
243 	    (((rxcmp1)->rx_cmp_flags2 &	RX_CMP_L4_CS_BITS) &&		\
244 	     !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS))
245 
246 #define RX_CMP_ENCAP(rxcmp1)						\
247 	    ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) &			\
248 	     RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3)
249 
250 #define RX_CMP_CFA_CODE(rxcmpl1)					\
251 	((le32_to_cpu((rxcmpl1)->rx_cmp_cfa_code_errors_v2) &		\
252 	  RX_CMPL_CFA_CODE_MASK) >> RX_CMPL_CFA_CODE_SFT)
253 
254 struct rx_agg_cmp {
255 	__le32 rx_agg_cmp_len_flags_type;
256 	#define RX_AGG_CMP_TYPE					(0x3f << 0)
257 	#define RX_AGG_CMP_LEN					(0xffff << 16)
258 	 #define RX_AGG_CMP_LEN_SHIFT				 16
259 	u32 rx_agg_cmp_opaque;
260 	__le32 rx_agg_cmp_v;
261 	#define RX_AGG_CMP_V					(1 << 0)
262 	__le32 rx_agg_cmp_unused;
263 };
264 
265 struct rx_tpa_start_cmp {
266 	__le32 rx_tpa_start_cmp_len_flags_type;
267 	#define RX_TPA_START_CMP_TYPE				(0x3f << 0)
268 	#define RX_TPA_START_CMP_FLAGS				(0x3ff << 6)
269 	 #define RX_TPA_START_CMP_FLAGS_SHIFT			 6
270 	#define RX_TPA_START_CMP_FLAGS_PLACEMENT		(0x7 << 7)
271 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT		 7
272 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO		 (0x1 << 7)
273 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS		 (0x2 << 7)
274 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO	 (0x5 << 7)
275 	 #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS	 (0x6 << 7)
276 	#define RX_TPA_START_CMP_FLAGS_RSS_VALID		(0x1 << 10)
277 	#define RX_TPA_START_CMP_FLAGS_ITYPES			(0xf << 12)
278 	 #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT		 12
279 	 #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP		 (0x2 << 12)
280 	#define RX_TPA_START_CMP_LEN				(0xffff << 16)
281 	 #define RX_TPA_START_CMP_LEN_SHIFT			 16
282 
283 	u32 rx_tpa_start_cmp_opaque;
284 	__le32 rx_tpa_start_cmp_misc_v1;
285 	#define RX_TPA_START_CMP_V1				(0x1 << 0)
286 	#define RX_TPA_START_CMP_RSS_HASH_TYPE			(0x7f << 9)
287 	 #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT		 9
288 	#define RX_TPA_START_CMP_AGG_ID				(0x7f << 25)
289 	 #define RX_TPA_START_CMP_AGG_ID_SHIFT			 25
290 
291 	__le32 rx_tpa_start_cmp_rss_hash;
292 };
293 
294 #define TPA_START_HASH_VALID(rx_tpa_start)				\
295 	((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type &		\
296 	 cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID))
297 
298 #define TPA_START_HASH_TYPE(rx_tpa_start)				\
299 	(((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) &	\
300 	   RX_TPA_START_CMP_RSS_HASH_TYPE) >>				\
301 	  RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK)
302 
303 #define TPA_START_AGG_ID(rx_tpa_start)					\
304 	((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) &	\
305 	 RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT)
306 
307 struct rx_tpa_start_cmp_ext {
308 	__le32 rx_tpa_start_cmp_flags2;
309 	#define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC		(0x1 << 0)
310 	#define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC		(0x1 << 1)
311 	#define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC		(0x1 << 2)
312 	#define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC		(0x1 << 3)
313 	#define RX_TPA_START_CMP_FLAGS2_IP_TYPE			(0x1 << 8)
314 
315 	__le32 rx_tpa_start_cmp_metadata;
316 	__le32 rx_tpa_start_cmp_cfa_code_v2;
317 	#define RX_TPA_START_CMP_V2				(0x1 << 0)
318 	#define RX_TPA_START_CMP_CFA_CODE			(0xffff << 16)
319 	 #define RX_TPA_START_CMPL_CFA_CODE_SHIFT		 16
320 	__le32 rx_tpa_start_cmp_hdr_info;
321 };
322 
323 #define TPA_START_CFA_CODE(rx_tpa_start)				\
324 	((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_cfa_code_v2) &	\
325 	 RX_TPA_START_CMP_CFA_CODE) >> RX_TPA_START_CMPL_CFA_CODE_SHIFT)
326 
327 struct rx_tpa_end_cmp {
328 	__le32 rx_tpa_end_cmp_len_flags_type;
329 	#define RX_TPA_END_CMP_TYPE				(0x3f << 0)
330 	#define RX_TPA_END_CMP_FLAGS				(0x3ff << 6)
331 	 #define RX_TPA_END_CMP_FLAGS_SHIFT			 6
332 	#define RX_TPA_END_CMP_FLAGS_PLACEMENT			(0x7 << 7)
333 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT		 7
334 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO		 (0x1 << 7)
335 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS		 (0x2 << 7)
336 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO	 (0x5 << 7)
337 	 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS		 (0x6 << 7)
338 	#define RX_TPA_END_CMP_FLAGS_RSS_VALID			(0x1 << 10)
339 	#define RX_TPA_END_CMP_FLAGS_ITYPES			(0xf << 12)
340 	 #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT		 12
341 	 #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP			 (0x2 << 12)
342 	#define RX_TPA_END_CMP_LEN				(0xffff << 16)
343 	 #define RX_TPA_END_CMP_LEN_SHIFT			 16
344 
345 	u32 rx_tpa_end_cmp_opaque;
346 	__le32 rx_tpa_end_cmp_misc_v1;
347 	#define RX_TPA_END_CMP_V1				(0x1 << 0)
348 	#define RX_TPA_END_CMP_AGG_BUFS				(0x3f << 1)
349 	 #define RX_TPA_END_CMP_AGG_BUFS_SHIFT			 1
350 	#define RX_TPA_END_CMP_TPA_SEGS				(0xff << 8)
351 	 #define RX_TPA_END_CMP_TPA_SEGS_SHIFT			 8
352 	#define RX_TPA_END_CMP_PAYLOAD_OFFSET			(0xff << 16)
353 	 #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT		 16
354 	#define RX_TPA_END_CMP_AGG_ID				(0x7f << 25)
355 	 #define RX_TPA_END_CMP_AGG_ID_SHIFT			 25
356 
357 	__le32 rx_tpa_end_cmp_tsdelta;
358 	#define RX_TPA_END_GRO_TS				(0x1 << 31)
359 };
360 
361 #define TPA_END_AGG_ID(rx_tpa_end)					\
362 	((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) &		\
363 	 RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT)
364 
365 #define TPA_END_TPA_SEGS(rx_tpa_end)					\
366 	((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) &		\
367 	 RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT)
368 
369 #define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO				\
370 	cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO &		\
371 		    RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS)
372 
373 #define TPA_END_GRO(rx_tpa_end)						\
374 	((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type &			\
375 	 RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO)
376 
377 #define TPA_END_GRO_TS(rx_tpa_end)					\
378 	(!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta &			\
379 	    cpu_to_le32(RX_TPA_END_GRO_TS)))
380 
381 struct rx_tpa_end_cmp_ext {
382 	__le32 rx_tpa_end_cmp_dup_acks;
383 	#define RX_TPA_END_CMP_TPA_DUP_ACKS			(0xf << 0)
384 
385 	__le32 rx_tpa_end_cmp_seg_len;
386 	#define RX_TPA_END_CMP_TPA_SEG_LEN			(0xffff << 0)
387 
388 	__le32 rx_tpa_end_cmp_errors_v2;
389 	#define RX_TPA_END_CMP_V2				(0x1 << 0)
390 	#define RX_TPA_END_CMP_ERRORS				(0x3 << 1)
391 	#define RX_TPA_END_CMPL_ERRORS_SHIFT			 1
392 
393 	u32 rx_tpa_end_cmp_start_opaque;
394 };
395 
396 #define TPA_END_ERRORS(rx_tpa_end_ext)					\
397 	((rx_tpa_end_ext)->rx_tpa_end_cmp_errors_v2 &			\
398 	 cpu_to_le32(RX_TPA_END_CMP_ERRORS))
399 
400 #define DB_IDX_MASK						0xffffff
401 #define DB_IDX_VALID						(0x1 << 26)
402 #define DB_IRQ_DIS						(0x1 << 27)
403 #define DB_KEY_TX						(0x0 << 28)
404 #define DB_KEY_RX						(0x1 << 28)
405 #define DB_KEY_CP						(0x2 << 28)
406 #define DB_KEY_ST						(0x3 << 28)
407 #define DB_KEY_TX_PUSH						(0x4 << 28)
408 #define DB_LONG_TX_PUSH						(0x2 << 24)
409 
410 #define BNXT_MIN_ROCE_CP_RINGS	2
411 #define BNXT_MIN_ROCE_STAT_CTXS	1
412 
413 #define INVALID_HW_RING_ID	((u16)-1)
414 
415 /* The hardware supports certain page sizes.  Use the supported page sizes
416  * to allocate the rings.
417  */
418 #if (PAGE_SHIFT < 12)
419 #define BNXT_PAGE_SHIFT	12
420 #elif (PAGE_SHIFT <= 13)
421 #define BNXT_PAGE_SHIFT	PAGE_SHIFT
422 #elif (PAGE_SHIFT < 16)
423 #define BNXT_PAGE_SHIFT	13
424 #else
425 #define BNXT_PAGE_SHIFT	16
426 #endif
427 
428 #define BNXT_PAGE_SIZE	(1 << BNXT_PAGE_SHIFT)
429 
430 /* The RXBD length is 16-bit so we can only support page sizes < 64K */
431 #if (PAGE_SHIFT > 15)
432 #define BNXT_RX_PAGE_SHIFT 15
433 #else
434 #define BNXT_RX_PAGE_SHIFT PAGE_SHIFT
435 #endif
436 
437 #define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT)
438 
439 #define BNXT_MAX_MTU		9500
440 #define BNXT_MAX_PAGE_MODE_MTU	\
441 	((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN -	\
442 	 XDP_PACKET_HEADROOM)
443 
444 #define BNXT_MIN_PKT_SIZE	52
445 
446 #define BNXT_DEFAULT_RX_RING_SIZE	511
447 #define BNXT_DEFAULT_TX_RING_SIZE	511
448 
449 #define MAX_TPA		64
450 
451 #if (BNXT_PAGE_SHIFT == 16)
452 #define MAX_RX_PAGES	1
453 #define MAX_RX_AGG_PAGES	4
454 #define MAX_TX_PAGES	1
455 #define MAX_CP_PAGES	8
456 #else
457 #define MAX_RX_PAGES	8
458 #define MAX_RX_AGG_PAGES	32
459 #define MAX_TX_PAGES	8
460 #define MAX_CP_PAGES	64
461 #endif
462 
463 #define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd))
464 #define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd))
465 #define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp))
466 
467 #define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT)
468 #define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT)
469 
470 #define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT)
471 
472 #define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT)
473 #define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT)
474 
475 #define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT)
476 
477 #define BNXT_MAX_RX_DESC_CNT		(RX_DESC_CNT * MAX_RX_PAGES - 1)
478 #define BNXT_MAX_RX_JUM_DESC_CNT	(RX_DESC_CNT * MAX_RX_AGG_PAGES - 1)
479 #define BNXT_MAX_TX_DESC_CNT		(TX_DESC_CNT * MAX_TX_PAGES - 1)
480 
481 #define RX_RING(x)	(((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
482 #define RX_IDX(x)	((x) & (RX_DESC_CNT - 1))
483 
484 #define TX_RING(x)	(((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
485 #define TX_IDX(x)	((x) & (TX_DESC_CNT - 1))
486 
487 #define CP_RING(x)	(((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4))
488 #define CP_IDX(x)	((x) & (CP_DESC_CNT - 1))
489 
490 #define TX_CMP_VALID(txcmp, raw_cons)					\
491 	(!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) ==	\
492 	 !((raw_cons) & bp->cp_bit))
493 
494 #define RX_CMP_VALID(rxcmp1, raw_cons)					\
495 	(!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\
496 	 !((raw_cons) & bp->cp_bit))
497 
498 #define RX_AGG_CMP_VALID(agg, raw_cons)				\
499 	(!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) ==	\
500 	 !((raw_cons) & bp->cp_bit))
501 
502 #define TX_CMP_TYPE(txcmp)					\
503 	(le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE)
504 
505 #define RX_CMP_TYPE(rxcmp)					\
506 	(le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE)
507 
508 #define NEXT_RX(idx)		(((idx) + 1) & bp->rx_ring_mask)
509 
510 #define NEXT_RX_AGG(idx)	(((idx) + 1) & bp->rx_agg_ring_mask)
511 
512 #define NEXT_TX(idx)		(((idx) + 1) & bp->tx_ring_mask)
513 
514 #define ADV_RAW_CMP(idx, n)	((idx) + (n))
515 #define NEXT_RAW_CMP(idx)	ADV_RAW_CMP(idx, 1)
516 #define RING_CMP(idx)		((idx) & bp->cp_ring_mask)
517 #define NEXT_CMP(idx)		RING_CMP(ADV_RAW_CMP(idx, 1))
518 
519 #define BNXT_HWRM_MAX_REQ_LEN		(bp->hwrm_max_req_len)
520 #define BNXT_HWRM_SHORT_REQ_LEN		sizeof(struct hwrm_short_input)
521 #define DFLT_HWRM_CMD_TIMEOUT		500
522 #define HWRM_CMD_TIMEOUT		(bp->hwrm_cmd_timeout)
523 #define HWRM_RESET_TIMEOUT		((HWRM_CMD_TIMEOUT) * 4)
524 #define HWRM_RESP_ERR_CODE_MASK		0xffff
525 #define HWRM_RESP_LEN_OFFSET		4
526 #define HWRM_RESP_LEN_MASK		0xffff0000
527 #define HWRM_RESP_LEN_SFT		16
528 #define HWRM_RESP_VALID_MASK		0xff000000
529 #define HWRM_SEQ_ID_INVALID		-1
530 #define BNXT_HWRM_REQ_MAX_SIZE		128
531 #define BNXT_HWRM_REQS_PER_PAGE		(BNXT_PAGE_SIZE /	\
532 					 BNXT_HWRM_REQ_MAX_SIZE)
533 
534 #define BNXT_RX_EVENT	1
535 #define BNXT_AGG_EVENT	2
536 #define BNXT_TX_EVENT	4
537 
538 struct bnxt_sw_tx_bd {
539 	struct sk_buff		*skb;
540 	DEFINE_DMA_UNMAP_ADDR(mapping);
541 	u8			is_gso;
542 	u8			is_push;
543 	union {
544 		unsigned short		nr_frags;
545 		u16			rx_prod;
546 	};
547 };
548 
549 struct bnxt_sw_rx_bd {
550 	void			*data;
551 	u8			*data_ptr;
552 	dma_addr_t		mapping;
553 };
554 
555 struct bnxt_sw_rx_agg_bd {
556 	struct page		*page;
557 	unsigned int		offset;
558 	dma_addr_t		mapping;
559 };
560 
561 struct bnxt_ring_struct {
562 	int			nr_pages;
563 	int			page_size;
564 	void			**pg_arr;
565 	dma_addr_t		*dma_arr;
566 
567 	__le64			*pg_tbl;
568 	dma_addr_t		pg_tbl_map;
569 
570 	int			vmem_size;
571 	void			**vmem;
572 
573 	u16			fw_ring_id; /* Ring id filled by Chimp FW */
574 	u8			queue_id;
575 };
576 
577 struct tx_push_bd {
578 	__le32			doorbell;
579 	__le32			tx_bd_len_flags_type;
580 	u32			tx_bd_opaque;
581 	struct tx_bd_ext	txbd2;
582 };
583 
584 struct tx_push_buffer {
585 	struct tx_push_bd	push_bd;
586 	u32			data[25];
587 };
588 
589 struct bnxt_tx_ring_info {
590 	struct bnxt_napi	*bnapi;
591 	u16			tx_prod;
592 	u16			tx_cons;
593 	u16			txq_index;
594 	void __iomem		*tx_doorbell;
595 
596 	struct tx_bd		*tx_desc_ring[MAX_TX_PAGES];
597 	struct bnxt_sw_tx_bd	*tx_buf_ring;
598 
599 	dma_addr_t		tx_desc_mapping[MAX_TX_PAGES];
600 
601 	struct tx_push_buffer	*tx_push;
602 	dma_addr_t		tx_push_mapping;
603 	__le64			data_mapping;
604 
605 #define BNXT_DEV_STATE_CLOSING	0x1
606 	u32			dev_state;
607 
608 	struct bnxt_ring_struct	tx_ring_struct;
609 };
610 
611 struct bnxt_tpa_info {
612 	void			*data;
613 	u8			*data_ptr;
614 	dma_addr_t		mapping;
615 	u16			len;
616 	unsigned short		gso_type;
617 	u32			flags2;
618 	u32			metadata;
619 	enum pkt_hash_types	hash_type;
620 	u32			rss_hash;
621 	u32			hdr_info;
622 
623 #define BNXT_TPA_L4_SIZE(hdr_info)	\
624 	(((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32)
625 
626 #define BNXT_TPA_INNER_L3_OFF(hdr_info)	\
627 	(((hdr_info) >> 18) & 0x1ff)
628 
629 #define BNXT_TPA_INNER_L2_OFF(hdr_info)	\
630 	(((hdr_info) >> 9) & 0x1ff)
631 
632 #define BNXT_TPA_OUTER_L3_OFF(hdr_info)	\
633 	((hdr_info) & 0x1ff)
634 
635 	u16			cfa_code; /* cfa_code in TPA start compl */
636 };
637 
638 struct bnxt_rx_ring_info {
639 	struct bnxt_napi	*bnapi;
640 	u16			rx_prod;
641 	u16			rx_agg_prod;
642 	u16			rx_sw_agg_prod;
643 	u16			rx_next_cons;
644 	void __iomem		*rx_doorbell;
645 	void __iomem		*rx_agg_doorbell;
646 
647 	struct bpf_prog		*xdp_prog;
648 
649 	struct rx_bd		*rx_desc_ring[MAX_RX_PAGES];
650 	struct bnxt_sw_rx_bd	*rx_buf_ring;
651 
652 	struct rx_bd		*rx_agg_desc_ring[MAX_RX_AGG_PAGES];
653 	struct bnxt_sw_rx_agg_bd	*rx_agg_ring;
654 
655 	unsigned long		*rx_agg_bmap;
656 	u16			rx_agg_bmap_size;
657 
658 	struct page		*rx_page;
659 	unsigned int		rx_page_offset;
660 
661 	dma_addr_t		rx_desc_mapping[MAX_RX_PAGES];
662 	dma_addr_t		rx_agg_desc_mapping[MAX_RX_AGG_PAGES];
663 
664 	struct bnxt_tpa_info	*rx_tpa;
665 
666 	struct bnxt_ring_struct	rx_ring_struct;
667 	struct bnxt_ring_struct	rx_agg_ring_struct;
668 	struct xdp_rxq_info	xdp_rxq;
669 };
670 
671 struct bnxt_cp_ring_info {
672 	u32			cp_raw_cons;
673 	void __iomem		*cp_doorbell;
674 
675 	struct tx_cmp		*cp_desc_ring[MAX_CP_PAGES];
676 
677 	dma_addr_t		cp_desc_mapping[MAX_CP_PAGES];
678 
679 	struct ctx_hw_stats	*hw_stats;
680 	dma_addr_t		hw_stats_map;
681 	u32			hw_stats_ctx_id;
682 	u64			rx_l4_csum_errors;
683 
684 	struct bnxt_ring_struct	cp_ring_struct;
685 };
686 
687 struct bnxt_napi {
688 	struct napi_struct	napi;
689 	struct bnxt		*bp;
690 
691 	int			index;
692 	struct bnxt_cp_ring_info	cp_ring;
693 	struct bnxt_rx_ring_info	*rx_ring;
694 	struct bnxt_tx_ring_info	*tx_ring;
695 
696 	void			(*tx_int)(struct bnxt *, struct bnxt_napi *,
697 					  int);
698 	u32			flags;
699 #define BNXT_NAPI_FLAG_XDP	0x1
700 
701 	bool			in_reset;
702 };
703 
704 struct bnxt_irq {
705 	irq_handler_t	handler;
706 	unsigned int	vector;
707 	u8		requested:1;
708 	u8		have_cpumask:1;
709 	char		name[IFNAMSIZ + 2];
710 	cpumask_var_t	cpu_mask;
711 };
712 
713 #define HWRM_RING_ALLOC_TX	0x1
714 #define HWRM_RING_ALLOC_RX	0x2
715 #define HWRM_RING_ALLOC_AGG	0x4
716 #define HWRM_RING_ALLOC_CMPL	0x8
717 
718 #define INVALID_STATS_CTX_ID	-1
719 
720 struct bnxt_ring_grp_info {
721 	u16	fw_stats_ctx;
722 	u16	fw_grp_id;
723 	u16	rx_fw_ring_id;
724 	u16	agg_fw_ring_id;
725 	u16	cp_fw_ring_id;
726 };
727 
728 struct bnxt_vnic_info {
729 	u16		fw_vnic_id; /* returned by Chimp during alloc */
730 #define BNXT_MAX_CTX_PER_VNIC	2
731 	u16		fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC];
732 	u16		fw_l2_ctx_id;
733 #define BNXT_MAX_UC_ADDRS	4
734 	__le64		fw_l2_filter_id[BNXT_MAX_UC_ADDRS];
735 				/* index 0 always dev_addr */
736 	u16		uc_filter_count;
737 	u8		*uc_list;
738 
739 	u16		*fw_grp_ids;
740 	dma_addr_t	rss_table_dma_addr;
741 	__le16		*rss_table;
742 	dma_addr_t	rss_hash_key_dma_addr;
743 	u64		*rss_hash_key;
744 	u32		rx_mask;
745 
746 	u8		*mc_list;
747 	int		mc_list_size;
748 	int		mc_list_count;
749 	dma_addr_t	mc_list_mapping;
750 #define BNXT_MAX_MC_ADDRS	16
751 
752 	u32		flags;
753 #define BNXT_VNIC_RSS_FLAG	1
754 #define BNXT_VNIC_RFS_FLAG	2
755 #define BNXT_VNIC_MCAST_FLAG	4
756 #define BNXT_VNIC_UCAST_FLAG	8
757 #define BNXT_VNIC_RFS_NEW_RSS_FLAG	0x10
758 };
759 
760 #if defined(CONFIG_BNXT_SRIOV)
761 struct bnxt_vf_info {
762 	u16	fw_fid;
763 	u8	mac_addr[ETH_ALEN];
764 	u16	max_rsscos_ctxs;
765 	u16	max_cp_rings;
766 	u16	max_tx_rings;
767 	u16	max_rx_rings;
768 	u16	max_hw_ring_grps;
769 	u16	max_l2_ctxs;
770 	u16	max_irqs;
771 	u16	max_vnics;
772 	u16	max_stat_ctxs;
773 	u16	vlan;
774 	u32	flags;
775 #define BNXT_VF_QOS		0x1
776 #define BNXT_VF_SPOOFCHK	0x2
777 #define BNXT_VF_LINK_FORCED	0x4
778 #define BNXT_VF_LINK_UP		0x8
779 	u32	func_flags; /* func cfg flags */
780 	u32	min_tx_rate;
781 	u32	max_tx_rate;
782 	void	*hwrm_cmd_req_addr;
783 	dma_addr_t	hwrm_cmd_req_dma_addr;
784 };
785 #endif
786 
787 struct bnxt_pf_info {
788 #define BNXT_FIRST_PF_FID	1
789 #define BNXT_FIRST_VF_FID	128
790 	u16	fw_fid;
791 	u16	port_id;
792 	u8	mac_addr[ETH_ALEN];
793 	u16	max_rsscos_ctxs;
794 	u16	max_cp_rings;
795 	u16	max_tx_rings; /* HW assigned max tx rings for this PF */
796 	u16	max_rx_rings; /* HW assigned max rx rings for this PF */
797 	u16	max_hw_ring_grps;
798 	u16	max_irqs;
799 	u16	max_l2_ctxs;
800 	u16	max_vnics;
801 	u16	max_stat_ctxs;
802 	u32	first_vf_id;
803 	u16	active_vfs;
804 	u16	max_vfs;
805 	u32	max_encap_records;
806 	u32	max_decap_records;
807 	u32	max_tx_em_flows;
808 	u32	max_tx_wm_flows;
809 	u32	max_rx_em_flows;
810 	u32	max_rx_wm_flows;
811 	unsigned long	*vf_event_bmap;
812 	u16	hwrm_cmd_req_pages;
813 	void			*hwrm_cmd_req_addr[4];
814 	dma_addr_t		hwrm_cmd_req_dma_addr[4];
815 	struct bnxt_vf_info	*vf;
816 };
817 
818 struct bnxt_ntuple_filter {
819 	struct hlist_node	hash;
820 	u8			dst_mac_addr[ETH_ALEN];
821 	u8			src_mac_addr[ETH_ALEN];
822 	struct flow_keys	fkeys;
823 	__le64			filter_id;
824 	u16			sw_id;
825 	u8			l2_fltr_idx;
826 	u16			rxq;
827 	u32			flow_id;
828 	unsigned long		state;
829 #define BNXT_FLTR_VALID		0
830 #define BNXT_FLTR_UPDATE	1
831 };
832 
833 struct bnxt_link_info {
834 	u8			phy_type;
835 	u8			media_type;
836 	u8			transceiver;
837 	u8			phy_addr;
838 	u8			phy_link_status;
839 #define BNXT_LINK_NO_LINK	PORT_PHY_QCFG_RESP_LINK_NO_LINK
840 #define BNXT_LINK_SIGNAL	PORT_PHY_QCFG_RESP_LINK_SIGNAL
841 #define BNXT_LINK_LINK		PORT_PHY_QCFG_RESP_LINK_LINK
842 	u8			wire_speed;
843 	u8			loop_back;
844 	u8			link_up;
845 	u8			duplex;
846 #define BNXT_LINK_DUPLEX_HALF	PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF
847 #define BNXT_LINK_DUPLEX_FULL	PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL
848 	u8			pause;
849 #define BNXT_LINK_PAUSE_TX	PORT_PHY_QCFG_RESP_PAUSE_TX
850 #define BNXT_LINK_PAUSE_RX	PORT_PHY_QCFG_RESP_PAUSE_RX
851 #define BNXT_LINK_PAUSE_BOTH	(PORT_PHY_QCFG_RESP_PAUSE_RX | \
852 				 PORT_PHY_QCFG_RESP_PAUSE_TX)
853 	u8			lp_pause;
854 	u8			auto_pause_setting;
855 	u8			force_pause_setting;
856 	u8			duplex_setting;
857 	u8			auto_mode;
858 #define BNXT_AUTO_MODE(mode)	((mode) > BNXT_LINK_AUTO_NONE && \
859 				 (mode) <= BNXT_LINK_AUTO_MSK)
860 #define BNXT_LINK_AUTO_NONE     PORT_PHY_QCFG_RESP_AUTO_MODE_NONE
861 #define BNXT_LINK_AUTO_ALLSPDS	PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS
862 #define BNXT_LINK_AUTO_ONESPD	PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED
863 #define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW
864 #define BNXT_LINK_AUTO_MSK	PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK
865 #define PHY_VER_LEN		3
866 	u8			phy_ver[PHY_VER_LEN];
867 	u16			link_speed;
868 #define BNXT_LINK_SPEED_100MB	PORT_PHY_QCFG_RESP_LINK_SPEED_100MB
869 #define BNXT_LINK_SPEED_1GB	PORT_PHY_QCFG_RESP_LINK_SPEED_1GB
870 #define BNXT_LINK_SPEED_2GB	PORT_PHY_QCFG_RESP_LINK_SPEED_2GB
871 #define BNXT_LINK_SPEED_2_5GB	PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB
872 #define BNXT_LINK_SPEED_10GB	PORT_PHY_QCFG_RESP_LINK_SPEED_10GB
873 #define BNXT_LINK_SPEED_20GB	PORT_PHY_QCFG_RESP_LINK_SPEED_20GB
874 #define BNXT_LINK_SPEED_25GB	PORT_PHY_QCFG_RESP_LINK_SPEED_25GB
875 #define BNXT_LINK_SPEED_40GB	PORT_PHY_QCFG_RESP_LINK_SPEED_40GB
876 #define BNXT_LINK_SPEED_50GB	PORT_PHY_QCFG_RESP_LINK_SPEED_50GB
877 #define BNXT_LINK_SPEED_100GB	PORT_PHY_QCFG_RESP_LINK_SPEED_100GB
878 	u16			support_speeds;
879 	u16			auto_link_speeds;	/* fw adv setting */
880 #define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB
881 #define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB
882 #define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB
883 #define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB
884 #define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB
885 #define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB
886 #define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB
887 #define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB
888 #define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB
889 #define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB
890 	u16			support_auto_speeds;
891 	u16			lp_auto_link_speeds;
892 	u16			force_link_speed;
893 	u32			preemphasis;
894 	u8			module_status;
895 	u16			fec_cfg;
896 #define BNXT_FEC_AUTONEG	PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED
897 #define BNXT_FEC_ENC_BASE_R	PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED
898 #define BNXT_FEC_ENC_RS		PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED
899 
900 	/* copy of requested setting from ethtool cmd */
901 	u8			autoneg;
902 #define BNXT_AUTONEG_SPEED		1
903 #define BNXT_AUTONEG_FLOW_CTRL		2
904 	u8			req_duplex;
905 	u8			req_flow_ctrl;
906 	u16			req_link_speed;
907 	u16			advertising;	/* user adv setting */
908 	bool			force_link_chng;
909 
910 	/* a copy of phy_qcfg output used to report link
911 	 * info to VF
912 	 */
913 	struct hwrm_port_phy_qcfg_output phy_qcfg_resp;
914 };
915 
916 #define BNXT_MAX_QUEUE	8
917 
918 struct bnxt_queue_info {
919 	u8	queue_id;
920 	u8	queue_profile;
921 };
922 
923 #define BNXT_MAX_LED			4
924 
925 struct bnxt_led_info {
926 	u8	led_id;
927 	u8	led_type;
928 	u8	led_group_id;
929 	u8	unused;
930 	__le16	led_state_caps;
931 #define BNXT_LED_ALT_BLINK_CAP(x)	((x) &	\
932 	cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED))
933 
934 	__le16	led_color_caps;
935 };
936 
937 #define BNXT_MAX_TEST	8
938 
939 struct bnxt_test_info {
940 	u8 offline_mask;
941 	u16 timeout;
942 	char string[BNXT_MAX_TEST][ETH_GSTRING_LEN];
943 };
944 
945 #define BNXT_GRCPF_REG_WINDOW_BASE_OUT	0x400
946 #define BNXT_CAG_REG_LEGACY_INT_STATUS	0x4014
947 #define BNXT_CAG_REG_BASE		0x300000
948 
949 struct bnxt_coal {
950 	u16			coal_ticks;
951 	u16			coal_ticks_irq;
952 	u16			coal_bufs;
953 	u16			coal_bufs_irq;
954 			/* RING_IDLE enabled when coal ticks < idle_thresh  */
955 	u16			idle_thresh;
956 	u8			bufs_per_record;
957 	u8			budget;
958 };
959 
960 struct bnxt_tc_flow_stats {
961 	u64		packets;
962 	u64		bytes;
963 };
964 
965 struct bnxt_tc_info {
966 	bool				enabled;
967 
968 	/* hash table to store TC offloaded flows */
969 	struct rhashtable		flow_table;
970 	struct rhashtable_params	flow_ht_params;
971 
972 	/* hash table to store L2 keys of TC flows */
973 	struct rhashtable		l2_table;
974 	struct rhashtable_params	l2_ht_params;
975 	/* hash table to store L2 keys for TC tunnel decap */
976 	struct rhashtable		decap_l2_table;
977 	struct rhashtable_params	decap_l2_ht_params;
978 	/* hash table to store tunnel decap entries */
979 	struct rhashtable		decap_table;
980 	struct rhashtable_params	decap_ht_params;
981 	/* hash table to store tunnel encap entries */
982 	struct rhashtable		encap_table;
983 	struct rhashtable_params	encap_ht_params;
984 
985 	/* lock to atomically add/del an l2 node when a flow is
986 	 * added or deleted.
987 	 */
988 	struct mutex			lock;
989 
990 	/* Fields used for batching stats query */
991 	struct rhashtable_iter		iter;
992 #define BNXT_FLOW_STATS_BATCH_MAX	10
993 	struct bnxt_tc_stats_batch {
994 		void			  *flow_node;
995 		struct bnxt_tc_flow_stats hw_stats;
996 	} stats_batch[BNXT_FLOW_STATS_BATCH_MAX];
997 
998 	/* Stat counter mask (width) */
999 	u64				bytes_mask;
1000 	u64				packets_mask;
1001 };
1002 
1003 struct bnxt_vf_rep_stats {
1004 	u64			packets;
1005 	u64			bytes;
1006 	u64			dropped;
1007 };
1008 
1009 struct bnxt_vf_rep {
1010 	struct bnxt			*bp;
1011 	struct net_device		*dev;
1012 	struct metadata_dst		*dst;
1013 	u16				vf_idx;
1014 	u16				tx_cfa_action;
1015 	u16				rx_cfa_code;
1016 
1017 	struct bnxt_vf_rep_stats	rx_stats;
1018 	struct bnxt_vf_rep_stats	tx_stats;
1019 };
1020 
1021 struct bnxt {
1022 	void __iomem		*bar0;
1023 	void __iomem		*bar1;
1024 	void __iomem		*bar2;
1025 
1026 	u32			reg_base;
1027 	u16			chip_num;
1028 #define CHIP_NUM_57301		0x16c8
1029 #define CHIP_NUM_57302		0x16c9
1030 #define CHIP_NUM_57304		0x16ca
1031 #define CHIP_NUM_58700		0x16cd
1032 #define CHIP_NUM_57402		0x16d0
1033 #define CHIP_NUM_57404		0x16d1
1034 #define CHIP_NUM_57406		0x16d2
1035 #define CHIP_NUM_57407		0x16d5
1036 
1037 #define CHIP_NUM_57311		0x16ce
1038 #define CHIP_NUM_57312		0x16cf
1039 #define CHIP_NUM_57314		0x16df
1040 #define CHIP_NUM_57317		0x16e0
1041 #define CHIP_NUM_57412		0x16d6
1042 #define CHIP_NUM_57414		0x16d7
1043 #define CHIP_NUM_57416		0x16d8
1044 #define CHIP_NUM_57417		0x16d9
1045 #define CHIP_NUM_57412L		0x16da
1046 #define CHIP_NUM_57414L		0x16db
1047 
1048 #define CHIP_NUM_5745X		0xd730
1049 
1050 #define CHIP_NUM_58802		0xd802
1051 #define CHIP_NUM_58804		0xd804
1052 #define CHIP_NUM_58808		0xd808
1053 
1054 #define BNXT_CHIP_NUM_5730X(chip_num)		\
1055 	((chip_num) >= CHIP_NUM_57301 &&	\
1056 	 (chip_num) <= CHIP_NUM_57304)
1057 
1058 #define BNXT_CHIP_NUM_5740X(chip_num)		\
1059 	(((chip_num) >= CHIP_NUM_57402 &&	\
1060 	  (chip_num) <= CHIP_NUM_57406) ||	\
1061 	 (chip_num) == CHIP_NUM_57407)
1062 
1063 #define BNXT_CHIP_NUM_5731X(chip_num)		\
1064 	((chip_num) == CHIP_NUM_57311 ||	\
1065 	 (chip_num) == CHIP_NUM_57312 ||	\
1066 	 (chip_num) == CHIP_NUM_57314 ||	\
1067 	 (chip_num) == CHIP_NUM_57317)
1068 
1069 #define BNXT_CHIP_NUM_5741X(chip_num)		\
1070 	((chip_num) >= CHIP_NUM_57412 &&	\
1071 	 (chip_num) <= CHIP_NUM_57414L)
1072 
1073 #define BNXT_CHIP_NUM_58700(chip_num)		\
1074 	 ((chip_num) == CHIP_NUM_58700)
1075 
1076 #define BNXT_CHIP_NUM_5745X(chip_num)		\
1077 	 ((chip_num) == CHIP_NUM_5745X)
1078 
1079 #define BNXT_CHIP_NUM_57X0X(chip_num)		\
1080 	(BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num))
1081 
1082 #define BNXT_CHIP_NUM_57X1X(chip_num)		\
1083 	(BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num))
1084 
1085 #define BNXT_CHIP_NUM_588XX(chip_num)		\
1086 	((chip_num) == CHIP_NUM_58802 ||	\
1087 	 (chip_num) == CHIP_NUM_58804 ||        \
1088 	 (chip_num) == CHIP_NUM_58808)
1089 
1090 	struct net_device	*dev;
1091 	struct pci_dev		*pdev;
1092 
1093 	atomic_t		intr_sem;
1094 
1095 	u32			flags;
1096 	#define BNXT_FLAG_DCB_ENABLED	0x1
1097 	#define BNXT_FLAG_VF		0x2
1098 	#define BNXT_FLAG_LRO		0x4
1099 #ifdef CONFIG_INET
1100 	#define BNXT_FLAG_GRO		0x8
1101 #else
1102 	/* Cannot support hardware GRO if CONFIG_INET is not set */
1103 	#define BNXT_FLAG_GRO		0x0
1104 #endif
1105 	#define BNXT_FLAG_TPA		(BNXT_FLAG_LRO | BNXT_FLAG_GRO)
1106 	#define BNXT_FLAG_JUMBO		0x10
1107 	#define BNXT_FLAG_STRIP_VLAN	0x20
1108 	#define BNXT_FLAG_AGG_RINGS	(BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \
1109 					 BNXT_FLAG_LRO)
1110 	#define BNXT_FLAG_USING_MSIX	0x40
1111 	#define BNXT_FLAG_MSIX_CAP	0x80
1112 	#define BNXT_FLAG_RFS		0x100
1113 	#define BNXT_FLAG_SHARED_RINGS	0x200
1114 	#define BNXT_FLAG_PORT_STATS	0x400
1115 	#define BNXT_FLAG_UDP_RSS_CAP	0x800
1116 	#define BNXT_FLAG_EEE_CAP	0x1000
1117 	#define BNXT_FLAG_NEW_RSS_CAP	0x2000
1118 	#define BNXT_FLAG_WOL_CAP	0x4000
1119 	#define BNXT_FLAG_ROCEV1_CAP	0x8000
1120 	#define BNXT_FLAG_ROCEV2_CAP	0x10000
1121 	#define BNXT_FLAG_ROCE_CAP	(BNXT_FLAG_ROCEV1_CAP |	\
1122 					 BNXT_FLAG_ROCEV2_CAP)
1123 	#define BNXT_FLAG_NO_AGG_RINGS	0x20000
1124 	#define BNXT_FLAG_RX_PAGE_MODE	0x40000
1125 	#define BNXT_FLAG_FW_LLDP_AGENT	0x80000
1126 	#define BNXT_FLAG_MULTI_HOST	0x100000
1127 	#define BNXT_FLAG_SHORT_CMD	0x200000
1128 	#define BNXT_FLAG_DOUBLE_DB	0x400000
1129 	#define BNXT_FLAG_FW_DCBX_AGENT	0x800000
1130 	#define BNXT_FLAG_CHIP_NITRO_A0	0x1000000
1131 
1132 	#define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA |		\
1133 					    BNXT_FLAG_RFS |		\
1134 					    BNXT_FLAG_STRIP_VLAN)
1135 
1136 #define BNXT_PF(bp)		(!((bp)->flags & BNXT_FLAG_VF))
1137 #define BNXT_VF(bp)		((bp)->flags & BNXT_FLAG_VF)
1138 #define BNXT_NPAR(bp)		((bp)->port_partition_type)
1139 #define BNXT_MH(bp)		((bp)->flags & BNXT_FLAG_MULTI_HOST)
1140 #define BNXT_SINGLE_PF(bp)	(BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp))
1141 #define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0)
1142 #define BNXT_RX_PAGE_MODE(bp)	((bp)->flags & BNXT_FLAG_RX_PAGE_MODE)
1143 
1144 /* Chip class phase 4 and later */
1145 #define BNXT_CHIP_P4_PLUS(bp)			\
1146 	(BNXT_CHIP_NUM_57X1X((bp)->chip_num) ||	\
1147 	 BNXT_CHIP_NUM_5745X((bp)->chip_num) ||	\
1148 	 BNXT_CHIP_NUM_588XX((bp)->chip_num) ||	\
1149 	 (BNXT_CHIP_NUM_58700((bp)->chip_num) &&	\
1150 	  !BNXT_CHIP_TYPE_NITRO_A0(bp)))
1151 
1152 	struct bnxt_en_dev	*edev;
1153 	struct bnxt_en_dev *	(*ulp_probe)(struct net_device *);
1154 
1155 	struct bnxt_napi	**bnapi;
1156 
1157 	struct bnxt_rx_ring_info	*rx_ring;
1158 	struct bnxt_tx_ring_info	*tx_ring;
1159 	u16			*tx_ring_map;
1160 
1161 	struct sk_buff *	(*gro_func)(struct bnxt_tpa_info *, int, int,
1162 					    struct sk_buff *);
1163 
1164 	struct sk_buff *	(*rx_skb_func)(struct bnxt *,
1165 					       struct bnxt_rx_ring_info *,
1166 					       u16, void *, u8 *, dma_addr_t,
1167 					       unsigned int);
1168 
1169 	u32			rx_buf_size;
1170 	u32			rx_buf_use_size;	/* useable size */
1171 	u16			rx_offset;
1172 	u16			rx_dma_offset;
1173 	enum dma_data_direction	rx_dir;
1174 	u32			rx_ring_size;
1175 	u32			rx_agg_ring_size;
1176 	u32			rx_copy_thresh;
1177 	u32			rx_ring_mask;
1178 	u32			rx_agg_ring_mask;
1179 	int			rx_nr_pages;
1180 	int			rx_agg_nr_pages;
1181 	int			rx_nr_rings;
1182 	int			rsscos_nr_ctxs;
1183 
1184 	u32			tx_ring_size;
1185 	u32			tx_ring_mask;
1186 	int			tx_nr_pages;
1187 	int			tx_nr_rings;
1188 	int			tx_nr_rings_per_tc;
1189 	int			tx_nr_rings_xdp;
1190 	int			tx_reserved_rings;
1191 
1192 	int			tx_wake_thresh;
1193 	int			tx_push_thresh;
1194 	int			tx_push_size;
1195 
1196 	u32			cp_ring_size;
1197 	u32			cp_ring_mask;
1198 	u32			cp_bit;
1199 	int			cp_nr_pages;
1200 	int			cp_nr_rings;
1201 
1202 	int			num_stat_ctxs;
1203 
1204 	/* grp_info indexed by completion ring index */
1205 	struct bnxt_ring_grp_info	*grp_info;
1206 	struct bnxt_vnic_info	*vnic_info;
1207 	int			nr_vnics;
1208 	u32			rss_hash_cfg;
1209 
1210 	u16			max_mtu;
1211 	u8			max_tc;
1212 	u8			max_lltc;	/* lossless TCs */
1213 	struct bnxt_queue_info	q_info[BNXT_MAX_QUEUE];
1214 
1215 	unsigned int		current_interval;
1216 #define BNXT_TIMER_INTERVAL	HZ
1217 
1218 	struct timer_list	timer;
1219 
1220 	unsigned long		state;
1221 #define BNXT_STATE_OPEN		0
1222 #define BNXT_STATE_IN_SP_TASK	1
1223 #define BNXT_STATE_READ_STATS	2
1224 
1225 	struct bnxt_irq	*irq_tbl;
1226 	int			total_irqs;
1227 	u8			mac_addr[ETH_ALEN];
1228 
1229 #ifdef CONFIG_BNXT_DCB
1230 	struct ieee_pfc		*ieee_pfc;
1231 	struct ieee_ets		*ieee_ets;
1232 	u8			dcbx_cap;
1233 	u8			default_pri;
1234 #endif /* CONFIG_BNXT_DCB */
1235 
1236 	u32			msg_enable;
1237 
1238 	u32			hwrm_spec_code;
1239 	u16			hwrm_cmd_seq;
1240 	u32			hwrm_intr_seq_id;
1241 	void			*hwrm_short_cmd_req_addr;
1242 	dma_addr_t		hwrm_short_cmd_req_dma_addr;
1243 	void			*hwrm_cmd_resp_addr;
1244 	dma_addr_t		hwrm_cmd_resp_dma_addr;
1245 	void			*hwrm_dbg_resp_addr;
1246 	dma_addr_t		hwrm_dbg_resp_dma_addr;
1247 #define HWRM_DBG_REG_BUF_SIZE	128
1248 
1249 	struct rx_port_stats	*hw_rx_port_stats;
1250 	struct tx_port_stats	*hw_tx_port_stats;
1251 	dma_addr_t		hw_rx_port_stats_map;
1252 	dma_addr_t		hw_tx_port_stats_map;
1253 	int			hw_port_stats_size;
1254 
1255 	u16			hwrm_max_req_len;
1256 	int			hwrm_cmd_timeout;
1257 	struct mutex		hwrm_cmd_lock;	/* serialize hwrm messages */
1258 	struct hwrm_ver_get_output	ver_resp;
1259 #define FW_VER_STR_LEN		32
1260 #define BC_HWRM_STR_LEN		21
1261 #define PHY_VER_STR_LEN         (FW_VER_STR_LEN - BC_HWRM_STR_LEN)
1262 	char			fw_ver_str[FW_VER_STR_LEN];
1263 	__be16			vxlan_port;
1264 	u8			vxlan_port_cnt;
1265 	__le16			vxlan_fw_dst_port_id;
1266 	__be16			nge_port;
1267 	u8			nge_port_cnt;
1268 	__le16			nge_fw_dst_port_id;
1269 	u8			port_partition_type;
1270 	u8			port_count;
1271 	u16			br_mode;
1272 
1273 	struct bnxt_coal	rx_coal;
1274 	struct bnxt_coal	tx_coal;
1275 
1276 #define BNXT_USEC_TO_COAL_TIMER(x)	((x) * 25 / 2)
1277 
1278 	u32			stats_coal_ticks;
1279 #define BNXT_DEF_STATS_COAL_TICKS	 1000000
1280 #define BNXT_MIN_STATS_COAL_TICKS	  250000
1281 #define BNXT_MAX_STATS_COAL_TICKS	 1000000
1282 
1283 	struct work_struct	sp_task;
1284 	unsigned long		sp_event;
1285 #define BNXT_RX_MASK_SP_EVENT		0
1286 #define BNXT_RX_NTP_FLTR_SP_EVENT	1
1287 #define BNXT_LINK_CHNG_SP_EVENT		2
1288 #define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT	3
1289 #define BNXT_VXLAN_ADD_PORT_SP_EVENT	4
1290 #define BNXT_VXLAN_DEL_PORT_SP_EVENT	5
1291 #define BNXT_RESET_TASK_SP_EVENT	6
1292 #define BNXT_RST_RING_SP_EVENT		7
1293 #define BNXT_HWRM_PF_UNLOAD_SP_EVENT	8
1294 #define BNXT_PERIODIC_STATS_SP_EVENT	9
1295 #define BNXT_HWRM_PORT_MODULE_SP_EVENT	10
1296 #define BNXT_RESET_TASK_SILENT_SP_EVENT	11
1297 #define BNXT_GENEVE_ADD_PORT_SP_EVENT	12
1298 #define BNXT_GENEVE_DEL_PORT_SP_EVENT	13
1299 #define BNXT_LINK_SPEED_CHNG_SP_EVENT	14
1300 #define BNXT_FLOW_STATS_SP_EVENT	15
1301 
1302 	struct bnxt_pf_info	pf;
1303 #ifdef CONFIG_BNXT_SRIOV
1304 	int			nr_vfs;
1305 	struct bnxt_vf_info	vf;
1306 	wait_queue_head_t	sriov_cfg_wait;
1307 	bool			sriov_cfg;
1308 #define BNXT_SRIOV_CFG_WAIT_TMO	msecs_to_jiffies(10000)
1309 
1310 	/* lock to protect VF-rep creation/cleanup via
1311 	 * multiple paths such as ->sriov_configure() and
1312 	 * devlink ->eswitch_mode_set()
1313 	 */
1314 	struct mutex		sriov_lock;
1315 #endif
1316 
1317 #define BNXT_NTP_FLTR_MAX_FLTR	4096
1318 #define BNXT_NTP_FLTR_HASH_SIZE	512
1319 #define BNXT_NTP_FLTR_HASH_MASK	(BNXT_NTP_FLTR_HASH_SIZE - 1)
1320 	struct hlist_head	ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE];
1321 	spinlock_t		ntp_fltr_lock;	/* for hash table add, del */
1322 
1323 	unsigned long		*ntp_fltr_bmap;
1324 	int			ntp_fltr_count;
1325 
1326 	/* To protect link related settings during link changes and
1327 	 * ethtool settings changes.
1328 	 */
1329 	struct mutex		link_lock;
1330 	struct bnxt_link_info	link_info;
1331 	struct ethtool_eee	eee;
1332 	u32			lpi_tmr_lo;
1333 	u32			lpi_tmr_hi;
1334 
1335 	u8			num_tests;
1336 	struct bnxt_test_info	*test_info;
1337 
1338 	u8			wol_filter_id;
1339 	u8			wol;
1340 
1341 	u8			num_leds;
1342 	struct bnxt_led_info	leds[BNXT_MAX_LED];
1343 
1344 	struct bpf_prog		*xdp_prog;
1345 
1346 	/* devlink interface and vf-rep structs */
1347 	struct devlink		*dl;
1348 	enum devlink_eswitch_mode eswitch_mode;
1349 	struct bnxt_vf_rep	**vf_reps; /* array of vf-rep ptrs */
1350 	u16			*cfa_code_map; /* cfa_code -> vf_idx map */
1351 	struct bnxt_tc_info	*tc_info;
1352 };
1353 
1354 #define BNXT_RX_STATS_OFFSET(counter)			\
1355 	(offsetof(struct rx_port_stats, counter) / 8)
1356 
1357 #define BNXT_TX_STATS_OFFSET(counter)			\
1358 	((offsetof(struct tx_port_stats, counter) +	\
1359 	  sizeof(struct rx_port_stats) + 512) / 8)
1360 
1361 #define I2C_DEV_ADDR_A0				0xa0
1362 #define I2C_DEV_ADDR_A2				0xa2
1363 #define SFP_EEPROM_SFF_8472_COMP_ADDR		0x5e
1364 #define SFP_EEPROM_SFF_8472_COMP_SIZE		1
1365 #define SFF_MODULE_ID_SFP			0x3
1366 #define SFF_MODULE_ID_QSFP			0xc
1367 #define SFF_MODULE_ID_QSFP_PLUS			0xd
1368 #define SFF_MODULE_ID_QSFP28			0x11
1369 #define BNXT_MAX_PHY_I2C_RESP_SIZE		64
1370 
1371 static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr)
1372 {
1373 	/* Tell compiler to fetch tx indices from memory. */
1374 	barrier();
1375 
1376 	return bp->tx_ring_size -
1377 		((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask);
1378 }
1379 
1380 /* For TX and RX ring doorbells */
1381 static inline void bnxt_db_write(struct bnxt *bp, void __iomem *db, u32 val)
1382 {
1383 	writel(val, db);
1384 	if (bp->flags & BNXT_FLAG_DOUBLE_DB)
1385 		writel(val, db);
1386 }
1387 
1388 extern const u16 bnxt_lhint_arr[];
1389 
1390 int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1391 		       u16 prod, gfp_t gfp);
1392 void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data);
1393 void bnxt_set_tpa_flags(struct bnxt *bp);
1394 void bnxt_set_ring_params(struct bnxt *);
1395 int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode);
1396 void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16);
1397 int _hwrm_send_message(struct bnxt *, void *, u32, int);
1398 int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 len, int timeout);
1399 int hwrm_send_message(struct bnxt *, void *, u32, int);
1400 int hwrm_send_message_silent(struct bnxt *, void *, u32, int);
1401 int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
1402 				     int bmap_size);
1403 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id);
1404 int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings);
1405 int bnxt_hwrm_set_coal(struct bnxt *);
1406 unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp);
1407 void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max);
1408 unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp);
1409 void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max);
1410 void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max);
1411 void bnxt_tx_disable(struct bnxt *bp);
1412 void bnxt_tx_enable(struct bnxt *bp);
1413 int bnxt_hwrm_set_pause(struct bnxt *);
1414 int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool);
1415 int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp);
1416 int bnxt_hwrm_free_wol_fltr(struct bnxt *bp);
1417 int bnxt_hwrm_fw_set_time(struct bnxt *);
1418 int bnxt_open_nic(struct bnxt *, bool, bool);
1419 int bnxt_half_open_nic(struct bnxt *bp);
1420 void bnxt_half_close_nic(struct bnxt *bp);
1421 int bnxt_close_nic(struct bnxt *, bool, bool);
1422 int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
1423 		     int tx_xdp);
1424 int bnxt_setup_mq_tc(struct net_device *dev, u8 tc);
1425 int bnxt_get_max_rings(struct bnxt *, int *, int *, bool);
1426 void bnxt_restore_pf_fw_resources(struct bnxt *bp);
1427 int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr);
1428 #endif
1429