1adfc5217SJeff Kirsher /* bnx2x_sp.h: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
3247fa82bSYuval Mintz  * Copyright (c) 2011-2013 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * Unless you and Broadcom execute a separate written software license
6adfc5217SJeff Kirsher  * agreement governing use of this software, this software is licensed to you
7adfc5217SJeff Kirsher  * under the terms of the GNU General Public License version 2, available
8adfc5217SJeff Kirsher  * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
9adfc5217SJeff Kirsher  *
10adfc5217SJeff Kirsher  * Notwithstanding the above, under no circumstances may you combine this
11adfc5217SJeff Kirsher  * software in any way with any other Broadcom software provided under a
12adfc5217SJeff Kirsher  * license other than the GPL, without Broadcom's express prior written
13adfc5217SJeff Kirsher  * consent.
14adfc5217SJeff Kirsher  *
15adfc5217SJeff Kirsher  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
16adfc5217SJeff Kirsher  * Written by: Vladislav Zolotarov
17adfc5217SJeff Kirsher  *
18adfc5217SJeff Kirsher  */
19adfc5217SJeff Kirsher #ifndef BNX2X_SP_VERBS
20adfc5217SJeff Kirsher #define BNX2X_SP_VERBS
21adfc5217SJeff Kirsher 
22adfc5217SJeff Kirsher struct bnx2x;
23adfc5217SJeff Kirsher struct eth_context;
24adfc5217SJeff Kirsher 
25adfc5217SJeff Kirsher /* Bits representing general command's configuration */
26adfc5217SJeff Kirsher enum {
27adfc5217SJeff Kirsher 	RAMROD_TX,
28adfc5217SJeff Kirsher 	RAMROD_RX,
29adfc5217SJeff Kirsher 	/* Wait until all pending commands complete */
30adfc5217SJeff Kirsher 	RAMROD_COMP_WAIT,
31adfc5217SJeff Kirsher 	/* Don't send a ramrod, only update a registry */
32adfc5217SJeff Kirsher 	RAMROD_DRV_CLR_ONLY,
33adfc5217SJeff Kirsher 	/* Configure HW according to the current object state */
34adfc5217SJeff Kirsher 	RAMROD_RESTORE,
35adfc5217SJeff Kirsher 	 /* Execute the next command now */
36adfc5217SJeff Kirsher 	RAMROD_EXEC,
3716a5fd92SYuval Mintz 	/* Don't add a new command and continue execution of postponed
38adfc5217SJeff Kirsher 	 * commands. If not set a new command will be added to the
39adfc5217SJeff Kirsher 	 * pending commands list.
40adfc5217SJeff Kirsher 	 */
41adfc5217SJeff Kirsher 	RAMROD_CONT,
4255c11941SMerav Sicron 	/* If there is another pending ramrod, wait until it finishes and
4355c11941SMerav Sicron 	 * re-try to submit this one. This flag can be set only in sleepable
4455c11941SMerav Sicron 	 * context, and should not be set from the context that completes the
4555c11941SMerav Sicron 	 * ramrods as deadlock will occur.
4655c11941SMerav Sicron 	 */
4755c11941SMerav Sicron 	RAMROD_RETRY,
48adfc5217SJeff Kirsher };
49adfc5217SJeff Kirsher 
50adfc5217SJeff Kirsher typedef enum {
51adfc5217SJeff Kirsher 	BNX2X_OBJ_TYPE_RX,
52adfc5217SJeff Kirsher 	BNX2X_OBJ_TYPE_TX,
53adfc5217SJeff Kirsher 	BNX2X_OBJ_TYPE_RX_TX,
54adfc5217SJeff Kirsher } bnx2x_obj_type;
55adfc5217SJeff Kirsher 
562de67439SYuval Mintz /* Public slow path states */
57adfc5217SJeff Kirsher enum {
58adfc5217SJeff Kirsher 	BNX2X_FILTER_MAC_PENDING,
59adfc5217SJeff Kirsher 	BNX2X_FILTER_VLAN_PENDING,
60adfc5217SJeff Kirsher 	BNX2X_FILTER_VLAN_MAC_PENDING,
61adfc5217SJeff Kirsher 	BNX2X_FILTER_RX_MODE_PENDING,
62adfc5217SJeff Kirsher 	BNX2X_FILTER_RX_MODE_SCHED,
63adfc5217SJeff Kirsher 	BNX2X_FILTER_ISCSI_ETH_START_SCHED,
64adfc5217SJeff Kirsher 	BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
65adfc5217SJeff Kirsher 	BNX2X_FILTER_FCOE_ETH_START_SCHED,
66adfc5217SJeff Kirsher 	BNX2X_FILTER_FCOE_ETH_STOP_SCHED,
67adfc5217SJeff Kirsher 	BNX2X_FILTER_MCAST_PENDING,
68adfc5217SJeff Kirsher 	BNX2X_FILTER_MCAST_SCHED,
69adfc5217SJeff Kirsher 	BNX2X_FILTER_RSS_CONF_PENDING,
70a3348722SBarak Witkowski 	BNX2X_AFEX_FCOE_Q_UPDATE_PENDING,
71a3348722SBarak Witkowski 	BNX2X_AFEX_PENDING_VIFSET_MCP_ACK
72adfc5217SJeff Kirsher };
73adfc5217SJeff Kirsher 
74adfc5217SJeff Kirsher struct bnx2x_raw_obj {
75adfc5217SJeff Kirsher 	u8		func_id;
76adfc5217SJeff Kirsher 
77adfc5217SJeff Kirsher 	/* Queue params */
78adfc5217SJeff Kirsher 	u8		cl_id;
79adfc5217SJeff Kirsher 	u32		cid;
80adfc5217SJeff Kirsher 
81adfc5217SJeff Kirsher 	/* Ramrod data buffer params */
82adfc5217SJeff Kirsher 	void		*rdata;
83adfc5217SJeff Kirsher 	dma_addr_t	rdata_mapping;
84adfc5217SJeff Kirsher 
85adfc5217SJeff Kirsher 	/* Ramrod state params */
86adfc5217SJeff Kirsher 	int		state;   /* "ramrod is pending" state bit */
87adfc5217SJeff Kirsher 	unsigned long	*pstate; /* pointer to state buffer */
88adfc5217SJeff Kirsher 
89adfc5217SJeff Kirsher 	bnx2x_obj_type	obj_type;
90adfc5217SJeff Kirsher 
91adfc5217SJeff Kirsher 	int (*wait_comp)(struct bnx2x *bp,
92adfc5217SJeff Kirsher 			 struct bnx2x_raw_obj *o);
93adfc5217SJeff Kirsher 
94adfc5217SJeff Kirsher 	bool (*check_pending)(struct bnx2x_raw_obj *o);
95adfc5217SJeff Kirsher 	void (*clear_pending)(struct bnx2x_raw_obj *o);
96adfc5217SJeff Kirsher 	void (*set_pending)(struct bnx2x_raw_obj *o);
97adfc5217SJeff Kirsher };
98adfc5217SJeff Kirsher 
99adfc5217SJeff Kirsher /************************* VLAN-MAC commands related parameters ***************/
100adfc5217SJeff Kirsher struct bnx2x_mac_ramrod_data {
101adfc5217SJeff Kirsher 	u8 mac[ETH_ALEN];
10291226790SDmitry Kravkov 	u8 is_inner_mac;
103adfc5217SJeff Kirsher };
104adfc5217SJeff Kirsher 
105adfc5217SJeff Kirsher struct bnx2x_vlan_ramrod_data {
106adfc5217SJeff Kirsher 	u16 vlan;
107adfc5217SJeff Kirsher };
108adfc5217SJeff Kirsher 
109adfc5217SJeff Kirsher struct bnx2x_vlan_mac_ramrod_data {
110adfc5217SJeff Kirsher 	u8 mac[ETH_ALEN];
11191226790SDmitry Kravkov 	u8 is_inner_mac;
112adfc5217SJeff Kirsher 	u16 vlan;
113adfc5217SJeff Kirsher };
114adfc5217SJeff Kirsher 
115adfc5217SJeff Kirsher union bnx2x_classification_ramrod_data {
116adfc5217SJeff Kirsher 	struct bnx2x_mac_ramrod_data mac;
117adfc5217SJeff Kirsher 	struct bnx2x_vlan_ramrod_data vlan;
118adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_ramrod_data vlan_mac;
119adfc5217SJeff Kirsher };
120adfc5217SJeff Kirsher 
121adfc5217SJeff Kirsher /* VLAN_MAC commands */
122adfc5217SJeff Kirsher enum bnx2x_vlan_mac_cmd {
123adfc5217SJeff Kirsher 	BNX2X_VLAN_MAC_ADD,
124adfc5217SJeff Kirsher 	BNX2X_VLAN_MAC_DEL,
125adfc5217SJeff Kirsher 	BNX2X_VLAN_MAC_MOVE,
126adfc5217SJeff Kirsher };
127adfc5217SJeff Kirsher 
128adfc5217SJeff Kirsher struct bnx2x_vlan_mac_data {
129adfc5217SJeff Kirsher 	/* Requested command: BNX2X_VLAN_MAC_XX */
130adfc5217SJeff Kirsher 	enum bnx2x_vlan_mac_cmd cmd;
13116a5fd92SYuval Mintz 	/* used to contain the data related vlan_mac_flags bits from
132adfc5217SJeff Kirsher 	 * ramrod parameters.
133adfc5217SJeff Kirsher 	 */
134adfc5217SJeff Kirsher 	unsigned long vlan_mac_flags;
135adfc5217SJeff Kirsher 
136adfc5217SJeff Kirsher 	/* Needed for MOVE command */
137adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_obj *target_obj;
138adfc5217SJeff Kirsher 
139adfc5217SJeff Kirsher 	union bnx2x_classification_ramrod_data u;
140adfc5217SJeff Kirsher };
141adfc5217SJeff Kirsher 
142adfc5217SJeff Kirsher /*************************** Exe Queue obj ************************************/
143adfc5217SJeff Kirsher union bnx2x_exe_queue_cmd_data {
144adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_data vlan_mac;
145adfc5217SJeff Kirsher 
146adfc5217SJeff Kirsher 	struct {
147adfc5217SJeff Kirsher 		/* TODO */
148adfc5217SJeff Kirsher 	} mcast;
149adfc5217SJeff Kirsher };
150adfc5217SJeff Kirsher 
151adfc5217SJeff Kirsher struct bnx2x_exeq_elem {
152adfc5217SJeff Kirsher 	struct list_head		link;
153adfc5217SJeff Kirsher 
154adfc5217SJeff Kirsher 	/* Length of this element in the exe_chunk. */
155adfc5217SJeff Kirsher 	int				cmd_len;
156adfc5217SJeff Kirsher 
157adfc5217SJeff Kirsher 	union bnx2x_exe_queue_cmd_data	cmd_data;
158adfc5217SJeff Kirsher };
159adfc5217SJeff Kirsher 
160adfc5217SJeff Kirsher union bnx2x_qable_obj;
161adfc5217SJeff Kirsher 
162adfc5217SJeff Kirsher union bnx2x_exeq_comp_elem {
163adfc5217SJeff Kirsher 	union event_ring_elem *elem;
164adfc5217SJeff Kirsher };
165adfc5217SJeff Kirsher 
166adfc5217SJeff Kirsher struct bnx2x_exe_queue_obj;
167adfc5217SJeff Kirsher 
168adfc5217SJeff Kirsher typedef int (*exe_q_validate)(struct bnx2x *bp,
169adfc5217SJeff Kirsher 			      union bnx2x_qable_obj *o,
170adfc5217SJeff Kirsher 			      struct bnx2x_exeq_elem *elem);
171adfc5217SJeff Kirsher 
172460a25cdSYuval Mintz typedef int (*exe_q_remove)(struct bnx2x *bp,
173460a25cdSYuval Mintz 			    union bnx2x_qable_obj *o,
174460a25cdSYuval Mintz 			    struct bnx2x_exeq_elem *elem);
175460a25cdSYuval Mintz 
1761aa8b471SBen Hutchings /* Return positive if entry was optimized, 0 - if not, negative
177adfc5217SJeff Kirsher  * in case of an error.
178adfc5217SJeff Kirsher  */
179adfc5217SJeff Kirsher typedef int (*exe_q_optimize)(struct bnx2x *bp,
180adfc5217SJeff Kirsher 			      union bnx2x_qable_obj *o,
181adfc5217SJeff Kirsher 			      struct bnx2x_exeq_elem *elem);
182adfc5217SJeff Kirsher typedef int (*exe_q_execute)(struct bnx2x *bp,
183adfc5217SJeff Kirsher 			     union bnx2x_qable_obj *o,
184adfc5217SJeff Kirsher 			     struct list_head *exe_chunk,
185adfc5217SJeff Kirsher 			     unsigned long *ramrod_flags);
186adfc5217SJeff Kirsher typedef struct bnx2x_exeq_elem *
187adfc5217SJeff Kirsher 			(*exe_q_get)(struct bnx2x_exe_queue_obj *o,
188adfc5217SJeff Kirsher 				     struct bnx2x_exeq_elem *elem);
189adfc5217SJeff Kirsher 
190adfc5217SJeff Kirsher struct bnx2x_exe_queue_obj {
19116a5fd92SYuval Mintz 	/* Commands pending for an execution. */
192adfc5217SJeff Kirsher 	struct list_head	exe_queue;
193adfc5217SJeff Kirsher 
19416a5fd92SYuval Mintz 	/* Commands pending for an completion. */
195adfc5217SJeff Kirsher 	struct list_head	pending_comp;
196adfc5217SJeff Kirsher 
197adfc5217SJeff Kirsher 	spinlock_t		lock;
198adfc5217SJeff Kirsher 
199adfc5217SJeff Kirsher 	/* Maximum length of commands' list for one execution */
200adfc5217SJeff Kirsher 	int			exe_chunk_len;
201adfc5217SJeff Kirsher 
202adfc5217SJeff Kirsher 	union bnx2x_qable_obj	*owner;
203adfc5217SJeff Kirsher 
204adfc5217SJeff Kirsher 	/****** Virtual functions ******/
205adfc5217SJeff Kirsher 	/**
206adfc5217SJeff Kirsher 	 * Called before commands execution for commands that are really
207adfc5217SJeff Kirsher 	 * going to be executed (after 'optimize').
208adfc5217SJeff Kirsher 	 *
209adfc5217SJeff Kirsher 	 * Must run under exe_queue->lock
210adfc5217SJeff Kirsher 	 */
211adfc5217SJeff Kirsher 	exe_q_validate		validate;
212adfc5217SJeff Kirsher 
213460a25cdSYuval Mintz 	/**
214460a25cdSYuval Mintz 	 * Called before removing pending commands, cleaning allocated
215460a25cdSYuval Mintz 	 * resources (e.g., credits from validate)
216460a25cdSYuval Mintz 	 */
217460a25cdSYuval Mintz 	 exe_q_remove		remove;
218adfc5217SJeff Kirsher 
219adfc5217SJeff Kirsher 	/**
220adfc5217SJeff Kirsher 	 * This will try to cancel the current pending commands list
221adfc5217SJeff Kirsher 	 * considering the new command.
222adfc5217SJeff Kirsher 	 *
223460a25cdSYuval Mintz 	 * Returns the number of optimized commands or a negative error code
224460a25cdSYuval Mintz 	 *
225adfc5217SJeff Kirsher 	 * Must run under exe_queue->lock
226adfc5217SJeff Kirsher 	 */
227adfc5217SJeff Kirsher 	exe_q_optimize		optimize;
228adfc5217SJeff Kirsher 
229adfc5217SJeff Kirsher 	/**
230adfc5217SJeff Kirsher 	 * Run the next commands chunk (owner specific).
231adfc5217SJeff Kirsher 	 */
232adfc5217SJeff Kirsher 	exe_q_execute		execute;
233adfc5217SJeff Kirsher 
234adfc5217SJeff Kirsher 	/**
235adfc5217SJeff Kirsher 	 * Return the exe_queue element containing the specific command
236adfc5217SJeff Kirsher 	 * if any. Otherwise return NULL.
237adfc5217SJeff Kirsher 	 */
238adfc5217SJeff Kirsher 	exe_q_get		get;
239adfc5217SJeff Kirsher };
240adfc5217SJeff Kirsher /***************** Classification verbs: Set/Del MAC/VLAN/VLAN-MAC ************/
241adfc5217SJeff Kirsher /*
24216a5fd92SYuval Mintz  * Element in the VLAN_MAC registry list having all currently configured
243adfc5217SJeff Kirsher  * rules.
244adfc5217SJeff Kirsher  */
245adfc5217SJeff Kirsher struct bnx2x_vlan_mac_registry_elem {
246adfc5217SJeff Kirsher 	struct list_head	link;
247adfc5217SJeff Kirsher 
24816a5fd92SYuval Mintz 	/* Used to store the cam offset used for the mac/vlan/vlan-mac.
249adfc5217SJeff Kirsher 	 * Relevant for 57710 and 57711 only. VLANs and MACs share the
250adfc5217SJeff Kirsher 	 * same CAM for these chips.
251adfc5217SJeff Kirsher 	 */
252adfc5217SJeff Kirsher 	int			cam_offset;
253adfc5217SJeff Kirsher 
254adfc5217SJeff Kirsher 	/* Needed for DEL and RESTORE flows */
255adfc5217SJeff Kirsher 	unsigned long		vlan_mac_flags;
256adfc5217SJeff Kirsher 
257adfc5217SJeff Kirsher 	union bnx2x_classification_ramrod_data u;
258adfc5217SJeff Kirsher };
259adfc5217SJeff Kirsher 
260adfc5217SJeff Kirsher /* Bits representing VLAN_MAC commands specific flags */
261adfc5217SJeff Kirsher enum {
262adfc5217SJeff Kirsher 	BNX2X_UC_LIST_MAC,
263adfc5217SJeff Kirsher 	BNX2X_ETH_MAC,
264adfc5217SJeff Kirsher 	BNX2X_ISCSI_ETH_MAC,
265adfc5217SJeff Kirsher 	BNX2X_NETQ_ETH_MAC,
266adfc5217SJeff Kirsher 	BNX2X_DONT_CONSUME_CAM_CREDIT,
267adfc5217SJeff Kirsher 	BNX2X_DONT_CONSUME_CAM_CREDIT_DEST,
268adfc5217SJeff Kirsher };
269adfc5217SJeff Kirsher 
270adfc5217SJeff Kirsher struct bnx2x_vlan_mac_ramrod_params {
271adfc5217SJeff Kirsher 	/* Object to run the command from */
272adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_obj *vlan_mac_obj;
273adfc5217SJeff Kirsher 
274adfc5217SJeff Kirsher 	/* General command flags: COMP_WAIT, etc. */
275adfc5217SJeff Kirsher 	unsigned long ramrod_flags;
276adfc5217SJeff Kirsher 
277adfc5217SJeff Kirsher 	/* Command specific configuration request */
278adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_data user_req;
279adfc5217SJeff Kirsher };
280adfc5217SJeff Kirsher 
281adfc5217SJeff Kirsher struct bnx2x_vlan_mac_obj {
282adfc5217SJeff Kirsher 	struct bnx2x_raw_obj raw;
283adfc5217SJeff Kirsher 
284adfc5217SJeff Kirsher 	/* Bookkeeping list: will prevent the addition of already existing
285adfc5217SJeff Kirsher 	 * entries.
286adfc5217SJeff Kirsher 	 */
287adfc5217SJeff Kirsher 	struct list_head		head;
2888b09be5fSYuval Mintz 	/* Implement a simple reader/writer lock on the head list.
2898b09be5fSYuval Mintz 	 * all these fields should only be accessed under the exe_queue lock
2908b09be5fSYuval Mintz 	 */
2918b09be5fSYuval Mintz 	u8		head_reader; /* Num. of readers accessing head list */
2928b09be5fSYuval Mintz 	bool		head_exe_request; /* Pending execution request. */
2938b09be5fSYuval Mintz 	unsigned long	saved_ramrod_flags; /* Ramrods of pending execution */
294adfc5217SJeff Kirsher 
295adfc5217SJeff Kirsher 	/* TODO: Add it's initialization in the init functions */
296adfc5217SJeff Kirsher 	struct bnx2x_exe_queue_obj	exe_queue;
297adfc5217SJeff Kirsher 
298adfc5217SJeff Kirsher 	/* MACs credit pool */
299adfc5217SJeff Kirsher 	struct bnx2x_credit_pool_obj	*macs_pool;
300adfc5217SJeff Kirsher 
301adfc5217SJeff Kirsher 	/* VLANs credit pool */
302adfc5217SJeff Kirsher 	struct bnx2x_credit_pool_obj	*vlans_pool;
303adfc5217SJeff Kirsher 
304adfc5217SJeff Kirsher 	/* RAMROD command to be used */
305adfc5217SJeff Kirsher 	int				ramrod_cmd;
306adfc5217SJeff Kirsher 
307ed5162a0SAriel Elior 	/* copy first n elements onto preallocated buffer
308ed5162a0SAriel Elior 	 *
309ed5162a0SAriel Elior 	 * @param n number of elements to get
310ed5162a0SAriel Elior 	 * @param buf buffer preallocated by caller into which elements
311ed5162a0SAriel Elior 	 *            will be copied. Note elements are 4-byte aligned
31216a5fd92SYuval Mintz 	 *            so buffer size must be able to accommodate the
313ed5162a0SAriel Elior 	 *            aligned elements.
314ed5162a0SAriel Elior 	 *
315ed5162a0SAriel Elior 	 * @return number of copied bytes
316ed5162a0SAriel Elior 	 */
3173ec9f9caSAriel Elior 	int (*get_n_elements)(struct bnx2x *bp,
3183ec9f9caSAriel Elior 			      struct bnx2x_vlan_mac_obj *o, int n, u8 *base,
3193ec9f9caSAriel Elior 			      u8 stride, u8 size);
320ed5162a0SAriel Elior 
321adfc5217SJeff Kirsher 	/**
322adfc5217SJeff Kirsher 	 * Checks if ADD-ramrod with the given params may be performed.
323adfc5217SJeff Kirsher 	 *
324adfc5217SJeff Kirsher 	 * @return zero if the element may be added
325adfc5217SJeff Kirsher 	 */
326adfc5217SJeff Kirsher 
32751c1a580SMerav Sicron 	int (*check_add)(struct bnx2x *bp,
32851c1a580SMerav Sicron 			 struct bnx2x_vlan_mac_obj *o,
329adfc5217SJeff Kirsher 			 union bnx2x_classification_ramrod_data *data);
330adfc5217SJeff Kirsher 
331adfc5217SJeff Kirsher 	/**
332adfc5217SJeff Kirsher 	 * Checks if DEL-ramrod with the given params may be performed.
333adfc5217SJeff Kirsher 	 *
334adfc5217SJeff Kirsher 	 * @return true if the element may be deleted
335adfc5217SJeff Kirsher 	 */
336adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_registry_elem *
33751c1a580SMerav Sicron 		(*check_del)(struct bnx2x *bp,
33851c1a580SMerav Sicron 			     struct bnx2x_vlan_mac_obj *o,
339adfc5217SJeff Kirsher 			     union bnx2x_classification_ramrod_data *data);
340adfc5217SJeff Kirsher 
341adfc5217SJeff Kirsher 	/**
342adfc5217SJeff Kirsher 	 * Checks if DEL-ramrod with the given params may be performed.
343adfc5217SJeff Kirsher 	 *
344adfc5217SJeff Kirsher 	 * @return true if the element may be deleted
345adfc5217SJeff Kirsher 	 */
34651c1a580SMerav Sicron 	bool (*check_move)(struct bnx2x *bp,
34751c1a580SMerav Sicron 			   struct bnx2x_vlan_mac_obj *src_o,
348adfc5217SJeff Kirsher 			   struct bnx2x_vlan_mac_obj *dst_o,
349adfc5217SJeff Kirsher 			   union bnx2x_classification_ramrod_data *data);
350adfc5217SJeff Kirsher 
351adfc5217SJeff Kirsher 	/**
352adfc5217SJeff Kirsher 	 *  Update the relevant credit object(s) (consume/return
353adfc5217SJeff Kirsher 	 *  correspondingly).
354adfc5217SJeff Kirsher 	 */
355adfc5217SJeff Kirsher 	bool (*get_credit)(struct bnx2x_vlan_mac_obj *o);
356adfc5217SJeff Kirsher 	bool (*put_credit)(struct bnx2x_vlan_mac_obj *o);
357adfc5217SJeff Kirsher 	bool (*get_cam_offset)(struct bnx2x_vlan_mac_obj *o, int *offset);
358adfc5217SJeff Kirsher 	bool (*put_cam_offset)(struct bnx2x_vlan_mac_obj *o, int offset);
359adfc5217SJeff Kirsher 
360adfc5217SJeff Kirsher 	/**
361adfc5217SJeff Kirsher 	 * Configures one rule in the ramrod data buffer.
362adfc5217SJeff Kirsher 	 */
363adfc5217SJeff Kirsher 	void (*set_one_rule)(struct bnx2x *bp,
364adfc5217SJeff Kirsher 			     struct bnx2x_vlan_mac_obj *o,
365adfc5217SJeff Kirsher 			     struct bnx2x_exeq_elem *elem, int rule_idx,
366adfc5217SJeff Kirsher 			     int cam_offset);
367adfc5217SJeff Kirsher 
368adfc5217SJeff Kirsher 	/**
369adfc5217SJeff Kirsher 	*  Delete all configured elements having the given
370adfc5217SJeff Kirsher 	*  vlan_mac_flags specification. Assumes no pending for
371adfc5217SJeff Kirsher 	*  execution commands. Will schedule all all currently
372adfc5217SJeff Kirsher 	*  configured MACs/VLANs/VLAN-MACs matching the vlan_mac_flags
373adfc5217SJeff Kirsher 	*  specification for deletion and will use the given
374adfc5217SJeff Kirsher 	*  ramrod_flags for the last DEL operation.
375adfc5217SJeff Kirsher 	 *
376adfc5217SJeff Kirsher 	 * @param bp
377adfc5217SJeff Kirsher 	 * @param o
378adfc5217SJeff Kirsher 	 * @param ramrod_flags RAMROD_XX flags
379adfc5217SJeff Kirsher 	 *
380adfc5217SJeff Kirsher 	 * @return 0 if the last operation has completed successfully
381adfc5217SJeff Kirsher 	 *         and there are no more elements left, positive value
382adfc5217SJeff Kirsher 	 *         if there are pending for completion commands,
383adfc5217SJeff Kirsher 	 *         negative value in case of failure.
384adfc5217SJeff Kirsher 	 */
385adfc5217SJeff Kirsher 	int (*delete_all)(struct bnx2x *bp,
386adfc5217SJeff Kirsher 			  struct bnx2x_vlan_mac_obj *o,
387adfc5217SJeff Kirsher 			  unsigned long *vlan_mac_flags,
388adfc5217SJeff Kirsher 			  unsigned long *ramrod_flags);
389adfc5217SJeff Kirsher 
390adfc5217SJeff Kirsher 	/**
391adfc5217SJeff Kirsher 	 * Reconfigures the next MAC/VLAN/VLAN-MAC element from the previously
392adfc5217SJeff Kirsher 	 * configured elements list.
393adfc5217SJeff Kirsher 	 *
394adfc5217SJeff Kirsher 	 * @param bp
395adfc5217SJeff Kirsher 	 * @param p Command parameters (RAMROD_COMP_WAIT bit in
396adfc5217SJeff Kirsher 	 *          ramrod_flags is only taken into an account)
39716a5fd92SYuval Mintz 	 * @param ppos a pointer to the cookie that should be given back in the
398adfc5217SJeff Kirsher 	 *        next call to make function handle the next element. If
399adfc5217SJeff Kirsher 	 *        *ppos is set to NULL it will restart the iterator.
400adfc5217SJeff Kirsher 	 *        If returned *ppos == NULL this means that the last
401adfc5217SJeff Kirsher 	 *        element has been handled.
402adfc5217SJeff Kirsher 	 *
403adfc5217SJeff Kirsher 	 * @return int
404adfc5217SJeff Kirsher 	 */
405adfc5217SJeff Kirsher 	int (*restore)(struct bnx2x *bp,
406adfc5217SJeff Kirsher 		       struct bnx2x_vlan_mac_ramrod_params *p,
407adfc5217SJeff Kirsher 		       struct bnx2x_vlan_mac_registry_elem **ppos);
408adfc5217SJeff Kirsher 
409adfc5217SJeff Kirsher 	/**
41016a5fd92SYuval Mintz 	 * Should be called on a completion arrival.
411adfc5217SJeff Kirsher 	 *
412adfc5217SJeff Kirsher 	 * @param bp
413adfc5217SJeff Kirsher 	 * @param o
414adfc5217SJeff Kirsher 	 * @param cqe Completion element we are handling
415adfc5217SJeff Kirsher 	 * @param ramrod_flags if RAMROD_CONT is set the next bulk of
416adfc5217SJeff Kirsher 	 *		       pending commands will be executed.
417adfc5217SJeff Kirsher 	 *		       RAMROD_DRV_CLR_ONLY and RAMROD_RESTORE
418adfc5217SJeff Kirsher 	 *		       may also be set if needed.
419adfc5217SJeff Kirsher 	 *
420adfc5217SJeff Kirsher 	 * @return 0 if there are neither pending nor waiting for
421adfc5217SJeff Kirsher 	 *         completion commands. Positive value if there are
422adfc5217SJeff Kirsher 	 *         pending for execution or for completion commands.
423adfc5217SJeff Kirsher 	 *         Negative value in case of an error (including an
424adfc5217SJeff Kirsher 	 *         error in the cqe).
425adfc5217SJeff Kirsher 	 */
426adfc5217SJeff Kirsher 	int (*complete)(struct bnx2x *bp, struct bnx2x_vlan_mac_obj *o,
427adfc5217SJeff Kirsher 			union event_ring_elem *cqe,
428adfc5217SJeff Kirsher 			unsigned long *ramrod_flags);
429adfc5217SJeff Kirsher 
430adfc5217SJeff Kirsher 	/**
431adfc5217SJeff Kirsher 	 * Wait for completion of all commands. Don't schedule new ones,
432adfc5217SJeff Kirsher 	 * just wait. It assumes that the completion code will schedule
433adfc5217SJeff Kirsher 	 * for new commands.
434adfc5217SJeff Kirsher 	 */
435adfc5217SJeff Kirsher 	int (*wait)(struct bnx2x *bp, struct bnx2x_vlan_mac_obj *o);
436adfc5217SJeff Kirsher };
437adfc5217SJeff Kirsher 
4380a52fd01SYuval Mintz enum {
4390a52fd01SYuval Mintz 	BNX2X_LLH_CAM_ISCSI_ETH_LINE = 0,
4400a52fd01SYuval Mintz 	BNX2X_LLH_CAM_ETH_LINE,
4410a52fd01SYuval Mintz 	BNX2X_LLH_CAM_MAX_PF_LINE = NIG_REG_LLH1_FUNC_MEM_SIZE / 2
4420a52fd01SYuval Mintz };
4430a52fd01SYuval Mintz 
444a3348722SBarak Witkowski void bnx2x_set_mac_in_nig(struct bnx2x *bp,
445a3348722SBarak Witkowski 			  bool add, unsigned char *dev_addr, int index);
4460a52fd01SYuval Mintz 
447adfc5217SJeff Kirsher /** RX_MODE verbs:DROP_ALL/ACCEPT_ALL/ACCEPT_ALL_MULTI/ACCEPT_ALL_VLAN/NORMAL */
448adfc5217SJeff Kirsher 
44916a5fd92SYuval Mintz /* RX_MODE ramrod special flags: set in rx_mode_flags field in
450adfc5217SJeff Kirsher  * a bnx2x_rx_mode_ramrod_params.
451adfc5217SJeff Kirsher  */
452adfc5217SJeff Kirsher enum {
453adfc5217SJeff Kirsher 	BNX2X_RX_MODE_FCOE_ETH,
454adfc5217SJeff Kirsher 	BNX2X_RX_MODE_ISCSI_ETH,
455adfc5217SJeff Kirsher };
456adfc5217SJeff Kirsher 
457adfc5217SJeff Kirsher enum {
458adfc5217SJeff Kirsher 	BNX2X_ACCEPT_UNICAST,
459adfc5217SJeff Kirsher 	BNX2X_ACCEPT_MULTICAST,
460adfc5217SJeff Kirsher 	BNX2X_ACCEPT_ALL_UNICAST,
461adfc5217SJeff Kirsher 	BNX2X_ACCEPT_ALL_MULTICAST,
462adfc5217SJeff Kirsher 	BNX2X_ACCEPT_BROADCAST,
463adfc5217SJeff Kirsher 	BNX2X_ACCEPT_UNMATCHED,
464adfc5217SJeff Kirsher 	BNX2X_ACCEPT_ANY_VLAN
465adfc5217SJeff Kirsher };
466adfc5217SJeff Kirsher 
467adfc5217SJeff Kirsher struct bnx2x_rx_mode_ramrod_params {
468adfc5217SJeff Kirsher 	struct bnx2x_rx_mode_obj *rx_mode_obj;
469adfc5217SJeff Kirsher 	unsigned long *pstate;
470adfc5217SJeff Kirsher 	int state;
471adfc5217SJeff Kirsher 	u8 cl_id;
472adfc5217SJeff Kirsher 	u32 cid;
473adfc5217SJeff Kirsher 	u8 func_id;
474adfc5217SJeff Kirsher 	unsigned long ramrod_flags;
475adfc5217SJeff Kirsher 	unsigned long rx_mode_flags;
476adfc5217SJeff Kirsher 
47716a5fd92SYuval Mintz 	/* rdata is either a pointer to eth_filter_rules_ramrod_data(e2) or to
478adfc5217SJeff Kirsher 	 * a tstorm_eth_mac_filter_config (e1x).
479adfc5217SJeff Kirsher 	 */
480adfc5217SJeff Kirsher 	void *rdata;
481adfc5217SJeff Kirsher 	dma_addr_t rdata_mapping;
482adfc5217SJeff Kirsher 
483adfc5217SJeff Kirsher 	/* Rx mode settings */
484adfc5217SJeff Kirsher 	unsigned long rx_accept_flags;
485adfc5217SJeff Kirsher 
486adfc5217SJeff Kirsher 	/* internal switching settings */
487adfc5217SJeff Kirsher 	unsigned long tx_accept_flags;
488adfc5217SJeff Kirsher };
489adfc5217SJeff Kirsher 
490adfc5217SJeff Kirsher struct bnx2x_rx_mode_obj {
491adfc5217SJeff Kirsher 	int (*config_rx_mode)(struct bnx2x *bp,
492adfc5217SJeff Kirsher 			      struct bnx2x_rx_mode_ramrod_params *p);
493adfc5217SJeff Kirsher 
494adfc5217SJeff Kirsher 	int (*wait_comp)(struct bnx2x *bp,
495adfc5217SJeff Kirsher 			 struct bnx2x_rx_mode_ramrod_params *p);
496adfc5217SJeff Kirsher };
497adfc5217SJeff Kirsher 
498adfc5217SJeff Kirsher /********************** Set multicast group ***********************************/
499adfc5217SJeff Kirsher 
500adfc5217SJeff Kirsher struct bnx2x_mcast_list_elem {
501adfc5217SJeff Kirsher 	struct list_head link;
502adfc5217SJeff Kirsher 	u8 *mac;
503adfc5217SJeff Kirsher };
504adfc5217SJeff Kirsher 
505adfc5217SJeff Kirsher union bnx2x_mcast_config_data {
506adfc5217SJeff Kirsher 	u8 *mac;
507adfc5217SJeff Kirsher 	u8 bin; /* used in a RESTORE flow */
508adfc5217SJeff Kirsher };
509adfc5217SJeff Kirsher 
510adfc5217SJeff Kirsher struct bnx2x_mcast_ramrod_params {
511adfc5217SJeff Kirsher 	struct bnx2x_mcast_obj *mcast_obj;
512adfc5217SJeff Kirsher 
513adfc5217SJeff Kirsher 	/* Relevant options are RAMROD_COMP_WAIT and RAMROD_DRV_CLR_ONLY */
514adfc5217SJeff Kirsher 	unsigned long ramrod_flags;
515adfc5217SJeff Kirsher 
516adfc5217SJeff Kirsher 	struct list_head mcast_list; /* list of struct bnx2x_mcast_list_elem */
517adfc5217SJeff Kirsher 	/** TODO:
518adfc5217SJeff Kirsher 	 *      - rename it to macs_num.
519adfc5217SJeff Kirsher 	 *      - Add a new command type for handling pending commands
520adfc5217SJeff Kirsher 	 *        (remove "zero semantics").
521adfc5217SJeff Kirsher 	 *
522adfc5217SJeff Kirsher 	 *  Length of mcast_list. If zero and ADD_CONT command - post
523adfc5217SJeff Kirsher 	 *  pending commands.
524adfc5217SJeff Kirsher 	 */
525adfc5217SJeff Kirsher 	int mcast_list_len;
526adfc5217SJeff Kirsher };
527adfc5217SJeff Kirsher 
52886564c3fSYuval Mintz enum bnx2x_mcast_cmd {
529adfc5217SJeff Kirsher 	BNX2X_MCAST_CMD_ADD,
530adfc5217SJeff Kirsher 	BNX2X_MCAST_CMD_CONT,
531adfc5217SJeff Kirsher 	BNX2X_MCAST_CMD_DEL,
532adfc5217SJeff Kirsher 	BNX2X_MCAST_CMD_RESTORE,
533adfc5217SJeff Kirsher };
534adfc5217SJeff Kirsher 
535adfc5217SJeff Kirsher struct bnx2x_mcast_obj {
536adfc5217SJeff Kirsher 	struct bnx2x_raw_obj raw;
537adfc5217SJeff Kirsher 
538adfc5217SJeff Kirsher 	union {
539adfc5217SJeff Kirsher 		struct {
540adfc5217SJeff Kirsher 		#define BNX2X_MCAST_BINS_NUM	256
541adfc5217SJeff Kirsher 		#define BNX2X_MCAST_VEC_SZ	(BNX2X_MCAST_BINS_NUM / 64)
542adfc5217SJeff Kirsher 			u64 vec[BNX2X_MCAST_VEC_SZ];
543adfc5217SJeff Kirsher 
544adfc5217SJeff Kirsher 			/** Number of BINs to clear. Should be updated
545adfc5217SJeff Kirsher 			 *  immediately when a command arrives in order to
546adfc5217SJeff Kirsher 			 *  properly create DEL commands.
547adfc5217SJeff Kirsher 			 */
548adfc5217SJeff Kirsher 			int num_bins_set;
549adfc5217SJeff Kirsher 		} aprox_match;
550adfc5217SJeff Kirsher 
551adfc5217SJeff Kirsher 		struct {
552adfc5217SJeff Kirsher 			struct list_head macs;
553adfc5217SJeff Kirsher 			int num_macs_set;
554adfc5217SJeff Kirsher 		} exact_match;
555adfc5217SJeff Kirsher 	} registry;
556adfc5217SJeff Kirsher 
557adfc5217SJeff Kirsher 	/* Pending commands */
558adfc5217SJeff Kirsher 	struct list_head pending_cmds_head;
559adfc5217SJeff Kirsher 
560adfc5217SJeff Kirsher 	/* A state that is set in raw.pstate, when there are pending commands */
561adfc5217SJeff Kirsher 	int sched_state;
562adfc5217SJeff Kirsher 
563adfc5217SJeff Kirsher 	/* Maximal number of mcast MACs configured in one command */
564adfc5217SJeff Kirsher 	int max_cmd_len;
565adfc5217SJeff Kirsher 
566adfc5217SJeff Kirsher 	/* Total number of currently pending MACs to configure: both
567adfc5217SJeff Kirsher 	 * in the pending commands list and in the current command.
568adfc5217SJeff Kirsher 	 */
569adfc5217SJeff Kirsher 	int total_pending_num;
570adfc5217SJeff Kirsher 
571adfc5217SJeff Kirsher 	u8 engine_id;
572adfc5217SJeff Kirsher 
573adfc5217SJeff Kirsher 	/**
574adfc5217SJeff Kirsher 	 * @param cmd command to execute (BNX2X_MCAST_CMD_X, see above)
575adfc5217SJeff Kirsher 	 */
576adfc5217SJeff Kirsher 	int (*config_mcast)(struct bnx2x *bp,
57786564c3fSYuval Mintz 			    struct bnx2x_mcast_ramrod_params *p,
57886564c3fSYuval Mintz 			    enum bnx2x_mcast_cmd cmd);
579adfc5217SJeff Kirsher 
580adfc5217SJeff Kirsher 	/**
581adfc5217SJeff Kirsher 	 * Fills the ramrod data during the RESTORE flow.
582adfc5217SJeff Kirsher 	 *
583adfc5217SJeff Kirsher 	 * @param bp
584adfc5217SJeff Kirsher 	 * @param o
585adfc5217SJeff Kirsher 	 * @param start_idx Registry index to start from
586adfc5217SJeff Kirsher 	 * @param rdata_idx Index in the ramrod data to start from
587adfc5217SJeff Kirsher 	 *
588adfc5217SJeff Kirsher 	 * @return -1 if we handled the whole registry or index of the last
589adfc5217SJeff Kirsher 	 *         handled registry element.
590adfc5217SJeff Kirsher 	 */
591adfc5217SJeff Kirsher 	int (*hdl_restore)(struct bnx2x *bp, struct bnx2x_mcast_obj *o,
592adfc5217SJeff Kirsher 			   int start_bin, int *rdata_idx);
593adfc5217SJeff Kirsher 
594adfc5217SJeff Kirsher 	int (*enqueue_cmd)(struct bnx2x *bp, struct bnx2x_mcast_obj *o,
59586564c3fSYuval Mintz 			   struct bnx2x_mcast_ramrod_params *p,
59686564c3fSYuval Mintz 			   enum bnx2x_mcast_cmd cmd);
597adfc5217SJeff Kirsher 
598adfc5217SJeff Kirsher 	void (*set_one_rule)(struct bnx2x *bp,
599adfc5217SJeff Kirsher 			     struct bnx2x_mcast_obj *o, int idx,
60086564c3fSYuval Mintz 			     union bnx2x_mcast_config_data *cfg_data,
60186564c3fSYuval Mintz 			     enum bnx2x_mcast_cmd cmd);
602adfc5217SJeff Kirsher 
603adfc5217SJeff Kirsher 	/** Checks if there are more mcast MACs to be set or a previous
604adfc5217SJeff Kirsher 	 *  command is still pending.
605adfc5217SJeff Kirsher 	 */
606adfc5217SJeff Kirsher 	bool (*check_pending)(struct bnx2x_mcast_obj *o);
607adfc5217SJeff Kirsher 
608adfc5217SJeff Kirsher 	/**
609adfc5217SJeff Kirsher 	 * Set/Clear/Check SCHEDULED state of the object
610adfc5217SJeff Kirsher 	 */
611adfc5217SJeff Kirsher 	void (*set_sched)(struct bnx2x_mcast_obj *o);
612adfc5217SJeff Kirsher 	void (*clear_sched)(struct bnx2x_mcast_obj *o);
613adfc5217SJeff Kirsher 	bool (*check_sched)(struct bnx2x_mcast_obj *o);
614adfc5217SJeff Kirsher 
615adfc5217SJeff Kirsher 	/* Wait until all pending commands complete */
616adfc5217SJeff Kirsher 	int (*wait_comp)(struct bnx2x *bp, struct bnx2x_mcast_obj *o);
617adfc5217SJeff Kirsher 
618adfc5217SJeff Kirsher 	/**
619adfc5217SJeff Kirsher 	 * Handle the internal object counters needed for proper
620adfc5217SJeff Kirsher 	 * commands handling. Checks that the provided parameters are
621adfc5217SJeff Kirsher 	 * feasible.
622adfc5217SJeff Kirsher 	 */
623adfc5217SJeff Kirsher 	int (*validate)(struct bnx2x *bp,
62486564c3fSYuval Mintz 			struct bnx2x_mcast_ramrod_params *p,
62586564c3fSYuval Mintz 			enum bnx2x_mcast_cmd cmd);
626adfc5217SJeff Kirsher 
627adfc5217SJeff Kirsher 	/**
628adfc5217SJeff Kirsher 	 * Restore the values of internal counters in case of a failure.
629adfc5217SJeff Kirsher 	 */
630adfc5217SJeff Kirsher 	void (*revert)(struct bnx2x *bp,
631adfc5217SJeff Kirsher 		       struct bnx2x_mcast_ramrod_params *p,
632adfc5217SJeff Kirsher 		       int old_num_bins);
633adfc5217SJeff Kirsher 
634adfc5217SJeff Kirsher 	int (*get_registry_size)(struct bnx2x_mcast_obj *o);
635adfc5217SJeff Kirsher 	void (*set_registry_size)(struct bnx2x_mcast_obj *o, int n);
636adfc5217SJeff Kirsher };
637adfc5217SJeff Kirsher 
638adfc5217SJeff Kirsher /*************************** Credit handling **********************************/
639adfc5217SJeff Kirsher struct bnx2x_credit_pool_obj {
640adfc5217SJeff Kirsher 
641adfc5217SJeff Kirsher 	/* Current amount of credit in the pool */
642adfc5217SJeff Kirsher 	atomic_t	credit;
643adfc5217SJeff Kirsher 
644adfc5217SJeff Kirsher 	/* Maximum allowed credit. put() will check against it. */
645adfc5217SJeff Kirsher 	int		pool_sz;
646adfc5217SJeff Kirsher 
64716a5fd92SYuval Mintz 	/* Allocate a pool table statically.
648adfc5217SJeff Kirsher 	 *
64916a5fd92SYuval Mintz 	 * Currently the maximum allowed size is MAX_MAC_CREDIT_E2(272)
650adfc5217SJeff Kirsher 	 *
651adfc5217SJeff Kirsher 	 * The set bit in the table will mean that the entry is available.
652adfc5217SJeff Kirsher 	 */
653adfc5217SJeff Kirsher #define BNX2X_POOL_VEC_SIZE	(MAX_MAC_CREDIT_E2 / 64)
654adfc5217SJeff Kirsher 	u64		pool_mirror[BNX2X_POOL_VEC_SIZE];
655adfc5217SJeff Kirsher 
656adfc5217SJeff Kirsher 	/* Base pool offset (initialized differently */
657adfc5217SJeff Kirsher 	int		base_pool_offset;
658adfc5217SJeff Kirsher 
659adfc5217SJeff Kirsher 	/**
660adfc5217SJeff Kirsher 	 * Get the next free pool entry.
661adfc5217SJeff Kirsher 	 *
662adfc5217SJeff Kirsher 	 * @return true if there was a free entry in the pool
663adfc5217SJeff Kirsher 	 */
664adfc5217SJeff Kirsher 	bool (*get_entry)(struct bnx2x_credit_pool_obj *o, int *entry);
665adfc5217SJeff Kirsher 
666adfc5217SJeff Kirsher 	/**
667adfc5217SJeff Kirsher 	 * Return the entry back to the pool.
668adfc5217SJeff Kirsher 	 *
669adfc5217SJeff Kirsher 	 * @return true if entry is legal and has been successfully
670adfc5217SJeff Kirsher 	 *         returned to the pool.
671adfc5217SJeff Kirsher 	 */
672adfc5217SJeff Kirsher 	bool (*put_entry)(struct bnx2x_credit_pool_obj *o, int entry);
673adfc5217SJeff Kirsher 
674adfc5217SJeff Kirsher 	/**
675adfc5217SJeff Kirsher 	 * Get the requested amount of credit from the pool.
676adfc5217SJeff Kirsher 	 *
677adfc5217SJeff Kirsher 	 * @param cnt Amount of requested credit
678adfc5217SJeff Kirsher 	 * @return true if the operation is successful
679adfc5217SJeff Kirsher 	 */
680adfc5217SJeff Kirsher 	bool (*get)(struct bnx2x_credit_pool_obj *o, int cnt);
681adfc5217SJeff Kirsher 
682adfc5217SJeff Kirsher 	/**
683adfc5217SJeff Kirsher 	 * Returns the credit to the pool.
684adfc5217SJeff Kirsher 	 *
685adfc5217SJeff Kirsher 	 * @param cnt Amount of credit to return
686adfc5217SJeff Kirsher 	 * @return true if the operation is successful
687adfc5217SJeff Kirsher 	 */
688adfc5217SJeff Kirsher 	bool (*put)(struct bnx2x_credit_pool_obj *o, int cnt);
689adfc5217SJeff Kirsher 
690adfc5217SJeff Kirsher 	/**
691adfc5217SJeff Kirsher 	 * Reads the current amount of credit.
692adfc5217SJeff Kirsher 	 */
693adfc5217SJeff Kirsher 	int (*check)(struct bnx2x_credit_pool_obj *o);
694adfc5217SJeff Kirsher };
695adfc5217SJeff Kirsher 
696adfc5217SJeff Kirsher /*************************** RSS configuration ********************************/
697adfc5217SJeff Kirsher enum {
698adfc5217SJeff Kirsher 	/* RSS_MODE bits are mutually exclusive */
699adfc5217SJeff Kirsher 	BNX2X_RSS_MODE_DISABLED,
700adfc5217SJeff Kirsher 	BNX2X_RSS_MODE_REGULAR,
701adfc5217SJeff Kirsher 
702adfc5217SJeff Kirsher 	BNX2X_RSS_SET_SRCH, /* Setup searcher, E1x specific flag */
703adfc5217SJeff Kirsher 
704adfc5217SJeff Kirsher 	BNX2X_RSS_IPV4,
705adfc5217SJeff Kirsher 	BNX2X_RSS_IPV4_TCP,
7065d317c6aSMerav Sicron 	BNX2X_RSS_IPV4_UDP,
707adfc5217SJeff Kirsher 	BNX2X_RSS_IPV6,
708adfc5217SJeff Kirsher 	BNX2X_RSS_IPV6_TCP,
7095d317c6aSMerav Sicron 	BNX2X_RSS_IPV6_UDP,
710adfc5217SJeff Kirsher };
711adfc5217SJeff Kirsher 
712adfc5217SJeff Kirsher struct bnx2x_config_rss_params {
713adfc5217SJeff Kirsher 	struct bnx2x_rss_config_obj *rss_obj;
714adfc5217SJeff Kirsher 
715adfc5217SJeff Kirsher 	/* may have RAMROD_COMP_WAIT set only */
716adfc5217SJeff Kirsher 	unsigned long	ramrod_flags;
717adfc5217SJeff Kirsher 
718adfc5217SJeff Kirsher 	/* BNX2X_RSS_X bits */
719adfc5217SJeff Kirsher 	unsigned long	rss_flags;
720adfc5217SJeff Kirsher 
721adfc5217SJeff Kirsher 	/* Number hash bits to take into an account */
722adfc5217SJeff Kirsher 	u8		rss_result_mask;
723adfc5217SJeff Kirsher 
724adfc5217SJeff Kirsher 	/* Indirection table */
725adfc5217SJeff Kirsher 	u8		ind_table[T_ETH_INDIRECTION_TABLE_SIZE];
726adfc5217SJeff Kirsher 
727adfc5217SJeff Kirsher 	/* RSS hash values */
728adfc5217SJeff Kirsher 	u32		rss_key[10];
729adfc5217SJeff Kirsher 
730adfc5217SJeff Kirsher 	/* valid only iff BNX2X_RSS_UPDATE_TOE is set */
731adfc5217SJeff Kirsher 	u16		toe_rss_bitmap;
732adfc5217SJeff Kirsher };
733adfc5217SJeff Kirsher 
734adfc5217SJeff Kirsher struct bnx2x_rss_config_obj {
735adfc5217SJeff Kirsher 	struct bnx2x_raw_obj	raw;
736adfc5217SJeff Kirsher 
737adfc5217SJeff Kirsher 	/* RSS engine to use */
738adfc5217SJeff Kirsher 	u8			engine_id;
739adfc5217SJeff Kirsher 
740adfc5217SJeff Kirsher 	/* Last configured indirection table */
741adfc5217SJeff Kirsher 	u8			ind_table[T_ETH_INDIRECTION_TABLE_SIZE];
742adfc5217SJeff Kirsher 
7435d317c6aSMerav Sicron 	/* flags for enabling 4-tupple hash on UDP */
7445d317c6aSMerav Sicron 	u8			udp_rss_v4;
7455d317c6aSMerav Sicron 	u8			udp_rss_v6;
7465d317c6aSMerav Sicron 
747adfc5217SJeff Kirsher 	int (*config_rss)(struct bnx2x *bp,
748adfc5217SJeff Kirsher 			  struct bnx2x_config_rss_params *p);
749adfc5217SJeff Kirsher };
750adfc5217SJeff Kirsher 
751adfc5217SJeff Kirsher /*********************** Queue state update ***********************************/
752adfc5217SJeff Kirsher 
753adfc5217SJeff Kirsher /* UPDATE command options */
754adfc5217SJeff Kirsher enum {
755adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_IN_VLAN_REM,
756adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_IN_VLAN_REM_CHNG,
757adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_OUT_VLAN_REM,
758adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_OUT_VLAN_REM_CHNG,
759adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_ANTI_SPOOF,
760adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_ANTI_SPOOF_CHNG,
761adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_ACTIVATE,
762adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_ACTIVATE_CHNG,
763adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_DEF_VLAN_EN,
764adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_DEF_VLAN_EN_CHNG,
765adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
766adfc5217SJeff Kirsher 	BNX2X_Q_UPDATE_SILENT_VLAN_REM
767adfc5217SJeff Kirsher };
768adfc5217SJeff Kirsher 
769adfc5217SJeff Kirsher /* Allowed Queue states */
770adfc5217SJeff Kirsher enum bnx2x_q_state {
771adfc5217SJeff Kirsher 	BNX2X_Q_STATE_RESET,
772adfc5217SJeff Kirsher 	BNX2X_Q_STATE_INITIALIZED,
773adfc5217SJeff Kirsher 	BNX2X_Q_STATE_ACTIVE,
774adfc5217SJeff Kirsher 	BNX2X_Q_STATE_MULTI_COS,
775adfc5217SJeff Kirsher 	BNX2X_Q_STATE_MCOS_TERMINATED,
776adfc5217SJeff Kirsher 	BNX2X_Q_STATE_INACTIVE,
777adfc5217SJeff Kirsher 	BNX2X_Q_STATE_STOPPED,
778adfc5217SJeff Kirsher 	BNX2X_Q_STATE_TERMINATED,
779adfc5217SJeff Kirsher 	BNX2X_Q_STATE_FLRED,
780adfc5217SJeff Kirsher 	BNX2X_Q_STATE_MAX,
781adfc5217SJeff Kirsher };
782adfc5217SJeff Kirsher 
78367c431a5SAriel Elior /* Allowed Queue states */
78467c431a5SAriel Elior enum bnx2x_q_logical_state {
78567c431a5SAriel Elior 	BNX2X_Q_LOGICAL_STATE_ACTIVE,
78667c431a5SAriel Elior 	BNX2X_Q_LOGICAL_STATE_STOPPED,
78767c431a5SAriel Elior };
78867c431a5SAriel Elior 
789adfc5217SJeff Kirsher /* Allowed commands */
790adfc5217SJeff Kirsher enum bnx2x_queue_cmd {
791adfc5217SJeff Kirsher 	BNX2X_Q_CMD_INIT,
792adfc5217SJeff Kirsher 	BNX2X_Q_CMD_SETUP,
793adfc5217SJeff Kirsher 	BNX2X_Q_CMD_SETUP_TX_ONLY,
794adfc5217SJeff Kirsher 	BNX2X_Q_CMD_DEACTIVATE,
795adfc5217SJeff Kirsher 	BNX2X_Q_CMD_ACTIVATE,
796adfc5217SJeff Kirsher 	BNX2X_Q_CMD_UPDATE,
797adfc5217SJeff Kirsher 	BNX2X_Q_CMD_UPDATE_TPA,
798adfc5217SJeff Kirsher 	BNX2X_Q_CMD_HALT,
799adfc5217SJeff Kirsher 	BNX2X_Q_CMD_CFC_DEL,
800adfc5217SJeff Kirsher 	BNX2X_Q_CMD_TERMINATE,
801adfc5217SJeff Kirsher 	BNX2X_Q_CMD_EMPTY,
802adfc5217SJeff Kirsher 	BNX2X_Q_CMD_MAX,
803adfc5217SJeff Kirsher };
804adfc5217SJeff Kirsher 
805adfc5217SJeff Kirsher /* queue SETUP + INIT flags */
806adfc5217SJeff Kirsher enum {
807adfc5217SJeff Kirsher 	BNX2X_Q_FLG_TPA,
808adfc5217SJeff Kirsher 	BNX2X_Q_FLG_TPA_IPV6,
809621b4d66SDmitry Kravkov 	BNX2X_Q_FLG_TPA_GRO,
810adfc5217SJeff Kirsher 	BNX2X_Q_FLG_STATS,
811adfc5217SJeff Kirsher 	BNX2X_Q_FLG_ZERO_STATS,
812adfc5217SJeff Kirsher 	BNX2X_Q_FLG_ACTIVE,
813adfc5217SJeff Kirsher 	BNX2X_Q_FLG_OV,
814adfc5217SJeff Kirsher 	BNX2X_Q_FLG_VLAN,
815adfc5217SJeff Kirsher 	BNX2X_Q_FLG_COS,
816adfc5217SJeff Kirsher 	BNX2X_Q_FLG_HC,
817adfc5217SJeff Kirsher 	BNX2X_Q_FLG_HC_EN,
818adfc5217SJeff Kirsher 	BNX2X_Q_FLG_DHC,
819adfc5217SJeff Kirsher 	BNX2X_Q_FLG_FCOE,
820adfc5217SJeff Kirsher 	BNX2X_Q_FLG_LEADING_RSS,
821adfc5217SJeff Kirsher 	BNX2X_Q_FLG_MCAST,
822adfc5217SJeff Kirsher 	BNX2X_Q_FLG_DEF_VLAN,
823adfc5217SJeff Kirsher 	BNX2X_Q_FLG_TX_SWITCH,
824adfc5217SJeff Kirsher 	BNX2X_Q_FLG_TX_SEC,
825adfc5217SJeff Kirsher 	BNX2X_Q_FLG_ANTI_SPOOF,
826a3348722SBarak Witkowski 	BNX2X_Q_FLG_SILENT_VLAN_REM,
82791226790SDmitry Kravkov 	BNX2X_Q_FLG_FORCE_DEFAULT_PRI,
828e287a75cSDmitry Kravkov 	BNX2X_Q_FLG_PCSUM_ON_PKT,
829e287a75cSDmitry Kravkov 	BNX2X_Q_FLG_TUN_INC_INNER_IP_ID
830adfc5217SJeff Kirsher };
831adfc5217SJeff Kirsher 
83216a5fd92SYuval Mintz /* Queue type options: queue type may be a combination of below. */
833adfc5217SJeff Kirsher enum bnx2x_q_type {
834adfc5217SJeff Kirsher 	/** TODO: Consider moving both these flags into the init()
835adfc5217SJeff Kirsher 	 *        ramrod params.
836adfc5217SJeff Kirsher 	 */
837adfc5217SJeff Kirsher 	BNX2X_Q_TYPE_HAS_RX,
838adfc5217SJeff Kirsher 	BNX2X_Q_TYPE_HAS_TX,
839adfc5217SJeff Kirsher };
840adfc5217SJeff Kirsher 
841adfc5217SJeff Kirsher #define BNX2X_PRIMARY_CID_INDEX			0
8428d7b0278SAriel Elior #define BNX2X_MULTI_TX_COS_E1X			3 /* QM only */
843adfc5217SJeff Kirsher #define BNX2X_MULTI_TX_COS_E2_E3A0		2
844adfc5217SJeff Kirsher #define BNX2X_MULTI_TX_COS_E3B0			3
8458d7b0278SAriel Elior #define BNX2X_MULTI_TX_COS			3 /* Maximum possible */
846adfc5217SJeff Kirsher 
8473ec9f9caSAriel Elior #define MAC_PAD (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
848adfc5217SJeff Kirsher 
849adfc5217SJeff Kirsher struct bnx2x_queue_init_params {
850adfc5217SJeff Kirsher 	struct {
851adfc5217SJeff Kirsher 		unsigned long	flags;
852adfc5217SJeff Kirsher 		u16		hc_rate;
853adfc5217SJeff Kirsher 		u8		fw_sb_id;
854adfc5217SJeff Kirsher 		u8		sb_cq_index;
855adfc5217SJeff Kirsher 	} tx;
856adfc5217SJeff Kirsher 
857adfc5217SJeff Kirsher 	struct {
858adfc5217SJeff Kirsher 		unsigned long	flags;
859adfc5217SJeff Kirsher 		u16		hc_rate;
860adfc5217SJeff Kirsher 		u8		fw_sb_id;
861adfc5217SJeff Kirsher 		u8		sb_cq_index;
862adfc5217SJeff Kirsher 	} rx;
863adfc5217SJeff Kirsher 
864adfc5217SJeff Kirsher 	/* CID context in the host memory */
865adfc5217SJeff Kirsher 	struct eth_context *cxts[BNX2X_MULTI_TX_COS];
866adfc5217SJeff Kirsher 
867adfc5217SJeff Kirsher 	/* maximum number of cos supported by hardware */
868adfc5217SJeff Kirsher 	u8 max_cos;
869adfc5217SJeff Kirsher };
870adfc5217SJeff Kirsher 
871adfc5217SJeff Kirsher struct bnx2x_queue_terminate_params {
872adfc5217SJeff Kirsher 	/* index within the tx_only cids of this queue object */
873adfc5217SJeff Kirsher 	u8 cid_index;
874adfc5217SJeff Kirsher };
875adfc5217SJeff Kirsher 
876adfc5217SJeff Kirsher struct bnx2x_queue_cfc_del_params {
877adfc5217SJeff Kirsher 	/* index within the tx_only cids of this queue object */
878adfc5217SJeff Kirsher 	u8 cid_index;
879adfc5217SJeff Kirsher };
880adfc5217SJeff Kirsher 
881adfc5217SJeff Kirsher struct bnx2x_queue_update_params {
882adfc5217SJeff Kirsher 	unsigned long	update_flags; /* BNX2X_Q_UPDATE_XX bits */
883adfc5217SJeff Kirsher 	u16		def_vlan;
884adfc5217SJeff Kirsher 	u16		silent_removal_value;
885adfc5217SJeff Kirsher 	u16		silent_removal_mask;
886adfc5217SJeff Kirsher /* index within the tx_only cids of this queue object */
887adfc5217SJeff Kirsher 	u8		cid_index;
888adfc5217SJeff Kirsher };
889adfc5217SJeff Kirsher 
890adfc5217SJeff Kirsher struct rxq_pause_params {
891adfc5217SJeff Kirsher 	u16		bd_th_lo;
892adfc5217SJeff Kirsher 	u16		bd_th_hi;
893adfc5217SJeff Kirsher 	u16		rcq_th_lo;
894adfc5217SJeff Kirsher 	u16		rcq_th_hi;
895adfc5217SJeff Kirsher 	u16		sge_th_lo; /* valid iff BNX2X_Q_FLG_TPA */
896adfc5217SJeff Kirsher 	u16		sge_th_hi; /* valid iff BNX2X_Q_FLG_TPA */
897adfc5217SJeff Kirsher 	u16		pri_map;
898adfc5217SJeff Kirsher };
899adfc5217SJeff Kirsher 
900adfc5217SJeff Kirsher /* general */
901adfc5217SJeff Kirsher struct bnx2x_general_setup_params {
902adfc5217SJeff Kirsher 	/* valid iff BNX2X_Q_FLG_STATS */
903adfc5217SJeff Kirsher 	u8		stat_id;
904adfc5217SJeff Kirsher 
905adfc5217SJeff Kirsher 	u8		spcl_id;
906adfc5217SJeff Kirsher 	u16		mtu;
907adfc5217SJeff Kirsher 	u8		cos;
908adfc5217SJeff Kirsher };
909adfc5217SJeff Kirsher 
910adfc5217SJeff Kirsher struct bnx2x_rxq_setup_params {
911adfc5217SJeff Kirsher 	/* dma */
912adfc5217SJeff Kirsher 	dma_addr_t	dscr_map;
913adfc5217SJeff Kirsher 	dma_addr_t	sge_map;
914adfc5217SJeff Kirsher 	dma_addr_t	rcq_map;
915adfc5217SJeff Kirsher 	dma_addr_t	rcq_np_map;
916adfc5217SJeff Kirsher 
917adfc5217SJeff Kirsher 	u16		drop_flags;
918adfc5217SJeff Kirsher 	u16		buf_sz;
919adfc5217SJeff Kirsher 	u8		fw_sb_id;
920adfc5217SJeff Kirsher 	u8		cl_qzone_id;
921adfc5217SJeff Kirsher 
922adfc5217SJeff Kirsher 	/* valid iff BNX2X_Q_FLG_TPA */
923adfc5217SJeff Kirsher 	u16		tpa_agg_sz;
924adfc5217SJeff Kirsher 	u16		sge_buf_sz;
925adfc5217SJeff Kirsher 	u8		max_sges_pkt;
926adfc5217SJeff Kirsher 	u8		max_tpa_queues;
927adfc5217SJeff Kirsher 	u8		rss_engine_id;
928adfc5217SJeff Kirsher 
929259afa1fSYuval Mintz 	/* valid iff BNX2X_Q_FLG_MCAST */
930259afa1fSYuval Mintz 	u8		mcast_engine_id;
931259afa1fSYuval Mintz 
932adfc5217SJeff Kirsher 	u8		cache_line_log;
933adfc5217SJeff Kirsher 
934adfc5217SJeff Kirsher 	u8		sb_cq_index;
935adfc5217SJeff Kirsher 
936adfc5217SJeff Kirsher 	/* valid iff BXN2X_Q_FLG_SILENT_VLAN_REM */
937adfc5217SJeff Kirsher 	u16 silent_removal_value;
938adfc5217SJeff Kirsher 	u16 silent_removal_mask;
939adfc5217SJeff Kirsher };
940adfc5217SJeff Kirsher 
941adfc5217SJeff Kirsher struct bnx2x_txq_setup_params {
942adfc5217SJeff Kirsher 	/* dma */
943adfc5217SJeff Kirsher 	dma_addr_t	dscr_map;
944adfc5217SJeff Kirsher 
945adfc5217SJeff Kirsher 	u8		fw_sb_id;
946adfc5217SJeff Kirsher 	u8		sb_cq_index;
947adfc5217SJeff Kirsher 	u8		cos;		/* valid iff BNX2X_Q_FLG_COS */
948adfc5217SJeff Kirsher 	u16		traffic_type;
949adfc5217SJeff Kirsher 	/* equals to the leading rss client id, used for TX classification*/
950adfc5217SJeff Kirsher 	u8		tss_leading_cl_id;
951adfc5217SJeff Kirsher 
952adfc5217SJeff Kirsher 	/* valid iff BNX2X_Q_FLG_DEF_VLAN */
953adfc5217SJeff Kirsher 	u16		default_vlan;
954adfc5217SJeff Kirsher };
955adfc5217SJeff Kirsher 
956adfc5217SJeff Kirsher struct bnx2x_queue_setup_params {
957adfc5217SJeff Kirsher 	struct bnx2x_general_setup_params gen_params;
958adfc5217SJeff Kirsher 	struct bnx2x_txq_setup_params txq_params;
959adfc5217SJeff Kirsher 	struct bnx2x_rxq_setup_params rxq_params;
960adfc5217SJeff Kirsher 	struct rxq_pause_params pause_params;
961adfc5217SJeff Kirsher 	unsigned long flags;
962adfc5217SJeff Kirsher };
963adfc5217SJeff Kirsher 
964adfc5217SJeff Kirsher struct bnx2x_queue_setup_tx_only_params {
965adfc5217SJeff Kirsher 	struct bnx2x_general_setup_params	gen_params;
966adfc5217SJeff Kirsher 	struct bnx2x_txq_setup_params		txq_params;
967adfc5217SJeff Kirsher 	unsigned long				flags;
968adfc5217SJeff Kirsher 	/* index within the tx_only cids of this queue object */
969adfc5217SJeff Kirsher 	u8					cid_index;
970adfc5217SJeff Kirsher };
971adfc5217SJeff Kirsher 
972adfc5217SJeff Kirsher struct bnx2x_queue_state_params {
973adfc5217SJeff Kirsher 	struct bnx2x_queue_sp_obj *q_obj;
974adfc5217SJeff Kirsher 
975adfc5217SJeff Kirsher 	/* Current command */
976adfc5217SJeff Kirsher 	enum bnx2x_queue_cmd cmd;
977adfc5217SJeff Kirsher 
978adfc5217SJeff Kirsher 	/* may have RAMROD_COMP_WAIT set only */
979adfc5217SJeff Kirsher 	unsigned long ramrod_flags;
980adfc5217SJeff Kirsher 
981adfc5217SJeff Kirsher 	/* Params according to the current command */
982adfc5217SJeff Kirsher 	union {
983adfc5217SJeff Kirsher 		struct bnx2x_queue_update_params	update;
984adfc5217SJeff Kirsher 		struct bnx2x_queue_setup_params		setup;
985adfc5217SJeff Kirsher 		struct bnx2x_queue_init_params		init;
986adfc5217SJeff Kirsher 		struct bnx2x_queue_setup_tx_only_params	tx_only;
987adfc5217SJeff Kirsher 		struct bnx2x_queue_terminate_params	terminate;
988adfc5217SJeff Kirsher 		struct bnx2x_queue_cfc_del_params	cfc_del;
989adfc5217SJeff Kirsher 	} params;
990adfc5217SJeff Kirsher };
991adfc5217SJeff Kirsher 
992a3348722SBarak Witkowski struct bnx2x_viflist_params {
993a3348722SBarak Witkowski 	u8 echo_res;
994a3348722SBarak Witkowski 	u8 func_bit_map_res;
995a3348722SBarak Witkowski };
996a3348722SBarak Witkowski 
997adfc5217SJeff Kirsher struct bnx2x_queue_sp_obj {
998adfc5217SJeff Kirsher 	u32		cids[BNX2X_MULTI_TX_COS];
999adfc5217SJeff Kirsher 	u8		cl_id;
1000adfc5217SJeff Kirsher 	u8		func_id;
1001adfc5217SJeff Kirsher 
100216a5fd92SYuval Mintz 	/* number of traffic classes supported by queue.
100316a5fd92SYuval Mintz 	 * The primary connection of the queue supports the first traffic
100416a5fd92SYuval Mintz 	 * class. Any further traffic class is supported by a tx-only
1005adfc5217SJeff Kirsher 	 * connection.
1006adfc5217SJeff Kirsher 	 *
1007adfc5217SJeff Kirsher 	 * Therefore max_cos is also a number of valid entries in the cids
1008adfc5217SJeff Kirsher 	 * array.
1009adfc5217SJeff Kirsher 	 */
1010adfc5217SJeff Kirsher 	u8 max_cos;
1011adfc5217SJeff Kirsher 	u8 num_tx_only, next_tx_only;
1012adfc5217SJeff Kirsher 
1013adfc5217SJeff Kirsher 	enum bnx2x_q_state state, next_state;
1014adfc5217SJeff Kirsher 
1015adfc5217SJeff Kirsher 	/* bits from enum bnx2x_q_type */
1016adfc5217SJeff Kirsher 	unsigned long	type;
1017adfc5217SJeff Kirsher 
1018adfc5217SJeff Kirsher 	/* BNX2X_Q_CMD_XX bits. This object implements "one
1019adfc5217SJeff Kirsher 	 * pending" paradigm but for debug and tracing purposes it's
102016a5fd92SYuval Mintz 	 * more convenient to have different bits for different
1021adfc5217SJeff Kirsher 	 * commands.
1022adfc5217SJeff Kirsher 	 */
1023adfc5217SJeff Kirsher 	unsigned long	pending;
1024adfc5217SJeff Kirsher 
1025adfc5217SJeff Kirsher 	/* Buffer to use as a ramrod data and its mapping */
1026adfc5217SJeff Kirsher 	void		*rdata;
1027adfc5217SJeff Kirsher 	dma_addr_t	rdata_mapping;
1028adfc5217SJeff Kirsher 
1029adfc5217SJeff Kirsher 	/**
1030adfc5217SJeff Kirsher 	 * Performs one state change according to the given parameters.
1031adfc5217SJeff Kirsher 	 *
1032adfc5217SJeff Kirsher 	 * @return 0 in case of success and negative value otherwise.
1033adfc5217SJeff Kirsher 	 */
1034adfc5217SJeff Kirsher 	int (*send_cmd)(struct bnx2x *bp,
1035adfc5217SJeff Kirsher 			struct bnx2x_queue_state_params *params);
1036adfc5217SJeff Kirsher 
1037adfc5217SJeff Kirsher 	/**
1038adfc5217SJeff Kirsher 	 * Sets the pending bit according to the requested transition.
1039adfc5217SJeff Kirsher 	 */
1040adfc5217SJeff Kirsher 	int (*set_pending)(struct bnx2x_queue_sp_obj *o,
1041adfc5217SJeff Kirsher 			   struct bnx2x_queue_state_params *params);
1042adfc5217SJeff Kirsher 
1043adfc5217SJeff Kirsher 	/**
1044adfc5217SJeff Kirsher 	 * Checks that the requested state transition is legal.
1045adfc5217SJeff Kirsher 	 */
1046adfc5217SJeff Kirsher 	int (*check_transition)(struct bnx2x *bp,
1047adfc5217SJeff Kirsher 				struct bnx2x_queue_sp_obj *o,
1048adfc5217SJeff Kirsher 				struct bnx2x_queue_state_params *params);
1049adfc5217SJeff Kirsher 
1050adfc5217SJeff Kirsher 	/**
1051adfc5217SJeff Kirsher 	 * Completes the pending command.
1052adfc5217SJeff Kirsher 	 */
1053adfc5217SJeff Kirsher 	int (*complete_cmd)(struct bnx2x *bp,
1054adfc5217SJeff Kirsher 			    struct bnx2x_queue_sp_obj *o,
1055adfc5217SJeff Kirsher 			    enum bnx2x_queue_cmd);
1056adfc5217SJeff Kirsher 
1057adfc5217SJeff Kirsher 	int (*wait_comp)(struct bnx2x *bp,
1058adfc5217SJeff Kirsher 			 struct bnx2x_queue_sp_obj *o,
1059adfc5217SJeff Kirsher 			 enum bnx2x_queue_cmd cmd);
1060adfc5217SJeff Kirsher };
1061adfc5217SJeff Kirsher 
1062adfc5217SJeff Kirsher /********************** Function state update *********************************/
1063adfc5217SJeff Kirsher /* Allowed Function states */
1064adfc5217SJeff Kirsher enum bnx2x_func_state {
1065adfc5217SJeff Kirsher 	BNX2X_F_STATE_RESET,
1066adfc5217SJeff Kirsher 	BNX2X_F_STATE_INITIALIZED,
1067adfc5217SJeff Kirsher 	BNX2X_F_STATE_STARTED,
1068adfc5217SJeff Kirsher 	BNX2X_F_STATE_TX_STOPPED,
1069adfc5217SJeff Kirsher 	BNX2X_F_STATE_MAX,
1070adfc5217SJeff Kirsher };
1071adfc5217SJeff Kirsher 
1072adfc5217SJeff Kirsher /* Allowed Function commands */
1073adfc5217SJeff Kirsher enum bnx2x_func_cmd {
1074adfc5217SJeff Kirsher 	BNX2X_F_CMD_HW_INIT,
1075adfc5217SJeff Kirsher 	BNX2X_F_CMD_START,
1076adfc5217SJeff Kirsher 	BNX2X_F_CMD_STOP,
1077adfc5217SJeff Kirsher 	BNX2X_F_CMD_HW_RESET,
1078a3348722SBarak Witkowski 	BNX2X_F_CMD_AFEX_UPDATE,
1079a3348722SBarak Witkowski 	BNX2X_F_CMD_AFEX_VIFLISTS,
1080adfc5217SJeff Kirsher 	BNX2X_F_CMD_TX_STOP,
1081adfc5217SJeff Kirsher 	BNX2X_F_CMD_TX_START,
108255c11941SMerav Sicron 	BNX2X_F_CMD_SWITCH_UPDATE,
1083adfc5217SJeff Kirsher 	BNX2X_F_CMD_MAX,
1084adfc5217SJeff Kirsher };
1085adfc5217SJeff Kirsher 
1086adfc5217SJeff Kirsher struct bnx2x_func_hw_init_params {
1087adfc5217SJeff Kirsher 	/* A load phase returned by MCP.
1088adfc5217SJeff Kirsher 	 *
1089adfc5217SJeff Kirsher 	 * May be:
1090adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_COMMON_CHIP
1091adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_COMMON
1092adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_PORT
1093adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_FUNCTION
1094adfc5217SJeff Kirsher 	 */
1095adfc5217SJeff Kirsher 	u32 load_phase;
1096adfc5217SJeff Kirsher };
1097adfc5217SJeff Kirsher 
1098adfc5217SJeff Kirsher struct bnx2x_func_hw_reset_params {
1099adfc5217SJeff Kirsher 	/* A load phase returned by MCP.
1100adfc5217SJeff Kirsher 	 *
1101adfc5217SJeff Kirsher 	 * May be:
1102adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_COMMON_CHIP
1103adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_COMMON
1104adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_PORT
1105adfc5217SJeff Kirsher 	 *		FW_MSG_CODE_DRV_LOAD_FUNCTION
1106adfc5217SJeff Kirsher 	 */
1107adfc5217SJeff Kirsher 	u32 reset_phase;
1108adfc5217SJeff Kirsher };
1109adfc5217SJeff Kirsher 
1110adfc5217SJeff Kirsher struct bnx2x_func_start_params {
1111adfc5217SJeff Kirsher 	/* Multi Function mode:
1112adfc5217SJeff Kirsher 	 *	- Single Function
1113adfc5217SJeff Kirsher 	 *	- Switch Dependent
1114adfc5217SJeff Kirsher 	 *	- Switch Independent
1115adfc5217SJeff Kirsher 	 */
1116adfc5217SJeff Kirsher 	u16 mf_mode;
1117adfc5217SJeff Kirsher 
1118adfc5217SJeff Kirsher 	/* Switch Dependent mode outer VLAN tag */
1119adfc5217SJeff Kirsher 	u16 sd_vlan_tag;
1120adfc5217SJeff Kirsher 
1121adfc5217SJeff Kirsher 	/* Function cos mode */
1122adfc5217SJeff Kirsher 	u8 network_cos_mode;
11231bc277f7SDmitry Kravkov 
11241bc277f7SDmitry Kravkov 	/* NVGRE classification enablement */
11251bc277f7SDmitry Kravkov 	u8 nvgre_clss_en;
11261bc277f7SDmitry Kravkov 
11271bc277f7SDmitry Kravkov 	/* NO_GRE_TUNNEL/NVGRE_TUNNEL/L2GRE_TUNNEL/IPGRE_TUNNEL */
11281bc277f7SDmitry Kravkov 	u8 gre_tunnel_mode;
11291bc277f7SDmitry Kravkov 
11301bc277f7SDmitry Kravkov 	/* GRE_OUTER_HEADERS_RSS/GRE_INNER_HEADERS_RSS/NVGRE_KEY_ENTROPY_RSS */
11311bc277f7SDmitry Kravkov 	u8 gre_tunnel_rss;
1132adfc5217SJeff Kirsher };
1133adfc5217SJeff Kirsher 
113455c11941SMerav Sicron struct bnx2x_func_switch_update_params {
113555c11941SMerav Sicron 	u8 suspend;
113655c11941SMerav Sicron };
113755c11941SMerav Sicron 
1138a3348722SBarak Witkowski struct bnx2x_func_afex_update_params {
1139a3348722SBarak Witkowski 	u16 vif_id;
1140a3348722SBarak Witkowski 	u16 afex_default_vlan;
1141a3348722SBarak Witkowski 	u8 allowed_priorities;
1142a3348722SBarak Witkowski };
1143a3348722SBarak Witkowski 
1144a3348722SBarak Witkowski struct bnx2x_func_afex_viflists_params {
1145a3348722SBarak Witkowski 	u16 vif_list_index;
1146a3348722SBarak Witkowski 	u8 func_bit_map;
1147a3348722SBarak Witkowski 	u8 afex_vif_list_command;
1148a3348722SBarak Witkowski 	u8 func_to_clear;
1149a3348722SBarak Witkowski };
1150adfc5217SJeff Kirsher struct bnx2x_func_tx_start_params {
1151adfc5217SJeff Kirsher 	struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
1152adfc5217SJeff Kirsher 	u8 dcb_enabled;
1153adfc5217SJeff Kirsher 	u8 dcb_version;
1154adfc5217SJeff Kirsher 	u8 dont_add_pri_0_en;
1155adfc5217SJeff Kirsher };
1156adfc5217SJeff Kirsher 
1157adfc5217SJeff Kirsher struct bnx2x_func_state_params {
1158adfc5217SJeff Kirsher 	struct bnx2x_func_sp_obj *f_obj;
1159adfc5217SJeff Kirsher 
1160adfc5217SJeff Kirsher 	/* Current command */
1161adfc5217SJeff Kirsher 	enum bnx2x_func_cmd cmd;
1162adfc5217SJeff Kirsher 
1163adfc5217SJeff Kirsher 	/* may have RAMROD_COMP_WAIT set only */
1164adfc5217SJeff Kirsher 	unsigned long	ramrod_flags;
1165adfc5217SJeff Kirsher 
1166adfc5217SJeff Kirsher 	/* Params according to the current command */
1167adfc5217SJeff Kirsher 	union {
1168adfc5217SJeff Kirsher 		struct bnx2x_func_hw_init_params hw_init;
1169adfc5217SJeff Kirsher 		struct bnx2x_func_hw_reset_params hw_reset;
1170adfc5217SJeff Kirsher 		struct bnx2x_func_start_params start;
117155c11941SMerav Sicron 		struct bnx2x_func_switch_update_params switch_update;
1172a3348722SBarak Witkowski 		struct bnx2x_func_afex_update_params afex_update;
1173a3348722SBarak Witkowski 		struct bnx2x_func_afex_viflists_params afex_viflists;
1174adfc5217SJeff Kirsher 		struct bnx2x_func_tx_start_params tx_start;
1175adfc5217SJeff Kirsher 	} params;
1176adfc5217SJeff Kirsher };
1177adfc5217SJeff Kirsher 
1178adfc5217SJeff Kirsher struct bnx2x_func_sp_drv_ops {
1179adfc5217SJeff Kirsher 	/* Init tool + runtime initialization:
1180adfc5217SJeff Kirsher 	 *      - Common Chip
1181adfc5217SJeff Kirsher 	 *      - Common (per Path)
1182adfc5217SJeff Kirsher 	 *      - Port
1183adfc5217SJeff Kirsher 	 *      - Function phases
1184adfc5217SJeff Kirsher 	 */
1185adfc5217SJeff Kirsher 	int (*init_hw_cmn_chip)(struct bnx2x *bp);
1186adfc5217SJeff Kirsher 	int (*init_hw_cmn)(struct bnx2x *bp);
1187adfc5217SJeff Kirsher 	int (*init_hw_port)(struct bnx2x *bp);
1188adfc5217SJeff Kirsher 	int (*init_hw_func)(struct bnx2x *bp);
1189adfc5217SJeff Kirsher 
1190adfc5217SJeff Kirsher 	/* Reset Function HW: Common, Port, Function phases. */
1191adfc5217SJeff Kirsher 	void (*reset_hw_cmn)(struct bnx2x *bp);
1192adfc5217SJeff Kirsher 	void (*reset_hw_port)(struct bnx2x *bp);
1193adfc5217SJeff Kirsher 	void (*reset_hw_func)(struct bnx2x *bp);
1194adfc5217SJeff Kirsher 
1195adfc5217SJeff Kirsher 	/* Init/Free GUNZIP resources */
1196adfc5217SJeff Kirsher 	int (*gunzip_init)(struct bnx2x *bp);
1197adfc5217SJeff Kirsher 	void (*gunzip_end)(struct bnx2x *bp);
1198adfc5217SJeff Kirsher 
1199adfc5217SJeff Kirsher 	/* Prepare/Release FW resources */
1200adfc5217SJeff Kirsher 	int (*init_fw)(struct bnx2x *bp);
1201adfc5217SJeff Kirsher 	void (*release_fw)(struct bnx2x *bp);
1202adfc5217SJeff Kirsher };
1203adfc5217SJeff Kirsher 
1204adfc5217SJeff Kirsher struct bnx2x_func_sp_obj {
1205adfc5217SJeff Kirsher 	enum bnx2x_func_state	state, next_state;
1206adfc5217SJeff Kirsher 
1207adfc5217SJeff Kirsher 	/* BNX2X_FUNC_CMD_XX bits. This object implements "one
1208adfc5217SJeff Kirsher 	 * pending" paradigm but for debug and tracing purposes it's
120916a5fd92SYuval Mintz 	 * more convenient to have different bits for different
1210adfc5217SJeff Kirsher 	 * commands.
1211adfc5217SJeff Kirsher 	 */
1212adfc5217SJeff Kirsher 	unsigned long		pending;
1213adfc5217SJeff Kirsher 
1214adfc5217SJeff Kirsher 	/* Buffer to use as a ramrod data and its mapping */
1215adfc5217SJeff Kirsher 	void			*rdata;
1216adfc5217SJeff Kirsher 	dma_addr_t		rdata_mapping;
1217adfc5217SJeff Kirsher 
1218a3348722SBarak Witkowski 	/* Buffer to use as a afex ramrod data and its mapping.
1219a3348722SBarak Witkowski 	 * This can't be same rdata as above because afex ramrod requests
1220a3348722SBarak Witkowski 	 * can arrive to the object in parallel to other ramrod requests.
1221a3348722SBarak Witkowski 	 */
1222a3348722SBarak Witkowski 	void			*afex_rdata;
1223a3348722SBarak Witkowski 	dma_addr_t		afex_rdata_mapping;
1224a3348722SBarak Witkowski 
1225adfc5217SJeff Kirsher 	/* this mutex validates that when pending flag is taken, the next
1226adfc5217SJeff Kirsher 	 * ramrod to be sent will be the one set the pending bit
1227adfc5217SJeff Kirsher 	 */
1228adfc5217SJeff Kirsher 	struct mutex		one_pending_mutex;
1229adfc5217SJeff Kirsher 
1230adfc5217SJeff Kirsher 	/* Driver interface */
1231adfc5217SJeff Kirsher 	struct bnx2x_func_sp_drv_ops	*drv;
1232adfc5217SJeff Kirsher 
1233adfc5217SJeff Kirsher 	/**
1234adfc5217SJeff Kirsher 	 * Performs one state change according to the given parameters.
1235adfc5217SJeff Kirsher 	 *
1236adfc5217SJeff Kirsher 	 * @return 0 in case of success and negative value otherwise.
1237adfc5217SJeff Kirsher 	 */
1238adfc5217SJeff Kirsher 	int (*send_cmd)(struct bnx2x *bp,
1239adfc5217SJeff Kirsher 			struct bnx2x_func_state_params *params);
1240adfc5217SJeff Kirsher 
1241adfc5217SJeff Kirsher 	/**
1242adfc5217SJeff Kirsher 	 * Checks that the requested state transition is legal.
1243adfc5217SJeff Kirsher 	 */
1244adfc5217SJeff Kirsher 	int (*check_transition)(struct bnx2x *bp,
1245adfc5217SJeff Kirsher 				struct bnx2x_func_sp_obj *o,
1246adfc5217SJeff Kirsher 				struct bnx2x_func_state_params *params);
1247adfc5217SJeff Kirsher 
1248adfc5217SJeff Kirsher 	/**
1249adfc5217SJeff Kirsher 	 * Completes the pending command.
1250adfc5217SJeff Kirsher 	 */
1251adfc5217SJeff Kirsher 	int (*complete_cmd)(struct bnx2x *bp,
1252adfc5217SJeff Kirsher 			    struct bnx2x_func_sp_obj *o,
1253adfc5217SJeff Kirsher 			    enum bnx2x_func_cmd cmd);
1254adfc5217SJeff Kirsher 
1255adfc5217SJeff Kirsher 	int (*wait_comp)(struct bnx2x *bp, struct bnx2x_func_sp_obj *o,
1256adfc5217SJeff Kirsher 			 enum bnx2x_func_cmd cmd);
1257adfc5217SJeff Kirsher };
1258adfc5217SJeff Kirsher 
1259adfc5217SJeff Kirsher /********************** Interfaces ********************************************/
1260adfc5217SJeff Kirsher /* Queueable objects set */
1261adfc5217SJeff Kirsher union bnx2x_qable_obj {
1262adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_obj vlan_mac;
1263adfc5217SJeff Kirsher };
1264adfc5217SJeff Kirsher /************** Function state update *********/
1265adfc5217SJeff Kirsher void bnx2x_init_func_obj(struct bnx2x *bp,
1266adfc5217SJeff Kirsher 			 struct bnx2x_func_sp_obj *obj,
1267adfc5217SJeff Kirsher 			 void *rdata, dma_addr_t rdata_mapping,
1268a3348722SBarak Witkowski 			 void *afex_rdata, dma_addr_t afex_rdata_mapping,
1269adfc5217SJeff Kirsher 			 struct bnx2x_func_sp_drv_ops *drv_iface);
1270adfc5217SJeff Kirsher 
1271adfc5217SJeff Kirsher int bnx2x_func_state_change(struct bnx2x *bp,
1272adfc5217SJeff Kirsher 			    struct bnx2x_func_state_params *params);
1273adfc5217SJeff Kirsher 
1274adfc5217SJeff Kirsher enum bnx2x_func_state bnx2x_func_get_state(struct bnx2x *bp,
1275adfc5217SJeff Kirsher 					   struct bnx2x_func_sp_obj *o);
1276adfc5217SJeff Kirsher /******************* Queue State **************/
1277adfc5217SJeff Kirsher void bnx2x_init_queue_obj(struct bnx2x *bp,
1278adfc5217SJeff Kirsher 			  struct bnx2x_queue_sp_obj *obj, u8 cl_id, u32 *cids,
1279adfc5217SJeff Kirsher 			  u8 cid_cnt, u8 func_id, void *rdata,
1280adfc5217SJeff Kirsher 			  dma_addr_t rdata_mapping, unsigned long type);
1281adfc5217SJeff Kirsher 
1282adfc5217SJeff Kirsher int bnx2x_queue_state_change(struct bnx2x *bp,
1283adfc5217SJeff Kirsher 			     struct bnx2x_queue_state_params *params);
1284adfc5217SJeff Kirsher 
128567c431a5SAriel Elior int bnx2x_get_q_logical_state(struct bnx2x *bp,
128667c431a5SAriel Elior 			       struct bnx2x_queue_sp_obj *obj);
128767c431a5SAriel Elior 
1288adfc5217SJeff Kirsher /********************* VLAN-MAC ****************/
1289adfc5217SJeff Kirsher void bnx2x_init_mac_obj(struct bnx2x *bp,
1290adfc5217SJeff Kirsher 			struct bnx2x_vlan_mac_obj *mac_obj,
1291adfc5217SJeff Kirsher 			u8 cl_id, u32 cid, u8 func_id, void *rdata,
1292adfc5217SJeff Kirsher 			dma_addr_t rdata_mapping, int state,
1293adfc5217SJeff Kirsher 			unsigned long *pstate, bnx2x_obj_type type,
1294adfc5217SJeff Kirsher 			struct bnx2x_credit_pool_obj *macs_pool);
1295adfc5217SJeff Kirsher 
1296adfc5217SJeff Kirsher void bnx2x_init_vlan_obj(struct bnx2x *bp,
1297adfc5217SJeff Kirsher 			 struct bnx2x_vlan_mac_obj *vlan_obj,
1298adfc5217SJeff Kirsher 			 u8 cl_id, u32 cid, u8 func_id, void *rdata,
1299adfc5217SJeff Kirsher 			 dma_addr_t rdata_mapping, int state,
1300adfc5217SJeff Kirsher 			 unsigned long *pstate, bnx2x_obj_type type,
1301adfc5217SJeff Kirsher 			 struct bnx2x_credit_pool_obj *vlans_pool);
1302adfc5217SJeff Kirsher 
1303adfc5217SJeff Kirsher void bnx2x_init_vlan_mac_obj(struct bnx2x *bp,
1304adfc5217SJeff Kirsher 			     struct bnx2x_vlan_mac_obj *vlan_mac_obj,
1305adfc5217SJeff Kirsher 			     u8 cl_id, u32 cid, u8 func_id, void *rdata,
1306adfc5217SJeff Kirsher 			     dma_addr_t rdata_mapping, int state,
1307adfc5217SJeff Kirsher 			     unsigned long *pstate, bnx2x_obj_type type,
1308adfc5217SJeff Kirsher 			     struct bnx2x_credit_pool_obj *macs_pool,
1309adfc5217SJeff Kirsher 			     struct bnx2x_credit_pool_obj *vlans_pool);
1310adfc5217SJeff Kirsher 
13118b09be5fSYuval Mintz int bnx2x_vlan_mac_h_read_lock(struct bnx2x *bp,
13128b09be5fSYuval Mintz 					struct bnx2x_vlan_mac_obj *o);
13138b09be5fSYuval Mintz void bnx2x_vlan_mac_h_read_unlock(struct bnx2x *bp,
13148b09be5fSYuval Mintz 				  struct bnx2x_vlan_mac_obj *o);
13158b09be5fSYuval Mintz int bnx2x_vlan_mac_h_write_lock(struct bnx2x *bp,
13168b09be5fSYuval Mintz 				struct bnx2x_vlan_mac_obj *o);
13178b09be5fSYuval Mintz void bnx2x_vlan_mac_h_write_unlock(struct bnx2x *bp,
13188b09be5fSYuval Mintz 					  struct bnx2x_vlan_mac_obj *o);
1319adfc5217SJeff Kirsher int bnx2x_config_vlan_mac(struct bnx2x *bp,
1320adfc5217SJeff Kirsher 			   struct bnx2x_vlan_mac_ramrod_params *p);
1321adfc5217SJeff Kirsher 
1322adfc5217SJeff Kirsher int bnx2x_vlan_mac_move(struct bnx2x *bp,
1323adfc5217SJeff Kirsher 			struct bnx2x_vlan_mac_ramrod_params *p,
1324adfc5217SJeff Kirsher 			struct bnx2x_vlan_mac_obj *dest_o);
1325adfc5217SJeff Kirsher 
1326adfc5217SJeff Kirsher /********************* RX MODE ****************/
1327adfc5217SJeff Kirsher 
1328adfc5217SJeff Kirsher void bnx2x_init_rx_mode_obj(struct bnx2x *bp,
1329adfc5217SJeff Kirsher 			    struct bnx2x_rx_mode_obj *o);
1330adfc5217SJeff Kirsher 
1331adfc5217SJeff Kirsher /**
13321aa8b471SBen Hutchings  * bnx2x_config_rx_mode - Send and RX_MODE ramrod according to the provided parameters.
1333adfc5217SJeff Kirsher  *
13341aa8b471SBen Hutchings  * @p: Command parameters
1335adfc5217SJeff Kirsher  *
133616a5fd92SYuval Mintz  * Return: 0 - if operation was successful and there is no pending completions,
1337adfc5217SJeff Kirsher  *         positive number - if there are pending completions,
1338adfc5217SJeff Kirsher  *         negative - if there were errors
1339adfc5217SJeff Kirsher  */
1340adfc5217SJeff Kirsher int bnx2x_config_rx_mode(struct bnx2x *bp,
1341adfc5217SJeff Kirsher 			 struct bnx2x_rx_mode_ramrod_params *p);
1342adfc5217SJeff Kirsher 
1343adfc5217SJeff Kirsher /****************** MULTICASTS ****************/
1344adfc5217SJeff Kirsher 
1345adfc5217SJeff Kirsher void bnx2x_init_mcast_obj(struct bnx2x *bp,
1346adfc5217SJeff Kirsher 			  struct bnx2x_mcast_obj *mcast_obj,
1347adfc5217SJeff Kirsher 			  u8 mcast_cl_id, u32 mcast_cid, u8 func_id,
1348adfc5217SJeff Kirsher 			  u8 engine_id, void *rdata, dma_addr_t rdata_mapping,
1349adfc5217SJeff Kirsher 			  int state, unsigned long *pstate,
1350adfc5217SJeff Kirsher 			  bnx2x_obj_type type);
1351adfc5217SJeff Kirsher 
1352adfc5217SJeff Kirsher /**
13531aa8b471SBen Hutchings  * bnx2x_config_mcast - Configure multicast MACs list.
13541aa8b471SBen Hutchings  *
13551aa8b471SBen Hutchings  * @cmd: command to execute: BNX2X_MCAST_CMD_X
13561aa8b471SBen Hutchings  *
13571aa8b471SBen Hutchings  * May configure a new list
1358adfc5217SJeff Kirsher  * provided in p->mcast_list (BNX2X_MCAST_CMD_ADD), clean up
1359adfc5217SJeff Kirsher  * (BNX2X_MCAST_CMD_DEL) or restore (BNX2X_MCAST_CMD_RESTORE) a current
1360adfc5217SJeff Kirsher  * configuration, continue to execute the pending commands
1361adfc5217SJeff Kirsher  * (BNX2X_MCAST_CMD_CONT).
1362adfc5217SJeff Kirsher  *
1363adfc5217SJeff Kirsher  * If previous command is still pending or if number of MACs to
1364adfc5217SJeff Kirsher  * configure is more that maximum number of MACs in one command,
1365adfc5217SJeff Kirsher  * the current command will be enqueued to the tail of the
1366adfc5217SJeff Kirsher  * pending commands list.
1367adfc5217SJeff Kirsher  *
136816a5fd92SYuval Mintz  * Return: 0 is operation was successful and there are no pending completions,
1369adfc5217SJeff Kirsher  *         negative if there were errors, positive if there are pending
1370adfc5217SJeff Kirsher  *         completions.
1371adfc5217SJeff Kirsher  */
1372adfc5217SJeff Kirsher int bnx2x_config_mcast(struct bnx2x *bp,
137386564c3fSYuval Mintz 		       struct bnx2x_mcast_ramrod_params *p,
137486564c3fSYuval Mintz 		       enum bnx2x_mcast_cmd cmd);
1375adfc5217SJeff Kirsher 
1376adfc5217SJeff Kirsher /****************** CREDIT POOL ****************/
1377adfc5217SJeff Kirsher void bnx2x_init_mac_credit_pool(struct bnx2x *bp,
1378adfc5217SJeff Kirsher 				struct bnx2x_credit_pool_obj *p, u8 func_id,
1379adfc5217SJeff Kirsher 				u8 func_num);
1380adfc5217SJeff Kirsher void bnx2x_init_vlan_credit_pool(struct bnx2x *bp,
1381adfc5217SJeff Kirsher 				 struct bnx2x_credit_pool_obj *p, u8 func_id,
1382adfc5217SJeff Kirsher 				 u8 func_num);
1383adfc5217SJeff Kirsher 
1384adfc5217SJeff Kirsher /****************** RSS CONFIGURATION ****************/
1385adfc5217SJeff Kirsher void bnx2x_init_rss_config_obj(struct bnx2x *bp,
1386adfc5217SJeff Kirsher 			       struct bnx2x_rss_config_obj *rss_obj,
1387adfc5217SJeff Kirsher 			       u8 cl_id, u32 cid, u8 func_id, u8 engine_id,
1388adfc5217SJeff Kirsher 			       void *rdata, dma_addr_t rdata_mapping,
1389adfc5217SJeff Kirsher 			       int state, unsigned long *pstate,
1390adfc5217SJeff Kirsher 			       bnx2x_obj_type type);
1391adfc5217SJeff Kirsher 
1392adfc5217SJeff Kirsher /**
13931aa8b471SBen Hutchings  * bnx2x_config_rss - Updates RSS configuration according to provided parameters
1394adfc5217SJeff Kirsher  *
13951aa8b471SBen Hutchings  * Return: 0 in case of success
1396adfc5217SJeff Kirsher  */
1397adfc5217SJeff Kirsher int bnx2x_config_rss(struct bnx2x *bp,
1398adfc5217SJeff Kirsher 		     struct bnx2x_config_rss_params *p);
1399adfc5217SJeff Kirsher 
1400adfc5217SJeff Kirsher /**
14011aa8b471SBen Hutchings  * bnx2x_get_rss_ind_table - Return the current ind_table configuration.
1402adfc5217SJeff Kirsher  *
14031aa8b471SBen Hutchings  * @ind_table: buffer to fill with the current indirection
1404adfc5217SJeff Kirsher  *                  table content. Should be at least
1405adfc5217SJeff Kirsher  *                  T_ETH_INDIRECTION_TABLE_SIZE bytes long.
1406adfc5217SJeff Kirsher  */
1407adfc5217SJeff Kirsher void bnx2x_get_rss_ind_table(struct bnx2x_rss_config_obj *rss_obj,
1408adfc5217SJeff Kirsher 			     u8 *ind_table);
1409adfc5217SJeff Kirsher 
1410adfc5217SJeff Kirsher #endif /* BNX2X_SP_VERBS */
1411