1adfc5217SJeff Kirsher /* bnx2x_cmn.h: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
3247fa82bSYuval Mintz  * Copyright (c) 2007-2013 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
6adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
7adfc5217SJeff Kirsher  * the Free Software Foundation.
8adfc5217SJeff Kirsher  *
9adfc5217SJeff Kirsher  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10adfc5217SJeff Kirsher  * Written by: Eliezer Tamir
11adfc5217SJeff Kirsher  * Based on code from Michael Chan's bnx2 driver
12adfc5217SJeff Kirsher  * UDP CSUM errata workaround by Arik Gendelman
13adfc5217SJeff Kirsher  * Slowpath and fastpath rework by Vladislav Zolotarov
14adfc5217SJeff Kirsher  * Statistics and Link management by Yitchak Gertner
15adfc5217SJeff Kirsher  *
16adfc5217SJeff Kirsher  */
17adfc5217SJeff Kirsher #ifndef BNX2X_CMN_H
18adfc5217SJeff Kirsher #define BNX2X_CMN_H
19adfc5217SJeff Kirsher 
20adfc5217SJeff Kirsher #include <linux/types.h>
21adfc5217SJeff Kirsher #include <linux/pci.h>
22adfc5217SJeff Kirsher #include <linux/netdevice.h>
23614c76dfSDmitry Kravkov #include <linux/etherdevice.h>
24adfc5217SJeff Kirsher 
25adfc5217SJeff Kirsher #include "bnx2x.h"
266411280aSAriel Elior #include "bnx2x_sriov.h"
27adfc5217SJeff Kirsher 
28adfc5217SJeff Kirsher /* This is used as a replacement for an MCP if it's not present */
29a8f47eb7Sstephen hemminger extern int bnx2x_load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
30a8f47eb7Sstephen hemminger extern int bnx2x_num_queues;
31adfc5217SJeff Kirsher 
32adfc5217SJeff Kirsher /************************ Macros ********************************/
33adfc5217SJeff Kirsher #define BNX2X_PCI_FREE(x, y, size) \
34adfc5217SJeff Kirsher 	do { \
35adfc5217SJeff Kirsher 		if (x) { \
36adfc5217SJeff Kirsher 			dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
37adfc5217SJeff Kirsher 			x = NULL; \
38adfc5217SJeff Kirsher 			y = 0; \
39adfc5217SJeff Kirsher 		} \
40adfc5217SJeff Kirsher 	} while (0)
41adfc5217SJeff Kirsher 
42adfc5217SJeff Kirsher #define BNX2X_FREE(x) \
43adfc5217SJeff Kirsher 	do { \
44adfc5217SJeff Kirsher 		if (x) { \
45adfc5217SJeff Kirsher 			kfree((void *)x); \
46adfc5217SJeff Kirsher 			x = NULL; \
47adfc5217SJeff Kirsher 		} \
48adfc5217SJeff Kirsher 	} while (0)
49adfc5217SJeff Kirsher 
50adfc5217SJeff Kirsher #define BNX2X_PCI_ALLOC(x, y, size) \
51adfc5217SJeff Kirsher 	do { \
52ede23fa8SJoe Perches 		x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
53adfc5217SJeff Kirsher 		if (x == NULL) \
54adfc5217SJeff Kirsher 			goto alloc_mem_err; \
556bf07b8eSYuval Mintz 		DP(NETIF_MSG_HW, "BNX2X_PCI_ALLOC: Physical %Lx Virtual %p\n", \
566bf07b8eSYuval Mintz 		   (unsigned long long)(*y), x); \
57adfc5217SJeff Kirsher 	} while (0)
58adfc5217SJeff Kirsher 
5975b29459SDmitry Kravkov #define BNX2X_PCI_FALLOC(x, y, size) \
6075b29459SDmitry Kravkov 	do { \
6175b29459SDmitry Kravkov 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
6275b29459SDmitry Kravkov 		if (x == NULL) \
6375b29459SDmitry Kravkov 			goto alloc_mem_err; \
6475b29459SDmitry Kravkov 		memset((void *)x, 0xFFFFFFFF, size); \
6575b29459SDmitry Kravkov 		DP(NETIF_MSG_HW, "BNX2X_PCI_FALLOC: Physical %Lx Virtual %p\n",\
6675b29459SDmitry Kravkov 		   (unsigned long long)(*y), x); \
6775b29459SDmitry Kravkov 	} while (0)
6875b29459SDmitry Kravkov 
69adfc5217SJeff Kirsher #define BNX2X_ALLOC(x, size) \
70adfc5217SJeff Kirsher 	do { \
71adfc5217SJeff Kirsher 		x = kzalloc(size, GFP_KERNEL); \
72adfc5217SJeff Kirsher 		if (x == NULL) \
73adfc5217SJeff Kirsher 			goto alloc_mem_err; \
74adfc5217SJeff Kirsher 	} while (0)
75adfc5217SJeff Kirsher 
76adfc5217SJeff Kirsher /*********************** Interfaces ****************************
77adfc5217SJeff Kirsher  *  Functions that need to be implemented by each driver version
78adfc5217SJeff Kirsher  */
79adfc5217SJeff Kirsher /* Init */
80adfc5217SJeff Kirsher 
81adfc5217SJeff Kirsher /**
82adfc5217SJeff Kirsher  * bnx2x_send_unload_req - request unload mode from the MCP.
83adfc5217SJeff Kirsher  *
84adfc5217SJeff Kirsher  * @bp:			driver handle
85adfc5217SJeff Kirsher  * @unload_mode:	requested function's unload mode
86adfc5217SJeff Kirsher  *
87adfc5217SJeff Kirsher  * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
88adfc5217SJeff Kirsher  */
89adfc5217SJeff Kirsher u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
90adfc5217SJeff Kirsher 
91adfc5217SJeff Kirsher /**
92adfc5217SJeff Kirsher  * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
93adfc5217SJeff Kirsher  *
94adfc5217SJeff Kirsher  * @bp:		driver handle
955d07d868SYuval Mintz  * @keep_link:		true iff link should be kept up
96adfc5217SJeff Kirsher  */
975d07d868SYuval Mintz void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
98adfc5217SJeff Kirsher 
99adfc5217SJeff Kirsher /**
10096305234SDmitry Kravkov  * bnx2x_config_rss_pf - configure RSS parameters in a PF.
101adfc5217SJeff Kirsher  *
102adfc5217SJeff Kirsher  * @bp:			driver handle
10349ce9c2cSBen Hutchings  * @rss_obj:		RSS object to use
104adfc5217SJeff Kirsher  * @ind_table:		indirection table to configure
105adfc5217SJeff Kirsher  * @config_hash:	re-configure RSS hash keys configuration
10660cad4e6SAriel Elior  * @enable:		enabled or disabled configuration
107adfc5217SJeff Kirsher  */
10860cad4e6SAriel Elior int bnx2x_rss(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
10960cad4e6SAriel Elior 	      bool config_hash, bool enable);
110adfc5217SJeff Kirsher 
111adfc5217SJeff Kirsher /**
112adfc5217SJeff Kirsher  * bnx2x__init_func_obj - init function object
113adfc5217SJeff Kirsher  *
114adfc5217SJeff Kirsher  * @bp:			driver handle
115adfc5217SJeff Kirsher  *
116adfc5217SJeff Kirsher  * Initializes the Function Object with the appropriate
117adfc5217SJeff Kirsher  * parameters which include a function slow path driver
118adfc5217SJeff Kirsher  * interface.
119adfc5217SJeff Kirsher  */
120adfc5217SJeff Kirsher void bnx2x__init_func_obj(struct bnx2x *bp);
121adfc5217SJeff Kirsher 
122adfc5217SJeff Kirsher /**
123adfc5217SJeff Kirsher  * bnx2x_setup_queue - setup eth queue.
124adfc5217SJeff Kirsher  *
125adfc5217SJeff Kirsher  * @bp:		driver handle
126adfc5217SJeff Kirsher  * @fp:		pointer to the fastpath structure
127adfc5217SJeff Kirsher  * @leading:	boolean
128adfc5217SJeff Kirsher  *
129adfc5217SJeff Kirsher  */
130adfc5217SJeff Kirsher int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
131adfc5217SJeff Kirsher 		       bool leading);
132adfc5217SJeff Kirsher 
133adfc5217SJeff Kirsher /**
134adfc5217SJeff Kirsher  * bnx2x_setup_leading - bring up a leading eth queue.
135adfc5217SJeff Kirsher  *
136adfc5217SJeff Kirsher  * @bp:		driver handle
137adfc5217SJeff Kirsher  */
138adfc5217SJeff Kirsher int bnx2x_setup_leading(struct bnx2x *bp);
139adfc5217SJeff Kirsher 
140adfc5217SJeff Kirsher /**
141adfc5217SJeff Kirsher  * bnx2x_fw_command - send the MCP a request
142adfc5217SJeff Kirsher  *
143adfc5217SJeff Kirsher  * @bp:		driver handle
144adfc5217SJeff Kirsher  * @command:	request
145adfc5217SJeff Kirsher  * @param:	request's parameter
146adfc5217SJeff Kirsher  *
147adfc5217SJeff Kirsher  * block until there is a reply
148adfc5217SJeff Kirsher  */
149adfc5217SJeff Kirsher u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
150adfc5217SJeff Kirsher 
151adfc5217SJeff Kirsher /**
152adfc5217SJeff Kirsher  * bnx2x_initial_phy_init - initialize link parameters structure variables.
153adfc5217SJeff Kirsher  *
154adfc5217SJeff Kirsher  * @bp:		driver handle
155adfc5217SJeff Kirsher  * @load_mode:	current mode
156adfc5217SJeff Kirsher  */
157cd1dfce2SYuval Mintz int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
158adfc5217SJeff Kirsher 
159adfc5217SJeff Kirsher /**
160adfc5217SJeff Kirsher  * bnx2x_link_set - configure hw according to link parameters structure.
161adfc5217SJeff Kirsher  *
162adfc5217SJeff Kirsher  * @bp:		driver handle
163adfc5217SJeff Kirsher  */
164adfc5217SJeff Kirsher void bnx2x_link_set(struct bnx2x *bp);
165adfc5217SJeff Kirsher 
166adfc5217SJeff Kirsher /**
1675d07d868SYuval Mintz  * bnx2x_force_link_reset - Forces link reset, and put the PHY
1685d07d868SYuval Mintz  * in reset as well.
1695d07d868SYuval Mintz  *
1705d07d868SYuval Mintz  * @bp:		driver handle
1715d07d868SYuval Mintz  */
1725d07d868SYuval Mintz void bnx2x_force_link_reset(struct bnx2x *bp);
1735d07d868SYuval Mintz 
1745d07d868SYuval Mintz /**
175adfc5217SJeff Kirsher  * bnx2x_link_test - query link status.
176adfc5217SJeff Kirsher  *
177adfc5217SJeff Kirsher  * @bp:		driver handle
178adfc5217SJeff Kirsher  * @is_serdes:	bool
179adfc5217SJeff Kirsher  *
180adfc5217SJeff Kirsher  * Returns 0 if link is UP.
181adfc5217SJeff Kirsher  */
182adfc5217SJeff Kirsher u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
183adfc5217SJeff Kirsher 
184adfc5217SJeff Kirsher /**
185adfc5217SJeff Kirsher  * bnx2x_drv_pulse - write driver pulse to shmem
186adfc5217SJeff Kirsher  *
187adfc5217SJeff Kirsher  * @bp:		driver handle
188adfc5217SJeff Kirsher  *
189adfc5217SJeff Kirsher  * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
190adfc5217SJeff Kirsher  * in the shmem.
191adfc5217SJeff Kirsher  */
192adfc5217SJeff Kirsher void bnx2x_drv_pulse(struct bnx2x *bp);
193adfc5217SJeff Kirsher 
194adfc5217SJeff Kirsher /**
195adfc5217SJeff Kirsher  * bnx2x_igu_ack_sb - update IGU with current SB value
196adfc5217SJeff Kirsher  *
197adfc5217SJeff Kirsher  * @bp:		driver handle
198adfc5217SJeff Kirsher  * @igu_sb_id:	SB id
199adfc5217SJeff Kirsher  * @segment:	SB segment
200adfc5217SJeff Kirsher  * @index:	SB index
201adfc5217SJeff Kirsher  * @op:		SB operation
202adfc5217SJeff Kirsher  * @update:	is HW update required
203adfc5217SJeff Kirsher  */
204adfc5217SJeff Kirsher void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
205adfc5217SJeff Kirsher 		      u16 index, u8 op, u8 update);
206adfc5217SJeff Kirsher 
207adfc5217SJeff Kirsher /* Disable transactions from chip to host */
208adfc5217SJeff Kirsher void bnx2x_pf_disable(struct bnx2x *bp);
20907ba6af4SMiriam Shitrit int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
210adfc5217SJeff Kirsher 
211adfc5217SJeff Kirsher /**
212adfc5217SJeff Kirsher  * bnx2x__link_status_update - handles link status change.
213adfc5217SJeff Kirsher  *
214adfc5217SJeff Kirsher  * @bp:		driver handle
215adfc5217SJeff Kirsher  */
216adfc5217SJeff Kirsher void bnx2x__link_status_update(struct bnx2x *bp);
217adfc5217SJeff Kirsher 
218adfc5217SJeff Kirsher /**
219adfc5217SJeff Kirsher  * bnx2x_link_report - report link status to upper layer.
220adfc5217SJeff Kirsher  *
221adfc5217SJeff Kirsher  * @bp:		driver handle
222adfc5217SJeff Kirsher  */
223adfc5217SJeff Kirsher void bnx2x_link_report(struct bnx2x *bp);
224adfc5217SJeff Kirsher 
225adfc5217SJeff Kirsher /* None-atomic version of bnx2x_link_report() */
226adfc5217SJeff Kirsher void __bnx2x_link_report(struct bnx2x *bp);
227adfc5217SJeff Kirsher 
228adfc5217SJeff Kirsher /**
229adfc5217SJeff Kirsher  * bnx2x_get_mf_speed - calculate MF speed.
230adfc5217SJeff Kirsher  *
231adfc5217SJeff Kirsher  * @bp:		driver handle
232adfc5217SJeff Kirsher  *
233adfc5217SJeff Kirsher  * Takes into account current linespeed and MF configuration.
234adfc5217SJeff Kirsher  */
235adfc5217SJeff Kirsher u16 bnx2x_get_mf_speed(struct bnx2x *bp);
236adfc5217SJeff Kirsher 
237adfc5217SJeff Kirsher /**
238adfc5217SJeff Kirsher  * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
239adfc5217SJeff Kirsher  *
240adfc5217SJeff Kirsher  * @irq:		irq number
241adfc5217SJeff Kirsher  * @dev_instance:	private instance
242adfc5217SJeff Kirsher  */
243adfc5217SJeff Kirsher irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
244adfc5217SJeff Kirsher 
245adfc5217SJeff Kirsher /**
246adfc5217SJeff Kirsher  * bnx2x_interrupt - non MSI-X interrupt handler
247adfc5217SJeff Kirsher  *
248adfc5217SJeff Kirsher  * @irq:		irq number
249adfc5217SJeff Kirsher  * @dev_instance:	private instance
250adfc5217SJeff Kirsher  */
251adfc5217SJeff Kirsher irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
252adfc5217SJeff Kirsher 
253adfc5217SJeff Kirsher /**
254adfc5217SJeff Kirsher  * bnx2x_cnic_notify - send command to cnic driver
255adfc5217SJeff Kirsher  *
256adfc5217SJeff Kirsher  * @bp:		driver handle
257adfc5217SJeff Kirsher  * @cmd:	command
258adfc5217SJeff Kirsher  */
259adfc5217SJeff Kirsher int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
260adfc5217SJeff Kirsher 
261adfc5217SJeff Kirsher /**
262adfc5217SJeff Kirsher  * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
263adfc5217SJeff Kirsher  *
264adfc5217SJeff Kirsher  * @bp:		driver handle
265adfc5217SJeff Kirsher  */
266adfc5217SJeff Kirsher void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
26737ae41a9SMerav Sicron 
26837ae41a9SMerav Sicron /**
26937ae41a9SMerav Sicron  * bnx2x_setup_cnic_info - provides cnic with updated info
27037ae41a9SMerav Sicron  *
27137ae41a9SMerav Sicron  * @bp:		driver handle
27237ae41a9SMerav Sicron  */
27337ae41a9SMerav Sicron void bnx2x_setup_cnic_info(struct bnx2x *bp);
27437ae41a9SMerav Sicron 
275adfc5217SJeff Kirsher /**
276adfc5217SJeff Kirsher  * bnx2x_int_enable - enable HW interrupts.
277adfc5217SJeff Kirsher  *
278adfc5217SJeff Kirsher  * @bp:		driver handle
279adfc5217SJeff Kirsher  */
280adfc5217SJeff Kirsher void bnx2x_int_enable(struct bnx2x *bp);
281adfc5217SJeff Kirsher 
282adfc5217SJeff Kirsher /**
283adfc5217SJeff Kirsher  * bnx2x_int_disable_sync - disable interrupts.
284adfc5217SJeff Kirsher  *
285adfc5217SJeff Kirsher  * @bp:		driver handle
286adfc5217SJeff Kirsher  * @disable_hw:	true, disable HW interrupts.
287adfc5217SJeff Kirsher  *
288adfc5217SJeff Kirsher  * This function ensures that there are no
289adfc5217SJeff Kirsher  * ISRs or SP DPCs (sp_task) are running after it returns.
290adfc5217SJeff Kirsher  */
291adfc5217SJeff Kirsher void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
292adfc5217SJeff Kirsher 
293adfc5217SJeff Kirsher /**
29455c11941SMerav Sicron  * bnx2x_nic_init_cnic - init driver internals for cnic.
295adfc5217SJeff Kirsher  *
296adfc5217SJeff Kirsher  * @bp:		driver handle
297adfc5217SJeff Kirsher  * @load_code:	COMMON, PORT or FUNCTION
298adfc5217SJeff Kirsher  *
299adfc5217SJeff Kirsher  * Initializes:
300adfc5217SJeff Kirsher  *  - rings
301adfc5217SJeff Kirsher  *  - status blocks
302adfc5217SJeff Kirsher  *  - etc.
303adfc5217SJeff Kirsher  */
30455c11941SMerav Sicron void bnx2x_nic_init_cnic(struct bnx2x *bp);
305adfc5217SJeff Kirsher 
306adfc5217SJeff Kirsher /**
307ecf01c22SYuval Mintz  * bnx2x_preirq_nic_init - init driver internals.
30855c11941SMerav Sicron  *
30955c11941SMerav Sicron  * @bp:		driver handle
31055c11941SMerav Sicron  *
31155c11941SMerav Sicron  * Initializes:
312ecf01c22SYuval Mintz  *  - fastpath object
313ecf01c22SYuval Mintz  *  - fastpath rings
314ecf01c22SYuval Mintz  *  etc.
315ecf01c22SYuval Mintz  */
316ecf01c22SYuval Mintz void bnx2x_pre_irq_nic_init(struct bnx2x *bp);
317ecf01c22SYuval Mintz 
318ecf01c22SYuval Mintz /**
319ecf01c22SYuval Mintz  * bnx2x_postirq_nic_init - init driver internals.
320ecf01c22SYuval Mintz  *
321ecf01c22SYuval Mintz  * @bp:		driver handle
322ecf01c22SYuval Mintz  * @load_code:	COMMON, PORT or FUNCTION
323ecf01c22SYuval Mintz  *
324ecf01c22SYuval Mintz  * Initializes:
32555c11941SMerav Sicron  *  - status blocks
326ecf01c22SYuval Mintz  *  - slowpath rings
32755c11941SMerav Sicron  *  - etc.
32855c11941SMerav Sicron  */
329ecf01c22SYuval Mintz void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code);
33055c11941SMerav Sicron /**
33155c11941SMerav Sicron  * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
33255c11941SMerav Sicron  *
33355c11941SMerav Sicron  * @bp:		driver handle
33455c11941SMerav Sicron  */
33555c11941SMerav Sicron int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
33655c11941SMerav Sicron /**
337adfc5217SJeff Kirsher  * bnx2x_alloc_mem - allocate driver's memory.
338adfc5217SJeff Kirsher  *
339adfc5217SJeff Kirsher  * @bp:		driver handle
340adfc5217SJeff Kirsher  */
341adfc5217SJeff Kirsher int bnx2x_alloc_mem(struct bnx2x *bp);
342adfc5217SJeff Kirsher 
343adfc5217SJeff Kirsher /**
34455c11941SMerav Sicron  * bnx2x_free_mem_cnic - release driver's memory for cnic.
34555c11941SMerav Sicron  *
34655c11941SMerav Sicron  * @bp:		driver handle
34755c11941SMerav Sicron  */
34855c11941SMerav Sicron void bnx2x_free_mem_cnic(struct bnx2x *bp);
34955c11941SMerav Sicron /**
350adfc5217SJeff Kirsher  * bnx2x_free_mem - release driver's memory.
351adfc5217SJeff Kirsher  *
352adfc5217SJeff Kirsher  * @bp:		driver handle
353adfc5217SJeff Kirsher  */
354adfc5217SJeff Kirsher void bnx2x_free_mem(struct bnx2x *bp);
355adfc5217SJeff Kirsher 
356adfc5217SJeff Kirsher /**
357adfc5217SJeff Kirsher  * bnx2x_set_num_queues - set number of queues according to mode.
358adfc5217SJeff Kirsher  *
359adfc5217SJeff Kirsher  * @bp:		driver handle
360adfc5217SJeff Kirsher  */
361adfc5217SJeff Kirsher void bnx2x_set_num_queues(struct bnx2x *bp);
362adfc5217SJeff Kirsher 
363adfc5217SJeff Kirsher /**
364adfc5217SJeff Kirsher  * bnx2x_chip_cleanup - cleanup chip internals.
365adfc5217SJeff Kirsher  *
366adfc5217SJeff Kirsher  * @bp:			driver handle
367adfc5217SJeff Kirsher  * @unload_mode:	COMMON, PORT, FUNCTION
3685d07d868SYuval Mintz  * @keep_link:		true iff link should be kept up.
369adfc5217SJeff Kirsher  *
370adfc5217SJeff Kirsher  * - Cleanup MAC configuration.
371adfc5217SJeff Kirsher  * - Closes clients.
372adfc5217SJeff Kirsher  * - etc.
373adfc5217SJeff Kirsher  */
3745d07d868SYuval Mintz void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
375adfc5217SJeff Kirsher 
376adfc5217SJeff Kirsher /**
377adfc5217SJeff Kirsher  * bnx2x_acquire_hw_lock - acquire HW lock.
378adfc5217SJeff Kirsher  *
379adfc5217SJeff Kirsher  * @bp:		driver handle
380adfc5217SJeff Kirsher  * @resource:	resource bit which was locked
381adfc5217SJeff Kirsher  */
382adfc5217SJeff Kirsher int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
383adfc5217SJeff Kirsher 
384adfc5217SJeff Kirsher /**
385adfc5217SJeff Kirsher  * bnx2x_release_hw_lock - release HW lock.
386adfc5217SJeff Kirsher  *
387adfc5217SJeff Kirsher  * @bp:		driver handle
388adfc5217SJeff Kirsher  * @resource:	resource bit which was locked
389adfc5217SJeff Kirsher  */
390adfc5217SJeff Kirsher int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
391adfc5217SJeff Kirsher 
392adfc5217SJeff Kirsher /**
393adfc5217SJeff Kirsher  * bnx2x_release_leader_lock - release recovery leader lock
394adfc5217SJeff Kirsher  *
395adfc5217SJeff Kirsher  * @bp:		driver handle
396adfc5217SJeff Kirsher  */
397adfc5217SJeff Kirsher int bnx2x_release_leader_lock(struct bnx2x *bp);
398adfc5217SJeff Kirsher 
399adfc5217SJeff Kirsher /**
400adfc5217SJeff Kirsher  * bnx2x_set_eth_mac - configure eth MAC address in the HW
401adfc5217SJeff Kirsher  *
402adfc5217SJeff Kirsher  * @bp:		driver handle
403adfc5217SJeff Kirsher  * @set:	set or clear
404adfc5217SJeff Kirsher  *
405adfc5217SJeff Kirsher  * Configures according to the value in netdev->dev_addr.
406adfc5217SJeff Kirsher  */
407adfc5217SJeff Kirsher int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
408adfc5217SJeff Kirsher 
409adfc5217SJeff Kirsher /**
410adfc5217SJeff Kirsher  * bnx2x_set_rx_mode - set MAC filtering configurations.
411adfc5217SJeff Kirsher  *
412adfc5217SJeff Kirsher  * @dev:	netdevice
413adfc5217SJeff Kirsher  *
414adfc5217SJeff Kirsher  * called with netif_tx_lock from dev_mcast.c
415adfc5217SJeff Kirsher  * If bp->state is OPEN, should be called with
416adfc5217SJeff Kirsher  * netif_addr_lock_bh()
417adfc5217SJeff Kirsher  */
4188b09be5fSYuval Mintz void bnx2x_set_rx_mode_inner(struct bnx2x *bp);
419adfc5217SJeff Kirsher 
420adfc5217SJeff Kirsher /* Parity errors related */
421889b9af3SAriel Elior void bnx2x_set_pf_load(struct bnx2x *bp);
422889b9af3SAriel Elior bool bnx2x_clear_pf_load(struct bnx2x *bp);
423adfc5217SJeff Kirsher bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
424adfc5217SJeff Kirsher bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
425adfc5217SJeff Kirsher void bnx2x_set_reset_in_progress(struct bnx2x *bp);
426adfc5217SJeff Kirsher void bnx2x_set_reset_global(struct bnx2x *bp);
427adfc5217SJeff Kirsher void bnx2x_disable_close_the_gate(struct bnx2x *bp);
42855c11941SMerav Sicron int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
429adfc5217SJeff Kirsher 
430adfc5217SJeff Kirsher /**
431adfc5217SJeff Kirsher  * bnx2x_sp_event - handle ramrods completion.
432adfc5217SJeff Kirsher  *
433adfc5217SJeff Kirsher  * @fp:		fastpath handle for the event
434adfc5217SJeff Kirsher  * @rr_cqe:	eth_rx_cqe
435adfc5217SJeff Kirsher  */
436adfc5217SJeff Kirsher void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
437adfc5217SJeff Kirsher 
438adfc5217SJeff Kirsher /**
439adfc5217SJeff Kirsher  * bnx2x_ilt_set_info - prepare ILT configurations.
440adfc5217SJeff Kirsher  *
441adfc5217SJeff Kirsher  * @bp:		driver handle
442adfc5217SJeff Kirsher  */
443adfc5217SJeff Kirsher void bnx2x_ilt_set_info(struct bnx2x *bp);
444adfc5217SJeff Kirsher 
445adfc5217SJeff Kirsher /**
44655c11941SMerav Sicron  * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
44755c11941SMerav Sicron  * and TM.
44855c11941SMerav Sicron  *
44955c11941SMerav Sicron  * @bp:		driver handle
45055c11941SMerav Sicron  */
45155c11941SMerav Sicron void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
45255c11941SMerav Sicron 
45355c11941SMerav Sicron /**
454adfc5217SJeff Kirsher  * bnx2x_dcbx_init - initialize dcbx protocol.
455adfc5217SJeff Kirsher  *
456adfc5217SJeff Kirsher  * @bp:		driver handle
457adfc5217SJeff Kirsher  */
4589876879fSBarak Witkowski void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
459adfc5217SJeff Kirsher 
460adfc5217SJeff Kirsher /**
461adfc5217SJeff Kirsher  * bnx2x_set_power_state - set power state to the requested value.
462adfc5217SJeff Kirsher  *
463adfc5217SJeff Kirsher  * @bp:		driver handle
464adfc5217SJeff Kirsher  * @state:	required state D0 or D3hot
465adfc5217SJeff Kirsher  *
466adfc5217SJeff Kirsher  * Currently only D0 and D3hot are supported.
467adfc5217SJeff Kirsher  */
468adfc5217SJeff Kirsher int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
469adfc5217SJeff Kirsher 
470adfc5217SJeff Kirsher /**
471adfc5217SJeff Kirsher  * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
472adfc5217SJeff Kirsher  *
473adfc5217SJeff Kirsher  * @bp:		driver handle
474adfc5217SJeff Kirsher  * @value:	new value
475adfc5217SJeff Kirsher  */
476adfc5217SJeff Kirsher void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
477adfc5217SJeff Kirsher /* Error handling */
478adfc5217SJeff Kirsher void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
479adfc5217SJeff Kirsher 
480adfc5217SJeff Kirsher /* dev_close main block */
4815d07d868SYuval Mintz int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
482adfc5217SJeff Kirsher 
483adfc5217SJeff Kirsher /* dev_open main block */
484adfc5217SJeff Kirsher int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
485adfc5217SJeff Kirsher 
486adfc5217SJeff Kirsher /* hard_xmit callback */
487adfc5217SJeff Kirsher netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
488adfc5217SJeff Kirsher 
489adfc5217SJeff Kirsher /* setup_tc callback */
490adfc5217SJeff Kirsher int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
491adfc5217SJeff Kirsher 
4923ec9f9caSAriel Elior int bnx2x_get_vf_config(struct net_device *dev, int vf,
4933ec9f9caSAriel Elior 			struct ifla_vf_info *ivi);
494abc5a021SAriel Elior int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
4953ec9f9caSAriel Elior int bnx2x_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan, u8 qos);
496abc5a021SAriel Elior 
497adfc5217SJeff Kirsher /* select_queue callback */
498adfc5217SJeff Kirsher u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
499adfc5217SJeff Kirsher 
500dc1ba591SAriel Elior static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
501dc1ba591SAriel Elior 					struct bnx2x_fastpath *fp,
502dc1ba591SAriel Elior 					u16 bd_prod, u16 rx_comp_prod,
503dc1ba591SAriel Elior 					u16 rx_sge_prod)
504dc1ba591SAriel Elior {
505dc1ba591SAriel Elior 	struct ustorm_eth_rx_producers rx_prods = {0};
506dc1ba591SAriel Elior 	u32 i;
507dc1ba591SAriel Elior 
508dc1ba591SAriel Elior 	/* Update producers */
509dc1ba591SAriel Elior 	rx_prods.bd_prod = bd_prod;
510dc1ba591SAriel Elior 	rx_prods.cqe_prod = rx_comp_prod;
511dc1ba591SAriel Elior 	rx_prods.sge_prod = rx_sge_prod;
512dc1ba591SAriel Elior 
513dc1ba591SAriel Elior 	/* Make sure that the BD and SGE data is updated before updating the
514dc1ba591SAriel Elior 	 * producers since FW might read the BD/SGE right after the producer
515dc1ba591SAriel Elior 	 * is updated.
516dc1ba591SAriel Elior 	 * This is only applicable for weak-ordered memory model archs such
517dc1ba591SAriel Elior 	 * as IA-64. The following barrier is also mandatory since FW will
518dc1ba591SAriel Elior 	 * assumes BDs must have buffers.
519dc1ba591SAriel Elior 	 */
520dc1ba591SAriel Elior 	wmb();
521dc1ba591SAriel Elior 
522dc1ba591SAriel Elior 	for (i = 0; i < sizeof(rx_prods)/4; i++)
523dc1ba591SAriel Elior 		REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
524dc1ba591SAriel Elior 		       ((u32 *)&rx_prods)[i]);
525dc1ba591SAriel Elior 
526dc1ba591SAriel Elior 	mmiowb(); /* keep prod updates ordered */
527dc1ba591SAriel Elior 
528dc1ba591SAriel Elior 	DP(NETIF_MSG_RX_STATUS,
529dc1ba591SAriel Elior 	   "queue[%d]:  wrote  bd_prod %u  cqe_prod %u  sge_prod %u\n",
530dc1ba591SAriel Elior 	   fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
531dc1ba591SAriel Elior }
532dc1ba591SAriel Elior 
533adfc5217SJeff Kirsher /* reload helper */
534adfc5217SJeff Kirsher int bnx2x_reload_if_running(struct net_device *dev);
535adfc5217SJeff Kirsher 
536adfc5217SJeff Kirsher int bnx2x_change_mac_addr(struct net_device *dev, void *p);
537adfc5217SJeff Kirsher 
538adfc5217SJeff Kirsher /* NAPI poll Tx part */
539adfc5217SJeff Kirsher int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
540adfc5217SJeff Kirsher 
541adfc5217SJeff Kirsher /* suspend/resume callbacks */
542adfc5217SJeff Kirsher int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
543adfc5217SJeff Kirsher int bnx2x_resume(struct pci_dev *pdev);
544adfc5217SJeff Kirsher 
545adfc5217SJeff Kirsher /* Release IRQ vectors */
546adfc5217SJeff Kirsher void bnx2x_free_irq(struct bnx2x *bp);
547adfc5217SJeff Kirsher 
548adfc5217SJeff Kirsher void bnx2x_free_fp_mem(struct bnx2x *bp);
549adfc5217SJeff Kirsher void bnx2x_init_rx_rings(struct bnx2x *bp);
55055c11941SMerav Sicron void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
551adfc5217SJeff Kirsher void bnx2x_free_skbs(struct bnx2x *bp);
552adfc5217SJeff Kirsher void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
553adfc5217SJeff Kirsher void bnx2x_netif_start(struct bnx2x *bp);
55455c11941SMerav Sicron int bnx2x_load_cnic(struct bnx2x *bp);
555adfc5217SJeff Kirsher 
556adfc5217SJeff Kirsher /**
557adfc5217SJeff Kirsher  * bnx2x_enable_msix - set msix configuration.
558adfc5217SJeff Kirsher  *
559adfc5217SJeff Kirsher  * @bp:		driver handle
560adfc5217SJeff Kirsher  *
561adfc5217SJeff Kirsher  * fills msix_table, requests vectors, updates num_queues
562adfc5217SJeff Kirsher  * according to number of available vectors.
563adfc5217SJeff Kirsher  */
5640e8d2ec5SMerav Sicron int bnx2x_enable_msix(struct bnx2x *bp);
565adfc5217SJeff Kirsher 
566adfc5217SJeff Kirsher /**
567adfc5217SJeff Kirsher  * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
568adfc5217SJeff Kirsher  *
569adfc5217SJeff Kirsher  * @bp:		driver handle
570adfc5217SJeff Kirsher  */
571adfc5217SJeff Kirsher int bnx2x_enable_msi(struct bnx2x *bp);
572adfc5217SJeff Kirsher 
573adfc5217SJeff Kirsher /**
5748f20aa57SDmitry Kravkov  * bnx2x_low_latency_recv - LL callback
5758f20aa57SDmitry Kravkov  *
5768f20aa57SDmitry Kravkov  * @napi:	napi structure
5778f20aa57SDmitry Kravkov  */
5788f20aa57SDmitry Kravkov int bnx2x_low_latency_recv(struct napi_struct *napi);
5798f20aa57SDmitry Kravkov 
5808f20aa57SDmitry Kravkov /**
581adfc5217SJeff Kirsher  * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
582adfc5217SJeff Kirsher  *
583adfc5217SJeff Kirsher  * @bp:		driver handle
584adfc5217SJeff Kirsher  */
5850329aba1SBill Pemberton int bnx2x_alloc_mem_bp(struct bnx2x *bp);
586adfc5217SJeff Kirsher 
587adfc5217SJeff Kirsher /**
588adfc5217SJeff Kirsher  * bnx2x_free_mem_bp - release memories outsize main driver structure
589adfc5217SJeff Kirsher  *
590adfc5217SJeff Kirsher  * @bp:		driver handle
591adfc5217SJeff Kirsher  */
592adfc5217SJeff Kirsher void bnx2x_free_mem_bp(struct bnx2x *bp);
593adfc5217SJeff Kirsher 
594adfc5217SJeff Kirsher /**
595adfc5217SJeff Kirsher  * bnx2x_change_mtu - change mtu netdev callback
596adfc5217SJeff Kirsher  *
597adfc5217SJeff Kirsher  * @dev:	net device
598adfc5217SJeff Kirsher  * @new_mtu:	requested mtu
599adfc5217SJeff Kirsher  *
600adfc5217SJeff Kirsher  */
601adfc5217SJeff Kirsher int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
602adfc5217SJeff Kirsher 
60355c11941SMerav Sicron #ifdef NETDEV_FCOE_WWNN
604adfc5217SJeff Kirsher /**
605adfc5217SJeff Kirsher  * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
606adfc5217SJeff Kirsher  *
607adfc5217SJeff Kirsher  * @dev:	net_device
608adfc5217SJeff Kirsher  * @wwn:	output buffer
609adfc5217SJeff Kirsher  * @type:	WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
610adfc5217SJeff Kirsher  *
611adfc5217SJeff Kirsher  */
612adfc5217SJeff Kirsher int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
613adfc5217SJeff Kirsher #endif
614621b4d66SDmitry Kravkov 
615c8f44affSMichał Mirosław netdev_features_t bnx2x_fix_features(struct net_device *dev,
616c8f44affSMichał Mirosław 				     netdev_features_t features);
617c8f44affSMichał Mirosław int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
618adfc5217SJeff Kirsher 
619adfc5217SJeff Kirsher /**
620adfc5217SJeff Kirsher  * bnx2x_tx_timeout - tx timeout netdev callback
621adfc5217SJeff Kirsher  *
622adfc5217SJeff Kirsher  * @dev:	net device
623adfc5217SJeff Kirsher  */
624adfc5217SJeff Kirsher void bnx2x_tx_timeout(struct net_device *dev);
625adfc5217SJeff Kirsher 
626adfc5217SJeff Kirsher /*********************** Inlines **********************************/
627adfc5217SJeff Kirsher /*********************** Fast path ********************************/
628adfc5217SJeff Kirsher static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
629adfc5217SJeff Kirsher {
630adfc5217SJeff Kirsher 	barrier(); /* status block is written to by the chip */
631adfc5217SJeff Kirsher 	fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
632adfc5217SJeff Kirsher }
633adfc5217SJeff Kirsher 
634adfc5217SJeff Kirsher static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
635adfc5217SJeff Kirsher 					u8 segment, u16 index, u8 op,
636adfc5217SJeff Kirsher 					u8 update, u32 igu_addr)
637adfc5217SJeff Kirsher {
638adfc5217SJeff Kirsher 	struct igu_regular cmd_data = {0};
639adfc5217SJeff Kirsher 
640adfc5217SJeff Kirsher 	cmd_data.sb_id_and_flags =
641adfc5217SJeff Kirsher 			((index << IGU_REGULAR_SB_INDEX_SHIFT) |
642adfc5217SJeff Kirsher 			 (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
643adfc5217SJeff Kirsher 			 (update << IGU_REGULAR_BUPDATE_SHIFT) |
644adfc5217SJeff Kirsher 			 (op << IGU_REGULAR_ENABLE_INT_SHIFT));
645adfc5217SJeff Kirsher 
64651c1a580SMerav Sicron 	DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
647adfc5217SJeff Kirsher 	   cmd_data.sb_id_and_flags, igu_addr);
648adfc5217SJeff Kirsher 	REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
649adfc5217SJeff Kirsher 
650adfc5217SJeff Kirsher 	/* Make sure that ACK is written */
651adfc5217SJeff Kirsher 	mmiowb();
652adfc5217SJeff Kirsher 	barrier();
653adfc5217SJeff Kirsher }
654adfc5217SJeff Kirsher 
655adfc5217SJeff Kirsher static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
656adfc5217SJeff Kirsher 				   u8 storm, u16 index, u8 op, u8 update)
657adfc5217SJeff Kirsher {
658adfc5217SJeff Kirsher 	u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
659adfc5217SJeff Kirsher 		       COMMAND_REG_INT_ACK);
660adfc5217SJeff Kirsher 	struct igu_ack_register igu_ack;
661adfc5217SJeff Kirsher 
662adfc5217SJeff Kirsher 	igu_ack.status_block_index = index;
663adfc5217SJeff Kirsher 	igu_ack.sb_id_and_flags =
664adfc5217SJeff Kirsher 			((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
665adfc5217SJeff Kirsher 			 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
666adfc5217SJeff Kirsher 			 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
667adfc5217SJeff Kirsher 			 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
668adfc5217SJeff Kirsher 
669adfc5217SJeff Kirsher 	REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
670adfc5217SJeff Kirsher 
671adfc5217SJeff Kirsher 	/* Make sure that ACK is written */
672adfc5217SJeff Kirsher 	mmiowb();
673adfc5217SJeff Kirsher 	barrier();
674adfc5217SJeff Kirsher }
675adfc5217SJeff Kirsher 
676adfc5217SJeff Kirsher static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
677adfc5217SJeff Kirsher 				u16 index, u8 op, u8 update)
678adfc5217SJeff Kirsher {
679adfc5217SJeff Kirsher 	if (bp->common.int_block == INT_BLOCK_HC)
680adfc5217SJeff Kirsher 		bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
681adfc5217SJeff Kirsher 	else {
682adfc5217SJeff Kirsher 		u8 segment;
683adfc5217SJeff Kirsher 
684adfc5217SJeff Kirsher 		if (CHIP_INT_MODE_IS_BC(bp))
685adfc5217SJeff Kirsher 			segment = storm;
686adfc5217SJeff Kirsher 		else if (igu_sb_id != bp->igu_dsb_id)
687adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_DEF;
688adfc5217SJeff Kirsher 		else if (storm == ATTENTION_ID)
689adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_ATTN;
690adfc5217SJeff Kirsher 		else
691adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_DEF;
692adfc5217SJeff Kirsher 		bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
693adfc5217SJeff Kirsher 	}
694adfc5217SJeff Kirsher }
695adfc5217SJeff Kirsher 
696adfc5217SJeff Kirsher static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
697adfc5217SJeff Kirsher {
698adfc5217SJeff Kirsher 	u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
699adfc5217SJeff Kirsher 		       COMMAND_REG_SIMD_MASK);
700adfc5217SJeff Kirsher 	u32 result = REG_RD(bp, hc_addr);
701adfc5217SJeff Kirsher 
702adfc5217SJeff Kirsher 	barrier();
703adfc5217SJeff Kirsher 	return result;
704adfc5217SJeff Kirsher }
705adfc5217SJeff Kirsher 
706adfc5217SJeff Kirsher static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
707adfc5217SJeff Kirsher {
708adfc5217SJeff Kirsher 	u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
709adfc5217SJeff Kirsher 	u32 result = REG_RD(bp, igu_addr);
710adfc5217SJeff Kirsher 
71151c1a580SMerav Sicron 	DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
712adfc5217SJeff Kirsher 	   result, igu_addr);
713adfc5217SJeff Kirsher 
714adfc5217SJeff Kirsher 	barrier();
715adfc5217SJeff Kirsher 	return result;
716adfc5217SJeff Kirsher }
717adfc5217SJeff Kirsher 
718adfc5217SJeff Kirsher static inline u16 bnx2x_ack_int(struct bnx2x *bp)
719adfc5217SJeff Kirsher {
720adfc5217SJeff Kirsher 	barrier();
721adfc5217SJeff Kirsher 	if (bp->common.int_block == INT_BLOCK_HC)
722adfc5217SJeff Kirsher 		return bnx2x_hc_ack_int(bp);
723adfc5217SJeff Kirsher 	else
724adfc5217SJeff Kirsher 		return bnx2x_igu_ack_int(bp);
725adfc5217SJeff Kirsher }
726adfc5217SJeff Kirsher 
727adfc5217SJeff Kirsher static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
728adfc5217SJeff Kirsher {
729adfc5217SJeff Kirsher 	/* Tell compiler that consumer and producer can change */
730adfc5217SJeff Kirsher 	barrier();
731adfc5217SJeff Kirsher 	return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
732adfc5217SJeff Kirsher }
733adfc5217SJeff Kirsher 
734adfc5217SJeff Kirsher static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
735adfc5217SJeff Kirsher 				 struct bnx2x_fp_txdata *txdata)
736adfc5217SJeff Kirsher {
737adfc5217SJeff Kirsher 	s16 used;
738adfc5217SJeff Kirsher 	u16 prod;
739adfc5217SJeff Kirsher 	u16 cons;
740adfc5217SJeff Kirsher 
741adfc5217SJeff Kirsher 	prod = txdata->tx_bd_prod;
742adfc5217SJeff Kirsher 	cons = txdata->tx_bd_cons;
743adfc5217SJeff Kirsher 
7447b5342d9SYuval Mintz 	used = SUB_S16(prod, cons);
745adfc5217SJeff Kirsher 
746adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
747adfc5217SJeff Kirsher 	WARN_ON(used < 0);
7487b5342d9SYuval Mintz 	WARN_ON(used > txdata->tx_ring_size);
7497b5342d9SYuval Mintz 	WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
750adfc5217SJeff Kirsher #endif
751adfc5217SJeff Kirsher 
7527b5342d9SYuval Mintz 	return (s16)(txdata->tx_ring_size) - used;
753adfc5217SJeff Kirsher }
754adfc5217SJeff Kirsher 
755adfc5217SJeff Kirsher static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
756adfc5217SJeff Kirsher {
757adfc5217SJeff Kirsher 	u16 hw_cons;
758adfc5217SJeff Kirsher 
759adfc5217SJeff Kirsher 	/* Tell compiler that status block fields can change */
760adfc5217SJeff Kirsher 	barrier();
761adfc5217SJeff Kirsher 	hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
762adfc5217SJeff Kirsher 	return hw_cons != txdata->tx_pkt_cons;
763adfc5217SJeff Kirsher }
764adfc5217SJeff Kirsher 
765adfc5217SJeff Kirsher static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
766adfc5217SJeff Kirsher {
767adfc5217SJeff Kirsher 	u8 cos;
768adfc5217SJeff Kirsher 	for_each_cos_in_tx_queue(fp, cos)
76965565884SMerav Sicron 		if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
770adfc5217SJeff Kirsher 			return true;
771adfc5217SJeff Kirsher 	return false;
772adfc5217SJeff Kirsher }
773adfc5217SJeff Kirsher 
77475b29459SDmitry Kravkov #define BNX2X_IS_CQE_COMPLETED(cqe_fp) (cqe_fp->marker == 0x0)
77575b29459SDmitry Kravkov #define BNX2X_SEED_CQE(cqe_fp) (cqe_fp->marker = 0xFFFFFFFF)
776adfc5217SJeff Kirsher static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
777adfc5217SJeff Kirsher {
77875b29459SDmitry Kravkov 	u16 cons;
77975b29459SDmitry Kravkov 	union eth_rx_cqe *cqe;
78075b29459SDmitry Kravkov 	struct eth_fast_path_rx_cqe *cqe_fp;
781adfc5217SJeff Kirsher 
78275b29459SDmitry Kravkov 	cons = RCQ_BD(fp->rx_comp_cons);
78375b29459SDmitry Kravkov 	cqe = &fp->rx_comp_ring[cons];
78475b29459SDmitry Kravkov 	cqe_fp = &cqe->fast_path_cqe;
78575b29459SDmitry Kravkov 	return BNX2X_IS_CQE_COMPLETED(cqe_fp);
786adfc5217SJeff Kirsher }
787adfc5217SJeff Kirsher 
788adfc5217SJeff Kirsher /**
789adfc5217SJeff Kirsher  * bnx2x_tx_disable - disables tx from stack point of view
790adfc5217SJeff Kirsher  *
791adfc5217SJeff Kirsher  * @bp:		driver handle
792adfc5217SJeff Kirsher  */
793adfc5217SJeff Kirsher static inline void bnx2x_tx_disable(struct bnx2x *bp)
794adfc5217SJeff Kirsher {
795adfc5217SJeff Kirsher 	netif_tx_disable(bp->dev);
796adfc5217SJeff Kirsher 	netif_carrier_off(bp->dev);
797adfc5217SJeff Kirsher }
798adfc5217SJeff Kirsher 
799adfc5217SJeff Kirsher static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
800adfc5217SJeff Kirsher 				     struct bnx2x_fastpath *fp, u16 index)
801adfc5217SJeff Kirsher {
802adfc5217SJeff Kirsher 	struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
803adfc5217SJeff Kirsher 	struct page *page = sw_buf->page;
804adfc5217SJeff Kirsher 	struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
805adfc5217SJeff Kirsher 
806adfc5217SJeff Kirsher 	/* Skip "next page" elements */
807adfc5217SJeff Kirsher 	if (!page)
808adfc5217SJeff Kirsher 		return;
809adfc5217SJeff Kirsher 
810adfc5217SJeff Kirsher 	dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
811924d75abSYuval Mintz 		       SGE_PAGES, DMA_FROM_DEVICE);
812adfc5217SJeff Kirsher 	__free_pages(page, PAGES_PER_SGE_SHIFT);
813adfc5217SJeff Kirsher 
814adfc5217SJeff Kirsher 	sw_buf->page = NULL;
815adfc5217SJeff Kirsher 	sge->addr_hi = 0;
816adfc5217SJeff Kirsher 	sge->addr_lo = 0;
817adfc5217SJeff Kirsher }
818adfc5217SJeff Kirsher 
81955c11941SMerav Sicron static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
82055c11941SMerav Sicron {
82155c11941SMerav Sicron 	int i;
82255c11941SMerav Sicron 
8238f20aa57SDmitry Kravkov 	for_each_rx_queue_cnic(bp, i) {
8248f20aa57SDmitry Kravkov 		napi_hash_del(&bnx2x_fp(bp, i, napi));
82555c11941SMerav Sicron 		netif_napi_del(&bnx2x_fp(bp, i, napi));
82655c11941SMerav Sicron 	}
8278f20aa57SDmitry Kravkov }
82855c11941SMerav Sicron 
829adfc5217SJeff Kirsher static inline void bnx2x_del_all_napi(struct bnx2x *bp)
830adfc5217SJeff Kirsher {
831adfc5217SJeff Kirsher 	int i;
832adfc5217SJeff Kirsher 
8338f20aa57SDmitry Kravkov 	for_each_eth_queue(bp, i) {
8348f20aa57SDmitry Kravkov 		napi_hash_del(&bnx2x_fp(bp, i, napi));
835adfc5217SJeff Kirsher 		netif_napi_del(&bnx2x_fp(bp, i, napi));
836adfc5217SJeff Kirsher 	}
8378f20aa57SDmitry Kravkov }
838adfc5217SJeff Kirsher 
8391ab4434cSAriel Elior int bnx2x_set_int_mode(struct bnx2x *bp);
8400e8d2ec5SMerav Sicron 
841adfc5217SJeff Kirsher static inline void bnx2x_disable_msi(struct bnx2x *bp)
842adfc5217SJeff Kirsher {
843adfc5217SJeff Kirsher 	if (bp->flags & USING_MSIX_FLAG) {
844adfc5217SJeff Kirsher 		pci_disable_msix(bp->pdev);
84530a5de77SDmitry Kravkov 		bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
846adfc5217SJeff Kirsher 	} else if (bp->flags & USING_MSI_FLAG) {
847adfc5217SJeff Kirsher 		pci_disable_msi(bp->pdev);
848adfc5217SJeff Kirsher 		bp->flags &= ~USING_MSI_FLAG;
849adfc5217SJeff Kirsher 	}
850adfc5217SJeff Kirsher }
851adfc5217SJeff Kirsher 
852adfc5217SJeff Kirsher static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
853adfc5217SJeff Kirsher {
854adfc5217SJeff Kirsher 	int i, j;
855adfc5217SJeff Kirsher 
856adfc5217SJeff Kirsher 	for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
857adfc5217SJeff Kirsher 		int idx = RX_SGE_CNT * i - 1;
858adfc5217SJeff Kirsher 
859adfc5217SJeff Kirsher 		for (j = 0; j < 2; j++) {
860adfc5217SJeff Kirsher 			BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
861adfc5217SJeff Kirsher 			idx--;
862adfc5217SJeff Kirsher 		}
863adfc5217SJeff Kirsher 	}
864adfc5217SJeff Kirsher }
865adfc5217SJeff Kirsher 
866adfc5217SJeff Kirsher static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
867adfc5217SJeff Kirsher {
868adfc5217SJeff Kirsher 	/* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
869b3637827SDmitry Kravkov 	memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
870adfc5217SJeff Kirsher 
871adfc5217SJeff Kirsher 	/* Clear the two last indices in the page to 1:
872adfc5217SJeff Kirsher 	   these are the indices that correspond to the "next" element,
873adfc5217SJeff Kirsher 	   hence will never be indicated and should be removed from
874adfc5217SJeff Kirsher 	   the calculations. */
875adfc5217SJeff Kirsher 	bnx2x_clear_sge_mask_next_elems(fp);
876adfc5217SJeff Kirsher }
877adfc5217SJeff Kirsher 
878e52fcb24SEric Dumazet /* note that we are not allocating a new buffer,
879adfc5217SJeff Kirsher  * we are just moving one from cons to prod
880adfc5217SJeff Kirsher  * we are not creating a new mapping,
881adfc5217SJeff Kirsher  * so there is no need to check for dma_mapping_error().
882adfc5217SJeff Kirsher  */
883e52fcb24SEric Dumazet static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
884adfc5217SJeff Kirsher 				      u16 cons, u16 prod)
885adfc5217SJeff Kirsher {
886adfc5217SJeff Kirsher 	struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
887adfc5217SJeff Kirsher 	struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
888adfc5217SJeff Kirsher 	struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
889adfc5217SJeff Kirsher 	struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
890adfc5217SJeff Kirsher 
891adfc5217SJeff Kirsher 	dma_unmap_addr_set(prod_rx_buf, mapping,
892adfc5217SJeff Kirsher 			   dma_unmap_addr(cons_rx_buf, mapping));
893e52fcb24SEric Dumazet 	prod_rx_buf->data = cons_rx_buf->data;
894adfc5217SJeff Kirsher 	*prod_bd = *cons_bd;
895adfc5217SJeff Kirsher }
896adfc5217SJeff Kirsher 
897adfc5217SJeff Kirsher /************************* Init ******************************************/
898adfc5217SJeff Kirsher 
899b475d78fSYuval Mintz /* returns func by VN for current port */
900b475d78fSYuval Mintz static inline int func_by_vn(struct bnx2x *bp, int vn)
901b475d78fSYuval Mintz {
902b475d78fSYuval Mintz 	return 2 * vn + BP_PORT(bp);
903b475d78fSYuval Mintz }
904b475d78fSYuval Mintz 
9055d317c6aSMerav Sicron static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
90696305234SDmitry Kravkov {
90760cad4e6SAriel Elior 	return bnx2x_rss(bp, &bp->rss_conf_obj, config_hash, true);
90896305234SDmitry Kravkov }
90996305234SDmitry Kravkov 
910adfc5217SJeff Kirsher /**
911adfc5217SJeff Kirsher  * bnx2x_func_start - init function
912adfc5217SJeff Kirsher  *
913adfc5217SJeff Kirsher  * @bp:		driver handle
914adfc5217SJeff Kirsher  *
915adfc5217SJeff Kirsher  * Must be called before sending CLIENT_SETUP for the first client.
916adfc5217SJeff Kirsher  */
917adfc5217SJeff Kirsher static inline int bnx2x_func_start(struct bnx2x *bp)
918adfc5217SJeff Kirsher {
9193b603066SYuval Mintz 	struct bnx2x_func_state_params func_params = {NULL};
920adfc5217SJeff Kirsher 	struct bnx2x_func_start_params *start_params =
921adfc5217SJeff Kirsher 		&func_params.params.start;
922adfc5217SJeff Kirsher 
923adfc5217SJeff Kirsher 	/* Prepare parameters for function state transitions */
924adfc5217SJeff Kirsher 	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
925adfc5217SJeff Kirsher 
926adfc5217SJeff Kirsher 	func_params.f_obj = &bp->func_obj;
927adfc5217SJeff Kirsher 	func_params.cmd = BNX2X_F_CMD_START;
928adfc5217SJeff Kirsher 
929adfc5217SJeff Kirsher 	/* Function parameters */
930adfc5217SJeff Kirsher 	start_params->mf_mode = bp->mf_mode;
931adfc5217SJeff Kirsher 	start_params->sd_vlan_tag = bp->mf_ov;
9328d7b0278SAriel Elior 
9338d7b0278SAriel Elior 	if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
934adfc5217SJeff Kirsher 		start_params->network_cos_mode = STATIC_COS;
9358d7b0278SAriel Elior 	else /* CHIP_IS_E1X */
9368d7b0278SAriel Elior 		start_params->network_cos_mode = FW_WRR;
937adfc5217SJeff Kirsher 
9381bc277f7SDmitry Kravkov 	start_params->gre_tunnel_mode = IPGRE_TUNNEL;
9391bc277f7SDmitry Kravkov 	start_params->gre_tunnel_rss = GRE_INNER_HEADERS_RSS;
9401bc277f7SDmitry Kravkov 
941adfc5217SJeff Kirsher 	return bnx2x_func_state_change(bp, &func_params);
942adfc5217SJeff Kirsher }
943adfc5217SJeff Kirsher 
944adfc5217SJeff Kirsher /**
945adfc5217SJeff Kirsher  * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
946adfc5217SJeff Kirsher  *
947adfc5217SJeff Kirsher  * @fw_hi:	pointer to upper part
948adfc5217SJeff Kirsher  * @fw_mid:	pointer to middle part
949adfc5217SJeff Kirsher  * @fw_lo:	pointer to lower part
950adfc5217SJeff Kirsher  * @mac:	pointer to MAC address
951adfc5217SJeff Kirsher  */
95286564c3fSYuval Mintz static inline void bnx2x_set_fw_mac_addr(__le16 *fw_hi, __le16 *fw_mid,
95386564c3fSYuval Mintz 					 __le16 *fw_lo, u8 *mac)
954adfc5217SJeff Kirsher {
955adfc5217SJeff Kirsher 	((u8 *)fw_hi)[0]  = mac[1];
956adfc5217SJeff Kirsher 	((u8 *)fw_hi)[1]  = mac[0];
957adfc5217SJeff Kirsher 	((u8 *)fw_mid)[0] = mac[3];
958adfc5217SJeff Kirsher 	((u8 *)fw_mid)[1] = mac[2];
959adfc5217SJeff Kirsher 	((u8 *)fw_lo)[0]  = mac[5];
960adfc5217SJeff Kirsher 	((u8 *)fw_lo)[1]  = mac[4];
961adfc5217SJeff Kirsher }
962adfc5217SJeff Kirsher 
963adfc5217SJeff Kirsher static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
964adfc5217SJeff Kirsher 					   struct bnx2x_fastpath *fp, int last)
965adfc5217SJeff Kirsher {
966adfc5217SJeff Kirsher 	int i;
967adfc5217SJeff Kirsher 
968adfc5217SJeff Kirsher 	if (fp->disable_tpa)
969adfc5217SJeff Kirsher 		return;
970adfc5217SJeff Kirsher 
971adfc5217SJeff Kirsher 	for (i = 0; i < last; i++)
972adfc5217SJeff Kirsher 		bnx2x_free_rx_sge(bp, fp, i);
973adfc5217SJeff Kirsher }
974adfc5217SJeff Kirsher 
975adfc5217SJeff Kirsher static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
976adfc5217SJeff Kirsher {
977adfc5217SJeff Kirsher 	int i;
978adfc5217SJeff Kirsher 
979adfc5217SJeff Kirsher 	for (i = 1; i <= NUM_RX_RINGS; i++) {
980adfc5217SJeff Kirsher 		struct eth_rx_bd *rx_bd;
981adfc5217SJeff Kirsher 
982adfc5217SJeff Kirsher 		rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
983adfc5217SJeff Kirsher 		rx_bd->addr_hi =
984adfc5217SJeff Kirsher 			cpu_to_le32(U64_HI(fp->rx_desc_mapping +
985adfc5217SJeff Kirsher 				    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
986adfc5217SJeff Kirsher 		rx_bd->addr_lo =
987adfc5217SJeff Kirsher 			cpu_to_le32(U64_LO(fp->rx_desc_mapping +
988adfc5217SJeff Kirsher 				    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
989adfc5217SJeff Kirsher 	}
990adfc5217SJeff Kirsher }
991adfc5217SJeff Kirsher 
992adfc5217SJeff Kirsher /* Statistics ID are global per chip/path, while Client IDs for E1x are per
993adfc5217SJeff Kirsher  * port.
994adfc5217SJeff Kirsher  */
995adfc5217SJeff Kirsher static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
996adfc5217SJeff Kirsher {
997de5c3741SYuval Mintz 	struct bnx2x *bp = fp->bp;
998de5c3741SYuval Mintz 	if (!CHIP_IS_E1x(bp)) {
999de5c3741SYuval Mintz 		/* there are special statistics counters for FCoE 136..140 */
1000de5c3741SYuval Mintz 		if (IS_FCOE_FP(fp))
1001de5c3741SYuval Mintz 			return bp->cnic_base_cl_id + (bp->pf_num >> 1);
1002adfc5217SJeff Kirsher 		return fp->cl_id;
1003de5c3741SYuval Mintz 	}
1004de5c3741SYuval Mintz 	return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
1005adfc5217SJeff Kirsher }
1006adfc5217SJeff Kirsher 
1007adfc5217SJeff Kirsher static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
1008adfc5217SJeff Kirsher 					       bnx2x_obj_type obj_type)
1009adfc5217SJeff Kirsher {
1010adfc5217SJeff Kirsher 	struct bnx2x *bp = fp->bp;
1011adfc5217SJeff Kirsher 
1012adfc5217SJeff Kirsher 	/* Configure classification DBs */
101315192a8cSBarak Witkowski 	bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
101415192a8cSBarak Witkowski 			   fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
1015adfc5217SJeff Kirsher 			   bnx2x_sp_mapping(bp, mac_rdata),
1016adfc5217SJeff Kirsher 			   BNX2X_FILTER_MAC_PENDING,
1017adfc5217SJeff Kirsher 			   &bp->sp_state, obj_type,
1018adfc5217SJeff Kirsher 			   &bp->macs_pool);
1019adfc5217SJeff Kirsher }
1020adfc5217SJeff Kirsher 
1021adfc5217SJeff Kirsher /**
1022adfc5217SJeff Kirsher  * bnx2x_get_path_func_num - get number of active functions
1023adfc5217SJeff Kirsher  *
1024adfc5217SJeff Kirsher  * @bp:		driver handle
1025adfc5217SJeff Kirsher  *
1026adfc5217SJeff Kirsher  * Calculates the number of active (not hidden) functions on the
1027adfc5217SJeff Kirsher  * current path.
1028adfc5217SJeff Kirsher  */
1029adfc5217SJeff Kirsher static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
1030adfc5217SJeff Kirsher {
1031adfc5217SJeff Kirsher 	u8 func_num = 0, i;
1032adfc5217SJeff Kirsher 
1033adfc5217SJeff Kirsher 	/* 57710 has only one function per-port */
1034adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
1035adfc5217SJeff Kirsher 		return 1;
1036adfc5217SJeff Kirsher 
1037adfc5217SJeff Kirsher 	/* Calculate a number of functions enabled on the current
1038adfc5217SJeff Kirsher 	 * PATH/PORT.
1039adfc5217SJeff Kirsher 	 */
1040adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp)) {
1041adfc5217SJeff Kirsher 		if (IS_MF(bp))
1042adfc5217SJeff Kirsher 			func_num = 4;
1043adfc5217SJeff Kirsher 		else
1044adfc5217SJeff Kirsher 			func_num = 2;
1045adfc5217SJeff Kirsher 	} else {
1046adfc5217SJeff Kirsher 		for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
1047adfc5217SJeff Kirsher 			u32 func_config =
1048adfc5217SJeff Kirsher 				MF_CFG_RD(bp,
1049adfc5217SJeff Kirsher 					  func_mf_config[BP_PORT(bp) + 2 * i].
1050adfc5217SJeff Kirsher 					  config);
1051adfc5217SJeff Kirsher 			func_num +=
1052adfc5217SJeff Kirsher 				((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
1053adfc5217SJeff Kirsher 		}
1054adfc5217SJeff Kirsher 	}
1055adfc5217SJeff Kirsher 
1056adfc5217SJeff Kirsher 	WARN_ON(!func_num);
1057adfc5217SJeff Kirsher 
1058adfc5217SJeff Kirsher 	return func_num;
1059adfc5217SJeff Kirsher }
1060adfc5217SJeff Kirsher 
1061adfc5217SJeff Kirsher static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
1062adfc5217SJeff Kirsher {
1063adfc5217SJeff Kirsher 	/* RX_MODE controlling object */
1064adfc5217SJeff Kirsher 	bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
1065adfc5217SJeff Kirsher 
1066adfc5217SJeff Kirsher 	/* multicast configuration controlling object */
1067adfc5217SJeff Kirsher 	bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
1068adfc5217SJeff Kirsher 			     BP_FUNC(bp), BP_FUNC(bp),
1069adfc5217SJeff Kirsher 			     bnx2x_sp(bp, mcast_rdata),
1070adfc5217SJeff Kirsher 			     bnx2x_sp_mapping(bp, mcast_rdata),
1071adfc5217SJeff Kirsher 			     BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
1072adfc5217SJeff Kirsher 			     BNX2X_OBJ_TYPE_RX);
1073adfc5217SJeff Kirsher 
1074adfc5217SJeff Kirsher 	/* Setup CAM credit pools */
1075adfc5217SJeff Kirsher 	bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
1076adfc5217SJeff Kirsher 				   bnx2x_get_path_func_num(bp));
1077adfc5217SJeff Kirsher 
1078b56e9670SAriel Elior 	bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
1079b56e9670SAriel Elior 				    bnx2x_get_path_func_num(bp));
1080b56e9670SAriel Elior 
1081adfc5217SJeff Kirsher 	/* RSS configuration object */
1082adfc5217SJeff Kirsher 	bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
1083adfc5217SJeff Kirsher 				  bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
1084adfc5217SJeff Kirsher 				  bnx2x_sp(bp, rss_rdata),
1085adfc5217SJeff Kirsher 				  bnx2x_sp_mapping(bp, rss_rdata),
1086adfc5217SJeff Kirsher 				  BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
1087adfc5217SJeff Kirsher 				  BNX2X_OBJ_TYPE_RX);
1088adfc5217SJeff Kirsher }
1089adfc5217SJeff Kirsher 
1090adfc5217SJeff Kirsher static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
1091adfc5217SJeff Kirsher {
1092adfc5217SJeff Kirsher 	if (CHIP_IS_E1x(fp->bp))
1093adfc5217SJeff Kirsher 		return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
1094adfc5217SJeff Kirsher 	else
1095adfc5217SJeff Kirsher 		return fp->cl_id;
1096adfc5217SJeff Kirsher }
1097adfc5217SJeff Kirsher 
1098adfc5217SJeff Kirsher static inline void bnx2x_init_txdata(struct bnx2x *bp,
109965565884SMerav Sicron 				     struct bnx2x_fp_txdata *txdata, u32 cid,
110065565884SMerav Sicron 				     int txq_index, __le16 *tx_cons_sb,
110165565884SMerav Sicron 				     struct bnx2x_fastpath *fp)
1102adfc5217SJeff Kirsher {
1103adfc5217SJeff Kirsher 	txdata->cid = cid;
1104adfc5217SJeff Kirsher 	txdata->txq_index = txq_index;
1105adfc5217SJeff Kirsher 	txdata->tx_cons_sb = tx_cons_sb;
110665565884SMerav Sicron 	txdata->parent_fp = fp;
11077b5342d9SYuval Mintz 	txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
1108adfc5217SJeff Kirsher 
110951c1a580SMerav Sicron 	DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
1110adfc5217SJeff Kirsher 	   txdata->cid, txdata->txq_index);
1111adfc5217SJeff Kirsher }
1112adfc5217SJeff Kirsher 
1113adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
1114adfc5217SJeff Kirsher {
1115adfc5217SJeff Kirsher 	return bp->cnic_base_cl_id + cl_idx +
11161805b2f0SDavid S. Miller 		(bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
1117adfc5217SJeff Kirsher }
1118adfc5217SJeff Kirsher 
1119adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
1120adfc5217SJeff Kirsher {
1121adfc5217SJeff Kirsher 	/* the 'first' id is allocated for the cnic */
1122adfc5217SJeff Kirsher 	return bp->base_fw_ndsb;
1123adfc5217SJeff Kirsher }
1124adfc5217SJeff Kirsher 
1125adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
1126adfc5217SJeff Kirsher {
1127adfc5217SJeff Kirsher 	return bp->igu_base_sb;
1128adfc5217SJeff Kirsher }
1129adfc5217SJeff Kirsher 
1130adfc5217SJeff Kirsher static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
1131adfc5217SJeff Kirsher 				       struct bnx2x_fp_txdata *txdata)
1132adfc5217SJeff Kirsher {
1133adfc5217SJeff Kirsher 	int cnt = 1000;
1134adfc5217SJeff Kirsher 
1135adfc5217SJeff Kirsher 	while (bnx2x_has_tx_work_unload(txdata)) {
1136adfc5217SJeff Kirsher 		if (!cnt) {
113751c1a580SMerav Sicron 			BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
1138adfc5217SJeff Kirsher 				  txdata->txq_index, txdata->tx_pkt_prod,
1139adfc5217SJeff Kirsher 				  txdata->tx_pkt_cons);
1140adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
1141adfc5217SJeff Kirsher 			bnx2x_panic();
1142adfc5217SJeff Kirsher 			return -EBUSY;
1143adfc5217SJeff Kirsher #else
1144adfc5217SJeff Kirsher 			break;
1145adfc5217SJeff Kirsher #endif
1146adfc5217SJeff Kirsher 		}
1147adfc5217SJeff Kirsher 		cnt--;
11480926d499SYuval Mintz 		usleep_range(1000, 2000);
1149adfc5217SJeff Kirsher 	}
1150adfc5217SJeff Kirsher 
1151adfc5217SJeff Kirsher 	return 0;
1152adfc5217SJeff Kirsher }
1153adfc5217SJeff Kirsher 
1154adfc5217SJeff Kirsher int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
1155adfc5217SJeff Kirsher 
1156adfc5217SJeff Kirsher static inline void __storm_memset_struct(struct bnx2x *bp,
1157adfc5217SJeff Kirsher 					 u32 addr, size_t size, u32 *data)
1158adfc5217SJeff Kirsher {
1159adfc5217SJeff Kirsher 	int i;
1160adfc5217SJeff Kirsher 	for (i = 0; i < size/4; i++)
1161adfc5217SJeff Kirsher 		REG_WR(bp, addr + (i * 4), data[i]);
1162adfc5217SJeff Kirsher }
1163adfc5217SJeff Kirsher 
1164adfc5217SJeff Kirsher /**
1165adfc5217SJeff Kirsher  * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
1166adfc5217SJeff Kirsher  *
1167adfc5217SJeff Kirsher  * @bp:		driver handle
1168adfc5217SJeff Kirsher  * @mask:	bits that need to be cleared
1169adfc5217SJeff Kirsher  */
1170adfc5217SJeff Kirsher static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
1171adfc5217SJeff Kirsher {
1172adfc5217SJeff Kirsher 	int tout = 5000; /* Wait for 5 secs tops */
1173adfc5217SJeff Kirsher 
1174adfc5217SJeff Kirsher 	while (tout--) {
1175adfc5217SJeff Kirsher 		smp_mb();
1176adfc5217SJeff Kirsher 		netif_addr_lock_bh(bp->dev);
1177adfc5217SJeff Kirsher 		if (!(bp->sp_state & mask)) {
1178adfc5217SJeff Kirsher 			netif_addr_unlock_bh(bp->dev);
1179adfc5217SJeff Kirsher 			return true;
1180adfc5217SJeff Kirsher 		}
1181adfc5217SJeff Kirsher 		netif_addr_unlock_bh(bp->dev);
1182adfc5217SJeff Kirsher 
11830926d499SYuval Mintz 		usleep_range(1000, 2000);
1184adfc5217SJeff Kirsher 	}
1185adfc5217SJeff Kirsher 
1186adfc5217SJeff Kirsher 	smp_mb();
1187adfc5217SJeff Kirsher 
1188adfc5217SJeff Kirsher 	netif_addr_lock_bh(bp->dev);
1189adfc5217SJeff Kirsher 	if (bp->sp_state & mask) {
119051c1a580SMerav Sicron 		BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
119151c1a580SMerav Sicron 			  bp->sp_state, mask);
1192adfc5217SJeff Kirsher 		netif_addr_unlock_bh(bp->dev);
1193adfc5217SJeff Kirsher 		return false;
1194adfc5217SJeff Kirsher 	}
1195adfc5217SJeff Kirsher 	netif_addr_unlock_bh(bp->dev);
1196adfc5217SJeff Kirsher 
1197adfc5217SJeff Kirsher 	return true;
1198adfc5217SJeff Kirsher }
1199adfc5217SJeff Kirsher 
1200adfc5217SJeff Kirsher /**
1201adfc5217SJeff Kirsher  * bnx2x_set_ctx_validation - set CDU context validation values
1202adfc5217SJeff Kirsher  *
1203adfc5217SJeff Kirsher  * @bp:		driver handle
1204adfc5217SJeff Kirsher  * @cxt:	context of the connection on the host memory
1205adfc5217SJeff Kirsher  * @cid:	SW CID of the connection to be configured
1206adfc5217SJeff Kirsher  */
1207adfc5217SJeff Kirsher void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
1208adfc5217SJeff Kirsher 			      u32 cid);
1209adfc5217SJeff Kirsher 
1210adfc5217SJeff Kirsher void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
1211adfc5217SJeff Kirsher 				    u8 sb_index, u8 disable, u16 usec);
1212adfc5217SJeff Kirsher void bnx2x_acquire_phy_lock(struct bnx2x *bp);
1213adfc5217SJeff Kirsher void bnx2x_release_phy_lock(struct bnx2x *bp);
1214adfc5217SJeff Kirsher 
1215adfc5217SJeff Kirsher /**
1216adfc5217SJeff Kirsher  * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
1217adfc5217SJeff Kirsher  *
1218adfc5217SJeff Kirsher  * @bp:		driver handle
1219adfc5217SJeff Kirsher  * @mf_cfg:	MF configuration
1220adfc5217SJeff Kirsher  *
1221adfc5217SJeff Kirsher  */
1222adfc5217SJeff Kirsher static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
1223adfc5217SJeff Kirsher {
1224adfc5217SJeff Kirsher 	u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1225adfc5217SJeff Kirsher 			      FUNC_MF_CFG_MAX_BW_SHIFT;
1226adfc5217SJeff Kirsher 	if (!max_cfg) {
122751c1a580SMerav Sicron 		DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
122896b0accbSMichal Schmidt 		   "Max BW configured to 0 - using 100 instead\n");
1229adfc5217SJeff Kirsher 		max_cfg = 100;
1230adfc5217SJeff Kirsher 	}
1231adfc5217SJeff Kirsher 	return max_cfg;
1232adfc5217SJeff Kirsher }
1233adfc5217SJeff Kirsher 
1234621b4d66SDmitry Kravkov /* checks if HW supports GRO for given MTU */
1235621b4d66SDmitry Kravkov static inline bool bnx2x_mtu_allows_gro(int mtu)
1236621b4d66SDmitry Kravkov {
1237621b4d66SDmitry Kravkov 	/* gro frags per page */
1238621b4d66SDmitry Kravkov 	int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
1239621b4d66SDmitry Kravkov 
1240621b4d66SDmitry Kravkov 	/*
124116a5fd92SYuval Mintz 	 * 1. Number of frags should not grow above MAX_SKB_FRAGS
124216a5fd92SYuval Mintz 	 * 2. Frag must fit the page
1243621b4d66SDmitry Kravkov 	 */
1244621b4d66SDmitry Kravkov 	return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
1245621b4d66SDmitry Kravkov }
124655c11941SMerav Sicron 
12471355b704SMintz Yuval /**
1248b306f5edSDmitry Kravkov  * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
1249b306f5edSDmitry Kravkov  *
1250b306f5edSDmitry Kravkov  * @bp:		driver handle
1251b306f5edSDmitry Kravkov  *
1252b306f5edSDmitry Kravkov  */
1253b306f5edSDmitry Kravkov void bnx2x_get_iscsi_info(struct bnx2x *bp);
125400253a8cSDmitry Kravkov 
125500253a8cSDmitry Kravkov /**
125600253a8cSDmitry Kravkov  * bnx2x_link_sync_notify - send notification to other functions.
125700253a8cSDmitry Kravkov  *
125800253a8cSDmitry Kravkov  * @bp:		driver handle
125900253a8cSDmitry Kravkov  *
126000253a8cSDmitry Kravkov  */
126100253a8cSDmitry Kravkov static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
126200253a8cSDmitry Kravkov {
126300253a8cSDmitry Kravkov 	int func;
126400253a8cSDmitry Kravkov 	int vn;
126500253a8cSDmitry Kravkov 
126600253a8cSDmitry Kravkov 	/* Set the attention towards other drivers on the same port */
126700253a8cSDmitry Kravkov 	for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
126800253a8cSDmitry Kravkov 		if (vn == BP_VN(bp))
126900253a8cSDmitry Kravkov 			continue;
127000253a8cSDmitry Kravkov 
127100253a8cSDmitry Kravkov 		func = func_by_vn(bp, vn);
127200253a8cSDmitry Kravkov 		REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
127300253a8cSDmitry Kravkov 		       (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
127400253a8cSDmitry Kravkov 	}
127500253a8cSDmitry Kravkov }
127600253a8cSDmitry Kravkov 
127700253a8cSDmitry Kravkov /**
127800253a8cSDmitry Kravkov  * bnx2x_update_drv_flags - update flags in shmem
127900253a8cSDmitry Kravkov  *
128000253a8cSDmitry Kravkov  * @bp:		driver handle
128100253a8cSDmitry Kravkov  * @flags:	flags to update
128200253a8cSDmitry Kravkov  * @set:	set or clear
128300253a8cSDmitry Kravkov  *
128400253a8cSDmitry Kravkov  */
128500253a8cSDmitry Kravkov static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
128600253a8cSDmitry Kravkov {
128700253a8cSDmitry Kravkov 	if (SHMEM2_HAS(bp, drv_flags)) {
128800253a8cSDmitry Kravkov 		u32 drv_flags;
1289f16da43bSAriel Elior 		bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
129000253a8cSDmitry Kravkov 		drv_flags = SHMEM2_RD(bp, drv_flags);
129100253a8cSDmitry Kravkov 
129200253a8cSDmitry Kravkov 		if (set)
129300253a8cSDmitry Kravkov 			SET_FLAGS(drv_flags, flags);
129400253a8cSDmitry Kravkov 		else
129500253a8cSDmitry Kravkov 			RESET_FLAGS(drv_flags, flags);
129600253a8cSDmitry Kravkov 
129700253a8cSDmitry Kravkov 		SHMEM2_WR(bp, drv_flags, drv_flags);
129851c1a580SMerav Sicron 		DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
1299f16da43bSAriel Elior 		bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
130000253a8cSDmitry Kravkov 	}
130100253a8cSDmitry Kravkov }
130200253a8cSDmitry Kravkov 
1303614c76dfSDmitry Kravkov static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
1304614c76dfSDmitry Kravkov {
130555c11941SMerav Sicron 	if (is_valid_ether_addr(addr) ||
130655c11941SMerav Sicron 	    (is_zero_ether_addr(addr) &&
130755c11941SMerav Sicron 	     (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
1308614c76dfSDmitry Kravkov 		return true;
130955c11941SMerav Sicron 
1310614c76dfSDmitry Kravkov 	return false;
1311614c76dfSDmitry Kravkov }
1312614c76dfSDmitry Kravkov 
13138ca5e17eSAriel Elior /**
13142de67439SYuval Mintz  * bnx2x_fill_fw_str - Fill buffer with FW version string
13158ca5e17eSAriel Elior  *
13168ca5e17eSAriel Elior  * @bp:        driver handle
13178ca5e17eSAriel Elior  * @buf:       character buffer to fill with the fw name
13188ca5e17eSAriel Elior  * @buf_len:   length of the above buffer
13198ca5e17eSAriel Elior  *
13208ca5e17eSAriel Elior  */
13218ca5e17eSAriel Elior void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
13227fa6f340SYuval Mintz 
13237fa6f340SYuval Mintz int bnx2x_drain_tx_queues(struct bnx2x *bp);
13247fa6f340SYuval Mintz void bnx2x_squeeze_objects(struct bnx2x *bp);
13257fa6f340SYuval Mintz 
1326adfc5217SJeff Kirsher #endif /* BNX2X_CMN_H */
1327