1adfc5217SJeff Kirsher /* bnx2x_cmn.h: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
3247fa82bSYuval Mintz  * Copyright (c) 2007-2013 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
6adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
7adfc5217SJeff Kirsher  * the Free Software Foundation.
8adfc5217SJeff Kirsher  *
9adfc5217SJeff Kirsher  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10adfc5217SJeff Kirsher  * Written by: Eliezer Tamir
11adfc5217SJeff Kirsher  * Based on code from Michael Chan's bnx2 driver
12adfc5217SJeff Kirsher  * UDP CSUM errata workaround by Arik Gendelman
13adfc5217SJeff Kirsher  * Slowpath and fastpath rework by Vladislav Zolotarov
14adfc5217SJeff Kirsher  * Statistics and Link management by Yitchak Gertner
15adfc5217SJeff Kirsher  *
16adfc5217SJeff Kirsher  */
17adfc5217SJeff Kirsher #ifndef BNX2X_CMN_H
18adfc5217SJeff Kirsher #define BNX2X_CMN_H
19adfc5217SJeff Kirsher 
20adfc5217SJeff Kirsher #include <linux/types.h>
21adfc5217SJeff Kirsher #include <linux/pci.h>
22adfc5217SJeff Kirsher #include <linux/netdevice.h>
23614c76dfSDmitry Kravkov #include <linux/etherdevice.h>
24adfc5217SJeff Kirsher 
25adfc5217SJeff Kirsher 
26adfc5217SJeff Kirsher #include "bnx2x.h"
276411280aSAriel Elior #include "bnx2x_sriov.h"
28adfc5217SJeff Kirsher 
29adfc5217SJeff Kirsher /* This is used as a replacement for an MCP if it's not present */
30adfc5217SJeff Kirsher extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
31adfc5217SJeff Kirsher 
32adfc5217SJeff Kirsher extern int num_queues;
330e8d2ec5SMerav Sicron extern int int_mode;
34adfc5217SJeff Kirsher 
35adfc5217SJeff Kirsher /************************ Macros ********************************/
36adfc5217SJeff Kirsher #define BNX2X_PCI_FREE(x, y, size) \
37adfc5217SJeff Kirsher 	do { \
38adfc5217SJeff Kirsher 		if (x) { \
39adfc5217SJeff Kirsher 			dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
40adfc5217SJeff Kirsher 			x = NULL; \
41adfc5217SJeff Kirsher 			y = 0; \
42adfc5217SJeff Kirsher 		} \
43adfc5217SJeff Kirsher 	} while (0)
44adfc5217SJeff Kirsher 
45adfc5217SJeff Kirsher #define BNX2X_FREE(x) \
46adfc5217SJeff Kirsher 	do { \
47adfc5217SJeff Kirsher 		if (x) { \
48adfc5217SJeff Kirsher 			kfree((void *)x); \
49adfc5217SJeff Kirsher 			x = NULL; \
50adfc5217SJeff Kirsher 		} \
51adfc5217SJeff Kirsher 	} while (0)
52adfc5217SJeff Kirsher 
53adfc5217SJeff Kirsher #define BNX2X_PCI_ALLOC(x, y, size) \
54adfc5217SJeff Kirsher 	do { \
55adfc5217SJeff Kirsher 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
56adfc5217SJeff Kirsher 		if (x == NULL) \
57adfc5217SJeff Kirsher 			goto alloc_mem_err; \
58adfc5217SJeff Kirsher 		memset((void *)x, 0, size); \
59adfc5217SJeff Kirsher 	} while (0)
60adfc5217SJeff Kirsher 
61adfc5217SJeff Kirsher #define BNX2X_ALLOC(x, size) \
62adfc5217SJeff Kirsher 	do { \
63adfc5217SJeff Kirsher 		x = kzalloc(size, GFP_KERNEL); \
64adfc5217SJeff Kirsher 		if (x == NULL) \
65adfc5217SJeff Kirsher 			goto alloc_mem_err; \
66adfc5217SJeff Kirsher 	} while (0)
67adfc5217SJeff Kirsher 
68adfc5217SJeff Kirsher /*********************** Interfaces ****************************
69adfc5217SJeff Kirsher  *  Functions that need to be implemented by each driver version
70adfc5217SJeff Kirsher  */
71adfc5217SJeff Kirsher /* Init */
72adfc5217SJeff Kirsher 
73adfc5217SJeff Kirsher /**
74adfc5217SJeff Kirsher  * bnx2x_send_unload_req - request unload mode from the MCP.
75adfc5217SJeff Kirsher  *
76adfc5217SJeff Kirsher  * @bp:			driver handle
77adfc5217SJeff Kirsher  * @unload_mode:	requested function's unload mode
78adfc5217SJeff Kirsher  *
79adfc5217SJeff Kirsher  * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
80adfc5217SJeff Kirsher  */
81adfc5217SJeff Kirsher u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
82adfc5217SJeff Kirsher 
83adfc5217SJeff Kirsher /**
84adfc5217SJeff Kirsher  * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
85adfc5217SJeff Kirsher  *
86adfc5217SJeff Kirsher  * @bp:		driver handle
875d07d868SYuval Mintz  * @keep_link:		true iff link should be kept up
88adfc5217SJeff Kirsher  */
895d07d868SYuval Mintz void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link);
90adfc5217SJeff Kirsher 
91adfc5217SJeff Kirsher /**
9296305234SDmitry Kravkov  * bnx2x_config_rss_pf - configure RSS parameters in a PF.
93adfc5217SJeff Kirsher  *
94adfc5217SJeff Kirsher  * @bp:			driver handle
9549ce9c2cSBen Hutchings  * @rss_obj:		RSS object to use
96adfc5217SJeff Kirsher  * @ind_table:		indirection table to configure
97adfc5217SJeff Kirsher  * @config_hash:	re-configure RSS hash keys configuration
98adfc5217SJeff Kirsher  */
9996305234SDmitry Kravkov int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
1005d317c6aSMerav Sicron 			bool config_hash);
101adfc5217SJeff Kirsher 
102adfc5217SJeff Kirsher /**
103adfc5217SJeff Kirsher  * bnx2x__init_func_obj - init function object
104adfc5217SJeff Kirsher  *
105adfc5217SJeff Kirsher  * @bp:			driver handle
106adfc5217SJeff Kirsher  *
107adfc5217SJeff Kirsher  * Initializes the Function Object with the appropriate
108adfc5217SJeff Kirsher  * parameters which include a function slow path driver
109adfc5217SJeff Kirsher  * interface.
110adfc5217SJeff Kirsher  */
111adfc5217SJeff Kirsher void bnx2x__init_func_obj(struct bnx2x *bp);
112adfc5217SJeff Kirsher 
113adfc5217SJeff Kirsher /**
114adfc5217SJeff Kirsher  * bnx2x_setup_queue - setup eth queue.
115adfc5217SJeff Kirsher  *
116adfc5217SJeff Kirsher  * @bp:		driver handle
117adfc5217SJeff Kirsher  * @fp:		pointer to the fastpath structure
118adfc5217SJeff Kirsher  * @leading:	boolean
119adfc5217SJeff Kirsher  *
120adfc5217SJeff Kirsher  */
121adfc5217SJeff Kirsher int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
122adfc5217SJeff Kirsher 		       bool leading);
123adfc5217SJeff Kirsher 
124adfc5217SJeff Kirsher /**
125adfc5217SJeff Kirsher  * bnx2x_setup_leading - bring up a leading eth queue.
126adfc5217SJeff Kirsher  *
127adfc5217SJeff Kirsher  * @bp:		driver handle
128adfc5217SJeff Kirsher  */
129adfc5217SJeff Kirsher int bnx2x_setup_leading(struct bnx2x *bp);
130adfc5217SJeff Kirsher 
131adfc5217SJeff Kirsher /**
132adfc5217SJeff Kirsher  * bnx2x_fw_command - send the MCP a request
133adfc5217SJeff Kirsher  *
134adfc5217SJeff Kirsher  * @bp:		driver handle
135adfc5217SJeff Kirsher  * @command:	request
136adfc5217SJeff Kirsher  * @param:	request's parameter
137adfc5217SJeff Kirsher  *
138adfc5217SJeff Kirsher  * block until there is a reply
139adfc5217SJeff Kirsher  */
140adfc5217SJeff Kirsher u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
141adfc5217SJeff Kirsher 
142adfc5217SJeff Kirsher /**
143adfc5217SJeff Kirsher  * bnx2x_initial_phy_init - initialize link parameters structure variables.
144adfc5217SJeff Kirsher  *
145adfc5217SJeff Kirsher  * @bp:		driver handle
146adfc5217SJeff Kirsher  * @load_mode:	current mode
147adfc5217SJeff Kirsher  */
148cd1dfce2SYuval Mintz int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
149adfc5217SJeff Kirsher 
150adfc5217SJeff Kirsher /**
151adfc5217SJeff Kirsher  * bnx2x_link_set - configure hw according to link parameters structure.
152adfc5217SJeff Kirsher  *
153adfc5217SJeff Kirsher  * @bp:		driver handle
154adfc5217SJeff Kirsher  */
155adfc5217SJeff Kirsher void bnx2x_link_set(struct bnx2x *bp);
156adfc5217SJeff Kirsher 
157adfc5217SJeff Kirsher /**
1585d07d868SYuval Mintz  * bnx2x_force_link_reset - Forces link reset, and put the PHY
1595d07d868SYuval Mintz  * in reset as well.
1605d07d868SYuval Mintz  *
1615d07d868SYuval Mintz  * @bp:		driver handle
1625d07d868SYuval Mintz  */
1635d07d868SYuval Mintz void bnx2x_force_link_reset(struct bnx2x *bp);
1645d07d868SYuval Mintz 
1655d07d868SYuval Mintz /**
166adfc5217SJeff Kirsher  * bnx2x_link_test - query link status.
167adfc5217SJeff Kirsher  *
168adfc5217SJeff Kirsher  * @bp:		driver handle
169adfc5217SJeff Kirsher  * @is_serdes:	bool
170adfc5217SJeff Kirsher  *
171adfc5217SJeff Kirsher  * Returns 0 if link is UP.
172adfc5217SJeff Kirsher  */
173adfc5217SJeff Kirsher u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
174adfc5217SJeff Kirsher 
175adfc5217SJeff Kirsher /**
176adfc5217SJeff Kirsher  * bnx2x_drv_pulse - write driver pulse to shmem
177adfc5217SJeff Kirsher  *
178adfc5217SJeff Kirsher  * @bp:		driver handle
179adfc5217SJeff Kirsher  *
180adfc5217SJeff Kirsher  * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
181adfc5217SJeff Kirsher  * in the shmem.
182adfc5217SJeff Kirsher  */
183adfc5217SJeff Kirsher void bnx2x_drv_pulse(struct bnx2x *bp);
184adfc5217SJeff Kirsher 
185adfc5217SJeff Kirsher /**
186adfc5217SJeff Kirsher  * bnx2x_igu_ack_sb - update IGU with current SB value
187adfc5217SJeff Kirsher  *
188adfc5217SJeff Kirsher  * @bp:		driver handle
189adfc5217SJeff Kirsher  * @igu_sb_id:	SB id
190adfc5217SJeff Kirsher  * @segment:	SB segment
191adfc5217SJeff Kirsher  * @index:	SB index
192adfc5217SJeff Kirsher  * @op:		SB operation
193adfc5217SJeff Kirsher  * @update:	is HW update required
194adfc5217SJeff Kirsher  */
195adfc5217SJeff Kirsher void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
196adfc5217SJeff Kirsher 		      u16 index, u8 op, u8 update);
197adfc5217SJeff Kirsher 
198adfc5217SJeff Kirsher /* Disable transactions from chip to host */
199adfc5217SJeff Kirsher void bnx2x_pf_disable(struct bnx2x *bp);
20007ba6af4SMiriam Shitrit int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
201adfc5217SJeff Kirsher 
202adfc5217SJeff Kirsher /**
203adfc5217SJeff Kirsher  * bnx2x__link_status_update - handles link status change.
204adfc5217SJeff Kirsher  *
205adfc5217SJeff Kirsher  * @bp:		driver handle
206adfc5217SJeff Kirsher  */
207adfc5217SJeff Kirsher void bnx2x__link_status_update(struct bnx2x *bp);
208adfc5217SJeff Kirsher 
209adfc5217SJeff Kirsher /**
210adfc5217SJeff Kirsher  * bnx2x_link_report - report link status to upper layer.
211adfc5217SJeff Kirsher  *
212adfc5217SJeff Kirsher  * @bp:		driver handle
213adfc5217SJeff Kirsher  */
214adfc5217SJeff Kirsher void bnx2x_link_report(struct bnx2x *bp);
215adfc5217SJeff Kirsher 
216adfc5217SJeff Kirsher /* None-atomic version of bnx2x_link_report() */
217adfc5217SJeff Kirsher void __bnx2x_link_report(struct bnx2x *bp);
218adfc5217SJeff Kirsher 
219adfc5217SJeff Kirsher /**
220adfc5217SJeff Kirsher  * bnx2x_get_mf_speed - calculate MF speed.
221adfc5217SJeff Kirsher  *
222adfc5217SJeff Kirsher  * @bp:		driver handle
223adfc5217SJeff Kirsher  *
224adfc5217SJeff Kirsher  * Takes into account current linespeed and MF configuration.
225adfc5217SJeff Kirsher  */
226adfc5217SJeff Kirsher u16 bnx2x_get_mf_speed(struct bnx2x *bp);
227adfc5217SJeff Kirsher 
228adfc5217SJeff Kirsher /**
229adfc5217SJeff Kirsher  * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
230adfc5217SJeff Kirsher  *
231adfc5217SJeff Kirsher  * @irq:		irq number
232adfc5217SJeff Kirsher  * @dev_instance:	private instance
233adfc5217SJeff Kirsher  */
234adfc5217SJeff Kirsher irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
235adfc5217SJeff Kirsher 
236adfc5217SJeff Kirsher /**
237adfc5217SJeff Kirsher  * bnx2x_interrupt - non MSI-X interrupt handler
238adfc5217SJeff Kirsher  *
239adfc5217SJeff Kirsher  * @irq:		irq number
240adfc5217SJeff Kirsher  * @dev_instance:	private instance
241adfc5217SJeff Kirsher  */
242adfc5217SJeff Kirsher irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
243adfc5217SJeff Kirsher 
244adfc5217SJeff Kirsher /**
245adfc5217SJeff Kirsher  * bnx2x_cnic_notify - send command to cnic driver
246adfc5217SJeff Kirsher  *
247adfc5217SJeff Kirsher  * @bp:		driver handle
248adfc5217SJeff Kirsher  * @cmd:	command
249adfc5217SJeff Kirsher  */
250adfc5217SJeff Kirsher int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
251adfc5217SJeff Kirsher 
252adfc5217SJeff Kirsher /**
253adfc5217SJeff Kirsher  * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
254adfc5217SJeff Kirsher  *
255adfc5217SJeff Kirsher  * @bp:		driver handle
256adfc5217SJeff Kirsher  */
257adfc5217SJeff Kirsher void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
25837ae41a9SMerav Sicron 
25937ae41a9SMerav Sicron /**
26037ae41a9SMerav Sicron  * bnx2x_setup_cnic_info - provides cnic with updated info
26137ae41a9SMerav Sicron  *
26237ae41a9SMerav Sicron  * @bp:		driver handle
26337ae41a9SMerav Sicron  */
26437ae41a9SMerav Sicron void bnx2x_setup_cnic_info(struct bnx2x *bp);
26537ae41a9SMerav Sicron 
266adfc5217SJeff Kirsher /**
267adfc5217SJeff Kirsher  * bnx2x_int_enable - enable HW interrupts.
268adfc5217SJeff Kirsher  *
269adfc5217SJeff Kirsher  * @bp:		driver handle
270adfc5217SJeff Kirsher  */
271adfc5217SJeff Kirsher void bnx2x_int_enable(struct bnx2x *bp);
272adfc5217SJeff Kirsher 
273adfc5217SJeff Kirsher /**
274adfc5217SJeff Kirsher  * bnx2x_int_disable_sync - disable interrupts.
275adfc5217SJeff Kirsher  *
276adfc5217SJeff Kirsher  * @bp:		driver handle
277adfc5217SJeff Kirsher  * @disable_hw:	true, disable HW interrupts.
278adfc5217SJeff Kirsher  *
279adfc5217SJeff Kirsher  * This function ensures that there are no
280adfc5217SJeff Kirsher  * ISRs or SP DPCs (sp_task) are running after it returns.
281adfc5217SJeff Kirsher  */
282adfc5217SJeff Kirsher void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
283adfc5217SJeff Kirsher 
284adfc5217SJeff Kirsher /**
28555c11941SMerav Sicron  * bnx2x_nic_init_cnic - init driver internals for cnic.
286adfc5217SJeff Kirsher  *
287adfc5217SJeff Kirsher  * @bp:		driver handle
288adfc5217SJeff Kirsher  * @load_code:	COMMON, PORT or FUNCTION
289adfc5217SJeff Kirsher  *
290adfc5217SJeff Kirsher  * Initializes:
291adfc5217SJeff Kirsher  *  - rings
292adfc5217SJeff Kirsher  *  - status blocks
293adfc5217SJeff Kirsher  *  - etc.
294adfc5217SJeff Kirsher  */
29555c11941SMerav Sicron void bnx2x_nic_init_cnic(struct bnx2x *bp);
296adfc5217SJeff Kirsher 
297adfc5217SJeff Kirsher /**
29855c11941SMerav Sicron  * bnx2x_nic_init - init driver internals.
29955c11941SMerav Sicron  *
30055c11941SMerav Sicron  * @bp:		driver handle
30155c11941SMerav Sicron  *
30255c11941SMerav Sicron  * Initializes:
30355c11941SMerav Sicron  *  - rings
30455c11941SMerav Sicron  *  - status blocks
30555c11941SMerav Sicron  *  - etc.
30655c11941SMerav Sicron  */
30755c11941SMerav Sicron void bnx2x_nic_init(struct bnx2x *bp, u32 load_code);
30855c11941SMerav Sicron /**
30955c11941SMerav Sicron  * bnx2x_alloc_mem_cnic - allocate driver's memory for cnic.
31055c11941SMerav Sicron  *
31155c11941SMerav Sicron  * @bp:		driver handle
31255c11941SMerav Sicron  */
31355c11941SMerav Sicron int bnx2x_alloc_mem_cnic(struct bnx2x *bp);
31455c11941SMerav Sicron /**
315adfc5217SJeff Kirsher  * bnx2x_alloc_mem - allocate driver's memory.
316adfc5217SJeff Kirsher  *
317adfc5217SJeff Kirsher  * @bp:		driver handle
318adfc5217SJeff Kirsher  */
319adfc5217SJeff Kirsher int bnx2x_alloc_mem(struct bnx2x *bp);
320adfc5217SJeff Kirsher 
321adfc5217SJeff Kirsher /**
32255c11941SMerav Sicron  * bnx2x_free_mem_cnic - release driver's memory for cnic.
32355c11941SMerav Sicron  *
32455c11941SMerav Sicron  * @bp:		driver handle
32555c11941SMerav Sicron  */
32655c11941SMerav Sicron void bnx2x_free_mem_cnic(struct bnx2x *bp);
32755c11941SMerav Sicron /**
328adfc5217SJeff Kirsher  * bnx2x_free_mem - release driver's memory.
329adfc5217SJeff Kirsher  *
330adfc5217SJeff Kirsher  * @bp:		driver handle
331adfc5217SJeff Kirsher  */
332adfc5217SJeff Kirsher void bnx2x_free_mem(struct bnx2x *bp);
333adfc5217SJeff Kirsher 
334adfc5217SJeff Kirsher /**
335adfc5217SJeff Kirsher  * bnx2x_set_num_queues - set number of queues according to mode.
336adfc5217SJeff Kirsher  *
337adfc5217SJeff Kirsher  * @bp:		driver handle
338adfc5217SJeff Kirsher  */
339adfc5217SJeff Kirsher void bnx2x_set_num_queues(struct bnx2x *bp);
340adfc5217SJeff Kirsher 
341adfc5217SJeff Kirsher /**
342adfc5217SJeff Kirsher  * bnx2x_chip_cleanup - cleanup chip internals.
343adfc5217SJeff Kirsher  *
344adfc5217SJeff Kirsher  * @bp:			driver handle
345adfc5217SJeff Kirsher  * @unload_mode:	COMMON, PORT, FUNCTION
3465d07d868SYuval Mintz  * @keep_link:		true iff link should be kept up.
347adfc5217SJeff Kirsher  *
348adfc5217SJeff Kirsher  * - Cleanup MAC configuration.
349adfc5217SJeff Kirsher  * - Closes clients.
350adfc5217SJeff Kirsher  * - etc.
351adfc5217SJeff Kirsher  */
3525d07d868SYuval Mintz void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link);
353adfc5217SJeff Kirsher 
354adfc5217SJeff Kirsher /**
355adfc5217SJeff Kirsher  * bnx2x_acquire_hw_lock - acquire HW lock.
356adfc5217SJeff Kirsher  *
357adfc5217SJeff Kirsher  * @bp:		driver handle
358adfc5217SJeff Kirsher  * @resource:	resource bit which was locked
359adfc5217SJeff Kirsher  */
360adfc5217SJeff Kirsher int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
361adfc5217SJeff Kirsher 
362adfc5217SJeff Kirsher /**
363adfc5217SJeff Kirsher  * bnx2x_release_hw_lock - release HW lock.
364adfc5217SJeff Kirsher  *
365adfc5217SJeff Kirsher  * @bp:		driver handle
366adfc5217SJeff Kirsher  * @resource:	resource bit which was locked
367adfc5217SJeff Kirsher  */
368adfc5217SJeff Kirsher int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
369adfc5217SJeff Kirsher 
370adfc5217SJeff Kirsher /**
371adfc5217SJeff Kirsher  * bnx2x_release_leader_lock - release recovery leader lock
372adfc5217SJeff Kirsher  *
373adfc5217SJeff Kirsher  * @bp:		driver handle
374adfc5217SJeff Kirsher  */
375adfc5217SJeff Kirsher int bnx2x_release_leader_lock(struct bnx2x *bp);
376adfc5217SJeff Kirsher 
377adfc5217SJeff Kirsher /**
378adfc5217SJeff Kirsher  * bnx2x_set_eth_mac - configure eth MAC address in the HW
379adfc5217SJeff Kirsher  *
380adfc5217SJeff Kirsher  * @bp:		driver handle
381adfc5217SJeff Kirsher  * @set:	set or clear
382adfc5217SJeff Kirsher  *
383adfc5217SJeff Kirsher  * Configures according to the value in netdev->dev_addr.
384adfc5217SJeff Kirsher  */
385adfc5217SJeff Kirsher int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
386adfc5217SJeff Kirsher 
387adfc5217SJeff Kirsher /**
388adfc5217SJeff Kirsher  * bnx2x_set_rx_mode - set MAC filtering configurations.
389adfc5217SJeff Kirsher  *
390adfc5217SJeff Kirsher  * @dev:	netdevice
391adfc5217SJeff Kirsher  *
392adfc5217SJeff Kirsher  * called with netif_tx_lock from dev_mcast.c
393adfc5217SJeff Kirsher  * If bp->state is OPEN, should be called with
394adfc5217SJeff Kirsher  * netif_addr_lock_bh()
395adfc5217SJeff Kirsher  */
396adfc5217SJeff Kirsher void bnx2x_set_rx_mode(struct net_device *dev);
397adfc5217SJeff Kirsher 
398adfc5217SJeff Kirsher /**
399adfc5217SJeff Kirsher  * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
400adfc5217SJeff Kirsher  *
401adfc5217SJeff Kirsher  * @bp:		driver handle
402adfc5217SJeff Kirsher  *
403adfc5217SJeff Kirsher  * If bp->state is OPEN, should be called with
404adfc5217SJeff Kirsher  * netif_addr_lock_bh().
405adfc5217SJeff Kirsher  */
406924d75abSYuval Mintz int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
407adfc5217SJeff Kirsher 
408adfc5217SJeff Kirsher /**
409adfc5217SJeff Kirsher  * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
410adfc5217SJeff Kirsher  *
411adfc5217SJeff Kirsher  * @bp:			driver handle
412adfc5217SJeff Kirsher  * @cl_id:		client id
413adfc5217SJeff Kirsher  * @rx_mode_flags:	rx mode configuration
414adfc5217SJeff Kirsher  * @rx_accept_flags:	rx accept configuration
415adfc5217SJeff Kirsher  * @tx_accept_flags:	tx accept configuration (tx switch)
416adfc5217SJeff Kirsher  * @ramrod_flags:	ramrod configuration
417adfc5217SJeff Kirsher  */
418924d75abSYuval Mintz int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
419adfc5217SJeff Kirsher 			unsigned long rx_mode_flags,
420adfc5217SJeff Kirsher 			unsigned long rx_accept_flags,
421adfc5217SJeff Kirsher 			unsigned long tx_accept_flags,
422adfc5217SJeff Kirsher 			unsigned long ramrod_flags);
423adfc5217SJeff Kirsher 
424adfc5217SJeff Kirsher /* Parity errors related */
425889b9af3SAriel Elior void bnx2x_set_pf_load(struct bnx2x *bp);
426889b9af3SAriel Elior bool bnx2x_clear_pf_load(struct bnx2x *bp);
427adfc5217SJeff Kirsher bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
428adfc5217SJeff Kirsher bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
429adfc5217SJeff Kirsher void bnx2x_set_reset_in_progress(struct bnx2x *bp);
430adfc5217SJeff Kirsher void bnx2x_set_reset_global(struct bnx2x *bp);
431adfc5217SJeff Kirsher void bnx2x_disable_close_the_gate(struct bnx2x *bp);
43255c11941SMerav Sicron int bnx2x_init_hw_func_cnic(struct bnx2x *bp);
433adfc5217SJeff Kirsher 
434adfc5217SJeff Kirsher /**
435adfc5217SJeff Kirsher  * bnx2x_sp_event - handle ramrods completion.
436adfc5217SJeff Kirsher  *
437adfc5217SJeff Kirsher  * @fp:		fastpath handle for the event
438adfc5217SJeff Kirsher  * @rr_cqe:	eth_rx_cqe
439adfc5217SJeff Kirsher  */
440adfc5217SJeff Kirsher void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
441adfc5217SJeff Kirsher 
442adfc5217SJeff Kirsher /**
443adfc5217SJeff Kirsher  * bnx2x_ilt_set_info - prepare ILT configurations.
444adfc5217SJeff Kirsher  *
445adfc5217SJeff Kirsher  * @bp:		driver handle
446adfc5217SJeff Kirsher  */
447adfc5217SJeff Kirsher void bnx2x_ilt_set_info(struct bnx2x *bp);
448adfc5217SJeff Kirsher 
449adfc5217SJeff Kirsher /**
45055c11941SMerav Sicron  * bnx2x_ilt_set_cnic_info - prepare ILT configurations for SRC
45155c11941SMerav Sicron  * and TM.
45255c11941SMerav Sicron  *
45355c11941SMerav Sicron  * @bp:		driver handle
45455c11941SMerav Sicron  */
45555c11941SMerav Sicron void bnx2x_ilt_set_info_cnic(struct bnx2x *bp);
45655c11941SMerav Sicron 
45755c11941SMerav Sicron /**
458adfc5217SJeff Kirsher  * bnx2x_dcbx_init - initialize dcbx protocol.
459adfc5217SJeff Kirsher  *
460adfc5217SJeff Kirsher  * @bp:		driver handle
461adfc5217SJeff Kirsher  */
4629876879fSBarak Witkowski void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
463adfc5217SJeff Kirsher 
464adfc5217SJeff Kirsher /**
465adfc5217SJeff Kirsher  * bnx2x_set_power_state - set power state to the requested value.
466adfc5217SJeff Kirsher  *
467adfc5217SJeff Kirsher  * @bp:		driver handle
468adfc5217SJeff Kirsher  * @state:	required state D0 or D3hot
469adfc5217SJeff Kirsher  *
470adfc5217SJeff Kirsher  * Currently only D0 and D3hot are supported.
471adfc5217SJeff Kirsher  */
472adfc5217SJeff Kirsher int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
473adfc5217SJeff Kirsher 
474adfc5217SJeff Kirsher /**
475adfc5217SJeff Kirsher  * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
476adfc5217SJeff Kirsher  *
477adfc5217SJeff Kirsher  * @bp:		driver handle
478adfc5217SJeff Kirsher  * @value:	new value
479adfc5217SJeff Kirsher  */
480adfc5217SJeff Kirsher void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
481adfc5217SJeff Kirsher /* Error handling */
482823e1d90SYuval Mintz void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
483adfc5217SJeff Kirsher 
484adfc5217SJeff Kirsher void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
485adfc5217SJeff Kirsher 
486452427b0SYuval Mintz /* validate currect fw is loaded */
487452427b0SYuval Mintz bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
488452427b0SYuval Mintz 
489adfc5217SJeff Kirsher /* dev_close main block */
4905d07d868SYuval Mintz int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode, bool keep_link);
491adfc5217SJeff Kirsher 
492adfc5217SJeff Kirsher /* dev_open main block */
493adfc5217SJeff Kirsher int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
494adfc5217SJeff Kirsher 
495adfc5217SJeff Kirsher /* hard_xmit callback */
496adfc5217SJeff Kirsher netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
497adfc5217SJeff Kirsher 
498adfc5217SJeff Kirsher /* setup_tc callback */
499adfc5217SJeff Kirsher int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
500adfc5217SJeff Kirsher 
501abc5a021SAriel Elior int bnx2x_set_vf_mac(struct net_device *dev, int queue, u8 *mac);
502abc5a021SAriel Elior 
503adfc5217SJeff Kirsher /* select_queue callback */
504adfc5217SJeff Kirsher u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
505adfc5217SJeff Kirsher 
506dc1ba591SAriel Elior static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
507dc1ba591SAriel Elior 					struct bnx2x_fastpath *fp,
508dc1ba591SAriel Elior 					u16 bd_prod, u16 rx_comp_prod,
509dc1ba591SAriel Elior 					u16 rx_sge_prod)
510dc1ba591SAriel Elior {
511dc1ba591SAriel Elior 	struct ustorm_eth_rx_producers rx_prods = {0};
512dc1ba591SAriel Elior 	u32 i;
513dc1ba591SAriel Elior 
514dc1ba591SAriel Elior 	/* Update producers */
515dc1ba591SAriel Elior 	rx_prods.bd_prod = bd_prod;
516dc1ba591SAriel Elior 	rx_prods.cqe_prod = rx_comp_prod;
517dc1ba591SAriel Elior 	rx_prods.sge_prod = rx_sge_prod;
518dc1ba591SAriel Elior 
519dc1ba591SAriel Elior 	/* Make sure that the BD and SGE data is updated before updating the
520dc1ba591SAriel Elior 	 * producers since FW might read the BD/SGE right after the producer
521dc1ba591SAriel Elior 	 * is updated.
522dc1ba591SAriel Elior 	 * This is only applicable for weak-ordered memory model archs such
523dc1ba591SAriel Elior 	 * as IA-64. The following barrier is also mandatory since FW will
524dc1ba591SAriel Elior 	 * assumes BDs must have buffers.
525dc1ba591SAriel Elior 	 */
526dc1ba591SAriel Elior 	wmb();
527dc1ba591SAriel Elior 
528dc1ba591SAriel Elior 	for (i = 0; i < sizeof(rx_prods)/4; i++)
529dc1ba591SAriel Elior 		REG_WR(bp, fp->ustorm_rx_prods_offset + i*4,
530dc1ba591SAriel Elior 		       ((u32 *)&rx_prods)[i]);
531dc1ba591SAriel Elior 
532dc1ba591SAriel Elior 	mmiowb(); /* keep prod updates ordered */
533dc1ba591SAriel Elior 
534dc1ba591SAriel Elior 	DP(NETIF_MSG_RX_STATUS,
535dc1ba591SAriel Elior 	   "queue[%d]:  wrote  bd_prod %u  cqe_prod %u  sge_prod %u\n",
536dc1ba591SAriel Elior 	   fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
537dc1ba591SAriel Elior }
538dc1ba591SAriel Elior 
539adfc5217SJeff Kirsher /* reload helper */
540adfc5217SJeff Kirsher int bnx2x_reload_if_running(struct net_device *dev);
541adfc5217SJeff Kirsher 
542adfc5217SJeff Kirsher int bnx2x_change_mac_addr(struct net_device *dev, void *p);
543adfc5217SJeff Kirsher 
544adfc5217SJeff Kirsher /* NAPI poll Rx part */
545adfc5217SJeff Kirsher int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
546adfc5217SJeff Kirsher 
547adfc5217SJeff Kirsher /* NAPI poll Tx part */
548adfc5217SJeff Kirsher int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
549adfc5217SJeff Kirsher 
550adfc5217SJeff Kirsher /* suspend/resume callbacks */
551adfc5217SJeff Kirsher int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
552adfc5217SJeff Kirsher int bnx2x_resume(struct pci_dev *pdev);
553adfc5217SJeff Kirsher 
554adfc5217SJeff Kirsher /* Release IRQ vectors */
555adfc5217SJeff Kirsher void bnx2x_free_irq(struct bnx2x *bp);
556adfc5217SJeff Kirsher 
55755c11941SMerav Sicron void bnx2x_free_fp_mem_cnic(struct bnx2x *bp);
558adfc5217SJeff Kirsher void bnx2x_free_fp_mem(struct bnx2x *bp);
55955c11941SMerav Sicron int bnx2x_alloc_fp_mem_cnic(struct bnx2x *bp);
560adfc5217SJeff Kirsher int bnx2x_alloc_fp_mem(struct bnx2x *bp);
561adfc5217SJeff Kirsher void bnx2x_init_rx_rings(struct bnx2x *bp);
56255c11941SMerav Sicron void bnx2x_init_rx_rings_cnic(struct bnx2x *bp);
56355c11941SMerav Sicron void bnx2x_free_skbs_cnic(struct bnx2x *bp);
564adfc5217SJeff Kirsher void bnx2x_free_skbs(struct bnx2x *bp);
565adfc5217SJeff Kirsher void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
566adfc5217SJeff Kirsher void bnx2x_netif_start(struct bnx2x *bp);
56755c11941SMerav Sicron int bnx2x_load_cnic(struct bnx2x *bp);
568adfc5217SJeff Kirsher 
569adfc5217SJeff Kirsher /**
570adfc5217SJeff Kirsher  * bnx2x_enable_msix - set msix configuration.
571adfc5217SJeff Kirsher  *
572adfc5217SJeff Kirsher  * @bp:		driver handle
573adfc5217SJeff Kirsher  *
574adfc5217SJeff Kirsher  * fills msix_table, requests vectors, updates num_queues
575adfc5217SJeff Kirsher  * according to number of available vectors.
576adfc5217SJeff Kirsher  */
5770e8d2ec5SMerav Sicron int bnx2x_enable_msix(struct bnx2x *bp);
578adfc5217SJeff Kirsher 
579adfc5217SJeff Kirsher /**
580adfc5217SJeff Kirsher  * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
581adfc5217SJeff Kirsher  *
582adfc5217SJeff Kirsher  * @bp:		driver handle
583adfc5217SJeff Kirsher  */
584adfc5217SJeff Kirsher int bnx2x_enable_msi(struct bnx2x *bp);
585adfc5217SJeff Kirsher 
586adfc5217SJeff Kirsher /**
587adfc5217SJeff Kirsher  * bnx2x_poll - NAPI callback
588adfc5217SJeff Kirsher  *
589adfc5217SJeff Kirsher  * @napi:	napi structure
590adfc5217SJeff Kirsher  * @budget:
591adfc5217SJeff Kirsher  *
592adfc5217SJeff Kirsher  */
593adfc5217SJeff Kirsher int bnx2x_poll(struct napi_struct *napi, int budget);
594adfc5217SJeff Kirsher 
595adfc5217SJeff Kirsher /**
596adfc5217SJeff Kirsher  * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
597adfc5217SJeff Kirsher  *
598adfc5217SJeff Kirsher  * @bp:		driver handle
599adfc5217SJeff Kirsher  */
6000329aba1SBill Pemberton int bnx2x_alloc_mem_bp(struct bnx2x *bp);
601adfc5217SJeff Kirsher 
602adfc5217SJeff Kirsher /**
603adfc5217SJeff Kirsher  * bnx2x_free_mem_bp - release memories outsize main driver structure
604adfc5217SJeff Kirsher  *
605adfc5217SJeff Kirsher  * @bp:		driver handle
606adfc5217SJeff Kirsher  */
607adfc5217SJeff Kirsher void bnx2x_free_mem_bp(struct bnx2x *bp);
608adfc5217SJeff Kirsher 
609adfc5217SJeff Kirsher /**
610adfc5217SJeff Kirsher  * bnx2x_change_mtu - change mtu netdev callback
611adfc5217SJeff Kirsher  *
612adfc5217SJeff Kirsher  * @dev:	net device
613adfc5217SJeff Kirsher  * @new_mtu:	requested mtu
614adfc5217SJeff Kirsher  *
615adfc5217SJeff Kirsher  */
616adfc5217SJeff Kirsher int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
617adfc5217SJeff Kirsher 
61855c11941SMerav Sicron #ifdef NETDEV_FCOE_WWNN
619adfc5217SJeff Kirsher /**
620adfc5217SJeff Kirsher  * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
621adfc5217SJeff Kirsher  *
622adfc5217SJeff Kirsher  * @dev:	net_device
623adfc5217SJeff Kirsher  * @wwn:	output buffer
624adfc5217SJeff Kirsher  * @type:	WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
625adfc5217SJeff Kirsher  *
626adfc5217SJeff Kirsher  */
627adfc5217SJeff Kirsher int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
628adfc5217SJeff Kirsher #endif
629621b4d66SDmitry Kravkov 
630c8f44affSMichał Mirosław netdev_features_t bnx2x_fix_features(struct net_device *dev,
631c8f44affSMichał Mirosław 				     netdev_features_t features);
632c8f44affSMichał Mirosław int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
633adfc5217SJeff Kirsher 
634adfc5217SJeff Kirsher /**
635adfc5217SJeff Kirsher  * bnx2x_tx_timeout - tx timeout netdev callback
636adfc5217SJeff Kirsher  *
637adfc5217SJeff Kirsher  * @dev:	net device
638adfc5217SJeff Kirsher  */
639adfc5217SJeff Kirsher void bnx2x_tx_timeout(struct net_device *dev);
640adfc5217SJeff Kirsher 
641adfc5217SJeff Kirsher /*********************** Inlines **********************************/
642adfc5217SJeff Kirsher /*********************** Fast path ********************************/
643adfc5217SJeff Kirsher static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
644adfc5217SJeff Kirsher {
645adfc5217SJeff Kirsher 	barrier(); /* status block is written to by the chip */
646adfc5217SJeff Kirsher 	fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
647adfc5217SJeff Kirsher }
648adfc5217SJeff Kirsher 
649adfc5217SJeff Kirsher static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
650adfc5217SJeff Kirsher 					u8 segment, u16 index, u8 op,
651adfc5217SJeff Kirsher 					u8 update, u32 igu_addr)
652adfc5217SJeff Kirsher {
653adfc5217SJeff Kirsher 	struct igu_regular cmd_data = {0};
654adfc5217SJeff Kirsher 
655adfc5217SJeff Kirsher 	cmd_data.sb_id_and_flags =
656adfc5217SJeff Kirsher 			((index << IGU_REGULAR_SB_INDEX_SHIFT) |
657adfc5217SJeff Kirsher 			 (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
658adfc5217SJeff Kirsher 			 (update << IGU_REGULAR_BUPDATE_SHIFT) |
659adfc5217SJeff Kirsher 			 (op << IGU_REGULAR_ENABLE_INT_SHIFT));
660adfc5217SJeff Kirsher 
66151c1a580SMerav Sicron 	DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
662adfc5217SJeff Kirsher 	   cmd_data.sb_id_and_flags, igu_addr);
663adfc5217SJeff Kirsher 	REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
664adfc5217SJeff Kirsher 
665adfc5217SJeff Kirsher 	/* Make sure that ACK is written */
666adfc5217SJeff Kirsher 	mmiowb();
667adfc5217SJeff Kirsher 	barrier();
668adfc5217SJeff Kirsher }
669adfc5217SJeff Kirsher 
670adfc5217SJeff Kirsher static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
671adfc5217SJeff Kirsher 				   u8 storm, u16 index, u8 op, u8 update)
672adfc5217SJeff Kirsher {
673adfc5217SJeff Kirsher 	u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
674adfc5217SJeff Kirsher 		       COMMAND_REG_INT_ACK);
675adfc5217SJeff Kirsher 	struct igu_ack_register igu_ack;
676adfc5217SJeff Kirsher 
677adfc5217SJeff Kirsher 	igu_ack.status_block_index = index;
678adfc5217SJeff Kirsher 	igu_ack.sb_id_and_flags =
679adfc5217SJeff Kirsher 			((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
680adfc5217SJeff Kirsher 			 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
681adfc5217SJeff Kirsher 			 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
682adfc5217SJeff Kirsher 			 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
683adfc5217SJeff Kirsher 
684adfc5217SJeff Kirsher 	REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
685adfc5217SJeff Kirsher 
686adfc5217SJeff Kirsher 	/* Make sure that ACK is written */
687adfc5217SJeff Kirsher 	mmiowb();
688adfc5217SJeff Kirsher 	barrier();
689adfc5217SJeff Kirsher }
690adfc5217SJeff Kirsher 
691adfc5217SJeff Kirsher static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
692adfc5217SJeff Kirsher 				u16 index, u8 op, u8 update)
693adfc5217SJeff Kirsher {
694adfc5217SJeff Kirsher 	if (bp->common.int_block == INT_BLOCK_HC)
695adfc5217SJeff Kirsher 		bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
696adfc5217SJeff Kirsher 	else {
697adfc5217SJeff Kirsher 		u8 segment;
698adfc5217SJeff Kirsher 
699adfc5217SJeff Kirsher 		if (CHIP_INT_MODE_IS_BC(bp))
700adfc5217SJeff Kirsher 			segment = storm;
701adfc5217SJeff Kirsher 		else if (igu_sb_id != bp->igu_dsb_id)
702adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_DEF;
703adfc5217SJeff Kirsher 		else if (storm == ATTENTION_ID)
704adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_ATTN;
705adfc5217SJeff Kirsher 		else
706adfc5217SJeff Kirsher 			segment = IGU_SEG_ACCESS_DEF;
707adfc5217SJeff Kirsher 		bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
708adfc5217SJeff Kirsher 	}
709adfc5217SJeff Kirsher }
710adfc5217SJeff Kirsher 
711adfc5217SJeff Kirsher static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
712adfc5217SJeff Kirsher {
713adfc5217SJeff Kirsher 	u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
714adfc5217SJeff Kirsher 		       COMMAND_REG_SIMD_MASK);
715adfc5217SJeff Kirsher 	u32 result = REG_RD(bp, hc_addr);
716adfc5217SJeff Kirsher 
717adfc5217SJeff Kirsher 	barrier();
718adfc5217SJeff Kirsher 	return result;
719adfc5217SJeff Kirsher }
720adfc5217SJeff Kirsher 
721adfc5217SJeff Kirsher static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
722adfc5217SJeff Kirsher {
723adfc5217SJeff Kirsher 	u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
724adfc5217SJeff Kirsher 	u32 result = REG_RD(bp, igu_addr);
725adfc5217SJeff Kirsher 
72651c1a580SMerav Sicron 	DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
727adfc5217SJeff Kirsher 	   result, igu_addr);
728adfc5217SJeff Kirsher 
729adfc5217SJeff Kirsher 	barrier();
730adfc5217SJeff Kirsher 	return result;
731adfc5217SJeff Kirsher }
732adfc5217SJeff Kirsher 
733adfc5217SJeff Kirsher static inline u16 bnx2x_ack_int(struct bnx2x *bp)
734adfc5217SJeff Kirsher {
735adfc5217SJeff Kirsher 	barrier();
736adfc5217SJeff Kirsher 	if (bp->common.int_block == INT_BLOCK_HC)
737adfc5217SJeff Kirsher 		return bnx2x_hc_ack_int(bp);
738adfc5217SJeff Kirsher 	else
739adfc5217SJeff Kirsher 		return bnx2x_igu_ack_int(bp);
740adfc5217SJeff Kirsher }
741adfc5217SJeff Kirsher 
742adfc5217SJeff Kirsher static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
743adfc5217SJeff Kirsher {
744adfc5217SJeff Kirsher 	/* Tell compiler that consumer and producer can change */
745adfc5217SJeff Kirsher 	barrier();
746adfc5217SJeff Kirsher 	return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
747adfc5217SJeff Kirsher }
748adfc5217SJeff Kirsher 
749adfc5217SJeff Kirsher static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
750adfc5217SJeff Kirsher 				 struct bnx2x_fp_txdata *txdata)
751adfc5217SJeff Kirsher {
752adfc5217SJeff Kirsher 	s16 used;
753adfc5217SJeff Kirsher 	u16 prod;
754adfc5217SJeff Kirsher 	u16 cons;
755adfc5217SJeff Kirsher 
756adfc5217SJeff Kirsher 	prod = txdata->tx_bd_prod;
757adfc5217SJeff Kirsher 	cons = txdata->tx_bd_cons;
758adfc5217SJeff Kirsher 
7597b5342d9SYuval Mintz 	used = SUB_S16(prod, cons);
760adfc5217SJeff Kirsher 
761adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
762adfc5217SJeff Kirsher 	WARN_ON(used < 0);
7637b5342d9SYuval Mintz 	WARN_ON(used > txdata->tx_ring_size);
7647b5342d9SYuval Mintz 	WARN_ON((txdata->tx_ring_size - used) > MAX_TX_AVAIL);
765adfc5217SJeff Kirsher #endif
766adfc5217SJeff Kirsher 
7677b5342d9SYuval Mintz 	return (s16)(txdata->tx_ring_size) - used;
768adfc5217SJeff Kirsher }
769adfc5217SJeff Kirsher 
770adfc5217SJeff Kirsher static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
771adfc5217SJeff Kirsher {
772adfc5217SJeff Kirsher 	u16 hw_cons;
773adfc5217SJeff Kirsher 
774adfc5217SJeff Kirsher 	/* Tell compiler that status block fields can change */
775adfc5217SJeff Kirsher 	barrier();
776adfc5217SJeff Kirsher 	hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
777adfc5217SJeff Kirsher 	return hw_cons != txdata->tx_pkt_cons;
778adfc5217SJeff Kirsher }
779adfc5217SJeff Kirsher 
780adfc5217SJeff Kirsher static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
781adfc5217SJeff Kirsher {
782adfc5217SJeff Kirsher 	u8 cos;
783adfc5217SJeff Kirsher 	for_each_cos_in_tx_queue(fp, cos)
78465565884SMerav Sicron 		if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
785adfc5217SJeff Kirsher 			return true;
786adfc5217SJeff Kirsher 	return false;
787adfc5217SJeff Kirsher }
788adfc5217SJeff Kirsher 
789adfc5217SJeff Kirsher static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
790adfc5217SJeff Kirsher {
791adfc5217SJeff Kirsher 	u16 rx_cons_sb;
792adfc5217SJeff Kirsher 
793adfc5217SJeff Kirsher 	/* Tell compiler that status block fields can change */
794adfc5217SJeff Kirsher 	barrier();
795adfc5217SJeff Kirsher 	rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
796adfc5217SJeff Kirsher 	if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
797adfc5217SJeff Kirsher 		rx_cons_sb++;
798adfc5217SJeff Kirsher 	return (fp->rx_comp_cons != rx_cons_sb);
799adfc5217SJeff Kirsher }
800adfc5217SJeff Kirsher 
801adfc5217SJeff Kirsher /**
802adfc5217SJeff Kirsher  * bnx2x_tx_disable - disables tx from stack point of view
803adfc5217SJeff Kirsher  *
804adfc5217SJeff Kirsher  * @bp:		driver handle
805adfc5217SJeff Kirsher  */
806adfc5217SJeff Kirsher static inline void bnx2x_tx_disable(struct bnx2x *bp)
807adfc5217SJeff Kirsher {
808adfc5217SJeff Kirsher 	netif_tx_disable(bp->dev);
809adfc5217SJeff Kirsher 	netif_carrier_off(bp->dev);
810adfc5217SJeff Kirsher }
811adfc5217SJeff Kirsher 
812adfc5217SJeff Kirsher static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
813adfc5217SJeff Kirsher 				     struct bnx2x_fastpath *fp, u16 index)
814adfc5217SJeff Kirsher {
815adfc5217SJeff Kirsher 	struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
816adfc5217SJeff Kirsher 	struct page *page = sw_buf->page;
817adfc5217SJeff Kirsher 	struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
818adfc5217SJeff Kirsher 
819adfc5217SJeff Kirsher 	/* Skip "next page" elements */
820adfc5217SJeff Kirsher 	if (!page)
821adfc5217SJeff Kirsher 		return;
822adfc5217SJeff Kirsher 
823adfc5217SJeff Kirsher 	dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
824924d75abSYuval Mintz 		       SGE_PAGES, DMA_FROM_DEVICE);
825adfc5217SJeff Kirsher 	__free_pages(page, PAGES_PER_SGE_SHIFT);
826adfc5217SJeff Kirsher 
827adfc5217SJeff Kirsher 	sw_buf->page = NULL;
828adfc5217SJeff Kirsher 	sge->addr_hi = 0;
829adfc5217SJeff Kirsher 	sge->addr_lo = 0;
830adfc5217SJeff Kirsher }
831adfc5217SJeff Kirsher 
83255c11941SMerav Sicron static inline void bnx2x_add_all_napi_cnic(struct bnx2x *bp)
83355c11941SMerav Sicron {
83455c11941SMerav Sicron 	int i;
83555c11941SMerav Sicron 
83655c11941SMerav Sicron 	/* Add NAPI objects */
83755c11941SMerav Sicron 	for_each_rx_queue_cnic(bp, i)
83855c11941SMerav Sicron 		netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
83955c11941SMerav Sicron 			       bnx2x_poll, BNX2X_NAPI_WEIGHT);
84055c11941SMerav Sicron }
84155c11941SMerav Sicron 
842adfc5217SJeff Kirsher static inline void bnx2x_add_all_napi(struct bnx2x *bp)
843adfc5217SJeff Kirsher {
844adfc5217SJeff Kirsher 	int i;
845adfc5217SJeff Kirsher 
846adfc5217SJeff Kirsher 	/* Add NAPI objects */
84755c11941SMerav Sicron 	for_each_eth_queue(bp, i)
848adfc5217SJeff Kirsher 		netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
849adfc5217SJeff Kirsher 			       bnx2x_poll, BNX2X_NAPI_WEIGHT);
850adfc5217SJeff Kirsher }
851adfc5217SJeff Kirsher 
85255c11941SMerav Sicron static inline void bnx2x_del_all_napi_cnic(struct bnx2x *bp)
85355c11941SMerav Sicron {
85455c11941SMerav Sicron 	int i;
85555c11941SMerav Sicron 
85655c11941SMerav Sicron 	for_each_rx_queue_cnic(bp, i)
85755c11941SMerav Sicron 		netif_napi_del(&bnx2x_fp(bp, i, napi));
85855c11941SMerav Sicron }
85955c11941SMerav Sicron 
860adfc5217SJeff Kirsher static inline void bnx2x_del_all_napi(struct bnx2x *bp)
861adfc5217SJeff Kirsher {
862adfc5217SJeff Kirsher 	int i;
863adfc5217SJeff Kirsher 
86455c11941SMerav Sicron 	for_each_eth_queue(bp, i)
865adfc5217SJeff Kirsher 		netif_napi_del(&bnx2x_fp(bp, i, napi));
866adfc5217SJeff Kirsher }
867adfc5217SJeff Kirsher 
8681ab4434cSAriel Elior int bnx2x_set_int_mode(struct bnx2x *bp);
8690e8d2ec5SMerav Sicron 
870adfc5217SJeff Kirsher static inline void bnx2x_disable_msi(struct bnx2x *bp)
871adfc5217SJeff Kirsher {
872adfc5217SJeff Kirsher 	if (bp->flags & USING_MSIX_FLAG) {
873adfc5217SJeff Kirsher 		pci_disable_msix(bp->pdev);
87430a5de77SDmitry Kravkov 		bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
875adfc5217SJeff Kirsher 	} else if (bp->flags & USING_MSI_FLAG) {
876adfc5217SJeff Kirsher 		pci_disable_msi(bp->pdev);
877adfc5217SJeff Kirsher 		bp->flags &= ~USING_MSI_FLAG;
878adfc5217SJeff Kirsher 	}
879adfc5217SJeff Kirsher }
880adfc5217SJeff Kirsher 
881adfc5217SJeff Kirsher static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
882adfc5217SJeff Kirsher {
883adfc5217SJeff Kirsher 	return  num_queues ?
884adfc5217SJeff Kirsher 		 min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
8857d515413SYuval Mintz 		 min_t(int, netif_get_num_default_rss_queues(),
8867d515413SYuval Mintz 		       BNX2X_MAX_QUEUES(bp));
887adfc5217SJeff Kirsher }
888adfc5217SJeff Kirsher 
889adfc5217SJeff Kirsher static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
890adfc5217SJeff Kirsher {
891adfc5217SJeff Kirsher 	int i, j;
892adfc5217SJeff Kirsher 
893adfc5217SJeff Kirsher 	for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
894adfc5217SJeff Kirsher 		int idx = RX_SGE_CNT * i - 1;
895adfc5217SJeff Kirsher 
896adfc5217SJeff Kirsher 		for (j = 0; j < 2; j++) {
897adfc5217SJeff Kirsher 			BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
898adfc5217SJeff Kirsher 			idx--;
899adfc5217SJeff Kirsher 		}
900adfc5217SJeff Kirsher 	}
901adfc5217SJeff Kirsher }
902adfc5217SJeff Kirsher 
903adfc5217SJeff Kirsher static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
904adfc5217SJeff Kirsher {
905adfc5217SJeff Kirsher 	/* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
906b3637827SDmitry Kravkov 	memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
907adfc5217SJeff Kirsher 
908adfc5217SJeff Kirsher 	/* Clear the two last indices in the page to 1:
909adfc5217SJeff Kirsher 	   these are the indices that correspond to the "next" element,
910adfc5217SJeff Kirsher 	   hence will never be indicated and should be removed from
911adfc5217SJeff Kirsher 	   the calculations. */
912adfc5217SJeff Kirsher 	bnx2x_clear_sge_mask_next_elems(fp);
913adfc5217SJeff Kirsher }
914adfc5217SJeff Kirsher 
915e52fcb24SEric Dumazet /* note that we are not allocating a new buffer,
916adfc5217SJeff Kirsher  * we are just moving one from cons to prod
917adfc5217SJeff Kirsher  * we are not creating a new mapping,
918adfc5217SJeff Kirsher  * so there is no need to check for dma_mapping_error().
919adfc5217SJeff Kirsher  */
920e52fcb24SEric Dumazet static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
921adfc5217SJeff Kirsher 				      u16 cons, u16 prod)
922adfc5217SJeff Kirsher {
923adfc5217SJeff Kirsher 	struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
924adfc5217SJeff Kirsher 	struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
925adfc5217SJeff Kirsher 	struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
926adfc5217SJeff Kirsher 	struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
927adfc5217SJeff Kirsher 
928adfc5217SJeff Kirsher 	dma_unmap_addr_set(prod_rx_buf, mapping,
929adfc5217SJeff Kirsher 			   dma_unmap_addr(cons_rx_buf, mapping));
930e52fcb24SEric Dumazet 	prod_rx_buf->data = cons_rx_buf->data;
931adfc5217SJeff Kirsher 	*prod_bd = *cons_bd;
932adfc5217SJeff Kirsher }
933adfc5217SJeff Kirsher 
934adfc5217SJeff Kirsher /************************* Init ******************************************/
935adfc5217SJeff Kirsher 
936b475d78fSYuval Mintz /* returns func by VN for current port */
937b475d78fSYuval Mintz static inline int func_by_vn(struct bnx2x *bp, int vn)
938b475d78fSYuval Mintz {
939b475d78fSYuval Mintz 	return 2 * vn + BP_PORT(bp);
940b475d78fSYuval Mintz }
941b475d78fSYuval Mintz 
9425d317c6aSMerav Sicron static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
94396305234SDmitry Kravkov {
9445d317c6aSMerav Sicron 	return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
94596305234SDmitry Kravkov }
94696305234SDmitry Kravkov 
947adfc5217SJeff Kirsher /**
948adfc5217SJeff Kirsher  * bnx2x_func_start - init function
949adfc5217SJeff Kirsher  *
950adfc5217SJeff Kirsher  * @bp:		driver handle
951adfc5217SJeff Kirsher  *
952adfc5217SJeff Kirsher  * Must be called before sending CLIENT_SETUP for the first client.
953adfc5217SJeff Kirsher  */
954adfc5217SJeff Kirsher static inline int bnx2x_func_start(struct bnx2x *bp)
955adfc5217SJeff Kirsher {
9563b603066SYuval Mintz 	struct bnx2x_func_state_params func_params = {NULL};
957adfc5217SJeff Kirsher 	struct bnx2x_func_start_params *start_params =
958adfc5217SJeff Kirsher 		&func_params.params.start;
959adfc5217SJeff Kirsher 
960adfc5217SJeff Kirsher 	/* Prepare parameters for function state transitions */
961adfc5217SJeff Kirsher 	__set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
962adfc5217SJeff Kirsher 
963adfc5217SJeff Kirsher 	func_params.f_obj = &bp->func_obj;
964adfc5217SJeff Kirsher 	func_params.cmd = BNX2X_F_CMD_START;
965adfc5217SJeff Kirsher 
966adfc5217SJeff Kirsher 	/* Function parameters */
967adfc5217SJeff Kirsher 	start_params->mf_mode = bp->mf_mode;
968adfc5217SJeff Kirsher 	start_params->sd_vlan_tag = bp->mf_ov;
9698d7b0278SAriel Elior 
9708d7b0278SAriel Elior 	if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
971adfc5217SJeff Kirsher 		start_params->network_cos_mode = STATIC_COS;
9728d7b0278SAriel Elior 	else /* CHIP_IS_E1X */
9738d7b0278SAriel Elior 		start_params->network_cos_mode = FW_WRR;
974adfc5217SJeff Kirsher 
975adfc5217SJeff Kirsher 	return bnx2x_func_state_change(bp, &func_params);
976adfc5217SJeff Kirsher }
977adfc5217SJeff Kirsher 
978adfc5217SJeff Kirsher /**
979adfc5217SJeff Kirsher  * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
980adfc5217SJeff Kirsher  *
981adfc5217SJeff Kirsher  * @fw_hi:	pointer to upper part
982adfc5217SJeff Kirsher  * @fw_mid:	pointer to middle part
983adfc5217SJeff Kirsher  * @fw_lo:	pointer to lower part
984adfc5217SJeff Kirsher  * @mac:	pointer to MAC address
985adfc5217SJeff Kirsher  */
986adfc5217SJeff Kirsher static inline void bnx2x_set_fw_mac_addr(u16 *fw_hi, u16 *fw_mid, u16 *fw_lo,
987adfc5217SJeff Kirsher 					 u8 *mac)
988adfc5217SJeff Kirsher {
989adfc5217SJeff Kirsher 	((u8 *)fw_hi)[0]  = mac[1];
990adfc5217SJeff Kirsher 	((u8 *)fw_hi)[1]  = mac[0];
991adfc5217SJeff Kirsher 	((u8 *)fw_mid)[0] = mac[3];
992adfc5217SJeff Kirsher 	((u8 *)fw_mid)[1] = mac[2];
993adfc5217SJeff Kirsher 	((u8 *)fw_lo)[0]  = mac[5];
994adfc5217SJeff Kirsher 	((u8 *)fw_lo)[1]  = mac[4];
995adfc5217SJeff Kirsher }
996adfc5217SJeff Kirsher 
997adfc5217SJeff Kirsher static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
998adfc5217SJeff Kirsher 					   struct bnx2x_fastpath *fp, int last)
999adfc5217SJeff Kirsher {
1000adfc5217SJeff Kirsher 	int i;
1001adfc5217SJeff Kirsher 
1002adfc5217SJeff Kirsher 	if (fp->disable_tpa)
1003adfc5217SJeff Kirsher 		return;
1004adfc5217SJeff Kirsher 
1005adfc5217SJeff Kirsher 	for (i = 0; i < last; i++)
1006adfc5217SJeff Kirsher 		bnx2x_free_rx_sge(bp, fp, i);
1007adfc5217SJeff Kirsher }
1008adfc5217SJeff Kirsher 
1009adfc5217SJeff Kirsher static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
1010adfc5217SJeff Kirsher {
1011adfc5217SJeff Kirsher 	int i;
1012adfc5217SJeff Kirsher 
1013adfc5217SJeff Kirsher 	for (i = 1; i <= NUM_RX_RINGS; i++) {
1014adfc5217SJeff Kirsher 		struct eth_rx_bd *rx_bd;
1015adfc5217SJeff Kirsher 
1016adfc5217SJeff Kirsher 		rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
1017adfc5217SJeff Kirsher 		rx_bd->addr_hi =
1018adfc5217SJeff Kirsher 			cpu_to_le32(U64_HI(fp->rx_desc_mapping +
1019adfc5217SJeff Kirsher 				    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1020adfc5217SJeff Kirsher 		rx_bd->addr_lo =
1021adfc5217SJeff Kirsher 			cpu_to_le32(U64_LO(fp->rx_desc_mapping +
1022adfc5217SJeff Kirsher 				    BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
1023adfc5217SJeff Kirsher 	}
1024adfc5217SJeff Kirsher }
1025adfc5217SJeff Kirsher 
1026adfc5217SJeff Kirsher /* Statistics ID are global per chip/path, while Client IDs for E1x are per
1027adfc5217SJeff Kirsher  * port.
1028adfc5217SJeff Kirsher  */
1029adfc5217SJeff Kirsher static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
1030adfc5217SJeff Kirsher {
1031de5c3741SYuval Mintz 	struct bnx2x *bp = fp->bp;
1032de5c3741SYuval Mintz 	if (!CHIP_IS_E1x(bp)) {
1033de5c3741SYuval Mintz 		/* there are special statistics counters for FCoE 136..140 */
1034de5c3741SYuval Mintz 		if (IS_FCOE_FP(fp))
1035de5c3741SYuval Mintz 			return bp->cnic_base_cl_id + (bp->pf_num >> 1);
1036adfc5217SJeff Kirsher 		return fp->cl_id;
1037de5c3741SYuval Mintz 	}
1038de5c3741SYuval Mintz 	return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
1039adfc5217SJeff Kirsher }
1040adfc5217SJeff Kirsher 
1041adfc5217SJeff Kirsher static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
1042adfc5217SJeff Kirsher 					       bnx2x_obj_type obj_type)
1043adfc5217SJeff Kirsher {
1044adfc5217SJeff Kirsher 	struct bnx2x *bp = fp->bp;
1045adfc5217SJeff Kirsher 
1046adfc5217SJeff Kirsher 	/* Configure classification DBs */
104715192a8cSBarak Witkowski 	bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
104815192a8cSBarak Witkowski 			   fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
1049adfc5217SJeff Kirsher 			   bnx2x_sp_mapping(bp, mac_rdata),
1050adfc5217SJeff Kirsher 			   BNX2X_FILTER_MAC_PENDING,
1051adfc5217SJeff Kirsher 			   &bp->sp_state, obj_type,
1052adfc5217SJeff Kirsher 			   &bp->macs_pool);
1053adfc5217SJeff Kirsher }
1054adfc5217SJeff Kirsher 
1055adfc5217SJeff Kirsher /**
1056adfc5217SJeff Kirsher  * bnx2x_get_path_func_num - get number of active functions
1057adfc5217SJeff Kirsher  *
1058adfc5217SJeff Kirsher  * @bp:		driver handle
1059adfc5217SJeff Kirsher  *
1060adfc5217SJeff Kirsher  * Calculates the number of active (not hidden) functions on the
1061adfc5217SJeff Kirsher  * current path.
1062adfc5217SJeff Kirsher  */
1063adfc5217SJeff Kirsher static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
1064adfc5217SJeff Kirsher {
1065adfc5217SJeff Kirsher 	u8 func_num = 0, i;
1066adfc5217SJeff Kirsher 
1067adfc5217SJeff Kirsher 	/* 57710 has only one function per-port */
1068adfc5217SJeff Kirsher 	if (CHIP_IS_E1(bp))
1069adfc5217SJeff Kirsher 		return 1;
1070adfc5217SJeff Kirsher 
1071adfc5217SJeff Kirsher 	/* Calculate a number of functions enabled on the current
1072adfc5217SJeff Kirsher 	 * PATH/PORT.
1073adfc5217SJeff Kirsher 	 */
1074adfc5217SJeff Kirsher 	if (CHIP_REV_IS_SLOW(bp)) {
1075adfc5217SJeff Kirsher 		if (IS_MF(bp))
1076adfc5217SJeff Kirsher 			func_num = 4;
1077adfc5217SJeff Kirsher 		else
1078adfc5217SJeff Kirsher 			func_num = 2;
1079adfc5217SJeff Kirsher 	} else {
1080adfc5217SJeff Kirsher 		for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
1081adfc5217SJeff Kirsher 			u32 func_config =
1082adfc5217SJeff Kirsher 				MF_CFG_RD(bp,
1083adfc5217SJeff Kirsher 					  func_mf_config[BP_PORT(bp) + 2 * i].
1084adfc5217SJeff Kirsher 					  config);
1085adfc5217SJeff Kirsher 			func_num +=
1086adfc5217SJeff Kirsher 				((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
1087adfc5217SJeff Kirsher 		}
1088adfc5217SJeff Kirsher 	}
1089adfc5217SJeff Kirsher 
1090adfc5217SJeff Kirsher 	WARN_ON(!func_num);
1091adfc5217SJeff Kirsher 
1092adfc5217SJeff Kirsher 	return func_num;
1093adfc5217SJeff Kirsher }
1094adfc5217SJeff Kirsher 
1095adfc5217SJeff Kirsher static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
1096adfc5217SJeff Kirsher {
1097adfc5217SJeff Kirsher 	/* RX_MODE controlling object */
1098adfc5217SJeff Kirsher 	bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
1099adfc5217SJeff Kirsher 
1100adfc5217SJeff Kirsher 	/* multicast configuration controlling object */
1101adfc5217SJeff Kirsher 	bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
1102adfc5217SJeff Kirsher 			     BP_FUNC(bp), BP_FUNC(bp),
1103adfc5217SJeff Kirsher 			     bnx2x_sp(bp, mcast_rdata),
1104adfc5217SJeff Kirsher 			     bnx2x_sp_mapping(bp, mcast_rdata),
1105adfc5217SJeff Kirsher 			     BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
1106adfc5217SJeff Kirsher 			     BNX2X_OBJ_TYPE_RX);
1107adfc5217SJeff Kirsher 
1108adfc5217SJeff Kirsher 	/* Setup CAM credit pools */
1109adfc5217SJeff Kirsher 	bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
1110adfc5217SJeff Kirsher 				   bnx2x_get_path_func_num(bp));
1111adfc5217SJeff Kirsher 
1112b56e9670SAriel Elior 	bnx2x_init_vlan_credit_pool(bp, &bp->vlans_pool, BP_ABS_FUNC(bp)>>1,
1113b56e9670SAriel Elior 				    bnx2x_get_path_func_num(bp));
1114b56e9670SAriel Elior 
1115adfc5217SJeff Kirsher 	/* RSS configuration object */
1116adfc5217SJeff Kirsher 	bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
1117adfc5217SJeff Kirsher 				  bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
1118adfc5217SJeff Kirsher 				  bnx2x_sp(bp, rss_rdata),
1119adfc5217SJeff Kirsher 				  bnx2x_sp_mapping(bp, rss_rdata),
1120adfc5217SJeff Kirsher 				  BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
1121adfc5217SJeff Kirsher 				  BNX2X_OBJ_TYPE_RX);
1122adfc5217SJeff Kirsher }
1123adfc5217SJeff Kirsher 
1124adfc5217SJeff Kirsher static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
1125adfc5217SJeff Kirsher {
1126adfc5217SJeff Kirsher 	if (CHIP_IS_E1x(fp->bp))
1127adfc5217SJeff Kirsher 		return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
1128adfc5217SJeff Kirsher 	else
1129adfc5217SJeff Kirsher 		return fp->cl_id;
1130adfc5217SJeff Kirsher }
1131adfc5217SJeff Kirsher 
11326411280aSAriel Elior u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
1133adfc5217SJeff Kirsher 
1134adfc5217SJeff Kirsher static inline void bnx2x_init_txdata(struct bnx2x *bp,
113565565884SMerav Sicron 				     struct bnx2x_fp_txdata *txdata, u32 cid,
113665565884SMerav Sicron 				     int txq_index, __le16 *tx_cons_sb,
113765565884SMerav Sicron 				     struct bnx2x_fastpath *fp)
1138adfc5217SJeff Kirsher {
1139adfc5217SJeff Kirsher 	txdata->cid = cid;
1140adfc5217SJeff Kirsher 	txdata->txq_index = txq_index;
1141adfc5217SJeff Kirsher 	txdata->tx_cons_sb = tx_cons_sb;
114265565884SMerav Sicron 	txdata->parent_fp = fp;
11437b5342d9SYuval Mintz 	txdata->tx_ring_size = IS_FCOE_FP(fp) ? MAX_TX_AVAIL : bp->tx_ring_size;
1144adfc5217SJeff Kirsher 
114551c1a580SMerav Sicron 	DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
1146adfc5217SJeff Kirsher 	   txdata->cid, txdata->txq_index);
1147adfc5217SJeff Kirsher }
1148adfc5217SJeff Kirsher 
1149adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
1150adfc5217SJeff Kirsher {
1151adfc5217SJeff Kirsher 	return bp->cnic_base_cl_id + cl_idx +
11521805b2f0SDavid S. Miller 		(bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
1153adfc5217SJeff Kirsher }
1154adfc5217SJeff Kirsher 
1155adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
1156adfc5217SJeff Kirsher {
1157adfc5217SJeff Kirsher 
1158adfc5217SJeff Kirsher 	/* the 'first' id is allocated for the cnic */
1159adfc5217SJeff Kirsher 	return bp->base_fw_ndsb;
1160adfc5217SJeff Kirsher }
1161adfc5217SJeff Kirsher 
1162adfc5217SJeff Kirsher static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
1163adfc5217SJeff Kirsher {
1164adfc5217SJeff Kirsher 	return bp->igu_base_sb;
1165adfc5217SJeff Kirsher }
1166adfc5217SJeff Kirsher 
1167adfc5217SJeff Kirsher 
1168adfc5217SJeff Kirsher static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
1169adfc5217SJeff Kirsher {
1170adfc5217SJeff Kirsher 	struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
1171adfc5217SJeff Kirsher 	unsigned long q_type = 0;
1172adfc5217SJeff Kirsher 
1173f233cafeSDmitry Kravkov 	bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
1174adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
1175adfc5217SJeff Kirsher 						     BNX2X_FCOE_ETH_CL_ID_IDX);
117637ae41a9SMerav Sicron 	bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
1177adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
1178adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
1179adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
118065565884SMerav Sicron 	bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
118165565884SMerav Sicron 			  fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
118265565884SMerav Sicron 			  fp);
1183adfc5217SJeff Kirsher 
118451c1a580SMerav Sicron 	DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
1185adfc5217SJeff Kirsher 
1186adfc5217SJeff Kirsher 	/* qZone id equals to FW (per path) client id */
1187adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
1188adfc5217SJeff Kirsher 	/* init shortcut */
1189adfc5217SJeff Kirsher 	bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
1190adfc5217SJeff Kirsher 		bnx2x_rx_ustorm_prods_offset(fp);
1191adfc5217SJeff Kirsher 
1192adfc5217SJeff Kirsher 	/* Configure Queue State object */
1193adfc5217SJeff Kirsher 	__set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
1194adfc5217SJeff Kirsher 	__set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
1195adfc5217SJeff Kirsher 
1196adfc5217SJeff Kirsher 	/* No multi-CoS for FCoE L2 client */
1197adfc5217SJeff Kirsher 	BUG_ON(fp->max_cos != 1);
1198adfc5217SJeff Kirsher 
119915192a8cSBarak Witkowski 	bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
120015192a8cSBarak Witkowski 			     &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
1201adfc5217SJeff Kirsher 			     bnx2x_sp_mapping(bp, q_rdata), q_type);
1202adfc5217SJeff Kirsher 
120351c1a580SMerav Sicron 	DP(NETIF_MSG_IFUP,
120451c1a580SMerav Sicron 	   "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
1205adfc5217SJeff Kirsher 	   fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
1206adfc5217SJeff Kirsher 	   fp->igu_sb_id);
1207adfc5217SJeff Kirsher }
1208adfc5217SJeff Kirsher 
1209adfc5217SJeff Kirsher static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
1210adfc5217SJeff Kirsher 				       struct bnx2x_fp_txdata *txdata)
1211adfc5217SJeff Kirsher {
1212adfc5217SJeff Kirsher 	int cnt = 1000;
1213adfc5217SJeff Kirsher 
1214adfc5217SJeff Kirsher 	while (bnx2x_has_tx_work_unload(txdata)) {
1215adfc5217SJeff Kirsher 		if (!cnt) {
121651c1a580SMerav Sicron 			BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
1217adfc5217SJeff Kirsher 				  txdata->txq_index, txdata->tx_pkt_prod,
1218adfc5217SJeff Kirsher 				  txdata->tx_pkt_cons);
1219adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
1220adfc5217SJeff Kirsher 			bnx2x_panic();
1221adfc5217SJeff Kirsher 			return -EBUSY;
1222adfc5217SJeff Kirsher #else
1223adfc5217SJeff Kirsher 			break;
1224adfc5217SJeff Kirsher #endif
1225adfc5217SJeff Kirsher 		}
1226adfc5217SJeff Kirsher 		cnt--;
12270926d499SYuval Mintz 		usleep_range(1000, 2000);
1228adfc5217SJeff Kirsher 	}
1229adfc5217SJeff Kirsher 
1230adfc5217SJeff Kirsher 	return 0;
1231adfc5217SJeff Kirsher }
1232adfc5217SJeff Kirsher 
1233adfc5217SJeff Kirsher int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
1234adfc5217SJeff Kirsher 
1235adfc5217SJeff Kirsher static inline void __storm_memset_struct(struct bnx2x *bp,
1236adfc5217SJeff Kirsher 					 u32 addr, size_t size, u32 *data)
1237adfc5217SJeff Kirsher {
1238adfc5217SJeff Kirsher 	int i;
1239adfc5217SJeff Kirsher 	for (i = 0; i < size/4; i++)
1240adfc5217SJeff Kirsher 		REG_WR(bp, addr + (i * 4), data[i]);
1241adfc5217SJeff Kirsher }
1242adfc5217SJeff Kirsher 
1243adfc5217SJeff Kirsher /**
1244adfc5217SJeff Kirsher  * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
1245adfc5217SJeff Kirsher  *
1246adfc5217SJeff Kirsher  * @bp:		driver handle
1247adfc5217SJeff Kirsher  * @mask:	bits that need to be cleared
1248adfc5217SJeff Kirsher  */
1249adfc5217SJeff Kirsher static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
1250adfc5217SJeff Kirsher {
1251adfc5217SJeff Kirsher 	int tout = 5000; /* Wait for 5 secs tops */
1252adfc5217SJeff Kirsher 
1253adfc5217SJeff Kirsher 	while (tout--) {
1254adfc5217SJeff Kirsher 		smp_mb();
1255adfc5217SJeff Kirsher 		netif_addr_lock_bh(bp->dev);
1256adfc5217SJeff Kirsher 		if (!(bp->sp_state & mask)) {
1257adfc5217SJeff Kirsher 			netif_addr_unlock_bh(bp->dev);
1258adfc5217SJeff Kirsher 			return true;
1259adfc5217SJeff Kirsher 		}
1260adfc5217SJeff Kirsher 		netif_addr_unlock_bh(bp->dev);
1261adfc5217SJeff Kirsher 
12620926d499SYuval Mintz 		usleep_range(1000, 2000);
1263adfc5217SJeff Kirsher 	}
1264adfc5217SJeff Kirsher 
1265adfc5217SJeff Kirsher 	smp_mb();
1266adfc5217SJeff Kirsher 
1267adfc5217SJeff Kirsher 	netif_addr_lock_bh(bp->dev);
1268adfc5217SJeff Kirsher 	if (bp->sp_state & mask) {
126951c1a580SMerav Sicron 		BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
127051c1a580SMerav Sicron 			  bp->sp_state, mask);
1271adfc5217SJeff Kirsher 		netif_addr_unlock_bh(bp->dev);
1272adfc5217SJeff Kirsher 		return false;
1273adfc5217SJeff Kirsher 	}
1274adfc5217SJeff Kirsher 	netif_addr_unlock_bh(bp->dev);
1275adfc5217SJeff Kirsher 
1276adfc5217SJeff Kirsher 	return true;
1277adfc5217SJeff Kirsher }
1278adfc5217SJeff Kirsher 
1279adfc5217SJeff Kirsher /**
1280adfc5217SJeff Kirsher  * bnx2x_set_ctx_validation - set CDU context validation values
1281adfc5217SJeff Kirsher  *
1282adfc5217SJeff Kirsher  * @bp:		driver handle
1283adfc5217SJeff Kirsher  * @cxt:	context of the connection on the host memory
1284adfc5217SJeff Kirsher  * @cid:	SW CID of the connection to be configured
1285adfc5217SJeff Kirsher  */
1286adfc5217SJeff Kirsher void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
1287adfc5217SJeff Kirsher 			      u32 cid);
1288adfc5217SJeff Kirsher 
1289adfc5217SJeff Kirsher void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
1290adfc5217SJeff Kirsher 				    u8 sb_index, u8 disable, u16 usec);
1291adfc5217SJeff Kirsher void bnx2x_acquire_phy_lock(struct bnx2x *bp);
1292adfc5217SJeff Kirsher void bnx2x_release_phy_lock(struct bnx2x *bp);
1293adfc5217SJeff Kirsher 
1294adfc5217SJeff Kirsher /**
1295adfc5217SJeff Kirsher  * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
1296adfc5217SJeff Kirsher  *
1297adfc5217SJeff Kirsher  * @bp:		driver handle
1298adfc5217SJeff Kirsher  * @mf_cfg:	MF configuration
1299adfc5217SJeff Kirsher  *
1300adfc5217SJeff Kirsher  */
1301adfc5217SJeff Kirsher static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
1302adfc5217SJeff Kirsher {
1303adfc5217SJeff Kirsher 	u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1304adfc5217SJeff Kirsher 			      FUNC_MF_CFG_MAX_BW_SHIFT;
1305adfc5217SJeff Kirsher 	if (!max_cfg) {
130651c1a580SMerav Sicron 		DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
130796b0accbSMichal Schmidt 		   "Max BW configured to 0 - using 100 instead\n");
1308adfc5217SJeff Kirsher 		max_cfg = 100;
1309adfc5217SJeff Kirsher 	}
1310adfc5217SJeff Kirsher 	return max_cfg;
1311adfc5217SJeff Kirsher }
1312adfc5217SJeff Kirsher 
1313621b4d66SDmitry Kravkov /* checks if HW supports GRO for given MTU */
1314621b4d66SDmitry Kravkov static inline bool bnx2x_mtu_allows_gro(int mtu)
1315621b4d66SDmitry Kravkov {
1316621b4d66SDmitry Kravkov 	/* gro frags per page */
1317621b4d66SDmitry Kravkov 	int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
1318621b4d66SDmitry Kravkov 
1319621b4d66SDmitry Kravkov 	/*
1320621b4d66SDmitry Kravkov 	 * 1. number of frags should not grow above MAX_SKB_FRAGS
1321621b4d66SDmitry Kravkov 	 * 2. frag must fit the page
1322621b4d66SDmitry Kravkov 	 */
1323621b4d66SDmitry Kravkov 	return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
1324621b4d66SDmitry Kravkov }
132555c11941SMerav Sicron 
13261355b704SMintz Yuval /**
1327b306f5edSDmitry Kravkov  * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
1328b306f5edSDmitry Kravkov  *
1329b306f5edSDmitry Kravkov  * @bp:		driver handle
1330b306f5edSDmitry Kravkov  *
1331b306f5edSDmitry Kravkov  */
1332b306f5edSDmitry Kravkov void bnx2x_get_iscsi_info(struct bnx2x *bp);
133300253a8cSDmitry Kravkov 
133400253a8cSDmitry Kravkov /**
133500253a8cSDmitry Kravkov  * bnx2x_link_sync_notify - send notification to other functions.
133600253a8cSDmitry Kravkov  *
133700253a8cSDmitry Kravkov  * @bp:		driver handle
133800253a8cSDmitry Kravkov  *
133900253a8cSDmitry Kravkov  */
134000253a8cSDmitry Kravkov static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
134100253a8cSDmitry Kravkov {
134200253a8cSDmitry Kravkov 	int func;
134300253a8cSDmitry Kravkov 	int vn;
134400253a8cSDmitry Kravkov 
134500253a8cSDmitry Kravkov 	/* Set the attention towards other drivers on the same port */
134600253a8cSDmitry Kravkov 	for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
134700253a8cSDmitry Kravkov 		if (vn == BP_VN(bp))
134800253a8cSDmitry Kravkov 			continue;
134900253a8cSDmitry Kravkov 
135000253a8cSDmitry Kravkov 		func = func_by_vn(bp, vn);
135100253a8cSDmitry Kravkov 		REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
135200253a8cSDmitry Kravkov 		       (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
135300253a8cSDmitry Kravkov 	}
135400253a8cSDmitry Kravkov }
135500253a8cSDmitry Kravkov 
135600253a8cSDmitry Kravkov /**
135700253a8cSDmitry Kravkov  * bnx2x_update_drv_flags - update flags in shmem
135800253a8cSDmitry Kravkov  *
135900253a8cSDmitry Kravkov  * @bp:		driver handle
136000253a8cSDmitry Kravkov  * @flags:	flags to update
136100253a8cSDmitry Kravkov  * @set:	set or clear
136200253a8cSDmitry Kravkov  *
136300253a8cSDmitry Kravkov  */
136400253a8cSDmitry Kravkov static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
136500253a8cSDmitry Kravkov {
136600253a8cSDmitry Kravkov 	if (SHMEM2_HAS(bp, drv_flags)) {
136700253a8cSDmitry Kravkov 		u32 drv_flags;
1368f16da43bSAriel Elior 		bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
136900253a8cSDmitry Kravkov 		drv_flags = SHMEM2_RD(bp, drv_flags);
137000253a8cSDmitry Kravkov 
137100253a8cSDmitry Kravkov 		if (set)
137200253a8cSDmitry Kravkov 			SET_FLAGS(drv_flags, flags);
137300253a8cSDmitry Kravkov 		else
137400253a8cSDmitry Kravkov 			RESET_FLAGS(drv_flags, flags);
137500253a8cSDmitry Kravkov 
137600253a8cSDmitry Kravkov 		SHMEM2_WR(bp, drv_flags, drv_flags);
137751c1a580SMerav Sicron 		DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
1378f16da43bSAriel Elior 		bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
137900253a8cSDmitry Kravkov 	}
138000253a8cSDmitry Kravkov }
138100253a8cSDmitry Kravkov 
1382614c76dfSDmitry Kravkov static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
1383614c76dfSDmitry Kravkov {
138455c11941SMerav Sicron 	if (is_valid_ether_addr(addr) ||
138555c11941SMerav Sicron 	    (is_zero_ether_addr(addr) &&
138655c11941SMerav Sicron 	     (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))))
1387614c76dfSDmitry Kravkov 		return true;
138855c11941SMerav Sicron 
1389614c76dfSDmitry Kravkov 	return false;
1390614c76dfSDmitry Kravkov }
1391614c76dfSDmitry Kravkov 
13928ca5e17eSAriel Elior /**
13932de67439SYuval Mintz  * bnx2x_fill_fw_str - Fill buffer with FW version string
13948ca5e17eSAriel Elior  *
13958ca5e17eSAriel Elior  * @bp:        driver handle
13968ca5e17eSAriel Elior  * @buf:       character buffer to fill with the fw name
13978ca5e17eSAriel Elior  * @buf_len:   length of the above buffer
13988ca5e17eSAriel Elior  *
13998ca5e17eSAriel Elior  */
14008ca5e17eSAriel Elior void bnx2x_fill_fw_str(struct bnx2x *bp, char *buf, size_t buf_len);
1401adfc5217SJeff Kirsher #endif /* BNX2X_CMN_H */
1402