1adfc5217SJeff Kirsher /* bnx2x.h: Broadcom Everest network driver.
2adfc5217SJeff Kirsher  *
385b26ea1SAriel Elior  * Copyright (c) 2007-2012 Broadcom Corporation
4adfc5217SJeff Kirsher  *
5adfc5217SJeff Kirsher  * This program is free software; you can redistribute it and/or modify
6adfc5217SJeff Kirsher  * it under the terms of the GNU General Public License as published by
7adfc5217SJeff Kirsher  * the Free Software Foundation.
8adfc5217SJeff Kirsher  *
9adfc5217SJeff Kirsher  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10adfc5217SJeff Kirsher  * Written by: Eliezer Tamir
11adfc5217SJeff Kirsher  * Based on code from Michael Chan's bnx2 driver
12adfc5217SJeff Kirsher  */
13adfc5217SJeff Kirsher 
14adfc5217SJeff Kirsher #ifndef BNX2X_H
15adfc5217SJeff Kirsher #define BNX2X_H
16adfc5217SJeff Kirsher #include <linux/netdevice.h>
17adfc5217SJeff Kirsher #include <linux/dma-mapping.h>
18adfc5217SJeff Kirsher #include <linux/types.h>
19adfc5217SJeff Kirsher 
20adfc5217SJeff Kirsher /* compilation time flags */
21adfc5217SJeff Kirsher 
22adfc5217SJeff Kirsher /* define this to make the driver freeze on error to allow getting debug info
23adfc5217SJeff Kirsher  * (you will need to reboot afterwards) */
24adfc5217SJeff Kirsher /* #define BNX2X_STOP_ON_ERROR */
25adfc5217SJeff Kirsher 
26515e1240SYuval Mintz #define DRV_MODULE_VERSION      "1.78.00-0"
27515e1240SYuval Mintz #define DRV_MODULE_RELDATE      "2012/09/27"
28adfc5217SJeff Kirsher #define BNX2X_BC_VER            0x040200
29adfc5217SJeff Kirsher 
30adfc5217SJeff Kirsher #if defined(CONFIG_DCB)
31adfc5217SJeff Kirsher #define BCM_DCBNL
32adfc5217SJeff Kirsher #endif
33b475d78fSYuval Mintz 
34b475d78fSYuval Mintz 
35b475d78fSYuval Mintz #include "bnx2x_hsi.h"
36b475d78fSYuval Mintz 
37adfc5217SJeff Kirsher #include "../cnic_if.h"
38adfc5217SJeff Kirsher 
3955c11941SMerav Sicron 
4055c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
41adfc5217SJeff Kirsher 
42adfc5217SJeff Kirsher #include <linux/mdio.h>
43adfc5217SJeff Kirsher 
44adfc5217SJeff Kirsher #include "bnx2x_reg.h"
45adfc5217SJeff Kirsher #include "bnx2x_fw_defs.h"
462e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h"
47adfc5217SJeff Kirsher #include "bnx2x_link.h"
48adfc5217SJeff Kirsher #include "bnx2x_sp.h"
49adfc5217SJeff Kirsher #include "bnx2x_dcb.h"
50adfc5217SJeff Kirsher #include "bnx2x_stats.h"
51adfc5217SJeff Kirsher 
52adfc5217SJeff Kirsher /* error/debug prints */
53adfc5217SJeff Kirsher 
54adfc5217SJeff Kirsher #define DRV_MODULE_NAME		"bnx2x"
55adfc5217SJeff Kirsher 
56adfc5217SJeff Kirsher /* for messages that are currently off */
5751c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
5851c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
5951c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
6051c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
6151c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
6251c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
6351c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
6451c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
6551c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
6651c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
6751c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
68adfc5217SJeff Kirsher 
69adfc5217SJeff Kirsher /* regular debug print */
70f1deab50SJoe Perches #define DP(__mask, fmt, ...)					\
71adfc5217SJeff Kirsher do {								\
7251c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
73f1deab50SJoe Perches 		pr_notice("[%s:%d(%s)]" fmt,			\
74adfc5217SJeff Kirsher 			  __func__, __LINE__,			\
75adfc5217SJeff Kirsher 			  bp->dev ? (bp->dev->name) : "?",	\
76f1deab50SJoe Perches 			  ##__VA_ARGS__);			\
77adfc5217SJeff Kirsher } while (0)
78adfc5217SJeff Kirsher 
79f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
80adfc5217SJeff Kirsher do {								\
8151c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
82f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
83adfc5217SJeff Kirsher } while (0)
84adfc5217SJeff Kirsher 
85adfc5217SJeff Kirsher /* errors debug print */
86f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
87adfc5217SJeff Kirsher do {								\
8851c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
89f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
90adfc5217SJeff Kirsher 		       __func__, __LINE__,			\
91adfc5217SJeff Kirsher 		       bp->dev ? (bp->dev->name) : "?",		\
92f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
93adfc5217SJeff Kirsher } while (0)
94adfc5217SJeff Kirsher 
95adfc5217SJeff Kirsher /* for errors (never masked) */
96f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
97adfc5217SJeff Kirsher do {								\
98f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
99adfc5217SJeff Kirsher 	       __func__, __LINE__,				\
100adfc5217SJeff Kirsher 	       bp->dev ? (bp->dev->name) : "?",			\
101f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
102adfc5217SJeff Kirsher } while (0)
103adfc5217SJeff Kirsher 
104f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
105f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
106adfc5217SJeff Kirsher 
107adfc5217SJeff Kirsher 
108adfc5217SJeff Kirsher /* before we have a dev->name use dev_info() */
109f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
110adfc5217SJeff Kirsher do {								 \
11151c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
112f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
113adfc5217SJeff Kirsher } while (0)
114adfc5217SJeff Kirsher 
115adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
116adfc5217SJeff Kirsher void bnx2x_int_disable(struct bnx2x *bp);
117f1deab50SJoe Perches #define bnx2x_panic()				\
118f1deab50SJoe Perches do {						\
119adfc5217SJeff Kirsher 	bp->panic = 1;				\
120adfc5217SJeff Kirsher 	BNX2X_ERR("driver assert\n");		\
121adfc5217SJeff Kirsher 	bnx2x_int_disable(bp);			\
122adfc5217SJeff Kirsher 	bnx2x_panic_dump(bp);			\
123adfc5217SJeff Kirsher } while (0)
124adfc5217SJeff Kirsher #else
125f1deab50SJoe Perches #define bnx2x_panic()				\
126f1deab50SJoe Perches do {						\
127adfc5217SJeff Kirsher 	bp->panic = 1;				\
128adfc5217SJeff Kirsher 	BNX2X_ERR("driver assert\n");		\
129adfc5217SJeff Kirsher 	bnx2x_panic_dump(bp);			\
130adfc5217SJeff Kirsher } while (0)
131adfc5217SJeff Kirsher #endif
132adfc5217SJeff Kirsher 
133adfc5217SJeff Kirsher #define bnx2x_mc_addr(ha)      ((ha)->addr)
134adfc5217SJeff Kirsher #define bnx2x_uc_addr(ha)      ((ha)->addr)
135adfc5217SJeff Kirsher 
136adfc5217SJeff Kirsher #define U64_LO(x)			(u32)(((u64)(x)) & 0xffffffff)
137adfc5217SJeff Kirsher #define U64_HI(x)			(u32)(((u64)(x)) >> 32)
138adfc5217SJeff Kirsher #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
139adfc5217SJeff Kirsher 
140adfc5217SJeff Kirsher 
141adfc5217SJeff Kirsher #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
142adfc5217SJeff Kirsher 
143adfc5217SJeff Kirsher #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
144adfc5217SJeff Kirsher #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
145adfc5217SJeff Kirsher #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
146adfc5217SJeff Kirsher 
147adfc5217SJeff Kirsher #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
148adfc5217SJeff Kirsher #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
149adfc5217SJeff Kirsher #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
150adfc5217SJeff Kirsher 
151adfc5217SJeff Kirsher #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
152adfc5217SJeff Kirsher #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
153adfc5217SJeff Kirsher 
154adfc5217SJeff Kirsher #define REG_RD_DMAE(bp, offset, valp, len32) \
155adfc5217SJeff Kirsher 	do { \
156adfc5217SJeff Kirsher 		bnx2x_read_dmae(bp, offset, len32);\
157adfc5217SJeff Kirsher 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
158adfc5217SJeff Kirsher 	} while (0)
159adfc5217SJeff Kirsher 
160adfc5217SJeff Kirsher #define REG_WR_DMAE(bp, offset, valp, len32) \
161adfc5217SJeff Kirsher 	do { \
162adfc5217SJeff Kirsher 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
163adfc5217SJeff Kirsher 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
164adfc5217SJeff Kirsher 				 offset, len32); \
165adfc5217SJeff Kirsher 	} while (0)
166adfc5217SJeff Kirsher 
167adfc5217SJeff Kirsher #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
168adfc5217SJeff Kirsher 	REG_WR_DMAE(bp, offset, valp, len32)
169adfc5217SJeff Kirsher 
170adfc5217SJeff Kirsher #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
171adfc5217SJeff Kirsher 	do { \
172adfc5217SJeff Kirsher 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
173adfc5217SJeff Kirsher 		bnx2x_write_big_buf_wb(bp, addr, len32); \
174adfc5217SJeff Kirsher 	} while (0)
175adfc5217SJeff Kirsher 
176adfc5217SJeff Kirsher #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
177adfc5217SJeff Kirsher 					 offsetof(struct shmem_region, field))
178adfc5217SJeff Kirsher #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
179adfc5217SJeff Kirsher #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
180adfc5217SJeff Kirsher 
181adfc5217SJeff Kirsher #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
182adfc5217SJeff Kirsher 					 offsetof(struct shmem2_region, field))
183adfc5217SJeff Kirsher #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
184adfc5217SJeff Kirsher #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
185adfc5217SJeff Kirsher #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
186adfc5217SJeff Kirsher 					 offsetof(struct mf_cfg, field))
187adfc5217SJeff Kirsher #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
188adfc5217SJeff Kirsher 					 offsetof(struct mf2_cfg, field))
189adfc5217SJeff Kirsher 
190adfc5217SJeff Kirsher #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
191adfc5217SJeff Kirsher #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
192adfc5217SJeff Kirsher 					       MF_CFG_ADDR(bp, field), (val))
193adfc5217SJeff Kirsher #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
194adfc5217SJeff Kirsher 
195adfc5217SJeff Kirsher #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
196adfc5217SJeff Kirsher 					 (SHMEM2_RD((bp), size) >	\
197adfc5217SJeff Kirsher 					 offsetof(struct shmem2_region, field)))
198adfc5217SJeff Kirsher 
199adfc5217SJeff Kirsher #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
200adfc5217SJeff Kirsher #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
201adfc5217SJeff Kirsher 
202adfc5217SJeff Kirsher /* SP SB indices */
203adfc5217SJeff Kirsher 
204adfc5217SJeff Kirsher /* General SP events - stats query, cfc delete, etc  */
205adfc5217SJeff Kirsher #define HC_SP_INDEX_ETH_DEF_CONS		3
206adfc5217SJeff Kirsher 
207adfc5217SJeff Kirsher /* EQ completions */
208adfc5217SJeff Kirsher #define HC_SP_INDEX_EQ_CONS			7
209adfc5217SJeff Kirsher 
210adfc5217SJeff Kirsher /* FCoE L2 connection completions */
211adfc5217SJeff Kirsher #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
212adfc5217SJeff Kirsher #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
213adfc5217SJeff Kirsher /* iSCSI L2 */
214adfc5217SJeff Kirsher #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
215adfc5217SJeff Kirsher #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
216adfc5217SJeff Kirsher 
217adfc5217SJeff Kirsher /* Special clients parameters */
218adfc5217SJeff Kirsher 
219adfc5217SJeff Kirsher /* SB indices */
220adfc5217SJeff Kirsher /* FCoE L2 */
221adfc5217SJeff Kirsher #define BNX2X_FCOE_L2_RX_INDEX \
222adfc5217SJeff Kirsher 	(&bp->def_status_blk->sp_sb.\
223adfc5217SJeff Kirsher 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
224adfc5217SJeff Kirsher 
225adfc5217SJeff Kirsher #define BNX2X_FCOE_L2_TX_INDEX \
226adfc5217SJeff Kirsher 	(&bp->def_status_blk->sp_sb.\
227adfc5217SJeff Kirsher 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
228adfc5217SJeff Kirsher 
229adfc5217SJeff Kirsher /**
230adfc5217SJeff Kirsher  *  CIDs and CLIDs:
231adfc5217SJeff Kirsher  *  CLIDs below is a CLID for func 0, then the CLID for other
232adfc5217SJeff Kirsher  *  functions will be calculated by the formula:
233adfc5217SJeff Kirsher  *
234adfc5217SJeff Kirsher  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
235adfc5217SJeff Kirsher  *
236adfc5217SJeff Kirsher  */
2371805b2f0SDavid S. Miller enum {
2381805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2391805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2401805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2411805b2f0SDavid S. Miller };
242adfc5217SJeff Kirsher 
24337ae41a9SMerav Sicron #define BNX2X_CNIC_START_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
24437ae41a9SMerav Sicron 					 (bp)->max_cos)
2451805b2f0SDavid S. Miller 	/* iSCSI L2 */
24637ae41a9SMerav Sicron #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
247adfc5217SJeff Kirsher 	/* FCoE L2 */
24837ae41a9SMerav Sicron #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
249adfc5217SJeff Kirsher 
25055c11941SMerav Sicron #define CNIC_SUPPORT(bp)		((bp)->cnic_support)
25155c11941SMerav Sicron #define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
25255c11941SMerav Sicron #define CNIC_LOADED(bp)			((bp)->cnic_loaded)
25355c11941SMerav Sicron #define FCOE_INIT(bp)			((bp)->fcoe_init)
254adfc5217SJeff Kirsher 
255adfc5217SJeff Kirsher #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
256adfc5217SJeff Kirsher 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
257adfc5217SJeff Kirsher 
258adfc5217SJeff Kirsher #define SM_RX_ID			0
259adfc5217SJeff Kirsher #define SM_TX_ID			1
260adfc5217SJeff Kirsher 
261adfc5217SJeff Kirsher /* defines for multiple tx priority indices */
262adfc5217SJeff Kirsher #define FIRST_TX_ONLY_COS_INDEX		1
263adfc5217SJeff Kirsher #define FIRST_TX_COS_INDEX		0
264adfc5217SJeff Kirsher 
265adfc5217SJeff Kirsher /* rules for calculating the cids of tx-only connections */
26665565884SMerav Sicron #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
26765565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
26865565884SMerav Sicron 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
269adfc5217SJeff Kirsher 
270adfc5217SJeff Kirsher /* fp index inside class of service range */
27165565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \
27265565884SMerav Sicron 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
273adfc5217SJeff Kirsher 
27465565884SMerav Sicron /* Indexes for transmission queues array:
27565565884SMerav Sicron  * txdata for RSS i CoS j is at location i + (j * num of RSS)
27665565884SMerav Sicron  * txdata for FCoE (if exist) is at location max cos * num of RSS
27765565884SMerav Sicron  * txdata for FWD (if exist) is one location after FCoE
27865565884SMerav Sicron  * txdata for OOO (if exist) is one location after FWD
279adfc5217SJeff Kirsher  */
28065565884SMerav Sicron enum {
28165565884SMerav Sicron 	FCOE_TXQ_IDX_OFFSET,
28265565884SMerav Sicron 	FWD_TXQ_IDX_OFFSET,
28365565884SMerav Sicron 	OOO_TXQ_IDX_OFFSET,
28465565884SMerav Sicron };
28565565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
28665565884SMerav Sicron #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
287adfc5217SJeff Kirsher 
288adfc5217SJeff Kirsher /* fast path */
289e52fcb24SEric Dumazet /*
290e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
291e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
292e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
293e52fcb24SEric Dumazet  */
294adfc5217SJeff Kirsher struct sw_rx_bd {
295e52fcb24SEric Dumazet 	u8		*data;
296adfc5217SJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(mapping);
297adfc5217SJeff Kirsher };
298adfc5217SJeff Kirsher 
299adfc5217SJeff Kirsher struct sw_tx_bd {
300adfc5217SJeff Kirsher 	struct sk_buff	*skb;
301adfc5217SJeff Kirsher 	u16		first_bd;
302adfc5217SJeff Kirsher 	u8		flags;
303adfc5217SJeff Kirsher /* Set on the first BD descriptor when there is a split BD */
304adfc5217SJeff Kirsher #define BNX2X_TSO_SPLIT_BD		(1<<0)
305adfc5217SJeff Kirsher };
306adfc5217SJeff Kirsher 
307adfc5217SJeff Kirsher struct sw_rx_page {
308adfc5217SJeff Kirsher 	struct page	*page;
309adfc5217SJeff Kirsher 	DEFINE_DMA_UNMAP_ADDR(mapping);
310adfc5217SJeff Kirsher };
311adfc5217SJeff Kirsher 
312adfc5217SJeff Kirsher union db_prod {
313adfc5217SJeff Kirsher 	struct doorbell_set_prod data;
314adfc5217SJeff Kirsher 	u32		raw;
315adfc5217SJeff Kirsher };
316adfc5217SJeff Kirsher 
3178decf868SDavid S. Miller /* dropless fc FW/HW related params */
3188decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3198decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3208decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3218decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3228decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3238decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3248decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
325adfc5217SJeff Kirsher 
326adfc5217SJeff Kirsher /* MC hsi */
327adfc5217SJeff Kirsher #define BCM_PAGE_SHIFT		12
328adfc5217SJeff Kirsher #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
329adfc5217SJeff Kirsher #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
330adfc5217SJeff Kirsher #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
331adfc5217SJeff Kirsher 
332adfc5217SJeff Kirsher #define PAGES_PER_SGE_SHIFT	0
333adfc5217SJeff Kirsher #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
334adfc5217SJeff Kirsher #define SGE_PAGE_SIZE		PAGE_SIZE
335adfc5217SJeff Kirsher #define SGE_PAGE_SHIFT		PAGE_SHIFT
336adfc5217SJeff Kirsher #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
337adfc5217SJeff Kirsher 
338adfc5217SJeff Kirsher /* SGE ring related macros */
339adfc5217SJeff Kirsher #define NUM_RX_SGE_PAGES	2
340adfc5217SJeff Kirsher #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3418decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3428decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
343adfc5217SJeff Kirsher /* RX_SGE_CNT is promised to be a power of 2 */
344adfc5217SJeff Kirsher #define RX_SGE_MASK		(RX_SGE_CNT - 1)
345adfc5217SJeff Kirsher #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
346adfc5217SJeff Kirsher #define MAX_RX_SGE		(NUM_RX_SGE - 1)
347adfc5217SJeff Kirsher #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
3488decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
3498decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
3508decf868SDavid S. Miller 					(x) + 1)
351adfc5217SJeff Kirsher #define RX_SGE(x)		((x) & MAX_RX_SGE)
352adfc5217SJeff Kirsher 
3538decf868SDavid S. Miller /*
3548decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
3558decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
3568decf868SDavid S. Miller  *    these aggregations will probably consume SGE immidiatelly)
3578decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
3588decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
3598decf868SDavid S. Miller  *
3608decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
3618decf868SDavid S. Miller  */
3628decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
3638decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
3648decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
3658decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
3668decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
3678decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
3688decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
3698decf868SDavid S. Miller 
370adfc5217SJeff Kirsher /* Manipulate a bit vector defined as an array of u64 */
371adfc5217SJeff Kirsher 
372adfc5217SJeff Kirsher /* Number of bits in one sge_mask array element */
373adfc5217SJeff Kirsher #define BIT_VEC64_ELEM_SZ		64
374adfc5217SJeff Kirsher #define BIT_VEC64_ELEM_SHIFT		6
375adfc5217SJeff Kirsher #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
376adfc5217SJeff Kirsher 
377adfc5217SJeff Kirsher 
378adfc5217SJeff Kirsher #define __BIT_VEC64_SET_BIT(el, bit) \
379adfc5217SJeff Kirsher 	do { \
380adfc5217SJeff Kirsher 		el = ((el) | ((u64)0x1 << (bit))); \
381adfc5217SJeff Kirsher 	} while (0)
382adfc5217SJeff Kirsher 
383adfc5217SJeff Kirsher #define __BIT_VEC64_CLEAR_BIT(el, bit) \
384adfc5217SJeff Kirsher 	do { \
385adfc5217SJeff Kirsher 		el = ((el) & (~((u64)0x1 << (bit)))); \
386adfc5217SJeff Kirsher 	} while (0)
387adfc5217SJeff Kirsher 
388adfc5217SJeff Kirsher 
389adfc5217SJeff Kirsher #define BIT_VEC64_SET_BIT(vec64, idx) \
390adfc5217SJeff Kirsher 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
391adfc5217SJeff Kirsher 			   (idx) & BIT_VEC64_ELEM_MASK)
392adfc5217SJeff Kirsher 
393adfc5217SJeff Kirsher #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
394adfc5217SJeff Kirsher 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
395adfc5217SJeff Kirsher 			     (idx) & BIT_VEC64_ELEM_MASK)
396adfc5217SJeff Kirsher 
397adfc5217SJeff Kirsher #define BIT_VEC64_TEST_BIT(vec64, idx) \
398adfc5217SJeff Kirsher 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
399adfc5217SJeff Kirsher 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
400adfc5217SJeff Kirsher 
401adfc5217SJeff Kirsher /* Creates a bitmask of all ones in less significant bits.
402adfc5217SJeff Kirsher    idx - index of the most significant bit in the created mask */
403adfc5217SJeff Kirsher #define BIT_VEC64_ONES_MASK(idx) \
404adfc5217SJeff Kirsher 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
405adfc5217SJeff Kirsher #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
406adfc5217SJeff Kirsher 
407adfc5217SJeff Kirsher /*******************************************************/
408adfc5217SJeff Kirsher 
409adfc5217SJeff Kirsher 
410adfc5217SJeff Kirsher 
411adfc5217SJeff Kirsher /* Number of u64 elements in SGE mask array */
412b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
413adfc5217SJeff Kirsher #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
414adfc5217SJeff Kirsher #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
415adfc5217SJeff Kirsher 
416adfc5217SJeff Kirsher union host_hc_status_block {
417adfc5217SJeff Kirsher 	/* pointer to fp status block e1x */
418adfc5217SJeff Kirsher 	struct host_hc_status_block_e1x *e1x_sb;
419adfc5217SJeff Kirsher 	/* pointer to fp status block e2 */
420adfc5217SJeff Kirsher 	struct host_hc_status_block_e2  *e2_sb;
421adfc5217SJeff Kirsher };
422adfc5217SJeff Kirsher 
423adfc5217SJeff Kirsher struct bnx2x_agg_info {
424adfc5217SJeff Kirsher 	/*
425e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
426e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
427adfc5217SJeff Kirsher 	 * we open the interface and will replace the BD at the consumer
428adfc5217SJeff Kirsher 	 * with this one when we receive the TPA_START CQE in order to
429adfc5217SJeff Kirsher 	 * keep the Rx BD ring consistent.
430adfc5217SJeff Kirsher 	 */
431adfc5217SJeff Kirsher 	struct sw_rx_bd		first_buf;
432adfc5217SJeff Kirsher 	u8			tpa_state;
433adfc5217SJeff Kirsher #define BNX2X_TPA_START			1
434adfc5217SJeff Kirsher #define BNX2X_TPA_STOP			2
435adfc5217SJeff Kirsher #define BNX2X_TPA_ERROR			3
436adfc5217SJeff Kirsher 	u8			placement_offset;
437adfc5217SJeff Kirsher 	u16			parsing_flags;
438adfc5217SJeff Kirsher 	u16			vlan_tag;
439adfc5217SJeff Kirsher 	u16			len_on_bd;
440e52fcb24SEric Dumazet 	u32			rxhash;
441a334b5fbSEric Dumazet 	bool			l4_rxhash;
442621b4d66SDmitry Kravkov 	u16			gro_size;
443621b4d66SDmitry Kravkov 	u16			full_page;
444adfc5217SJeff Kirsher };
445adfc5217SJeff Kirsher 
446adfc5217SJeff Kirsher #define Q_STATS_OFFSET32(stat_name) \
447adfc5217SJeff Kirsher 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
448adfc5217SJeff Kirsher 
449adfc5217SJeff Kirsher struct bnx2x_fp_txdata {
450adfc5217SJeff Kirsher 
451adfc5217SJeff Kirsher 	struct sw_tx_bd		*tx_buf_ring;
452adfc5217SJeff Kirsher 
453adfc5217SJeff Kirsher 	union eth_tx_bd_types	*tx_desc_ring;
454adfc5217SJeff Kirsher 	dma_addr_t		tx_desc_mapping;
455adfc5217SJeff Kirsher 
456adfc5217SJeff Kirsher 	u32			cid;
457adfc5217SJeff Kirsher 
458adfc5217SJeff Kirsher 	union db_prod		tx_db;
459adfc5217SJeff Kirsher 
460adfc5217SJeff Kirsher 	u16			tx_pkt_prod;
461adfc5217SJeff Kirsher 	u16			tx_pkt_cons;
462adfc5217SJeff Kirsher 	u16			tx_bd_prod;
463adfc5217SJeff Kirsher 	u16			tx_bd_cons;
464adfc5217SJeff Kirsher 
465adfc5217SJeff Kirsher 	unsigned long		tx_pkt;
466adfc5217SJeff Kirsher 
467adfc5217SJeff Kirsher 	__le16			*tx_cons_sb;
468adfc5217SJeff Kirsher 
469adfc5217SJeff Kirsher 	int			txq_index;
47065565884SMerav Sicron 	struct bnx2x_fastpath	*parent_fp;
47165565884SMerav Sicron 	int			tx_ring_size;
472adfc5217SJeff Kirsher };
473adfc5217SJeff Kirsher 
474621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
475621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
476621b4d66SDmitry Kravkov 	TPA_MODE_GRO
477621b4d66SDmitry Kravkov };
478621b4d66SDmitry Kravkov 
479adfc5217SJeff Kirsher struct bnx2x_fastpath {
480adfc5217SJeff Kirsher 	struct bnx2x		*bp; /* parent */
481adfc5217SJeff Kirsher 
482adfc5217SJeff Kirsher #define BNX2X_NAPI_WEIGHT       128
483adfc5217SJeff Kirsher 	struct napi_struct	napi;
484adfc5217SJeff Kirsher 	union host_hc_status_block	status_blk;
485adfc5217SJeff Kirsher 	/* chip independed shortcuts into sb structure */
486adfc5217SJeff Kirsher 	__le16			*sb_index_values;
487adfc5217SJeff Kirsher 	__le16			*sb_running_index;
488adfc5217SJeff Kirsher 	/* chip independed shortcut into rx_prods_offset memory */
489adfc5217SJeff Kirsher 	u32			ustorm_rx_prods_offset;
490adfc5217SJeff Kirsher 
491adfc5217SJeff Kirsher 	u32			rx_buf_size;
492adfc5217SJeff Kirsher 
493adfc5217SJeff Kirsher 	dma_addr_t		status_blk_mapping;
494adfc5217SJeff Kirsher 
495621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
496621b4d66SDmitry Kravkov 
497adfc5217SJeff Kirsher 	u8			max_cos; /* actual number of active tx coses */
49865565884SMerav Sicron 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
499adfc5217SJeff Kirsher 
500adfc5217SJeff Kirsher 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
501adfc5217SJeff Kirsher 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
502adfc5217SJeff Kirsher 
503adfc5217SJeff Kirsher 	struct eth_rx_bd	*rx_desc_ring;
504adfc5217SJeff Kirsher 	dma_addr_t		rx_desc_mapping;
505adfc5217SJeff Kirsher 
506adfc5217SJeff Kirsher 	union eth_rx_cqe	*rx_comp_ring;
507adfc5217SJeff Kirsher 	dma_addr_t		rx_comp_mapping;
508adfc5217SJeff Kirsher 
509adfc5217SJeff Kirsher 	/* SGE ring */
510adfc5217SJeff Kirsher 	struct eth_rx_sge	*rx_sge_ring;
511adfc5217SJeff Kirsher 	dma_addr_t		rx_sge_mapping;
512adfc5217SJeff Kirsher 
513adfc5217SJeff Kirsher 	u64			sge_mask[RX_SGE_MASK_LEN];
514adfc5217SJeff Kirsher 
515adfc5217SJeff Kirsher 	u32			cid;
516adfc5217SJeff Kirsher 
517adfc5217SJeff Kirsher 	__le16			fp_hc_idx;
518adfc5217SJeff Kirsher 
519adfc5217SJeff Kirsher 	u8			index;		/* number in fp array */
520f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
521adfc5217SJeff Kirsher 	u8			cl_id;		/* eth client id */
522adfc5217SJeff Kirsher 	u8			cl_qzone_id;
523adfc5217SJeff Kirsher 	u8			fw_sb_id;	/* status block number in FW */
524adfc5217SJeff Kirsher 	u8			igu_sb_id;	/* status block number in HW */
525adfc5217SJeff Kirsher 
526adfc5217SJeff Kirsher 	u16			rx_bd_prod;
527adfc5217SJeff Kirsher 	u16			rx_bd_cons;
528adfc5217SJeff Kirsher 	u16			rx_comp_prod;
529adfc5217SJeff Kirsher 	u16			rx_comp_cons;
530adfc5217SJeff Kirsher 	u16			rx_sge_prod;
531adfc5217SJeff Kirsher 	/* The last maximal completed SGE */
532adfc5217SJeff Kirsher 	u16			last_max_sge;
533adfc5217SJeff Kirsher 	__le16			*rx_cons_sb;
534adfc5217SJeff Kirsher 	unsigned long		rx_pkt,
535adfc5217SJeff Kirsher 				rx_calls;
536adfc5217SJeff Kirsher 
537adfc5217SJeff Kirsher 	/* TPA related */
53815192a8cSBarak Witkowski 	struct bnx2x_agg_info	*tpa_info;
539adfc5217SJeff Kirsher 	u8			disable_tpa;
540adfc5217SJeff Kirsher #ifdef BNX2X_STOP_ON_ERROR
541adfc5217SJeff Kirsher 	u64			tpa_queue_used;
542adfc5217SJeff Kirsher #endif
543adfc5217SJeff Kirsher 	/* The size is calculated using the following:
544adfc5217SJeff Kirsher 	     sizeof name field from netdev structure +
545adfc5217SJeff Kirsher 	     4 ('-Xx-' string) +
546adfc5217SJeff Kirsher 	     4 (for the digits and to make it DWORD aligned) */
547adfc5217SJeff Kirsher #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
548adfc5217SJeff Kirsher 	char			name[FP_NAME_SIZE];
549adfc5217SJeff Kirsher };
550adfc5217SJeff Kirsher 
55115192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
55215192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
55315192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
55415192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
555adfc5217SJeff Kirsher 
556adfc5217SJeff Kirsher /* Use 2500 as a mini-jumbo MTU for FCoE */
557adfc5217SJeff Kirsher #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
558adfc5217SJeff Kirsher 
55965565884SMerav Sicron #define	FCOE_IDX_OFFSET		0
56065565884SMerav Sicron 
56165565884SMerav Sicron #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
56265565884SMerav Sicron 				 FCOE_IDX_OFFSET)
56365565884SMerav Sicron #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
564adfc5217SJeff Kirsher #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
56515192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
56615192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
567adfc5217SJeff Kirsher #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
56865565884SMerav Sicron 						txdata_ptr[FIRST_TX_COS_INDEX] \
56965565884SMerav Sicron 						->var)
570adfc5217SJeff Kirsher 
571adfc5217SJeff Kirsher 
57255c11941SMerav Sicron #define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
57355c11941SMerav Sicron #define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
57465565884SMerav Sicron #define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
575adfc5217SJeff Kirsher 
576adfc5217SJeff Kirsher 
577adfc5217SJeff Kirsher /* MC hsi */
578adfc5217SJeff Kirsher #define MAX_FETCH_BD		13	/* HW max BDs per packet */
579adfc5217SJeff Kirsher #define RX_COPY_THRESH		92
580adfc5217SJeff Kirsher 
581adfc5217SJeff Kirsher #define NUM_TX_RINGS		16
582adfc5217SJeff Kirsher #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
5838decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
5848decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
585adfc5217SJeff Kirsher #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
586adfc5217SJeff Kirsher #define MAX_TX_BD		(NUM_TX_BD - 1)
587adfc5217SJeff Kirsher #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
588adfc5217SJeff Kirsher #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
5898decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
5908decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
5918decf868SDavid S. Miller 					(x) + 1)
592adfc5217SJeff Kirsher #define TX_BD(x)		((x) & MAX_TX_BD)
593adfc5217SJeff Kirsher #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
594adfc5217SJeff Kirsher 
5957df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */
5967df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds)	\
5977df2dc6bSDmitry Kravkov 				(((bds) + MAX_TX_DESC_CNT - 1) / \
5987df2dc6bSDmitry Kravkov 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
5997df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages:
6007df2dc6bSDmitry Kravkov  * START_BD		- describes packed
6017df2dc6bSDmitry Kravkov  * START_BD(splitted)	- includes unpaged data segment for GSO
6027df2dc6bSDmitry Kravkov  * PARSING_BD		- for TSO and CSUM data
6037df2dc6bSDmitry Kravkov  * Frag BDs		- decribes pages for frags
6047df2dc6bSDmitry Kravkov  */
6057df2dc6bSDmitry Kravkov #define BDS_PER_TX_PKT		3
6067df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
6077df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */
6087df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
6097df2dc6bSDmitry Kravkov 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
6107df2dc6bSDmitry Kravkov 
611adfc5217SJeff Kirsher /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
612adfc5217SJeff Kirsher #define NUM_RX_RINGS		8
613adfc5217SJeff Kirsher #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
6148decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
6158decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
616adfc5217SJeff Kirsher #define RX_DESC_MASK		(RX_DESC_CNT - 1)
617adfc5217SJeff Kirsher #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
618adfc5217SJeff Kirsher #define MAX_RX_BD		(NUM_RX_BD - 1)
619adfc5217SJeff Kirsher #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
6208decf868SDavid S. Miller 
6218decf868SDavid S. Miller /* dropless fc calculations for BDs
6228decf868SDavid S. Miller  *
6238decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
6248decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
6258decf868SDavid S. Miller  * "next" elements on each page
6268decf868SDavid S. Miller  */
6278decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
6288decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
6298decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
6308decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
6318decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
6328decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6338decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6348decf868SDavid S. Miller 
6358decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
636adfc5217SJeff Kirsher 
637adfc5217SJeff Kirsher #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
638adfc5217SJeff Kirsher 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
639adfc5217SJeff Kirsher 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
640adfc5217SJeff Kirsher #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
641adfc5217SJeff Kirsher #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
642adfc5217SJeff Kirsher #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
643adfc5217SJeff Kirsher 								MIN_RX_AVAIL))
644adfc5217SJeff Kirsher 
645adfc5217SJeff Kirsher #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
6468decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
6478decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
6488decf868SDavid S. Miller 					(x) + 1)
649adfc5217SJeff Kirsher #define RX_BD(x)		((x) & MAX_RX_BD)
650adfc5217SJeff Kirsher 
651adfc5217SJeff Kirsher /*
652adfc5217SJeff Kirsher  * As long as CQE is X times bigger than BD entry we have to allocate X times
653adfc5217SJeff Kirsher  * more pages for CQ ring in order to keep it balanced with BD ring
654adfc5217SJeff Kirsher  */
655adfc5217SJeff Kirsher #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
656adfc5217SJeff Kirsher #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
657adfc5217SJeff Kirsher #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
6588decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
6598decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
660adfc5217SJeff Kirsher #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
661adfc5217SJeff Kirsher #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
662adfc5217SJeff Kirsher #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
663adfc5217SJeff Kirsher #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
6648decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
6658decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
6668decf868SDavid S. Miller 					(x) + 1)
667adfc5217SJeff Kirsher #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
668adfc5217SJeff Kirsher 
6698decf868SDavid S. Miller /* dropless fc calculations for RCQs
6708decf868SDavid S. Miller  *
6718decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
6728decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
6738decf868SDavid S. Miller  * "next" elements on each page
6748decf868SDavid S. Miller  */
6758decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
6768decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
6778decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
6788decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
6798decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
6808decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6818decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6828decf868SDavid S. Miller 
683adfc5217SJeff Kirsher 
684adfc5217SJeff Kirsher /* This is needed for determining of last_max */
685adfc5217SJeff Kirsher #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
686adfc5217SJeff Kirsher #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
687adfc5217SJeff Kirsher 
688adfc5217SJeff Kirsher 
689adfc5217SJeff Kirsher #define BNX2X_SWCID_SHIFT	17
690adfc5217SJeff Kirsher #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
691adfc5217SJeff Kirsher 
692adfc5217SJeff Kirsher /* used on a CID received from the HW */
693adfc5217SJeff Kirsher #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
694adfc5217SJeff Kirsher #define CQE_CMD(x)			(le32_to_cpu(x) >> \
695adfc5217SJeff Kirsher 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
696adfc5217SJeff Kirsher 
697adfc5217SJeff Kirsher #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
698adfc5217SJeff Kirsher 						 le32_to_cpu((bd)->addr_lo))
699adfc5217SJeff Kirsher #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
700adfc5217SJeff Kirsher 
701adfc5217SJeff Kirsher #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
702adfc5217SJeff Kirsher #define BNX2X_DB_SHIFT			7	/* 128 bytes*/
703adfc5217SJeff Kirsher #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
704adfc5217SJeff Kirsher #error "Min DB doorbell stride is 8"
705adfc5217SJeff Kirsher #endif
706adfc5217SJeff Kirsher #define DPM_TRIGER_TYPE			0x40
707adfc5217SJeff Kirsher #define DOORBELL(bp, cid, val) \
708adfc5217SJeff Kirsher 	do { \
709adfc5217SJeff Kirsher 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
710adfc5217SJeff Kirsher 		       DPM_TRIGER_TYPE); \
711adfc5217SJeff Kirsher 	} while (0)
712adfc5217SJeff Kirsher 
713adfc5217SJeff Kirsher 
714adfc5217SJeff Kirsher /* TX CSUM helpers */
715adfc5217SJeff Kirsher #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
716adfc5217SJeff Kirsher 				 skb->csum_offset)
717adfc5217SJeff Kirsher #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
718adfc5217SJeff Kirsher 					  skb->csum_offset))
719adfc5217SJeff Kirsher 
720adfc5217SJeff Kirsher #define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
721adfc5217SJeff Kirsher 
722adfc5217SJeff Kirsher #define XMIT_PLAIN			0
723adfc5217SJeff Kirsher #define XMIT_CSUM_V4			0x1
724adfc5217SJeff Kirsher #define XMIT_CSUM_V6			0x2
725adfc5217SJeff Kirsher #define XMIT_CSUM_TCP			0x4
726adfc5217SJeff Kirsher #define XMIT_GSO_V4			0x8
727adfc5217SJeff Kirsher #define XMIT_GSO_V6			0x10
728adfc5217SJeff Kirsher 
729adfc5217SJeff Kirsher #define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
730adfc5217SJeff Kirsher #define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)
731adfc5217SJeff Kirsher 
732adfc5217SJeff Kirsher 
733adfc5217SJeff Kirsher /* stuff added to make the code fit 80Col */
734adfc5217SJeff Kirsher #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
735adfc5217SJeff Kirsher #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
736adfc5217SJeff Kirsher #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
737adfc5217SJeff Kirsher #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
738adfc5217SJeff Kirsher #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
739adfc5217SJeff Kirsher 
740adfc5217SJeff Kirsher #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
741adfc5217SJeff Kirsher 
742adfc5217SJeff Kirsher #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
743adfc5217SJeff Kirsher 				(((le16_to_cpu(flags) & \
744adfc5217SJeff Kirsher 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
745adfc5217SJeff Kirsher 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
746adfc5217SJeff Kirsher 				 == PRS_FLAG_OVERETH_IPV4)
747adfc5217SJeff Kirsher #define BNX2X_RX_SUM_FIX(cqe) \
748adfc5217SJeff Kirsher 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
749adfc5217SJeff Kirsher 
750adfc5217SJeff Kirsher 
751adfc5217SJeff Kirsher #define FP_USB_FUNC_OFF	\
752adfc5217SJeff Kirsher 			offsetof(struct cstorm_status_block_u, func)
753adfc5217SJeff Kirsher #define FP_CSB_FUNC_OFF	\
754adfc5217SJeff Kirsher 			offsetof(struct cstorm_status_block_c, func)
755adfc5217SJeff Kirsher 
7568decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
757adfc5217SJeff Kirsher 
7588decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
7598decf868SDavid S. Miller 
7608decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
7618decf868SDavid S. Miller 
7628decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
7638decf868SDavid S. Miller 
7648decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
765adfc5217SJeff Kirsher 
766adfc5217SJeff Kirsher #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
767adfc5217SJeff Kirsher 
768adfc5217SJeff Kirsher #define BNX2X_RX_SB_INDEX \
769adfc5217SJeff Kirsher 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
770adfc5217SJeff Kirsher 
771adfc5217SJeff Kirsher #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
772adfc5217SJeff Kirsher 
773adfc5217SJeff Kirsher #define BNX2X_TX_SB_INDEX_COS0 \
774adfc5217SJeff Kirsher 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
775adfc5217SJeff Kirsher 
776adfc5217SJeff Kirsher /* end of fast path */
777adfc5217SJeff Kirsher 
778adfc5217SJeff Kirsher /* common */
779adfc5217SJeff Kirsher 
780adfc5217SJeff Kirsher struct bnx2x_common {
781adfc5217SJeff Kirsher 
782adfc5217SJeff Kirsher 	u32			chip_id;
783adfc5217SJeff Kirsher /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
784adfc5217SJeff Kirsher #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
785adfc5217SJeff Kirsher 
786adfc5217SJeff Kirsher #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
787adfc5217SJeff Kirsher #define CHIP_NUM_57710			0x164e
788adfc5217SJeff Kirsher #define CHIP_NUM_57711			0x164f
789adfc5217SJeff Kirsher #define CHIP_NUM_57711E			0x1650
790adfc5217SJeff Kirsher #define CHIP_NUM_57712			0x1662
791adfc5217SJeff Kirsher #define CHIP_NUM_57712_MF		0x1663
792adfc5217SJeff Kirsher #define CHIP_NUM_57713			0x1651
793adfc5217SJeff Kirsher #define CHIP_NUM_57713E			0x1652
794adfc5217SJeff Kirsher #define CHIP_NUM_57800			0x168a
795adfc5217SJeff Kirsher #define CHIP_NUM_57800_MF		0x16a5
796adfc5217SJeff Kirsher #define CHIP_NUM_57810			0x168e
797adfc5217SJeff Kirsher #define CHIP_NUM_57810_MF		0x16ae
7987e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
7997e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
800c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE	0x168d
801c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
802c3def943SYuval Mintz #define CHIP_NUM_57840_4_10		0x16a1
803c3def943SYuval Mintz #define CHIP_NUM_57840_2_20		0x16a2
804c3def943SYuval Mintz #define CHIP_NUM_57840_MF		0x16a4
805adfc5217SJeff Kirsher #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
806adfc5217SJeff Kirsher #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
807adfc5217SJeff Kirsher #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
808adfc5217SJeff Kirsher #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
809adfc5217SJeff Kirsher #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
810adfc5217SJeff Kirsher #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
811adfc5217SJeff Kirsher #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
812adfc5217SJeff Kirsher #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
813adfc5217SJeff Kirsher #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
8147e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
8157e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
816c3def943SYuval Mintz #define CHIP_IS_57840(bp)		\
817c3def943SYuval Mintz 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
818c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
819c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
820c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
821c3def943SYuval Mintz 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
822adfc5217SJeff Kirsher #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
823adfc5217SJeff Kirsher 					 CHIP_IS_57711E(bp))
824adfc5217SJeff Kirsher #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
825adfc5217SJeff Kirsher 					 CHIP_IS_57712_MF(bp))
826adfc5217SJeff Kirsher #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
827adfc5217SJeff Kirsher 					 CHIP_IS_57800_MF(bp) || \
828adfc5217SJeff Kirsher 					 CHIP_IS_57810(bp) || \
829adfc5217SJeff Kirsher 					 CHIP_IS_57810_MF(bp) || \
8307e8e02dfSBarak Witkowski 					 CHIP_IS_57811(bp) || \
8317e8e02dfSBarak Witkowski 					 CHIP_IS_57811_MF(bp) || \
832adfc5217SJeff Kirsher 					 CHIP_IS_57840(bp) || \
833adfc5217SJeff Kirsher 					 CHIP_IS_57840_MF(bp))
834adfc5217SJeff Kirsher #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
835adfc5217SJeff Kirsher #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
836adfc5217SJeff Kirsher #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
837adfc5217SJeff Kirsher 
838adfc5217SJeff Kirsher #define CHIP_REV_SHIFT			12
839adfc5217SJeff Kirsher #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
840adfc5217SJeff Kirsher #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
841adfc5217SJeff Kirsher #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
842adfc5217SJeff Kirsher #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
843adfc5217SJeff Kirsher /* assume maximum 5 revisions */
844adfc5217SJeff Kirsher #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
845adfc5217SJeff Kirsher /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
846adfc5217SJeff Kirsher #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
847adfc5217SJeff Kirsher 					 !(CHIP_REV_VAL(bp) & 0x00001000))
848adfc5217SJeff Kirsher /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
849adfc5217SJeff Kirsher #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
850adfc5217SJeff Kirsher 					 (CHIP_REV_VAL(bp) & 0x00001000))
851adfc5217SJeff Kirsher 
852adfc5217SJeff Kirsher #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
853adfc5217SJeff Kirsher 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
854adfc5217SJeff Kirsher 
855adfc5217SJeff Kirsher #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
856adfc5217SJeff Kirsher #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
857adfc5217SJeff Kirsher #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
858adfc5217SJeff Kirsher 					   (CHIP_REV_SHIFT + 1)) \
859adfc5217SJeff Kirsher 						<< CHIP_REV_SHIFT)
860adfc5217SJeff Kirsher #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
861adfc5217SJeff Kirsher 						CHIP_REV_SIM(bp) :\
862adfc5217SJeff Kirsher 						CHIP_REV_VAL(bp))
863adfc5217SJeff Kirsher #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
864adfc5217SJeff Kirsher 					 (CHIP_REV(bp) == CHIP_REV_Bx))
865adfc5217SJeff Kirsher #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
866adfc5217SJeff Kirsher 					 (CHIP_REV(bp) == CHIP_REV_Ax))
86755c11941SMerav Sicron /* This define is used in two main places:
86855c11941SMerav Sicron  * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
86955c11941SMerav Sicron  * to nic-only mode or to offload mode. Offload mode is configured if either the
87055c11941SMerav Sicron  * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
87155c11941SMerav Sicron  * registered for this port (which means that the user wants storage services).
87255c11941SMerav Sicron  * 2. During cnic-related load, to know if offload mode is already configured in
87355c11941SMerav Sicron  * the HW or needs to be configrued.
87455c11941SMerav Sicron  * Since the transition from nic-mode to offload-mode in HW causes traffic
87555c11941SMerav Sicron  * coruption, nic-mode is configured only in ports on which storage services
87655c11941SMerav Sicron  * where never requested.
87755c11941SMerav Sicron  */
87855c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
879adfc5217SJeff Kirsher 
880adfc5217SJeff Kirsher 	int			flash_size;
881adfc5217SJeff Kirsher #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
882adfc5217SJeff Kirsher #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
883adfc5217SJeff Kirsher #define BNX2X_NVRAM_PAGE_SIZE			256
884adfc5217SJeff Kirsher 
885adfc5217SJeff Kirsher 	u32			shmem_base;
886adfc5217SJeff Kirsher 	u32			shmem2_base;
887adfc5217SJeff Kirsher 	u32			mf_cfg_base;
888adfc5217SJeff Kirsher 	u32			mf2_cfg_base;
889adfc5217SJeff Kirsher 
890adfc5217SJeff Kirsher 	u32			hw_config;
891adfc5217SJeff Kirsher 
892adfc5217SJeff Kirsher 	u32			bc_ver;
893adfc5217SJeff Kirsher 
894adfc5217SJeff Kirsher 	u8			int_block;
895adfc5217SJeff Kirsher #define INT_BLOCK_HC			0
896adfc5217SJeff Kirsher #define INT_BLOCK_IGU			1
897adfc5217SJeff Kirsher #define INT_BLOCK_MODE_NORMAL		0
898adfc5217SJeff Kirsher #define INT_BLOCK_MODE_BW_COMP		2
899adfc5217SJeff Kirsher #define CHIP_INT_MODE_IS_NBC(bp)		\
900adfc5217SJeff Kirsher 			(!CHIP_IS_E1x(bp) &&	\
901adfc5217SJeff Kirsher 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
902adfc5217SJeff Kirsher #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
903adfc5217SJeff Kirsher 
904adfc5217SJeff Kirsher 	u8			chip_port_mode;
905adfc5217SJeff Kirsher #define CHIP_4_PORT_MODE			0x0
906adfc5217SJeff Kirsher #define CHIP_2_PORT_MODE			0x1
907adfc5217SJeff Kirsher #define CHIP_PORT_MODE_NONE			0x2
908adfc5217SJeff Kirsher #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
909adfc5217SJeff Kirsher #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
9101d187b34SBarak Witkowski 
9111d187b34SBarak Witkowski 	u32			boot_mode;
912adfc5217SJeff Kirsher };
913adfc5217SJeff Kirsher 
914adfc5217SJeff Kirsher /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
915adfc5217SJeff Kirsher #define BNX2X_IGU_STAS_MSG_VF_CNT 64
916adfc5217SJeff Kirsher #define BNX2X_IGU_STAS_MSG_PF_CNT 4
917adfc5217SJeff Kirsher 
91827c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO       100
919adfc5217SJeff Kirsher /* end of common */
920adfc5217SJeff Kirsher 
921adfc5217SJeff Kirsher /* port */
922adfc5217SJeff Kirsher 
923adfc5217SJeff Kirsher struct bnx2x_port {
924adfc5217SJeff Kirsher 	u32			pmf;
925adfc5217SJeff Kirsher 
926adfc5217SJeff Kirsher 	u32			link_config[LINK_CONFIG_SIZE];
927adfc5217SJeff Kirsher 
928adfc5217SJeff Kirsher 	u32			supported[LINK_CONFIG_SIZE];
929adfc5217SJeff Kirsher /* link settings - missing defines */
930adfc5217SJeff Kirsher #define SUPPORTED_2500baseX_Full	(1 << 15)
931adfc5217SJeff Kirsher 
932adfc5217SJeff Kirsher 	u32			advertising[LINK_CONFIG_SIZE];
933adfc5217SJeff Kirsher /* link settings - missing defines */
934adfc5217SJeff Kirsher #define ADVERTISED_2500baseX_Full	(1 << 15)
935adfc5217SJeff Kirsher 
936adfc5217SJeff Kirsher 	u32			phy_addr;
937adfc5217SJeff Kirsher 
938adfc5217SJeff Kirsher 	/* used to synchronize phy accesses */
939adfc5217SJeff Kirsher 	struct mutex		phy_mutex;
940adfc5217SJeff Kirsher 
941adfc5217SJeff Kirsher 	u32			port_stx;
942adfc5217SJeff Kirsher 
943adfc5217SJeff Kirsher 	struct nig_stats	old_nig_stats;
944adfc5217SJeff Kirsher };
945adfc5217SJeff Kirsher 
946adfc5217SJeff Kirsher /* end of port */
947adfc5217SJeff Kirsher 
948adfc5217SJeff Kirsher #define STATS_OFFSET32(stat_name) \
949adfc5217SJeff Kirsher 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
950adfc5217SJeff Kirsher 
951adfc5217SJeff Kirsher /* slow path */
952adfc5217SJeff Kirsher 
953adfc5217SJeff Kirsher /* slow path work-queue */
954adfc5217SJeff Kirsher extern struct workqueue_struct *bnx2x_wq;
955adfc5217SJeff Kirsher 
956adfc5217SJeff Kirsher #define BNX2X_MAX_NUM_OF_VFS	64
957adfc5217SJeff Kirsher #define BNX2X_VF_ID_INVALID	0xFF
958adfc5217SJeff Kirsher 
959adfc5217SJeff Kirsher /*
960adfc5217SJeff Kirsher  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
961adfc5217SJeff Kirsher  * control by the number of fast-path status blocks supported by the
962adfc5217SJeff Kirsher  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
963adfc5217SJeff Kirsher  * status block represents an independent interrupts context that can
964adfc5217SJeff Kirsher  * serve a regular L2 networking queue. However special L2 queues such
965adfc5217SJeff Kirsher  * as the FCoE queue do not require a FP-SB and other components like
966adfc5217SJeff Kirsher  * the CNIC may consume FP-SB reducing the number of possible L2 queues
967adfc5217SJeff Kirsher  *
968adfc5217SJeff Kirsher  * If the maximum number of FP-SB available is X then:
969adfc5217SJeff Kirsher  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
970adfc5217SJeff Kirsher  *    regular L2 queues is Y=X-1
971adfc5217SJeff Kirsher  * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
972adfc5217SJeff Kirsher  * c. If the FCoE L2 queue is supported the actual number of L2 queues
973adfc5217SJeff Kirsher  *    is Y+1
974adfc5217SJeff Kirsher  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
975adfc5217SJeff Kirsher  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
976adfc5217SJeff Kirsher  *    FP interrupt context for the CNIC).
977adfc5217SJeff Kirsher  * e. The number of HW context (CID count) is always X or X+1 if FCoE
978adfc5217SJeff Kirsher  *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
979adfc5217SJeff Kirsher  */
980adfc5217SJeff Kirsher 
981adfc5217SJeff Kirsher /* fast-path interrupt contexts E1x */
982adfc5217SJeff Kirsher #define FP_SB_MAX_E1x		16
983adfc5217SJeff Kirsher /* fast-path interrupt contexts E2 */
984adfc5217SJeff Kirsher #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
985adfc5217SJeff Kirsher 
986adfc5217SJeff Kirsher union cdu_context {
987adfc5217SJeff Kirsher 	struct eth_context eth;
988adfc5217SJeff Kirsher 	char pad[1024];
989adfc5217SJeff Kirsher };
990adfc5217SJeff Kirsher 
991adfc5217SJeff Kirsher /* CDU host DB constants */
992a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW	2
993a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
994adfc5217SJeff Kirsher #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
995adfc5217SJeff Kirsher 
996adfc5217SJeff Kirsher #define CNIC_ISCSI_CID_MAX	256
997adfc5217SJeff Kirsher #define CNIC_FCOE_CID_MAX	2048
998adfc5217SJeff Kirsher #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
999adfc5217SJeff Kirsher #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1000adfc5217SJeff Kirsher 
1001adfc5217SJeff Kirsher #define QM_ILT_PAGE_SZ_HW	0
1002adfc5217SJeff Kirsher #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1003adfc5217SJeff Kirsher #define QM_CID_ROUND		1024
1004adfc5217SJeff Kirsher 
1005adfc5217SJeff Kirsher /* TM (timers) host DB constants */
1006adfc5217SJeff Kirsher #define TM_ILT_PAGE_SZ_HW	0
1007adfc5217SJeff Kirsher #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1008adfc5217SJeff Kirsher /* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1009adfc5217SJeff Kirsher #define TM_CONN_NUM		1024
1010adfc5217SJeff Kirsher #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1011adfc5217SJeff Kirsher #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1012adfc5217SJeff Kirsher 
1013adfc5217SJeff Kirsher /* SRC (Searcher) host DB constants */
1014adfc5217SJeff Kirsher #define SRC_ILT_PAGE_SZ_HW	0
1015adfc5217SJeff Kirsher #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1016adfc5217SJeff Kirsher #define SRC_HASH_BITS		10
1017adfc5217SJeff Kirsher #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1018adfc5217SJeff Kirsher #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1019adfc5217SJeff Kirsher #define SRC_T2_SZ		SRC_ILT_SZ
1020adfc5217SJeff Kirsher #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1021adfc5217SJeff Kirsher 
1022adfc5217SJeff Kirsher #define MAX_DMAE_C		8
1023adfc5217SJeff Kirsher 
1024adfc5217SJeff Kirsher /* DMA memory not used in fastpath */
1025adfc5217SJeff Kirsher struct bnx2x_slowpath {
1026adfc5217SJeff Kirsher 	union {
1027adfc5217SJeff Kirsher 		struct mac_configuration_cmd		e1x;
1028adfc5217SJeff Kirsher 		struct eth_classify_rules_ramrod_data	e2;
1029adfc5217SJeff Kirsher 	} mac_rdata;
1030adfc5217SJeff Kirsher 
1031adfc5217SJeff Kirsher 
1032adfc5217SJeff Kirsher 	union {
1033adfc5217SJeff Kirsher 		struct tstorm_eth_mac_filter_config	e1x;
1034adfc5217SJeff Kirsher 		struct eth_filter_rules_ramrod_data	e2;
1035adfc5217SJeff Kirsher 	} rx_mode_rdata;
1036adfc5217SJeff Kirsher 
1037adfc5217SJeff Kirsher 	union {
1038adfc5217SJeff Kirsher 		struct mac_configuration_cmd		e1;
1039adfc5217SJeff Kirsher 		struct eth_multicast_rules_ramrod_data  e2;
1040adfc5217SJeff Kirsher 	} mcast_rdata;
1041adfc5217SJeff Kirsher 
1042adfc5217SJeff Kirsher 	struct eth_rss_update_ramrod_data	rss_rdata;
1043adfc5217SJeff Kirsher 
1044adfc5217SJeff Kirsher 	/* Queue State related ramrods are always sent under rtnl_lock */
1045adfc5217SJeff Kirsher 	union {
1046adfc5217SJeff Kirsher 		struct client_init_ramrod_data  init_data;
1047adfc5217SJeff Kirsher 		struct client_update_ramrod_data update_data;
1048adfc5217SJeff Kirsher 	} q_rdata;
1049adfc5217SJeff Kirsher 
1050adfc5217SJeff Kirsher 	union {
1051adfc5217SJeff Kirsher 		struct function_start_data	func_start;
1052adfc5217SJeff Kirsher 		/* pfc configuration for DCBX ramrod */
1053adfc5217SJeff Kirsher 		struct flow_control_configuration pfc_config;
1054adfc5217SJeff Kirsher 	} func_rdata;
1055adfc5217SJeff Kirsher 
1056a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1057a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1058a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1059a3348722SBarak Witkowski 	 * data can get corrupted.
1060a3348722SBarak Witkowski 	 */
1061a3348722SBarak Witkowski 	struct afex_vif_list_ramrod_data func_afex_rdata;
1062a3348722SBarak Witkowski 
1063adfc5217SJeff Kirsher 	/* used by dmae command executer */
1064adfc5217SJeff Kirsher 	struct dmae_command		dmae[MAX_DMAE_C];
1065adfc5217SJeff Kirsher 
1066adfc5217SJeff Kirsher 	u32				stats_comp;
1067adfc5217SJeff Kirsher 	union mac_stats			mac_stats;
1068adfc5217SJeff Kirsher 	struct nig_stats		nig_stats;
1069adfc5217SJeff Kirsher 	struct host_port_stats		port_stats;
1070adfc5217SJeff Kirsher 	struct host_func_stats		func_stats;
1071adfc5217SJeff Kirsher 
1072adfc5217SJeff Kirsher 	u32				wb_comp;
1073adfc5217SJeff Kirsher 	u32				wb_data[4];
10741d187b34SBarak Witkowski 
10751d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
1076adfc5217SJeff Kirsher };
1077adfc5217SJeff Kirsher 
1078adfc5217SJeff Kirsher #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
1079adfc5217SJeff Kirsher #define bnx2x_sp_mapping(bp, var) \
1080adfc5217SJeff Kirsher 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1081adfc5217SJeff Kirsher 
1082adfc5217SJeff Kirsher 
1083adfc5217SJeff Kirsher /* attn group wiring */
1084adfc5217SJeff Kirsher #define MAX_DYNAMIC_ATTN_GRPS		8
1085adfc5217SJeff Kirsher 
1086adfc5217SJeff Kirsher struct attn_route {
1087adfc5217SJeff Kirsher 	u32 sig[5];
1088adfc5217SJeff Kirsher };
1089adfc5217SJeff Kirsher 
1090adfc5217SJeff Kirsher struct iro {
1091adfc5217SJeff Kirsher 	u32 base;
1092adfc5217SJeff Kirsher 	u16 m1;
1093adfc5217SJeff Kirsher 	u16 m2;
1094adfc5217SJeff Kirsher 	u16 m3;
1095adfc5217SJeff Kirsher 	u16 size;
1096adfc5217SJeff Kirsher };
1097adfc5217SJeff Kirsher 
1098adfc5217SJeff Kirsher struct hw_context {
1099adfc5217SJeff Kirsher 	union cdu_context *vcxt;
1100adfc5217SJeff Kirsher 	dma_addr_t cxt_mapping;
1101adfc5217SJeff Kirsher 	size_t size;
1102adfc5217SJeff Kirsher };
1103adfc5217SJeff Kirsher 
1104adfc5217SJeff Kirsher /* forward */
1105adfc5217SJeff Kirsher struct bnx2x_ilt;
1106adfc5217SJeff Kirsher 
1107adfc5217SJeff Kirsher 
1108adfc5217SJeff Kirsher enum bnx2x_recovery_state {
1109adfc5217SJeff Kirsher 	BNX2X_RECOVERY_DONE,
1110adfc5217SJeff Kirsher 	BNX2X_RECOVERY_INIT,
1111adfc5217SJeff Kirsher 	BNX2X_RECOVERY_WAIT,
111295c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
111395c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1114adfc5217SJeff Kirsher };
1115adfc5217SJeff Kirsher 
1116adfc5217SJeff Kirsher /*
1117adfc5217SJeff Kirsher  * Event queue (EQ or event ring) MC hsi
1118adfc5217SJeff Kirsher  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1119adfc5217SJeff Kirsher  */
1120adfc5217SJeff Kirsher #define NUM_EQ_PAGES		1
1121adfc5217SJeff Kirsher #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1122adfc5217SJeff Kirsher #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1123adfc5217SJeff Kirsher #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1124adfc5217SJeff Kirsher #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1125adfc5217SJeff Kirsher #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1126adfc5217SJeff Kirsher 
1127adfc5217SJeff Kirsher /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1128adfc5217SJeff Kirsher #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1129adfc5217SJeff Kirsher 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1130adfc5217SJeff Kirsher 
1131adfc5217SJeff Kirsher /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1132adfc5217SJeff Kirsher #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1133adfc5217SJeff Kirsher 
1134adfc5217SJeff Kirsher #define BNX2X_EQ_INDEX \
1135adfc5217SJeff Kirsher 	(&bp->def_status_blk->sp_sb.\
1136adfc5217SJeff Kirsher 	index_values[HC_SP_INDEX_EQ_CONS])
1137adfc5217SJeff Kirsher 
1138adfc5217SJeff Kirsher /* This is a data that will be used to create a link report message.
1139adfc5217SJeff Kirsher  * We will keep the data used for the last link report in order
1140adfc5217SJeff Kirsher  * to prevent reporting the same link parameters twice.
1141adfc5217SJeff Kirsher  */
1142adfc5217SJeff Kirsher struct bnx2x_link_report_data {
1143adfc5217SJeff Kirsher 	u16 line_speed;			/* Effective line speed */
1144adfc5217SJeff Kirsher 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1145adfc5217SJeff Kirsher };
1146adfc5217SJeff Kirsher 
1147adfc5217SJeff Kirsher enum {
1148adfc5217SJeff Kirsher 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
1149adfc5217SJeff Kirsher 	BNX2X_LINK_REPORT_LINK_DOWN,
1150adfc5217SJeff Kirsher 	BNX2X_LINK_REPORT_RX_FC_ON,
1151adfc5217SJeff Kirsher 	BNX2X_LINK_REPORT_TX_FC_ON,
1152adfc5217SJeff Kirsher };
1153adfc5217SJeff Kirsher 
1154adfc5217SJeff Kirsher enum {
1155adfc5217SJeff Kirsher 	BNX2X_PORT_QUERY_IDX,
1156adfc5217SJeff Kirsher 	BNX2X_PF_QUERY_IDX,
115750f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1158adfc5217SJeff Kirsher 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1159adfc5217SJeff Kirsher };
1160adfc5217SJeff Kirsher 
1161adfc5217SJeff Kirsher struct bnx2x_fw_stats_req {
1162adfc5217SJeff Kirsher 	struct stats_query_header hdr;
116350f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
116450f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1165adfc5217SJeff Kirsher };
1166adfc5217SJeff Kirsher 
1167adfc5217SJeff Kirsher struct bnx2x_fw_stats_data {
1168adfc5217SJeff Kirsher 	struct stats_counter	storm_counters;
1169adfc5217SJeff Kirsher 	struct per_port_stats	port;
1170adfc5217SJeff Kirsher 	struct per_pf_stats	pf;
117150f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1172adfc5217SJeff Kirsher 	struct per_queue_stats  queue_stats[1];
1173adfc5217SJeff Kirsher };
1174adfc5217SJeff Kirsher 
1175adfc5217SJeff Kirsher /* Public slow path states */
1176adfc5217SJeff Kirsher enum {
1177adfc5217SJeff Kirsher 	BNX2X_SP_RTNL_SETUP_TC,
1178adfc5217SJeff Kirsher 	BNX2X_SP_RTNL_TX_TIMEOUT,
1179a3348722SBarak Witkowski 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
11808304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
1181adfc5217SJeff Kirsher };
1182adfc5217SJeff Kirsher 
1183adfc5217SJeff Kirsher 
1184452427b0SYuval Mintz struct bnx2x_prev_path_list {
1185452427b0SYuval Mintz 	u8 bus;
1186452427b0SYuval Mintz 	u8 slot;
1187452427b0SYuval Mintz 	u8 path;
1188452427b0SYuval Mintz 	struct list_head list;
1189452427b0SYuval Mintz };
1190452427b0SYuval Mintz 
119115192a8cSBarak Witkowski struct bnx2x_sp_objs {
119215192a8cSBarak Witkowski 	/* MACs object */
119315192a8cSBarak Witkowski 	struct bnx2x_vlan_mac_obj mac_obj;
119415192a8cSBarak Witkowski 
119515192a8cSBarak Witkowski 	/* Queue State object */
119615192a8cSBarak Witkowski 	struct bnx2x_queue_sp_obj q_obj;
119715192a8cSBarak Witkowski };
119815192a8cSBarak Witkowski 
119915192a8cSBarak Witkowski struct bnx2x_fp_stats {
120015192a8cSBarak Witkowski 	struct tstorm_per_queue_stats old_tclient;
120115192a8cSBarak Witkowski 	struct ustorm_per_queue_stats old_uclient;
120215192a8cSBarak Witkowski 	struct xstorm_per_queue_stats old_xclient;
120315192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats eth_q_stats;
120415192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
120515192a8cSBarak Witkowski };
120615192a8cSBarak Witkowski 
1207adfc5217SJeff Kirsher struct bnx2x {
1208adfc5217SJeff Kirsher 	/* Fields used in the tx and intr/napi performance paths
1209adfc5217SJeff Kirsher 	 * are grouped together in the beginning of the structure
1210adfc5217SJeff Kirsher 	 */
1211adfc5217SJeff Kirsher 	struct bnx2x_fastpath	*fp;
121215192a8cSBarak Witkowski 	struct bnx2x_sp_objs	*sp_objs;
121315192a8cSBarak Witkowski 	struct bnx2x_fp_stats	*fp_stats;
121465565884SMerav Sicron 	struct bnx2x_fp_txdata	*bnx2x_txq;
1215adfc5217SJeff Kirsher 	void __iomem		*regview;
1216adfc5217SJeff Kirsher 	void __iomem		*doorbells;
1217adfc5217SJeff Kirsher 	u16			db_size;
1218adfc5217SJeff Kirsher 
1219adfc5217SJeff Kirsher 	u8			pf_num;	/* absolute PF number */
1220adfc5217SJeff Kirsher 	u8			pfid;	/* per-path PF number */
1221adfc5217SJeff Kirsher 	int			base_fw_ndsb; /**/
1222adfc5217SJeff Kirsher #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1223adfc5217SJeff Kirsher #define BP_PORT(bp)			(bp->pfid & 1)
1224adfc5217SJeff Kirsher #define BP_FUNC(bp)			(bp->pfid)
1225adfc5217SJeff Kirsher #define BP_ABS_FUNC(bp)			(bp->pf_num)
12268decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
12278decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
12288decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
12298decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
12308decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
12318decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1232adfc5217SJeff Kirsher 
1233adfc5217SJeff Kirsher 	struct net_device	*dev;
1234adfc5217SJeff Kirsher 	struct pci_dev		*pdev;
1235adfc5217SJeff Kirsher 
1236adfc5217SJeff Kirsher 	const struct iro	*iro_arr;
1237adfc5217SJeff Kirsher #define IRO (bp->iro_arr)
1238adfc5217SJeff Kirsher 
1239adfc5217SJeff Kirsher 	enum bnx2x_recovery_state recovery_state;
1240adfc5217SJeff Kirsher 	int			is_leader;
1241adfc5217SJeff Kirsher 	struct msix_entry	*msix_table;
1242adfc5217SJeff Kirsher 
1243adfc5217SJeff Kirsher 	int			tx_ring_size;
1244adfc5217SJeff Kirsher 
1245adfc5217SJeff Kirsher /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1246adfc5217SJeff Kirsher #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1247adfc5217SJeff Kirsher #define ETH_MIN_PACKET_SIZE		60
1248adfc5217SJeff Kirsher #define ETH_MAX_PACKET_SIZE		1500
1249adfc5217SJeff Kirsher #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1250621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1251621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1252adfc5217SJeff Kirsher 
1253adfc5217SJeff Kirsher 	/* Max supported alignment is 256 (8 shift) */
1254e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1255e52fcb24SEric Dumazet 
1256e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1257e52fcb24SEric Dumazet 	 *
1258e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1259e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1260e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1261e52fcb24SEric Dumazet 	 */
1262e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1263e52fcb24SEric Dumazet 
1264e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1265f57b07c0SJoren Van Onder 	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1266e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1267e52fcb24SEric Dumazet 
1268adfc5217SJeff Kirsher #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
1269adfc5217SJeff Kirsher 
1270adfc5217SJeff Kirsher 	struct host_sp_status_block *def_status_blk;
1271adfc5217SJeff Kirsher #define DEF_SB_IGU_ID			16
1272adfc5217SJeff Kirsher #define DEF_SB_ID			HC_SP_SB_ID
1273adfc5217SJeff Kirsher 	__le16			def_idx;
1274adfc5217SJeff Kirsher 	__le16			def_att_idx;
1275adfc5217SJeff Kirsher 	u32			attn_state;
1276adfc5217SJeff Kirsher 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1277adfc5217SJeff Kirsher 
1278adfc5217SJeff Kirsher 	/* slow path ring */
1279adfc5217SJeff Kirsher 	struct eth_spe		*spq;
1280adfc5217SJeff Kirsher 	dma_addr_t		spq_mapping;
1281adfc5217SJeff Kirsher 	u16			spq_prod_idx;
1282adfc5217SJeff Kirsher 	struct eth_spe		*spq_prod_bd;
1283adfc5217SJeff Kirsher 	struct eth_spe		*spq_last_bd;
1284adfc5217SJeff Kirsher 	__le16			*dsb_sp_prod;
1285adfc5217SJeff Kirsher 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
1286adfc5217SJeff Kirsher 	/* used to synchronize spq accesses */
1287adfc5217SJeff Kirsher 	spinlock_t		spq_lock;
1288adfc5217SJeff Kirsher 
1289adfc5217SJeff Kirsher 	/* event queue */
1290adfc5217SJeff Kirsher 	union event_ring_elem	*eq_ring;
1291adfc5217SJeff Kirsher 	dma_addr_t		eq_mapping;
1292adfc5217SJeff Kirsher 	u16			eq_prod;
1293adfc5217SJeff Kirsher 	u16			eq_cons;
1294adfc5217SJeff Kirsher 	__le16			*eq_cons_sb;
1295adfc5217SJeff Kirsher 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1296adfc5217SJeff Kirsher 
1297adfc5217SJeff Kirsher 
1298adfc5217SJeff Kirsher 
1299adfc5217SJeff Kirsher 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1300adfc5217SJeff Kirsher 	u16			stats_pending;
1301adfc5217SJeff Kirsher 	/*  Counter for completed statistics ramrods */
1302adfc5217SJeff Kirsher 	u16			stats_comp;
1303adfc5217SJeff Kirsher 
1304adfc5217SJeff Kirsher 	/* End of fields used in the performance code paths */
1305adfc5217SJeff Kirsher 
1306adfc5217SJeff Kirsher 	int			panic;
1307adfc5217SJeff Kirsher 	int			msg_enable;
1308adfc5217SJeff Kirsher 
1309adfc5217SJeff Kirsher 	u32			flags;
1310adfc5217SJeff Kirsher #define PCIX_FLAG			(1 << 0)
1311adfc5217SJeff Kirsher #define PCI_32BIT_FLAG			(1 << 1)
1312adfc5217SJeff Kirsher #define ONE_PORT_FLAG			(1 << 2)
1313adfc5217SJeff Kirsher #define NO_WOL_FLAG			(1 << 3)
1314adfc5217SJeff Kirsher #define USING_DAC_FLAG			(1 << 4)
1315adfc5217SJeff Kirsher #define USING_MSIX_FLAG			(1 << 5)
1316adfc5217SJeff Kirsher #define USING_MSI_FLAG			(1 << 6)
1317adfc5217SJeff Kirsher #define DISABLE_MSI_FLAG		(1 << 7)
1318adfc5217SJeff Kirsher #define TPA_ENABLE_FLAG			(1 << 8)
1319adfc5217SJeff Kirsher #define NO_MCP_FLAG			(1 << 9)
1320adfc5217SJeff Kirsher 
1321adfc5217SJeff Kirsher #define BP_NOMCP(bp)			(bp->flags & NO_MCP_FLAG)
1322621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG			(1 << 10)
1323adfc5217SJeff Kirsher #define MF_FUNC_DIS			(1 << 11)
1324adfc5217SJeff Kirsher #define OWN_CNIC_IRQ			(1 << 12)
1325adfc5217SJeff Kirsher #define NO_ISCSI_OOO_FLAG		(1 << 13)
1326adfc5217SJeff Kirsher #define NO_ISCSI_FLAG			(1 << 14)
1327adfc5217SJeff Kirsher #define NO_FCOE_FLAG			(1 << 15)
13280e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
13292e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
133030a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
13319876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
1332adfc5217SJeff Kirsher 
1333adfc5217SJeff Kirsher #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
1334adfc5217SJeff Kirsher #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1335adfc5217SJeff Kirsher #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
1336adfc5217SJeff Kirsher 
133755c11941SMerav Sicron 	u8			cnic_support;
133855c11941SMerav Sicron 	bool			cnic_enabled;
133955c11941SMerav Sicron 	bool			cnic_loaded;
13404bd9b0ffSMichael Chan 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
134155c11941SMerav Sicron 
134255c11941SMerav Sicron 	/* Flag that indicates that we can start looking for FCoE L2 queue
134355c11941SMerav Sicron 	 * completions in the default status block.
134455c11941SMerav Sicron 	 */
134555c11941SMerav Sicron 	bool			fcoe_init;
134655c11941SMerav Sicron 
1347adfc5217SJeff Kirsher 	int			pm_cap;
1348adfc5217SJeff Kirsher 	int			mrrs;
1349adfc5217SJeff Kirsher 
1350adfc5217SJeff Kirsher 	struct delayed_work	sp_task;
1351adfc5217SJeff Kirsher 	struct delayed_work	sp_rtnl_task;
1352adfc5217SJeff Kirsher 
1353adfc5217SJeff Kirsher 	struct delayed_work	period_task;
1354adfc5217SJeff Kirsher 	struct timer_list	timer;
1355adfc5217SJeff Kirsher 	int			current_interval;
1356adfc5217SJeff Kirsher 
1357adfc5217SJeff Kirsher 	u16			fw_seq;
1358adfc5217SJeff Kirsher 	u16			fw_drv_pulse_wr_seq;
1359adfc5217SJeff Kirsher 	u32			func_stx;
1360adfc5217SJeff Kirsher 
1361adfc5217SJeff Kirsher 	struct link_params	link_params;
1362adfc5217SJeff Kirsher 	struct link_vars	link_vars;
1363adfc5217SJeff Kirsher 	u32			link_cnt;
1364adfc5217SJeff Kirsher 	struct bnx2x_link_report_data last_reported_link;
1365adfc5217SJeff Kirsher 
1366adfc5217SJeff Kirsher 	struct mdio_if_info	mdio;
1367adfc5217SJeff Kirsher 
1368adfc5217SJeff Kirsher 	struct bnx2x_common	common;
1369adfc5217SJeff Kirsher 	struct bnx2x_port	port;
1370adfc5217SJeff Kirsher 
1371b475d78fSYuval Mintz 	struct cmng_init	cmng;
1372b475d78fSYuval Mintz 
1373adfc5217SJeff Kirsher 	u32			mf_config[E1HVN_MAX];
1374a3348722SBarak Witkowski 	u32			mf_ext_config;
1375adfc5217SJeff Kirsher 	u32			path_has_ovlan; /* E3 */
1376adfc5217SJeff Kirsher 	u16			mf_ov;
1377adfc5217SJeff Kirsher 	u8			mf_mode;
1378adfc5217SJeff Kirsher #define IS_MF(bp)		(bp->mf_mode != 0)
1379adfc5217SJeff Kirsher #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
1380adfc5217SJeff Kirsher #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1381a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1382adfc5217SJeff Kirsher 
1383adfc5217SJeff Kirsher 	u8			wol;
1384adfc5217SJeff Kirsher 
1385adfc5217SJeff Kirsher 	int			rx_ring_size;
1386adfc5217SJeff Kirsher 
1387adfc5217SJeff Kirsher 	u16			tx_quick_cons_trip_int;
1388adfc5217SJeff Kirsher 	u16			tx_quick_cons_trip;
1389adfc5217SJeff Kirsher 	u16			tx_ticks_int;
1390adfc5217SJeff Kirsher 	u16			tx_ticks;
1391adfc5217SJeff Kirsher 
1392adfc5217SJeff Kirsher 	u16			rx_quick_cons_trip_int;
1393adfc5217SJeff Kirsher 	u16			rx_quick_cons_trip;
1394adfc5217SJeff Kirsher 	u16			rx_ticks_int;
1395adfc5217SJeff Kirsher 	u16			rx_ticks;
1396adfc5217SJeff Kirsher /* Maximal coalescing timeout in us */
1397adfc5217SJeff Kirsher #define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
1398adfc5217SJeff Kirsher 
1399adfc5217SJeff Kirsher 	u32			lin_cnt;
1400adfc5217SJeff Kirsher 
1401adfc5217SJeff Kirsher 	u16			state;
1402adfc5217SJeff Kirsher #define BNX2X_STATE_CLOSED		0
1403adfc5217SJeff Kirsher #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1404adfc5217SJeff Kirsher #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1405adfc5217SJeff Kirsher #define BNX2X_STATE_OPEN		0x3000
1406adfc5217SJeff Kirsher #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1407adfc5217SJeff Kirsher #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1408adfc5217SJeff Kirsher 
1409adfc5217SJeff Kirsher #define BNX2X_STATE_DIAG		0xe000
1410adfc5217SJeff Kirsher #define BNX2X_STATE_ERROR		0xf000
1411adfc5217SJeff Kirsher 
1412adfc5217SJeff Kirsher #define BNX2X_MAX_PRIORITY		8
1413adfc5217SJeff Kirsher #define BNX2X_MAX_ENTRIES_PER_PRI	16
1414adfc5217SJeff Kirsher #define BNX2X_MAX_COS			3
1415adfc5217SJeff Kirsher #define BNX2X_MAX_TX_COS		2
1416adfc5217SJeff Kirsher 	int			num_queues;
141755c11941SMerav Sicron 	uint			num_ethernet_queues;
141855c11941SMerav Sicron 	uint			num_cnic_queues;
14190e8d2ec5SMerav Sicron 	int			num_napi_queues;
1420adfc5217SJeff Kirsher 	int			disable_tpa;
1421adfc5217SJeff Kirsher 
1422adfc5217SJeff Kirsher 	u32			rx_mode;
1423adfc5217SJeff Kirsher #define BNX2X_RX_MODE_NONE		0
1424adfc5217SJeff Kirsher #define BNX2X_RX_MODE_NORMAL		1
1425adfc5217SJeff Kirsher #define BNX2X_RX_MODE_ALLMULTI		2
1426adfc5217SJeff Kirsher #define BNX2X_RX_MODE_PROMISC		3
1427adfc5217SJeff Kirsher #define BNX2X_MAX_MULTICAST		64
1428adfc5217SJeff Kirsher 
1429adfc5217SJeff Kirsher 	u8			igu_dsb_id;
1430adfc5217SJeff Kirsher 	u8			igu_base_sb;
1431adfc5217SJeff Kirsher 	u8			igu_sb_cnt;
143255c11941SMerav Sicron 	u8			min_msix_vec_cnt;
143365565884SMerav Sicron 
1434adfc5217SJeff Kirsher 	dma_addr_t		def_status_blk_mapping;
1435adfc5217SJeff Kirsher 
1436adfc5217SJeff Kirsher 	struct bnx2x_slowpath	*slowpath;
1437adfc5217SJeff Kirsher 	dma_addr_t		slowpath_mapping;
1438adfc5217SJeff Kirsher 
1439adfc5217SJeff Kirsher 	/* Total number of FW statistics requests */
1440adfc5217SJeff Kirsher 	u8			fw_stats_num;
1441adfc5217SJeff Kirsher 
1442adfc5217SJeff Kirsher 	/*
1443adfc5217SJeff Kirsher 	 * This is a memory buffer that will contain both statistics
1444adfc5217SJeff Kirsher 	 * ramrod request and data.
1445adfc5217SJeff Kirsher 	 */
1446adfc5217SJeff Kirsher 	void			*fw_stats;
1447adfc5217SJeff Kirsher 	dma_addr_t		fw_stats_mapping;
1448adfc5217SJeff Kirsher 
1449adfc5217SJeff Kirsher 	/*
1450adfc5217SJeff Kirsher 	 * FW statistics request shortcut (points at the
1451adfc5217SJeff Kirsher 	 * beginning of fw_stats buffer).
1452adfc5217SJeff Kirsher 	 */
1453adfc5217SJeff Kirsher 	struct bnx2x_fw_stats_req	*fw_stats_req;
1454adfc5217SJeff Kirsher 	dma_addr_t			fw_stats_req_mapping;
1455adfc5217SJeff Kirsher 	int				fw_stats_req_sz;
1456adfc5217SJeff Kirsher 
1457adfc5217SJeff Kirsher 	/*
14584907cb7bSAnatol Pomozov 	 * FW statistics data shortcut (points at the beginning of
1459adfc5217SJeff Kirsher 	 * fw_stats buffer + fw_stats_req_sz).
1460adfc5217SJeff Kirsher 	 */
1461adfc5217SJeff Kirsher 	struct bnx2x_fw_stats_data	*fw_stats_data;
1462adfc5217SJeff Kirsher 	dma_addr_t			fw_stats_data_mapping;
1463adfc5217SJeff Kirsher 	int				fw_stats_data_sz;
1464adfc5217SJeff Kirsher 
1465a052997eSMerav Sicron 	/* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1466a052997eSMerav Sicron 	 * context size we need 8 ILT entries.
1467a052997eSMerav Sicron 	 */
1468a052997eSMerav Sicron #define ILT_MAX_L2_LINES	8
1469a052997eSMerav Sicron 	struct hw_context	context[ILT_MAX_L2_LINES];
1470adfc5217SJeff Kirsher 
1471adfc5217SJeff Kirsher 	struct bnx2x_ilt	*ilt;
1472adfc5217SJeff Kirsher #define BP_ILT(bp)		((bp)->ilt)
1473adfc5217SJeff Kirsher #define ILT_MAX_LINES		256
1474adfc5217SJeff Kirsher /*
1475adfc5217SJeff Kirsher  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1476adfc5217SJeff Kirsher  * to CNIC.
1477adfc5217SJeff Kirsher  */
147855c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1479adfc5217SJeff Kirsher 
1480adfc5217SJeff Kirsher /*
1481adfc5217SJeff Kirsher  * Maximum CID count that might be required by the bnx2x:
148237ae41a9SMerav Sicron  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
1483adfc5217SJeff Kirsher  */
148437ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
148555c11941SMerav Sicron 				+ 2 * CNIC_SUPPORT(bp))
148637ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
148755c11941SMerav Sicron 				+ 2 * CNIC_SUPPORT(bp))
1488adfc5217SJeff Kirsher #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1489adfc5217SJeff Kirsher 					ILT_PAGE_CIDS))
1490adfc5217SJeff Kirsher 
1491adfc5217SJeff Kirsher 	int			qm_cid_count;
1492adfc5217SJeff Kirsher 
14937964211dSYuval Mintz 	bool			dropless_fc;
1494adfc5217SJeff Kirsher 
1495adfc5217SJeff Kirsher 	void			*t2;
1496adfc5217SJeff Kirsher 	dma_addr_t		t2_mapping;
1497adfc5217SJeff Kirsher 	struct cnic_ops	__rcu	*cnic_ops;
1498adfc5217SJeff Kirsher 	void			*cnic_data;
1499adfc5217SJeff Kirsher 	u32			cnic_tag;
1500adfc5217SJeff Kirsher 	struct cnic_eth_dev	cnic_eth_dev;
1501adfc5217SJeff Kirsher 	union host_hc_status_block cnic_sb;
1502adfc5217SJeff Kirsher 	dma_addr_t		cnic_sb_mapping;
1503adfc5217SJeff Kirsher 	struct eth_spe		*cnic_kwq;
1504adfc5217SJeff Kirsher 	struct eth_spe		*cnic_kwq_prod;
1505adfc5217SJeff Kirsher 	struct eth_spe		*cnic_kwq_cons;
1506adfc5217SJeff Kirsher 	struct eth_spe		*cnic_kwq_last;
1507adfc5217SJeff Kirsher 	u16			cnic_kwq_pending;
1508adfc5217SJeff Kirsher 	u16			cnic_spq_pending;
1509adfc5217SJeff Kirsher 	u8			fip_mac[ETH_ALEN];
1510adfc5217SJeff Kirsher 	struct mutex		cnic_mutex;
1511adfc5217SJeff Kirsher 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1512adfc5217SJeff Kirsher 
1513adfc5217SJeff Kirsher 	/* Start index of the "special" (CNIC related) L2 cleints */
1514adfc5217SJeff Kirsher 	u8				cnic_base_cl_id;
1515adfc5217SJeff Kirsher 
1516adfc5217SJeff Kirsher 	int			dmae_ready;
1517adfc5217SJeff Kirsher 	/* used to synchronize dmae accesses */
1518adfc5217SJeff Kirsher 	spinlock_t		dmae_lock;
1519adfc5217SJeff Kirsher 
1520adfc5217SJeff Kirsher 	/* used to protect the FW mail box */
1521adfc5217SJeff Kirsher 	struct mutex		fw_mb_mutex;
1522adfc5217SJeff Kirsher 
1523adfc5217SJeff Kirsher 	/* used to synchronize stats collecting */
1524adfc5217SJeff Kirsher 	int			stats_state;
1525adfc5217SJeff Kirsher 
1526adfc5217SJeff Kirsher 	/* used for synchronization of concurrent threads statistics handling */
1527adfc5217SJeff Kirsher 	spinlock_t		stats_lock;
1528adfc5217SJeff Kirsher 
1529adfc5217SJeff Kirsher 	/* used by dmae command loader */
1530adfc5217SJeff Kirsher 	struct dmae_command	stats_dmae;
1531adfc5217SJeff Kirsher 	int			executer_idx;
1532adfc5217SJeff Kirsher 
1533adfc5217SJeff Kirsher 	u16			stats_counter;
1534adfc5217SJeff Kirsher 	struct bnx2x_eth_stats	eth_stats;
1535cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
15361355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
15371355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
15381355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
15391355b704SMintz Yuval 	bool			stats_init;
1540adfc5217SJeff Kirsher 
1541adfc5217SJeff Kirsher 	struct z_stream_s	*strm;
1542adfc5217SJeff Kirsher 	void			*gunzip_buf;
1543adfc5217SJeff Kirsher 	dma_addr_t		gunzip_mapping;
1544adfc5217SJeff Kirsher 	int			gunzip_outlen;
1545adfc5217SJeff Kirsher #define FW_BUF_SIZE			0x8000
1546adfc5217SJeff Kirsher #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1547adfc5217SJeff Kirsher #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1548adfc5217SJeff Kirsher #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1549adfc5217SJeff Kirsher 
1550adfc5217SJeff Kirsher 	struct raw_op		*init_ops;
1551adfc5217SJeff Kirsher 	/* Init blocks offsets inside init_ops */
1552adfc5217SJeff Kirsher 	u16			*init_ops_offsets;
1553adfc5217SJeff Kirsher 	/* Data blob - has 32 bit granularity */
1554adfc5217SJeff Kirsher 	u32			*init_data;
1555adfc5217SJeff Kirsher 	u32			init_mode_flags;
1556adfc5217SJeff Kirsher #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
1557adfc5217SJeff Kirsher 	/* Zipped PRAM blobs - raw data */
1558adfc5217SJeff Kirsher 	const u8		*tsem_int_table_data;
1559adfc5217SJeff Kirsher 	const u8		*tsem_pram_data;
1560adfc5217SJeff Kirsher 	const u8		*usem_int_table_data;
1561adfc5217SJeff Kirsher 	const u8		*usem_pram_data;
1562adfc5217SJeff Kirsher 	const u8		*xsem_int_table_data;
1563adfc5217SJeff Kirsher 	const u8		*xsem_pram_data;
1564adfc5217SJeff Kirsher 	const u8		*csem_int_table_data;
1565adfc5217SJeff Kirsher 	const u8		*csem_pram_data;
1566adfc5217SJeff Kirsher #define INIT_OPS(bp)			(bp->init_ops)
1567adfc5217SJeff Kirsher #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1568adfc5217SJeff Kirsher #define INIT_DATA(bp)			(bp->init_data)
1569adfc5217SJeff Kirsher #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1570adfc5217SJeff Kirsher #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1571adfc5217SJeff Kirsher #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1572adfc5217SJeff Kirsher #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1573adfc5217SJeff Kirsher #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1574adfc5217SJeff Kirsher #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1575adfc5217SJeff Kirsher #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1576adfc5217SJeff Kirsher #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1577adfc5217SJeff Kirsher 
1578adfc5217SJeff Kirsher #define PHY_FW_VER_LEN			20
1579adfc5217SJeff Kirsher 	char			fw_ver[32];
1580adfc5217SJeff Kirsher 	const struct firmware	*firmware;
1581adfc5217SJeff Kirsher 
1582adfc5217SJeff Kirsher 	/* DCB support on/off */
1583adfc5217SJeff Kirsher 	u16 dcb_state;
1584adfc5217SJeff Kirsher #define BNX2X_DCB_STATE_OFF			0
1585adfc5217SJeff Kirsher #define BNX2X_DCB_STATE_ON			1
1586adfc5217SJeff Kirsher 
1587adfc5217SJeff Kirsher 	/* DCBX engine mode */
1588adfc5217SJeff Kirsher 	int dcbx_enabled;
1589adfc5217SJeff Kirsher #define BNX2X_DCBX_ENABLED_OFF			0
1590adfc5217SJeff Kirsher #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1591adfc5217SJeff Kirsher #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1592adfc5217SJeff Kirsher #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1593adfc5217SJeff Kirsher 
1594adfc5217SJeff Kirsher 	bool dcbx_mode_uset;
1595adfc5217SJeff Kirsher 
1596adfc5217SJeff Kirsher 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1597adfc5217SJeff Kirsher 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1598adfc5217SJeff Kirsher 	int					dcb_version;
1599adfc5217SJeff Kirsher 
1600adfc5217SJeff Kirsher 	/* CAM credit pools */
1601adfc5217SJeff Kirsher 	struct bnx2x_credit_pool_obj		macs_pool;
1602adfc5217SJeff Kirsher 
1603adfc5217SJeff Kirsher 	/* RX_MODE object */
1604adfc5217SJeff Kirsher 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1605adfc5217SJeff Kirsher 
1606adfc5217SJeff Kirsher 	/* MCAST object */
1607adfc5217SJeff Kirsher 	struct bnx2x_mcast_obj			mcast_obj;
1608adfc5217SJeff Kirsher 
1609adfc5217SJeff Kirsher 	/* RSS configuration object */
1610adfc5217SJeff Kirsher 	struct bnx2x_rss_config_obj		rss_conf_obj;
1611adfc5217SJeff Kirsher 
1612adfc5217SJeff Kirsher 	/* Function State controlling object */
1613adfc5217SJeff Kirsher 	struct bnx2x_func_sp_obj		func_obj;
1614adfc5217SJeff Kirsher 
1615adfc5217SJeff Kirsher 	unsigned long				sp_state;
1616adfc5217SJeff Kirsher 
1617adfc5217SJeff Kirsher 	/* operation indication for the sp_rtnl task */
1618adfc5217SJeff Kirsher 	unsigned long				sp_rtnl_state;
1619adfc5217SJeff Kirsher 
1620adfc5217SJeff Kirsher 	/* DCBX Negotation results */
1621adfc5217SJeff Kirsher 	struct dcbx_features			dcbx_local_feat;
1622adfc5217SJeff Kirsher 	u32					dcbx_error;
1623adfc5217SJeff Kirsher 
1624adfc5217SJeff Kirsher #ifdef BCM_DCBNL
1625adfc5217SJeff Kirsher 	struct dcbx_features			dcbx_remote_feat;
1626adfc5217SJeff Kirsher 	u32					dcbx_remote_flags;
1627adfc5217SJeff Kirsher #endif
1628a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1629a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1630a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1631adfc5217SJeff Kirsher 	u32					pending_max;
1632adfc5217SJeff Kirsher 
1633adfc5217SJeff Kirsher 	/* multiple tx classes of service */
1634adfc5217SJeff Kirsher 	u8					max_cos;
1635adfc5217SJeff Kirsher 
1636adfc5217SJeff Kirsher 	/* priority to cos mapping */
1637adfc5217SJeff Kirsher 	u8					prio_to_cos[8];
1638adfc5217SJeff Kirsher };
1639adfc5217SJeff Kirsher 
1640adfc5217SJeff Kirsher /* Tx queues may be less or equal to Rx queues */
1641adfc5217SJeff Kirsher extern int num_queues;
1642adfc5217SJeff Kirsher #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
164355c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
164465565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
164555c11941SMerav Sicron 					 (bp)->num_cnic_queues)
1646adfc5217SJeff Kirsher #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1647adfc5217SJeff Kirsher 
1648adfc5217SJeff Kirsher #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
1649adfc5217SJeff Kirsher 
1650adfc5217SJeff Kirsher #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
1651adfc5217SJeff Kirsher /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1652adfc5217SJeff Kirsher 
1653adfc5217SJeff Kirsher #define RSS_IPV4_CAP_MASK						\
1654adfc5217SJeff Kirsher 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1655adfc5217SJeff Kirsher 
1656adfc5217SJeff Kirsher #define RSS_IPV4_TCP_CAP_MASK						\
1657adfc5217SJeff Kirsher 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1658adfc5217SJeff Kirsher 
1659adfc5217SJeff Kirsher #define RSS_IPV6_CAP_MASK						\
1660adfc5217SJeff Kirsher 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1661adfc5217SJeff Kirsher 
1662adfc5217SJeff Kirsher #define RSS_IPV6_TCP_CAP_MASK						\
1663adfc5217SJeff Kirsher 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1664adfc5217SJeff Kirsher 
1665adfc5217SJeff Kirsher /* func init flags */
1666adfc5217SJeff Kirsher #define FUNC_FLG_RSS		0x0001
1667adfc5217SJeff Kirsher #define FUNC_FLG_STATS		0x0002
1668adfc5217SJeff Kirsher /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1669adfc5217SJeff Kirsher #define FUNC_FLG_TPA		0x0008
1670adfc5217SJeff Kirsher #define FUNC_FLG_SPQ		0x0010
1671adfc5217SJeff Kirsher #define FUNC_FLG_LEADING	0x0020	/* PF only */
1672adfc5217SJeff Kirsher 
1673adfc5217SJeff Kirsher 
1674adfc5217SJeff Kirsher struct bnx2x_func_init_params {
1675adfc5217SJeff Kirsher 	/* dma */
1676adfc5217SJeff Kirsher 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1677adfc5217SJeff Kirsher 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1678adfc5217SJeff Kirsher 
1679adfc5217SJeff Kirsher 	u16		func_flgs;
1680adfc5217SJeff Kirsher 	u16		func_id;	/* abs fid */
1681adfc5217SJeff Kirsher 	u16		pf_id;
1682adfc5217SJeff Kirsher 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1683adfc5217SJeff Kirsher };
1684adfc5217SJeff Kirsher 
168555c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \
168655c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
168755c11941SMerav Sicron 	     (var)++) \
168855c11941SMerav Sicron 		if (skip_queue(bp, var))	\
168955c11941SMerav Sicron 			continue;		\
169055c11941SMerav Sicron 		else
169155c11941SMerav Sicron 
1692adfc5217SJeff Kirsher #define for_each_eth_queue(bp, var) \
1693adfc5217SJeff Kirsher 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1694adfc5217SJeff Kirsher 
1695adfc5217SJeff Kirsher #define for_each_nondefault_eth_queue(bp, var) \
1696adfc5217SJeff Kirsher 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1697adfc5217SJeff Kirsher 
1698adfc5217SJeff Kirsher #define for_each_queue(bp, var) \
1699adfc5217SJeff Kirsher 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1700adfc5217SJeff Kirsher 		if (skip_queue(bp, var))	\
1701adfc5217SJeff Kirsher 			continue;		\
1702adfc5217SJeff Kirsher 		else
1703adfc5217SJeff Kirsher 
1704adfc5217SJeff Kirsher /* Skip forwarding FP */
170555c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var)			\
170655c11941SMerav Sicron 	for ((var) = 0;						\
170755c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
170855c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
170955c11941SMerav Sicron 	     (var)++)						\
171055c11941SMerav Sicron 		if (skip_rx_queue(bp, var))			\
171155c11941SMerav Sicron 			continue;				\
171255c11941SMerav Sicron 		else
171355c11941SMerav Sicron 
171455c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \
171555c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
171655c11941SMerav Sicron 	     (var)++) \
171755c11941SMerav Sicron 		if (skip_rx_queue(bp, var))	\
171855c11941SMerav Sicron 			continue;		\
171955c11941SMerav Sicron 		else
172055c11941SMerav Sicron 
1721adfc5217SJeff Kirsher #define for_each_rx_queue(bp, var) \
1722adfc5217SJeff Kirsher 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1723adfc5217SJeff Kirsher 		if (skip_rx_queue(bp, var))	\
1724adfc5217SJeff Kirsher 			continue;		\
1725adfc5217SJeff Kirsher 		else
1726adfc5217SJeff Kirsher 
1727adfc5217SJeff Kirsher /* Skip OOO FP */
172855c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var)			\
172955c11941SMerav Sicron 	for ((var) = 0;						\
173055c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
173155c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
173255c11941SMerav Sicron 	     (var)++)						\
173355c11941SMerav Sicron 		if (skip_tx_queue(bp, var))			\
173455c11941SMerav Sicron 			continue;				\
173555c11941SMerav Sicron 		else
173655c11941SMerav Sicron 
173755c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \
173855c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
173955c11941SMerav Sicron 	     (var)++) \
174055c11941SMerav Sicron 		if (skip_tx_queue(bp, var))	\
174155c11941SMerav Sicron 			continue;		\
174255c11941SMerav Sicron 		else
174355c11941SMerav Sicron 
1744adfc5217SJeff Kirsher #define for_each_tx_queue(bp, var) \
1745adfc5217SJeff Kirsher 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1746adfc5217SJeff Kirsher 		if (skip_tx_queue(bp, var))	\
1747adfc5217SJeff Kirsher 			continue;		\
1748adfc5217SJeff Kirsher 		else
1749adfc5217SJeff Kirsher 
1750adfc5217SJeff Kirsher #define for_each_nondefault_queue(bp, var) \
1751adfc5217SJeff Kirsher 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1752adfc5217SJeff Kirsher 		if (skip_queue(bp, var))	\
1753adfc5217SJeff Kirsher 			continue;		\
1754adfc5217SJeff Kirsher 		else
1755adfc5217SJeff Kirsher 
1756adfc5217SJeff Kirsher #define for_each_cos_in_tx_queue(fp, var) \
1757adfc5217SJeff Kirsher 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1758adfc5217SJeff Kirsher 
1759adfc5217SJeff Kirsher /* skip rx queue
1760adfc5217SJeff Kirsher  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1761adfc5217SJeff Kirsher  */
1762adfc5217SJeff Kirsher #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1763adfc5217SJeff Kirsher 
1764adfc5217SJeff Kirsher /* skip tx queue
1765adfc5217SJeff Kirsher  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1766adfc5217SJeff Kirsher  */
1767adfc5217SJeff Kirsher #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1768adfc5217SJeff Kirsher 
1769adfc5217SJeff Kirsher #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1770adfc5217SJeff Kirsher 
1771adfc5217SJeff Kirsher 
1772adfc5217SJeff Kirsher 
1773adfc5217SJeff Kirsher 
1774adfc5217SJeff Kirsher /**
1775adfc5217SJeff Kirsher  * bnx2x_set_mac_one - configure a single MAC address
1776adfc5217SJeff Kirsher  *
1777adfc5217SJeff Kirsher  * @bp:			driver handle
1778adfc5217SJeff Kirsher  * @mac:		MAC to configure
1779adfc5217SJeff Kirsher  * @obj:		MAC object handle
1780adfc5217SJeff Kirsher  * @set:		if 'true' add a new MAC, otherwise - delete
1781adfc5217SJeff Kirsher  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
1782adfc5217SJeff Kirsher  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1783adfc5217SJeff Kirsher  *
1784adfc5217SJeff Kirsher  * Configures one MAC according to provided parameters or continues the
1785adfc5217SJeff Kirsher  * execution of previously scheduled commands if RAMROD_CONT is set in
1786adfc5217SJeff Kirsher  * ramrod_flags.
1787adfc5217SJeff Kirsher  *
1788adfc5217SJeff Kirsher  * Returns zero if operation has successfully completed, a positive value if the
1789adfc5217SJeff Kirsher  * operation has been successfully scheduled and a negative - if a requested
1790adfc5217SJeff Kirsher  * operations has failed.
1791adfc5217SJeff Kirsher  */
1792adfc5217SJeff Kirsher int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1793adfc5217SJeff Kirsher 		      struct bnx2x_vlan_mac_obj *obj, bool set,
1794adfc5217SJeff Kirsher 		      int mac_type, unsigned long *ramrod_flags);
1795adfc5217SJeff Kirsher /**
1796adfc5217SJeff Kirsher  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1797adfc5217SJeff Kirsher  *
1798adfc5217SJeff Kirsher  * @bp:			driver handle
1799adfc5217SJeff Kirsher  * @mac_obj:		MAC object handle
1800adfc5217SJeff Kirsher  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
1801adfc5217SJeff Kirsher  * @wait_for_comp:	if 'true' block until completion
1802adfc5217SJeff Kirsher  *
1803adfc5217SJeff Kirsher  * Deletes all MACs of the specific type (e.g. ETH, UC list).
1804adfc5217SJeff Kirsher  *
1805adfc5217SJeff Kirsher  * Returns zero if operation has successfully completed, a positive value if the
1806adfc5217SJeff Kirsher  * operation has been successfully scheduled and a negative - if a requested
1807adfc5217SJeff Kirsher  * operations has failed.
1808adfc5217SJeff Kirsher  */
1809adfc5217SJeff Kirsher int bnx2x_del_all_macs(struct bnx2x *bp,
1810adfc5217SJeff Kirsher 		       struct bnx2x_vlan_mac_obj *mac_obj,
1811adfc5217SJeff Kirsher 		       int mac_type, bool wait_for_comp);
1812adfc5217SJeff Kirsher 
1813adfc5217SJeff Kirsher /* Init Function API  */
1814adfc5217SJeff Kirsher void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1815adfc5217SJeff Kirsher int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1816adfc5217SJeff Kirsher int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1817adfc5217SJeff Kirsher int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1818adfc5217SJeff Kirsher int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1819adfc5217SJeff Kirsher void bnx2x_read_mf_cfg(struct bnx2x *bp);
1820adfc5217SJeff Kirsher 
1821adfc5217SJeff Kirsher 
1822adfc5217SJeff Kirsher /* dmae */
1823adfc5217SJeff Kirsher void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1824adfc5217SJeff Kirsher void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1825adfc5217SJeff Kirsher 		      u32 len32);
1826adfc5217SJeff Kirsher void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1827adfc5217SJeff Kirsher u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1828adfc5217SJeff Kirsher u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1829adfc5217SJeff Kirsher u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1830adfc5217SJeff Kirsher 		      bool with_comp, u8 comp_type);
1831adfc5217SJeff Kirsher 
1832adfc5217SJeff Kirsher 
1833adfc5217SJeff Kirsher void bnx2x_calc_fc_adv(struct bnx2x *bp);
1834adfc5217SJeff Kirsher int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1835adfc5217SJeff Kirsher 		  u32 data_hi, u32 data_lo, int cmd_type);
1836adfc5217SJeff Kirsher void bnx2x_update_coalesce(struct bnx2x *bp);
1837adfc5217SJeff Kirsher int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
1838adfc5217SJeff Kirsher 
1839adfc5217SJeff Kirsher static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1840adfc5217SJeff Kirsher 			   int wait)
1841adfc5217SJeff Kirsher {
1842adfc5217SJeff Kirsher 	u32 val;
1843adfc5217SJeff Kirsher 
1844adfc5217SJeff Kirsher 	do {
1845adfc5217SJeff Kirsher 		val = REG_RD(bp, reg);
1846adfc5217SJeff Kirsher 		if (val == expected)
1847adfc5217SJeff Kirsher 			break;
1848adfc5217SJeff Kirsher 		ms -= wait;
1849adfc5217SJeff Kirsher 		msleep(wait);
1850adfc5217SJeff Kirsher 
1851adfc5217SJeff Kirsher 	} while (ms > 0);
1852adfc5217SJeff Kirsher 
1853adfc5217SJeff Kirsher 	return val;
1854adfc5217SJeff Kirsher }
1855adfc5217SJeff Kirsher 
1856adfc5217SJeff Kirsher #define BNX2X_ILT_ZALLOC(x, y, size) \
1857adfc5217SJeff Kirsher 	do { \
1858adfc5217SJeff Kirsher 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1859adfc5217SJeff Kirsher 		if (x) \
1860adfc5217SJeff Kirsher 			memset(x, 0, size); \
1861adfc5217SJeff Kirsher 	} while (0)
1862adfc5217SJeff Kirsher 
1863adfc5217SJeff Kirsher #define BNX2X_ILT_FREE(x, y, size) \
1864adfc5217SJeff Kirsher 	do { \
1865adfc5217SJeff Kirsher 		if (x) { \
1866adfc5217SJeff Kirsher 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1867adfc5217SJeff Kirsher 			x = NULL; \
1868adfc5217SJeff Kirsher 			y = 0; \
1869adfc5217SJeff Kirsher 		} \
1870adfc5217SJeff Kirsher 	} while (0)
1871adfc5217SJeff Kirsher 
1872adfc5217SJeff Kirsher #define ILOG2(x)	(ilog2((x)))
1873adfc5217SJeff Kirsher 
1874adfc5217SJeff Kirsher #define ILT_NUM_PAGE_ENTRIES	(3072)
1875adfc5217SJeff Kirsher /* In 57710/11 we use whole table since we have 8 func
1876adfc5217SJeff Kirsher  * In 57712 we have only 4 func, but use same size per func, then only half of
1877adfc5217SJeff Kirsher  * the table in use
1878adfc5217SJeff Kirsher  */
1879adfc5217SJeff Kirsher #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
1880adfc5217SJeff Kirsher 
1881adfc5217SJeff Kirsher #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
1882adfc5217SJeff Kirsher /*
1883adfc5217SJeff Kirsher  * the phys address is shifted right 12 bits and has an added
1884adfc5217SJeff Kirsher  * 1=valid bit added to the 53rd bit
1885adfc5217SJeff Kirsher  * then since this is a wide register(TM)
1886adfc5217SJeff Kirsher  * we split it into two 32 bit writes
1887adfc5217SJeff Kirsher  */
1888adfc5217SJeff Kirsher #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1889adfc5217SJeff Kirsher #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
1890adfc5217SJeff Kirsher 
1891adfc5217SJeff Kirsher /* load/unload mode */
1892adfc5217SJeff Kirsher #define LOAD_NORMAL			0
1893adfc5217SJeff Kirsher #define LOAD_OPEN			1
1894adfc5217SJeff Kirsher #define LOAD_DIAG			2
18958970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
1896adfc5217SJeff Kirsher #define UNLOAD_NORMAL			0
1897adfc5217SJeff Kirsher #define UNLOAD_CLOSE			1
1898adfc5217SJeff Kirsher #define UNLOAD_RECOVERY			2
1899adfc5217SJeff Kirsher 
1900adfc5217SJeff Kirsher 
1901adfc5217SJeff Kirsher /* DMAE command defines */
1902adfc5217SJeff Kirsher #define DMAE_TIMEOUT			-1
1903adfc5217SJeff Kirsher #define DMAE_PCI_ERROR			-2	/* E2 and onward */
1904adfc5217SJeff Kirsher #define DMAE_NOT_RDY			-3
1905adfc5217SJeff Kirsher #define DMAE_PCI_ERR_FLAG		0x80000000
1906adfc5217SJeff Kirsher 
1907adfc5217SJeff Kirsher #define DMAE_SRC_PCI			0
1908adfc5217SJeff Kirsher #define DMAE_SRC_GRC			1
1909adfc5217SJeff Kirsher 
1910adfc5217SJeff Kirsher #define DMAE_DST_NONE			0
1911adfc5217SJeff Kirsher #define DMAE_DST_PCI			1
1912adfc5217SJeff Kirsher #define DMAE_DST_GRC			2
1913adfc5217SJeff Kirsher 
1914adfc5217SJeff Kirsher #define DMAE_COMP_PCI			0
1915adfc5217SJeff Kirsher #define DMAE_COMP_GRC			1
1916adfc5217SJeff Kirsher 
1917adfc5217SJeff Kirsher /* E2 and onward - PCI error handling in the completion */
1918adfc5217SJeff Kirsher 
1919adfc5217SJeff Kirsher #define DMAE_COMP_REGULAR		0
1920adfc5217SJeff Kirsher #define DMAE_COM_SET_ERR		1
1921adfc5217SJeff Kirsher 
1922adfc5217SJeff Kirsher #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
1923adfc5217SJeff Kirsher 						DMAE_COMMAND_SRC_SHIFT)
1924adfc5217SJeff Kirsher #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
1925adfc5217SJeff Kirsher 						DMAE_COMMAND_SRC_SHIFT)
1926adfc5217SJeff Kirsher 
1927adfc5217SJeff Kirsher #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
1928adfc5217SJeff Kirsher 						DMAE_COMMAND_DST_SHIFT)
1929adfc5217SJeff Kirsher #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
1930adfc5217SJeff Kirsher 						DMAE_COMMAND_DST_SHIFT)
1931adfc5217SJeff Kirsher 
1932adfc5217SJeff Kirsher #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
1933adfc5217SJeff Kirsher 						DMAE_COMMAND_C_DST_SHIFT)
1934adfc5217SJeff Kirsher #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
1935adfc5217SJeff Kirsher 						DMAE_COMMAND_C_DST_SHIFT)
1936adfc5217SJeff Kirsher 
1937adfc5217SJeff Kirsher #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
1938adfc5217SJeff Kirsher 
1939adfc5217SJeff Kirsher #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1940adfc5217SJeff Kirsher #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1941adfc5217SJeff Kirsher #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1942adfc5217SJeff Kirsher #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1943adfc5217SJeff Kirsher 
1944adfc5217SJeff Kirsher #define DMAE_CMD_PORT_0			0
1945adfc5217SJeff Kirsher #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
1946adfc5217SJeff Kirsher 
1947adfc5217SJeff Kirsher #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
1948adfc5217SJeff Kirsher #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
1949adfc5217SJeff Kirsher #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
1950adfc5217SJeff Kirsher 
1951adfc5217SJeff Kirsher #define DMAE_SRC_PF			0
1952adfc5217SJeff Kirsher #define DMAE_SRC_VF			1
1953adfc5217SJeff Kirsher 
1954adfc5217SJeff Kirsher #define DMAE_DST_PF			0
1955adfc5217SJeff Kirsher #define DMAE_DST_VF			1
1956adfc5217SJeff Kirsher 
1957adfc5217SJeff Kirsher #define DMAE_C_SRC			0
1958adfc5217SJeff Kirsher #define DMAE_C_DST			1
1959adfc5217SJeff Kirsher 
1960adfc5217SJeff Kirsher #define DMAE_LEN32_RD_MAX		0x80
1961adfc5217SJeff Kirsher #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
1962adfc5217SJeff Kirsher 
1963adfc5217SJeff Kirsher #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
1964adfc5217SJeff Kirsher 							indicates eror */
1965adfc5217SJeff Kirsher 
1966adfc5217SJeff Kirsher #define MAX_DMAE_C_PER_PORT		8
1967adfc5217SJeff Kirsher #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
19688decf868SDavid S. Miller 					 BP_VN(bp))
1969adfc5217SJeff Kirsher #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
1970adfc5217SJeff Kirsher 					 E1HVN_MAX)
1971adfc5217SJeff Kirsher 
1972adfc5217SJeff Kirsher /* PCIE link and speed */
1973adfc5217SJeff Kirsher #define PCICFG_LINK_WIDTH		0x1f00000
1974adfc5217SJeff Kirsher #define PCICFG_LINK_WIDTH_SHIFT		20
1975adfc5217SJeff Kirsher #define PCICFG_LINK_SPEED		0xf0000
1976adfc5217SJeff Kirsher #define PCICFG_LINK_SPEED_SHIFT		16
1977adfc5217SJeff Kirsher 
1978cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF		7
1979cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF		3
1980cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
1981cf2c1df6SMerav Sicron 						     BNX2X_NUM_TESTS_SF)
1982adfc5217SJeff Kirsher 
1983adfc5217SJeff Kirsher #define BNX2X_PHY_LOOPBACK		0
1984adfc5217SJeff Kirsher #define BNX2X_MAC_LOOPBACK		1
19858970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
1986adfc5217SJeff Kirsher #define BNX2X_PHY_LOOPBACK_FAILED	1
1987adfc5217SJeff Kirsher #define BNX2X_MAC_LOOPBACK_FAILED	2
19888970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
1989adfc5217SJeff Kirsher #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
1990adfc5217SJeff Kirsher 					 BNX2X_PHY_LOOPBACK_FAILED)
1991adfc5217SJeff Kirsher 
1992adfc5217SJeff Kirsher 
1993adfc5217SJeff Kirsher #define STROM_ASSERT_ARRAY_SIZE		50
1994adfc5217SJeff Kirsher 
1995adfc5217SJeff Kirsher 
1996adfc5217SJeff Kirsher /* must be used on a CID before placing it on a HW ring */
1997adfc5217SJeff Kirsher #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
19988decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
1999adfc5217SJeff Kirsher 					 (x))
2000adfc5217SJeff Kirsher 
2001adfc5217SJeff Kirsher #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
2002adfc5217SJeff Kirsher #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
2003adfc5217SJeff Kirsher 
2004adfc5217SJeff Kirsher 
2005adfc5217SJeff Kirsher #define BNX2X_BTR			4
2006adfc5217SJeff Kirsher #define MAX_SPQ_PENDING			8
2007adfc5217SJeff Kirsher 
2008adfc5217SJeff Kirsher /* CMNG constants, as derived from system spec calculations */
2009adfc5217SJeff Kirsher /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2010adfc5217SJeff Kirsher #define DEF_MIN_RATE					100
2011adfc5217SJeff Kirsher /* resolution of the rate shaping timer - 400 usec */
2012adfc5217SJeff Kirsher #define RS_PERIODIC_TIMEOUT_USEC			400
2013adfc5217SJeff Kirsher /* number of bytes in single QM arbitration cycle -
2014adfc5217SJeff Kirsher  * coefficient for calculating the fairness timer */
2015adfc5217SJeff Kirsher #define QM_ARB_BYTES					160000
2016adfc5217SJeff Kirsher /* resolution of Min algorithm 1:100 */
2017adfc5217SJeff Kirsher #define MIN_RES						100
2018adfc5217SJeff Kirsher /* how many bytes above threshold for the minimal credit of Min algorithm*/
2019adfc5217SJeff Kirsher #define MIN_ABOVE_THRESH				32768
2020adfc5217SJeff Kirsher /* Fairness algorithm integration time coefficient -
2021adfc5217SJeff Kirsher  * for calculating the actual Tfair */
2022adfc5217SJeff Kirsher #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
2023adfc5217SJeff Kirsher /* Memory of fairness algorithm . 2 cycles */
2024adfc5217SJeff Kirsher #define FAIR_MEM					2
2025adfc5217SJeff Kirsher 
2026adfc5217SJeff Kirsher 
2027adfc5217SJeff Kirsher #define ATTN_NIG_FOR_FUNC		(1L << 8)
2028adfc5217SJeff Kirsher #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
2029adfc5217SJeff Kirsher #define GPIO_2_FUNC			(1L << 10)
2030adfc5217SJeff Kirsher #define GPIO_3_FUNC			(1L << 11)
2031adfc5217SJeff Kirsher #define GPIO_4_FUNC			(1L << 12)
2032adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_1		(1L << 13)
2033adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_2		(1L << 14)
2034adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_3		(1L << 15)
2035adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_4		(1L << 13)
2036adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_5		(1L << 14)
2037adfc5217SJeff Kirsher #define ATTN_GENERAL_ATTN_6		(1L << 15)
2038adfc5217SJeff Kirsher 
2039adfc5217SJeff Kirsher #define ATTN_HARD_WIRED_MASK		0xff00
2040adfc5217SJeff Kirsher #define ATTENTION_ID			4
2041adfc5217SJeff Kirsher 
2042adfc5217SJeff Kirsher 
2043adfc5217SJeff Kirsher /* stuff added to make the code fit 80Col */
2044adfc5217SJeff Kirsher 
2045adfc5217SJeff Kirsher #define BNX2X_PMF_LINK_ASSERT \
2046adfc5217SJeff Kirsher 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2047adfc5217SJeff Kirsher 
2048adfc5217SJeff Kirsher #define BNX2X_MC_ASSERT_BITS \
2049adfc5217SJeff Kirsher 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2050adfc5217SJeff Kirsher 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2051adfc5217SJeff Kirsher 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2052adfc5217SJeff Kirsher 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2053adfc5217SJeff Kirsher 
2054adfc5217SJeff Kirsher #define BNX2X_MCP_ASSERT \
2055adfc5217SJeff Kirsher 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2056adfc5217SJeff Kirsher 
2057adfc5217SJeff Kirsher #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2058adfc5217SJeff Kirsher #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2059adfc5217SJeff Kirsher 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2060adfc5217SJeff Kirsher 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2061adfc5217SJeff Kirsher 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2062adfc5217SJeff Kirsher 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2063adfc5217SJeff Kirsher 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2064adfc5217SJeff Kirsher 
2065adfc5217SJeff Kirsher #define HW_INTERRUT_ASSERT_SET_0 \
2066adfc5217SJeff Kirsher 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2067adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2068adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2069adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2070adfc5217SJeff Kirsher #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2071adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2072adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2073adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2074adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2075adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2076adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2077adfc5217SJeff Kirsher #define HW_INTERRUT_ASSERT_SET_1 \
2078adfc5217SJeff Kirsher 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2079adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2080adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2081adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2082adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2083adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2084adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2085adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2086adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2087adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2088adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2089adfc5217SJeff Kirsher #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2090adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2091adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2092adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2093adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2094adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2095adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2096adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2097adfc5217SJeff Kirsher 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2098adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2099adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2100adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2101adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2102adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2103adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2104adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2105adfc5217SJeff Kirsher #define HW_INTERRUT_ASSERT_SET_2 \
2106adfc5217SJeff Kirsher 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2107adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2108adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2109adfc5217SJeff Kirsher 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2110adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2111adfc5217SJeff Kirsher #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2112adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2113adfc5217SJeff Kirsher 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2114adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2115adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2116adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2117adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2118adfc5217SJeff Kirsher 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2119adfc5217SJeff Kirsher 
2120adfc5217SJeff Kirsher #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2121adfc5217SJeff Kirsher 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2122adfc5217SJeff Kirsher 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2123adfc5217SJeff Kirsher 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2124adfc5217SJeff Kirsher 
2125adfc5217SJeff Kirsher #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2126adfc5217SJeff Kirsher 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2127adfc5217SJeff Kirsher 
2128adfc5217SJeff Kirsher #define MULTI_MASK			0x7f
2129adfc5217SJeff Kirsher 
2130adfc5217SJeff Kirsher 
2131adfc5217SJeff Kirsher #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2132adfc5217SJeff Kirsher #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2133adfc5217SJeff Kirsher #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2134adfc5217SJeff Kirsher #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2135adfc5217SJeff Kirsher 
2136adfc5217SJeff Kirsher #define DEF_USB_IGU_INDEX_OFF \
2137adfc5217SJeff Kirsher 			offsetof(struct cstorm_def_status_block_u, igu_index)
2138adfc5217SJeff Kirsher #define DEF_CSB_IGU_INDEX_OFF \
2139adfc5217SJeff Kirsher 			offsetof(struct cstorm_def_status_block_c, igu_index)
2140adfc5217SJeff Kirsher #define DEF_XSB_IGU_INDEX_OFF \
2141adfc5217SJeff Kirsher 			offsetof(struct xstorm_def_status_block, igu_index)
2142adfc5217SJeff Kirsher #define DEF_TSB_IGU_INDEX_OFF \
2143adfc5217SJeff Kirsher 			offsetof(struct tstorm_def_status_block, igu_index)
2144adfc5217SJeff Kirsher 
2145adfc5217SJeff Kirsher #define DEF_USB_SEGMENT_OFF \
2146adfc5217SJeff Kirsher 			offsetof(struct cstorm_def_status_block_u, segment)
2147adfc5217SJeff Kirsher #define DEF_CSB_SEGMENT_OFF \
2148adfc5217SJeff Kirsher 			offsetof(struct cstorm_def_status_block_c, segment)
2149adfc5217SJeff Kirsher #define DEF_XSB_SEGMENT_OFF \
2150adfc5217SJeff Kirsher 			offsetof(struct xstorm_def_status_block, segment)
2151adfc5217SJeff Kirsher #define DEF_TSB_SEGMENT_OFF \
2152adfc5217SJeff Kirsher 			offsetof(struct tstorm_def_status_block, segment)
2153adfc5217SJeff Kirsher 
2154adfc5217SJeff Kirsher #define BNX2X_SP_DSB_INDEX \
2155adfc5217SJeff Kirsher 		(&bp->def_status_blk->sp_sb.\
2156adfc5217SJeff Kirsher 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2157adfc5217SJeff Kirsher 
2158adfc5217SJeff Kirsher #define SET_FLAG(value, mask, flag) \
2159adfc5217SJeff Kirsher 	do {\
2160adfc5217SJeff Kirsher 		(value) &= ~(mask);\
2161adfc5217SJeff Kirsher 		(value) |= ((flag) << (mask##_SHIFT));\
2162adfc5217SJeff Kirsher 	} while (0)
2163adfc5217SJeff Kirsher 
2164adfc5217SJeff Kirsher #define GET_FLAG(value, mask) \
2165adfc5217SJeff Kirsher 	(((value) & (mask)) >> (mask##_SHIFT))
2166adfc5217SJeff Kirsher 
2167adfc5217SJeff Kirsher #define GET_FIELD(value, fname) \
2168adfc5217SJeff Kirsher 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
2169adfc5217SJeff Kirsher 
2170adfc5217SJeff Kirsher #define CAM_IS_INVALID(x) \
2171adfc5217SJeff Kirsher 	(GET_FLAG(x.flags, \
2172adfc5217SJeff Kirsher 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2173adfc5217SJeff Kirsher 	(T_ETH_MAC_COMMAND_INVALIDATE))
2174adfc5217SJeff Kirsher 
2175adfc5217SJeff Kirsher /* Number of u32 elements in MC hash array */
2176adfc5217SJeff Kirsher #define MC_HASH_SIZE			8
2177adfc5217SJeff Kirsher #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
2178adfc5217SJeff Kirsher 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2179adfc5217SJeff Kirsher 
2180adfc5217SJeff Kirsher 
2181adfc5217SJeff Kirsher #ifndef PXP2_REG_PXP2_INT_STS
2182adfc5217SJeff Kirsher #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
2183adfc5217SJeff Kirsher #endif
2184adfc5217SJeff Kirsher 
2185adfc5217SJeff Kirsher #ifndef ETH_MAX_RX_CLIENTS_E2
2186adfc5217SJeff Kirsher #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2187adfc5217SJeff Kirsher #endif
2188adfc5217SJeff Kirsher 
2189adfc5217SJeff Kirsher #define BNX2X_VPD_LEN			128
2190adfc5217SJeff Kirsher #define VENDOR_ID_LEN			4
2191adfc5217SJeff Kirsher 
2192adfc5217SJeff Kirsher /* Congestion management fairness mode */
2193adfc5217SJeff Kirsher #define CMNG_FNS_NONE		0
2194adfc5217SJeff Kirsher #define CMNG_FNS_MINMAX		1
2195adfc5217SJeff Kirsher 
2196adfc5217SJeff Kirsher #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2197adfc5217SJeff Kirsher #define HC_SEG_ACCESS_ATTN		4
2198adfc5217SJeff Kirsher #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2199adfc5217SJeff Kirsher 
2200adfc5217SJeff Kirsher static const u32 dmae_reg_go_c[] = {
2201adfc5217SJeff Kirsher 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2202adfc5217SJeff Kirsher 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2203adfc5217SJeff Kirsher 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2204adfc5217SJeff Kirsher 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2205adfc5217SJeff Kirsher };
2206adfc5217SJeff Kirsher 
2207adfc5217SJeff Kirsher void bnx2x_set_ethtool_ops(struct net_device *netdev);
2208adfc5217SJeff Kirsher void bnx2x_notify_link_changed(struct bnx2x *bp);
2209614c76dfSDmitry Kravkov 
2210614c76dfSDmitry Kravkov 
22119e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2212614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2213614c76dfSDmitry Kravkov 
22149e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
22159e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2216614c76dfSDmitry Kravkov 
22179e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
22189e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
22199e62e912SDmitry Kravkov 
22209e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
22219e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
22229e62e912SDmitry Kravkov 
2223a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2224a3348722SBarak Witkowski 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2225a3348722SBarak Witkowski 
2226a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
22279e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
22289e62e912SDmitry Kravkov 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
22299e62e912SDmitry Kravkov 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2230614c76dfSDmitry Kravkov 
223155c11941SMerav Sicron enum {
223255c11941SMerav Sicron 	SWITCH_UPDATE,
223355c11941SMerav Sicron 	AFEX_UPDATE,
223455c11941SMerav Sicron };
223555c11941SMerav Sicron 
223655c11941SMerav Sicron #define NUM_MACS	8
2237a3348722SBarak Witkowski 
2238adfc5217SJeff Kirsher #endif /* bnx2x.h */
2239