1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
4  * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
5  *
6  * Derived from Intel e1000 driver
7  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
8  */
9 
10 #include <linux/atomic.h>
11 #include <linux/crc32.h>
12 #include <linux/dma-mapping.h>
13 #include <linux/etherdevice.h>
14 #include <linux/ethtool.h>
15 #include <linux/hardirq.h>
16 #include <linux/if_vlan.h>
17 #include <linux/in.h>
18 #include <linux/interrupt.h>
19 #include <linux/ip.h>
20 #include <linux/irqflags.h>
21 #include <linux/irqreturn.h>
22 #include <linux/mii.h>
23 #include <linux/net.h>
24 #include <linux/netdevice.h>
25 #include <linux/pci.h>
26 #include <linux/pci_ids.h>
27 #include <linux/pm.h>
28 #include <linux/skbuff.h>
29 #include <linux/slab.h>
30 #include <linux/spinlock.h>
31 #include <linux/string.h>
32 #include <linux/tcp.h>
33 #include <linux/timer.h>
34 #include <linux/types.h>
35 #include <linux/workqueue.h>
36 
37 #include "atl2.h"
38 
39 static const char atl2_driver_name[] = "atl2";
40 static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
41 static const struct ethtool_ops atl2_ethtool_ops;
42 
43 MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
44 MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
45 MODULE_LICENSE("GPL");
46 
47 /*
48  * atl2_pci_tbl - PCI Device ID Table
49  */
50 static const struct pci_device_id atl2_pci_tbl[] = {
51 	{PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
52 	/* required last entry */
53 	{0,}
54 };
55 MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
56 
57 static void atl2_check_options(struct atl2_adapter *adapter);
58 
59 /**
60  * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
61  * @adapter: board private structure to initialize
62  *
63  * atl2_sw_init initializes the Adapter private data structure.
64  * Fields are initialized based on PCI device information and
65  * OS network device settings (MTU size).
66  */
67 static int atl2_sw_init(struct atl2_adapter *adapter)
68 {
69 	struct atl2_hw *hw = &adapter->hw;
70 	struct pci_dev *pdev = adapter->pdev;
71 
72 	/* PCI config space info */
73 	hw->vendor_id = pdev->vendor;
74 	hw->device_id = pdev->device;
75 	hw->subsystem_vendor_id = pdev->subsystem_vendor;
76 	hw->subsystem_id = pdev->subsystem_device;
77 	hw->revision_id  = pdev->revision;
78 
79 	pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
80 
81 	adapter->wol = 0;
82 	adapter->ict = 50000;  /* ~100ms */
83 	adapter->link_speed = SPEED_0;   /* hardware init */
84 	adapter->link_duplex = FULL_DUPLEX;
85 
86 	hw->phy_configured = false;
87 	hw->preamble_len = 7;
88 	hw->ipgt = 0x60;
89 	hw->min_ifg = 0x50;
90 	hw->ipgr1 = 0x40;
91 	hw->ipgr2 = 0x60;
92 	hw->retry_buf = 2;
93 	hw->max_retry = 0xf;
94 	hw->lcol = 0x37;
95 	hw->jam_ipg = 7;
96 	hw->fc_rxd_hi = 0;
97 	hw->fc_rxd_lo = 0;
98 	hw->max_frame_size = adapter->netdev->mtu;
99 
100 	spin_lock_init(&adapter->stats_lock);
101 
102 	set_bit(__ATL2_DOWN, &adapter->flags);
103 
104 	return 0;
105 }
106 
107 /**
108  * atl2_set_multi - Multicast and Promiscuous mode set
109  * @netdev: network interface device structure
110  *
111  * The set_multi entry point is called whenever the multicast address
112  * list or the network interface flags are updated.  This routine is
113  * responsible for configuring the hardware for proper multicast,
114  * promiscuous mode, and all-multi behavior.
115  */
116 static void atl2_set_multi(struct net_device *netdev)
117 {
118 	struct atl2_adapter *adapter = netdev_priv(netdev);
119 	struct atl2_hw *hw = &adapter->hw;
120 	struct netdev_hw_addr *ha;
121 	u32 rctl;
122 	u32 hash_value;
123 
124 	/* Check for Promiscuous and All Multicast modes */
125 	rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
126 
127 	if (netdev->flags & IFF_PROMISC) {
128 		rctl |= MAC_CTRL_PROMIS_EN;
129 	} else if (netdev->flags & IFF_ALLMULTI) {
130 		rctl |= MAC_CTRL_MC_ALL_EN;
131 		rctl &= ~MAC_CTRL_PROMIS_EN;
132 	} else
133 		rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
134 
135 	ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
136 
137 	/* clear the old settings from the multicast hash table */
138 	ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
139 	ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
140 
141 	/* comoute mc addresses' hash value ,and put it into hash table */
142 	netdev_for_each_mc_addr(ha, netdev) {
143 		hash_value = atl2_hash_mc_addr(hw, ha->addr);
144 		atl2_hash_set(hw, hash_value);
145 	}
146 }
147 
148 static void init_ring_ptrs(struct atl2_adapter *adapter)
149 {
150 	/* Read / Write Ptr Initialize: */
151 	adapter->txd_write_ptr = 0;
152 	atomic_set(&adapter->txd_read_ptr, 0);
153 
154 	adapter->rxd_read_ptr = 0;
155 	adapter->rxd_write_ptr = 0;
156 
157 	atomic_set(&adapter->txs_write_ptr, 0);
158 	adapter->txs_next_clear = 0;
159 }
160 
161 /**
162  * atl2_configure - Configure Transmit&Receive Unit after Reset
163  * @adapter: board private structure
164  *
165  * Configure the Tx /Rx unit of the MAC after a reset.
166  */
167 static int atl2_configure(struct atl2_adapter *adapter)
168 {
169 	struct atl2_hw *hw = &adapter->hw;
170 	u32 value;
171 
172 	/* clear interrupt status */
173 	ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
174 
175 	/* set MAC Address */
176 	value = (((u32)hw->mac_addr[2]) << 24) |
177 		(((u32)hw->mac_addr[3]) << 16) |
178 		(((u32)hw->mac_addr[4]) << 8) |
179 		(((u32)hw->mac_addr[5]));
180 	ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
181 	value = (((u32)hw->mac_addr[0]) << 8) |
182 		(((u32)hw->mac_addr[1]));
183 	ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
184 
185 	/* HI base address */
186 	ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
187 		(u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
188 
189 	/* LO base address */
190 	ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
191 		(u32)(adapter->txd_dma & 0x00000000ffffffffULL));
192 	ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
193 		(u32)(adapter->txs_dma & 0x00000000ffffffffULL));
194 	ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
195 		(u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
196 
197 	/* element count */
198 	ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
199 	ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
200 	ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM,  (u16)adapter->rxd_ring_size);
201 
202 	/* config Internal SRAM */
203 /*
204     ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
205     ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
206 */
207 
208 	/* config IPG/IFG */
209 	value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
210 		MAC_IPG_IFG_IPGT_SHIFT) |
211 		(((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
212 		MAC_IPG_IFG_MIFG_SHIFT) |
213 		(((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
214 		MAC_IPG_IFG_IPGR1_SHIFT)|
215 		(((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
216 		MAC_IPG_IFG_IPGR2_SHIFT);
217 	ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
218 
219 	/* config  Half-Duplex Control */
220 	value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
221 		(((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
222 		MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
223 		MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
224 		(0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
225 		(((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
226 		MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
227 	ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
228 
229 	/* set Interrupt Moderator Timer */
230 	ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
231 	ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
232 
233 	/* set Interrupt Clear Timer */
234 	ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
235 
236 	/* set MTU */
237 	ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
238 		ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
239 
240 	/* 1590 */
241 	ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
242 
243 	/* flow control */
244 	ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
245 	ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
246 
247 	/* Init mailbox */
248 	ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
249 	ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
250 
251 	/* enable DMA read/write */
252 	ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
253 	ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
254 
255 	value = ATL2_READ_REG(&adapter->hw, REG_ISR);
256 	if ((value & ISR_PHY_LINKDOWN) != 0)
257 		value = 1; /* config failed */
258 	else
259 		value = 0;
260 
261 	/* clear all interrupt status */
262 	ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
263 	ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
264 	return value;
265 }
266 
267 /**
268  * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
269  * @adapter: board private structure
270  *
271  * Return 0 on success, negative on failure
272  */
273 static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
274 {
275 	struct pci_dev *pdev = adapter->pdev;
276 	int size;
277 	u8 offset = 0;
278 
279 	/* real ring DMA buffer */
280 	adapter->ring_size = size =
281 		adapter->txd_ring_size * 1 + 7 +	/* dword align */
282 		adapter->txs_ring_size * 4 + 7 +	/* dword align */
283 		adapter->rxd_ring_size * 1536 + 127;	/* 128bytes align */
284 
285 	adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
286 		&adapter->ring_dma);
287 	if (!adapter->ring_vir_addr)
288 		return -ENOMEM;
289 
290 	/* Init TXD Ring */
291 	adapter->txd_dma = adapter->ring_dma ;
292 	offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
293 	adapter->txd_dma += offset;
294 	adapter->txd_ring = adapter->ring_vir_addr + offset;
295 
296 	/* Init TXS Ring */
297 	adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
298 	offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
299 	adapter->txs_dma += offset;
300 	adapter->txs_ring = (struct tx_pkt_status *)
301 		(((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
302 
303 	/* Init RXD Ring */
304 	adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
305 	offset = (adapter->rxd_dma & 127) ?
306 		(128 - (adapter->rxd_dma & 127)) : 0;
307 	if (offset > 7)
308 		offset -= 8;
309 	else
310 		offset += (128 - 8);
311 
312 	adapter->rxd_dma += offset;
313 	adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
314 		(adapter->txs_ring_size * 4 + offset));
315 
316 /*
317  * Read / Write Ptr Initialize:
318  *      init_ring_ptrs(adapter);
319  */
320 	return 0;
321 }
322 
323 /**
324  * atl2_irq_enable - Enable default interrupt generation settings
325  * @adapter: board private structure
326  */
327 static inline void atl2_irq_enable(struct atl2_adapter *adapter)
328 {
329 	ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
330 	ATL2_WRITE_FLUSH(&adapter->hw);
331 }
332 
333 /**
334  * atl2_irq_disable - Mask off interrupt generation on the NIC
335  * @adapter: board private structure
336  */
337 static inline void atl2_irq_disable(struct atl2_adapter *adapter)
338 {
339     ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
340     ATL2_WRITE_FLUSH(&adapter->hw);
341     synchronize_irq(adapter->pdev->irq);
342 }
343 
344 static void __atl2_vlan_mode(netdev_features_t features, u32 *ctrl)
345 {
346 	if (features & NETIF_F_HW_VLAN_CTAG_RX) {
347 		/* enable VLAN tag insert/strip */
348 		*ctrl |= MAC_CTRL_RMV_VLAN;
349 	} else {
350 		/* disable VLAN tag insert/strip */
351 		*ctrl &= ~MAC_CTRL_RMV_VLAN;
352 	}
353 }
354 
355 static void atl2_vlan_mode(struct net_device *netdev,
356 	netdev_features_t features)
357 {
358 	struct atl2_adapter *adapter = netdev_priv(netdev);
359 	u32 ctrl;
360 
361 	atl2_irq_disable(adapter);
362 
363 	ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
364 	__atl2_vlan_mode(features, &ctrl);
365 	ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
366 
367 	atl2_irq_enable(adapter);
368 }
369 
370 static void atl2_restore_vlan(struct atl2_adapter *adapter)
371 {
372 	atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
373 }
374 
375 static netdev_features_t atl2_fix_features(struct net_device *netdev,
376 	netdev_features_t features)
377 {
378 	/*
379 	 * Since there is no support for separate rx/tx vlan accel
380 	 * enable/disable make sure tx flag is always in same state as rx.
381 	 */
382 	if (features & NETIF_F_HW_VLAN_CTAG_RX)
383 		features |= NETIF_F_HW_VLAN_CTAG_TX;
384 	else
385 		features &= ~NETIF_F_HW_VLAN_CTAG_TX;
386 
387 	return features;
388 }
389 
390 static int atl2_set_features(struct net_device *netdev,
391 	netdev_features_t features)
392 {
393 	netdev_features_t changed = netdev->features ^ features;
394 
395 	if (changed & NETIF_F_HW_VLAN_CTAG_RX)
396 		atl2_vlan_mode(netdev, features);
397 
398 	return 0;
399 }
400 
401 static void atl2_intr_rx(struct atl2_adapter *adapter)
402 {
403 	struct net_device *netdev = adapter->netdev;
404 	struct rx_desc *rxd;
405 	struct sk_buff *skb;
406 
407 	do {
408 		rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
409 		if (!rxd->status.update)
410 			break; /* end of tx */
411 
412 		/* clear this flag at once */
413 		rxd->status.update = 0;
414 
415 		if (rxd->status.ok && rxd->status.pkt_size >= 60) {
416 			int rx_size = (int)(rxd->status.pkt_size - 4);
417 			/* alloc new buffer */
418 			skb = netdev_alloc_skb_ip_align(netdev, rx_size);
419 			if (NULL == skb) {
420 				/*
421 				 * Check that some rx space is free. If not,
422 				 * free one and mark stats->rx_dropped++.
423 				 */
424 				netdev->stats.rx_dropped++;
425 				break;
426 			}
427 			memcpy(skb->data, rxd->packet, rx_size);
428 			skb_put(skb, rx_size);
429 			skb->protocol = eth_type_trans(skb, netdev);
430 			if (rxd->status.vlan) {
431 				u16 vlan_tag = (rxd->status.vtag>>4) |
432 					((rxd->status.vtag&7) << 13) |
433 					((rxd->status.vtag&8) << 9);
434 
435 				__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
436 			}
437 			netif_rx(skb);
438 			netdev->stats.rx_bytes += rx_size;
439 			netdev->stats.rx_packets++;
440 		} else {
441 			netdev->stats.rx_errors++;
442 
443 			if (rxd->status.ok && rxd->status.pkt_size <= 60)
444 				netdev->stats.rx_length_errors++;
445 			if (rxd->status.mcast)
446 				netdev->stats.multicast++;
447 			if (rxd->status.crc)
448 				netdev->stats.rx_crc_errors++;
449 			if (rxd->status.align)
450 				netdev->stats.rx_frame_errors++;
451 		}
452 
453 		/* advance write ptr */
454 		if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
455 			adapter->rxd_write_ptr = 0;
456 	} while (1);
457 
458 	/* update mailbox? */
459 	adapter->rxd_read_ptr = adapter->rxd_write_ptr;
460 	ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
461 }
462 
463 static void atl2_intr_tx(struct atl2_adapter *adapter)
464 {
465 	struct net_device *netdev = adapter->netdev;
466 	u32 txd_read_ptr;
467 	u32 txs_write_ptr;
468 	struct tx_pkt_status *txs;
469 	struct tx_pkt_header *txph;
470 	int free_hole = 0;
471 
472 	do {
473 		txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
474 		txs = adapter->txs_ring + txs_write_ptr;
475 		if (!txs->update)
476 			break; /* tx stop here */
477 
478 		free_hole = 1;
479 		txs->update = 0;
480 
481 		if (++txs_write_ptr == adapter->txs_ring_size)
482 			txs_write_ptr = 0;
483 		atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
484 
485 		txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
486 		txph = (struct tx_pkt_header *)
487 			(((u8 *)adapter->txd_ring) + txd_read_ptr);
488 
489 		if (txph->pkt_size != txs->pkt_size) {
490 			struct tx_pkt_status *old_txs = txs;
491 			printk(KERN_WARNING
492 				"%s: txs packet size not consistent with txd"
493 				" txd_:0x%08x, txs_:0x%08x!\n",
494 				adapter->netdev->name,
495 				*(u32 *)txph, *(u32 *)txs);
496 			printk(KERN_WARNING
497 				"txd read ptr: 0x%x\n",
498 				txd_read_ptr);
499 			txs = adapter->txs_ring + txs_write_ptr;
500 			printk(KERN_WARNING
501 				"txs-behind:0x%08x\n",
502 				*(u32 *)txs);
503 			if (txs_write_ptr < 2) {
504 				txs = adapter->txs_ring +
505 					(adapter->txs_ring_size +
506 					txs_write_ptr - 2);
507 			} else {
508 				txs = adapter->txs_ring + (txs_write_ptr - 2);
509 			}
510 			printk(KERN_WARNING
511 				"txs-before:0x%08x\n",
512 				*(u32 *)txs);
513 			txs = old_txs;
514 		}
515 
516 		 /* 4for TPH */
517 		txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
518 		if (txd_read_ptr >= adapter->txd_ring_size)
519 			txd_read_ptr -= adapter->txd_ring_size;
520 
521 		atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
522 
523 		/* tx statistics: */
524 		if (txs->ok) {
525 			netdev->stats.tx_bytes += txs->pkt_size;
526 			netdev->stats.tx_packets++;
527 		}
528 		else
529 			netdev->stats.tx_errors++;
530 
531 		if (txs->defer)
532 			netdev->stats.collisions++;
533 		if (txs->abort_col)
534 			netdev->stats.tx_aborted_errors++;
535 		if (txs->late_col)
536 			netdev->stats.tx_window_errors++;
537 		if (txs->underrun)
538 			netdev->stats.tx_fifo_errors++;
539 	} while (1);
540 
541 	if (free_hole) {
542 		if (netif_queue_stopped(adapter->netdev) &&
543 			netif_carrier_ok(adapter->netdev))
544 			netif_wake_queue(adapter->netdev);
545 	}
546 }
547 
548 static void atl2_check_for_link(struct atl2_adapter *adapter)
549 {
550 	struct net_device *netdev = adapter->netdev;
551 	u16 phy_data = 0;
552 
553 	spin_lock(&adapter->stats_lock);
554 	atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
555 	atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
556 	spin_unlock(&adapter->stats_lock);
557 
558 	/* notify upper layer link down ASAP */
559 	if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
560 		if (netif_carrier_ok(netdev)) { /* old link state: Up */
561 		printk(KERN_INFO "%s: %s NIC Link is Down\n",
562 			atl2_driver_name, netdev->name);
563 		adapter->link_speed = SPEED_0;
564 		netif_carrier_off(netdev);
565 		netif_stop_queue(netdev);
566 		}
567 	}
568 	schedule_work(&adapter->link_chg_task);
569 }
570 
571 static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
572 {
573 	u16 phy_data;
574 	spin_lock(&adapter->stats_lock);
575 	atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
576 	spin_unlock(&adapter->stats_lock);
577 }
578 
579 /**
580  * atl2_intr - Interrupt Handler
581  * @irq: interrupt number
582  * @data: pointer to a network interface device structure
583  */
584 static irqreturn_t atl2_intr(int irq, void *data)
585 {
586 	struct atl2_adapter *adapter = netdev_priv(data);
587 	struct atl2_hw *hw = &adapter->hw;
588 	u32 status;
589 
590 	status = ATL2_READ_REG(hw, REG_ISR);
591 	if (0 == status)
592 		return IRQ_NONE;
593 
594 	/* link event */
595 	if (status & ISR_PHY)
596 		atl2_clear_phy_int(adapter);
597 
598 	/* clear ISR status, and Enable CMB DMA/Disable Interrupt */
599 	ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
600 
601 	/* check if PCIE PHY Link down */
602 	if (status & ISR_PHY_LINKDOWN) {
603 		if (netif_running(adapter->netdev)) { /* reset MAC */
604 			ATL2_WRITE_REG(hw, REG_ISR, 0);
605 			ATL2_WRITE_REG(hw, REG_IMR, 0);
606 			ATL2_WRITE_FLUSH(hw);
607 			schedule_work(&adapter->reset_task);
608 			return IRQ_HANDLED;
609 		}
610 	}
611 
612 	/* check if DMA read/write error? */
613 	if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
614 		ATL2_WRITE_REG(hw, REG_ISR, 0);
615 		ATL2_WRITE_REG(hw, REG_IMR, 0);
616 		ATL2_WRITE_FLUSH(hw);
617 		schedule_work(&adapter->reset_task);
618 		return IRQ_HANDLED;
619 	}
620 
621 	/* link event */
622 	if (status & (ISR_PHY | ISR_MANUAL)) {
623 		adapter->netdev->stats.tx_carrier_errors++;
624 		atl2_check_for_link(adapter);
625 	}
626 
627 	/* transmit event */
628 	if (status & ISR_TX_EVENT)
629 		atl2_intr_tx(adapter);
630 
631 	/* rx exception */
632 	if (status & ISR_RX_EVENT)
633 		atl2_intr_rx(adapter);
634 
635 	/* re-enable Interrupt */
636 	ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
637 	return IRQ_HANDLED;
638 }
639 
640 static int atl2_request_irq(struct atl2_adapter *adapter)
641 {
642 	struct net_device *netdev = adapter->netdev;
643 	int flags, err = 0;
644 
645 	flags = IRQF_SHARED;
646 	adapter->have_msi = true;
647 	err = pci_enable_msi(adapter->pdev);
648 	if (err)
649 		adapter->have_msi = false;
650 
651 	if (adapter->have_msi)
652 		flags &= ~IRQF_SHARED;
653 
654 	return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
655 		netdev);
656 }
657 
658 /**
659  * atl2_free_ring_resources - Free Tx / RX descriptor Resources
660  * @adapter: board private structure
661  *
662  * Free all transmit software resources
663  */
664 static void atl2_free_ring_resources(struct atl2_adapter *adapter)
665 {
666 	struct pci_dev *pdev = adapter->pdev;
667 	pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
668 		adapter->ring_dma);
669 }
670 
671 /**
672  * atl2_open - Called when a network interface is made active
673  * @netdev: network interface device structure
674  *
675  * Returns 0 on success, negative value on failure
676  *
677  * The open entry point is called when a network interface is made
678  * active by the system (IFF_UP).  At this point all resources needed
679  * for transmit and receive operations are allocated, the interrupt
680  * handler is registered with the OS, the watchdog timer is started,
681  * and the stack is notified that the interface is ready.
682  */
683 static int atl2_open(struct net_device *netdev)
684 {
685 	struct atl2_adapter *adapter = netdev_priv(netdev);
686 	int err;
687 	u32 val;
688 
689 	/* disallow open during test */
690 	if (test_bit(__ATL2_TESTING, &adapter->flags))
691 		return -EBUSY;
692 
693 	/* allocate transmit descriptors */
694 	err = atl2_setup_ring_resources(adapter);
695 	if (err)
696 		return err;
697 
698 	err = atl2_init_hw(&adapter->hw);
699 	if (err) {
700 		err = -EIO;
701 		goto err_init_hw;
702 	}
703 
704 	/* hardware has been reset, we need to reload some things */
705 	atl2_set_multi(netdev);
706 	init_ring_ptrs(adapter);
707 
708 	atl2_restore_vlan(adapter);
709 
710 	if (atl2_configure(adapter)) {
711 		err = -EIO;
712 		goto err_config;
713 	}
714 
715 	err = atl2_request_irq(adapter);
716 	if (err)
717 		goto err_req_irq;
718 
719 	clear_bit(__ATL2_DOWN, &adapter->flags);
720 
721 	mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
722 
723 	val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
724 	ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
725 		val | MASTER_CTRL_MANUAL_INT);
726 
727 	atl2_irq_enable(adapter);
728 
729 	return 0;
730 
731 err_init_hw:
732 err_req_irq:
733 err_config:
734 	atl2_free_ring_resources(adapter);
735 	atl2_reset_hw(&adapter->hw);
736 
737 	return err;
738 }
739 
740 static void atl2_down(struct atl2_adapter *adapter)
741 {
742 	struct net_device *netdev = adapter->netdev;
743 
744 	/* signal that we're down so the interrupt handler does not
745 	 * reschedule our watchdog timer */
746 	set_bit(__ATL2_DOWN, &adapter->flags);
747 
748 	netif_tx_disable(netdev);
749 
750 	/* reset MAC to disable all RX/TX */
751 	atl2_reset_hw(&adapter->hw);
752 	msleep(1);
753 
754 	atl2_irq_disable(adapter);
755 
756 	del_timer_sync(&adapter->watchdog_timer);
757 	del_timer_sync(&adapter->phy_config_timer);
758 	clear_bit(0, &adapter->cfg_phy);
759 
760 	netif_carrier_off(netdev);
761 	adapter->link_speed = SPEED_0;
762 	adapter->link_duplex = -1;
763 }
764 
765 static void atl2_free_irq(struct atl2_adapter *adapter)
766 {
767 	struct net_device *netdev = adapter->netdev;
768 
769 	free_irq(adapter->pdev->irq, netdev);
770 
771 #ifdef CONFIG_PCI_MSI
772 	if (adapter->have_msi)
773 		pci_disable_msi(adapter->pdev);
774 #endif
775 }
776 
777 /**
778  * atl2_close - Disables a network interface
779  * @netdev: network interface device structure
780  *
781  * Returns 0, this is not allowed to fail
782  *
783  * The close entry point is called when an interface is de-activated
784  * by the OS.  The hardware is still under the drivers control, but
785  * needs to be disabled.  A global MAC reset is issued to stop the
786  * hardware, and all transmit and receive resources are freed.
787  */
788 static int atl2_close(struct net_device *netdev)
789 {
790 	struct atl2_adapter *adapter = netdev_priv(netdev);
791 
792 	WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
793 
794 	atl2_down(adapter);
795 	atl2_free_irq(adapter);
796 	atl2_free_ring_resources(adapter);
797 
798 	return 0;
799 }
800 
801 static inline int TxsFreeUnit(struct atl2_adapter *adapter)
802 {
803 	u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
804 
805 	return (adapter->txs_next_clear >= txs_write_ptr) ?
806 		(int) (adapter->txs_ring_size - adapter->txs_next_clear +
807 		txs_write_ptr - 1) :
808 		(int) (txs_write_ptr - adapter->txs_next_clear - 1);
809 }
810 
811 static inline int TxdFreeBytes(struct atl2_adapter *adapter)
812 {
813 	u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
814 
815 	return (adapter->txd_write_ptr >= txd_read_ptr) ?
816 		(int) (adapter->txd_ring_size - adapter->txd_write_ptr +
817 		txd_read_ptr - 1) :
818 		(int) (txd_read_ptr - adapter->txd_write_ptr - 1);
819 }
820 
821 static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
822 					 struct net_device *netdev)
823 {
824 	struct atl2_adapter *adapter = netdev_priv(netdev);
825 	struct tx_pkt_header *txph;
826 	u32 offset, copy_len;
827 	int txs_unused;
828 	int txbuf_unused;
829 
830 	if (test_bit(__ATL2_DOWN, &adapter->flags)) {
831 		dev_kfree_skb_any(skb);
832 		return NETDEV_TX_OK;
833 	}
834 
835 	if (unlikely(skb->len <= 0)) {
836 		dev_kfree_skb_any(skb);
837 		return NETDEV_TX_OK;
838 	}
839 
840 	txs_unused = TxsFreeUnit(adapter);
841 	txbuf_unused = TxdFreeBytes(adapter);
842 
843 	if (skb->len + sizeof(struct tx_pkt_header) + 4  > txbuf_unused ||
844 		txs_unused < 1) {
845 		/* not enough resources */
846 		netif_stop_queue(netdev);
847 		return NETDEV_TX_BUSY;
848 	}
849 
850 	offset = adapter->txd_write_ptr;
851 
852 	txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
853 
854 	*(u32 *)txph = 0;
855 	txph->pkt_size = skb->len;
856 
857 	offset += 4;
858 	if (offset >= adapter->txd_ring_size)
859 		offset -= adapter->txd_ring_size;
860 	copy_len = adapter->txd_ring_size - offset;
861 	if (copy_len >= skb->len) {
862 		memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
863 		offset += ((u32)(skb->len + 3) & ~3);
864 	} else {
865 		memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
866 		memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
867 			skb->len-copy_len);
868 		offset = ((u32)(skb->len-copy_len + 3) & ~3);
869 	}
870 #ifdef NETIF_F_HW_VLAN_CTAG_TX
871 	if (skb_vlan_tag_present(skb)) {
872 		u16 vlan_tag = skb_vlan_tag_get(skb);
873 		vlan_tag = (vlan_tag << 4) |
874 			(vlan_tag >> 13) |
875 			((vlan_tag >> 9) & 0x8);
876 		txph->ins_vlan = 1;
877 		txph->vlan = vlan_tag;
878 	}
879 #endif
880 	if (offset >= adapter->txd_ring_size)
881 		offset -= adapter->txd_ring_size;
882 	adapter->txd_write_ptr = offset;
883 
884 	/* clear txs before send */
885 	adapter->txs_ring[adapter->txs_next_clear].update = 0;
886 	if (++adapter->txs_next_clear == adapter->txs_ring_size)
887 		adapter->txs_next_clear = 0;
888 
889 	ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
890 		(adapter->txd_write_ptr >> 2));
891 
892 	dev_consume_skb_any(skb);
893 	return NETDEV_TX_OK;
894 }
895 
896 /**
897  * atl2_change_mtu - Change the Maximum Transfer Unit
898  * @netdev: network interface device structure
899  * @new_mtu: new value for maximum frame size
900  *
901  * Returns 0 on success, negative on failure
902  */
903 static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
904 {
905 	struct atl2_adapter *adapter = netdev_priv(netdev);
906 	struct atl2_hw *hw = &adapter->hw;
907 
908 	/* set MTU */
909 	netdev->mtu = new_mtu;
910 	hw->max_frame_size = new_mtu;
911 	ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ETH_HLEN +
912 		       VLAN_HLEN + ETH_FCS_LEN);
913 
914 	return 0;
915 }
916 
917 /**
918  * atl2_set_mac - Change the Ethernet Address of the NIC
919  * @netdev: network interface device structure
920  * @p: pointer to an address structure
921  *
922  * Returns 0 on success, negative on failure
923  */
924 static int atl2_set_mac(struct net_device *netdev, void *p)
925 {
926 	struct atl2_adapter *adapter = netdev_priv(netdev);
927 	struct sockaddr *addr = p;
928 
929 	if (!is_valid_ether_addr(addr->sa_data))
930 		return -EADDRNOTAVAIL;
931 
932 	if (netif_running(netdev))
933 		return -EBUSY;
934 
935 	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
936 	memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
937 
938 	atl2_set_mac_addr(&adapter->hw);
939 
940 	return 0;
941 }
942 
943 static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
944 {
945 	struct atl2_adapter *adapter = netdev_priv(netdev);
946 	struct mii_ioctl_data *data = if_mii(ifr);
947 	unsigned long flags;
948 
949 	switch (cmd) {
950 	case SIOCGMIIPHY:
951 		data->phy_id = 0;
952 		break;
953 	case SIOCGMIIREG:
954 		spin_lock_irqsave(&adapter->stats_lock, flags);
955 		if (atl2_read_phy_reg(&adapter->hw,
956 			data->reg_num & 0x1F, &data->val_out)) {
957 			spin_unlock_irqrestore(&adapter->stats_lock, flags);
958 			return -EIO;
959 		}
960 		spin_unlock_irqrestore(&adapter->stats_lock, flags);
961 		break;
962 	case SIOCSMIIREG:
963 		if (data->reg_num & ~(0x1F))
964 			return -EFAULT;
965 		spin_lock_irqsave(&adapter->stats_lock, flags);
966 		if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
967 			data->val_in)) {
968 			spin_unlock_irqrestore(&adapter->stats_lock, flags);
969 			return -EIO;
970 		}
971 		spin_unlock_irqrestore(&adapter->stats_lock, flags);
972 		break;
973 	default:
974 		return -EOPNOTSUPP;
975 	}
976 	return 0;
977 }
978 
979 static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
980 {
981 	switch (cmd) {
982 	case SIOCGMIIPHY:
983 	case SIOCGMIIREG:
984 	case SIOCSMIIREG:
985 		return atl2_mii_ioctl(netdev, ifr, cmd);
986 #ifdef ETHTOOL_OPS_COMPAT
987 	case SIOCETHTOOL:
988 		return ethtool_ioctl(ifr);
989 #endif
990 	default:
991 		return -EOPNOTSUPP;
992 	}
993 }
994 
995 /**
996  * atl2_tx_timeout - Respond to a Tx Hang
997  * @netdev: network interface device structure
998  */
999 static void atl2_tx_timeout(struct net_device *netdev, unsigned int txqueue)
1000 {
1001 	struct atl2_adapter *adapter = netdev_priv(netdev);
1002 
1003 	/* Do the reset outside of interrupt context */
1004 	schedule_work(&adapter->reset_task);
1005 }
1006 
1007 /**
1008  * atl2_watchdog - Timer Call-back
1009  * @data: pointer to netdev cast into an unsigned long
1010  */
1011 static void atl2_watchdog(struct timer_list *t)
1012 {
1013 	struct atl2_adapter *adapter = from_timer(adapter, t, watchdog_timer);
1014 
1015 	if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1016 		u32 drop_rxd, drop_rxs;
1017 		unsigned long flags;
1018 
1019 		spin_lock_irqsave(&adapter->stats_lock, flags);
1020 		drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
1021 		drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
1022 		spin_unlock_irqrestore(&adapter->stats_lock, flags);
1023 
1024 		adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
1025 
1026 		/* Reset the timer */
1027 		mod_timer(&adapter->watchdog_timer,
1028 			  round_jiffies(jiffies + 4 * HZ));
1029 	}
1030 }
1031 
1032 /**
1033  * atl2_phy_config - Timer Call-back
1034  * @data: pointer to netdev cast into an unsigned long
1035  */
1036 static void atl2_phy_config(struct timer_list *t)
1037 {
1038 	struct atl2_adapter *adapter = from_timer(adapter, t,
1039 						  phy_config_timer);
1040 	struct atl2_hw *hw = &adapter->hw;
1041 	unsigned long flags;
1042 
1043 	spin_lock_irqsave(&adapter->stats_lock, flags);
1044 	atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
1045 	atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
1046 		MII_CR_RESTART_AUTO_NEG);
1047 	spin_unlock_irqrestore(&adapter->stats_lock, flags);
1048 	clear_bit(0, &adapter->cfg_phy);
1049 }
1050 
1051 static int atl2_up(struct atl2_adapter *adapter)
1052 {
1053 	struct net_device *netdev = adapter->netdev;
1054 	int err = 0;
1055 	u32 val;
1056 
1057 	/* hardware has been reset, we need to reload some things */
1058 
1059 	err = atl2_init_hw(&adapter->hw);
1060 	if (err) {
1061 		err = -EIO;
1062 		return err;
1063 	}
1064 
1065 	atl2_set_multi(netdev);
1066 	init_ring_ptrs(adapter);
1067 
1068 	atl2_restore_vlan(adapter);
1069 
1070 	if (atl2_configure(adapter)) {
1071 		err = -EIO;
1072 		goto err_up;
1073 	}
1074 
1075 	clear_bit(__ATL2_DOWN, &adapter->flags);
1076 
1077 	val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
1078 	ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
1079 		MASTER_CTRL_MANUAL_INT);
1080 
1081 	atl2_irq_enable(adapter);
1082 
1083 err_up:
1084 	return err;
1085 }
1086 
1087 static void atl2_reinit_locked(struct atl2_adapter *adapter)
1088 {
1089 	WARN_ON(in_interrupt());
1090 	while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1091 		msleep(1);
1092 	atl2_down(adapter);
1093 	atl2_up(adapter);
1094 	clear_bit(__ATL2_RESETTING, &adapter->flags);
1095 }
1096 
1097 static void atl2_reset_task(struct work_struct *work)
1098 {
1099 	struct atl2_adapter *adapter;
1100 	adapter = container_of(work, struct atl2_adapter, reset_task);
1101 
1102 	atl2_reinit_locked(adapter);
1103 }
1104 
1105 static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
1106 {
1107 	u32 value;
1108 	struct atl2_hw *hw = &adapter->hw;
1109 	struct net_device *netdev = adapter->netdev;
1110 
1111 	/* Config MAC CTRL Register */
1112 	value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1113 
1114 	/* duplex */
1115 	if (FULL_DUPLEX == adapter->link_duplex)
1116 		value |= MAC_CTRL_DUPLX;
1117 
1118 	/* flow control */
1119 	value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
1120 
1121 	/* PAD & CRC */
1122 	value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1123 
1124 	/* preamble length */
1125 	value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
1126 		MAC_CTRL_PRMLEN_SHIFT);
1127 
1128 	/* vlan */
1129 	__atl2_vlan_mode(netdev->features, &value);
1130 
1131 	/* filter mode */
1132 	value |= MAC_CTRL_BC_EN;
1133 	if (netdev->flags & IFF_PROMISC)
1134 		value |= MAC_CTRL_PROMIS_EN;
1135 	else if (netdev->flags & IFF_ALLMULTI)
1136 		value |= MAC_CTRL_MC_ALL_EN;
1137 
1138 	/* half retry buffer */
1139 	value |= (((u32)(adapter->hw.retry_buf &
1140 		MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1141 
1142 	ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1143 }
1144 
1145 static int atl2_check_link(struct atl2_adapter *adapter)
1146 {
1147 	struct atl2_hw *hw = &adapter->hw;
1148 	struct net_device *netdev = adapter->netdev;
1149 	int ret_val;
1150 	u16 speed, duplex, phy_data;
1151 	int reconfig = 0;
1152 
1153 	/* MII_BMSR must read twise */
1154 	atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1155 	atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1156 	if (!(phy_data&BMSR_LSTATUS)) { /* link down */
1157 		if (netif_carrier_ok(netdev)) { /* old link state: Up */
1158 			u32 value;
1159 			/* disable rx */
1160 			value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1161 			value &= ~MAC_CTRL_RX_EN;
1162 			ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1163 			adapter->link_speed = SPEED_0;
1164 			netif_carrier_off(netdev);
1165 			netif_stop_queue(netdev);
1166 		}
1167 		return 0;
1168 	}
1169 
1170 	/* Link Up */
1171 	ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1172 	if (ret_val)
1173 		return ret_val;
1174 	switch (hw->MediaType) {
1175 	case MEDIA_TYPE_100M_FULL:
1176 		if (speed  != SPEED_100 || duplex != FULL_DUPLEX)
1177 			reconfig = 1;
1178 		break;
1179 	case MEDIA_TYPE_100M_HALF:
1180 		if (speed  != SPEED_100 || duplex != HALF_DUPLEX)
1181 			reconfig = 1;
1182 		break;
1183 	case MEDIA_TYPE_10M_FULL:
1184 		if (speed != SPEED_10 || duplex != FULL_DUPLEX)
1185 			reconfig = 1;
1186 		break;
1187 	case MEDIA_TYPE_10M_HALF:
1188 		if (speed  != SPEED_10 || duplex != HALF_DUPLEX)
1189 			reconfig = 1;
1190 		break;
1191 	}
1192 	/* link result is our setting */
1193 	if (reconfig == 0) {
1194 		if (adapter->link_speed != speed ||
1195 			adapter->link_duplex != duplex) {
1196 			adapter->link_speed = speed;
1197 			adapter->link_duplex = duplex;
1198 			atl2_setup_mac_ctrl(adapter);
1199 			printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
1200 				atl2_driver_name, netdev->name,
1201 				adapter->link_speed,
1202 				adapter->link_duplex == FULL_DUPLEX ?
1203 					"Full Duplex" : "Half Duplex");
1204 		}
1205 
1206 		if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
1207 			netif_carrier_on(netdev);
1208 			netif_wake_queue(netdev);
1209 		}
1210 		return 0;
1211 	}
1212 
1213 	/* change original link status */
1214 	if (netif_carrier_ok(netdev)) {
1215 		u32 value;
1216 		/* disable rx */
1217 		value = ATL2_READ_REG(hw, REG_MAC_CTRL);
1218 		value &= ~MAC_CTRL_RX_EN;
1219 		ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
1220 
1221 		adapter->link_speed = SPEED_0;
1222 		netif_carrier_off(netdev);
1223 		netif_stop_queue(netdev);
1224 	}
1225 
1226 	/* auto-neg, insert timer to re-config phy
1227 	 * (if interval smaller than 5 seconds, something strange) */
1228 	if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
1229 		if (!test_and_set_bit(0, &adapter->cfg_phy))
1230 			mod_timer(&adapter->phy_config_timer,
1231 				  round_jiffies(jiffies + 5 * HZ));
1232 	}
1233 
1234 	return 0;
1235 }
1236 
1237 /**
1238  * atl2_link_chg_task - deal with link change event Out of interrupt context
1239  */
1240 static void atl2_link_chg_task(struct work_struct *work)
1241 {
1242 	struct atl2_adapter *adapter;
1243 	unsigned long flags;
1244 
1245 	adapter = container_of(work, struct atl2_adapter, link_chg_task);
1246 
1247 	spin_lock_irqsave(&adapter->stats_lock, flags);
1248 	atl2_check_link(adapter);
1249 	spin_unlock_irqrestore(&adapter->stats_lock, flags);
1250 }
1251 
1252 static void atl2_setup_pcicmd(struct pci_dev *pdev)
1253 {
1254 	u16 cmd;
1255 
1256 	pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1257 
1258 	if (cmd & PCI_COMMAND_INTX_DISABLE)
1259 		cmd &= ~PCI_COMMAND_INTX_DISABLE;
1260 	if (cmd & PCI_COMMAND_IO)
1261 		cmd &= ~PCI_COMMAND_IO;
1262 	if (0 == (cmd & PCI_COMMAND_MEMORY))
1263 		cmd |= PCI_COMMAND_MEMORY;
1264 	if (0 == (cmd & PCI_COMMAND_MASTER))
1265 		cmd |= PCI_COMMAND_MASTER;
1266 	pci_write_config_word(pdev, PCI_COMMAND, cmd);
1267 
1268 	/*
1269 	 * some motherboards BIOS(PXE/EFI) driver may set PME
1270 	 * while they transfer control to OS (Windows/Linux)
1271 	 * so we should clear this bit before NIC work normally
1272 	 */
1273 	pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
1274 }
1275 
1276 #ifdef CONFIG_NET_POLL_CONTROLLER
1277 static void atl2_poll_controller(struct net_device *netdev)
1278 {
1279 	disable_irq(netdev->irq);
1280 	atl2_intr(netdev->irq, netdev);
1281 	enable_irq(netdev->irq);
1282 }
1283 #endif
1284 
1285 
1286 static const struct net_device_ops atl2_netdev_ops = {
1287 	.ndo_open		= atl2_open,
1288 	.ndo_stop		= atl2_close,
1289 	.ndo_start_xmit		= atl2_xmit_frame,
1290 	.ndo_set_rx_mode	= atl2_set_multi,
1291 	.ndo_validate_addr	= eth_validate_addr,
1292 	.ndo_set_mac_address	= atl2_set_mac,
1293 	.ndo_change_mtu		= atl2_change_mtu,
1294 	.ndo_fix_features	= atl2_fix_features,
1295 	.ndo_set_features	= atl2_set_features,
1296 	.ndo_do_ioctl		= atl2_ioctl,
1297 	.ndo_tx_timeout		= atl2_tx_timeout,
1298 #ifdef CONFIG_NET_POLL_CONTROLLER
1299 	.ndo_poll_controller	= atl2_poll_controller,
1300 #endif
1301 };
1302 
1303 /**
1304  * atl2_probe - Device Initialization Routine
1305  * @pdev: PCI device information struct
1306  * @ent: entry in atl2_pci_tbl
1307  *
1308  * Returns 0 on success, negative on failure
1309  *
1310  * atl2_probe initializes an adapter identified by a pci_dev structure.
1311  * The OS initialization, configuring of the adapter private structure,
1312  * and a hardware reset occur.
1313  */
1314 static int atl2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1315 {
1316 	struct net_device *netdev;
1317 	struct atl2_adapter *adapter;
1318 	static int cards_found = 0;
1319 	unsigned long mmio_start;
1320 	int mmio_len;
1321 	int err;
1322 
1323 	err = pci_enable_device(pdev);
1324 	if (err)
1325 		return err;
1326 
1327 	/*
1328 	 * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
1329 	 * until the kernel has the proper infrastructure to support 64-bit DMA
1330 	 * on these devices.
1331 	 */
1332 	if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
1333 		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
1334 		printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
1335 		err = -EIO;
1336 		goto err_dma;
1337 	}
1338 
1339 	/* Mark all PCI regions associated with PCI device
1340 	 * pdev as being reserved by owner atl2_driver_name */
1341 	err = pci_request_regions(pdev, atl2_driver_name);
1342 	if (err)
1343 		goto err_pci_reg;
1344 
1345 	/* Enables bus-mastering on the device and calls
1346 	 * pcibios_set_master to do the needed arch specific settings */
1347 	pci_set_master(pdev);
1348 
1349 	netdev = alloc_etherdev(sizeof(struct atl2_adapter));
1350 	if (!netdev) {
1351 		err = -ENOMEM;
1352 		goto err_alloc_etherdev;
1353 	}
1354 
1355 	SET_NETDEV_DEV(netdev, &pdev->dev);
1356 
1357 	pci_set_drvdata(pdev, netdev);
1358 	adapter = netdev_priv(netdev);
1359 	adapter->netdev = netdev;
1360 	adapter->pdev = pdev;
1361 	adapter->hw.back = adapter;
1362 
1363 	mmio_start = pci_resource_start(pdev, 0x0);
1364 	mmio_len = pci_resource_len(pdev, 0x0);
1365 
1366 	adapter->hw.mem_rang = (u32)mmio_len;
1367 	adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
1368 	if (!adapter->hw.hw_addr) {
1369 		err = -EIO;
1370 		goto err_ioremap;
1371 	}
1372 
1373 	atl2_setup_pcicmd(pdev);
1374 
1375 	netdev->netdev_ops = &atl2_netdev_ops;
1376 	netdev->ethtool_ops = &atl2_ethtool_ops;
1377 	netdev->watchdog_timeo = 5 * HZ;
1378 	netdev->min_mtu = 40;
1379 	netdev->max_mtu = ETH_DATA_LEN + VLAN_HLEN;
1380 	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1381 
1382 	netdev->mem_start = mmio_start;
1383 	netdev->mem_end = mmio_start + mmio_len;
1384 	adapter->bd_number = cards_found;
1385 	adapter->pci_using_64 = false;
1386 
1387 	/* setup the private structure */
1388 	err = atl2_sw_init(adapter);
1389 	if (err)
1390 		goto err_sw_init;
1391 
1392 	netdev->hw_features = NETIF_F_HW_VLAN_CTAG_RX;
1393 	netdev->features |= (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
1394 
1395 	/* Init PHY as early as possible due to power saving issue  */
1396 	atl2_phy_init(&adapter->hw);
1397 
1398 	/* reset the controller to
1399 	 * put the device in a known good starting state */
1400 
1401 	if (atl2_reset_hw(&adapter->hw)) {
1402 		err = -EIO;
1403 		goto err_reset;
1404 	}
1405 
1406 	/* copy the MAC address out of the EEPROM */
1407 	atl2_read_mac_addr(&adapter->hw);
1408 	memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
1409 	if (!is_valid_ether_addr(netdev->dev_addr)) {
1410 		err = -EIO;
1411 		goto err_eeprom;
1412 	}
1413 
1414 	atl2_check_options(adapter);
1415 
1416 	timer_setup(&adapter->watchdog_timer, atl2_watchdog, 0);
1417 
1418 	timer_setup(&adapter->phy_config_timer, atl2_phy_config, 0);
1419 
1420 	INIT_WORK(&adapter->reset_task, atl2_reset_task);
1421 	INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
1422 
1423 	strcpy(netdev->name, "eth%d"); /* ?? */
1424 	err = register_netdev(netdev);
1425 	if (err)
1426 		goto err_register;
1427 
1428 	/* assume we have no link for now */
1429 	netif_carrier_off(netdev);
1430 	netif_stop_queue(netdev);
1431 
1432 	cards_found++;
1433 
1434 	return 0;
1435 
1436 err_reset:
1437 err_register:
1438 err_sw_init:
1439 err_eeprom:
1440 	iounmap(adapter->hw.hw_addr);
1441 err_ioremap:
1442 	free_netdev(netdev);
1443 err_alloc_etherdev:
1444 	pci_release_regions(pdev);
1445 err_pci_reg:
1446 err_dma:
1447 	pci_disable_device(pdev);
1448 	return err;
1449 }
1450 
1451 /**
1452  * atl2_remove - Device Removal Routine
1453  * @pdev: PCI device information struct
1454  *
1455  * atl2_remove is called by the PCI subsystem to alert the driver
1456  * that it should release a PCI device.  The could be caused by a
1457  * Hot-Plug event, or because the driver is going to be removed from
1458  * memory.
1459  */
1460 /* FIXME: write the original MAC address back in case it was changed from a
1461  * BIOS-set value, as in atl1 -- CHS */
1462 static void atl2_remove(struct pci_dev *pdev)
1463 {
1464 	struct net_device *netdev = pci_get_drvdata(pdev);
1465 	struct atl2_adapter *adapter = netdev_priv(netdev);
1466 
1467 	/* flush_scheduled work may reschedule our watchdog task, so
1468 	 * explicitly disable watchdog tasks from being rescheduled  */
1469 	set_bit(__ATL2_DOWN, &adapter->flags);
1470 
1471 	del_timer_sync(&adapter->watchdog_timer);
1472 	del_timer_sync(&adapter->phy_config_timer);
1473 	cancel_work_sync(&adapter->reset_task);
1474 	cancel_work_sync(&adapter->link_chg_task);
1475 
1476 	unregister_netdev(netdev);
1477 
1478 	atl2_force_ps(&adapter->hw);
1479 
1480 	iounmap(adapter->hw.hw_addr);
1481 	pci_release_regions(pdev);
1482 
1483 	free_netdev(netdev);
1484 
1485 	pci_disable_device(pdev);
1486 }
1487 
1488 static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
1489 {
1490 	struct net_device *netdev = pci_get_drvdata(pdev);
1491 	struct atl2_adapter *adapter = netdev_priv(netdev);
1492 	struct atl2_hw *hw = &adapter->hw;
1493 	u16 speed, duplex;
1494 	u32 ctrl = 0;
1495 	u32 wufc = adapter->wol;
1496 
1497 #ifdef CONFIG_PM
1498 	int retval = 0;
1499 #endif
1500 
1501 	netif_device_detach(netdev);
1502 
1503 	if (netif_running(netdev)) {
1504 		WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
1505 		atl2_down(adapter);
1506 	}
1507 
1508 #ifdef CONFIG_PM
1509 	retval = pci_save_state(pdev);
1510 	if (retval)
1511 		return retval;
1512 #endif
1513 
1514 	atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1515 	atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
1516 	if (ctrl & BMSR_LSTATUS)
1517 		wufc &= ~ATLX_WUFC_LNKC;
1518 
1519 	if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
1520 		u32 ret_val;
1521 		/* get current link speed & duplex */
1522 		ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
1523 		if (ret_val) {
1524 			printk(KERN_DEBUG
1525 				"%s: get speed&duplex error while suspend\n",
1526 				atl2_driver_name);
1527 			goto wol_dis;
1528 		}
1529 
1530 		ctrl = 0;
1531 
1532 		/* turn on magic packet wol */
1533 		if (wufc & ATLX_WUFC_MAG)
1534 			ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
1535 
1536 		/* ignore Link Chg event when Link is up */
1537 		ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1538 
1539 		/* Config MAC CTRL Register */
1540 		ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
1541 		if (FULL_DUPLEX == adapter->link_duplex)
1542 			ctrl |= MAC_CTRL_DUPLX;
1543 		ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
1544 		ctrl |= (((u32)adapter->hw.preamble_len &
1545 			MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
1546 		ctrl |= (((u32)(adapter->hw.retry_buf &
1547 			MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
1548 			MAC_CTRL_HALF_LEFT_BUF_SHIFT);
1549 		if (wufc & ATLX_WUFC_MAG) {
1550 			/* magic packet maybe Broadcast&multicast&Unicast */
1551 			ctrl |= MAC_CTRL_BC_EN;
1552 		}
1553 
1554 		ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
1555 
1556 		/* pcie patch */
1557 		ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1558 		ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1559 		ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1560 		ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1561 		ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1562 		ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1563 
1564 		pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1565 		goto suspend_exit;
1566 	}
1567 
1568 	if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
1569 		/* link is down, so only LINK CHG WOL event enable */
1570 		ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
1571 		ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
1572 		ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
1573 
1574 		/* pcie patch */
1575 		ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1576 		ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1577 		ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1578 		ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1579 		ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1580 		ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1581 
1582 		hw->phy_configured = false; /* re-init PHY when resume */
1583 
1584 		pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
1585 
1586 		goto suspend_exit;
1587 	}
1588 
1589 wol_dis:
1590 	/* WOL disabled */
1591 	ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
1592 
1593 	/* pcie patch */
1594 	ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
1595 	ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
1596 	ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
1597 	ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
1598 	ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
1599 	ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
1600 
1601 	atl2_force_ps(hw);
1602 	hw->phy_configured = false; /* re-init PHY when resume */
1603 
1604 	pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
1605 
1606 suspend_exit:
1607 	if (netif_running(netdev))
1608 		atl2_free_irq(adapter);
1609 
1610 	pci_disable_device(pdev);
1611 
1612 	pci_set_power_state(pdev, pci_choose_state(pdev, state));
1613 
1614 	return 0;
1615 }
1616 
1617 #ifdef CONFIG_PM
1618 static int atl2_resume(struct pci_dev *pdev)
1619 {
1620 	struct net_device *netdev = pci_get_drvdata(pdev);
1621 	struct atl2_adapter *adapter = netdev_priv(netdev);
1622 	u32 err;
1623 
1624 	pci_set_power_state(pdev, PCI_D0);
1625 	pci_restore_state(pdev);
1626 
1627 	err = pci_enable_device(pdev);
1628 	if (err) {
1629 		printk(KERN_ERR
1630 			"atl2: Cannot enable PCI device from suspend\n");
1631 		return err;
1632 	}
1633 
1634 	pci_set_master(pdev);
1635 
1636 	ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
1637 
1638 	pci_enable_wake(pdev, PCI_D3hot, 0);
1639 	pci_enable_wake(pdev, PCI_D3cold, 0);
1640 
1641 	ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
1642 
1643 	if (netif_running(netdev)) {
1644 		err = atl2_request_irq(adapter);
1645 		if (err)
1646 			return err;
1647 	}
1648 
1649 	atl2_reset_hw(&adapter->hw);
1650 
1651 	if (netif_running(netdev))
1652 		atl2_up(adapter);
1653 
1654 	netif_device_attach(netdev);
1655 
1656 	return 0;
1657 }
1658 #endif
1659 
1660 static void atl2_shutdown(struct pci_dev *pdev)
1661 {
1662 	atl2_suspend(pdev, PMSG_SUSPEND);
1663 }
1664 
1665 static struct pci_driver atl2_driver = {
1666 	.name     = atl2_driver_name,
1667 	.id_table = atl2_pci_tbl,
1668 	.probe    = atl2_probe,
1669 	.remove   = atl2_remove,
1670 	/* Power Management Hooks */
1671 	.suspend  = atl2_suspend,
1672 #ifdef CONFIG_PM
1673 	.resume   = atl2_resume,
1674 #endif
1675 	.shutdown = atl2_shutdown,
1676 };
1677 
1678 /**
1679  * atl2_init_module - Driver Registration Routine
1680  *
1681  * atl2_init_module is the first routine called when the driver is
1682  * loaded. All it does is register with the PCI subsystem.
1683  */
1684 static int __init atl2_init_module(void)
1685 {
1686 	return pci_register_driver(&atl2_driver);
1687 }
1688 module_init(atl2_init_module);
1689 
1690 /**
1691  * atl2_exit_module - Driver Exit Cleanup Routine
1692  *
1693  * atl2_exit_module is called just before the driver is removed
1694  * from memory.
1695  */
1696 static void __exit atl2_exit_module(void)
1697 {
1698 	pci_unregister_driver(&atl2_driver);
1699 }
1700 module_exit(atl2_exit_module);
1701 
1702 static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1703 {
1704 	struct atl2_adapter *adapter = hw->back;
1705 	pci_read_config_word(adapter->pdev, reg, value);
1706 }
1707 
1708 static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
1709 {
1710 	struct atl2_adapter *adapter = hw->back;
1711 	pci_write_config_word(adapter->pdev, reg, *value);
1712 }
1713 
1714 static int atl2_get_link_ksettings(struct net_device *netdev,
1715 				   struct ethtool_link_ksettings *cmd)
1716 {
1717 	struct atl2_adapter *adapter = netdev_priv(netdev);
1718 	struct atl2_hw *hw = &adapter->hw;
1719 	u32 supported, advertising;
1720 
1721 	supported = (SUPPORTED_10baseT_Half |
1722 		SUPPORTED_10baseT_Full |
1723 		SUPPORTED_100baseT_Half |
1724 		SUPPORTED_100baseT_Full |
1725 		SUPPORTED_Autoneg |
1726 		SUPPORTED_TP);
1727 	advertising = ADVERTISED_TP;
1728 
1729 	advertising |= ADVERTISED_Autoneg;
1730 	advertising |= hw->autoneg_advertised;
1731 
1732 	cmd->base.port = PORT_TP;
1733 	cmd->base.phy_address = 0;
1734 
1735 	if (adapter->link_speed != SPEED_0) {
1736 		cmd->base.speed = adapter->link_speed;
1737 		if (adapter->link_duplex == FULL_DUPLEX)
1738 			cmd->base.duplex = DUPLEX_FULL;
1739 		else
1740 			cmd->base.duplex = DUPLEX_HALF;
1741 	} else {
1742 		cmd->base.speed = SPEED_UNKNOWN;
1743 		cmd->base.duplex = DUPLEX_UNKNOWN;
1744 	}
1745 
1746 	cmd->base.autoneg = AUTONEG_ENABLE;
1747 
1748 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1749 						supported);
1750 	ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1751 						advertising);
1752 
1753 	return 0;
1754 }
1755 
1756 static int atl2_set_link_ksettings(struct net_device *netdev,
1757 				   const struct ethtool_link_ksettings *cmd)
1758 {
1759 	struct atl2_adapter *adapter = netdev_priv(netdev);
1760 	struct atl2_hw *hw = &adapter->hw;
1761 	u32 advertising;
1762 
1763 	ethtool_convert_link_mode_to_legacy_u32(&advertising,
1764 						cmd->link_modes.advertising);
1765 
1766 	while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
1767 		msleep(1);
1768 
1769 	if (cmd->base.autoneg == AUTONEG_ENABLE) {
1770 #define MY_ADV_MASK	(ADVERTISE_10_HALF | \
1771 			 ADVERTISE_10_FULL | \
1772 			 ADVERTISE_100_HALF| \
1773 			 ADVERTISE_100_FULL)
1774 
1775 		if ((advertising & MY_ADV_MASK) == MY_ADV_MASK) {
1776 			hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
1777 			hw->autoneg_advertised =  MY_ADV_MASK;
1778 		} else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_FULL) {
1779 			hw->MediaType = MEDIA_TYPE_100M_FULL;
1780 			hw->autoneg_advertised = ADVERTISE_100_FULL;
1781 		} else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_HALF) {
1782 			hw->MediaType = MEDIA_TYPE_100M_HALF;
1783 			hw->autoneg_advertised = ADVERTISE_100_HALF;
1784 		} else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_FULL) {
1785 			hw->MediaType = MEDIA_TYPE_10M_FULL;
1786 			hw->autoneg_advertised = ADVERTISE_10_FULL;
1787 		}  else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_HALF) {
1788 			hw->MediaType = MEDIA_TYPE_10M_HALF;
1789 			hw->autoneg_advertised = ADVERTISE_10_HALF;
1790 		} else {
1791 			clear_bit(__ATL2_RESETTING, &adapter->flags);
1792 			return -EINVAL;
1793 		}
1794 		advertising = hw->autoneg_advertised |
1795 			ADVERTISED_TP | ADVERTISED_Autoneg;
1796 	} else {
1797 		clear_bit(__ATL2_RESETTING, &adapter->flags);
1798 		return -EINVAL;
1799 	}
1800 
1801 	/* reset the link */
1802 	if (netif_running(adapter->netdev)) {
1803 		atl2_down(adapter);
1804 		atl2_up(adapter);
1805 	} else
1806 		atl2_reset_hw(&adapter->hw);
1807 
1808 	clear_bit(__ATL2_RESETTING, &adapter->flags);
1809 	return 0;
1810 }
1811 
1812 static u32 atl2_get_msglevel(struct net_device *netdev)
1813 {
1814 	return 0;
1815 }
1816 
1817 /*
1818  * It's sane for this to be empty, but we might want to take advantage of this.
1819  */
1820 static void atl2_set_msglevel(struct net_device *netdev, u32 data)
1821 {
1822 }
1823 
1824 static int atl2_get_regs_len(struct net_device *netdev)
1825 {
1826 #define ATL2_REGS_LEN 42
1827 	return sizeof(u32) * ATL2_REGS_LEN;
1828 }
1829 
1830 static void atl2_get_regs(struct net_device *netdev,
1831 	struct ethtool_regs *regs, void *p)
1832 {
1833 	struct atl2_adapter *adapter = netdev_priv(netdev);
1834 	struct atl2_hw *hw = &adapter->hw;
1835 	u32 *regs_buff = p;
1836 	u16 phy_data;
1837 
1838 	memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
1839 
1840 	regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
1841 
1842 	regs_buff[0]  = ATL2_READ_REG(hw, REG_VPD_CAP);
1843 	regs_buff[1]  = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
1844 	regs_buff[2]  = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
1845 	regs_buff[3]  = ATL2_READ_REG(hw, REG_TWSI_CTRL);
1846 	regs_buff[4]  = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
1847 	regs_buff[5]  = ATL2_READ_REG(hw, REG_MASTER_CTRL);
1848 	regs_buff[6]  = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
1849 	regs_buff[7]  = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
1850 	regs_buff[8]  = ATL2_READ_REG(hw, REG_PHY_ENABLE);
1851 	regs_buff[9]  = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
1852 	regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
1853 	regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
1854 	regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
1855 	regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
1856 	regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
1857 	regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
1858 	regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
1859 	regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
1860 	regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
1861 	regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
1862 	regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
1863 	regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
1864 	regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
1865 	regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
1866 	regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
1867 	regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
1868 	regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
1869 	regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
1870 	regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
1871 	regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
1872 	regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
1873 	regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
1874 	regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
1875 	regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
1876 	regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
1877 	regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
1878 	regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
1879 	regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
1880 	regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
1881 
1882 	atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
1883 	regs_buff[40] = (u32)phy_data;
1884 	atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
1885 	regs_buff[41] = (u32)phy_data;
1886 }
1887 
1888 static int atl2_get_eeprom_len(struct net_device *netdev)
1889 {
1890 	struct atl2_adapter *adapter = netdev_priv(netdev);
1891 
1892 	if (!atl2_check_eeprom_exist(&adapter->hw))
1893 		return 512;
1894 	else
1895 		return 0;
1896 }
1897 
1898 static int atl2_get_eeprom(struct net_device *netdev,
1899 	struct ethtool_eeprom *eeprom, u8 *bytes)
1900 {
1901 	struct atl2_adapter *adapter = netdev_priv(netdev);
1902 	struct atl2_hw *hw = &adapter->hw;
1903 	u32 *eeprom_buff;
1904 	int first_dword, last_dword;
1905 	int ret_val = 0;
1906 	int i;
1907 
1908 	if (eeprom->len == 0)
1909 		return -EINVAL;
1910 
1911 	if (atl2_check_eeprom_exist(hw))
1912 		return -EINVAL;
1913 
1914 	eeprom->magic = hw->vendor_id | (hw->device_id << 16);
1915 
1916 	first_dword = eeprom->offset >> 2;
1917 	last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
1918 
1919 	eeprom_buff = kmalloc_array(last_dword - first_dword + 1, sizeof(u32),
1920 				    GFP_KERNEL);
1921 	if (!eeprom_buff)
1922 		return -ENOMEM;
1923 
1924 	for (i = first_dword; i < last_dword; i++) {
1925 		if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
1926 			ret_val = -EIO;
1927 			goto free;
1928 		}
1929 	}
1930 
1931 	memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
1932 		eeprom->len);
1933 free:
1934 	kfree(eeprom_buff);
1935 
1936 	return ret_val;
1937 }
1938 
1939 static int atl2_set_eeprom(struct net_device *netdev,
1940 	struct ethtool_eeprom *eeprom, u8 *bytes)
1941 {
1942 	struct atl2_adapter *adapter = netdev_priv(netdev);
1943 	struct atl2_hw *hw = &adapter->hw;
1944 	u32 *eeprom_buff;
1945 	u32 *ptr;
1946 	int max_len, first_dword, last_dword, ret_val = 0;
1947 	int i;
1948 
1949 	if (eeprom->len == 0)
1950 		return -EOPNOTSUPP;
1951 
1952 	if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
1953 		return -EFAULT;
1954 
1955 	max_len = 512;
1956 
1957 	first_dword = eeprom->offset >> 2;
1958 	last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
1959 	eeprom_buff = kmalloc(max_len, GFP_KERNEL);
1960 	if (!eeprom_buff)
1961 		return -ENOMEM;
1962 
1963 	ptr = eeprom_buff;
1964 
1965 	if (eeprom->offset & 3) {
1966 		/* need read/modify/write of first changed EEPROM word */
1967 		/* only the second byte of the word is being modified */
1968 		if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
1969 			ret_val = -EIO;
1970 			goto out;
1971 		}
1972 		ptr++;
1973 	}
1974 	if (((eeprom->offset + eeprom->len) & 3)) {
1975 		/*
1976 		 * need read/modify/write of last changed EEPROM word
1977 		 * only the first byte of the word is being modified
1978 		 */
1979 		if (!atl2_read_eeprom(hw, last_dword * 4,
1980 					&(eeprom_buff[last_dword - first_dword]))) {
1981 			ret_val = -EIO;
1982 			goto out;
1983 		}
1984 	}
1985 
1986 	/* Device's eeprom is always little-endian, word addressable */
1987 	memcpy(ptr, bytes, eeprom->len);
1988 
1989 	for (i = 0; i < last_dword - first_dword + 1; i++) {
1990 		if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
1991 			ret_val = -EIO;
1992 			goto out;
1993 		}
1994 	}
1995  out:
1996 	kfree(eeprom_buff);
1997 	return ret_val;
1998 }
1999 
2000 static void atl2_get_drvinfo(struct net_device *netdev,
2001 	struct ethtool_drvinfo *drvinfo)
2002 {
2003 	struct atl2_adapter *adapter = netdev_priv(netdev);
2004 
2005 	strlcpy(drvinfo->driver,  atl2_driver_name, sizeof(drvinfo->driver));
2006 	strlcpy(drvinfo->fw_version, "L2", sizeof(drvinfo->fw_version));
2007 	strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
2008 		sizeof(drvinfo->bus_info));
2009 }
2010 
2011 static void atl2_get_wol(struct net_device *netdev,
2012 	struct ethtool_wolinfo *wol)
2013 {
2014 	struct atl2_adapter *adapter = netdev_priv(netdev);
2015 
2016 	wol->supported = WAKE_MAGIC;
2017 	wol->wolopts = 0;
2018 
2019 	if (adapter->wol & ATLX_WUFC_EX)
2020 		wol->wolopts |= WAKE_UCAST;
2021 	if (adapter->wol & ATLX_WUFC_MC)
2022 		wol->wolopts |= WAKE_MCAST;
2023 	if (adapter->wol & ATLX_WUFC_BC)
2024 		wol->wolopts |= WAKE_BCAST;
2025 	if (adapter->wol & ATLX_WUFC_MAG)
2026 		wol->wolopts |= WAKE_MAGIC;
2027 	if (adapter->wol & ATLX_WUFC_LNKC)
2028 		wol->wolopts |= WAKE_PHY;
2029 }
2030 
2031 static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2032 {
2033 	struct atl2_adapter *adapter = netdev_priv(netdev);
2034 
2035 	if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
2036 		return -EOPNOTSUPP;
2037 
2038 	if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
2039 		return -EOPNOTSUPP;
2040 
2041 	/* these settings will always override what we currently have */
2042 	adapter->wol = 0;
2043 
2044 	if (wol->wolopts & WAKE_MAGIC)
2045 		adapter->wol |= ATLX_WUFC_MAG;
2046 	if (wol->wolopts & WAKE_PHY)
2047 		adapter->wol |= ATLX_WUFC_LNKC;
2048 
2049 	return 0;
2050 }
2051 
2052 static int atl2_nway_reset(struct net_device *netdev)
2053 {
2054 	struct atl2_adapter *adapter = netdev_priv(netdev);
2055 	if (netif_running(netdev))
2056 		atl2_reinit_locked(adapter);
2057 	return 0;
2058 }
2059 
2060 static const struct ethtool_ops atl2_ethtool_ops = {
2061 	.get_drvinfo		= atl2_get_drvinfo,
2062 	.get_regs_len		= atl2_get_regs_len,
2063 	.get_regs		= atl2_get_regs,
2064 	.get_wol		= atl2_get_wol,
2065 	.set_wol		= atl2_set_wol,
2066 	.get_msglevel		= atl2_get_msglevel,
2067 	.set_msglevel		= atl2_set_msglevel,
2068 	.nway_reset		= atl2_nway_reset,
2069 	.get_link		= ethtool_op_get_link,
2070 	.get_eeprom_len		= atl2_get_eeprom_len,
2071 	.get_eeprom		= atl2_get_eeprom,
2072 	.set_eeprom		= atl2_set_eeprom,
2073 	.get_link_ksettings	= atl2_get_link_ksettings,
2074 	.set_link_ksettings	= atl2_set_link_ksettings,
2075 };
2076 
2077 #define LBYTESWAP(a)  ((((a) & 0x00ff00ff) << 8) | \
2078 	(((a) & 0xff00ff00) >> 8))
2079 #define LONGSWAP(a)   ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
2080 #define SHORTSWAP(a)  (((a) << 8) | ((a) >> 8))
2081 
2082 /*
2083  * Reset the transmit and receive units; mask and clear all interrupts.
2084  *
2085  * hw - Struct containing variables accessed by shared code
2086  * return : 0  or  idle status (if error)
2087  */
2088 static s32 atl2_reset_hw(struct atl2_hw *hw)
2089 {
2090 	u32 icr;
2091 	u16 pci_cfg_cmd_word;
2092 	int i;
2093 
2094 	/* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
2095 	atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2096 	if ((pci_cfg_cmd_word &
2097 		(CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
2098 		(CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
2099 		pci_cfg_cmd_word |=
2100 			(CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
2101 		atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
2102 	}
2103 
2104 	/* Clear Interrupt mask to stop board from generating
2105 	 * interrupts & Clear any pending interrupt events
2106 	 */
2107 	/* FIXME */
2108 	/* ATL2_WRITE_REG(hw, REG_IMR, 0); */
2109 	/* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
2110 
2111 	/* Issue Soft Reset to the MAC.  This will reset the chip's
2112 	 * transmit, receive, DMA.  It will not effect
2113 	 * the current PCI configuration.  The global reset bit is self-
2114 	 * clearing, and should clear within a microsecond.
2115 	 */
2116 	ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
2117 	wmb();
2118 	msleep(1); /* delay about 1ms */
2119 
2120 	/* Wait at least 10ms for All module to be Idle */
2121 	for (i = 0; i < 10; i++) {
2122 		icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
2123 		if (!icr)
2124 			break;
2125 		msleep(1); /* delay 1 ms */
2126 		cpu_relax();
2127 	}
2128 
2129 	if (icr)
2130 		return icr;
2131 
2132 	return 0;
2133 }
2134 
2135 #define CUSTOM_SPI_CS_SETUP        2
2136 #define CUSTOM_SPI_CLK_HI          2
2137 #define CUSTOM_SPI_CLK_LO          2
2138 #define CUSTOM_SPI_CS_HOLD         2
2139 #define CUSTOM_SPI_CS_HI           3
2140 
2141 static struct atl2_spi_flash_dev flash_table[] =
2142 {
2143 /* MFR    WRSR  READ  PROGRAM WREN  WRDI  RDSR  RDID  SECTOR_ERASE CHIP_ERASE */
2144 {"Atmel", 0x0,  0x03, 0x02,   0x06, 0x04, 0x05, 0x15, 0x52,        0x62 },
2145 {"SST",   0x01, 0x03, 0x02,   0x06, 0x04, 0x05, 0x90, 0x20,        0x60 },
2146 {"ST",    0x01, 0x03, 0x02,   0x06, 0x04, 0x05, 0xAB, 0xD8,        0xC7 },
2147 };
2148 
2149 static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
2150 {
2151 	int i;
2152 	u32 value;
2153 
2154 	ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
2155 	ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
2156 
2157 	value = SPI_FLASH_CTRL_WAIT_READY |
2158 		(CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
2159 			SPI_FLASH_CTRL_CS_SETUP_SHIFT |
2160 		(CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
2161 			SPI_FLASH_CTRL_CLK_HI_SHIFT |
2162 		(CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
2163 			SPI_FLASH_CTRL_CLK_LO_SHIFT |
2164 		(CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
2165 			SPI_FLASH_CTRL_CS_HOLD_SHIFT |
2166 		(CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
2167 			SPI_FLASH_CTRL_CS_HI_SHIFT |
2168 		(0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
2169 
2170 	ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2171 
2172 	value |= SPI_FLASH_CTRL_START;
2173 
2174 	ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2175 
2176 	for (i = 0; i < 10; i++) {
2177 		msleep(1);
2178 		value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2179 		if (!(value & SPI_FLASH_CTRL_START))
2180 			break;
2181 	}
2182 
2183 	if (value & SPI_FLASH_CTRL_START)
2184 		return false;
2185 
2186 	*buf = ATL2_READ_REG(hw, REG_SPI_DATA);
2187 
2188 	return true;
2189 }
2190 
2191 /*
2192  * get_permanent_address
2193  * return 0 if get valid mac address,
2194  */
2195 static int get_permanent_address(struct atl2_hw *hw)
2196 {
2197 	u32 Addr[2];
2198 	u32 i, Control;
2199 	u16 Register;
2200 	u8  EthAddr[ETH_ALEN];
2201 	bool KeyValid;
2202 
2203 	if (is_valid_ether_addr(hw->perm_mac_addr))
2204 		return 0;
2205 
2206 	Addr[0] = 0;
2207 	Addr[1] = 0;
2208 
2209 	if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
2210 		Register = 0;
2211 		KeyValid = false;
2212 
2213 		/* Read out all EEPROM content */
2214 		i = 0;
2215 		while (1) {
2216 			if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
2217 				if (KeyValid) {
2218 					if (Register == REG_MAC_STA_ADDR)
2219 						Addr[0] = Control;
2220 					else if (Register ==
2221 						(REG_MAC_STA_ADDR + 4))
2222 						Addr[1] = Control;
2223 					KeyValid = false;
2224 				} else if ((Control & 0xff) == 0x5A) {
2225 					KeyValid = true;
2226 					Register = (u16) (Control >> 16);
2227 				} else {
2228 			/* assume data end while encount an invalid KEYWORD */
2229 					break;
2230 				}
2231 			} else {
2232 				break; /* read error */
2233 			}
2234 			i += 4;
2235 		}
2236 
2237 		*(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2238 		*(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2239 
2240 		if (is_valid_ether_addr(EthAddr)) {
2241 			memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2242 			return 0;
2243 		}
2244 		return 1;
2245 	}
2246 
2247 	/* see if SPI flash exists? */
2248 	Addr[0] = 0;
2249 	Addr[1] = 0;
2250 	Register = 0;
2251 	KeyValid = false;
2252 	i = 0;
2253 	while (1) {
2254 		if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
2255 			if (KeyValid) {
2256 				if (Register == REG_MAC_STA_ADDR)
2257 					Addr[0] = Control;
2258 				else if (Register == (REG_MAC_STA_ADDR + 4))
2259 					Addr[1] = Control;
2260 				KeyValid = false;
2261 			} else if ((Control & 0xff) == 0x5A) {
2262 				KeyValid = true;
2263 				Register = (u16) (Control >> 16);
2264 			} else {
2265 				break; /* data end */
2266 			}
2267 		} else {
2268 			break; /* read error */
2269 		}
2270 		i += 4;
2271 	}
2272 
2273 	*(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2274 	*(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
2275 	if (is_valid_ether_addr(EthAddr)) {
2276 		memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2277 		return 0;
2278 	}
2279 	/* maybe MAC-address is from BIOS */
2280 	Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
2281 	Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
2282 	*(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
2283 	*(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
2284 
2285 	if (is_valid_ether_addr(EthAddr)) {
2286 		memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
2287 		return 0;
2288 	}
2289 
2290 	return 1;
2291 }
2292 
2293 /*
2294  * Reads the adapter's MAC address from the EEPROM
2295  *
2296  * hw - Struct containing variables accessed by shared code
2297  */
2298 static s32 atl2_read_mac_addr(struct atl2_hw *hw)
2299 {
2300 	if (get_permanent_address(hw)) {
2301 		/* for test */
2302 		/* FIXME: shouldn't we use eth_random_addr() here? */
2303 		hw->perm_mac_addr[0] = 0x00;
2304 		hw->perm_mac_addr[1] = 0x13;
2305 		hw->perm_mac_addr[2] = 0x74;
2306 		hw->perm_mac_addr[3] = 0x00;
2307 		hw->perm_mac_addr[4] = 0x5c;
2308 		hw->perm_mac_addr[5] = 0x38;
2309 	}
2310 
2311 	memcpy(hw->mac_addr, hw->perm_mac_addr, ETH_ALEN);
2312 
2313 	return 0;
2314 }
2315 
2316 /*
2317  * Hashes an address to determine its location in the multicast table
2318  *
2319  * hw - Struct containing variables accessed by shared code
2320  * mc_addr - the multicast address to hash
2321  *
2322  * atl2_hash_mc_addr
2323  *  purpose
2324  *      set hash value for a multicast address
2325  *      hash calcu processing :
2326  *          1. calcu 32bit CRC for multicast address
2327  *          2. reverse crc with MSB to LSB
2328  */
2329 static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
2330 {
2331 	u32 crc32, value;
2332 	int i;
2333 
2334 	value = 0;
2335 	crc32 = ether_crc_le(6, mc_addr);
2336 
2337 	for (i = 0; i < 32; i++)
2338 		value |= (((crc32 >> i) & 1) << (31 - i));
2339 
2340 	return value;
2341 }
2342 
2343 /*
2344  * Sets the bit in the multicast table corresponding to the hash value.
2345  *
2346  * hw - Struct containing variables accessed by shared code
2347  * hash_value - Multicast address hash value
2348  */
2349 static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
2350 {
2351 	u32 hash_bit, hash_reg;
2352 	u32 mta;
2353 
2354 	/* The HASH Table  is a register array of 2 32-bit registers.
2355 	 * It is treated like an array of 64 bits.  We want to set
2356 	 * bit BitArray[hash_value]. So we figure out what register
2357 	 * the bit is in, read it, OR in the new bit, then write
2358 	 * back the new value.  The register is determined by the
2359 	 * upper 7 bits of the hash value and the bit within that
2360 	 * register are determined by the lower 5 bits of the value.
2361 	 */
2362 	hash_reg = (hash_value >> 31) & 0x1;
2363 	hash_bit = (hash_value >> 26) & 0x1F;
2364 
2365 	mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
2366 
2367 	mta |= (1 << hash_bit);
2368 
2369 	ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
2370 }
2371 
2372 /*
2373  * atl2_init_pcie - init PCIE module
2374  */
2375 static void atl2_init_pcie(struct atl2_hw *hw)
2376 {
2377     u32 value;
2378     value = LTSSM_TEST_MODE_DEF;
2379     ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
2380 
2381     value = PCIE_DLL_TX_CTRL1_DEF;
2382     ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
2383 }
2384 
2385 static void atl2_init_flash_opcode(struct atl2_hw *hw)
2386 {
2387 	if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
2388 		hw->flash_vendor = 0; /* ATMEL */
2389 
2390 	/* Init OP table */
2391 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
2392 		flash_table[hw->flash_vendor].cmdPROGRAM);
2393 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
2394 		flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
2395 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
2396 		flash_table[hw->flash_vendor].cmdCHIP_ERASE);
2397 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
2398 		flash_table[hw->flash_vendor].cmdRDID);
2399 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
2400 		flash_table[hw->flash_vendor].cmdWREN);
2401 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
2402 		flash_table[hw->flash_vendor].cmdRDSR);
2403 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
2404 		flash_table[hw->flash_vendor].cmdWRSR);
2405 	ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
2406 		flash_table[hw->flash_vendor].cmdREAD);
2407 }
2408 
2409 /********************************************************************
2410 * Performs basic configuration of the adapter.
2411 *
2412 * hw - Struct containing variables accessed by shared code
2413 * Assumes that the controller has previously been reset and is in a
2414 * post-reset uninitialized state. Initializes multicast table,
2415 * and  Calls routines to setup link
2416 * Leaves the transmit and receive units disabled and uninitialized.
2417 ********************************************************************/
2418 static s32 atl2_init_hw(struct atl2_hw *hw)
2419 {
2420 	u32 ret_val = 0;
2421 
2422 	atl2_init_pcie(hw);
2423 
2424 	/* Zero out the Multicast HASH table */
2425 	/* clear the old settings from the multicast hash table */
2426 	ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
2427 	ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
2428 
2429 	atl2_init_flash_opcode(hw);
2430 
2431 	ret_val = atl2_phy_init(hw);
2432 
2433 	return ret_val;
2434 }
2435 
2436 /*
2437  * Detects the current speed and duplex settings of the hardware.
2438  *
2439  * hw - Struct containing variables accessed by shared code
2440  * speed - Speed of the connection
2441  * duplex - Duplex setting of the connection
2442  */
2443 static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
2444 	u16 *duplex)
2445 {
2446 	s32 ret_val;
2447 	u16 phy_data;
2448 
2449 	/* Read PHY Specific Status Register (17) */
2450 	ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
2451 	if (ret_val)
2452 		return ret_val;
2453 
2454 	if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
2455 		return ATLX_ERR_PHY_RES;
2456 
2457 	switch (phy_data & MII_ATLX_PSSR_SPEED) {
2458 	case MII_ATLX_PSSR_100MBS:
2459 		*speed = SPEED_100;
2460 		break;
2461 	case MII_ATLX_PSSR_10MBS:
2462 		*speed = SPEED_10;
2463 		break;
2464 	default:
2465 		return ATLX_ERR_PHY_SPEED;
2466 	}
2467 
2468 	if (phy_data & MII_ATLX_PSSR_DPLX)
2469 		*duplex = FULL_DUPLEX;
2470 	else
2471 		*duplex = HALF_DUPLEX;
2472 
2473 	return 0;
2474 }
2475 
2476 /*
2477  * Reads the value from a PHY register
2478  * hw - Struct containing variables accessed by shared code
2479  * reg_addr - address of the PHY register to read
2480  */
2481 static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
2482 {
2483 	u32 val;
2484 	int i;
2485 
2486 	val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
2487 		MDIO_START |
2488 		MDIO_SUP_PREAMBLE |
2489 		MDIO_RW |
2490 		MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2491 	ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2492 
2493 	wmb();
2494 
2495 	for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2496 		udelay(2);
2497 		val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2498 		if (!(val & (MDIO_START | MDIO_BUSY)))
2499 			break;
2500 		wmb();
2501 	}
2502 	if (!(val & (MDIO_START | MDIO_BUSY))) {
2503 		*phy_data = (u16)val;
2504 		return 0;
2505 	}
2506 
2507 	return ATLX_ERR_PHY;
2508 }
2509 
2510 /*
2511  * Writes a value to a PHY register
2512  * hw - Struct containing variables accessed by shared code
2513  * reg_addr - address of the PHY register to write
2514  * data - data to write to the PHY
2515  */
2516 static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
2517 {
2518 	int i;
2519 	u32 val;
2520 
2521 	val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
2522 		(reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
2523 		MDIO_SUP_PREAMBLE |
2524 		MDIO_START |
2525 		MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
2526 	ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
2527 
2528 	wmb();
2529 
2530 	for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2531 		udelay(2);
2532 		val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2533 		if (!(val & (MDIO_START | MDIO_BUSY)))
2534 			break;
2535 
2536 		wmb();
2537 	}
2538 
2539 	if (!(val & (MDIO_START | MDIO_BUSY)))
2540 		return 0;
2541 
2542 	return ATLX_ERR_PHY;
2543 }
2544 
2545 /*
2546  * Configures PHY autoneg and flow control advertisement settings
2547  *
2548  * hw - Struct containing variables accessed by shared code
2549  */
2550 static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
2551 {
2552 	s32 ret_val;
2553 	s16 mii_autoneg_adv_reg;
2554 
2555 	/* Read the MII Auto-Neg Advertisement Register (Address 4). */
2556 	mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
2557 
2558 	/* Need to parse autoneg_advertised  and set up
2559 	 * the appropriate PHY registers.  First we will parse for
2560 	 * autoneg_advertised software override.  Since we can advertise
2561 	 * a plethora of combinations, we need to check each bit
2562 	 * individually.
2563 	 */
2564 
2565 	/* First we clear all the 10/100 mb speed bits in the Auto-Neg
2566 	 * Advertisement Register (Address 4) and the 1000 mb speed bits in
2567 	 * the  1000Base-T Control Register (Address 9). */
2568 	mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
2569 
2570 	/* Need to parse MediaType and setup the
2571 	 * appropriate PHY registers. */
2572 	switch (hw->MediaType) {
2573 	case MEDIA_TYPE_AUTO_SENSOR:
2574 		mii_autoneg_adv_reg |=
2575 			(MII_AR_10T_HD_CAPS |
2576 			MII_AR_10T_FD_CAPS  |
2577 			MII_AR_100TX_HD_CAPS|
2578 			MII_AR_100TX_FD_CAPS);
2579 		hw->autoneg_advertised =
2580 			ADVERTISE_10_HALF |
2581 			ADVERTISE_10_FULL |
2582 			ADVERTISE_100_HALF|
2583 			ADVERTISE_100_FULL;
2584 		break;
2585 	case MEDIA_TYPE_100M_FULL:
2586 		mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
2587 		hw->autoneg_advertised = ADVERTISE_100_FULL;
2588 		break;
2589 	case MEDIA_TYPE_100M_HALF:
2590 		mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
2591 		hw->autoneg_advertised = ADVERTISE_100_HALF;
2592 		break;
2593 	case MEDIA_TYPE_10M_FULL:
2594 		mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
2595 		hw->autoneg_advertised = ADVERTISE_10_FULL;
2596 		break;
2597 	default:
2598 		mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
2599 		hw->autoneg_advertised = ADVERTISE_10_HALF;
2600 		break;
2601 	}
2602 
2603 	/* flow control fixed to enable all */
2604 	mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
2605 
2606 	hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
2607 
2608 	ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
2609 
2610 	if (ret_val)
2611 		return ret_val;
2612 
2613 	return 0;
2614 }
2615 
2616 /*
2617  * Resets the PHY and make all config validate
2618  *
2619  * hw - Struct containing variables accessed by shared code
2620  *
2621  * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
2622  */
2623 static s32 atl2_phy_commit(struct atl2_hw *hw)
2624 {
2625 	s32 ret_val;
2626 	u16 phy_data;
2627 
2628 	phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
2629 	ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
2630 	if (ret_val) {
2631 		u32 val;
2632 		int i;
2633 		/* pcie serdes link may be down ! */
2634 		for (i = 0; i < 25; i++) {
2635 			msleep(1);
2636 			val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
2637 			if (!(val & (MDIO_START | MDIO_BUSY)))
2638 				break;
2639 		}
2640 
2641 		if (0 != (val & (MDIO_START | MDIO_BUSY))) {
2642 			printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
2643 			return ret_val;
2644 		}
2645 	}
2646 	return 0;
2647 }
2648 
2649 static s32 atl2_phy_init(struct atl2_hw *hw)
2650 {
2651 	s32 ret_val;
2652 	u16 phy_val;
2653 
2654 	if (hw->phy_configured)
2655 		return 0;
2656 
2657 	/* Enable PHY */
2658 	ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
2659 	ATL2_WRITE_FLUSH(hw);
2660 	msleep(1);
2661 
2662 	/* check if the PHY is in powersaving mode */
2663 	atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2664 	atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2665 
2666 	/* 024E / 124E 0r 0274 / 1274 ? */
2667 	if (phy_val & 0x1000) {
2668 		phy_val &= ~0x1000;
2669 		atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
2670 	}
2671 
2672 	msleep(1);
2673 
2674 	/*Enable PHY LinkChange Interrupt */
2675 	ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
2676 	if (ret_val)
2677 		return ret_val;
2678 
2679 	/* setup AutoNeg parameters */
2680 	ret_val = atl2_phy_setup_autoneg_adv(hw);
2681 	if (ret_val)
2682 		return ret_val;
2683 
2684 	/* SW.Reset & En-Auto-Neg to restart Auto-Neg */
2685 	ret_val = atl2_phy_commit(hw);
2686 	if (ret_val)
2687 		return ret_val;
2688 
2689 	hw->phy_configured = true;
2690 
2691 	return ret_val;
2692 }
2693 
2694 static void atl2_set_mac_addr(struct atl2_hw *hw)
2695 {
2696 	u32 value;
2697 	/* 00-0B-6A-F6-00-DC
2698 	 * 0:  6AF600DC   1: 000B
2699 	 * low dword */
2700 	value = (((u32)hw->mac_addr[2]) << 24) |
2701 		(((u32)hw->mac_addr[3]) << 16) |
2702 		(((u32)hw->mac_addr[4]) << 8)  |
2703 		(((u32)hw->mac_addr[5]));
2704 	ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
2705 	/* hight dword */
2706 	value = (((u32)hw->mac_addr[0]) << 8) |
2707 		(((u32)hw->mac_addr[1]));
2708 	ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
2709 }
2710 
2711 /*
2712  * check_eeprom_exist
2713  * return 0 if eeprom exist
2714  */
2715 static int atl2_check_eeprom_exist(struct atl2_hw *hw)
2716 {
2717 	u32 value;
2718 
2719 	value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
2720 	if (value & SPI_FLASH_CTRL_EN_VPD) {
2721 		value &= ~SPI_FLASH_CTRL_EN_VPD;
2722 		ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
2723 	}
2724 	value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
2725 	return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
2726 }
2727 
2728 /* FIXME: This doesn't look right. -- CHS */
2729 static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
2730 {
2731 	return true;
2732 }
2733 
2734 static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
2735 {
2736 	int i;
2737 	u32    Control;
2738 
2739 	if (Offset & 0x3)
2740 		return false; /* address do not align */
2741 
2742 	ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
2743 	Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
2744 	ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
2745 
2746 	for (i = 0; i < 10; i++) {
2747 		msleep(2);
2748 		Control = ATL2_READ_REG(hw, REG_VPD_CAP);
2749 		if (Control & VPD_CAP_VPD_FLAG)
2750 			break;
2751 	}
2752 
2753 	if (Control & VPD_CAP_VPD_FLAG) {
2754 		*pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
2755 		return true;
2756 	}
2757 	return false; /* timeout */
2758 }
2759 
2760 static void atl2_force_ps(struct atl2_hw *hw)
2761 {
2762 	u16 phy_val;
2763 
2764 	atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
2765 	atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
2766 	atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
2767 
2768 	atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
2769 	atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
2770 	atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
2771 	atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
2772 }
2773 
2774 /* This is the only thing that needs to be changed to adjust the
2775  * maximum number of ports that the driver can manage.
2776  */
2777 #define ATL2_MAX_NIC 4
2778 
2779 #define OPTION_UNSET    -1
2780 #define OPTION_DISABLED 0
2781 #define OPTION_ENABLED  1
2782 
2783 /* All parameters are treated the same, as an integer array of values.
2784  * This macro just reduces the need to repeat the same declaration code
2785  * over and over (plus this helps to avoid typo bugs).
2786  */
2787 #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
2788 #ifndef module_param_array
2789 /* Module Parameters are always initialized to -1, so that the driver
2790  * can tell the difference between no user specified value or the
2791  * user asking for the default value.
2792  * The true default values are loaded in when atl2_check_options is called.
2793  *
2794  * This is a GCC extension to ANSI C.
2795  * See the item "Labeled Elements in Initializers" in the section
2796  * "Extensions to the C Language Family" of the GCC documentation.
2797  */
2798 
2799 #define ATL2_PARAM(X, desc) \
2800     static const int X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
2801     MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
2802     MODULE_PARM_DESC(X, desc);
2803 #else
2804 #define ATL2_PARAM(X, desc) \
2805     static int X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
2806     static unsigned int num_##X; \
2807     module_param_array_named(X, X, int, &num_##X, 0); \
2808     MODULE_PARM_DESC(X, desc);
2809 #endif
2810 
2811 /*
2812  * Transmit Memory Size
2813  * Valid Range: 64-2048
2814  * Default Value: 128
2815  */
2816 #define ATL2_MIN_TX_MEMSIZE		4	/* 4KB */
2817 #define ATL2_MAX_TX_MEMSIZE		64	/* 64KB */
2818 #define ATL2_DEFAULT_TX_MEMSIZE		8	/* 8KB */
2819 ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
2820 
2821 /*
2822  * Receive Memory Block Count
2823  * Valid Range: 16-512
2824  * Default Value: 128
2825  */
2826 #define ATL2_MIN_RXD_COUNT		16
2827 #define ATL2_MAX_RXD_COUNT		512
2828 #define ATL2_DEFAULT_RXD_COUNT		64
2829 ATL2_PARAM(RxMemBlock, "Number of receive memory block");
2830 
2831 /*
2832  * User Specified MediaType Override
2833  *
2834  * Valid Range: 0-5
2835  *  - 0    - auto-negotiate at all supported speeds
2836  *  - 1    - only link at 1000Mbps Full Duplex
2837  *  - 2    - only link at 100Mbps Full Duplex
2838  *  - 3    - only link at 100Mbps Half Duplex
2839  *  - 4    - only link at 10Mbps Full Duplex
2840  *  - 5    - only link at 10Mbps Half Duplex
2841  * Default Value: 0
2842  */
2843 ATL2_PARAM(MediaType, "MediaType Select");
2844 
2845 /*
2846  * Interrupt Moderate Timer in units of 2048 ns (~2 us)
2847  * Valid Range: 10-65535
2848  * Default Value: 45000(90ms)
2849  */
2850 #define INT_MOD_DEFAULT_CNT	100 /* 200us */
2851 #define INT_MOD_MAX_CNT		65000
2852 #define INT_MOD_MIN_CNT		50
2853 ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
2854 
2855 /*
2856  * FlashVendor
2857  * Valid Range: 0-2
2858  * 0 - Atmel
2859  * 1 - SST
2860  * 2 - ST
2861  */
2862 ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
2863 
2864 #define AUTONEG_ADV_DEFAULT	0x2F
2865 #define AUTONEG_ADV_MASK	0x2F
2866 #define FLOW_CONTROL_DEFAULT	FLOW_CONTROL_FULL
2867 
2868 #define FLASH_VENDOR_DEFAULT	0
2869 #define FLASH_VENDOR_MIN	0
2870 #define FLASH_VENDOR_MAX	2
2871 
2872 struct atl2_option {
2873 	enum { enable_option, range_option, list_option } type;
2874 	char *name;
2875 	char *err;
2876 	int  def;
2877 	union {
2878 		struct { /* range_option info */
2879 			int min;
2880 			int max;
2881 		} r;
2882 		struct { /* list_option info */
2883 			int nr;
2884 			struct atl2_opt_list { int i; char *str; } *p;
2885 		} l;
2886 	} arg;
2887 };
2888 
2889 static int atl2_validate_option(int *value, struct atl2_option *opt)
2890 {
2891 	int i;
2892 	struct atl2_opt_list *ent;
2893 
2894 	if (*value == OPTION_UNSET) {
2895 		*value = opt->def;
2896 		return 0;
2897 	}
2898 
2899 	switch (opt->type) {
2900 	case enable_option:
2901 		switch (*value) {
2902 		case OPTION_ENABLED:
2903 			printk(KERN_INFO "%s Enabled\n", opt->name);
2904 			return 0;
2905 		case OPTION_DISABLED:
2906 			printk(KERN_INFO "%s Disabled\n", opt->name);
2907 			return 0;
2908 		}
2909 		break;
2910 	case range_option:
2911 		if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
2912 			printk(KERN_INFO "%s set to %i\n", opt->name, *value);
2913 			return 0;
2914 		}
2915 		break;
2916 	case list_option:
2917 		for (i = 0; i < opt->arg.l.nr; i++) {
2918 			ent = &opt->arg.l.p[i];
2919 			if (*value == ent->i) {
2920 				if (ent->str[0] != '\0')
2921 					printk(KERN_INFO "%s\n", ent->str);
2922 				return 0;
2923 			}
2924 		}
2925 		break;
2926 	default:
2927 		BUG();
2928 	}
2929 
2930 	printk(KERN_INFO "Invalid %s specified (%i) %s\n",
2931 		opt->name, *value, opt->err);
2932 	*value = opt->def;
2933 	return -1;
2934 }
2935 
2936 /**
2937  * atl2_check_options - Range Checking for Command Line Parameters
2938  * @adapter: board private structure
2939  *
2940  * This routine checks all command line parameters for valid user
2941  * input.  If an invalid value is given, or if no user specified
2942  * value exists, a default value is used.  The final value is stored
2943  * in a variable in the adapter structure.
2944  */
2945 static void atl2_check_options(struct atl2_adapter *adapter)
2946 {
2947 	int val;
2948 	struct atl2_option opt;
2949 	int bd = adapter->bd_number;
2950 	if (bd >= ATL2_MAX_NIC) {
2951 		printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
2952 			bd);
2953 		printk(KERN_NOTICE "Using defaults for all values\n");
2954 #ifndef module_param_array
2955 		bd = ATL2_MAX_NIC;
2956 #endif
2957 	}
2958 
2959 	/* Bytes of Transmit Memory */
2960 	opt.type = range_option;
2961 	opt.name = "Bytes of Transmit Memory";
2962 	opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
2963 	opt.def = ATL2_DEFAULT_TX_MEMSIZE;
2964 	opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
2965 	opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
2966 #ifdef module_param_array
2967 	if (num_TxMemSize > bd) {
2968 #endif
2969 		val = TxMemSize[bd];
2970 		atl2_validate_option(&val, &opt);
2971 		adapter->txd_ring_size = ((u32) val) * 1024;
2972 #ifdef module_param_array
2973 	} else
2974 		adapter->txd_ring_size = ((u32)opt.def) * 1024;
2975 #endif
2976 	/* txs ring size: */
2977 	adapter->txs_ring_size = adapter->txd_ring_size / 128;
2978 	if (adapter->txs_ring_size > 160)
2979 		adapter->txs_ring_size = 160;
2980 
2981 	/* Receive Memory Block Count */
2982 	opt.type = range_option;
2983 	opt.name = "Number of receive memory block";
2984 	opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
2985 	opt.def = ATL2_DEFAULT_RXD_COUNT;
2986 	opt.arg.r.min = ATL2_MIN_RXD_COUNT;
2987 	opt.arg.r.max = ATL2_MAX_RXD_COUNT;
2988 #ifdef module_param_array
2989 	if (num_RxMemBlock > bd) {
2990 #endif
2991 		val = RxMemBlock[bd];
2992 		atl2_validate_option(&val, &opt);
2993 		adapter->rxd_ring_size = (u32)val;
2994 		/* FIXME */
2995 		/* ((u16)val)&~1; */	/* even number */
2996 #ifdef module_param_array
2997 	} else
2998 		adapter->rxd_ring_size = (u32)opt.def;
2999 #endif
3000 	/* init RXD Flow control value */
3001 	adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
3002 	adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
3003 		(adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
3004 		(adapter->rxd_ring_size / 12);
3005 
3006 	/* Interrupt Moderate Timer */
3007 	opt.type = range_option;
3008 	opt.name = "Interrupt Moderate Timer";
3009 	opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
3010 	opt.def = INT_MOD_DEFAULT_CNT;
3011 	opt.arg.r.min = INT_MOD_MIN_CNT;
3012 	opt.arg.r.max = INT_MOD_MAX_CNT;
3013 #ifdef module_param_array
3014 	if (num_IntModTimer > bd) {
3015 #endif
3016 		val = IntModTimer[bd];
3017 		atl2_validate_option(&val, &opt);
3018 		adapter->imt = (u16) val;
3019 #ifdef module_param_array
3020 	} else
3021 		adapter->imt = (u16)(opt.def);
3022 #endif
3023 	/* Flash Vendor */
3024 	opt.type = range_option;
3025 	opt.name = "SPI Flash Vendor";
3026 	opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
3027 	opt.def = FLASH_VENDOR_DEFAULT;
3028 	opt.arg.r.min = FLASH_VENDOR_MIN;
3029 	opt.arg.r.max = FLASH_VENDOR_MAX;
3030 #ifdef module_param_array
3031 	if (num_FlashVendor > bd) {
3032 #endif
3033 		val = FlashVendor[bd];
3034 		atl2_validate_option(&val, &opt);
3035 		adapter->hw.flash_vendor = (u8) val;
3036 #ifdef module_param_array
3037 	} else
3038 		adapter->hw.flash_vendor = (u8)(opt.def);
3039 #endif
3040 	/* MediaType */
3041 	opt.type = range_option;
3042 	opt.name = "Speed/Duplex Selection";
3043 	opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
3044 	opt.def = MEDIA_TYPE_AUTO_SENSOR;
3045 	opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
3046 	opt.arg.r.max = MEDIA_TYPE_10M_HALF;
3047 #ifdef module_param_array
3048 	if (num_MediaType > bd) {
3049 #endif
3050 		val = MediaType[bd];
3051 		atl2_validate_option(&val, &opt);
3052 		adapter->hw.MediaType = (u16) val;
3053 #ifdef module_param_array
3054 	} else
3055 		adapter->hw.MediaType = (u16)(opt.def);
3056 #endif
3057 }
3058