xref: /openbmc/linux/drivers/net/ethernet/arc/emac.h (revision 93d90ad7)
1 /*
2  * Copyright (C) 2004-2013 Synopsys, Inc. (www.synopsys.com)
3  *
4  * Registers and bits definitions of ARC EMAC
5  */
6 
7 #ifndef ARC_EMAC_H
8 #define ARC_EMAC_H
9 
10 #include <linux/device.h>
11 #include <linux/dma-mapping.h>
12 #include <linux/netdevice.h>
13 #include <linux/phy.h>
14 #include <linux/clk.h>
15 
16 /* STATUS and ENABLE Register bit masks */
17 #define TXINT_MASK	(1<<0)	/* Transmit interrupt */
18 #define RXINT_MASK	(1<<1)	/* Receive interrupt */
19 #define ERR_MASK	(1<<2)	/* Error interrupt */
20 #define TXCH_MASK	(1<<3)	/* Transmit chaining error interrupt */
21 #define MSER_MASK	(1<<4)	/* Missed packet counter error */
22 #define RXCR_MASK	(1<<8)	/* RXCRCERR counter rolled over  */
23 #define RXFR_MASK	(1<<9)	/* RXFRAMEERR counter rolled over */
24 #define RXFL_MASK	(1<<10)	/* RXOFLOWERR counter rolled over */
25 #define MDIO_MASK	(1<<12)	/* MDIO complete interrupt */
26 #define TXPL_MASK	(1<<31)	/* Force polling of BD by EMAC */
27 
28 /* CONTROL Register bit masks */
29 #define EN_MASK		(1<<0)	/* VMAC enable */
30 #define TXRN_MASK	(1<<3)	/* TX enable */
31 #define RXRN_MASK	(1<<4)	/* RX enable */
32 #define DSBC_MASK	(1<<8)	/* Disable receive broadcast */
33 #define ENFL_MASK	(1<<10)	/* Enable Full-duplex */
34 #define PROM_MASK	(1<<11)	/* Promiscuous mode */
35 
36 /* Buffer descriptor INFO bit masks */
37 #define OWN_MASK	(1<<31)	/* 0-CPU owns buffer, 1-EMAC owns buffer */
38 #define FIRST_MASK	(1<<16)	/* First buffer in chain */
39 #define LAST_MASK	(1<<17)	/* Last buffer in chain */
40 #define LEN_MASK	0x000007FF	/* last 11 bits */
41 #define CRLS		(1<<21)
42 #define DEFR		(1<<22)
43 #define DROP		(1<<23)
44 #define RTRY		(1<<24)
45 #define LTCL		(1<<28)
46 #define UFLO		(1<<29)
47 
48 #define FOR_EMAC	OWN_MASK
49 #define FOR_CPU		0
50 
51 /* ARC EMAC register set combines entries for MAC and MDIO */
52 enum {
53 	R_ID = 0,
54 	R_STATUS,
55 	R_ENABLE,
56 	R_CTRL,
57 	R_POLLRATE,
58 	R_RXERR,
59 	R_MISS,
60 	R_TX_RING,
61 	R_RX_RING,
62 	R_ADDRL,
63 	R_ADDRH,
64 	R_LAFL,
65 	R_LAFH,
66 	R_MDIO,
67 };
68 
69 #define TX_TIMEOUT		(400*HZ/1000)	/* Transmission timeout */
70 
71 #define ARC_EMAC_NAPI_WEIGHT	40		/* Workload for NAPI */
72 
73 #define EMAC_BUFFER_SIZE	1536		/* EMAC buffer size */
74 
75 /**
76  * struct arc_emac_bd - EMAC buffer descriptor (BD).
77  *
78  * @info:	Contains status information on the buffer itself.
79  * @data:	32-bit byte addressable pointer to the packet data.
80  */
81 struct arc_emac_bd {
82 	__le32 info;
83 	dma_addr_t data;
84 };
85 
86 /* Number of Rx/Tx BD's */
87 #define RX_BD_NUM	128
88 #define TX_BD_NUM	128
89 
90 #define RX_RING_SZ	(RX_BD_NUM * sizeof(struct arc_emac_bd))
91 #define TX_RING_SZ	(TX_BD_NUM * sizeof(struct arc_emac_bd))
92 
93 /**
94  * struct buffer_state - Stores Rx/Tx buffer state.
95  * @sk_buff:	Pointer to socket buffer.
96  * @addr:	Start address of DMA-mapped memory region.
97  * @len:	Length of DMA-mapped memory region.
98  */
99 struct buffer_state {
100 	struct sk_buff *skb;
101 	DEFINE_DMA_UNMAP_ADDR(addr);
102 	DEFINE_DMA_UNMAP_LEN(len);
103 };
104 
105 /**
106  * struct arc_emac_priv - Storage of EMAC's private information.
107  * @dev:	Pointer to the current device.
108  * @phy_dev:	Pointer to attached PHY device.
109  * @bus:	Pointer to the current MII bus.
110  * @regs:	Base address of EMAC memory-mapped control registers.
111  * @napi:	Structure for NAPI.
112  * @rxbd:	Pointer to Rx BD ring.
113  * @txbd:	Pointer to Tx BD ring.
114  * @rxbd_dma:	DMA handle for Rx BD ring.
115  * @txbd_dma:	DMA handle for Tx BD ring.
116  * @rx_buff:	Storage for Rx buffers states.
117  * @tx_buff:	Storage for Tx buffers states.
118  * @txbd_curr:	Index of Tx BD to use on the next "ndo_start_xmit".
119  * @txbd_dirty:	Index of Tx BD to free on the next Tx interrupt.
120  * @last_rx_bd:	Index of the last Rx BD we've got from EMAC.
121  * @link:	PHY's last seen link state.
122  * @duplex:	PHY's last set duplex mode.
123  * @speed:	PHY's last set speed.
124  */
125 struct arc_emac_priv {
126 	const char *drv_name;
127 	const char *drv_version;
128 	void (*set_mac_speed)(void *priv, unsigned int speed);
129 
130 	/* Devices */
131 	struct device *dev;
132 	struct phy_device *phy_dev;
133 	struct mii_bus *bus;
134 
135 	void __iomem *regs;
136 	struct clk *clk;
137 
138 	struct napi_struct napi;
139 
140 	struct arc_emac_bd *rxbd;
141 	struct arc_emac_bd *txbd;
142 
143 	dma_addr_t rxbd_dma;
144 	dma_addr_t txbd_dma;
145 
146 	struct buffer_state rx_buff[RX_BD_NUM];
147 	struct buffer_state tx_buff[TX_BD_NUM];
148 	unsigned int txbd_curr;
149 	unsigned int txbd_dirty;
150 
151 	unsigned int last_rx_bd;
152 
153 	unsigned int link;
154 	unsigned int duplex;
155 	unsigned int speed;
156 };
157 
158 /**
159  * arc_reg_set - Sets EMAC register with provided value.
160  * @priv:	Pointer to ARC EMAC private data structure.
161  * @reg:	Register offset from base address.
162  * @value:	Value to set in register.
163  */
164 static inline void arc_reg_set(struct arc_emac_priv *priv, int reg, int value)
165 {
166 	iowrite32(value, priv->regs + reg * sizeof(int));
167 }
168 
169 /**
170  * arc_reg_get - Gets value of specified EMAC register.
171  * @priv:	Pointer to ARC EMAC private data structure.
172  * @reg:	Register offset from base address.
173  *
174  * returns:	Value of requested register.
175  */
176 static inline unsigned int arc_reg_get(struct arc_emac_priv *priv, int reg)
177 {
178 	return ioread32(priv->regs + reg * sizeof(int));
179 }
180 
181 /**
182  * arc_reg_or - Applies mask to specified EMAC register - ("reg" | "mask").
183  * @priv:	Pointer to ARC EMAC private data structure.
184  * @reg:	Register offset from base address.
185  * @mask:	Mask to apply to specified register.
186  *
187  * This function reads initial register value, then applies provided mask
188  * to it and then writes register back.
189  */
190 static inline void arc_reg_or(struct arc_emac_priv *priv, int reg, int mask)
191 {
192 	unsigned int value = arc_reg_get(priv, reg);
193 	arc_reg_set(priv, reg, value | mask);
194 }
195 
196 /**
197  * arc_reg_clr - Applies mask to specified EMAC register - ("reg" & ~"mask").
198  * @priv:	Pointer to ARC EMAC private data structure.
199  * @reg:	Register offset from base address.
200  * @mask:	Mask to apply to specified register.
201  *
202  * This function reads initial register value, then applies provided mask
203  * to it and then writes register back.
204  */
205 static inline void arc_reg_clr(struct arc_emac_priv *priv, int reg, int mask)
206 {
207 	unsigned int value = arc_reg_get(priv, reg);
208 	arc_reg_set(priv, reg, value & ~mask);
209 }
210 
211 int arc_mdio_probe(struct arc_emac_priv *priv);
212 int arc_mdio_remove(struct arc_emac_priv *priv);
213 int arc_emac_probe(struct net_device *ndev, int interface);
214 int arc_emac_remove(struct net_device *ndev);
215 
216 #endif /* ARC_EMAC_H */
217