1 /*
2  * aQuantia Corporation Network Driver
3  * Copyright (C) 2014-2017 aQuantia Corporation. All rights reserved
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms and conditions of the GNU General Public License,
7  * version 2, as published by the Free Software Foundation.
8  */
9 
10 /* File aq_hw.h: Declaration of abstract interface for NIC hardware specific
11  * functions.
12  */
13 
14 #ifndef AQ_HW_H
15 #define AQ_HW_H
16 
17 #include "aq_common.h"
18 #include "aq_rss.h"
19 #include "hw_atl/hw_atl_utils.h"
20 
21 #define AQ_RX_FIRST_LOC_FVLANID     0U
22 #define AQ_RX_LAST_LOC_FVLANID	   15U
23 #define AQ_RX_FIRST_LOC_FETHERT    16U
24 #define AQ_RX_LAST_LOC_FETHERT	   31U
25 #define AQ_RX_FIRST_LOC_FL3L4	   32U
26 #define AQ_RX_LAST_LOC_FL3L4	   39U
27 #define AQ_RX_MAX_RXNFC_LOC	   AQ_RX_LAST_LOC_FL3L4
28 #define AQ_VLAN_MAX_FILTERS   \
29 			(AQ_RX_LAST_LOC_FVLANID - AQ_RX_FIRST_LOC_FVLANID + 1U)
30 #define AQ_RX_QUEUE_NOT_ASSIGNED   0xFFU
31 
32 /* NIC H/W capabilities */
33 struct aq_hw_caps_s {
34 	u64 hw_features;
35 	u64 link_speed_msk;
36 	unsigned int hw_priv_flags;
37 	u32 media_type;
38 	u32 rxds_max;
39 	u32 txds_max;
40 	u32 rxds_min;
41 	u32 txds_min;
42 	u32 txhwb_alignment;
43 	u32 irq_mask;
44 	u32 vecs;
45 	u32 mtu;
46 	u32 mac_regs_count;
47 	u32 hw_alive_check_addr;
48 	u8 msix_irqs;
49 	u8 tcs;
50 	u8 rxd_alignment;
51 	u8 rxd_size;
52 	u8 txd_alignment;
53 	u8 txd_size;
54 	u8 tx_rings;
55 	u8 rx_rings;
56 	bool flow_control;
57 	bool is_64_dma;
58 };
59 
60 struct aq_hw_link_status_s {
61 	unsigned int mbps;
62 };
63 
64 struct aq_stats_s {
65 	u64 uprc;
66 	u64 mprc;
67 	u64 bprc;
68 	u64 erpt;
69 	u64 uptc;
70 	u64 mptc;
71 	u64 bptc;
72 	u64 erpr;
73 	u64 mbtc;
74 	u64 bbtc;
75 	u64 mbrc;
76 	u64 bbrc;
77 	u64 ubrc;
78 	u64 ubtc;
79 	u64 dpc;
80 	u64 dma_pkt_rc;
81 	u64 dma_pkt_tc;
82 	u64 dma_oct_rc;
83 	u64 dma_oct_tc;
84 };
85 
86 #define AQ_HW_IRQ_INVALID 0U
87 #define AQ_HW_IRQ_LEGACY  1U
88 #define AQ_HW_IRQ_MSI     2U
89 #define AQ_HW_IRQ_MSIX    3U
90 
91 #define AQ_HW_SERVICE_IRQS   1U
92 
93 #define AQ_HW_POWER_STATE_D0   0U
94 #define AQ_HW_POWER_STATE_D3   3U
95 
96 #define AQ_HW_FLAG_STARTED     0x00000004U
97 #define AQ_HW_FLAG_STOPPING    0x00000008U
98 #define AQ_HW_FLAG_RESETTING   0x00000010U
99 #define AQ_HW_FLAG_CLOSING     0x00000020U
100 #define AQ_HW_LINK_DOWN        0x04000000U
101 #define AQ_HW_FLAG_ERR_UNPLUG  0x40000000U
102 #define AQ_HW_FLAG_ERR_HW      0x80000000U
103 
104 #define AQ_HW_FLAG_ERRORS      (AQ_HW_FLAG_ERR_HW | AQ_HW_FLAG_ERR_UNPLUG)
105 
106 #define AQ_NIC_FLAGS_IS_NOT_READY (AQ_NIC_FLAG_STOPPING | \
107 			AQ_NIC_FLAG_RESETTING | AQ_NIC_FLAG_CLOSING | \
108 			AQ_NIC_FLAG_ERR_UNPLUG | AQ_NIC_FLAG_ERR_HW)
109 
110 #define AQ_NIC_FLAGS_IS_NOT_TX_READY (AQ_NIC_FLAGS_IS_NOT_READY | \
111 					AQ_NIC_LINK_DOWN)
112 
113 #define AQ_HW_MEDIA_TYPE_TP    1U
114 #define AQ_HW_MEDIA_TYPE_FIBRE 2U
115 
116 #define AQ_HW_TXD_MULTIPLE 8U
117 #define AQ_HW_RXD_MULTIPLE 8U
118 
119 #define AQ_HW_MULTICAST_ADDRESS_MAX     32U
120 
121 struct aq_hw_s {
122 	atomic_t flags;
123 	u8 rbl_enabled:1;
124 	struct aq_nic_cfg_s *aq_nic_cfg;
125 	const struct aq_fw_ops *aq_fw_ops;
126 	void __iomem *mmio;
127 	struct aq_hw_link_status_s aq_link_status;
128 	struct hw_atl_utils_mbox mbox;
129 	struct hw_atl_stats_s last_stats;
130 	struct aq_stats_s curr_stats;
131 	u64 speed;
132 	u32 itr_tx;
133 	u32 itr_rx;
134 	unsigned int chip_features;
135 	u32 fw_ver_actual;
136 	atomic_t dpc;
137 	u32 mbox_addr;
138 	u32 rpc_addr;
139 	u32 rpc_tid;
140 	struct hw_atl_utils_fw_rpc rpc;
141 };
142 
143 struct aq_ring_s;
144 struct aq_ring_param_s;
145 struct sk_buff;
146 struct aq_rx_filter_l3l4;
147 
148 struct aq_hw_ops {
149 
150 	int (*hw_ring_tx_xmit)(struct aq_hw_s *self, struct aq_ring_s *aq_ring,
151 			       unsigned int frags);
152 
153 	int (*hw_ring_rx_receive)(struct aq_hw_s *self,
154 				  struct aq_ring_s *aq_ring);
155 
156 	int (*hw_ring_rx_fill)(struct aq_hw_s *self, struct aq_ring_s *aq_ring,
157 			       unsigned int sw_tail_old);
158 
159 	int (*hw_ring_tx_head_update)(struct aq_hw_s *self,
160 				      struct aq_ring_s *aq_ring);
161 
162 	int (*hw_set_mac_address)(struct aq_hw_s *self, u8 *mac_addr);
163 
164 	int (*hw_reset)(struct aq_hw_s *self);
165 
166 	int (*hw_init)(struct aq_hw_s *self, u8 *mac_addr);
167 
168 	int (*hw_start)(struct aq_hw_s *self);
169 
170 	int (*hw_stop)(struct aq_hw_s *self);
171 
172 	int (*hw_ring_tx_init)(struct aq_hw_s *self, struct aq_ring_s *aq_ring,
173 			       struct aq_ring_param_s *aq_ring_param);
174 
175 	int (*hw_ring_tx_start)(struct aq_hw_s *self,
176 				struct aq_ring_s *aq_ring);
177 
178 	int (*hw_ring_tx_stop)(struct aq_hw_s *self,
179 			       struct aq_ring_s *aq_ring);
180 
181 	int (*hw_ring_rx_init)(struct aq_hw_s *self,
182 			       struct aq_ring_s *aq_ring,
183 			       struct aq_ring_param_s *aq_ring_param);
184 
185 	int (*hw_ring_rx_start)(struct aq_hw_s *self,
186 				struct aq_ring_s *aq_ring);
187 
188 	int (*hw_ring_rx_stop)(struct aq_hw_s *self,
189 			       struct aq_ring_s *aq_ring);
190 
191 	int (*hw_irq_enable)(struct aq_hw_s *self, u64 mask);
192 
193 	int (*hw_irq_disable)(struct aq_hw_s *self, u64 mask);
194 
195 	int (*hw_irq_read)(struct aq_hw_s *self, u64 *mask);
196 
197 	int (*hw_packet_filter_set)(struct aq_hw_s *self,
198 				    unsigned int packet_filter);
199 
200 	int (*hw_filter_l3l4_set)(struct aq_hw_s *self,
201 				  struct aq_rx_filter_l3l4 *data);
202 
203 	int (*hw_filter_l3l4_clear)(struct aq_hw_s *self,
204 				    struct aq_rx_filter_l3l4 *data);
205 
206 	int (*hw_filter_l2_set)(struct aq_hw_s *self,
207 				struct aq_rx_filter_l2 *data);
208 
209 	int (*hw_filter_l2_clear)(struct aq_hw_s *self,
210 				  struct aq_rx_filter_l2 *data);
211 
212 	int (*hw_filter_vlan_set)(struct aq_hw_s *self,
213 				  struct aq_rx_filter_vlan *aq_vlans);
214 
215 	int (*hw_filter_vlan_ctrl)(struct aq_hw_s *self, bool enable);
216 
217 	int (*hw_multicast_list_set)(struct aq_hw_s *self,
218 				     u8 ar_mac[AQ_HW_MULTICAST_ADDRESS_MAX]
219 				     [ETH_ALEN],
220 				     u32 count);
221 
222 	int (*hw_interrupt_moderation_set)(struct aq_hw_s *self);
223 
224 	int (*hw_rss_set)(struct aq_hw_s *self,
225 			  struct aq_rss_parameters *rss_params);
226 
227 	int (*hw_rss_hash_set)(struct aq_hw_s *self,
228 			       struct aq_rss_parameters *rss_params);
229 
230 	int (*hw_get_regs)(struct aq_hw_s *self,
231 			   const struct aq_hw_caps_s *aq_hw_caps,
232 			   u32 *regs_buff);
233 
234 	struct aq_stats_s *(*hw_get_hw_stats)(struct aq_hw_s *self);
235 
236 	int (*hw_get_fw_version)(struct aq_hw_s *self, u32 *fw_version);
237 
238 	int (*hw_set_offload)(struct aq_hw_s *self,
239 			      struct aq_nic_cfg_s *aq_nic_cfg);
240 
241 	int (*hw_set_fc)(struct aq_hw_s *self, u32 fc, u32 tc);
242 };
243 
244 struct aq_fw_ops {
245 	int (*init)(struct aq_hw_s *self);
246 
247 	int (*deinit)(struct aq_hw_s *self);
248 
249 	int (*reset)(struct aq_hw_s *self);
250 
251 	int (*renegotiate)(struct aq_hw_s *self);
252 
253 	int (*get_mac_permanent)(struct aq_hw_s *self, u8 *mac);
254 
255 	int (*set_link_speed)(struct aq_hw_s *self, u32 speed);
256 
257 	int (*set_state)(struct aq_hw_s *self,
258 			 enum hal_atl_utils_fw_state_e state);
259 
260 	int (*update_link_status)(struct aq_hw_s *self);
261 
262 	int (*update_stats)(struct aq_hw_s *self);
263 
264 	int (*get_phy_temp)(struct aq_hw_s *self, int *temp);
265 
266 	u32 (*get_flow_control)(struct aq_hw_s *self, u32 *fcmode);
267 
268 	int (*set_flow_control)(struct aq_hw_s *self);
269 
270 	int (*set_power)(struct aq_hw_s *self, unsigned int power_state,
271 			 u8 *mac);
272 
273 	int (*set_eee_rate)(struct aq_hw_s *self, u32 speed);
274 
275 	int (*get_eee_rate)(struct aq_hw_s *self, u32 *rate,
276 			    u32 *supported_rates);
277 };
278 
279 #endif /* AQ_HW_H */
280