1 /* 2 * AMD 10Gb Ethernet driver 3 * 4 * This file is available to you under your choice of the following two 5 * licenses: 6 * 7 * License 1: GPLv2 8 * 9 * Copyright (c) 2016 Advanced Micro Devices, Inc. 10 * 11 * This file is free software; you may copy, redistribute and/or modify 12 * it under the terms of the GNU General Public License as published by 13 * the Free Software Foundation, either version 2 of the License, or (at 14 * your option) any later version. 15 * 16 * This file is distributed in the hope that it will be useful, but 17 * WITHOUT ANY WARRANTY; without even the implied warranty of 18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 19 * General Public License for more details. 20 * 21 * You should have received a copy of the GNU General Public License 22 * along with this program. If not, see <http://www.gnu.org/licenses/>. 23 * 24 * This file incorporates work covered by the following copyright and 25 * permission notice: 26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation 27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys, 28 * Inc. unless otherwise expressly agreed to in writing between Synopsys 29 * and you. 30 * 31 * The Software IS NOT an item of Licensed Software or Licensed Product 32 * under any End User Software License Agreement or Agreement for Licensed 33 * Product with Synopsys or any supplement thereto. Permission is hereby 34 * granted, free of charge, to any person obtaining a copy of this software 35 * annotated with this license and the Software, to deal in the Software 36 * without restriction, including without limitation the rights to use, 37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies 38 * of the Software, and to permit persons to whom the Software is furnished 39 * to do so, subject to the following conditions: 40 * 41 * The above copyright notice and this permission notice shall be included 42 * in all copies or substantial portions of the Software. 43 * 44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS" 45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS 48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 54 * THE POSSIBILITY OF SUCH DAMAGE. 55 * 56 * 57 * License 2: Modified BSD 58 * 59 * Copyright (c) 2016 Advanced Micro Devices, Inc. 60 * All rights reserved. 61 * 62 * Redistribution and use in source and binary forms, with or without 63 * modification, are permitted provided that the following conditions are met: 64 * * Redistributions of source code must retain the above copyright 65 * notice, this list of conditions and the following disclaimer. 66 * * Redistributions in binary form must reproduce the above copyright 67 * notice, this list of conditions and the following disclaimer in the 68 * documentation and/or other materials provided with the distribution. 69 * * Neither the name of Advanced Micro Devices, Inc. nor the 70 * names of its contributors may be used to endorse or promote products 71 * derived from this software without specific prior written permission. 72 * 73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY 77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 83 * 84 * This file incorporates work covered by the following copyright and 85 * permission notice: 86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation 87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys, 88 * Inc. unless otherwise expressly agreed to in writing between Synopsys 89 * and you. 90 * 91 * The Software IS NOT an item of Licensed Software or Licensed Product 92 * under any End User Software License Agreement or Agreement for Licensed 93 * Product with Synopsys or any supplement thereto. Permission is hereby 94 * granted, free of charge, to any person obtaining a copy of this software 95 * annotated with this license and the Software, to deal in the Software 96 * without restriction, including without limitation the rights to use, 97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies 98 * of the Software, and to permit persons to whom the Software is furnished 99 * to do so, subject to the following conditions: 100 * 101 * The above copyright notice and this permission notice shall be included 102 * in all copies or substantial portions of the Software. 103 * 104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS" 105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A 107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS 108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 114 * THE POSSIBILITY OF SUCH DAMAGE. 115 */ 116 117 #include <linux/module.h> 118 #include <linux/device.h> 119 #include <linux/pci.h> 120 #include <linux/log2.h> 121 122 #include "xgbe.h" 123 #include "xgbe-common.h" 124 125 static int xgbe_config_multi_msi(struct xgbe_prv_data *pdata) 126 { 127 unsigned int vector_count; 128 unsigned int i, j; 129 int ret; 130 131 vector_count = XGBE_MSI_BASE_COUNT; 132 vector_count += max(pdata->rx_ring_count, 133 pdata->tx_ring_count); 134 135 ret = pci_alloc_irq_vectors(pdata->pcidev, XGBE_MSI_MIN_COUNT, 136 vector_count, PCI_IRQ_MSI | PCI_IRQ_MSIX); 137 if (ret < 0) { 138 dev_info(pdata->dev, "multi MSI/MSI-X enablement failed\n"); 139 return ret; 140 } 141 142 pdata->isr_as_tasklet = 1; 143 pdata->irq_count = ret; 144 145 pdata->dev_irq = pci_irq_vector(pdata->pcidev, 0); 146 pdata->ecc_irq = pci_irq_vector(pdata->pcidev, 1); 147 pdata->i2c_irq = pci_irq_vector(pdata->pcidev, 2); 148 pdata->an_irq = pci_irq_vector(pdata->pcidev, 3); 149 150 for (i = XGBE_MSI_BASE_COUNT, j = 0; i < ret; i++, j++) 151 pdata->channel_irq[j] = pci_irq_vector(pdata->pcidev, i); 152 pdata->channel_irq_count = j; 153 154 pdata->per_channel_irq = 1; 155 pdata->channel_irq_mode = XGBE_IRQ_MODE_LEVEL; 156 157 if (netif_msg_probe(pdata)) 158 dev_dbg(pdata->dev, "multi %s interrupts enabled\n", 159 pdata->pcidev->msix_enabled ? "MSI-X" : "MSI"); 160 161 return 0; 162 } 163 164 static int xgbe_config_irqs(struct xgbe_prv_data *pdata) 165 { 166 int ret; 167 168 ret = xgbe_config_multi_msi(pdata); 169 if (!ret) 170 goto out; 171 172 ret = pci_alloc_irq_vectors(pdata->pcidev, 1, 1, 173 PCI_IRQ_LEGACY | PCI_IRQ_MSI); 174 if (ret < 0) { 175 dev_info(pdata->dev, "single IRQ enablement failed\n"); 176 return ret; 177 } 178 179 pdata->isr_as_tasklet = pdata->pcidev->msi_enabled ? 1 : 0; 180 pdata->irq_count = 1; 181 pdata->channel_irq_count = 1; 182 183 pdata->dev_irq = pci_irq_vector(pdata->pcidev, 0); 184 pdata->ecc_irq = pci_irq_vector(pdata->pcidev, 0); 185 pdata->i2c_irq = pci_irq_vector(pdata->pcidev, 0); 186 pdata->an_irq = pci_irq_vector(pdata->pcidev, 0); 187 188 if (netif_msg_probe(pdata)) 189 dev_dbg(pdata->dev, "single %s interrupt enabled\n", 190 pdata->pcidev->msi_enabled ? "MSI" : "legacy"); 191 192 out: 193 if (netif_msg_probe(pdata)) { 194 unsigned int i; 195 196 dev_dbg(pdata->dev, " dev irq=%d\n", pdata->dev_irq); 197 dev_dbg(pdata->dev, " ecc irq=%d\n", pdata->ecc_irq); 198 dev_dbg(pdata->dev, " i2c irq=%d\n", pdata->i2c_irq); 199 dev_dbg(pdata->dev, " an irq=%d\n", pdata->an_irq); 200 for (i = 0; i < pdata->channel_irq_count; i++) 201 dev_dbg(pdata->dev, " dma%u irq=%d\n", 202 i, pdata->channel_irq[i]); 203 } 204 205 return 0; 206 } 207 208 static int xgbe_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) 209 { 210 struct xgbe_prv_data *pdata; 211 struct device *dev = &pdev->dev; 212 void __iomem * const *iomap_table; 213 struct pci_dev *rdev; 214 unsigned int ma_lo, ma_hi; 215 unsigned int reg; 216 int bar_mask; 217 int ret; 218 219 pdata = xgbe_alloc_pdata(dev); 220 if (IS_ERR(pdata)) { 221 ret = PTR_ERR(pdata); 222 goto err_alloc; 223 } 224 225 pdata->pcidev = pdev; 226 pci_set_drvdata(pdev, pdata); 227 228 /* Get the version data */ 229 pdata->vdata = (struct xgbe_version_data *)id->driver_data; 230 231 ret = pcim_enable_device(pdev); 232 if (ret) { 233 dev_err(dev, "pcim_enable_device failed\n"); 234 goto err_pci_enable; 235 } 236 237 /* Obtain the mmio areas for the device */ 238 bar_mask = pci_select_bars(pdev, IORESOURCE_MEM); 239 ret = pcim_iomap_regions(pdev, bar_mask, XGBE_DRV_NAME); 240 if (ret) { 241 dev_err(dev, "pcim_iomap_regions failed\n"); 242 goto err_pci_enable; 243 } 244 245 iomap_table = pcim_iomap_table(pdev); 246 if (!iomap_table) { 247 dev_err(dev, "pcim_iomap_table failed\n"); 248 ret = -ENOMEM; 249 goto err_pci_enable; 250 } 251 252 pdata->xgmac_regs = iomap_table[XGBE_XGMAC_BAR]; 253 if (!pdata->xgmac_regs) { 254 dev_err(dev, "xgmac ioremap failed\n"); 255 ret = -ENOMEM; 256 goto err_pci_enable; 257 } 258 pdata->xprop_regs = pdata->xgmac_regs + XGBE_MAC_PROP_OFFSET; 259 pdata->xi2c_regs = pdata->xgmac_regs + XGBE_I2C_CTRL_OFFSET; 260 if (netif_msg_probe(pdata)) { 261 dev_dbg(dev, "xgmac_regs = %p\n", pdata->xgmac_regs); 262 dev_dbg(dev, "xprop_regs = %p\n", pdata->xprop_regs); 263 dev_dbg(dev, "xi2c_regs = %p\n", pdata->xi2c_regs); 264 } 265 266 pdata->xpcs_regs = iomap_table[XGBE_XPCS_BAR]; 267 if (!pdata->xpcs_regs) { 268 dev_err(dev, "xpcs ioremap failed\n"); 269 ret = -ENOMEM; 270 goto err_pci_enable; 271 } 272 if (netif_msg_probe(pdata)) 273 dev_dbg(dev, "xpcs_regs = %p\n", pdata->xpcs_regs); 274 275 /* Set the PCS indirect addressing definition registers */ 276 rdev = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0, 0)); 277 if (rdev && 278 (rdev->vendor == PCI_VENDOR_ID_AMD) && (rdev->device == 0x15d0)) { 279 pdata->xpcs_window_def_reg = PCS_V2_RV_WINDOW_DEF; 280 pdata->xpcs_window_sel_reg = PCS_V2_RV_WINDOW_SELECT; 281 } else { 282 pdata->xpcs_window_def_reg = PCS_V2_WINDOW_DEF; 283 pdata->xpcs_window_sel_reg = PCS_V2_WINDOW_SELECT; 284 } 285 pci_dev_put(rdev); 286 287 /* Configure the PCS indirect addressing support */ 288 reg = XPCS32_IOREAD(pdata, pdata->xpcs_window_def_reg); 289 pdata->xpcs_window = XPCS_GET_BITS(reg, PCS_V2_WINDOW_DEF, OFFSET); 290 pdata->xpcs_window <<= 6; 291 pdata->xpcs_window_size = XPCS_GET_BITS(reg, PCS_V2_WINDOW_DEF, SIZE); 292 pdata->xpcs_window_size = 1 << (pdata->xpcs_window_size + 7); 293 pdata->xpcs_window_mask = pdata->xpcs_window_size - 1; 294 if (netif_msg_probe(pdata)) { 295 dev_dbg(dev, "xpcs window def = %#010x\n", 296 pdata->xpcs_window_def_reg); 297 dev_dbg(dev, "xpcs window sel = %#010x\n", 298 pdata->xpcs_window_sel_reg); 299 dev_dbg(dev, "xpcs window = %#010x\n", 300 pdata->xpcs_window); 301 dev_dbg(dev, "xpcs window size = %#010x\n", 302 pdata->xpcs_window_size); 303 dev_dbg(dev, "xpcs window mask = %#010x\n", 304 pdata->xpcs_window_mask); 305 } 306 307 pci_set_master(pdev); 308 309 /* Enable all interrupts in the hardware */ 310 XP_IOWRITE(pdata, XP_INT_EN, 0x1fffff); 311 312 /* Retrieve the MAC address */ 313 ma_lo = XP_IOREAD(pdata, XP_MAC_ADDR_LO); 314 ma_hi = XP_IOREAD(pdata, XP_MAC_ADDR_HI); 315 pdata->mac_addr[0] = ma_lo & 0xff; 316 pdata->mac_addr[1] = (ma_lo >> 8) & 0xff; 317 pdata->mac_addr[2] = (ma_lo >> 16) & 0xff; 318 pdata->mac_addr[3] = (ma_lo >> 24) & 0xff; 319 pdata->mac_addr[4] = ma_hi & 0xff; 320 pdata->mac_addr[5] = (ma_hi >> 8) & 0xff; 321 if (!XP_GET_BITS(ma_hi, XP_MAC_ADDR_HI, VALID) || 322 !is_valid_ether_addr(pdata->mac_addr)) { 323 dev_err(dev, "invalid mac address\n"); 324 ret = -EINVAL; 325 goto err_pci_enable; 326 } 327 328 /* Clock settings */ 329 pdata->sysclk_rate = XGBE_V2_DMA_CLOCK_FREQ; 330 pdata->ptpclk_rate = XGBE_V2_PTP_CLOCK_FREQ; 331 332 /* Set the DMA coherency values */ 333 pdata->coherent = 1; 334 pdata->arcr = XGBE_DMA_PCI_ARCR; 335 pdata->awcr = XGBE_DMA_PCI_AWCR; 336 pdata->awarcr = XGBE_DMA_PCI_AWARCR; 337 338 /* Read the port property registers */ 339 pdata->pp0 = XP_IOREAD(pdata, XP_PROP_0); 340 pdata->pp1 = XP_IOREAD(pdata, XP_PROP_1); 341 pdata->pp2 = XP_IOREAD(pdata, XP_PROP_2); 342 pdata->pp3 = XP_IOREAD(pdata, XP_PROP_3); 343 pdata->pp4 = XP_IOREAD(pdata, XP_PROP_4); 344 if (netif_msg_probe(pdata)) { 345 dev_dbg(dev, "port property 0 = %#010x\n", pdata->pp0); 346 dev_dbg(dev, "port property 1 = %#010x\n", pdata->pp1); 347 dev_dbg(dev, "port property 2 = %#010x\n", pdata->pp2); 348 dev_dbg(dev, "port property 3 = %#010x\n", pdata->pp3); 349 dev_dbg(dev, "port property 4 = %#010x\n", pdata->pp4); 350 } 351 352 /* Set the maximum channels and queues */ 353 pdata->tx_max_channel_count = XP_GET_BITS(pdata->pp1, XP_PROP_1, 354 MAX_TX_DMA); 355 pdata->rx_max_channel_count = XP_GET_BITS(pdata->pp1, XP_PROP_1, 356 MAX_RX_DMA); 357 pdata->tx_max_q_count = XP_GET_BITS(pdata->pp1, XP_PROP_1, 358 MAX_TX_QUEUES); 359 pdata->rx_max_q_count = XP_GET_BITS(pdata->pp1, XP_PROP_1, 360 MAX_RX_QUEUES); 361 if (netif_msg_probe(pdata)) { 362 dev_dbg(dev, "max tx/rx channel count = %u/%u\n", 363 pdata->tx_max_channel_count, 364 pdata->rx_max_channel_count); 365 dev_dbg(dev, "max tx/rx hw queue count = %u/%u\n", 366 pdata->tx_max_q_count, pdata->rx_max_q_count); 367 } 368 369 /* Set the hardware channel and queue counts */ 370 xgbe_set_counts(pdata); 371 372 /* Set the maximum fifo amounts */ 373 pdata->tx_max_fifo_size = XP_GET_BITS(pdata->pp2, XP_PROP_2, 374 TX_FIFO_SIZE); 375 pdata->tx_max_fifo_size *= 16384; 376 pdata->tx_max_fifo_size = min(pdata->tx_max_fifo_size, 377 pdata->vdata->tx_max_fifo_size); 378 pdata->rx_max_fifo_size = XP_GET_BITS(pdata->pp2, XP_PROP_2, 379 RX_FIFO_SIZE); 380 pdata->rx_max_fifo_size *= 16384; 381 pdata->rx_max_fifo_size = min(pdata->rx_max_fifo_size, 382 pdata->vdata->rx_max_fifo_size); 383 if (netif_msg_probe(pdata)) 384 dev_dbg(dev, "max tx/rx max fifo size = %u/%u\n", 385 pdata->tx_max_fifo_size, pdata->rx_max_fifo_size); 386 387 /* Configure interrupt support */ 388 ret = xgbe_config_irqs(pdata); 389 if (ret) 390 goto err_pci_enable; 391 392 /* Configure the netdev resource */ 393 ret = xgbe_config_netdev(pdata); 394 if (ret) 395 goto err_irq_vectors; 396 397 netdev_notice(pdata->netdev, "net device enabled\n"); 398 399 return 0; 400 401 err_irq_vectors: 402 pci_free_irq_vectors(pdata->pcidev); 403 404 err_pci_enable: 405 xgbe_free_pdata(pdata); 406 407 err_alloc: 408 dev_notice(dev, "net device not enabled\n"); 409 410 return ret; 411 } 412 413 static void xgbe_pci_remove(struct pci_dev *pdev) 414 { 415 struct xgbe_prv_data *pdata = pci_get_drvdata(pdev); 416 417 xgbe_deconfig_netdev(pdata); 418 419 pci_free_irq_vectors(pdata->pcidev); 420 421 xgbe_free_pdata(pdata); 422 } 423 424 static int __maybe_unused xgbe_pci_suspend(struct device *dev) 425 { 426 struct xgbe_prv_data *pdata = dev_get_drvdata(dev); 427 struct net_device *netdev = pdata->netdev; 428 int ret = 0; 429 430 if (netif_running(netdev)) 431 ret = xgbe_powerdown(netdev, XGMAC_DRIVER_CONTEXT); 432 433 pdata->lpm_ctrl = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1); 434 pdata->lpm_ctrl |= MDIO_CTRL1_LPOWER; 435 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, pdata->lpm_ctrl); 436 437 return ret; 438 } 439 440 static int __maybe_unused xgbe_pci_resume(struct device *dev) 441 { 442 struct xgbe_prv_data *pdata = dev_get_drvdata(dev); 443 struct net_device *netdev = pdata->netdev; 444 int ret = 0; 445 446 XP_IOWRITE(pdata, XP_INT_EN, 0x1fffff); 447 448 pdata->lpm_ctrl &= ~MDIO_CTRL1_LPOWER; 449 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, pdata->lpm_ctrl); 450 451 if (netif_running(netdev)) { 452 ret = xgbe_powerup(netdev, XGMAC_DRIVER_CONTEXT); 453 454 /* Schedule a restart in case the link or phy state changed 455 * while we were powered down. 456 */ 457 schedule_work(&pdata->restart_work); 458 } 459 460 return ret; 461 } 462 463 static const struct xgbe_version_data xgbe_v2a = { 464 .init_function_ptrs_phy_impl = xgbe_init_function_ptrs_phy_v2, 465 .xpcs_access = XGBE_XPCS_ACCESS_V2, 466 .mmc_64bit = 1, 467 .tx_max_fifo_size = 229376, 468 .rx_max_fifo_size = 229376, 469 .tx_tstamp_workaround = 1, 470 .ecc_support = 1, 471 .i2c_support = 1, 472 .irq_reissue_support = 1, 473 .tx_desc_prefetch = 5, 474 .rx_desc_prefetch = 5, 475 .an_cdr_workaround = 1, 476 }; 477 478 static const struct xgbe_version_data xgbe_v2b = { 479 .init_function_ptrs_phy_impl = xgbe_init_function_ptrs_phy_v2, 480 .xpcs_access = XGBE_XPCS_ACCESS_V2, 481 .mmc_64bit = 1, 482 .tx_max_fifo_size = 65536, 483 .rx_max_fifo_size = 65536, 484 .tx_tstamp_workaround = 1, 485 .ecc_support = 1, 486 .i2c_support = 1, 487 .irq_reissue_support = 1, 488 .tx_desc_prefetch = 5, 489 .rx_desc_prefetch = 5, 490 .an_cdr_workaround = 1, 491 }; 492 493 static const struct pci_device_id xgbe_pci_table[] = { 494 { PCI_VDEVICE(AMD, 0x1458), 495 .driver_data = (kernel_ulong_t)&xgbe_v2a }, 496 { PCI_VDEVICE(AMD, 0x1459), 497 .driver_data = (kernel_ulong_t)&xgbe_v2b }, 498 /* Last entry must be zero */ 499 { 0, } 500 }; 501 MODULE_DEVICE_TABLE(pci, xgbe_pci_table); 502 503 static SIMPLE_DEV_PM_OPS(xgbe_pci_pm_ops, xgbe_pci_suspend, xgbe_pci_resume); 504 505 static struct pci_driver xgbe_driver = { 506 .name = XGBE_DRV_NAME, 507 .id_table = xgbe_pci_table, 508 .probe = xgbe_pci_probe, 509 .remove = xgbe_pci_remove, 510 .driver = { 511 .pm = &xgbe_pci_pm_ops, 512 } 513 }; 514 515 int xgbe_pci_init(void) 516 { 517 return pci_register_driver(&xgbe_driver); 518 } 519 520 void xgbe_pci_exit(void) 521 { 522 pci_unregister_driver(&xgbe_driver); 523 } 524