12246cbc2SShay Agroskin /* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
21738cd3eSNetanel Belgazal /*
32246cbc2SShay Agroskin  * Copyright 2015-2020 Amazon.com, Inc. or its affiliates. All rights reserved.
41738cd3eSNetanel Belgazal  */
51738cd3eSNetanel Belgazal 
61738cd3eSNetanel Belgazal #ifndef ENA_ETH_COM_H_
71738cd3eSNetanel Belgazal #define ENA_ETH_COM_H_
81738cd3eSNetanel Belgazal 
91738cd3eSNetanel Belgazal #include "ena_com.h"
101738cd3eSNetanel Belgazal 
111738cd3eSNetanel Belgazal /* head update threshold in units of (queue size / ENA_COMP_HEAD_THRESH) */
121738cd3eSNetanel Belgazal #define ENA_COMP_HEAD_THRESH 4
13b0c59e53SShay Agroskin /* we allow 2 DMA descriptors per LLQ entry */
14b0c59e53SShay Agroskin #define ENA_LLQ_ENTRY_DESC_CHUNK_SIZE	(2 * sizeof(struct ena_eth_io_tx_desc))
15b0c59e53SShay Agroskin #define ENA_LLQ_HEADER		(128UL - ENA_LLQ_ENTRY_DESC_CHUNK_SIZE)
16b0c59e53SShay Agroskin #define ENA_LLQ_LARGE_HEADER	(256UL - ENA_LLQ_ENTRY_DESC_CHUNK_SIZE)
171738cd3eSNetanel Belgazal 
181738cd3eSNetanel Belgazal struct ena_com_tx_ctx {
191738cd3eSNetanel Belgazal 	struct ena_com_tx_meta ena_meta;
201738cd3eSNetanel Belgazal 	struct ena_com_buf *ena_bufs;
211738cd3eSNetanel Belgazal 	/* For LLQ, header buffer - pushed to the device mem space */
221738cd3eSNetanel Belgazal 	void *push_header;
231738cd3eSNetanel Belgazal 
241738cd3eSNetanel Belgazal 	enum ena_eth_io_l3_proto_index l3_proto;
251738cd3eSNetanel Belgazal 	enum ena_eth_io_l4_proto_index l4_proto;
261738cd3eSNetanel Belgazal 	u16 num_bufs;
271738cd3eSNetanel Belgazal 	u16 req_id;
281738cd3eSNetanel Belgazal 	/* For regular queue, indicate the size of the header
291738cd3eSNetanel Belgazal 	 * For LLQ, indicate the size of the pushed buffer
301738cd3eSNetanel Belgazal 	 */
311738cd3eSNetanel Belgazal 	u16 header_len;
321738cd3eSNetanel Belgazal 
331738cd3eSNetanel Belgazal 	u8 meta_valid;
341738cd3eSNetanel Belgazal 	u8 tso_enable;
351738cd3eSNetanel Belgazal 	u8 l3_csum_enable;
361738cd3eSNetanel Belgazal 	u8 l4_csum_enable;
371738cd3eSNetanel Belgazal 	u8 l4_csum_partial;
381738cd3eSNetanel Belgazal 	u8 df; /* Don't fragment */
391738cd3eSNetanel Belgazal };
401738cd3eSNetanel Belgazal 
411738cd3eSNetanel Belgazal struct ena_com_rx_ctx {
421738cd3eSNetanel Belgazal 	struct ena_com_rx_buf_info *ena_bufs;
431738cd3eSNetanel Belgazal 	enum ena_eth_io_l3_proto_index l3_proto;
441738cd3eSNetanel Belgazal 	enum ena_eth_io_l4_proto_index l4_proto;
451738cd3eSNetanel Belgazal 	bool l3_csum_err;
461738cd3eSNetanel Belgazal 	bool l4_csum_err;
47cb36bb36SArthur Kiyanovski 	u8 l4_csum_checked;
481738cd3eSNetanel Belgazal 	/* fragmented packet */
491738cd3eSNetanel Belgazal 	bool frag;
501738cd3eSNetanel Belgazal 	u32 hash;
511738cd3eSNetanel Belgazal 	u16 descs;
521738cd3eSNetanel Belgazal 	int max_bufs;
5368f236dfSArthur Kiyanovski 	u8 pkt_offset;
541738cd3eSNetanel Belgazal };
551738cd3eSNetanel Belgazal 
561738cd3eSNetanel Belgazal int ena_com_prepare_tx(struct ena_com_io_sq *io_sq,
571738cd3eSNetanel Belgazal 		       struct ena_com_tx_ctx *ena_tx_ctx,
581738cd3eSNetanel Belgazal 		       int *nb_hw_desc);
591738cd3eSNetanel Belgazal 
601738cd3eSNetanel Belgazal int ena_com_rx_pkt(struct ena_com_io_cq *io_cq,
611738cd3eSNetanel Belgazal 		   struct ena_com_io_sq *io_sq,
621738cd3eSNetanel Belgazal 		   struct ena_com_rx_ctx *ena_rx_ctx);
631738cd3eSNetanel Belgazal 
641738cd3eSNetanel Belgazal int ena_com_add_single_rx_desc(struct ena_com_io_sq *io_sq,
651738cd3eSNetanel Belgazal 			       struct ena_com_buf *ena_buf,
661738cd3eSNetanel Belgazal 			       u16 req_id);
671738cd3eSNetanel Belgazal 
688510e1a3SNetanel Belgazal bool ena_com_cq_empty(struct ena_com_io_cq *io_cq);
698510e1a3SNetanel Belgazal 
ena_com_unmask_intr(struct ena_com_io_cq * io_cq,struct ena_eth_io_intr_reg * intr_reg)701738cd3eSNetanel Belgazal static inline void ena_com_unmask_intr(struct ena_com_io_cq *io_cq,
711738cd3eSNetanel Belgazal 				       struct ena_eth_io_intr_reg *intr_reg)
721738cd3eSNetanel Belgazal {
731738cd3eSNetanel Belgazal 	writel(intr_reg->intr_control, io_cq->unmask_reg);
741738cd3eSNetanel Belgazal }
751738cd3eSNetanel Belgazal 
ena_com_free_q_entries(struct ena_com_io_sq * io_sq)767cfe9a55SArthur Kiyanovski static inline int ena_com_free_q_entries(struct ena_com_io_sq *io_sq)
771738cd3eSNetanel Belgazal {
781738cd3eSNetanel Belgazal 	u16 tail, next_to_comp, cnt;
791738cd3eSNetanel Belgazal 
801738cd3eSNetanel Belgazal 	next_to_comp = io_sq->next_to_comp;
811738cd3eSNetanel Belgazal 	tail = io_sq->tail;
821738cd3eSNetanel Belgazal 	cnt = tail - next_to_comp;
831738cd3eSNetanel Belgazal 
841738cd3eSNetanel Belgazal 	return io_sq->q_depth - 1 - cnt;
851738cd3eSNetanel Belgazal }
861738cd3eSNetanel Belgazal 
87689b2bdaSArthur Kiyanovski /* Check if the submission queue has enough space to hold required_buffers */
ena_com_sq_have_enough_space(struct ena_com_io_sq * io_sq,u16 required_buffers)88689b2bdaSArthur Kiyanovski static inline bool ena_com_sq_have_enough_space(struct ena_com_io_sq *io_sq,
89689b2bdaSArthur Kiyanovski 						u16 required_buffers)
90689b2bdaSArthur Kiyanovski {
91689b2bdaSArthur Kiyanovski 	int temp;
92689b2bdaSArthur Kiyanovski 
93689b2bdaSArthur Kiyanovski 	if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST)
947cfe9a55SArthur Kiyanovski 		return ena_com_free_q_entries(io_sq) >= required_buffers;
95689b2bdaSArthur Kiyanovski 
96689b2bdaSArthur Kiyanovski 	/* This calculation doesn't need to be 100% accurate. So to reduce
97689b2bdaSArthur Kiyanovski 	 * the calculation overhead just Subtract 2 lines from the free descs
98689b2bdaSArthur Kiyanovski 	 * (one for the header line and one to compensate the devision
99689b2bdaSArthur Kiyanovski 	 * down calculation.
100689b2bdaSArthur Kiyanovski 	 */
101689b2bdaSArthur Kiyanovski 	temp = required_buffers / io_sq->llq_info.descs_per_entry + 2;
102689b2bdaSArthur Kiyanovski 
1037cfe9a55SArthur Kiyanovski 	return ena_com_free_q_entries(io_sq) > temp;
104689b2bdaSArthur Kiyanovski }
105689b2bdaSArthur Kiyanovski 
ena_com_meta_desc_changed(struct ena_com_io_sq * io_sq,struct ena_com_tx_ctx * ena_tx_ctx)10605d62ca2SSameeh Jubran static inline bool ena_com_meta_desc_changed(struct ena_com_io_sq *io_sq,
10705d62ca2SSameeh Jubran 					     struct ena_com_tx_ctx *ena_tx_ctx)
10805d62ca2SSameeh Jubran {
10905d62ca2SSameeh Jubran 	if (!ena_tx_ctx->meta_valid)
11005d62ca2SSameeh Jubran 		return false;
11105d62ca2SSameeh Jubran 
11205d62ca2SSameeh Jubran 	return !!memcmp(&io_sq->cached_tx_meta,
11305d62ca2SSameeh Jubran 			&ena_tx_ctx->ena_meta,
11405d62ca2SSameeh Jubran 			sizeof(struct ena_com_tx_meta));
11505d62ca2SSameeh Jubran }
11605d62ca2SSameeh Jubran 
is_llq_max_tx_burst_exists(struct ena_com_io_sq * io_sq)11705d62ca2SSameeh Jubran static inline bool is_llq_max_tx_burst_exists(struct ena_com_io_sq *io_sq)
11805d62ca2SSameeh Jubran {
11905d62ca2SSameeh Jubran 	return (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) &&
12005d62ca2SSameeh Jubran 	       io_sq->llq_info.max_entries_in_tx_burst > 0;
12105d62ca2SSameeh Jubran }
12205d62ca2SSameeh Jubran 
ena_com_is_doorbell_needed(struct ena_com_io_sq * io_sq,struct ena_com_tx_ctx * ena_tx_ctx)12305d62ca2SSameeh Jubran static inline bool ena_com_is_doorbell_needed(struct ena_com_io_sq *io_sq,
12405d62ca2SSameeh Jubran 					      struct ena_com_tx_ctx *ena_tx_ctx)
12505d62ca2SSameeh Jubran {
12605d62ca2SSameeh Jubran 	struct ena_com_llq_info *llq_info;
12705d62ca2SSameeh Jubran 	int descs_after_first_entry;
12805d62ca2SSameeh Jubran 	int num_entries_needed = 1;
12905d62ca2SSameeh Jubran 	u16 num_descs;
13005d62ca2SSameeh Jubran 
13105d62ca2SSameeh Jubran 	if (!is_llq_max_tx_burst_exists(io_sq))
13205d62ca2SSameeh Jubran 		return false;
13305d62ca2SSameeh Jubran 
13405d62ca2SSameeh Jubran 	llq_info = &io_sq->llq_info;
13505d62ca2SSameeh Jubran 	num_descs = ena_tx_ctx->num_bufs;
13605d62ca2SSameeh Jubran 
1370e3a3f6dSArthur Kiyanovski 	if (llq_info->disable_meta_caching ||
1380e3a3f6dSArthur Kiyanovski 	    unlikely(ena_com_meta_desc_changed(io_sq, ena_tx_ctx)))
13905d62ca2SSameeh Jubran 		++num_descs;
14005d62ca2SSameeh Jubran 
14105d62ca2SSameeh Jubran 	if (num_descs > llq_info->descs_num_before_header) {
14205d62ca2SSameeh Jubran 		descs_after_first_entry = num_descs - llq_info->descs_num_before_header;
14305d62ca2SSameeh Jubran 		num_entries_needed += DIV_ROUND_UP(descs_after_first_entry,
14405d62ca2SSameeh Jubran 						   llq_info->descs_per_entry);
14505d62ca2SSameeh Jubran 	}
14605d62ca2SSameeh Jubran 
147da580ca8SShay Agroskin 	netdev_dbg(ena_com_io_sq_to_ena_dev(io_sq)->net_device,
14826668c2dSDavid Arinzon 		   "Queue: %d num_descs: %d num_entries_needed: %d\n", io_sq->qid, num_descs,
14926668c2dSDavid Arinzon 		   num_entries_needed);
15005d62ca2SSameeh Jubran 
15105d62ca2SSameeh Jubran 	return num_entries_needed > io_sq->entries_in_tx_burst_left;
15205d62ca2SSameeh Jubran }
15305d62ca2SSameeh Jubran 
ena_com_write_sq_doorbell(struct ena_com_io_sq * io_sq)15437dff155SNetanel Belgazal static inline int ena_com_write_sq_doorbell(struct ena_com_io_sq *io_sq)
1551738cd3eSNetanel Belgazal {
15605d62ca2SSameeh Jubran 	u16 max_entries_in_tx_burst = io_sq->llq_info.max_entries_in_tx_burst;
157689b2bdaSArthur Kiyanovski 	u16 tail = io_sq->tail;
1581738cd3eSNetanel Belgazal 
159da580ca8SShay Agroskin 	netdev_dbg(ena_com_io_sq_to_ena_dev(io_sq)->net_device,
16026668c2dSDavid Arinzon 		   "Write submission queue doorbell for queue: %d tail: %d\n", io_sq->qid, tail);
1611738cd3eSNetanel Belgazal 
1621738cd3eSNetanel Belgazal 	writel(tail, io_sq->db_addr);
1631738cd3eSNetanel Belgazal 
16405d62ca2SSameeh Jubran 	if (is_llq_max_tx_burst_exists(io_sq)) {
165da580ca8SShay Agroskin 		netdev_dbg(ena_com_io_sq_to_ena_dev(io_sq)->net_device,
16626668c2dSDavid Arinzon 			   "Reset available entries in tx burst for queue %d to %d\n", io_sq->qid,
16726668c2dSDavid Arinzon 			   max_entries_in_tx_burst);
16805d62ca2SSameeh Jubran 		io_sq->entries_in_tx_burst_left = max_entries_in_tx_burst;
16905d62ca2SSameeh Jubran 	}
17005d62ca2SSameeh Jubran 
1711738cd3eSNetanel Belgazal 	return 0;
1721738cd3eSNetanel Belgazal }
1731738cd3eSNetanel Belgazal 
ena_com_update_dev_comp_head(struct ena_com_io_cq * io_cq)1741738cd3eSNetanel Belgazal static inline int ena_com_update_dev_comp_head(struct ena_com_io_cq *io_cq)
1751738cd3eSNetanel Belgazal {
1761738cd3eSNetanel Belgazal 	u16 unreported_comp, head;
1771738cd3eSNetanel Belgazal 	bool need_update;
1781738cd3eSNetanel Belgazal 
179d9186098SSameeh Jubran 	if (unlikely(io_cq->cq_head_db_reg)) {
1801738cd3eSNetanel Belgazal 		head = io_cq->head;
1811738cd3eSNetanel Belgazal 		unreported_comp = head - io_cq->last_head_update;
1821738cd3eSNetanel Belgazal 		need_update = unreported_comp > (io_cq->q_depth / ENA_COMP_HEAD_THRESH);
1831738cd3eSNetanel Belgazal 
184d9186098SSameeh Jubran 		if (unlikely(need_update)) {
185da580ca8SShay Agroskin 			netdev_dbg(ena_com_io_cq_to_ena_dev(io_cq)->net_device,
186da580ca8SShay Agroskin 				   "Write completion queue doorbell for queue %d: head: %d\n",
1871738cd3eSNetanel Belgazal 				   io_cq->qid, head);
1881738cd3eSNetanel Belgazal 			writel(head, io_cq->cq_head_db_reg);
1891738cd3eSNetanel Belgazal 			io_cq->last_head_update = head;
1901738cd3eSNetanel Belgazal 		}
191d9186098SSameeh Jubran 	}
1921738cd3eSNetanel Belgazal 
1931738cd3eSNetanel Belgazal 	return 0;
1941738cd3eSNetanel Belgazal }
1951738cd3eSNetanel Belgazal 
ena_com_update_numa_node(struct ena_com_io_cq * io_cq,u8 numa_node)1961738cd3eSNetanel Belgazal static inline void ena_com_update_numa_node(struct ena_com_io_cq *io_cq,
1971738cd3eSNetanel Belgazal 					    u8 numa_node)
1981738cd3eSNetanel Belgazal {
1991738cd3eSNetanel Belgazal 	struct ena_eth_io_numa_node_cfg_reg numa_cfg;
2001738cd3eSNetanel Belgazal 
2011738cd3eSNetanel Belgazal 	if (!io_cq->numa_node_cfg_reg)
2021738cd3eSNetanel Belgazal 		return;
2031738cd3eSNetanel Belgazal 
2041738cd3eSNetanel Belgazal 	numa_cfg.numa_cfg = (numa_node & ENA_ETH_IO_NUMA_NODE_CFG_REG_NUMA_MASK)
2051738cd3eSNetanel Belgazal 		| ENA_ETH_IO_NUMA_NODE_CFG_REG_ENABLED_MASK;
2061738cd3eSNetanel Belgazal 
2071738cd3eSNetanel Belgazal 	writel(numa_cfg.numa_cfg, io_cq->numa_node_cfg_reg);
2081738cd3eSNetanel Belgazal }
2091738cd3eSNetanel Belgazal 
ena_com_comp_ack(struct ena_com_io_sq * io_sq,u16 elem)2101738cd3eSNetanel Belgazal static inline void ena_com_comp_ack(struct ena_com_io_sq *io_sq, u16 elem)
2111738cd3eSNetanel Belgazal {
2121738cd3eSNetanel Belgazal 	io_sq->next_to_comp += elem;
2131738cd3eSNetanel Belgazal }
2141738cd3eSNetanel Belgazal 
ena_com_cq_inc_head(struct ena_com_io_cq * io_cq)2150e575f85SArthur Kiyanovski static inline void ena_com_cq_inc_head(struct ena_com_io_cq *io_cq)
2160e575f85SArthur Kiyanovski {
2170e575f85SArthur Kiyanovski 	io_cq->head++;
2180e575f85SArthur Kiyanovski 
2190e575f85SArthur Kiyanovski 	/* Switch phase bit in case of wrap around */
2200e575f85SArthur Kiyanovski 	if (unlikely((io_cq->head & (io_cq->q_depth - 1)) == 0))
2210e575f85SArthur Kiyanovski 		io_cq->phase ^= 1;
2220e575f85SArthur Kiyanovski }
2230e575f85SArthur Kiyanovski 
ena_com_tx_comp_req_id_get(struct ena_com_io_cq * io_cq,u16 * req_id)2240e575f85SArthur Kiyanovski static inline int ena_com_tx_comp_req_id_get(struct ena_com_io_cq *io_cq,
2250e575f85SArthur Kiyanovski 					     u16 *req_id)
2260e575f85SArthur Kiyanovski {
2270e575f85SArthur Kiyanovski 	u8 expected_phase, cdesc_phase;
2280e575f85SArthur Kiyanovski 	struct ena_eth_io_tx_cdesc *cdesc;
2290e575f85SArthur Kiyanovski 	u16 masked_head;
2300e575f85SArthur Kiyanovski 
2310e575f85SArthur Kiyanovski 	masked_head = io_cq->head & (io_cq->q_depth - 1);
2320e575f85SArthur Kiyanovski 	expected_phase = io_cq->phase;
2330e575f85SArthur Kiyanovski 
2340e575f85SArthur Kiyanovski 	cdesc = (struct ena_eth_io_tx_cdesc *)
2350e575f85SArthur Kiyanovski 		((uintptr_t)io_cq->cdesc_addr.virt_addr +
2360e575f85SArthur Kiyanovski 		(masked_head * io_cq->cdesc_entry_size_in_bytes));
2370e575f85SArthur Kiyanovski 
2380e575f85SArthur Kiyanovski 	/* When the current completion descriptor phase isn't the same as the
2390e575f85SArthur Kiyanovski 	 * expected, it mean that the device still didn't update
2400e575f85SArthur Kiyanovski 	 * this completion.
2410e575f85SArthur Kiyanovski 	 */
2420e575f85SArthur Kiyanovski 	cdesc_phase = READ_ONCE(cdesc->flags) & ENA_ETH_IO_TX_CDESC_PHASE_MASK;
2430e575f85SArthur Kiyanovski 	if (cdesc_phase != expected_phase)
2440e575f85SArthur Kiyanovski 		return -EAGAIN;
2450e575f85SArthur Kiyanovski 
2460e575f85SArthur Kiyanovski 	dma_rmb();
2470e575f85SArthur Kiyanovski 
2480e575f85SArthur Kiyanovski 	*req_id = READ_ONCE(cdesc->req_id);
2490e575f85SArthur Kiyanovski 	if (unlikely(*req_id >= io_cq->q_depth)) {
25026668c2dSDavid Arinzon 		netdev_err(ena_com_io_cq_to_ena_dev(io_cq)->net_device, "Invalid req id %d\n",
25126668c2dSDavid Arinzon 			   cdesc->req_id);
2520e575f85SArthur Kiyanovski 		return -EINVAL;
2530e575f85SArthur Kiyanovski 	}
2540e575f85SArthur Kiyanovski 
2550e575f85SArthur Kiyanovski 	ena_com_cq_inc_head(io_cq);
2560e575f85SArthur Kiyanovski 
2570e575f85SArthur Kiyanovski 	return 0;
2580e575f85SArthur Kiyanovski }
2590e575f85SArthur Kiyanovski 
2601738cd3eSNetanel Belgazal #endif /* ENA_ETH_COM_H_ */
261