1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2 /* Copyright 2017 Microsemi Corporation
3  * Copyright 2018-2019 NXP
4  */
5 #include <linux/fsl/enetc_mdio.h>
6 #include <soc/mscc/ocelot_qsys.h>
7 #include <soc/mscc/ocelot_vcap.h>
8 #include <soc/mscc/ocelot_ana.h>
9 #include <soc/mscc/ocelot_dev.h>
10 #include <soc/mscc/ocelot_ptp.h>
11 #include <soc/mscc/ocelot_sys.h>
12 #include <net/tc_act/tc_gate.h>
13 #include <soc/mscc/ocelot.h>
14 #include <linux/dsa/ocelot.h>
15 #include <linux/pcs-lynx.h>
16 #include <net/pkt_sched.h>
17 #include <linux/iopoll.h>
18 #include <linux/mdio.h>
19 #include <linux/pci.h>
20 #include <linux/time.h>
21 #include "felix.h"
22 
23 #define VSC9959_NUM_PORTS		6
24 
25 #define VSC9959_TAS_GCL_ENTRY_MAX	63
26 #define VSC9959_TAS_MIN_GATE_LEN_NS	33
27 #define VSC9959_VCAP_POLICER_BASE	63
28 #define VSC9959_VCAP_POLICER_MAX	383
29 #define VSC9959_SWITCH_PCI_BAR		4
30 #define VSC9959_IMDIO_PCI_BAR		0
31 
32 #define VSC9959_PORT_MODE_SERDES	(OCELOT_PORT_MODE_SGMII | \
33 					 OCELOT_PORT_MODE_QSGMII | \
34 					 OCELOT_PORT_MODE_1000BASEX | \
35 					 OCELOT_PORT_MODE_2500BASEX | \
36 					 OCELOT_PORT_MODE_USXGMII)
37 
38 static const u32 vsc9959_port_modes[VSC9959_NUM_PORTS] = {
39 	VSC9959_PORT_MODE_SERDES,
40 	VSC9959_PORT_MODE_SERDES,
41 	VSC9959_PORT_MODE_SERDES,
42 	VSC9959_PORT_MODE_SERDES,
43 	OCELOT_PORT_MODE_INTERNAL,
44 	OCELOT_PORT_MODE_INTERNAL,
45 };
46 
47 static const u32 vsc9959_ana_regmap[] = {
48 	REG(ANA_ADVLEARN,			0x0089a0),
49 	REG(ANA_VLANMASK,			0x0089a4),
50 	REG_RESERVED(ANA_PORT_B_DOMAIN),
51 	REG(ANA_ANAGEFIL,			0x0089ac),
52 	REG(ANA_ANEVENTS,			0x0089b0),
53 	REG(ANA_STORMLIMIT_BURST,		0x0089b4),
54 	REG(ANA_STORMLIMIT_CFG,			0x0089b8),
55 	REG(ANA_ISOLATED_PORTS,			0x0089c8),
56 	REG(ANA_COMMUNITY_PORTS,		0x0089cc),
57 	REG(ANA_AUTOAGE,			0x0089d0),
58 	REG(ANA_MACTOPTIONS,			0x0089d4),
59 	REG(ANA_LEARNDISC,			0x0089d8),
60 	REG(ANA_AGENCTRL,			0x0089dc),
61 	REG(ANA_MIRRORPORTS,			0x0089e0),
62 	REG(ANA_EMIRRORPORTS,			0x0089e4),
63 	REG(ANA_FLOODING,			0x0089e8),
64 	REG(ANA_FLOODING_IPMC,			0x008a08),
65 	REG(ANA_SFLOW_CFG,			0x008a0c),
66 	REG(ANA_PORT_MODE,			0x008a28),
67 	REG(ANA_CUT_THRU_CFG,			0x008a48),
68 	REG(ANA_PGID_PGID,			0x008400),
69 	REG(ANA_TABLES_ANMOVED,			0x007f1c),
70 	REG(ANA_TABLES_MACHDATA,		0x007f20),
71 	REG(ANA_TABLES_MACLDATA,		0x007f24),
72 	REG(ANA_TABLES_STREAMDATA,		0x007f28),
73 	REG(ANA_TABLES_MACACCESS,		0x007f2c),
74 	REG(ANA_TABLES_MACTINDX,		0x007f30),
75 	REG(ANA_TABLES_VLANACCESS,		0x007f34),
76 	REG(ANA_TABLES_VLANTIDX,		0x007f38),
77 	REG(ANA_TABLES_ISDXACCESS,		0x007f3c),
78 	REG(ANA_TABLES_ISDXTIDX,		0x007f40),
79 	REG(ANA_TABLES_ENTRYLIM,		0x007f00),
80 	REG(ANA_TABLES_PTP_ID_HIGH,		0x007f44),
81 	REG(ANA_TABLES_PTP_ID_LOW,		0x007f48),
82 	REG(ANA_TABLES_STREAMACCESS,		0x007f4c),
83 	REG(ANA_TABLES_STREAMTIDX,		0x007f50),
84 	REG(ANA_TABLES_SEQ_HISTORY,		0x007f54),
85 	REG(ANA_TABLES_SEQ_MASK,		0x007f58),
86 	REG(ANA_TABLES_SFID_MASK,		0x007f5c),
87 	REG(ANA_TABLES_SFIDACCESS,		0x007f60),
88 	REG(ANA_TABLES_SFIDTIDX,		0x007f64),
89 	REG(ANA_MSTI_STATE,			0x008600),
90 	REG(ANA_OAM_UPM_LM_CNT,			0x008000),
91 	REG(ANA_SG_ACCESS_CTRL,			0x008a64),
92 	REG(ANA_SG_CONFIG_REG_1,		0x007fb0),
93 	REG(ANA_SG_CONFIG_REG_2,		0x007fb4),
94 	REG(ANA_SG_CONFIG_REG_3,		0x007fb8),
95 	REG(ANA_SG_CONFIG_REG_4,		0x007fbc),
96 	REG(ANA_SG_CONFIG_REG_5,		0x007fc0),
97 	REG(ANA_SG_GCL_GS_CONFIG,		0x007f80),
98 	REG(ANA_SG_GCL_TI_CONFIG,		0x007f90),
99 	REG(ANA_SG_STATUS_REG_1,		0x008980),
100 	REG(ANA_SG_STATUS_REG_2,		0x008984),
101 	REG(ANA_SG_STATUS_REG_3,		0x008988),
102 	REG(ANA_PORT_VLAN_CFG,			0x007800),
103 	REG(ANA_PORT_DROP_CFG,			0x007804),
104 	REG(ANA_PORT_QOS_CFG,			0x007808),
105 	REG(ANA_PORT_VCAP_CFG,			0x00780c),
106 	REG(ANA_PORT_VCAP_S1_KEY_CFG,		0x007810),
107 	REG(ANA_PORT_VCAP_S2_CFG,		0x00781c),
108 	REG(ANA_PORT_PCP_DEI_MAP,		0x007820),
109 	REG(ANA_PORT_CPU_FWD_CFG,		0x007860),
110 	REG(ANA_PORT_CPU_FWD_BPDU_CFG,		0x007864),
111 	REG(ANA_PORT_CPU_FWD_GARP_CFG,		0x007868),
112 	REG(ANA_PORT_CPU_FWD_CCM_CFG,		0x00786c),
113 	REG(ANA_PORT_PORT_CFG,			0x007870),
114 	REG(ANA_PORT_POL_CFG,			0x007874),
115 	REG(ANA_PORT_PTP_CFG,			0x007878),
116 	REG(ANA_PORT_PTP_DLY1_CFG,		0x00787c),
117 	REG(ANA_PORT_PTP_DLY2_CFG,		0x007880),
118 	REG(ANA_PORT_SFID_CFG,			0x007884),
119 	REG(ANA_PFC_PFC_CFG,			0x008800),
120 	REG_RESERVED(ANA_PFC_PFC_TIMER),
121 	REG_RESERVED(ANA_IPT_OAM_MEP_CFG),
122 	REG_RESERVED(ANA_IPT_IPT),
123 	REG_RESERVED(ANA_PPT_PPT),
124 	REG_RESERVED(ANA_FID_MAP_FID_MAP),
125 	REG(ANA_AGGR_CFG,			0x008a68),
126 	REG(ANA_CPUQ_CFG,			0x008a6c),
127 	REG_RESERVED(ANA_CPUQ_CFG2),
128 	REG(ANA_CPUQ_8021_CFG,			0x008a74),
129 	REG(ANA_DSCP_CFG,			0x008ab4),
130 	REG(ANA_DSCP_REWR_CFG,			0x008bb4),
131 	REG(ANA_VCAP_RNG_TYPE_CFG,		0x008bf4),
132 	REG(ANA_VCAP_RNG_VAL_CFG,		0x008c14),
133 	REG_RESERVED(ANA_VRAP_CFG),
134 	REG_RESERVED(ANA_VRAP_HDR_DATA),
135 	REG_RESERVED(ANA_VRAP_HDR_MASK),
136 	REG(ANA_DISCARD_CFG,			0x008c40),
137 	REG(ANA_FID_CFG,			0x008c44),
138 	REG(ANA_POL_PIR_CFG,			0x004000),
139 	REG(ANA_POL_CIR_CFG,			0x004004),
140 	REG(ANA_POL_MODE_CFG,			0x004008),
141 	REG(ANA_POL_PIR_STATE,			0x00400c),
142 	REG(ANA_POL_CIR_STATE,			0x004010),
143 	REG_RESERVED(ANA_POL_STATE),
144 	REG(ANA_POL_FLOWC,			0x008c48),
145 	REG(ANA_POL_HYST,			0x008cb4),
146 	REG_RESERVED(ANA_POL_MISC_CFG),
147 };
148 
149 static const u32 vsc9959_qs_regmap[] = {
150 	REG(QS_XTR_GRP_CFG,			0x000000),
151 	REG(QS_XTR_RD,				0x000008),
152 	REG(QS_XTR_FRM_PRUNING,			0x000010),
153 	REG(QS_XTR_FLUSH,			0x000018),
154 	REG(QS_XTR_DATA_PRESENT,		0x00001c),
155 	REG(QS_XTR_CFG,				0x000020),
156 	REG(QS_INJ_GRP_CFG,			0x000024),
157 	REG(QS_INJ_WR,				0x00002c),
158 	REG(QS_INJ_CTRL,			0x000034),
159 	REG(QS_INJ_STATUS,			0x00003c),
160 	REG(QS_INJ_ERR,				0x000040),
161 	REG_RESERVED(QS_INH_DBG),
162 };
163 
164 static const u32 vsc9959_vcap_regmap[] = {
165 	/* VCAP_CORE_CFG */
166 	REG(VCAP_CORE_UPDATE_CTRL,		0x000000),
167 	REG(VCAP_CORE_MV_CFG,			0x000004),
168 	/* VCAP_CORE_CACHE */
169 	REG(VCAP_CACHE_ENTRY_DAT,		0x000008),
170 	REG(VCAP_CACHE_MASK_DAT,		0x000108),
171 	REG(VCAP_CACHE_ACTION_DAT,		0x000208),
172 	REG(VCAP_CACHE_CNT_DAT,			0x000308),
173 	REG(VCAP_CACHE_TG_DAT,			0x000388),
174 	/* VCAP_CONST */
175 	REG(VCAP_CONST_VCAP_VER,		0x000398),
176 	REG(VCAP_CONST_ENTRY_WIDTH,		0x00039c),
177 	REG(VCAP_CONST_ENTRY_CNT,		0x0003a0),
178 	REG(VCAP_CONST_ENTRY_SWCNT,		0x0003a4),
179 	REG(VCAP_CONST_ENTRY_TG_WIDTH,		0x0003a8),
180 	REG(VCAP_CONST_ACTION_DEF_CNT,		0x0003ac),
181 	REG(VCAP_CONST_ACTION_WIDTH,		0x0003b0),
182 	REG(VCAP_CONST_CNT_WIDTH,		0x0003b4),
183 	REG(VCAP_CONST_CORE_CNT,		0x0003b8),
184 	REG(VCAP_CONST_IF_CNT,			0x0003bc),
185 };
186 
187 static const u32 vsc9959_qsys_regmap[] = {
188 	REG(QSYS_PORT_MODE,			0x00f460),
189 	REG(QSYS_SWITCH_PORT_MODE,		0x00f480),
190 	REG(QSYS_STAT_CNT_CFG,			0x00f49c),
191 	REG(QSYS_EEE_CFG,			0x00f4a0),
192 	REG(QSYS_EEE_THRES,			0x00f4b8),
193 	REG(QSYS_IGR_NO_SHARING,		0x00f4bc),
194 	REG(QSYS_EGR_NO_SHARING,		0x00f4c0),
195 	REG(QSYS_SW_STATUS,			0x00f4c4),
196 	REG(QSYS_EXT_CPU_CFG,			0x00f4e0),
197 	REG_RESERVED(QSYS_PAD_CFG),
198 	REG(QSYS_CPU_GROUP_MAP,			0x00f4e8),
199 	REG_RESERVED(QSYS_QMAP),
200 	REG_RESERVED(QSYS_ISDX_SGRP),
201 	REG_RESERVED(QSYS_TIMED_FRAME_ENTRY),
202 	REG(QSYS_TFRM_MISC,			0x00f50c),
203 	REG(QSYS_TFRM_PORT_DLY,			0x00f510),
204 	REG(QSYS_TFRM_TIMER_CFG_1,		0x00f514),
205 	REG(QSYS_TFRM_TIMER_CFG_2,		0x00f518),
206 	REG(QSYS_TFRM_TIMER_CFG_3,		0x00f51c),
207 	REG(QSYS_TFRM_TIMER_CFG_4,		0x00f520),
208 	REG(QSYS_TFRM_TIMER_CFG_5,		0x00f524),
209 	REG(QSYS_TFRM_TIMER_CFG_6,		0x00f528),
210 	REG(QSYS_TFRM_TIMER_CFG_7,		0x00f52c),
211 	REG(QSYS_TFRM_TIMER_CFG_8,		0x00f530),
212 	REG(QSYS_RED_PROFILE,			0x00f534),
213 	REG(QSYS_RES_QOS_MODE,			0x00f574),
214 	REG(QSYS_RES_CFG,			0x00c000),
215 	REG(QSYS_RES_STAT,			0x00c004),
216 	REG(QSYS_EGR_DROP_MODE,			0x00f578),
217 	REG(QSYS_EQ_CTRL,			0x00f57c),
218 	REG_RESERVED(QSYS_EVENTS_CORE),
219 	REG(QSYS_QMAXSDU_CFG_0,			0x00f584),
220 	REG(QSYS_QMAXSDU_CFG_1,			0x00f5a0),
221 	REG(QSYS_QMAXSDU_CFG_2,			0x00f5bc),
222 	REG(QSYS_QMAXSDU_CFG_3,			0x00f5d8),
223 	REG(QSYS_QMAXSDU_CFG_4,			0x00f5f4),
224 	REG(QSYS_QMAXSDU_CFG_5,			0x00f610),
225 	REG(QSYS_QMAXSDU_CFG_6,			0x00f62c),
226 	REG(QSYS_QMAXSDU_CFG_7,			0x00f648),
227 	REG(QSYS_PREEMPTION_CFG,		0x00f664),
228 	REG(QSYS_CIR_CFG,			0x000000),
229 	REG(QSYS_EIR_CFG,			0x000004),
230 	REG(QSYS_SE_CFG,			0x000008),
231 	REG(QSYS_SE_DWRR_CFG,			0x00000c),
232 	REG_RESERVED(QSYS_SE_CONNECT),
233 	REG(QSYS_SE_DLB_SENSE,			0x000040),
234 	REG(QSYS_CIR_STATE,			0x000044),
235 	REG(QSYS_EIR_STATE,			0x000048),
236 	REG_RESERVED(QSYS_SE_STATE),
237 	REG(QSYS_HSCH_MISC_CFG,			0x00f67c),
238 	REG(QSYS_TAG_CONFIG,			0x00f680),
239 	REG(QSYS_TAS_PARAM_CFG_CTRL,		0x00f698),
240 	REG(QSYS_PORT_MAX_SDU,			0x00f69c),
241 	REG(QSYS_PARAM_CFG_REG_1,		0x00f440),
242 	REG(QSYS_PARAM_CFG_REG_2,		0x00f444),
243 	REG(QSYS_PARAM_CFG_REG_3,		0x00f448),
244 	REG(QSYS_PARAM_CFG_REG_4,		0x00f44c),
245 	REG(QSYS_PARAM_CFG_REG_5,		0x00f450),
246 	REG(QSYS_GCL_CFG_REG_1,			0x00f454),
247 	REG(QSYS_GCL_CFG_REG_2,			0x00f458),
248 	REG(QSYS_PARAM_STATUS_REG_1,		0x00f400),
249 	REG(QSYS_PARAM_STATUS_REG_2,		0x00f404),
250 	REG(QSYS_PARAM_STATUS_REG_3,		0x00f408),
251 	REG(QSYS_PARAM_STATUS_REG_4,		0x00f40c),
252 	REG(QSYS_PARAM_STATUS_REG_5,		0x00f410),
253 	REG(QSYS_PARAM_STATUS_REG_6,		0x00f414),
254 	REG(QSYS_PARAM_STATUS_REG_7,		0x00f418),
255 	REG(QSYS_PARAM_STATUS_REG_8,		0x00f41c),
256 	REG(QSYS_PARAM_STATUS_REG_9,		0x00f420),
257 	REG(QSYS_GCL_STATUS_REG_1,		0x00f424),
258 	REG(QSYS_GCL_STATUS_REG_2,		0x00f428),
259 };
260 
261 static const u32 vsc9959_rew_regmap[] = {
262 	REG(REW_PORT_VLAN_CFG,			0x000000),
263 	REG(REW_TAG_CFG,			0x000004),
264 	REG(REW_PORT_CFG,			0x000008),
265 	REG(REW_DSCP_CFG,			0x00000c),
266 	REG(REW_PCP_DEI_QOS_MAP_CFG,		0x000010),
267 	REG(REW_PTP_CFG,			0x000050),
268 	REG(REW_PTP_DLY1_CFG,			0x000054),
269 	REG(REW_RED_TAG_CFG,			0x000058),
270 	REG(REW_DSCP_REMAP_DP1_CFG,		0x000410),
271 	REG(REW_DSCP_REMAP_CFG,			0x000510),
272 	REG_RESERVED(REW_STAT_CFG),
273 	REG_RESERVED(REW_REW_STICKY),
274 	REG_RESERVED(REW_PPT),
275 };
276 
277 static const u32 vsc9959_sys_regmap[] = {
278 	REG(SYS_COUNT_RX_OCTETS,		0x000000),
279 	REG(SYS_COUNT_RX_UNICAST,		0x000004),
280 	REG(SYS_COUNT_RX_MULTICAST,		0x000008),
281 	REG(SYS_COUNT_RX_BROADCAST,		0x00000c),
282 	REG(SYS_COUNT_RX_SHORTS,		0x000010),
283 	REG(SYS_COUNT_RX_FRAGMENTS,		0x000014),
284 	REG(SYS_COUNT_RX_JABBERS,		0x000018),
285 	REG(SYS_COUNT_RX_CRC_ALIGN_ERRS,	0x00001c),
286 	REG(SYS_COUNT_RX_SYM_ERRS,		0x000020),
287 	REG(SYS_COUNT_RX_64,			0x000024),
288 	REG(SYS_COUNT_RX_65_127,		0x000028),
289 	REG(SYS_COUNT_RX_128_255,		0x00002c),
290 	REG(SYS_COUNT_RX_256_511,		0x000030),
291 	REG(SYS_COUNT_RX_512_1023,		0x000034),
292 	REG(SYS_COUNT_RX_1024_1526,		0x000038),
293 	REG(SYS_COUNT_RX_1527_MAX,		0x00003c),
294 	REG(SYS_COUNT_RX_PAUSE,			0x000040),
295 	REG(SYS_COUNT_RX_CONTROL,		0x000044),
296 	REG(SYS_COUNT_RX_LONGS,			0x000048),
297 	REG(SYS_COUNT_RX_CLASSIFIED_DROPS,	0x00004c),
298 	REG(SYS_COUNT_RX_RED_PRIO_0,		0x000050),
299 	REG(SYS_COUNT_RX_RED_PRIO_1,		0x000054),
300 	REG(SYS_COUNT_RX_RED_PRIO_2,		0x000058),
301 	REG(SYS_COUNT_RX_RED_PRIO_3,		0x00005c),
302 	REG(SYS_COUNT_RX_RED_PRIO_4,		0x000060),
303 	REG(SYS_COUNT_RX_RED_PRIO_5,		0x000064),
304 	REG(SYS_COUNT_RX_RED_PRIO_6,		0x000068),
305 	REG(SYS_COUNT_RX_RED_PRIO_7,		0x00006c),
306 	REG(SYS_COUNT_RX_YELLOW_PRIO_0,		0x000070),
307 	REG(SYS_COUNT_RX_YELLOW_PRIO_1,		0x000074),
308 	REG(SYS_COUNT_RX_YELLOW_PRIO_2,		0x000078),
309 	REG(SYS_COUNT_RX_YELLOW_PRIO_3,		0x00007c),
310 	REG(SYS_COUNT_RX_YELLOW_PRIO_4,		0x000080),
311 	REG(SYS_COUNT_RX_YELLOW_PRIO_5,		0x000084),
312 	REG(SYS_COUNT_RX_YELLOW_PRIO_6,		0x000088),
313 	REG(SYS_COUNT_RX_YELLOW_PRIO_7,		0x00008c),
314 	REG(SYS_COUNT_RX_GREEN_PRIO_0,		0x000090),
315 	REG(SYS_COUNT_RX_GREEN_PRIO_1,		0x000094),
316 	REG(SYS_COUNT_RX_GREEN_PRIO_2,		0x000098),
317 	REG(SYS_COUNT_RX_GREEN_PRIO_3,		0x00009c),
318 	REG(SYS_COUNT_RX_GREEN_PRIO_4,		0x0000a0),
319 	REG(SYS_COUNT_RX_GREEN_PRIO_5,		0x0000a4),
320 	REG(SYS_COUNT_RX_GREEN_PRIO_6,		0x0000a8),
321 	REG(SYS_COUNT_RX_GREEN_PRIO_7,		0x0000ac),
322 	REG(SYS_COUNT_RX_ASSEMBLY_ERRS,		0x0000b0),
323 	REG(SYS_COUNT_RX_SMD_ERRS,		0x0000b4),
324 	REG(SYS_COUNT_RX_ASSEMBLY_OK,		0x0000b8),
325 	REG(SYS_COUNT_RX_MERGE_FRAGMENTS,	0x0000bc),
326 	REG(SYS_COUNT_RX_PMAC_OCTETS,		0x0000c0),
327 	REG(SYS_COUNT_RX_PMAC_UNICAST,		0x0000c4),
328 	REG(SYS_COUNT_RX_PMAC_MULTICAST,	0x0000c8),
329 	REG(SYS_COUNT_RX_PMAC_BROADCAST,	0x0000cc),
330 	REG(SYS_COUNT_RX_PMAC_SHORTS,		0x0000d0),
331 	REG(SYS_COUNT_RX_PMAC_FRAGMENTS,	0x0000d4),
332 	REG(SYS_COUNT_RX_PMAC_JABBERS,		0x0000d8),
333 	REG(SYS_COUNT_RX_PMAC_CRC_ALIGN_ERRS,	0x0000dc),
334 	REG(SYS_COUNT_RX_PMAC_SYM_ERRS,		0x0000e0),
335 	REG(SYS_COUNT_RX_PMAC_64,		0x0000e4),
336 	REG(SYS_COUNT_RX_PMAC_65_127,		0x0000e8),
337 	REG(SYS_COUNT_RX_PMAC_128_255,		0x0000ec),
338 	REG(SYS_COUNT_RX_PMAC_256_511,		0x0000f0),
339 	REG(SYS_COUNT_RX_PMAC_512_1023,		0x0000f4),
340 	REG(SYS_COUNT_RX_PMAC_1024_1526,	0x0000f8),
341 	REG(SYS_COUNT_RX_PMAC_1527_MAX,		0x0000fc),
342 	REG(SYS_COUNT_RX_PMAC_PAUSE,		0x000100),
343 	REG(SYS_COUNT_RX_PMAC_CONTROL,		0x000104),
344 	REG(SYS_COUNT_RX_PMAC_LONGS,		0x000108),
345 	REG(SYS_COUNT_TX_OCTETS,		0x000200),
346 	REG(SYS_COUNT_TX_UNICAST,		0x000204),
347 	REG(SYS_COUNT_TX_MULTICAST,		0x000208),
348 	REG(SYS_COUNT_TX_BROADCAST,		0x00020c),
349 	REG(SYS_COUNT_TX_COLLISION,		0x000210),
350 	REG(SYS_COUNT_TX_DROPS,			0x000214),
351 	REG(SYS_COUNT_TX_PAUSE,			0x000218),
352 	REG(SYS_COUNT_TX_64,			0x00021c),
353 	REG(SYS_COUNT_TX_65_127,		0x000220),
354 	REG(SYS_COUNT_TX_128_255,		0x000224),
355 	REG(SYS_COUNT_TX_256_511,		0x000228),
356 	REG(SYS_COUNT_TX_512_1023,		0x00022c),
357 	REG(SYS_COUNT_TX_1024_1526,		0x000230),
358 	REG(SYS_COUNT_TX_1527_MAX,		0x000234),
359 	REG(SYS_COUNT_TX_YELLOW_PRIO_0,		0x000238),
360 	REG(SYS_COUNT_TX_YELLOW_PRIO_1,		0x00023c),
361 	REG(SYS_COUNT_TX_YELLOW_PRIO_2,		0x000240),
362 	REG(SYS_COUNT_TX_YELLOW_PRIO_3,		0x000244),
363 	REG(SYS_COUNT_TX_YELLOW_PRIO_4,		0x000248),
364 	REG(SYS_COUNT_TX_YELLOW_PRIO_5,		0x00024c),
365 	REG(SYS_COUNT_TX_YELLOW_PRIO_6,		0x000250),
366 	REG(SYS_COUNT_TX_YELLOW_PRIO_7,		0x000254),
367 	REG(SYS_COUNT_TX_GREEN_PRIO_0,		0x000258),
368 	REG(SYS_COUNT_TX_GREEN_PRIO_1,		0x00025c),
369 	REG(SYS_COUNT_TX_GREEN_PRIO_2,		0x000260),
370 	REG(SYS_COUNT_TX_GREEN_PRIO_3,		0x000264),
371 	REG(SYS_COUNT_TX_GREEN_PRIO_4,		0x000268),
372 	REG(SYS_COUNT_TX_GREEN_PRIO_5,		0x00026c),
373 	REG(SYS_COUNT_TX_GREEN_PRIO_6,		0x000270),
374 	REG(SYS_COUNT_TX_GREEN_PRIO_7,		0x000274),
375 	REG(SYS_COUNT_TX_AGED,			0x000278),
376 	REG(SYS_COUNT_TX_MM_HOLD,		0x00027c),
377 	REG(SYS_COUNT_TX_MERGE_FRAGMENTS,	0x000280),
378 	REG(SYS_COUNT_TX_PMAC_OCTETS,		0x000284),
379 	REG(SYS_COUNT_TX_PMAC_UNICAST,		0x000288),
380 	REG(SYS_COUNT_TX_PMAC_MULTICAST,	0x00028c),
381 	REG(SYS_COUNT_TX_PMAC_BROADCAST,	0x000290),
382 	REG(SYS_COUNT_TX_PMAC_PAUSE,		0x000294),
383 	REG(SYS_COUNT_TX_PMAC_64,		0x000298),
384 	REG(SYS_COUNT_TX_PMAC_65_127,		0x00029c),
385 	REG(SYS_COUNT_TX_PMAC_128_255,		0x0002a0),
386 	REG(SYS_COUNT_TX_PMAC_256_511,		0x0002a4),
387 	REG(SYS_COUNT_TX_PMAC_512_1023,		0x0002a8),
388 	REG(SYS_COUNT_TX_PMAC_1024_1526,	0x0002ac),
389 	REG(SYS_COUNT_TX_PMAC_1527_MAX,		0x0002b0),
390 	REG(SYS_COUNT_DROP_LOCAL,		0x000400),
391 	REG(SYS_COUNT_DROP_TAIL,		0x000404),
392 	REG(SYS_COUNT_DROP_YELLOW_PRIO_0,	0x000408),
393 	REG(SYS_COUNT_DROP_YELLOW_PRIO_1,	0x00040c),
394 	REG(SYS_COUNT_DROP_YELLOW_PRIO_2,	0x000410),
395 	REG(SYS_COUNT_DROP_YELLOW_PRIO_3,	0x000414),
396 	REG(SYS_COUNT_DROP_YELLOW_PRIO_4,	0x000418),
397 	REG(SYS_COUNT_DROP_YELLOW_PRIO_5,	0x00041c),
398 	REG(SYS_COUNT_DROP_YELLOW_PRIO_6,	0x000420),
399 	REG(SYS_COUNT_DROP_YELLOW_PRIO_7,	0x000424),
400 	REG(SYS_COUNT_DROP_GREEN_PRIO_0,	0x000428),
401 	REG(SYS_COUNT_DROP_GREEN_PRIO_1,	0x00042c),
402 	REG(SYS_COUNT_DROP_GREEN_PRIO_2,	0x000430),
403 	REG(SYS_COUNT_DROP_GREEN_PRIO_3,	0x000434),
404 	REG(SYS_COUNT_DROP_GREEN_PRIO_4,	0x000438),
405 	REG(SYS_COUNT_DROP_GREEN_PRIO_5,	0x00043c),
406 	REG(SYS_COUNT_DROP_GREEN_PRIO_6,	0x000440),
407 	REG(SYS_COUNT_DROP_GREEN_PRIO_7,	0x000444),
408 	REG(SYS_COUNT_SF_MATCHING_FRAMES,	0x000800),
409 	REG(SYS_COUNT_SF_NOT_PASSING_FRAMES,	0x000804),
410 	REG(SYS_COUNT_SF_NOT_PASSING_SDU,	0x000808),
411 	REG(SYS_COUNT_SF_RED_FRAMES,		0x00080c),
412 	REG(SYS_RESET_CFG,			0x000e00),
413 	REG(SYS_SR_ETYPE_CFG,			0x000e04),
414 	REG(SYS_VLAN_ETYPE_CFG,			0x000e08),
415 	REG(SYS_PORT_MODE,			0x000e0c),
416 	REG(SYS_FRONT_PORT_MODE,		0x000e2c),
417 	REG(SYS_FRM_AGING,			0x000e44),
418 	REG(SYS_STAT_CFG,			0x000e48),
419 	REG(SYS_SW_STATUS,			0x000e4c),
420 	REG_RESERVED(SYS_MISC_CFG),
421 	REG(SYS_REW_MAC_HIGH_CFG,		0x000e6c),
422 	REG(SYS_REW_MAC_LOW_CFG,		0x000e84),
423 	REG(SYS_TIMESTAMP_OFFSET,		0x000e9c),
424 	REG(SYS_PAUSE_CFG,			0x000ea0),
425 	REG(SYS_PAUSE_TOT_CFG,			0x000ebc),
426 	REG(SYS_ATOP,				0x000ec0),
427 	REG(SYS_ATOP_TOT_CFG,			0x000edc),
428 	REG(SYS_MAC_FC_CFG,			0x000ee0),
429 	REG(SYS_MMGT,				0x000ef8),
430 	REG_RESERVED(SYS_MMGT_FAST),
431 	REG_RESERVED(SYS_EVENTS_DIF),
432 	REG_RESERVED(SYS_EVENTS_CORE),
433 	REG(SYS_PTP_STATUS,			0x000f14),
434 	REG(SYS_PTP_TXSTAMP,			0x000f18),
435 	REG(SYS_PTP_NXT,			0x000f1c),
436 	REG(SYS_PTP_CFG,			0x000f20),
437 	REG(SYS_RAM_INIT,			0x000f24),
438 	REG_RESERVED(SYS_CM_ADDR),
439 	REG_RESERVED(SYS_CM_DATA_WR),
440 	REG_RESERVED(SYS_CM_DATA_RD),
441 	REG_RESERVED(SYS_CM_OP),
442 	REG_RESERVED(SYS_CM_DATA),
443 };
444 
445 static const u32 vsc9959_ptp_regmap[] = {
446 	REG(PTP_PIN_CFG,			0x000000),
447 	REG(PTP_PIN_TOD_SEC_MSB,		0x000004),
448 	REG(PTP_PIN_TOD_SEC_LSB,		0x000008),
449 	REG(PTP_PIN_TOD_NSEC,			0x00000c),
450 	REG(PTP_PIN_WF_HIGH_PERIOD,		0x000014),
451 	REG(PTP_PIN_WF_LOW_PERIOD,		0x000018),
452 	REG(PTP_CFG_MISC,			0x0000a0),
453 	REG(PTP_CLK_CFG_ADJ_CFG,		0x0000a4),
454 	REG(PTP_CLK_CFG_ADJ_FREQ,		0x0000a8),
455 };
456 
457 static const u32 vsc9959_gcb_regmap[] = {
458 	REG(GCB_SOFT_RST,			0x000004),
459 };
460 
461 static const u32 vsc9959_dev_gmii_regmap[] = {
462 	REG(DEV_CLOCK_CFG,			0x0),
463 	REG(DEV_PORT_MISC,			0x4),
464 	REG(DEV_EVENTS,				0x8),
465 	REG(DEV_EEE_CFG,			0xc),
466 	REG(DEV_RX_PATH_DELAY,			0x10),
467 	REG(DEV_TX_PATH_DELAY,			0x14),
468 	REG(DEV_PTP_PREDICT_CFG,		0x18),
469 	REG(DEV_MAC_ENA_CFG,			0x1c),
470 	REG(DEV_MAC_MODE_CFG,			0x20),
471 	REG(DEV_MAC_MAXLEN_CFG,			0x24),
472 	REG(DEV_MAC_TAGS_CFG,			0x28),
473 	REG(DEV_MAC_ADV_CHK_CFG,		0x2c),
474 	REG(DEV_MAC_IFG_CFG,			0x30),
475 	REG(DEV_MAC_HDX_CFG,			0x34),
476 	REG(DEV_MAC_DBG_CFG,			0x38),
477 	REG(DEV_MAC_FC_MAC_LOW_CFG,		0x3c),
478 	REG(DEV_MAC_FC_MAC_HIGH_CFG,		0x40),
479 	REG(DEV_MAC_STICKY,			0x44),
480 	REG(DEV_MM_ENABLE_CONFIG,		0x48),
481 	REG(DEV_MM_VERIF_CONFIG,		0x4C),
482 	REG(DEV_MM_STATUS,			0x50),
483 	REG_RESERVED(PCS1G_CFG),
484 	REG_RESERVED(PCS1G_MODE_CFG),
485 	REG_RESERVED(PCS1G_SD_CFG),
486 	REG_RESERVED(PCS1G_ANEG_CFG),
487 	REG_RESERVED(PCS1G_ANEG_NP_CFG),
488 	REG_RESERVED(PCS1G_LB_CFG),
489 	REG_RESERVED(PCS1G_DBG_CFG),
490 	REG_RESERVED(PCS1G_CDET_CFG),
491 	REG_RESERVED(PCS1G_ANEG_STATUS),
492 	REG_RESERVED(PCS1G_ANEG_NP_STATUS),
493 	REG_RESERVED(PCS1G_LINK_STATUS),
494 	REG_RESERVED(PCS1G_LINK_DOWN_CNT),
495 	REG_RESERVED(PCS1G_STICKY),
496 	REG_RESERVED(PCS1G_DEBUG_STATUS),
497 	REG_RESERVED(PCS1G_LPI_CFG),
498 	REG_RESERVED(PCS1G_LPI_WAKE_ERROR_CNT),
499 	REG_RESERVED(PCS1G_LPI_STATUS),
500 	REG_RESERVED(PCS1G_TSTPAT_MODE_CFG),
501 	REG_RESERVED(PCS1G_TSTPAT_STATUS),
502 	REG_RESERVED(DEV_PCS_FX100_CFG),
503 	REG_RESERVED(DEV_PCS_FX100_STATUS),
504 };
505 
506 static const u32 *vsc9959_regmap[TARGET_MAX] = {
507 	[ANA]	= vsc9959_ana_regmap,
508 	[QS]	= vsc9959_qs_regmap,
509 	[QSYS]	= vsc9959_qsys_regmap,
510 	[REW]	= vsc9959_rew_regmap,
511 	[SYS]	= vsc9959_sys_regmap,
512 	[S0]	= vsc9959_vcap_regmap,
513 	[S1]	= vsc9959_vcap_regmap,
514 	[S2]	= vsc9959_vcap_regmap,
515 	[PTP]	= vsc9959_ptp_regmap,
516 	[GCB]	= vsc9959_gcb_regmap,
517 	[DEV_GMII] = vsc9959_dev_gmii_regmap,
518 };
519 
520 /* Addresses are relative to the PCI device's base address */
521 static const struct resource vsc9959_resources[] = {
522 	DEFINE_RES_MEM_NAMED(0x0010000, 0x0010000, "sys"),
523 	DEFINE_RES_MEM_NAMED(0x0030000, 0x0010000, "rew"),
524 	DEFINE_RES_MEM_NAMED(0x0040000, 0x0000400, "s0"),
525 	DEFINE_RES_MEM_NAMED(0x0050000, 0x0000400, "s1"),
526 	DEFINE_RES_MEM_NAMED(0x0060000, 0x0000400, "s2"),
527 	DEFINE_RES_MEM_NAMED(0x0070000, 0x0000200, "devcpu_gcb"),
528 	DEFINE_RES_MEM_NAMED(0x0080000, 0x0000100, "qs"),
529 	DEFINE_RES_MEM_NAMED(0x0090000, 0x00000cc, "ptp"),
530 	DEFINE_RES_MEM_NAMED(0x0100000, 0x0010000, "port0"),
531 	DEFINE_RES_MEM_NAMED(0x0110000, 0x0010000, "port1"),
532 	DEFINE_RES_MEM_NAMED(0x0120000, 0x0010000, "port2"),
533 	DEFINE_RES_MEM_NAMED(0x0130000, 0x0010000, "port3"),
534 	DEFINE_RES_MEM_NAMED(0x0140000, 0x0010000, "port4"),
535 	DEFINE_RES_MEM_NAMED(0x0150000, 0x0010000, "port5"),
536 	DEFINE_RES_MEM_NAMED(0x0200000, 0x0020000, "qsys"),
537 	DEFINE_RES_MEM_NAMED(0x0280000, 0x0010000, "ana"),
538 };
539 
540 static const char * const vsc9959_resource_names[TARGET_MAX] = {
541 	[SYS] = "sys",
542 	[REW] = "rew",
543 	[S0] = "s0",
544 	[S1] = "s1",
545 	[S2] = "s2",
546 	[GCB] = "devcpu_gcb",
547 	[QS] = "qs",
548 	[PTP] = "ptp",
549 	[QSYS] = "qsys",
550 	[ANA] = "ana",
551 };
552 
553 /* Port MAC 0 Internal MDIO bus through which the SerDes acting as an
554  * SGMII/QSGMII MAC PCS can be found.
555  */
556 static const struct resource vsc9959_imdio_res =
557 	DEFINE_RES_MEM_NAMED(0x8030, 0x10, "imdio");
558 
559 static const struct reg_field vsc9959_regfields[REGFIELD_MAX] = {
560 	[ANA_ADVLEARN_VLAN_CHK] = REG_FIELD(ANA_ADVLEARN, 6, 6),
561 	[ANA_ADVLEARN_LEARN_MIRROR] = REG_FIELD(ANA_ADVLEARN, 0, 5),
562 	[ANA_ANEVENTS_FLOOD_DISCARD] = REG_FIELD(ANA_ANEVENTS, 30, 30),
563 	[ANA_ANEVENTS_AUTOAGE] = REG_FIELD(ANA_ANEVENTS, 26, 26),
564 	[ANA_ANEVENTS_STORM_DROP] = REG_FIELD(ANA_ANEVENTS, 24, 24),
565 	[ANA_ANEVENTS_LEARN_DROP] = REG_FIELD(ANA_ANEVENTS, 23, 23),
566 	[ANA_ANEVENTS_AGED_ENTRY] = REG_FIELD(ANA_ANEVENTS, 22, 22),
567 	[ANA_ANEVENTS_CPU_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 21, 21),
568 	[ANA_ANEVENTS_AUTO_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 20, 20),
569 	[ANA_ANEVENTS_LEARN_REMOVE] = REG_FIELD(ANA_ANEVENTS, 19, 19),
570 	[ANA_ANEVENTS_AUTO_LEARNED] = REG_FIELD(ANA_ANEVENTS, 18, 18),
571 	[ANA_ANEVENTS_AUTO_MOVED] = REG_FIELD(ANA_ANEVENTS, 17, 17),
572 	[ANA_ANEVENTS_CLASSIFIED_DROP] = REG_FIELD(ANA_ANEVENTS, 15, 15),
573 	[ANA_ANEVENTS_CLASSIFIED_COPY] = REG_FIELD(ANA_ANEVENTS, 14, 14),
574 	[ANA_ANEVENTS_VLAN_DISCARD] = REG_FIELD(ANA_ANEVENTS, 13, 13),
575 	[ANA_ANEVENTS_FWD_DISCARD] = REG_FIELD(ANA_ANEVENTS, 12, 12),
576 	[ANA_ANEVENTS_MULTICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 11, 11),
577 	[ANA_ANEVENTS_UNICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 10, 10),
578 	[ANA_ANEVENTS_DEST_KNOWN] = REG_FIELD(ANA_ANEVENTS, 9, 9),
579 	[ANA_ANEVENTS_BUCKET3_MATCH] = REG_FIELD(ANA_ANEVENTS, 8, 8),
580 	[ANA_ANEVENTS_BUCKET2_MATCH] = REG_FIELD(ANA_ANEVENTS, 7, 7),
581 	[ANA_ANEVENTS_BUCKET1_MATCH] = REG_FIELD(ANA_ANEVENTS, 6, 6),
582 	[ANA_ANEVENTS_BUCKET0_MATCH] = REG_FIELD(ANA_ANEVENTS, 5, 5),
583 	[ANA_ANEVENTS_CPU_OPERATION] = REG_FIELD(ANA_ANEVENTS, 4, 4),
584 	[ANA_ANEVENTS_DMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 3, 3),
585 	[ANA_ANEVENTS_SMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 2, 2),
586 	[ANA_ANEVENTS_SEQ_GEN_ERR_0] = REG_FIELD(ANA_ANEVENTS, 1, 1),
587 	[ANA_ANEVENTS_SEQ_GEN_ERR_1] = REG_FIELD(ANA_ANEVENTS, 0, 0),
588 	[ANA_TABLES_MACACCESS_B_DOM] = REG_FIELD(ANA_TABLES_MACACCESS, 16, 16),
589 	[ANA_TABLES_MACTINDX_BUCKET] = REG_FIELD(ANA_TABLES_MACTINDX, 11, 12),
590 	[ANA_TABLES_MACTINDX_M_INDEX] = REG_FIELD(ANA_TABLES_MACTINDX, 0, 10),
591 	[SYS_RESET_CFG_CORE_ENA] = REG_FIELD(SYS_RESET_CFG, 0, 0),
592 	[GCB_SOFT_RST_SWC_RST] = REG_FIELD(GCB_SOFT_RST, 0, 0),
593 	/* Replicated per number of ports (7), register size 4 per port */
594 	[QSYS_SWITCH_PORT_MODE_PORT_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 14, 14, 7, 4),
595 	[QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 11, 13, 7, 4),
596 	[QSYS_SWITCH_PORT_MODE_YEL_RSRVD] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 10, 10, 7, 4),
597 	[QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 9, 9, 7, 4),
598 	[QSYS_SWITCH_PORT_MODE_TX_PFC_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 1, 8, 7, 4),
599 	[QSYS_SWITCH_PORT_MODE_TX_PFC_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 0, 0, 7, 4),
600 	[SYS_PORT_MODE_DATA_WO_TS] = REG_FIELD_ID(SYS_PORT_MODE, 5, 6, 7, 4),
601 	[SYS_PORT_MODE_INCL_INJ_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 3, 4, 7, 4),
602 	[SYS_PORT_MODE_INCL_XTR_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 1, 2, 7, 4),
603 	[SYS_PORT_MODE_INCL_HDR_ERR] = REG_FIELD_ID(SYS_PORT_MODE, 0, 0, 7, 4),
604 	[SYS_PAUSE_CFG_PAUSE_START] = REG_FIELD_ID(SYS_PAUSE_CFG, 10, 18, 7, 4),
605 	[SYS_PAUSE_CFG_PAUSE_STOP] = REG_FIELD_ID(SYS_PAUSE_CFG, 1, 9, 7, 4),
606 	[SYS_PAUSE_CFG_PAUSE_ENA] = REG_FIELD_ID(SYS_PAUSE_CFG, 0, 1, 7, 4),
607 };
608 
609 static const struct vcap_field vsc9959_vcap_es0_keys[] = {
610 	[VCAP_ES0_EGR_PORT]			= {  0,  3},
611 	[VCAP_ES0_IGR_PORT]			= {  3,  3},
612 	[VCAP_ES0_RSV]				= {  6,  2},
613 	[VCAP_ES0_L2_MC]			= {  8,  1},
614 	[VCAP_ES0_L2_BC]			= {  9,  1},
615 	[VCAP_ES0_VID]				= { 10, 12},
616 	[VCAP_ES0_DP]				= { 22,  1},
617 	[VCAP_ES0_PCP]				= { 23,  3},
618 };
619 
620 static const struct vcap_field vsc9959_vcap_es0_actions[] = {
621 	[VCAP_ES0_ACT_PUSH_OUTER_TAG]		= {  0,  2},
622 	[VCAP_ES0_ACT_PUSH_INNER_TAG]		= {  2,  1},
623 	[VCAP_ES0_ACT_TAG_A_TPID_SEL]		= {  3,  2},
624 	[VCAP_ES0_ACT_TAG_A_VID_SEL]		= {  5,  1},
625 	[VCAP_ES0_ACT_TAG_A_PCP_SEL]		= {  6,  2},
626 	[VCAP_ES0_ACT_TAG_A_DEI_SEL]		= {  8,  2},
627 	[VCAP_ES0_ACT_TAG_B_TPID_SEL]		= { 10,  2},
628 	[VCAP_ES0_ACT_TAG_B_VID_SEL]		= { 12,  1},
629 	[VCAP_ES0_ACT_TAG_B_PCP_SEL]		= { 13,  2},
630 	[VCAP_ES0_ACT_TAG_B_DEI_SEL]		= { 15,  2},
631 	[VCAP_ES0_ACT_VID_A_VAL]		= { 17, 12},
632 	[VCAP_ES0_ACT_PCP_A_VAL]		= { 29,  3},
633 	[VCAP_ES0_ACT_DEI_A_VAL]		= { 32,  1},
634 	[VCAP_ES0_ACT_VID_B_VAL]		= { 33, 12},
635 	[VCAP_ES0_ACT_PCP_B_VAL]		= { 45,  3},
636 	[VCAP_ES0_ACT_DEI_B_VAL]		= { 48,  1},
637 	[VCAP_ES0_ACT_RSV]			= { 49, 23},
638 	[VCAP_ES0_ACT_HIT_STICKY]		= { 72,  1},
639 };
640 
641 static const struct vcap_field vsc9959_vcap_is1_keys[] = {
642 	[VCAP_IS1_HK_TYPE]			= {  0,   1},
643 	[VCAP_IS1_HK_LOOKUP]			= {  1,   2},
644 	[VCAP_IS1_HK_IGR_PORT_MASK]		= {  3,   7},
645 	[VCAP_IS1_HK_RSV]			= { 10,   9},
646 	[VCAP_IS1_HK_OAM_Y1731]			= { 19,   1},
647 	[VCAP_IS1_HK_L2_MC]			= { 20,   1},
648 	[VCAP_IS1_HK_L2_BC]			= { 21,   1},
649 	[VCAP_IS1_HK_IP_MC]			= { 22,   1},
650 	[VCAP_IS1_HK_VLAN_TAGGED]		= { 23,   1},
651 	[VCAP_IS1_HK_VLAN_DBL_TAGGED]		= { 24,   1},
652 	[VCAP_IS1_HK_TPID]			= { 25,   1},
653 	[VCAP_IS1_HK_VID]			= { 26,  12},
654 	[VCAP_IS1_HK_DEI]			= { 38,   1},
655 	[VCAP_IS1_HK_PCP]			= { 39,   3},
656 	/* Specific Fields for IS1 Half Key S1_NORMAL */
657 	[VCAP_IS1_HK_L2_SMAC]			= { 42,  48},
658 	[VCAP_IS1_HK_ETYPE_LEN]			= { 90,   1},
659 	[VCAP_IS1_HK_ETYPE]			= { 91,  16},
660 	[VCAP_IS1_HK_IP_SNAP]			= {107,   1},
661 	[VCAP_IS1_HK_IP4]			= {108,   1},
662 	/* Layer-3 Information */
663 	[VCAP_IS1_HK_L3_FRAGMENT]		= {109,   1},
664 	[VCAP_IS1_HK_L3_FRAG_OFS_GT0]		= {110,   1},
665 	[VCAP_IS1_HK_L3_OPTIONS]		= {111,   1},
666 	[VCAP_IS1_HK_L3_DSCP]			= {112,   6},
667 	[VCAP_IS1_HK_L3_IP4_SIP]		= {118,  32},
668 	/* Layer-4 Information */
669 	[VCAP_IS1_HK_TCP_UDP]			= {150,   1},
670 	[VCAP_IS1_HK_TCP]			= {151,   1},
671 	[VCAP_IS1_HK_L4_SPORT]			= {152,  16},
672 	[VCAP_IS1_HK_L4_RNG]			= {168,   8},
673 	/* Specific Fields for IS1 Half Key S1_5TUPLE_IP4 */
674 	[VCAP_IS1_HK_IP4_INNER_TPID]            = { 42,   1},
675 	[VCAP_IS1_HK_IP4_INNER_VID]		= { 43,  12},
676 	[VCAP_IS1_HK_IP4_INNER_DEI]		= { 55,   1},
677 	[VCAP_IS1_HK_IP4_INNER_PCP]		= { 56,   3},
678 	[VCAP_IS1_HK_IP4_IP4]			= { 59,   1},
679 	[VCAP_IS1_HK_IP4_L3_FRAGMENT]		= { 60,   1},
680 	[VCAP_IS1_HK_IP4_L3_FRAG_OFS_GT0]	= { 61,   1},
681 	[VCAP_IS1_HK_IP4_L3_OPTIONS]		= { 62,   1},
682 	[VCAP_IS1_HK_IP4_L3_DSCP]		= { 63,   6},
683 	[VCAP_IS1_HK_IP4_L3_IP4_DIP]		= { 69,  32},
684 	[VCAP_IS1_HK_IP4_L3_IP4_SIP]		= {101,  32},
685 	[VCAP_IS1_HK_IP4_L3_PROTO]		= {133,   8},
686 	[VCAP_IS1_HK_IP4_TCP_UDP]		= {141,   1},
687 	[VCAP_IS1_HK_IP4_TCP]			= {142,   1},
688 	[VCAP_IS1_HK_IP4_L4_RNG]		= {143,   8},
689 	[VCAP_IS1_HK_IP4_IP_PAYLOAD_S1_5TUPLE]	= {151,  32},
690 };
691 
692 static const struct vcap_field vsc9959_vcap_is1_actions[] = {
693 	[VCAP_IS1_ACT_DSCP_ENA]			= {  0,  1},
694 	[VCAP_IS1_ACT_DSCP_VAL]			= {  1,  6},
695 	[VCAP_IS1_ACT_QOS_ENA]			= {  7,  1},
696 	[VCAP_IS1_ACT_QOS_VAL]			= {  8,  3},
697 	[VCAP_IS1_ACT_DP_ENA]			= { 11,  1},
698 	[VCAP_IS1_ACT_DP_VAL]			= { 12,  1},
699 	[VCAP_IS1_ACT_PAG_OVERRIDE_MASK]	= { 13,  8},
700 	[VCAP_IS1_ACT_PAG_VAL]			= { 21,  8},
701 	[VCAP_IS1_ACT_RSV]			= { 29,  9},
702 	/* The fields below are incorrectly shifted by 2 in the manual */
703 	[VCAP_IS1_ACT_VID_REPLACE_ENA]		= { 38,  1},
704 	[VCAP_IS1_ACT_VID_ADD_VAL]		= { 39, 12},
705 	[VCAP_IS1_ACT_FID_SEL]			= { 51,  2},
706 	[VCAP_IS1_ACT_FID_VAL]			= { 53, 13},
707 	[VCAP_IS1_ACT_PCP_DEI_ENA]		= { 66,  1},
708 	[VCAP_IS1_ACT_PCP_VAL]			= { 67,  3},
709 	[VCAP_IS1_ACT_DEI_VAL]			= { 70,  1},
710 	[VCAP_IS1_ACT_VLAN_POP_CNT_ENA]		= { 71,  1},
711 	[VCAP_IS1_ACT_VLAN_POP_CNT]		= { 72,  2},
712 	[VCAP_IS1_ACT_CUSTOM_ACE_TYPE_ENA]	= { 74,  4},
713 	[VCAP_IS1_ACT_HIT_STICKY]		= { 78,  1},
714 };
715 
716 static struct vcap_field vsc9959_vcap_is2_keys[] = {
717 	/* Common: 41 bits */
718 	[VCAP_IS2_TYPE]				= {  0,   4},
719 	[VCAP_IS2_HK_FIRST]			= {  4,   1},
720 	[VCAP_IS2_HK_PAG]			= {  5,   8},
721 	[VCAP_IS2_HK_IGR_PORT_MASK]		= { 13,   7},
722 	[VCAP_IS2_HK_RSV2]			= { 20,   1},
723 	[VCAP_IS2_HK_HOST_MATCH]		= { 21,   1},
724 	[VCAP_IS2_HK_L2_MC]			= { 22,   1},
725 	[VCAP_IS2_HK_L2_BC]			= { 23,   1},
726 	[VCAP_IS2_HK_VLAN_TAGGED]		= { 24,   1},
727 	[VCAP_IS2_HK_VID]			= { 25,  12},
728 	[VCAP_IS2_HK_DEI]			= { 37,   1},
729 	[VCAP_IS2_HK_PCP]			= { 38,   3},
730 	/* MAC_ETYPE / MAC_LLC / MAC_SNAP / OAM common */
731 	[VCAP_IS2_HK_L2_DMAC]			= { 41,  48},
732 	[VCAP_IS2_HK_L2_SMAC]			= { 89,  48},
733 	/* MAC_ETYPE (TYPE=000) */
734 	[VCAP_IS2_HK_MAC_ETYPE_ETYPE]		= {137,  16},
735 	[VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD0]	= {153,  16},
736 	[VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD1]	= {169,   8},
737 	[VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD2]	= {177,   3},
738 	/* MAC_LLC (TYPE=001) */
739 	[VCAP_IS2_HK_MAC_LLC_L2_LLC]		= {137,  40},
740 	/* MAC_SNAP (TYPE=010) */
741 	[VCAP_IS2_HK_MAC_SNAP_L2_SNAP]		= {137,  40},
742 	/* MAC_ARP (TYPE=011) */
743 	[VCAP_IS2_HK_MAC_ARP_SMAC]		= { 41,  48},
744 	[VCAP_IS2_HK_MAC_ARP_ADDR_SPACE_OK]	= { 89,   1},
745 	[VCAP_IS2_HK_MAC_ARP_PROTO_SPACE_OK]	= { 90,   1},
746 	[VCAP_IS2_HK_MAC_ARP_LEN_OK]		= { 91,   1},
747 	[VCAP_IS2_HK_MAC_ARP_TARGET_MATCH]	= { 92,   1},
748 	[VCAP_IS2_HK_MAC_ARP_SENDER_MATCH]	= { 93,   1},
749 	[VCAP_IS2_HK_MAC_ARP_OPCODE_UNKNOWN]	= { 94,   1},
750 	[VCAP_IS2_HK_MAC_ARP_OPCODE]		= { 95,   2},
751 	[VCAP_IS2_HK_MAC_ARP_L3_IP4_DIP]	= { 97,  32},
752 	[VCAP_IS2_HK_MAC_ARP_L3_IP4_SIP]	= {129,  32},
753 	[VCAP_IS2_HK_MAC_ARP_DIP_EQ_SIP]	= {161,   1},
754 	/* IP4_TCP_UDP / IP4_OTHER common */
755 	[VCAP_IS2_HK_IP4]			= { 41,   1},
756 	[VCAP_IS2_HK_L3_FRAGMENT]		= { 42,   1},
757 	[VCAP_IS2_HK_L3_FRAG_OFS_GT0]		= { 43,   1},
758 	[VCAP_IS2_HK_L3_OPTIONS]		= { 44,   1},
759 	[VCAP_IS2_HK_IP4_L3_TTL_GT0]		= { 45,   1},
760 	[VCAP_IS2_HK_L3_TOS]			= { 46,   8},
761 	[VCAP_IS2_HK_L3_IP4_DIP]		= { 54,  32},
762 	[VCAP_IS2_HK_L3_IP4_SIP]		= { 86,  32},
763 	[VCAP_IS2_HK_DIP_EQ_SIP]		= {118,   1},
764 	/* IP4_TCP_UDP (TYPE=100) */
765 	[VCAP_IS2_HK_TCP]			= {119,   1},
766 	[VCAP_IS2_HK_L4_DPORT]			= {120,  16},
767 	[VCAP_IS2_HK_L4_SPORT]			= {136,  16},
768 	[VCAP_IS2_HK_L4_RNG]			= {152,   8},
769 	[VCAP_IS2_HK_L4_SPORT_EQ_DPORT]		= {160,   1},
770 	[VCAP_IS2_HK_L4_SEQUENCE_EQ0]		= {161,   1},
771 	[VCAP_IS2_HK_L4_FIN]			= {162,   1},
772 	[VCAP_IS2_HK_L4_SYN]			= {163,   1},
773 	[VCAP_IS2_HK_L4_RST]			= {164,   1},
774 	[VCAP_IS2_HK_L4_PSH]			= {165,   1},
775 	[VCAP_IS2_HK_L4_ACK]			= {166,   1},
776 	[VCAP_IS2_HK_L4_URG]			= {167,   1},
777 	[VCAP_IS2_HK_L4_1588_DOM]		= {168,   8},
778 	[VCAP_IS2_HK_L4_1588_VER]		= {176,   4},
779 	/* IP4_OTHER (TYPE=101) */
780 	[VCAP_IS2_HK_IP4_L3_PROTO]		= {119,   8},
781 	[VCAP_IS2_HK_L3_PAYLOAD]		= {127,  56},
782 	/* IP6_STD (TYPE=110) */
783 	[VCAP_IS2_HK_IP6_L3_TTL_GT0]		= { 41,   1},
784 	[VCAP_IS2_HK_L3_IP6_SIP]		= { 42, 128},
785 	[VCAP_IS2_HK_IP6_L3_PROTO]		= {170,   8},
786 	/* OAM (TYPE=111) */
787 	[VCAP_IS2_HK_OAM_MEL_FLAGS]		= {137,   7},
788 	[VCAP_IS2_HK_OAM_VER]			= {144,   5},
789 	[VCAP_IS2_HK_OAM_OPCODE]		= {149,   8},
790 	[VCAP_IS2_HK_OAM_FLAGS]			= {157,   8},
791 	[VCAP_IS2_HK_OAM_MEPID]			= {165,  16},
792 	[VCAP_IS2_HK_OAM_CCM_CNTS_EQ0]		= {181,   1},
793 	[VCAP_IS2_HK_OAM_IS_Y1731]		= {182,   1},
794 };
795 
796 static struct vcap_field vsc9959_vcap_is2_actions[] = {
797 	[VCAP_IS2_ACT_HIT_ME_ONCE]		= {  0,  1},
798 	[VCAP_IS2_ACT_CPU_COPY_ENA]		= {  1,  1},
799 	[VCAP_IS2_ACT_CPU_QU_NUM]		= {  2,  3},
800 	[VCAP_IS2_ACT_MASK_MODE]		= {  5,  2},
801 	[VCAP_IS2_ACT_MIRROR_ENA]		= {  7,  1},
802 	[VCAP_IS2_ACT_LRN_DIS]			= {  8,  1},
803 	[VCAP_IS2_ACT_POLICE_ENA]		= {  9,  1},
804 	[VCAP_IS2_ACT_POLICE_IDX]		= { 10,  9},
805 	[VCAP_IS2_ACT_POLICE_VCAP_ONLY]		= { 19,  1},
806 	[VCAP_IS2_ACT_PORT_MASK]		= { 20,  6},
807 	[VCAP_IS2_ACT_REW_OP]			= { 26,  9},
808 	[VCAP_IS2_ACT_SMAC_REPLACE_ENA]		= { 35,  1},
809 	[VCAP_IS2_ACT_RSV]			= { 36,  2},
810 	[VCAP_IS2_ACT_ACL_ID]			= { 38,  6},
811 	[VCAP_IS2_ACT_HIT_CNT]			= { 44, 32},
812 };
813 
814 static struct vcap_props vsc9959_vcap_props[] = {
815 	[VCAP_ES0] = {
816 		.action_type_width = 0,
817 		.action_table = {
818 			[ES0_ACTION_TYPE_NORMAL] = {
819 				.width = 72, /* HIT_STICKY not included */
820 				.count = 1,
821 			},
822 		},
823 		.target = S0,
824 		.keys = vsc9959_vcap_es0_keys,
825 		.actions = vsc9959_vcap_es0_actions,
826 	},
827 	[VCAP_IS1] = {
828 		.action_type_width = 0,
829 		.action_table = {
830 			[IS1_ACTION_TYPE_NORMAL] = {
831 				.width = 78, /* HIT_STICKY not included */
832 				.count = 4,
833 			},
834 		},
835 		.target = S1,
836 		.keys = vsc9959_vcap_is1_keys,
837 		.actions = vsc9959_vcap_is1_actions,
838 	},
839 	[VCAP_IS2] = {
840 		.action_type_width = 1,
841 		.action_table = {
842 			[IS2_ACTION_TYPE_NORMAL] = {
843 				.width = 44,
844 				.count = 2
845 			},
846 			[IS2_ACTION_TYPE_SMAC_SIP] = {
847 				.width = 6,
848 				.count = 4
849 			},
850 		},
851 		.target = S2,
852 		.keys = vsc9959_vcap_is2_keys,
853 		.actions = vsc9959_vcap_is2_actions,
854 	},
855 };
856 
857 static const struct ptp_clock_info vsc9959_ptp_caps = {
858 	.owner		= THIS_MODULE,
859 	.name		= "felix ptp",
860 	.max_adj	= 0x7fffffff,
861 	.n_alarm	= 0,
862 	.n_ext_ts	= 0,
863 	.n_per_out	= OCELOT_PTP_PINS_NUM,
864 	.n_pins		= OCELOT_PTP_PINS_NUM,
865 	.pps		= 0,
866 	.gettime64	= ocelot_ptp_gettime64,
867 	.settime64	= ocelot_ptp_settime64,
868 	.adjtime	= ocelot_ptp_adjtime,
869 	.adjfine	= ocelot_ptp_adjfine,
870 	.verify		= ocelot_ptp_verify,
871 	.enable		= ocelot_ptp_enable,
872 };
873 
874 #define VSC9959_INIT_TIMEOUT			50000
875 #define VSC9959_GCB_RST_SLEEP			100
876 #define VSC9959_SYS_RAMINIT_SLEEP		80
877 
878 static int vsc9959_gcb_soft_rst_status(struct ocelot *ocelot)
879 {
880 	int val;
881 
882 	ocelot_field_read(ocelot, GCB_SOFT_RST_SWC_RST, &val);
883 
884 	return val;
885 }
886 
887 static int vsc9959_sys_ram_init_status(struct ocelot *ocelot)
888 {
889 	return ocelot_read(ocelot, SYS_RAM_INIT);
890 }
891 
892 /* CORE_ENA is in SYS:SYSTEM:RESET_CFG
893  * RAM_INIT is in SYS:RAM_CTRL:RAM_INIT
894  */
895 static int vsc9959_reset(struct ocelot *ocelot)
896 {
897 	int val, err;
898 
899 	/* soft-reset the switch core */
900 	ocelot_field_write(ocelot, GCB_SOFT_RST_SWC_RST, 1);
901 
902 	err = readx_poll_timeout(vsc9959_gcb_soft_rst_status, ocelot, val, !val,
903 				 VSC9959_GCB_RST_SLEEP, VSC9959_INIT_TIMEOUT);
904 	if (err) {
905 		dev_err(ocelot->dev, "timeout: switch core reset\n");
906 		return err;
907 	}
908 
909 	/* initialize switch mem ~40us */
910 	ocelot_write(ocelot, SYS_RAM_INIT_RAM_INIT, SYS_RAM_INIT);
911 	err = readx_poll_timeout(vsc9959_sys_ram_init_status, ocelot, val, !val,
912 				 VSC9959_SYS_RAMINIT_SLEEP,
913 				 VSC9959_INIT_TIMEOUT);
914 	if (err) {
915 		dev_err(ocelot->dev, "timeout: switch sram init\n");
916 		return err;
917 	}
918 
919 	/* enable switch core */
920 	ocelot_field_write(ocelot, SYS_RESET_CFG_CORE_ENA, 1);
921 
922 	return 0;
923 }
924 
925 /* Watermark encode
926  * Bit 8:   Unit; 0:1, 1:16
927  * Bit 7-0: Value to be multiplied with unit
928  */
929 static u16 vsc9959_wm_enc(u16 value)
930 {
931 	WARN_ON(value >= 16 * BIT(8));
932 
933 	if (value >= BIT(8))
934 		return BIT(8) | (value / 16);
935 
936 	return value;
937 }
938 
939 static u16 vsc9959_wm_dec(u16 wm)
940 {
941 	WARN_ON(wm & ~GENMASK(8, 0));
942 
943 	if (wm & BIT(8))
944 		return (wm & GENMASK(7, 0)) * 16;
945 
946 	return wm;
947 }
948 
949 static void vsc9959_wm_stat(u32 val, u32 *inuse, u32 *maxuse)
950 {
951 	*inuse = (val & GENMASK(23, 12)) >> 12;
952 	*maxuse = val & GENMASK(11, 0);
953 }
954 
955 static int vsc9959_mdio_bus_alloc(struct ocelot *ocelot)
956 {
957 	struct pci_dev *pdev = to_pci_dev(ocelot->dev);
958 	struct felix *felix = ocelot_to_felix(ocelot);
959 	struct enetc_mdio_priv *mdio_priv;
960 	struct device *dev = ocelot->dev;
961 	resource_size_t imdio_base;
962 	void __iomem *imdio_regs;
963 	struct resource res;
964 	struct enetc_hw *hw;
965 	struct mii_bus *bus;
966 	int port;
967 	int rc;
968 
969 	felix->pcs = devm_kcalloc(dev, felix->info->num_ports,
970 				  sizeof(struct phylink_pcs *),
971 				  GFP_KERNEL);
972 	if (!felix->pcs) {
973 		dev_err(dev, "failed to allocate array for PCS PHYs\n");
974 		return -ENOMEM;
975 	}
976 
977 	imdio_base = pci_resource_start(pdev, VSC9959_IMDIO_PCI_BAR);
978 
979 	memcpy(&res, &vsc9959_imdio_res, sizeof(res));
980 	res.start += imdio_base;
981 	res.end += imdio_base;
982 
983 	imdio_regs = devm_ioremap_resource(dev, &res);
984 	if (IS_ERR(imdio_regs))
985 		return PTR_ERR(imdio_regs);
986 
987 	hw = enetc_hw_alloc(dev, imdio_regs);
988 	if (IS_ERR(hw)) {
989 		dev_err(dev, "failed to allocate ENETC HW structure\n");
990 		return PTR_ERR(hw);
991 	}
992 
993 	bus = mdiobus_alloc_size(sizeof(*mdio_priv));
994 	if (!bus)
995 		return -ENOMEM;
996 
997 	bus->name = "VSC9959 internal MDIO bus";
998 	bus->read = enetc_mdio_read_c22;
999 	bus->write = enetc_mdio_write_c22;
1000 	bus->read_c45 = enetc_mdio_read_c45;
1001 	bus->write_c45 = enetc_mdio_write_c45;
1002 	bus->parent = dev;
1003 	mdio_priv = bus->priv;
1004 	mdio_priv->hw = hw;
1005 	/* This gets added to imdio_regs, which already maps addresses
1006 	 * starting with the proper offset.
1007 	 */
1008 	mdio_priv->mdio_base = 0;
1009 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s-imdio", dev_name(dev));
1010 
1011 	/* Needed in order to initialize the bus mutex lock */
1012 	rc = mdiobus_register(bus);
1013 	if (rc < 0) {
1014 		dev_err(dev, "failed to register MDIO bus\n");
1015 		mdiobus_free(bus);
1016 		return rc;
1017 	}
1018 
1019 	felix->imdio = bus;
1020 
1021 	for (port = 0; port < felix->info->num_ports; port++) {
1022 		struct ocelot_port *ocelot_port = ocelot->ports[port];
1023 		struct phylink_pcs *phylink_pcs;
1024 		struct mdio_device *mdio_device;
1025 
1026 		if (dsa_is_unused_port(felix->ds, port))
1027 			continue;
1028 
1029 		if (ocelot_port->phy_mode == PHY_INTERFACE_MODE_INTERNAL)
1030 			continue;
1031 
1032 		mdio_device = mdio_device_create(felix->imdio, port);
1033 		if (IS_ERR(mdio_device))
1034 			continue;
1035 
1036 		phylink_pcs = lynx_pcs_create(mdio_device);
1037 		if (!phylink_pcs) {
1038 			mdio_device_free(mdio_device);
1039 			continue;
1040 		}
1041 
1042 		felix->pcs[port] = phylink_pcs;
1043 
1044 		dev_info(dev, "Found PCS at internal MDIO address %d\n", port);
1045 	}
1046 
1047 	return 0;
1048 }
1049 
1050 static void vsc9959_mdio_bus_free(struct ocelot *ocelot)
1051 {
1052 	struct felix *felix = ocelot_to_felix(ocelot);
1053 	int port;
1054 
1055 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1056 		struct phylink_pcs *phylink_pcs = felix->pcs[port];
1057 		struct mdio_device *mdio_device;
1058 
1059 		if (!phylink_pcs)
1060 			continue;
1061 
1062 		mdio_device = lynx_get_mdio_device(phylink_pcs);
1063 		mdio_device_free(mdio_device);
1064 		lynx_pcs_destroy(phylink_pcs);
1065 	}
1066 	mdiobus_unregister(felix->imdio);
1067 	mdiobus_free(felix->imdio);
1068 }
1069 
1070 /* The switch considers any frame (regardless of size) as eligible for
1071  * transmission if the traffic class gate is open for at least 33 ns.
1072  * Overruns are prevented by cropping an interval at the end of the gate time
1073  * slot for which egress scheduling is blocked, but we need to still keep 33 ns
1074  * available for one packet to be transmitted, otherwise the port tc will hang.
1075  * This function returns the size of a gate interval that remains available for
1076  * setting the guard band, after reserving the space for one egress frame.
1077  */
1078 static u64 vsc9959_tas_remaining_gate_len_ps(u64 gate_len_ns)
1079 {
1080 	/* Gate always open */
1081 	if (gate_len_ns == U64_MAX)
1082 		return U64_MAX;
1083 
1084 	return (gate_len_ns - VSC9959_TAS_MIN_GATE_LEN_NS) * PSEC_PER_NSEC;
1085 }
1086 
1087 /* Extract shortest continuous gate open intervals in ns for each traffic class
1088  * of a cyclic tc-taprio schedule. If a gate is always open, the duration is
1089  * considered U64_MAX. If the gate is always closed, it is considered 0.
1090  */
1091 static void vsc9959_tas_min_gate_lengths(struct tc_taprio_qopt_offload *taprio,
1092 					 u64 min_gate_len[OCELOT_NUM_TC])
1093 {
1094 	struct tc_taprio_sched_entry *entry;
1095 	u64 gate_len[OCELOT_NUM_TC];
1096 	u8 gates_ever_opened = 0;
1097 	int tc, i, n;
1098 
1099 	/* Initialize arrays */
1100 	for (tc = 0; tc < OCELOT_NUM_TC; tc++) {
1101 		min_gate_len[tc] = U64_MAX;
1102 		gate_len[tc] = 0;
1103 	}
1104 
1105 	/* If we don't have taprio, consider all gates as permanently open */
1106 	if (!taprio)
1107 		return;
1108 
1109 	n = taprio->num_entries;
1110 
1111 	/* Walk through the gate list twice to determine the length
1112 	 * of consecutively open gates for a traffic class, including
1113 	 * open gates that wrap around. We are just interested in the
1114 	 * minimum window size, and this doesn't change what the
1115 	 * minimum is (if the gate never closes, min_gate_len will
1116 	 * remain U64_MAX).
1117 	 */
1118 	for (i = 0; i < 2 * n; i++) {
1119 		entry = &taprio->entries[i % n];
1120 
1121 		for (tc = 0; tc < OCELOT_NUM_TC; tc++) {
1122 			if (entry->gate_mask & BIT(tc)) {
1123 				gate_len[tc] += entry->interval;
1124 				gates_ever_opened |= BIT(tc);
1125 			} else {
1126 				/* Gate closes now, record a potential new
1127 				 * minimum and reinitialize length
1128 				 */
1129 				if (min_gate_len[tc] > gate_len[tc] &&
1130 				    gate_len[tc])
1131 					min_gate_len[tc] = gate_len[tc];
1132 				gate_len[tc] = 0;
1133 			}
1134 		}
1135 	}
1136 
1137 	/* min_gate_len[tc] actually tracks minimum *open* gate time, so for
1138 	 * permanently closed gates, min_gate_len[tc] will still be U64_MAX.
1139 	 * Therefore they are currently indistinguishable from permanently
1140 	 * open gates. Overwrite the gate len with 0 when we know they're
1141 	 * actually permanently closed, i.e. after the loop above.
1142 	 */
1143 	for (tc = 0; tc < OCELOT_NUM_TC; tc++)
1144 		if (!(gates_ever_opened & BIT(tc)))
1145 			min_gate_len[tc] = 0;
1146 }
1147 
1148 /* ocelot_write_rix is a macro that concatenates QSYS_MAXSDU_CFG_* with _RSZ,
1149  * so we need to spell out the register access to each traffic class in helper
1150  * functions, to simplify callers
1151  */
1152 static void vsc9959_port_qmaxsdu_set(struct ocelot *ocelot, int port, int tc,
1153 				     u32 max_sdu)
1154 {
1155 	switch (tc) {
1156 	case 0:
1157 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_0,
1158 				 port);
1159 		break;
1160 	case 1:
1161 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_1,
1162 				 port);
1163 		break;
1164 	case 2:
1165 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_2,
1166 				 port);
1167 		break;
1168 	case 3:
1169 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_3,
1170 				 port);
1171 		break;
1172 	case 4:
1173 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_4,
1174 				 port);
1175 		break;
1176 	case 5:
1177 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_5,
1178 				 port);
1179 		break;
1180 	case 6:
1181 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_6,
1182 				 port);
1183 		break;
1184 	case 7:
1185 		ocelot_write_rix(ocelot, max_sdu, QSYS_QMAXSDU_CFG_7,
1186 				 port);
1187 		break;
1188 	}
1189 }
1190 
1191 static u32 vsc9959_port_qmaxsdu_get(struct ocelot *ocelot, int port, int tc)
1192 {
1193 	switch (tc) {
1194 	case 0: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_0, port);
1195 	case 1: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_1, port);
1196 	case 2: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_2, port);
1197 	case 3: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_3, port);
1198 	case 4: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_4, port);
1199 	case 5: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_5, port);
1200 	case 6: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_6, port);
1201 	case 7: return ocelot_read_rix(ocelot, QSYS_QMAXSDU_CFG_7, port);
1202 	default:
1203 		return 0;
1204 	}
1205 }
1206 
1207 static u32 vsc9959_tas_tc_max_sdu(struct tc_taprio_qopt_offload *taprio, int tc)
1208 {
1209 	if (!taprio || !taprio->max_sdu[tc])
1210 		return 0;
1211 
1212 	return taprio->max_sdu[tc] + ETH_HLEN + 2 * VLAN_HLEN + ETH_FCS_LEN;
1213 }
1214 
1215 /* Update QSYS_PORT_MAX_SDU to make sure the static guard bands added by the
1216  * switch (see the ALWAYS_GUARD_BAND_SCH_Q comment) are correct at all MTU
1217  * values (the default value is 1518). Also, for traffic class windows smaller
1218  * than one MTU sized frame, update QSYS_QMAXSDU_CFG to enable oversized frame
1219  * dropping, such that these won't hang the port, as they will never be sent.
1220  */
1221 static void vsc9959_tas_guard_bands_update(struct ocelot *ocelot, int port)
1222 {
1223 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1224 	struct tc_taprio_qopt_offload *taprio;
1225 	u64 min_gate_len[OCELOT_NUM_TC];
1226 	int speed, picos_per_byte;
1227 	u64 needed_bit_time_ps;
1228 	u32 val, maxlen;
1229 	u8 tas_speed;
1230 	int tc;
1231 
1232 	lockdep_assert_held(&ocelot->tas_lock);
1233 
1234 	taprio = ocelot_port->taprio;
1235 
1236 	val = ocelot_read_rix(ocelot, QSYS_TAG_CONFIG, port);
1237 	tas_speed = QSYS_TAG_CONFIG_LINK_SPEED_X(val);
1238 
1239 	switch (tas_speed) {
1240 	case OCELOT_SPEED_10:
1241 		speed = SPEED_10;
1242 		break;
1243 	case OCELOT_SPEED_100:
1244 		speed = SPEED_100;
1245 		break;
1246 	case OCELOT_SPEED_1000:
1247 		speed = SPEED_1000;
1248 		break;
1249 	case OCELOT_SPEED_2500:
1250 		speed = SPEED_2500;
1251 		break;
1252 	default:
1253 		return;
1254 	}
1255 
1256 	picos_per_byte = (USEC_PER_SEC * 8) / speed;
1257 
1258 	val = ocelot_port_readl(ocelot_port, DEV_MAC_MAXLEN_CFG);
1259 	/* MAXLEN_CFG accounts automatically for VLAN. We need to include it
1260 	 * manually in the bit time calculation, plus the preamble and SFD.
1261 	 */
1262 	maxlen = val + 2 * VLAN_HLEN;
1263 	/* Consider the standard Ethernet overhead of 8 octets preamble+SFD,
1264 	 * 4 octets FCS, 12 octets IFG.
1265 	 */
1266 	needed_bit_time_ps = (maxlen + 24) * picos_per_byte;
1267 
1268 	dev_dbg(ocelot->dev,
1269 		"port %d: max frame size %d needs %llu ps at speed %d\n",
1270 		port, maxlen, needed_bit_time_ps, speed);
1271 
1272 	vsc9959_tas_min_gate_lengths(taprio, min_gate_len);
1273 
1274 	mutex_lock(&ocelot->fwd_domain_lock);
1275 
1276 	for (tc = 0; tc < OCELOT_NUM_TC; tc++) {
1277 		u32 requested_max_sdu = vsc9959_tas_tc_max_sdu(taprio, tc);
1278 		u64 remaining_gate_len_ps;
1279 		u32 max_sdu;
1280 
1281 		remaining_gate_len_ps =
1282 			vsc9959_tas_remaining_gate_len_ps(min_gate_len[tc]);
1283 
1284 		if (remaining_gate_len_ps > needed_bit_time_ps) {
1285 			/* Setting QMAXSDU_CFG to 0 disables oversized frame
1286 			 * dropping.
1287 			 */
1288 			max_sdu = requested_max_sdu;
1289 			dev_dbg(ocelot->dev,
1290 				"port %d tc %d min gate len %llu"
1291 				", sending all frames\n",
1292 				port, tc, min_gate_len[tc]);
1293 		} else {
1294 			/* If traffic class doesn't support a full MTU sized
1295 			 * frame, make sure to enable oversize frame dropping
1296 			 * for frames larger than the smallest that would fit.
1297 			 *
1298 			 * However, the exact same register, QSYS_QMAXSDU_CFG_*,
1299 			 * controls not only oversized frame dropping, but also
1300 			 * per-tc static guard band lengths, so it reduces the
1301 			 * useful gate interval length. Therefore, be careful
1302 			 * to calculate a guard band (and therefore max_sdu)
1303 			 * that still leaves 33 ns available in the time slot.
1304 			 */
1305 			max_sdu = div_u64(remaining_gate_len_ps, picos_per_byte);
1306 			/* A TC gate may be completely closed, which is a
1307 			 * special case where all packets are oversized.
1308 			 * Any limit smaller than 64 octets accomplishes this
1309 			 */
1310 			if (!max_sdu)
1311 				max_sdu = 1;
1312 			/* Take L1 overhead into account, but just don't allow
1313 			 * max_sdu to go negative or to 0. Here we use 20
1314 			 * because QSYS_MAXSDU_CFG_* already counts the 4 FCS
1315 			 * octets as part of packet size.
1316 			 */
1317 			if (max_sdu > 20)
1318 				max_sdu -= 20;
1319 
1320 			if (requested_max_sdu && requested_max_sdu < max_sdu)
1321 				max_sdu = requested_max_sdu;
1322 
1323 			dev_info(ocelot->dev,
1324 				 "port %d tc %d min gate length %llu"
1325 				 " ns not enough for max frame size %d at %d"
1326 				 " Mbps, dropping frames over %d"
1327 				 " octets including FCS\n",
1328 				 port, tc, min_gate_len[tc], maxlen, speed,
1329 				 max_sdu);
1330 		}
1331 
1332 		vsc9959_port_qmaxsdu_set(ocelot, port, tc, max_sdu);
1333 	}
1334 
1335 	ocelot_write_rix(ocelot, maxlen, QSYS_PORT_MAX_SDU, port);
1336 
1337 	ocelot->ops->cut_through_fwd(ocelot);
1338 
1339 	mutex_unlock(&ocelot->fwd_domain_lock);
1340 }
1341 
1342 static void vsc9959_sched_speed_set(struct ocelot *ocelot, int port,
1343 				    u32 speed)
1344 {
1345 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1346 	u8 tas_speed;
1347 
1348 	switch (speed) {
1349 	case SPEED_10:
1350 		tas_speed = OCELOT_SPEED_10;
1351 		break;
1352 	case SPEED_100:
1353 		tas_speed = OCELOT_SPEED_100;
1354 		break;
1355 	case SPEED_1000:
1356 		tas_speed = OCELOT_SPEED_1000;
1357 		break;
1358 	case SPEED_2500:
1359 		tas_speed = OCELOT_SPEED_2500;
1360 		break;
1361 	default:
1362 		tas_speed = OCELOT_SPEED_1000;
1363 		break;
1364 	}
1365 
1366 	mutex_lock(&ocelot->tas_lock);
1367 
1368 	ocelot_rmw_rix(ocelot,
1369 		       QSYS_TAG_CONFIG_LINK_SPEED(tas_speed),
1370 		       QSYS_TAG_CONFIG_LINK_SPEED_M,
1371 		       QSYS_TAG_CONFIG, port);
1372 
1373 	if (ocelot_port->taprio)
1374 		vsc9959_tas_guard_bands_update(ocelot, port);
1375 
1376 	mutex_unlock(&ocelot->tas_lock);
1377 }
1378 
1379 static void vsc9959_new_base_time(struct ocelot *ocelot, ktime_t base_time,
1380 				  u64 cycle_time,
1381 				  struct timespec64 *new_base_ts)
1382 {
1383 	struct timespec64 ts;
1384 	ktime_t new_base_time;
1385 	ktime_t current_time;
1386 
1387 	ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
1388 	current_time = timespec64_to_ktime(ts);
1389 	new_base_time = base_time;
1390 
1391 	if (base_time < current_time) {
1392 		u64 nr_of_cycles = current_time - base_time;
1393 
1394 		do_div(nr_of_cycles, cycle_time);
1395 		new_base_time += cycle_time * (nr_of_cycles + 1);
1396 	}
1397 
1398 	*new_base_ts = ktime_to_timespec64(new_base_time);
1399 }
1400 
1401 static u32 vsc9959_tas_read_cfg_status(struct ocelot *ocelot)
1402 {
1403 	return ocelot_read(ocelot, QSYS_TAS_PARAM_CFG_CTRL);
1404 }
1405 
1406 static void vsc9959_tas_gcl_set(struct ocelot *ocelot, const u32 gcl_ix,
1407 				struct tc_taprio_sched_entry *entry)
1408 {
1409 	ocelot_write(ocelot,
1410 		     QSYS_GCL_CFG_REG_1_GCL_ENTRY_NUM(gcl_ix) |
1411 		     QSYS_GCL_CFG_REG_1_GATE_STATE(entry->gate_mask),
1412 		     QSYS_GCL_CFG_REG_1);
1413 	ocelot_write(ocelot, entry->interval, QSYS_GCL_CFG_REG_2);
1414 }
1415 
1416 static int vsc9959_qos_port_tas_set(struct ocelot *ocelot, int port,
1417 				    struct tc_taprio_qopt_offload *taprio)
1418 {
1419 	struct ocelot_port *ocelot_port = ocelot->ports[port];
1420 	struct timespec64 base_ts;
1421 	int ret, i;
1422 	u32 val;
1423 
1424 	mutex_lock(&ocelot->tas_lock);
1425 
1426 	if (!taprio->enable) {
1427 		ocelot_rmw_rix(ocelot, 0, QSYS_TAG_CONFIG_ENABLE,
1428 			       QSYS_TAG_CONFIG, port);
1429 
1430 		taprio_offload_free(ocelot_port->taprio);
1431 		ocelot_port->taprio = NULL;
1432 
1433 		vsc9959_tas_guard_bands_update(ocelot, port);
1434 
1435 		mutex_unlock(&ocelot->tas_lock);
1436 		return 0;
1437 	}
1438 
1439 	if (taprio->cycle_time > NSEC_PER_SEC ||
1440 	    taprio->cycle_time_extension >= NSEC_PER_SEC) {
1441 		ret = -EINVAL;
1442 		goto err;
1443 	}
1444 
1445 	if (taprio->num_entries > VSC9959_TAS_GCL_ENTRY_MAX) {
1446 		ret = -ERANGE;
1447 		goto err;
1448 	}
1449 
1450 	/* Enable guard band. The switch will schedule frames without taking
1451 	 * their length into account. Thus we'll always need to enable the
1452 	 * guard band which reserves the time of a maximum sized frame at the
1453 	 * end of the time window.
1454 	 *
1455 	 * Although the ALWAYS_GUARD_BAND_SCH_Q bit is global for all ports, we
1456 	 * need to set PORT_NUM, because subsequent writes to PARAM_CFG_REG_n
1457 	 * operate on the port number.
1458 	 */
1459 	ocelot_rmw(ocelot, QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM(port) |
1460 		   QSYS_TAS_PARAM_CFG_CTRL_ALWAYS_GUARD_BAND_SCH_Q,
1461 		   QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM_M |
1462 		   QSYS_TAS_PARAM_CFG_CTRL_ALWAYS_GUARD_BAND_SCH_Q,
1463 		   QSYS_TAS_PARAM_CFG_CTRL);
1464 
1465 	/* Hardware errata -  Admin config could not be overwritten if
1466 	 * config is pending, need reset the TAS module
1467 	 */
1468 	val = ocelot_read(ocelot, QSYS_PARAM_STATUS_REG_8);
1469 	if (val & QSYS_PARAM_STATUS_REG_8_CONFIG_PENDING) {
1470 		ret = -EBUSY;
1471 		goto err;
1472 	}
1473 
1474 	ocelot_rmw_rix(ocelot,
1475 		       QSYS_TAG_CONFIG_ENABLE |
1476 		       QSYS_TAG_CONFIG_INIT_GATE_STATE(0xFF) |
1477 		       QSYS_TAG_CONFIG_SCH_TRAFFIC_QUEUES(0xFF),
1478 		       QSYS_TAG_CONFIG_ENABLE |
1479 		       QSYS_TAG_CONFIG_INIT_GATE_STATE_M |
1480 		       QSYS_TAG_CONFIG_SCH_TRAFFIC_QUEUES_M,
1481 		       QSYS_TAG_CONFIG, port);
1482 
1483 	vsc9959_new_base_time(ocelot, taprio->base_time,
1484 			      taprio->cycle_time, &base_ts);
1485 	ocelot_write(ocelot, base_ts.tv_nsec, QSYS_PARAM_CFG_REG_1);
1486 	ocelot_write(ocelot, lower_32_bits(base_ts.tv_sec), QSYS_PARAM_CFG_REG_2);
1487 	val = upper_32_bits(base_ts.tv_sec);
1488 	ocelot_write(ocelot,
1489 		     QSYS_PARAM_CFG_REG_3_BASE_TIME_SEC_MSB(val) |
1490 		     QSYS_PARAM_CFG_REG_3_LIST_LENGTH(taprio->num_entries),
1491 		     QSYS_PARAM_CFG_REG_3);
1492 	ocelot_write(ocelot, taprio->cycle_time, QSYS_PARAM_CFG_REG_4);
1493 	ocelot_write(ocelot, taprio->cycle_time_extension, QSYS_PARAM_CFG_REG_5);
1494 
1495 	for (i = 0; i < taprio->num_entries; i++)
1496 		vsc9959_tas_gcl_set(ocelot, i, &taprio->entries[i]);
1497 
1498 	ocelot_rmw(ocelot, QSYS_TAS_PARAM_CFG_CTRL_CONFIG_CHANGE,
1499 		   QSYS_TAS_PARAM_CFG_CTRL_CONFIG_CHANGE,
1500 		   QSYS_TAS_PARAM_CFG_CTRL);
1501 
1502 	ret = readx_poll_timeout(vsc9959_tas_read_cfg_status, ocelot, val,
1503 				 !(val & QSYS_TAS_PARAM_CFG_CTRL_CONFIG_CHANGE),
1504 				 10, 100000);
1505 	if (ret)
1506 		goto err;
1507 
1508 	ocelot_port->taprio = taprio_offload_get(taprio);
1509 	vsc9959_tas_guard_bands_update(ocelot, port);
1510 
1511 err:
1512 	mutex_unlock(&ocelot->tas_lock);
1513 
1514 	return ret;
1515 }
1516 
1517 static void vsc9959_tas_clock_adjust(struct ocelot *ocelot)
1518 {
1519 	struct tc_taprio_qopt_offload *taprio;
1520 	struct ocelot_port *ocelot_port;
1521 	struct timespec64 base_ts;
1522 	int port;
1523 	u32 val;
1524 
1525 	mutex_lock(&ocelot->tas_lock);
1526 
1527 	for (port = 0; port < ocelot->num_phys_ports; port++) {
1528 		ocelot_port = ocelot->ports[port];
1529 		taprio = ocelot_port->taprio;
1530 		if (!taprio)
1531 			continue;
1532 
1533 		ocelot_rmw(ocelot,
1534 			   QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM(port),
1535 			   QSYS_TAS_PARAM_CFG_CTRL_PORT_NUM_M,
1536 			   QSYS_TAS_PARAM_CFG_CTRL);
1537 
1538 		/* Disable time-aware shaper */
1539 		ocelot_rmw_rix(ocelot, 0, QSYS_TAG_CONFIG_ENABLE,
1540 			       QSYS_TAG_CONFIG, port);
1541 
1542 		vsc9959_new_base_time(ocelot, taprio->base_time,
1543 				      taprio->cycle_time, &base_ts);
1544 
1545 		ocelot_write(ocelot, base_ts.tv_nsec, QSYS_PARAM_CFG_REG_1);
1546 		ocelot_write(ocelot, lower_32_bits(base_ts.tv_sec),
1547 			     QSYS_PARAM_CFG_REG_2);
1548 		val = upper_32_bits(base_ts.tv_sec);
1549 		ocelot_rmw(ocelot,
1550 			   QSYS_PARAM_CFG_REG_3_BASE_TIME_SEC_MSB(val),
1551 			   QSYS_PARAM_CFG_REG_3_BASE_TIME_SEC_MSB_M,
1552 			   QSYS_PARAM_CFG_REG_3);
1553 
1554 		ocelot_rmw(ocelot, QSYS_TAS_PARAM_CFG_CTRL_CONFIG_CHANGE,
1555 			   QSYS_TAS_PARAM_CFG_CTRL_CONFIG_CHANGE,
1556 			   QSYS_TAS_PARAM_CFG_CTRL);
1557 
1558 		/* Re-enable time-aware shaper */
1559 		ocelot_rmw_rix(ocelot, QSYS_TAG_CONFIG_ENABLE,
1560 			       QSYS_TAG_CONFIG_ENABLE,
1561 			       QSYS_TAG_CONFIG, port);
1562 	}
1563 	mutex_unlock(&ocelot->tas_lock);
1564 }
1565 
1566 static int vsc9959_qos_port_cbs_set(struct dsa_switch *ds, int port,
1567 				    struct tc_cbs_qopt_offload *cbs_qopt)
1568 {
1569 	struct ocelot *ocelot = ds->priv;
1570 	int port_ix = port * 8 + cbs_qopt->queue;
1571 	u32 rate, burst;
1572 
1573 	if (cbs_qopt->queue >= ds->num_tx_queues)
1574 		return -EINVAL;
1575 
1576 	if (!cbs_qopt->enable) {
1577 		ocelot_write_gix(ocelot, QSYS_CIR_CFG_CIR_RATE(0) |
1578 				 QSYS_CIR_CFG_CIR_BURST(0),
1579 				 QSYS_CIR_CFG, port_ix);
1580 
1581 		ocelot_rmw_gix(ocelot, 0, QSYS_SE_CFG_SE_AVB_ENA,
1582 			       QSYS_SE_CFG, port_ix);
1583 
1584 		return 0;
1585 	}
1586 
1587 	/* Rate unit is 100 kbps */
1588 	rate = DIV_ROUND_UP(cbs_qopt->idleslope, 100);
1589 	/* Avoid using zero rate */
1590 	rate = clamp_t(u32, rate, 1, GENMASK(14, 0));
1591 	/* Burst unit is 4kB */
1592 	burst = DIV_ROUND_UP(cbs_qopt->hicredit, 4096);
1593 	/* Avoid using zero burst size */
1594 	burst = clamp_t(u32, burst, 1, GENMASK(5, 0));
1595 	ocelot_write_gix(ocelot,
1596 			 QSYS_CIR_CFG_CIR_RATE(rate) |
1597 			 QSYS_CIR_CFG_CIR_BURST(burst),
1598 			 QSYS_CIR_CFG,
1599 			 port_ix);
1600 
1601 	ocelot_rmw_gix(ocelot,
1602 		       QSYS_SE_CFG_SE_FRM_MODE(0) |
1603 		       QSYS_SE_CFG_SE_AVB_ENA,
1604 		       QSYS_SE_CFG_SE_AVB_ENA |
1605 		       QSYS_SE_CFG_SE_FRM_MODE_M,
1606 		       QSYS_SE_CFG,
1607 		       port_ix);
1608 
1609 	return 0;
1610 }
1611 
1612 static int vsc9959_qos_query_caps(struct tc_query_caps_base *base)
1613 {
1614 	switch (base->type) {
1615 	case TC_SETUP_QDISC_TAPRIO: {
1616 		struct tc_taprio_caps *caps = base->caps;
1617 
1618 		caps->supports_queue_max_sdu = true;
1619 
1620 		return 0;
1621 	}
1622 	default:
1623 		return -EOPNOTSUPP;
1624 	}
1625 }
1626 
1627 static int vsc9959_port_setup_tc(struct dsa_switch *ds, int port,
1628 				 enum tc_setup_type type,
1629 				 void *type_data)
1630 {
1631 	struct ocelot *ocelot = ds->priv;
1632 
1633 	switch (type) {
1634 	case TC_QUERY_CAPS:
1635 		return vsc9959_qos_query_caps(type_data);
1636 	case TC_SETUP_QDISC_TAPRIO:
1637 		return vsc9959_qos_port_tas_set(ocelot, port, type_data);
1638 	case TC_SETUP_QDISC_CBS:
1639 		return vsc9959_qos_port_cbs_set(ds, port, type_data);
1640 	default:
1641 		return -EOPNOTSUPP;
1642 	}
1643 }
1644 
1645 #define VSC9959_PSFP_SFID_MAX			175
1646 #define VSC9959_PSFP_GATE_ID_MAX		183
1647 #define VSC9959_PSFP_POLICER_BASE		63
1648 #define VSC9959_PSFP_POLICER_MAX		383
1649 #define VSC9959_PSFP_GATE_LIST_NUM		4
1650 #define VSC9959_PSFP_GATE_CYCLETIME_MIN		5000
1651 
1652 struct felix_stream {
1653 	struct list_head list;
1654 	unsigned long id;
1655 	bool dummy;
1656 	int ports;
1657 	int port;
1658 	u8 dmac[ETH_ALEN];
1659 	u16 vid;
1660 	s8 prio;
1661 	u8 sfid_valid;
1662 	u8 ssid_valid;
1663 	u32 sfid;
1664 	u32 ssid;
1665 };
1666 
1667 struct felix_stream_filter_counters {
1668 	u64 match;
1669 	u64 not_pass_gate;
1670 	u64 not_pass_sdu;
1671 	u64 red;
1672 };
1673 
1674 struct felix_stream_filter {
1675 	struct felix_stream_filter_counters stats;
1676 	struct list_head list;
1677 	refcount_t refcount;
1678 	u32 index;
1679 	u8 enable;
1680 	int portmask;
1681 	u8 sg_valid;
1682 	u32 sgid;
1683 	u8 fm_valid;
1684 	u32 fmid;
1685 	u8 prio_valid;
1686 	u8 prio;
1687 	u32 maxsdu;
1688 };
1689 
1690 struct felix_stream_gate {
1691 	u32 index;
1692 	u8 enable;
1693 	u8 ipv_valid;
1694 	u8 init_ipv;
1695 	u64 basetime;
1696 	u64 cycletime;
1697 	u64 cycletime_ext;
1698 	u32 num_entries;
1699 	struct action_gate_entry entries[];
1700 };
1701 
1702 struct felix_stream_gate_entry {
1703 	struct list_head list;
1704 	refcount_t refcount;
1705 	u32 index;
1706 };
1707 
1708 static int vsc9959_stream_identify(struct flow_cls_offload *f,
1709 				   struct felix_stream *stream)
1710 {
1711 	struct flow_rule *rule = flow_cls_offload_flow_rule(f);
1712 	struct flow_dissector *dissector = rule->match.dissector;
1713 
1714 	if (dissector->used_keys &
1715 	    ~(BIT(FLOW_DISSECTOR_KEY_CONTROL) |
1716 	      BIT(FLOW_DISSECTOR_KEY_BASIC) |
1717 	      BIT(FLOW_DISSECTOR_KEY_VLAN) |
1718 	      BIT(FLOW_DISSECTOR_KEY_ETH_ADDRS)))
1719 		return -EOPNOTSUPP;
1720 
1721 	if (flow_rule_match_key(rule, FLOW_DISSECTOR_KEY_ETH_ADDRS)) {
1722 		struct flow_match_eth_addrs match;
1723 
1724 		flow_rule_match_eth_addrs(rule, &match);
1725 		ether_addr_copy(stream->dmac, match.key->dst);
1726 		if (!is_zero_ether_addr(match.mask->src))
1727 			return -EOPNOTSUPP;
1728 	} else {
1729 		return -EOPNOTSUPP;
1730 	}
1731 
1732 	if (flow_rule_match_key(rule, FLOW_DISSECTOR_KEY_VLAN)) {
1733 		struct flow_match_vlan match;
1734 
1735 		flow_rule_match_vlan(rule, &match);
1736 		if (match.mask->vlan_priority)
1737 			stream->prio = match.key->vlan_priority;
1738 		else
1739 			stream->prio = -1;
1740 
1741 		if (!match.mask->vlan_id)
1742 			return -EOPNOTSUPP;
1743 		stream->vid = match.key->vlan_id;
1744 	} else {
1745 		return -EOPNOTSUPP;
1746 	}
1747 
1748 	stream->id = f->cookie;
1749 
1750 	return 0;
1751 }
1752 
1753 static int vsc9959_mact_stream_set(struct ocelot *ocelot,
1754 				   struct felix_stream *stream,
1755 				   struct netlink_ext_ack *extack)
1756 {
1757 	enum macaccess_entry_type type;
1758 	int ret, sfid, ssid;
1759 	u32 vid, dst_idx;
1760 	u8 mac[ETH_ALEN];
1761 
1762 	ether_addr_copy(mac, stream->dmac);
1763 	vid = stream->vid;
1764 
1765 	/* Stream identification desn't support to add a stream with non
1766 	 * existent MAC (The MAC entry has not been learned in MAC table).
1767 	 */
1768 	ret = ocelot_mact_lookup(ocelot, &dst_idx, mac, vid, &type);
1769 	if (ret) {
1770 		if (extack)
1771 			NL_SET_ERR_MSG_MOD(extack, "Stream is not learned in MAC table");
1772 		return -EOPNOTSUPP;
1773 	}
1774 
1775 	if ((stream->sfid_valid || stream->ssid_valid) &&
1776 	    type == ENTRYTYPE_NORMAL)
1777 		type = ENTRYTYPE_LOCKED;
1778 
1779 	sfid = stream->sfid_valid ? stream->sfid : -1;
1780 	ssid = stream->ssid_valid ? stream->ssid : -1;
1781 
1782 	ret = ocelot_mact_learn_streamdata(ocelot, dst_idx, mac, vid, type,
1783 					   sfid, ssid);
1784 
1785 	return ret;
1786 }
1787 
1788 static struct felix_stream *
1789 vsc9959_stream_table_lookup(struct list_head *stream_list,
1790 			    struct felix_stream *stream)
1791 {
1792 	struct felix_stream *tmp;
1793 
1794 	list_for_each_entry(tmp, stream_list, list)
1795 		if (ether_addr_equal(tmp->dmac, stream->dmac) &&
1796 		    tmp->vid == stream->vid)
1797 			return tmp;
1798 
1799 	return NULL;
1800 }
1801 
1802 static int vsc9959_stream_table_add(struct ocelot *ocelot,
1803 				    struct list_head *stream_list,
1804 				    struct felix_stream *stream,
1805 				    struct netlink_ext_ack *extack)
1806 {
1807 	struct felix_stream *stream_entry;
1808 	int ret;
1809 
1810 	stream_entry = kmemdup(stream, sizeof(*stream_entry), GFP_KERNEL);
1811 	if (!stream_entry)
1812 		return -ENOMEM;
1813 
1814 	if (!stream->dummy) {
1815 		ret = vsc9959_mact_stream_set(ocelot, stream_entry, extack);
1816 		if (ret) {
1817 			kfree(stream_entry);
1818 			return ret;
1819 		}
1820 	}
1821 
1822 	list_add_tail(&stream_entry->list, stream_list);
1823 
1824 	return 0;
1825 }
1826 
1827 static struct felix_stream *
1828 vsc9959_stream_table_get(struct list_head *stream_list, unsigned long id)
1829 {
1830 	struct felix_stream *tmp;
1831 
1832 	list_for_each_entry(tmp, stream_list, list)
1833 		if (tmp->id == id)
1834 			return tmp;
1835 
1836 	return NULL;
1837 }
1838 
1839 static void vsc9959_stream_table_del(struct ocelot *ocelot,
1840 				     struct felix_stream *stream)
1841 {
1842 	if (!stream->dummy)
1843 		vsc9959_mact_stream_set(ocelot, stream, NULL);
1844 
1845 	list_del(&stream->list);
1846 	kfree(stream);
1847 }
1848 
1849 static u32 vsc9959_sfi_access_status(struct ocelot *ocelot)
1850 {
1851 	return ocelot_read(ocelot, ANA_TABLES_SFIDACCESS);
1852 }
1853 
1854 static int vsc9959_psfp_sfi_set(struct ocelot *ocelot,
1855 				struct felix_stream_filter *sfi)
1856 {
1857 	u32 val;
1858 
1859 	if (sfi->index > VSC9959_PSFP_SFID_MAX)
1860 		return -EINVAL;
1861 
1862 	if (!sfi->enable) {
1863 		ocelot_write(ocelot, ANA_TABLES_SFIDTIDX_SFID_INDEX(sfi->index),
1864 			     ANA_TABLES_SFIDTIDX);
1865 
1866 		val = ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(SFIDACCESS_CMD_WRITE);
1867 		ocelot_write(ocelot, val, ANA_TABLES_SFIDACCESS);
1868 
1869 		return readx_poll_timeout(vsc9959_sfi_access_status, ocelot, val,
1870 					  (!ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(val)),
1871 					  10, 100000);
1872 	}
1873 
1874 	if (sfi->sgid > VSC9959_PSFP_GATE_ID_MAX ||
1875 	    sfi->fmid > VSC9959_PSFP_POLICER_MAX)
1876 		return -EINVAL;
1877 
1878 	ocelot_write(ocelot,
1879 		     (sfi->sg_valid ? ANA_TABLES_SFIDTIDX_SGID_VALID : 0) |
1880 		     ANA_TABLES_SFIDTIDX_SGID(sfi->sgid) |
1881 		     (sfi->fm_valid ? ANA_TABLES_SFIDTIDX_POL_ENA : 0) |
1882 		     ANA_TABLES_SFIDTIDX_POL_IDX(sfi->fmid) |
1883 		     ANA_TABLES_SFIDTIDX_SFID_INDEX(sfi->index),
1884 		     ANA_TABLES_SFIDTIDX);
1885 
1886 	ocelot_write(ocelot,
1887 		     (sfi->prio_valid ? ANA_TABLES_SFIDACCESS_IGR_PRIO_MATCH_ENA : 0) |
1888 		     ANA_TABLES_SFIDACCESS_IGR_PRIO(sfi->prio) |
1889 		     ANA_TABLES_SFIDACCESS_MAX_SDU_LEN(sfi->maxsdu) |
1890 		     ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(SFIDACCESS_CMD_WRITE),
1891 		     ANA_TABLES_SFIDACCESS);
1892 
1893 	return readx_poll_timeout(vsc9959_sfi_access_status, ocelot, val,
1894 				  (!ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(val)),
1895 				  10, 100000);
1896 }
1897 
1898 static int vsc9959_psfp_sfidmask_set(struct ocelot *ocelot, u32 sfid, int ports)
1899 {
1900 	u32 val;
1901 
1902 	ocelot_rmw(ocelot,
1903 		   ANA_TABLES_SFIDTIDX_SFID_INDEX(sfid),
1904 		   ANA_TABLES_SFIDTIDX_SFID_INDEX_M,
1905 		   ANA_TABLES_SFIDTIDX);
1906 
1907 	ocelot_write(ocelot,
1908 		     ANA_TABLES_SFID_MASK_IGR_PORT_MASK(ports) |
1909 		     ANA_TABLES_SFID_MASK_IGR_SRCPORT_MATCH_ENA,
1910 		     ANA_TABLES_SFID_MASK);
1911 
1912 	ocelot_rmw(ocelot,
1913 		   ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(SFIDACCESS_CMD_WRITE),
1914 		   ANA_TABLES_SFIDACCESS_SFID_TBL_CMD_M,
1915 		   ANA_TABLES_SFIDACCESS);
1916 
1917 	return readx_poll_timeout(vsc9959_sfi_access_status, ocelot, val,
1918 				  (!ANA_TABLES_SFIDACCESS_SFID_TBL_CMD(val)),
1919 				  10, 100000);
1920 }
1921 
1922 static int vsc9959_psfp_sfi_list_add(struct ocelot *ocelot,
1923 				     struct felix_stream_filter *sfi,
1924 				     struct list_head *pos)
1925 {
1926 	struct felix_stream_filter *sfi_entry;
1927 	int ret;
1928 
1929 	sfi_entry = kmemdup(sfi, sizeof(*sfi_entry), GFP_KERNEL);
1930 	if (!sfi_entry)
1931 		return -ENOMEM;
1932 
1933 	refcount_set(&sfi_entry->refcount, 1);
1934 
1935 	ret = vsc9959_psfp_sfi_set(ocelot, sfi_entry);
1936 	if (ret) {
1937 		kfree(sfi_entry);
1938 		return ret;
1939 	}
1940 
1941 	vsc9959_psfp_sfidmask_set(ocelot, sfi->index, sfi->portmask);
1942 
1943 	list_add(&sfi_entry->list, pos);
1944 
1945 	return 0;
1946 }
1947 
1948 static int vsc9959_psfp_sfi_table_add(struct ocelot *ocelot,
1949 				      struct felix_stream_filter *sfi)
1950 {
1951 	struct list_head *pos, *q, *last;
1952 	struct felix_stream_filter *tmp;
1953 	struct ocelot_psfp_list *psfp;
1954 	u32 insert = 0;
1955 
1956 	psfp = &ocelot->psfp;
1957 	last = &psfp->sfi_list;
1958 
1959 	list_for_each_safe(pos, q, &psfp->sfi_list) {
1960 		tmp = list_entry(pos, struct felix_stream_filter, list);
1961 		if (sfi->sg_valid == tmp->sg_valid &&
1962 		    sfi->fm_valid == tmp->fm_valid &&
1963 		    sfi->portmask == tmp->portmask &&
1964 		    tmp->sgid == sfi->sgid &&
1965 		    tmp->fmid == sfi->fmid) {
1966 			sfi->index = tmp->index;
1967 			refcount_inc(&tmp->refcount);
1968 			return 0;
1969 		}
1970 		/* Make sure that the index is increasing in order. */
1971 		if (tmp->index == insert) {
1972 			last = pos;
1973 			insert++;
1974 		}
1975 	}
1976 	sfi->index = insert;
1977 
1978 	return vsc9959_psfp_sfi_list_add(ocelot, sfi, last);
1979 }
1980 
1981 static int vsc9959_psfp_sfi_table_add2(struct ocelot *ocelot,
1982 				       struct felix_stream_filter *sfi,
1983 				       struct felix_stream_filter *sfi2)
1984 {
1985 	struct felix_stream_filter *tmp;
1986 	struct list_head *pos, *q, *last;
1987 	struct ocelot_psfp_list *psfp;
1988 	u32 insert = 0;
1989 	int ret;
1990 
1991 	psfp = &ocelot->psfp;
1992 	last = &psfp->sfi_list;
1993 
1994 	list_for_each_safe(pos, q, &psfp->sfi_list) {
1995 		tmp = list_entry(pos, struct felix_stream_filter, list);
1996 		/* Make sure that the index is increasing in order. */
1997 		if (tmp->index >= insert + 2)
1998 			break;
1999 
2000 		insert = tmp->index + 1;
2001 		last = pos;
2002 	}
2003 	sfi->index = insert;
2004 
2005 	ret = vsc9959_psfp_sfi_list_add(ocelot, sfi, last);
2006 	if (ret)
2007 		return ret;
2008 
2009 	sfi2->index = insert + 1;
2010 
2011 	return vsc9959_psfp_sfi_list_add(ocelot, sfi2, last->next);
2012 }
2013 
2014 static struct felix_stream_filter *
2015 vsc9959_psfp_sfi_table_get(struct list_head *sfi_list, u32 index)
2016 {
2017 	struct felix_stream_filter *tmp;
2018 
2019 	list_for_each_entry(tmp, sfi_list, list)
2020 		if (tmp->index == index)
2021 			return tmp;
2022 
2023 	return NULL;
2024 }
2025 
2026 static void vsc9959_psfp_sfi_table_del(struct ocelot *ocelot, u32 index)
2027 {
2028 	struct felix_stream_filter *tmp, *n;
2029 	struct ocelot_psfp_list *psfp;
2030 	u8 z;
2031 
2032 	psfp = &ocelot->psfp;
2033 
2034 	list_for_each_entry_safe(tmp, n, &psfp->sfi_list, list)
2035 		if (tmp->index == index) {
2036 			z = refcount_dec_and_test(&tmp->refcount);
2037 			if (z) {
2038 				tmp->enable = 0;
2039 				vsc9959_psfp_sfi_set(ocelot, tmp);
2040 				list_del(&tmp->list);
2041 				kfree(tmp);
2042 			}
2043 			break;
2044 		}
2045 }
2046 
2047 static void vsc9959_psfp_parse_gate(const struct flow_action_entry *entry,
2048 				    struct felix_stream_gate *sgi)
2049 {
2050 	sgi->index = entry->hw_index;
2051 	sgi->ipv_valid = (entry->gate.prio < 0) ? 0 : 1;
2052 	sgi->init_ipv = (sgi->ipv_valid) ? entry->gate.prio : 0;
2053 	sgi->basetime = entry->gate.basetime;
2054 	sgi->cycletime = entry->gate.cycletime;
2055 	sgi->num_entries = entry->gate.num_entries;
2056 	sgi->enable = 1;
2057 
2058 	memcpy(sgi->entries, entry->gate.entries,
2059 	       entry->gate.num_entries * sizeof(struct action_gate_entry));
2060 }
2061 
2062 static u32 vsc9959_sgi_cfg_status(struct ocelot *ocelot)
2063 {
2064 	return ocelot_read(ocelot, ANA_SG_ACCESS_CTRL);
2065 }
2066 
2067 static int vsc9959_psfp_sgi_set(struct ocelot *ocelot,
2068 				struct felix_stream_gate *sgi)
2069 {
2070 	struct action_gate_entry *e;
2071 	struct timespec64 base_ts;
2072 	u32 interval_sum = 0;
2073 	u32 val;
2074 	int i;
2075 
2076 	if (sgi->index > VSC9959_PSFP_GATE_ID_MAX)
2077 		return -EINVAL;
2078 
2079 	ocelot_write(ocelot, ANA_SG_ACCESS_CTRL_SGID(sgi->index),
2080 		     ANA_SG_ACCESS_CTRL);
2081 
2082 	if (!sgi->enable) {
2083 		ocelot_rmw(ocelot, ANA_SG_CONFIG_REG_3_INIT_GATE_STATE,
2084 			   ANA_SG_CONFIG_REG_3_INIT_GATE_STATE |
2085 			   ANA_SG_CONFIG_REG_3_GATE_ENABLE,
2086 			   ANA_SG_CONFIG_REG_3);
2087 
2088 		return 0;
2089 	}
2090 
2091 	if (sgi->cycletime < VSC9959_PSFP_GATE_CYCLETIME_MIN ||
2092 	    sgi->cycletime > NSEC_PER_SEC)
2093 		return -EINVAL;
2094 
2095 	if (sgi->num_entries > VSC9959_PSFP_GATE_LIST_NUM)
2096 		return -EINVAL;
2097 
2098 	vsc9959_new_base_time(ocelot, sgi->basetime, sgi->cycletime, &base_ts);
2099 	ocelot_write(ocelot, base_ts.tv_nsec, ANA_SG_CONFIG_REG_1);
2100 	val = lower_32_bits(base_ts.tv_sec);
2101 	ocelot_write(ocelot, val, ANA_SG_CONFIG_REG_2);
2102 
2103 	val = upper_32_bits(base_ts.tv_sec);
2104 	ocelot_write(ocelot,
2105 		     (sgi->ipv_valid ? ANA_SG_CONFIG_REG_3_IPV_VALID : 0) |
2106 		     ANA_SG_CONFIG_REG_3_INIT_IPV(sgi->init_ipv) |
2107 		     ANA_SG_CONFIG_REG_3_GATE_ENABLE |
2108 		     ANA_SG_CONFIG_REG_3_LIST_LENGTH(sgi->num_entries) |
2109 		     ANA_SG_CONFIG_REG_3_INIT_GATE_STATE |
2110 		     ANA_SG_CONFIG_REG_3_BASE_TIME_SEC_MSB(val),
2111 		     ANA_SG_CONFIG_REG_3);
2112 
2113 	ocelot_write(ocelot, sgi->cycletime, ANA_SG_CONFIG_REG_4);
2114 
2115 	e = sgi->entries;
2116 	for (i = 0; i < sgi->num_entries; i++) {
2117 		u32 ips = (e[i].ipv < 0) ? 0 : (e[i].ipv + 8);
2118 
2119 		ocelot_write_rix(ocelot, ANA_SG_GCL_GS_CONFIG_IPS(ips) |
2120 				 (e[i].gate_state ?
2121 				  ANA_SG_GCL_GS_CONFIG_GATE_STATE : 0),
2122 				 ANA_SG_GCL_GS_CONFIG, i);
2123 
2124 		interval_sum += e[i].interval;
2125 		ocelot_write_rix(ocelot, interval_sum, ANA_SG_GCL_TI_CONFIG, i);
2126 	}
2127 
2128 	ocelot_rmw(ocelot, ANA_SG_ACCESS_CTRL_CONFIG_CHANGE,
2129 		   ANA_SG_ACCESS_CTRL_CONFIG_CHANGE,
2130 		   ANA_SG_ACCESS_CTRL);
2131 
2132 	return readx_poll_timeout(vsc9959_sgi_cfg_status, ocelot, val,
2133 				  (!(ANA_SG_ACCESS_CTRL_CONFIG_CHANGE & val)),
2134 				  10, 100000);
2135 }
2136 
2137 static int vsc9959_psfp_sgi_table_add(struct ocelot *ocelot,
2138 				      struct felix_stream_gate *sgi)
2139 {
2140 	struct felix_stream_gate_entry *tmp;
2141 	struct ocelot_psfp_list *psfp;
2142 	int ret;
2143 
2144 	psfp = &ocelot->psfp;
2145 
2146 	list_for_each_entry(tmp, &psfp->sgi_list, list)
2147 		if (tmp->index == sgi->index) {
2148 			refcount_inc(&tmp->refcount);
2149 			return 0;
2150 		}
2151 
2152 	tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
2153 	if (!tmp)
2154 		return -ENOMEM;
2155 
2156 	ret = vsc9959_psfp_sgi_set(ocelot, sgi);
2157 	if (ret) {
2158 		kfree(tmp);
2159 		return ret;
2160 	}
2161 
2162 	tmp->index = sgi->index;
2163 	refcount_set(&tmp->refcount, 1);
2164 	list_add_tail(&tmp->list, &psfp->sgi_list);
2165 
2166 	return 0;
2167 }
2168 
2169 static void vsc9959_psfp_sgi_table_del(struct ocelot *ocelot,
2170 				       u32 index)
2171 {
2172 	struct felix_stream_gate_entry *tmp, *n;
2173 	struct felix_stream_gate sgi = {0};
2174 	struct ocelot_psfp_list *psfp;
2175 	u8 z;
2176 
2177 	psfp = &ocelot->psfp;
2178 
2179 	list_for_each_entry_safe(tmp, n, &psfp->sgi_list, list)
2180 		if (tmp->index == index) {
2181 			z = refcount_dec_and_test(&tmp->refcount);
2182 			if (z) {
2183 				sgi.index = index;
2184 				sgi.enable = 0;
2185 				vsc9959_psfp_sgi_set(ocelot, &sgi);
2186 				list_del(&tmp->list);
2187 				kfree(tmp);
2188 			}
2189 			break;
2190 		}
2191 }
2192 
2193 static int vsc9959_psfp_filter_add(struct ocelot *ocelot, int port,
2194 				   struct flow_cls_offload *f)
2195 {
2196 	struct netlink_ext_ack *extack = f->common.extack;
2197 	struct felix_stream_filter old_sfi, *sfi_entry;
2198 	struct felix_stream_filter sfi = {0};
2199 	const struct flow_action_entry *a;
2200 	struct felix_stream *stream_entry;
2201 	struct felix_stream stream = {0};
2202 	struct felix_stream_gate *sgi;
2203 	struct ocelot_psfp_list *psfp;
2204 	struct ocelot_policer pol;
2205 	int ret, i, size;
2206 	u64 rate, burst;
2207 	u32 index;
2208 
2209 	psfp = &ocelot->psfp;
2210 
2211 	ret = vsc9959_stream_identify(f, &stream);
2212 	if (ret) {
2213 		NL_SET_ERR_MSG_MOD(extack, "Only can match on VID, PCP, and dest MAC");
2214 		return ret;
2215 	}
2216 
2217 	mutex_lock(&psfp->lock);
2218 
2219 	flow_action_for_each(i, a, &f->rule->action) {
2220 		switch (a->id) {
2221 		case FLOW_ACTION_GATE:
2222 			size = struct_size(sgi, entries, a->gate.num_entries);
2223 			sgi = kzalloc(size, GFP_KERNEL);
2224 			if (!sgi) {
2225 				ret = -ENOMEM;
2226 				goto err;
2227 			}
2228 			vsc9959_psfp_parse_gate(a, sgi);
2229 			ret = vsc9959_psfp_sgi_table_add(ocelot, sgi);
2230 			if (ret) {
2231 				kfree(sgi);
2232 				goto err;
2233 			}
2234 			sfi.sg_valid = 1;
2235 			sfi.sgid = sgi->index;
2236 			kfree(sgi);
2237 			break;
2238 		case FLOW_ACTION_POLICE:
2239 			index = a->hw_index + VSC9959_PSFP_POLICER_BASE;
2240 			if (index > VSC9959_PSFP_POLICER_MAX) {
2241 				ret = -EINVAL;
2242 				goto err;
2243 			}
2244 
2245 			rate = a->police.rate_bytes_ps;
2246 			burst = rate * PSCHED_NS2TICKS(a->police.burst);
2247 			pol = (struct ocelot_policer) {
2248 				.burst = div_u64(burst, PSCHED_TICKS_PER_SEC),
2249 				.rate = div_u64(rate, 1000) * 8,
2250 			};
2251 			ret = ocelot_vcap_policer_add(ocelot, index, &pol);
2252 			if (ret)
2253 				goto err;
2254 
2255 			sfi.fm_valid = 1;
2256 			sfi.fmid = index;
2257 			sfi.maxsdu = a->police.mtu;
2258 			break;
2259 		default:
2260 			mutex_unlock(&psfp->lock);
2261 			return -EOPNOTSUPP;
2262 		}
2263 	}
2264 
2265 	stream.ports = BIT(port);
2266 	stream.port = port;
2267 
2268 	sfi.portmask = stream.ports;
2269 	sfi.prio_valid = (stream.prio < 0 ? 0 : 1);
2270 	sfi.prio = (sfi.prio_valid ? stream.prio : 0);
2271 	sfi.enable = 1;
2272 
2273 	/* Check if stream is set. */
2274 	stream_entry = vsc9959_stream_table_lookup(&psfp->stream_list, &stream);
2275 	if (stream_entry) {
2276 		if (stream_entry->ports & BIT(port)) {
2277 			NL_SET_ERR_MSG_MOD(extack,
2278 					   "The stream is added on this port");
2279 			ret = -EEXIST;
2280 			goto err;
2281 		}
2282 
2283 		if (stream_entry->ports != BIT(stream_entry->port)) {
2284 			NL_SET_ERR_MSG_MOD(extack,
2285 					   "The stream is added on two ports");
2286 			ret = -EEXIST;
2287 			goto err;
2288 		}
2289 
2290 		stream_entry->ports |= BIT(port);
2291 		stream.ports = stream_entry->ports;
2292 
2293 		sfi_entry = vsc9959_psfp_sfi_table_get(&psfp->sfi_list,
2294 						       stream_entry->sfid);
2295 		memcpy(&old_sfi, sfi_entry, sizeof(old_sfi));
2296 
2297 		vsc9959_psfp_sfi_table_del(ocelot, stream_entry->sfid);
2298 
2299 		old_sfi.portmask = stream_entry->ports;
2300 		sfi.portmask = stream.ports;
2301 
2302 		if (stream_entry->port > port) {
2303 			ret = vsc9959_psfp_sfi_table_add2(ocelot, &sfi,
2304 							  &old_sfi);
2305 			stream_entry->dummy = true;
2306 		} else {
2307 			ret = vsc9959_psfp_sfi_table_add2(ocelot, &old_sfi,
2308 							  &sfi);
2309 			stream.dummy = true;
2310 		}
2311 		if (ret)
2312 			goto err;
2313 
2314 		stream_entry->sfid = old_sfi.index;
2315 	} else {
2316 		ret = vsc9959_psfp_sfi_table_add(ocelot, &sfi);
2317 		if (ret)
2318 			goto err;
2319 	}
2320 
2321 	stream.sfid = sfi.index;
2322 	stream.sfid_valid = 1;
2323 	ret = vsc9959_stream_table_add(ocelot, &psfp->stream_list,
2324 				       &stream, extack);
2325 	if (ret) {
2326 		vsc9959_psfp_sfi_table_del(ocelot, stream.sfid);
2327 		goto err;
2328 	}
2329 
2330 	mutex_unlock(&psfp->lock);
2331 
2332 	return 0;
2333 
2334 err:
2335 	if (sfi.sg_valid)
2336 		vsc9959_psfp_sgi_table_del(ocelot, sfi.sgid);
2337 
2338 	if (sfi.fm_valid)
2339 		ocelot_vcap_policer_del(ocelot, sfi.fmid);
2340 
2341 	mutex_unlock(&psfp->lock);
2342 
2343 	return ret;
2344 }
2345 
2346 static int vsc9959_psfp_filter_del(struct ocelot *ocelot,
2347 				   struct flow_cls_offload *f)
2348 {
2349 	struct felix_stream *stream, tmp, *stream_entry;
2350 	struct ocelot_psfp_list *psfp = &ocelot->psfp;
2351 	static struct felix_stream_filter *sfi;
2352 
2353 	mutex_lock(&psfp->lock);
2354 
2355 	stream = vsc9959_stream_table_get(&psfp->stream_list, f->cookie);
2356 	if (!stream) {
2357 		mutex_unlock(&psfp->lock);
2358 		return -ENOMEM;
2359 	}
2360 
2361 	sfi = vsc9959_psfp_sfi_table_get(&psfp->sfi_list, stream->sfid);
2362 	if (!sfi) {
2363 		mutex_unlock(&psfp->lock);
2364 		return -ENOMEM;
2365 	}
2366 
2367 	if (sfi->sg_valid)
2368 		vsc9959_psfp_sgi_table_del(ocelot, sfi->sgid);
2369 
2370 	if (sfi->fm_valid)
2371 		ocelot_vcap_policer_del(ocelot, sfi->fmid);
2372 
2373 	vsc9959_psfp_sfi_table_del(ocelot, stream->sfid);
2374 
2375 	memcpy(&tmp, stream, sizeof(tmp));
2376 
2377 	stream->sfid_valid = 0;
2378 	vsc9959_stream_table_del(ocelot, stream);
2379 
2380 	stream_entry = vsc9959_stream_table_lookup(&psfp->stream_list, &tmp);
2381 	if (stream_entry) {
2382 		stream_entry->ports = BIT(stream_entry->port);
2383 		if (stream_entry->dummy) {
2384 			stream_entry->dummy = false;
2385 			vsc9959_mact_stream_set(ocelot, stream_entry, NULL);
2386 		}
2387 		vsc9959_psfp_sfidmask_set(ocelot, stream_entry->sfid,
2388 					  stream_entry->ports);
2389 	}
2390 
2391 	mutex_unlock(&psfp->lock);
2392 
2393 	return 0;
2394 }
2395 
2396 static void vsc9959_update_sfid_stats(struct ocelot *ocelot,
2397 				      struct felix_stream_filter *sfi)
2398 {
2399 	struct felix_stream_filter_counters *s = &sfi->stats;
2400 	u32 match, not_pass_gate, not_pass_sdu, red;
2401 	u32 sfid = sfi->index;
2402 
2403 	lockdep_assert_held(&ocelot->stat_view_lock);
2404 
2405 	ocelot_rmw(ocelot, SYS_STAT_CFG_STAT_VIEW(sfid),
2406 		   SYS_STAT_CFG_STAT_VIEW_M,
2407 		   SYS_STAT_CFG);
2408 
2409 	match = ocelot_read(ocelot, SYS_COUNT_SF_MATCHING_FRAMES);
2410 	not_pass_gate = ocelot_read(ocelot, SYS_COUNT_SF_NOT_PASSING_FRAMES);
2411 	not_pass_sdu = ocelot_read(ocelot, SYS_COUNT_SF_NOT_PASSING_SDU);
2412 	red = ocelot_read(ocelot, SYS_COUNT_SF_RED_FRAMES);
2413 
2414 	/* Clear the PSFP counter. */
2415 	ocelot_write(ocelot,
2416 		     SYS_STAT_CFG_STAT_VIEW(sfid) |
2417 		     SYS_STAT_CFG_STAT_CLEAR_SHOT(0x10),
2418 		     SYS_STAT_CFG);
2419 
2420 	s->match += match;
2421 	s->not_pass_gate += not_pass_gate;
2422 	s->not_pass_sdu += not_pass_sdu;
2423 	s->red += red;
2424 }
2425 
2426 /* Caller must hold &ocelot->stat_view_lock */
2427 static void vsc9959_update_stats(struct ocelot *ocelot)
2428 {
2429 	struct ocelot_psfp_list *psfp = &ocelot->psfp;
2430 	struct felix_stream_filter *sfi;
2431 
2432 	mutex_lock(&psfp->lock);
2433 
2434 	list_for_each_entry(sfi, &psfp->sfi_list, list)
2435 		vsc9959_update_sfid_stats(ocelot, sfi);
2436 
2437 	mutex_unlock(&psfp->lock);
2438 }
2439 
2440 static int vsc9959_psfp_stats_get(struct ocelot *ocelot,
2441 				  struct flow_cls_offload *f,
2442 				  struct flow_stats *stats)
2443 {
2444 	struct ocelot_psfp_list *psfp = &ocelot->psfp;
2445 	struct felix_stream_filter_counters *s;
2446 	static struct felix_stream_filter *sfi;
2447 	struct felix_stream *stream;
2448 
2449 	stream = vsc9959_stream_table_get(&psfp->stream_list, f->cookie);
2450 	if (!stream)
2451 		return -ENOMEM;
2452 
2453 	sfi = vsc9959_psfp_sfi_table_get(&psfp->sfi_list, stream->sfid);
2454 	if (!sfi)
2455 		return -EINVAL;
2456 
2457 	mutex_lock(&ocelot->stat_view_lock);
2458 
2459 	vsc9959_update_sfid_stats(ocelot, sfi);
2460 
2461 	s = &sfi->stats;
2462 	stats->pkts = s->match;
2463 	stats->drops = s->not_pass_gate + s->not_pass_sdu + s->red;
2464 
2465 	memset(s, 0, sizeof(*s));
2466 
2467 	mutex_unlock(&ocelot->stat_view_lock);
2468 
2469 	return 0;
2470 }
2471 
2472 static void vsc9959_psfp_init(struct ocelot *ocelot)
2473 {
2474 	struct ocelot_psfp_list *psfp = &ocelot->psfp;
2475 
2476 	INIT_LIST_HEAD(&psfp->stream_list);
2477 	INIT_LIST_HEAD(&psfp->sfi_list);
2478 	INIT_LIST_HEAD(&psfp->sgi_list);
2479 	mutex_init(&psfp->lock);
2480 }
2481 
2482 /* When using cut-through forwarding and the egress port runs at a higher data
2483  * rate than the ingress port, the packet currently under transmission would
2484  * suffer an underrun since it would be transmitted faster than it is received.
2485  * The Felix switch implementation of cut-through forwarding does not check in
2486  * hardware whether this condition is satisfied or not, so we must restrict the
2487  * list of ports that have cut-through forwarding enabled on egress to only be
2488  * the ports operating at the lowest link speed within their respective
2489  * forwarding domain.
2490  */
2491 static void vsc9959_cut_through_fwd(struct ocelot *ocelot)
2492 {
2493 	struct felix *felix = ocelot_to_felix(ocelot);
2494 	struct dsa_switch *ds = felix->ds;
2495 	int tc, port, other_port;
2496 
2497 	lockdep_assert_held(&ocelot->fwd_domain_lock);
2498 
2499 	for (port = 0; port < ocelot->num_phys_ports; port++) {
2500 		struct ocelot_port *ocelot_port = ocelot->ports[port];
2501 		int min_speed = ocelot_port->speed;
2502 		unsigned long mask = 0;
2503 		u32 tmp, val = 0;
2504 
2505 		/* Disable cut-through on ports that are down */
2506 		if (ocelot_port->speed <= 0)
2507 			goto set;
2508 
2509 		if (dsa_is_cpu_port(ds, port)) {
2510 			/* Ocelot switches forward from the NPI port towards
2511 			 * any port, regardless of it being in the NPI port's
2512 			 * forwarding domain or not.
2513 			 */
2514 			mask = dsa_user_ports(ds);
2515 		} else {
2516 			mask = ocelot_get_bridge_fwd_mask(ocelot, port);
2517 			mask &= ~BIT(port);
2518 			if (ocelot->npi >= 0)
2519 				mask |= BIT(ocelot->npi);
2520 			else
2521 				mask |= ocelot_port_assigned_dsa_8021q_cpu_mask(ocelot,
2522 										port);
2523 		}
2524 
2525 		/* Calculate the minimum link speed, among the ports that are
2526 		 * up, of this source port's forwarding domain.
2527 		 */
2528 		for_each_set_bit(other_port, &mask, ocelot->num_phys_ports) {
2529 			struct ocelot_port *other_ocelot_port;
2530 
2531 			other_ocelot_port = ocelot->ports[other_port];
2532 			if (other_ocelot_port->speed <= 0)
2533 				continue;
2534 
2535 			if (min_speed > other_ocelot_port->speed)
2536 				min_speed = other_ocelot_port->speed;
2537 		}
2538 
2539 		/* Enable cut-through forwarding for all traffic classes that
2540 		 * don't have oversized dropping enabled, since this check is
2541 		 * bypassed in cut-through mode.
2542 		 */
2543 		if (ocelot_port->speed == min_speed) {
2544 			val = GENMASK(7, 0);
2545 
2546 			for (tc = 0; tc < OCELOT_NUM_TC; tc++)
2547 				if (vsc9959_port_qmaxsdu_get(ocelot, port, tc))
2548 					val &= ~BIT(tc);
2549 		}
2550 
2551 set:
2552 		tmp = ocelot_read_rix(ocelot, ANA_CUT_THRU_CFG, port);
2553 		if (tmp == val)
2554 			continue;
2555 
2556 		dev_dbg(ocelot->dev,
2557 			"port %d fwd mask 0x%lx speed %d min_speed %d, %s cut-through forwarding on TC mask 0x%x\n",
2558 			port, mask, ocelot_port->speed, min_speed,
2559 			val ? "enabling" : "disabling", val);
2560 
2561 		ocelot_write_rix(ocelot, val, ANA_CUT_THRU_CFG, port);
2562 	}
2563 }
2564 
2565 static const struct ocelot_ops vsc9959_ops = {
2566 	.reset			= vsc9959_reset,
2567 	.wm_enc			= vsc9959_wm_enc,
2568 	.wm_dec			= vsc9959_wm_dec,
2569 	.wm_stat		= vsc9959_wm_stat,
2570 	.port_to_netdev		= felix_port_to_netdev,
2571 	.netdev_to_port		= felix_netdev_to_port,
2572 	.psfp_init		= vsc9959_psfp_init,
2573 	.psfp_filter_add	= vsc9959_psfp_filter_add,
2574 	.psfp_filter_del	= vsc9959_psfp_filter_del,
2575 	.psfp_stats_get		= vsc9959_psfp_stats_get,
2576 	.cut_through_fwd	= vsc9959_cut_through_fwd,
2577 	.tas_clock_adjust	= vsc9959_tas_clock_adjust,
2578 	.update_stats		= vsc9959_update_stats,
2579 };
2580 
2581 static const struct felix_info felix_info_vsc9959 = {
2582 	.resources		= vsc9959_resources,
2583 	.num_resources		= ARRAY_SIZE(vsc9959_resources),
2584 	.resource_names		= vsc9959_resource_names,
2585 	.regfields		= vsc9959_regfields,
2586 	.map			= vsc9959_regmap,
2587 	.ops			= &vsc9959_ops,
2588 	.vcap			= vsc9959_vcap_props,
2589 	.vcap_pol_base		= VSC9959_VCAP_POLICER_BASE,
2590 	.vcap_pol_max		= VSC9959_VCAP_POLICER_MAX,
2591 	.vcap_pol_base2		= 0,
2592 	.vcap_pol_max2		= 0,
2593 	.num_mact_rows		= 2048,
2594 	.num_ports		= VSC9959_NUM_PORTS,
2595 	.num_tx_queues		= OCELOT_NUM_TC,
2596 	.quirks			= FELIX_MAC_QUIRKS,
2597 	.quirk_no_xtr_irq	= true,
2598 	.ptp_caps		= &vsc9959_ptp_caps,
2599 	.mdio_bus_alloc		= vsc9959_mdio_bus_alloc,
2600 	.mdio_bus_free		= vsc9959_mdio_bus_free,
2601 	.port_modes		= vsc9959_port_modes,
2602 	.port_setup_tc		= vsc9959_port_setup_tc,
2603 	.port_sched_speed_set	= vsc9959_sched_speed_set,
2604 	.tas_guard_bands_update	= vsc9959_tas_guard_bands_update,
2605 };
2606 
2607 /* The INTB interrupt is shared between for PTP TX timestamp availability
2608  * notification and MAC Merge status change on each port.
2609  */
2610 static irqreturn_t felix_irq_handler(int irq, void *data)
2611 {
2612 	struct ocelot *ocelot = (struct ocelot *)data;
2613 	int port;
2614 
2615 	ocelot_get_txtstamp(ocelot);
2616 
2617 	for (port = 0; port < ocelot->num_phys_ports; port++)
2618 		ocelot_port_mm_irq(ocelot, port);
2619 
2620 	return IRQ_HANDLED;
2621 }
2622 
2623 static int felix_pci_probe(struct pci_dev *pdev,
2624 			   const struct pci_device_id *id)
2625 {
2626 	struct dsa_switch *ds;
2627 	struct ocelot *ocelot;
2628 	struct felix *felix;
2629 	int err;
2630 
2631 	if (pdev->dev.of_node && !of_device_is_available(pdev->dev.of_node)) {
2632 		dev_info(&pdev->dev, "device is disabled, skipping\n");
2633 		return -ENODEV;
2634 	}
2635 
2636 	err = pci_enable_device(pdev);
2637 	if (err) {
2638 		dev_err(&pdev->dev, "device enable failed\n");
2639 		goto err_pci_enable;
2640 	}
2641 
2642 	felix = kzalloc(sizeof(struct felix), GFP_KERNEL);
2643 	if (!felix) {
2644 		err = -ENOMEM;
2645 		dev_err(&pdev->dev, "Failed to allocate driver memory\n");
2646 		goto err_alloc_felix;
2647 	}
2648 
2649 	pci_set_drvdata(pdev, felix);
2650 	ocelot = &felix->ocelot;
2651 	ocelot->dev = &pdev->dev;
2652 	ocelot->num_flooding_pgids = OCELOT_NUM_TC;
2653 	felix->info = &felix_info_vsc9959;
2654 	felix->switch_base = pci_resource_start(pdev, VSC9959_SWITCH_PCI_BAR);
2655 
2656 	pci_set_master(pdev);
2657 
2658 	err = devm_request_threaded_irq(&pdev->dev, pdev->irq, NULL,
2659 					&felix_irq_handler, IRQF_ONESHOT,
2660 					"felix-intb", ocelot);
2661 	if (err) {
2662 		dev_err(&pdev->dev, "Failed to request irq\n");
2663 		goto err_alloc_irq;
2664 	}
2665 
2666 	ocelot->ptp = 1;
2667 	ocelot->mm_supported = true;
2668 
2669 	ds = kzalloc(sizeof(struct dsa_switch), GFP_KERNEL);
2670 	if (!ds) {
2671 		err = -ENOMEM;
2672 		dev_err(&pdev->dev, "Failed to allocate DSA switch\n");
2673 		goto err_alloc_ds;
2674 	}
2675 
2676 	ds->dev = &pdev->dev;
2677 	ds->num_ports = felix->info->num_ports;
2678 	ds->num_tx_queues = felix->info->num_tx_queues;
2679 	ds->ops = &felix_switch_ops;
2680 	ds->priv = ocelot;
2681 	felix->ds = ds;
2682 	felix->tag_proto = DSA_TAG_PROTO_OCELOT;
2683 
2684 	err = dsa_register_switch(ds);
2685 	if (err) {
2686 		dev_err_probe(&pdev->dev, err, "Failed to register DSA switch\n");
2687 		goto err_register_ds;
2688 	}
2689 
2690 	return 0;
2691 
2692 err_register_ds:
2693 	kfree(ds);
2694 err_alloc_ds:
2695 err_alloc_irq:
2696 	kfree(felix);
2697 err_alloc_felix:
2698 	pci_disable_device(pdev);
2699 err_pci_enable:
2700 	return err;
2701 }
2702 
2703 static void felix_pci_remove(struct pci_dev *pdev)
2704 {
2705 	struct felix *felix = pci_get_drvdata(pdev);
2706 
2707 	if (!felix)
2708 		return;
2709 
2710 	dsa_unregister_switch(felix->ds);
2711 
2712 	kfree(felix->ds);
2713 	kfree(felix);
2714 
2715 	pci_disable_device(pdev);
2716 }
2717 
2718 static void felix_pci_shutdown(struct pci_dev *pdev)
2719 {
2720 	struct felix *felix = pci_get_drvdata(pdev);
2721 
2722 	if (!felix)
2723 		return;
2724 
2725 	dsa_switch_shutdown(felix->ds);
2726 
2727 	pci_set_drvdata(pdev, NULL);
2728 }
2729 
2730 static struct pci_device_id felix_ids[] = {
2731 	{
2732 		/* NXP LS1028A */
2733 		PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, 0xEEF0),
2734 	},
2735 	{ 0, }
2736 };
2737 MODULE_DEVICE_TABLE(pci, felix_ids);
2738 
2739 static struct pci_driver felix_vsc9959_pci_driver = {
2740 	.name		= "mscc_felix",
2741 	.id_table	= felix_ids,
2742 	.probe		= felix_pci_probe,
2743 	.remove		= felix_pci_remove,
2744 	.shutdown	= felix_pci_shutdown,
2745 };
2746 module_pci_driver(felix_vsc9959_pci_driver);
2747 
2748 MODULE_DESCRIPTION("Felix Switch driver");
2749 MODULE_LICENSE("GPL v2");
2750