xref: /openbmc/linux/drivers/net/dsa/mv88e6xxx/ptp.c (revision c9acece0)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
22fa8d3afSBrandon Streiff /*
32fa8d3afSBrandon Streiff  * Marvell 88E6xxx Switch PTP support
42fa8d3afSBrandon Streiff  *
52fa8d3afSBrandon Streiff  * Copyright (c) 2008 Marvell Semiconductor
62fa8d3afSBrandon Streiff  *
72fa8d3afSBrandon Streiff  * Copyright (c) 2017 National Instruments
82fa8d3afSBrandon Streiff  *      Erik Hons <erik.hons@ni.com>
92fa8d3afSBrandon Streiff  *      Brandon Streiff <brandon.streiff@ni.com>
102fa8d3afSBrandon Streiff  *      Dane Wagner <dane.wagner@ni.com>
112fa8d3afSBrandon Streiff  */
122fa8d3afSBrandon Streiff 
132fa8d3afSBrandon Streiff #include "chip.h"
142fa8d3afSBrandon Streiff #include "global2.h"
15ffc705deSAndrew Lunn #include "hwtstamp.h"
162fa8d3afSBrandon Streiff #include "ptp.h"
172fa8d3afSBrandon Streiff 
182fa8d3afSBrandon Streiff /* Raw timestamps are in units of 8-ns clock periods. */
192fa8d3afSBrandon Streiff #define CC_SHIFT	28
202fa8d3afSBrandon Streiff #define CC_MULT		(8 << CC_SHIFT)
212fa8d3afSBrandon Streiff #define CC_MULT_NUM	(1 << 9)
222fa8d3afSBrandon Streiff #define CC_MULT_DEM	15625ULL
232fa8d3afSBrandon Streiff 
242fa8d3afSBrandon Streiff #define TAI_EVENT_WORK_INTERVAL msecs_to_jiffies(100)
252fa8d3afSBrandon Streiff 
262fa8d3afSBrandon Streiff #define cc_to_chip(cc) container_of(cc, struct mv88e6xxx_chip, tstamp_cc)
272fa8d3afSBrandon Streiff #define dw_overflow_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \
282fa8d3afSBrandon Streiff 					     overflow_work)
294eb3be29SBrandon Streiff #define dw_tai_event_to_chip(dw) container_of(dw, struct mv88e6xxx_chip, \
304eb3be29SBrandon Streiff 					      tai_event_work)
312fa8d3afSBrandon Streiff 
322fa8d3afSBrandon Streiff static int mv88e6xxx_tai_read(struct mv88e6xxx_chip *chip, int addr,
332fa8d3afSBrandon Streiff 			      u16 *data, int len)
342fa8d3afSBrandon Streiff {
352fa8d3afSBrandon Streiff 	if (!chip->info->ops->avb_ops->tai_read)
362fa8d3afSBrandon Streiff 		return -EOPNOTSUPP;
372fa8d3afSBrandon Streiff 
382fa8d3afSBrandon Streiff 	return chip->info->ops->avb_ops->tai_read(chip, addr, data, len);
392fa8d3afSBrandon Streiff }
402fa8d3afSBrandon Streiff 
414eb3be29SBrandon Streiff static int mv88e6xxx_tai_write(struct mv88e6xxx_chip *chip, int addr, u16 data)
424eb3be29SBrandon Streiff {
434eb3be29SBrandon Streiff 	if (!chip->info->ops->avb_ops->tai_write)
444eb3be29SBrandon Streiff 		return -EOPNOTSUPP;
454eb3be29SBrandon Streiff 
464eb3be29SBrandon Streiff 	return chip->info->ops->avb_ops->tai_write(chip, addr, data);
474eb3be29SBrandon Streiff }
484eb3be29SBrandon Streiff 
494eb3be29SBrandon Streiff /* TODO: places where this are called should be using pinctrl */
506d2ac8eeSAndrew Lunn static int mv88e6352_set_gpio_func(struct mv88e6xxx_chip *chip, int pin,
514eb3be29SBrandon Streiff 				   int func, int input)
524eb3be29SBrandon Streiff {
534eb3be29SBrandon Streiff 	int err;
544eb3be29SBrandon Streiff 
554eb3be29SBrandon Streiff 	if (!chip->info->ops->gpio_ops)
564eb3be29SBrandon Streiff 		return -EOPNOTSUPP;
574eb3be29SBrandon Streiff 
584eb3be29SBrandon Streiff 	err = chip->info->ops->gpio_ops->set_dir(chip, pin, input);
594eb3be29SBrandon Streiff 	if (err)
604eb3be29SBrandon Streiff 		return err;
614eb3be29SBrandon Streiff 
624eb3be29SBrandon Streiff 	return chip->info->ops->gpio_ops->set_pctl(chip, pin, func);
634eb3be29SBrandon Streiff }
644eb3be29SBrandon Streiff 
656d2ac8eeSAndrew Lunn static u64 mv88e6352_ptp_clock_read(const struct cyclecounter *cc)
662fa8d3afSBrandon Streiff {
672fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
682fa8d3afSBrandon Streiff 	u16 phc_time[2];
692fa8d3afSBrandon Streiff 	int err;
702fa8d3afSBrandon Streiff 
712fa8d3afSBrandon Streiff 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_TIME_LO, phc_time,
722fa8d3afSBrandon Streiff 				 ARRAY_SIZE(phc_time));
732fa8d3afSBrandon Streiff 	if (err)
742fa8d3afSBrandon Streiff 		return 0;
752fa8d3afSBrandon Streiff 	else
762fa8d3afSBrandon Streiff 		return ((u32)phc_time[1] << 16) | phc_time[0];
772fa8d3afSBrandon Streiff }
782fa8d3afSBrandon Streiff 
79dfa54348SAndrew Lunn static u64 mv88e6165_ptp_clock_read(const struct cyclecounter *cc)
80dfa54348SAndrew Lunn {
81dfa54348SAndrew Lunn 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
82dfa54348SAndrew Lunn 	u16 phc_time[2];
83dfa54348SAndrew Lunn 	int err;
84dfa54348SAndrew Lunn 
85dfa54348SAndrew Lunn 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_PTP_GC_TIME_LO, phc_time,
86dfa54348SAndrew Lunn 				 ARRAY_SIZE(phc_time));
87dfa54348SAndrew Lunn 	if (err)
88dfa54348SAndrew Lunn 		return 0;
89dfa54348SAndrew Lunn 	else
90dfa54348SAndrew Lunn 		return ((u32)phc_time[1] << 16) | phc_time[0];
91dfa54348SAndrew Lunn }
92dfa54348SAndrew Lunn 
936d2ac8eeSAndrew Lunn /* mv88e6352_config_eventcap - configure TAI event capture
944eb3be29SBrandon Streiff  * @event: PTP_CLOCK_PPS (internal) or PTP_CLOCK_EXTTS (external)
954eb3be29SBrandon Streiff  * @rising: zero for falling-edge trigger, else rising-edge trigger
964eb3be29SBrandon Streiff  *
974eb3be29SBrandon Streiff  * This will also reset the capture sequence counter.
984eb3be29SBrandon Streiff  */
996d2ac8eeSAndrew Lunn static int mv88e6352_config_eventcap(struct mv88e6xxx_chip *chip, int event,
1004eb3be29SBrandon Streiff 				     int rising)
1014eb3be29SBrandon Streiff {
1024eb3be29SBrandon Streiff 	u16 global_config;
1034eb3be29SBrandon Streiff 	u16 cap_config;
1044eb3be29SBrandon Streiff 	int err;
1054eb3be29SBrandon Streiff 
1064eb3be29SBrandon Streiff 	chip->evcap_config = MV88E6XXX_TAI_CFG_CAP_OVERWRITE |
1074eb3be29SBrandon Streiff 			     MV88E6XXX_TAI_CFG_CAP_CTR_START;
1084eb3be29SBrandon Streiff 	if (!rising)
1094eb3be29SBrandon Streiff 		chip->evcap_config |= MV88E6XXX_TAI_CFG_EVREQ_FALLING;
1104eb3be29SBrandon Streiff 
1114eb3be29SBrandon Streiff 	global_config = (chip->evcap_config | chip->trig_config);
1124eb3be29SBrandon Streiff 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_CFG, global_config);
1134eb3be29SBrandon Streiff 	if (err)
1144eb3be29SBrandon Streiff 		return err;
1154eb3be29SBrandon Streiff 
1164eb3be29SBrandon Streiff 	if (event == PTP_CLOCK_PPS) {
1174eb3be29SBrandon Streiff 		cap_config = MV88E6XXX_TAI_EVENT_STATUS_CAP_TRIG;
1184eb3be29SBrandon Streiff 	} else if (event == PTP_CLOCK_EXTTS) {
1194eb3be29SBrandon Streiff 		/* if STATUS_CAP_TRIG is unset we capture PTP_EVREQ events */
1204eb3be29SBrandon Streiff 		cap_config = 0;
1214eb3be29SBrandon Streiff 	} else {
1224eb3be29SBrandon Streiff 		return -EINVAL;
1234eb3be29SBrandon Streiff 	}
1244eb3be29SBrandon Streiff 
1254eb3be29SBrandon Streiff 	/* Write the capture config; this also clears the capture counter */
1264eb3be29SBrandon Streiff 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS,
1274eb3be29SBrandon Streiff 				  cap_config);
1284eb3be29SBrandon Streiff 
1294eb3be29SBrandon Streiff 	return err;
1304eb3be29SBrandon Streiff }
1314eb3be29SBrandon Streiff 
1326d2ac8eeSAndrew Lunn static void mv88e6352_tai_event_work(struct work_struct *ugly)
1334eb3be29SBrandon Streiff {
1344eb3be29SBrandon Streiff 	struct delayed_work *dw = to_delayed_work(ugly);
1354eb3be29SBrandon Streiff 	struct mv88e6xxx_chip *chip = dw_tai_event_to_chip(dw);
1364eb3be29SBrandon Streiff 	struct ptp_clock_event ev;
1374eb3be29SBrandon Streiff 	u16 status[4];
1384eb3be29SBrandon Streiff 	u32 raw_ts;
1394eb3be29SBrandon Streiff 	int err;
1404eb3be29SBrandon Streiff 
141c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1424eb3be29SBrandon Streiff 	err = mv88e6xxx_tai_read(chip, MV88E6XXX_TAI_EVENT_STATUS,
1434eb3be29SBrandon Streiff 				 status, ARRAY_SIZE(status));
144c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1454eb3be29SBrandon Streiff 
1464eb3be29SBrandon Streiff 	if (err) {
1474eb3be29SBrandon Streiff 		dev_err(chip->dev, "failed to read TAI status register\n");
1484eb3be29SBrandon Streiff 		return;
1494eb3be29SBrandon Streiff 	}
1504eb3be29SBrandon Streiff 	if (status[0] & MV88E6XXX_TAI_EVENT_STATUS_ERROR) {
1514eb3be29SBrandon Streiff 		dev_warn(chip->dev, "missed event capture\n");
1524eb3be29SBrandon Streiff 		return;
1534eb3be29SBrandon Streiff 	}
1544eb3be29SBrandon Streiff 	if (!(status[0] & MV88E6XXX_TAI_EVENT_STATUS_VALID))
1554eb3be29SBrandon Streiff 		goto out;
1564eb3be29SBrandon Streiff 
1574eb3be29SBrandon Streiff 	raw_ts = ((u32)status[2] << 16) | status[1];
1584eb3be29SBrandon Streiff 
1594eb3be29SBrandon Streiff 	/* Clear the valid bit so the next timestamp can come in */
1604eb3be29SBrandon Streiff 	status[0] &= ~MV88E6XXX_TAI_EVENT_STATUS_VALID;
161c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1624eb3be29SBrandon Streiff 	err = mv88e6xxx_tai_write(chip, MV88E6XXX_TAI_EVENT_STATUS, status[0]);
163c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1644eb3be29SBrandon Streiff 
1654eb3be29SBrandon Streiff 	/* This is an external timestamp */
1664eb3be29SBrandon Streiff 	ev.type = PTP_CLOCK_EXTTS;
1674eb3be29SBrandon Streiff 
1684eb3be29SBrandon Streiff 	/* We only have one timestamping channel. */
1694eb3be29SBrandon Streiff 	ev.index = 0;
170c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1714eb3be29SBrandon Streiff 	ev.timestamp = timecounter_cyc2time(&chip->tstamp_tc, raw_ts);
172c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
1734eb3be29SBrandon Streiff 
1744eb3be29SBrandon Streiff 	ptp_clock_event(chip->ptp_clock, &ev);
1754eb3be29SBrandon Streiff out:
1764eb3be29SBrandon Streiff 	schedule_delayed_work(&chip->tai_event_work, TAI_EVENT_WORK_INTERVAL);
1774eb3be29SBrandon Streiff }
1784eb3be29SBrandon Streiff 
1792fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
1802fa8d3afSBrandon Streiff {
1812fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
1822fa8d3afSBrandon Streiff 	int neg_adj = 0;
1832fa8d3afSBrandon Streiff 	u32 diff, mult;
1842fa8d3afSBrandon Streiff 	u64 adj;
1852fa8d3afSBrandon Streiff 
1862fa8d3afSBrandon Streiff 	if (scaled_ppm < 0) {
1872fa8d3afSBrandon Streiff 		neg_adj = 1;
1882fa8d3afSBrandon Streiff 		scaled_ppm = -scaled_ppm;
1892fa8d3afSBrandon Streiff 	}
1902fa8d3afSBrandon Streiff 	mult = CC_MULT;
1912fa8d3afSBrandon Streiff 	adj = CC_MULT_NUM;
1922fa8d3afSBrandon Streiff 	adj *= scaled_ppm;
1932fa8d3afSBrandon Streiff 	diff = div_u64(adj, CC_MULT_DEM);
1942fa8d3afSBrandon Streiff 
195c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
1962fa8d3afSBrandon Streiff 
1972fa8d3afSBrandon Streiff 	timecounter_read(&chip->tstamp_tc);
1982fa8d3afSBrandon Streiff 	chip->tstamp_cc.mult = neg_adj ? mult - diff : mult + diff;
1992fa8d3afSBrandon Streiff 
200c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2012fa8d3afSBrandon Streiff 
2022fa8d3afSBrandon Streiff 	return 0;
2032fa8d3afSBrandon Streiff }
2042fa8d3afSBrandon Streiff 
2052fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
2062fa8d3afSBrandon Streiff {
2072fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
2082fa8d3afSBrandon Streiff 
209c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2102fa8d3afSBrandon Streiff 	timecounter_adjtime(&chip->tstamp_tc, delta);
211c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2122fa8d3afSBrandon Streiff 
2132fa8d3afSBrandon Streiff 	return 0;
2142fa8d3afSBrandon Streiff }
2152fa8d3afSBrandon Streiff 
2162fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_gettime(struct ptp_clock_info *ptp,
2172fa8d3afSBrandon Streiff 				 struct timespec64 *ts)
2182fa8d3afSBrandon Streiff {
2192fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
2202fa8d3afSBrandon Streiff 	u64 ns;
2212fa8d3afSBrandon Streiff 
222c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2232fa8d3afSBrandon Streiff 	ns = timecounter_read(&chip->tstamp_tc);
224c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2252fa8d3afSBrandon Streiff 
2262fa8d3afSBrandon Streiff 	*ts = ns_to_timespec64(ns);
2272fa8d3afSBrandon Streiff 
2282fa8d3afSBrandon Streiff 	return 0;
2292fa8d3afSBrandon Streiff }
2302fa8d3afSBrandon Streiff 
2312fa8d3afSBrandon Streiff static int mv88e6xxx_ptp_settime(struct ptp_clock_info *ptp,
2322fa8d3afSBrandon Streiff 				 const struct timespec64 *ts)
2332fa8d3afSBrandon Streiff {
2342fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
2352fa8d3afSBrandon Streiff 	u64 ns;
2362fa8d3afSBrandon Streiff 
2372fa8d3afSBrandon Streiff 	ns = timespec64_to_ns(ts);
2382fa8d3afSBrandon Streiff 
239c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2402fa8d3afSBrandon Streiff 	timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc, ns);
241c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2422fa8d3afSBrandon Streiff 
2432fa8d3afSBrandon Streiff 	return 0;
2442fa8d3afSBrandon Streiff }
2452fa8d3afSBrandon Streiff 
2466d2ac8eeSAndrew Lunn static int mv88e6352_ptp_enable_extts(struct mv88e6xxx_chip *chip,
2474eb3be29SBrandon Streiff 				      struct ptp_clock_request *rq, int on)
2484eb3be29SBrandon Streiff {
2494eb3be29SBrandon Streiff 	int rising = (rq->extts.flags & PTP_RISING_EDGE);
2504eb3be29SBrandon Streiff 	int func;
2514eb3be29SBrandon Streiff 	int pin;
2524eb3be29SBrandon Streiff 	int err;
2534eb3be29SBrandon Streiff 
2544eb3be29SBrandon Streiff 	pin = ptp_find_pin(chip->ptp_clock, PTP_PF_EXTTS, rq->extts.index);
2554eb3be29SBrandon Streiff 
2564eb3be29SBrandon Streiff 	if (pin < 0)
2574eb3be29SBrandon Streiff 		return -EBUSY;
2584eb3be29SBrandon Streiff 
259c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
2604eb3be29SBrandon Streiff 
2614eb3be29SBrandon Streiff 	if (on) {
2624eb3be29SBrandon Streiff 		func = MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ;
2634eb3be29SBrandon Streiff 
2646d2ac8eeSAndrew Lunn 		err = mv88e6352_set_gpio_func(chip, pin, func, true);
2654eb3be29SBrandon Streiff 		if (err)
2664eb3be29SBrandon Streiff 			goto out;
2674eb3be29SBrandon Streiff 
2684eb3be29SBrandon Streiff 		schedule_delayed_work(&chip->tai_event_work,
2694eb3be29SBrandon Streiff 				      TAI_EVENT_WORK_INTERVAL);
2704eb3be29SBrandon Streiff 
2716d2ac8eeSAndrew Lunn 		err = mv88e6352_config_eventcap(chip, PTP_CLOCK_EXTTS, rising);
2724eb3be29SBrandon Streiff 	} else {
2734eb3be29SBrandon Streiff 		func = MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO;
2744eb3be29SBrandon Streiff 
2756d2ac8eeSAndrew Lunn 		err = mv88e6352_set_gpio_func(chip, pin, func, true);
2764eb3be29SBrandon Streiff 
2774eb3be29SBrandon Streiff 		cancel_delayed_work_sync(&chip->tai_event_work);
2784eb3be29SBrandon Streiff 	}
2794eb3be29SBrandon Streiff 
2804eb3be29SBrandon Streiff out:
281c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
2824eb3be29SBrandon Streiff 
2834eb3be29SBrandon Streiff 	return err;
2844eb3be29SBrandon Streiff }
2854eb3be29SBrandon Streiff 
2866d2ac8eeSAndrew Lunn static int mv88e6352_ptp_enable(struct ptp_clock_info *ptp,
2872fa8d3afSBrandon Streiff 				struct ptp_clock_request *rq, int on)
2882fa8d3afSBrandon Streiff {
2894eb3be29SBrandon Streiff 	struct mv88e6xxx_chip *chip = ptp_to_chip(ptp);
2904eb3be29SBrandon Streiff 
2914eb3be29SBrandon Streiff 	switch (rq->type) {
2924eb3be29SBrandon Streiff 	case PTP_CLK_REQ_EXTTS:
2936d2ac8eeSAndrew Lunn 		return mv88e6352_ptp_enable_extts(chip, rq, on);
2944eb3be29SBrandon Streiff 	default:
2952fa8d3afSBrandon Streiff 		return -EOPNOTSUPP;
2962fa8d3afSBrandon Streiff 	}
2974eb3be29SBrandon Streiff }
2982fa8d3afSBrandon Streiff 
2996d2ac8eeSAndrew Lunn static int mv88e6352_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
3002fa8d3afSBrandon Streiff 				enum ptp_pin_function func, unsigned int chan)
3012fa8d3afSBrandon Streiff {
3024eb3be29SBrandon Streiff 	switch (func) {
3034eb3be29SBrandon Streiff 	case PTP_PF_NONE:
3044eb3be29SBrandon Streiff 	case PTP_PF_EXTTS:
3054eb3be29SBrandon Streiff 		break;
3064eb3be29SBrandon Streiff 	case PTP_PF_PEROUT:
3074eb3be29SBrandon Streiff 	case PTP_PF_PHYSYNC:
3082fa8d3afSBrandon Streiff 		return -EOPNOTSUPP;
3092fa8d3afSBrandon Streiff 	}
3104eb3be29SBrandon Streiff 	return 0;
3114eb3be29SBrandon Streiff }
3122fa8d3afSBrandon Streiff 
3136d2ac8eeSAndrew Lunn const struct mv88e6xxx_ptp_ops mv88e6352_ptp_ops = {
3146d2ac8eeSAndrew Lunn 	.clock_read = mv88e6352_ptp_clock_read,
3156d2ac8eeSAndrew Lunn 	.ptp_enable = mv88e6352_ptp_enable,
3166d2ac8eeSAndrew Lunn 	.ptp_verify = mv88e6352_ptp_verify,
3176d2ac8eeSAndrew Lunn 	.event_work = mv88e6352_tai_event_work,
318ffc705deSAndrew Lunn 	.port_enable = mv88e6352_hwtstamp_port_enable,
319ffc705deSAndrew Lunn 	.port_disable = mv88e6352_hwtstamp_port_disable,
3206d2ac8eeSAndrew Lunn 	.n_ext_ts = 1,
321ffc705deSAndrew Lunn 	.arr0_sts_reg = MV88E6XXX_PORT_PTP_ARR0_STS,
322ffc705deSAndrew Lunn 	.arr1_sts_reg = MV88E6XXX_PORT_PTP_ARR1_STS,
323ffc705deSAndrew Lunn 	.dep_sts_reg = MV88E6XXX_PORT_PTP_DEP_STS,
32448cb5e03SAndrew Lunn 	.rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
32548cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
32648cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_SYNC) |
32748cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ) |
32848cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
32948cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
33048cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
33148cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
33248cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
33348cb5e03SAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ),
3346d2ac8eeSAndrew Lunn };
3356d2ac8eeSAndrew Lunn 
336dfa54348SAndrew Lunn const struct mv88e6xxx_ptp_ops mv88e6165_ptp_ops = {
337dfa54348SAndrew Lunn 	.clock_read = mv88e6165_ptp_clock_read,
338e2294a8bSAndrew Lunn 	.global_enable = mv88e6165_global_enable,
339e2294a8bSAndrew Lunn 	.global_disable = mv88e6165_global_disable,
340e2294a8bSAndrew Lunn 	.arr0_sts_reg = MV88E6165_PORT_PTP_ARR0_STS,
341e2294a8bSAndrew Lunn 	.arr1_sts_reg = MV88E6165_PORT_PTP_ARR1_STS,
342e2294a8bSAndrew Lunn 	.dep_sts_reg = MV88E6165_PORT_PTP_DEP_STS,
343e2294a8bSAndrew Lunn 	.rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
344e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
345e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_SYNC) |
346e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ) |
347e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT) |
348e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_SYNC) |
349e2294a8bSAndrew Lunn 		(1 << HWTSTAMP_FILTER_PTP_V2_DELAY_REQ),
350dfa54348SAndrew Lunn };
351dfa54348SAndrew Lunn 
3526d2ac8eeSAndrew Lunn static u64 mv88e6xxx_ptp_clock_read(const struct cyclecounter *cc)
3536d2ac8eeSAndrew Lunn {
3546d2ac8eeSAndrew Lunn 	struct mv88e6xxx_chip *chip = cc_to_chip(cc);
3556d2ac8eeSAndrew Lunn 
3566d2ac8eeSAndrew Lunn 	if (chip->info->ops->ptp_ops->clock_read)
3576d2ac8eeSAndrew Lunn 		return chip->info->ops->ptp_ops->clock_read(cc);
3586d2ac8eeSAndrew Lunn 
3596d2ac8eeSAndrew Lunn 	return 0;
3606d2ac8eeSAndrew Lunn }
3616d2ac8eeSAndrew Lunn 
3622fa8d3afSBrandon Streiff /* With a 125MHz input clock, the 32-bit timestamp counter overflows in ~34.3
3632fa8d3afSBrandon Streiff  * seconds; this task forces periodic reads so that we don't miss any.
3642fa8d3afSBrandon Streiff  */
3652fa8d3afSBrandon Streiff #define MV88E6XXX_TAI_OVERFLOW_PERIOD (HZ * 16)
3662fa8d3afSBrandon Streiff static void mv88e6xxx_ptp_overflow_check(struct work_struct *work)
3672fa8d3afSBrandon Streiff {
3682fa8d3afSBrandon Streiff 	struct delayed_work *dw = to_delayed_work(work);
3692fa8d3afSBrandon Streiff 	struct mv88e6xxx_chip *chip = dw_overflow_to_chip(dw);
3702fa8d3afSBrandon Streiff 	struct timespec64 ts;
3712fa8d3afSBrandon Streiff 
3722fa8d3afSBrandon Streiff 	mv88e6xxx_ptp_gettime(&chip->ptp_clock_info, &ts);
3732fa8d3afSBrandon Streiff 
3742fa8d3afSBrandon Streiff 	schedule_delayed_work(&chip->overflow_work,
3752fa8d3afSBrandon Streiff 			      MV88E6XXX_TAI_OVERFLOW_PERIOD);
3762fa8d3afSBrandon Streiff }
3772fa8d3afSBrandon Streiff 
3782fa8d3afSBrandon Streiff int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip)
3792fa8d3afSBrandon Streiff {
3806d2ac8eeSAndrew Lunn 	const struct mv88e6xxx_ptp_ops *ptp_ops = chip->info->ops->ptp_ops;
3814eb3be29SBrandon Streiff 	int i;
3824eb3be29SBrandon Streiff 
3832fa8d3afSBrandon Streiff 	/* Set up the cycle counter */
3842fa8d3afSBrandon Streiff 	memset(&chip->tstamp_cc, 0, sizeof(chip->tstamp_cc));
3852fa8d3afSBrandon Streiff 	chip->tstamp_cc.read	= mv88e6xxx_ptp_clock_read;
3862fa8d3afSBrandon Streiff 	chip->tstamp_cc.mask	= CYCLECOUNTER_MASK(32);
3872fa8d3afSBrandon Streiff 	chip->tstamp_cc.mult	= CC_MULT;
3882fa8d3afSBrandon Streiff 	chip->tstamp_cc.shift	= CC_SHIFT;
3892fa8d3afSBrandon Streiff 
3902fa8d3afSBrandon Streiff 	timecounter_init(&chip->tstamp_tc, &chip->tstamp_cc,
3912fa8d3afSBrandon Streiff 			 ktime_to_ns(ktime_get_real()));
3922fa8d3afSBrandon Streiff 
3932fa8d3afSBrandon Streiff 	INIT_DELAYED_WORK(&chip->overflow_work, mv88e6xxx_ptp_overflow_check);
3946d2ac8eeSAndrew Lunn 	if (ptp_ops->event_work)
3956d2ac8eeSAndrew Lunn 		INIT_DELAYED_WORK(&chip->tai_event_work, ptp_ops->event_work);
3962fa8d3afSBrandon Streiff 
3972fa8d3afSBrandon Streiff 	chip->ptp_clock_info.owner = THIS_MODULE;
3982fa8d3afSBrandon Streiff 	snprintf(chip->ptp_clock_info.name, sizeof(chip->ptp_clock_info.name),
3993f8b8696SFlorian Fainelli 		 "%s", dev_name(chip->dev));
4002fa8d3afSBrandon Streiff 	chip->ptp_clock_info.max_adj	= 1000000;
4012fa8d3afSBrandon Streiff 
4026d2ac8eeSAndrew Lunn 	chip->ptp_clock_info.n_ext_ts	= ptp_ops->n_ext_ts;
4034eb3be29SBrandon Streiff 	chip->ptp_clock_info.n_per_out	= 0;
4044eb3be29SBrandon Streiff 	chip->ptp_clock_info.n_pins	= mv88e6xxx_num_gpio(chip);
4054eb3be29SBrandon Streiff 	chip->ptp_clock_info.pps	= 0;
4064eb3be29SBrandon Streiff 
4074eb3be29SBrandon Streiff 	for (i = 0; i < chip->ptp_clock_info.n_pins; ++i) {
4084eb3be29SBrandon Streiff 		struct ptp_pin_desc *ppd = &chip->pin_config[i];
4094eb3be29SBrandon Streiff 
4104eb3be29SBrandon Streiff 		snprintf(ppd->name, sizeof(ppd->name), "mv88e6xxx_gpio%d", i);
4114eb3be29SBrandon Streiff 		ppd->index = i;
4124eb3be29SBrandon Streiff 		ppd->func = PTP_PF_NONE;
4134eb3be29SBrandon Streiff 	}
4144eb3be29SBrandon Streiff 	chip->ptp_clock_info.pin_config = chip->pin_config;
4154eb3be29SBrandon Streiff 
4162fa8d3afSBrandon Streiff 	chip->ptp_clock_info.adjfine	= mv88e6xxx_ptp_adjfine;
4172fa8d3afSBrandon Streiff 	chip->ptp_clock_info.adjtime	= mv88e6xxx_ptp_adjtime;
4182fa8d3afSBrandon Streiff 	chip->ptp_clock_info.gettime64	= mv88e6xxx_ptp_gettime;
4192fa8d3afSBrandon Streiff 	chip->ptp_clock_info.settime64	= mv88e6xxx_ptp_settime;
4206d2ac8eeSAndrew Lunn 	chip->ptp_clock_info.enable	= ptp_ops->ptp_enable;
4216d2ac8eeSAndrew Lunn 	chip->ptp_clock_info.verify	= ptp_ops->ptp_verify;
422c6fe0ad2SBrandon Streiff 	chip->ptp_clock_info.do_aux_work = mv88e6xxx_hwtstamp_work;
4232fa8d3afSBrandon Streiff 
4242fa8d3afSBrandon Streiff 	chip->ptp_clock = ptp_clock_register(&chip->ptp_clock_info, chip->dev);
4252fa8d3afSBrandon Streiff 	if (IS_ERR(chip->ptp_clock))
4262fa8d3afSBrandon Streiff 		return PTR_ERR(chip->ptp_clock);
4272fa8d3afSBrandon Streiff 
4282fa8d3afSBrandon Streiff 	schedule_delayed_work(&chip->overflow_work,
4292fa8d3afSBrandon Streiff 			      MV88E6XXX_TAI_OVERFLOW_PERIOD);
4302fa8d3afSBrandon Streiff 
4312fa8d3afSBrandon Streiff 	return 0;
4322fa8d3afSBrandon Streiff }
4332fa8d3afSBrandon Streiff 
4342fa8d3afSBrandon Streiff void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip)
4352fa8d3afSBrandon Streiff {
4362fa8d3afSBrandon Streiff 	if (chip->ptp_clock) {
4372fa8d3afSBrandon Streiff 		cancel_delayed_work_sync(&chip->overflow_work);
4386d2ac8eeSAndrew Lunn 		if (chip->info->ops->ptp_ops->event_work)
4394eb3be29SBrandon Streiff 			cancel_delayed_work_sync(&chip->tai_event_work);
4402fa8d3afSBrandon Streiff 
4412fa8d3afSBrandon Streiff 		ptp_clock_unregister(chip->ptp_clock);
4422fa8d3afSBrandon Streiff 		chip->ptp_clock = NULL;
4432fa8d3afSBrandon Streiff 	}
4442fa8d3afSBrandon Streiff }
445