12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2720c6343SVivien Didelot /*
3720c6343SVivien Didelot  * Marvell 88E6xxx Address Translation Unit (ATU) support
4720c6343SVivien Didelot  *
5720c6343SVivien Didelot  * Copyright (c) 2008 Marvell Semiconductor
6720c6343SVivien Didelot  * Copyright (c) 2017 Savoir-faire Linux, Inc.
7720c6343SVivien Didelot  */
819fb7f69SVivien Didelot 
919fb7f69SVivien Didelot #include <linux/bitfield.h>
100977644cSAndrew Lunn #include <linux/interrupt.h>
110977644cSAndrew Lunn #include <linux/irqdomain.h>
12720c6343SVivien Didelot 
134d5f2ba7SVivien Didelot #include "chip.h"
14720c6343SVivien Didelot #include "global1.h"
15*830763b9SHans J. Schultz #include "switchdev.h"
168646384dSVladimir Oltean #include "trace.h"
17720c6343SVivien Didelot 
189c13c026SVivien Didelot /* Offset 0x01: ATU FID Register */
199c13c026SVivien Didelot 
mv88e6xxx_g1_atu_fid_write(struct mv88e6xxx_chip * chip,u16 fid)209c13c026SVivien Didelot static int mv88e6xxx_g1_atu_fid_write(struct mv88e6xxx_chip *chip, u16 fid)
219c13c026SVivien Didelot {
2227c0e600SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6352_G1_ATU_FID, fid & 0xfff);
239c13c026SVivien Didelot }
249c13c026SVivien Didelot 
25720c6343SVivien Didelot /* Offset 0x0A: ATU Control Register */
26720c6343SVivien Didelot 
mv88e6xxx_g1_atu_set_learn2all(struct mv88e6xxx_chip * chip,bool learn2all)27c3a7d4adSVivien Didelot int mv88e6xxx_g1_atu_set_learn2all(struct mv88e6xxx_chip *chip, bool learn2all)
28c3a7d4adSVivien Didelot {
29c3a7d4adSVivien Didelot 	u16 val;
30c3a7d4adSVivien Didelot 	int err;
31c3a7d4adSVivien Didelot 
3227c0e600SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
33c3a7d4adSVivien Didelot 	if (err)
34c3a7d4adSVivien Didelot 		return err;
35c3a7d4adSVivien Didelot 
36c3a7d4adSVivien Didelot 	if (learn2all)
3727c0e600SVivien Didelot 		val |= MV88E6XXX_G1_ATU_CTL_LEARN2ALL;
38c3a7d4adSVivien Didelot 	else
3927c0e600SVivien Didelot 		val &= ~MV88E6XXX_G1_ATU_CTL_LEARN2ALL;
40c3a7d4adSVivien Didelot 
4127c0e600SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
42c3a7d4adSVivien Didelot }
43c3a7d4adSVivien Didelot 
mv88e6xxx_g1_atu_set_age_time(struct mv88e6xxx_chip * chip,unsigned int msecs)44720c6343SVivien Didelot int mv88e6xxx_g1_atu_set_age_time(struct mv88e6xxx_chip *chip,
45720c6343SVivien Didelot 				  unsigned int msecs)
46720c6343SVivien Didelot {
47720c6343SVivien Didelot 	const unsigned int coeff = chip->info->age_time_coeff;
48720c6343SVivien Didelot 	const unsigned int min = 0x01 * coeff;
49720c6343SVivien Didelot 	const unsigned int max = 0xff * coeff;
50720c6343SVivien Didelot 	u8 age_time;
51720c6343SVivien Didelot 	u16 val;
52720c6343SVivien Didelot 	int err;
53720c6343SVivien Didelot 
54720c6343SVivien Didelot 	if (msecs < min || msecs > max)
55720c6343SVivien Didelot 		return -ERANGE;
56720c6343SVivien Didelot 
57720c6343SVivien Didelot 	/* Round to nearest multiple of coeff */
58720c6343SVivien Didelot 	age_time = (msecs + coeff / 2) / coeff;
59720c6343SVivien Didelot 
6027c0e600SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
61720c6343SVivien Didelot 	if (err)
62720c6343SVivien Didelot 		return err;
63720c6343SVivien Didelot 
64720c6343SVivien Didelot 	/* AgeTime is 11:4 bits */
65720c6343SVivien Didelot 	val &= ~0xff0;
66720c6343SVivien Didelot 	val |= age_time << 4;
67720c6343SVivien Didelot 
6827c0e600SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
69bae76dd9SVivien Didelot 	if (err)
70bae76dd9SVivien Didelot 		return err;
71bae76dd9SVivien Didelot 
72bae76dd9SVivien Didelot 	dev_dbg(chip->dev, "AgeTime set to 0x%02x (%d ms)\n", age_time,
73bae76dd9SVivien Didelot 		age_time * coeff);
74bae76dd9SVivien Didelot 
75bae76dd9SVivien Didelot 	return 0;
76720c6343SVivien Didelot }
779c13c026SVivien Didelot 
mv88e6165_g1_atu_get_hash(struct mv88e6xxx_chip * chip,u8 * hash)7823e8b470SAndrew Lunn int mv88e6165_g1_atu_get_hash(struct mv88e6xxx_chip *chip, u8 *hash)
7923e8b470SAndrew Lunn {
8023e8b470SAndrew Lunn 	int err;
8123e8b470SAndrew Lunn 	u16 val;
8223e8b470SAndrew Lunn 
8323e8b470SAndrew Lunn 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
8423e8b470SAndrew Lunn 	if (err)
8523e8b470SAndrew Lunn 		return err;
8623e8b470SAndrew Lunn 
8723e8b470SAndrew Lunn 	*hash = val & MV88E6161_G1_ATU_CTL_HASH_MASK;
8823e8b470SAndrew Lunn 
8923e8b470SAndrew Lunn 	return 0;
9023e8b470SAndrew Lunn }
9123e8b470SAndrew Lunn 
mv88e6165_g1_atu_set_hash(struct mv88e6xxx_chip * chip,u8 hash)9223e8b470SAndrew Lunn int mv88e6165_g1_atu_set_hash(struct mv88e6xxx_chip *chip, u8 hash)
9323e8b470SAndrew Lunn {
9423e8b470SAndrew Lunn 	int err;
9523e8b470SAndrew Lunn 	u16 val;
9623e8b470SAndrew Lunn 
9723e8b470SAndrew Lunn 	if (hash & ~MV88E6161_G1_ATU_CTL_HASH_MASK)
9823e8b470SAndrew Lunn 		return -EINVAL;
9923e8b470SAndrew Lunn 
10023e8b470SAndrew Lunn 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL, &val);
10123e8b470SAndrew Lunn 	if (err)
10223e8b470SAndrew Lunn 		return err;
10323e8b470SAndrew Lunn 
10423e8b470SAndrew Lunn 	val &= ~MV88E6161_G1_ATU_CTL_HASH_MASK;
10523e8b470SAndrew Lunn 	val |= hash;
10623e8b470SAndrew Lunn 
10723e8b470SAndrew Lunn 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL, val);
10823e8b470SAndrew Lunn }
10923e8b470SAndrew Lunn 
1109c13c026SVivien Didelot /* Offset 0x0B: ATU Operation Register */
1119c13c026SVivien Didelot 
mv88e6xxx_g1_atu_op_wait(struct mv88e6xxx_chip * chip)1129c13c026SVivien Didelot static int mv88e6xxx_g1_atu_op_wait(struct mv88e6xxx_chip *chip)
1139c13c026SVivien Didelot {
11419fb7f69SVivien Didelot 	int bit = __bf_shf(MV88E6XXX_G1_ATU_OP_BUSY);
11519fb7f69SVivien Didelot 
11619fb7f69SVivien Didelot 	return mv88e6xxx_g1_wait_bit(chip, MV88E6XXX_G1_ATU_OP, bit, 0);
1179c13c026SVivien Didelot }
1189c13c026SVivien Didelot 
mv88e6xxx_g1_read_atu_violation(struct mv88e6xxx_chip * chip)1194bf24ad0SHans J. Schultz static int mv88e6xxx_g1_read_atu_violation(struct mv88e6xxx_chip *chip)
1204bf24ad0SHans J. Schultz {
1214bf24ad0SHans J. Schultz 	int err;
1224bf24ad0SHans J. Schultz 
1234bf24ad0SHans J. Schultz 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_OP,
1244bf24ad0SHans J. Schultz 				 MV88E6XXX_G1_ATU_OP_BUSY |
1254bf24ad0SHans J. Schultz 				 MV88E6XXX_G1_ATU_OP_GET_CLR_VIOLATION);
1264bf24ad0SHans J. Schultz 	if (err)
1274bf24ad0SHans J. Schultz 		return err;
1284bf24ad0SHans J. Schultz 
1294bf24ad0SHans J. Schultz 	return mv88e6xxx_g1_atu_op_wait(chip);
1304bf24ad0SHans J. Schultz }
1314bf24ad0SHans J. Schultz 
mv88e6xxx_g1_atu_op(struct mv88e6xxx_chip * chip,u16 fid,u16 op)1329c13c026SVivien Didelot static int mv88e6xxx_g1_atu_op(struct mv88e6xxx_chip *chip, u16 fid, u16 op)
1339c13c026SVivien Didelot {
1349c13c026SVivien Didelot 	u16 val;
1359c13c026SVivien Didelot 	int err;
1369c13c026SVivien Didelot 
1379c13c026SVivien Didelot 	/* FID bits are dispatched all around gradually as more are supported */
1389c13c026SVivien Didelot 	if (mv88e6xxx_num_databases(chip) > 256) {
1399c13c026SVivien Didelot 		err = mv88e6xxx_g1_atu_fid_write(chip, fid);
1409c13c026SVivien Didelot 		if (err)
1419c13c026SVivien Didelot 			return err;
1429c13c026SVivien Didelot 	} else {
1437b83df0dSRasmus Villemoes 		if (mv88e6xxx_num_databases(chip) > 64) {
1449c13c026SVivien Didelot 			/* ATU DBNum[7:4] are located in ATU Control 15:12 */
14527c0e600SVivien Didelot 			err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL,
14627c0e600SVivien Didelot 						&val);
1479c13c026SVivien Didelot 			if (err)
1489c13c026SVivien Didelot 				return err;
1499c13c026SVivien Didelot 
1509c13c026SVivien Didelot 			val = (val & 0x0fff) | ((fid << 8) & 0xf000);
15127c0e600SVivien Didelot 			err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_CTL,
15227c0e600SVivien Didelot 						 val);
1539c13c026SVivien Didelot 			if (err)
1549c13c026SVivien Didelot 				return err;
1557b83df0dSRasmus Villemoes 		} else if (mv88e6xxx_num_databases(chip) > 16) {
1567b83df0dSRasmus Villemoes 			/* ATU DBNum[5:4] are located in ATU Operation 9:8 */
1577b83df0dSRasmus Villemoes 			op |= (fid & 0x30) << 4;
1589c13c026SVivien Didelot 		}
1599c13c026SVivien Didelot 
1609c13c026SVivien Didelot 		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1619c13c026SVivien Didelot 		op |= fid & 0xf;
1629c13c026SVivien Didelot 	}
1639c13c026SVivien Didelot 
16427c0e600SVivien Didelot 	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_OP,
16527c0e600SVivien Didelot 				 MV88E6XXX_G1_ATU_OP_BUSY | op);
1669c13c026SVivien Didelot 	if (err)
1679c13c026SVivien Didelot 		return err;
1689c13c026SVivien Didelot 
1699c13c026SVivien Didelot 	return mv88e6xxx_g1_atu_op_wait(chip);
1709c13c026SVivien Didelot }
1719c13c026SVivien Didelot 
mv88e6xxx_g1_atu_get_next(struct mv88e6xxx_chip * chip,u16 fid)172c5f299d5SAndrew Lunn int mv88e6xxx_g1_atu_get_next(struct mv88e6xxx_chip *chip, u16 fid)
173c5f299d5SAndrew Lunn {
174c5f299d5SAndrew Lunn 	return mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_GET_NEXT_DB);
175c5f299d5SAndrew Lunn }
176c5f299d5SAndrew Lunn 
mv88e6xxx_g1_atu_fid_read(struct mv88e6xxx_chip * chip,u16 * fid)1774bf24ad0SHans J. Schultz static int mv88e6xxx_g1_atu_fid_read(struct mv88e6xxx_chip *chip, u16 *fid)
1784bf24ad0SHans J. Schultz {
1794bf24ad0SHans J. Schultz 	u16 val = 0, upper = 0, op = 0;
1804bf24ad0SHans J. Schultz 	int err = -EOPNOTSUPP;
1814bf24ad0SHans J. Schultz 
1824bf24ad0SHans J. Schultz 	if (mv88e6xxx_num_databases(chip) > 256) {
1834bf24ad0SHans J. Schultz 		err = mv88e6xxx_g1_read(chip, MV88E6352_G1_ATU_FID, &val);
1844bf24ad0SHans J. Schultz 		val &= 0xfff;
1854bf24ad0SHans J. Schultz 		if (err)
1864bf24ad0SHans J. Schultz 			return err;
1874bf24ad0SHans J. Schultz 	} else {
1884bf24ad0SHans J. Schultz 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_OP, &op);
1894bf24ad0SHans J. Schultz 		if (err)
1904bf24ad0SHans J. Schultz 			return err;
1914bf24ad0SHans J. Schultz 		if (mv88e6xxx_num_databases(chip) > 64) {
1924bf24ad0SHans J. Schultz 			/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1934bf24ad0SHans J. Schultz 			err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_CTL,
1944bf24ad0SHans J. Schultz 						&upper);
1954bf24ad0SHans J. Schultz 			if (err)
1964bf24ad0SHans J. Schultz 				return err;
1974bf24ad0SHans J. Schultz 
1984bf24ad0SHans J. Schultz 			upper = (upper >> 8) & 0x00f0;
1994bf24ad0SHans J. Schultz 		} else if (mv88e6xxx_num_databases(chip) > 16) {
2004bf24ad0SHans J. Schultz 			/* ATU DBNum[5:4] are located in ATU Operation 9:8 */
2014bf24ad0SHans J. Schultz 			upper = (op >> 4) & 0x30;
2024bf24ad0SHans J. Schultz 		}
2034bf24ad0SHans J. Schultz 
2044bf24ad0SHans J. Schultz 		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
2054bf24ad0SHans J. Schultz 		val = (op & 0xf) | upper;
2064bf24ad0SHans J. Schultz 	}
2074bf24ad0SHans J. Schultz 	*fid = val;
2084bf24ad0SHans J. Schultz 
2094bf24ad0SHans J. Schultz 	return err;
2104bf24ad0SHans J. Schultz }
2114bf24ad0SHans J. Schultz 
2129c13c026SVivien Didelot /* Offset 0x0C: ATU Data Register */
2139c13c026SVivien Didelot 
mv88e6xxx_g1_atu_data_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_atu_entry * entry)214dabc1a96SVivien Didelot static int mv88e6xxx_g1_atu_data_read(struct mv88e6xxx_chip *chip,
215dabc1a96SVivien Didelot 				      struct mv88e6xxx_atu_entry *entry)
216dabc1a96SVivien Didelot {
217dabc1a96SVivien Didelot 	u16 val;
218dabc1a96SVivien Didelot 	int err;
219dabc1a96SVivien Didelot 
22027c0e600SVivien Didelot 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_DATA, &val);
221dabc1a96SVivien Didelot 	if (err)
222dabc1a96SVivien Didelot 		return err;
223dabc1a96SVivien Didelot 
224dabc1a96SVivien Didelot 	entry->state = val & 0xf;
225d8291a95SVivien Didelot 	if (entry->state) {
22627c0e600SVivien Didelot 		entry->trunk = !!(val & MV88E6XXX_G1_ATU_DATA_TRUNK);
22701bd96c8SVivien Didelot 		entry->portvec = (val >> 4) & mv88e6xxx_port_mask(chip);
228dabc1a96SVivien Didelot 	}
229dabc1a96SVivien Didelot 
230dabc1a96SVivien Didelot 	return 0;
231dabc1a96SVivien Didelot }
232dabc1a96SVivien Didelot 
mv88e6xxx_g1_atu_data_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_atu_entry * entry)2339c13c026SVivien Didelot static int mv88e6xxx_g1_atu_data_write(struct mv88e6xxx_chip *chip,
2349c13c026SVivien Didelot 				       struct mv88e6xxx_atu_entry *entry)
2359c13c026SVivien Didelot {
2369c13c026SVivien Didelot 	u16 data = entry->state & 0xf;
2379c13c026SVivien Didelot 
238d8291a95SVivien Didelot 	if (entry->state) {
2399c13c026SVivien Didelot 		if (entry->trunk)
24027c0e600SVivien Didelot 			data |= MV88E6XXX_G1_ATU_DATA_TRUNK;
2419c13c026SVivien Didelot 
24201bd96c8SVivien Didelot 		data |= (entry->portvec & mv88e6xxx_port_mask(chip)) << 4;
2439c13c026SVivien Didelot 	}
2449c13c026SVivien Didelot 
24527c0e600SVivien Didelot 	return mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_DATA, data);
2469c13c026SVivien Didelot }
2479c13c026SVivien Didelot 
2489c13c026SVivien Didelot /* Offset 0x0D: ATU MAC Address Register Bytes 0 & 1
2499c13c026SVivien Didelot  * Offset 0x0E: ATU MAC Address Register Bytes 2 & 3
2509c13c026SVivien Didelot  * Offset 0x0F: ATU MAC Address Register Bytes 4 & 5
2519c13c026SVivien Didelot  */
2529c13c026SVivien Didelot 
mv88e6xxx_g1_atu_mac_read(struct mv88e6xxx_chip * chip,struct mv88e6xxx_atu_entry * entry)253dabc1a96SVivien Didelot static int mv88e6xxx_g1_atu_mac_read(struct mv88e6xxx_chip *chip,
254dabc1a96SVivien Didelot 				     struct mv88e6xxx_atu_entry *entry)
255dabc1a96SVivien Didelot {
256dabc1a96SVivien Didelot 	u16 val;
257dabc1a96SVivien Didelot 	int i, err;
258dabc1a96SVivien Didelot 
259dabc1a96SVivien Didelot 	for (i = 0; i < 3; i++) {
26027c0e600SVivien Didelot 		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_MAC01 + i, &val);
261dabc1a96SVivien Didelot 		if (err)
262dabc1a96SVivien Didelot 			return err;
263dabc1a96SVivien Didelot 
264dabc1a96SVivien Didelot 		entry->mac[i * 2] = val >> 8;
265dabc1a96SVivien Didelot 		entry->mac[i * 2 + 1] = val & 0xff;
266dabc1a96SVivien Didelot 	}
267dabc1a96SVivien Didelot 
268dabc1a96SVivien Didelot 	return 0;
269dabc1a96SVivien Didelot }
270dabc1a96SVivien Didelot 
mv88e6xxx_g1_atu_mac_write(struct mv88e6xxx_chip * chip,struct mv88e6xxx_atu_entry * entry)2719c13c026SVivien Didelot static int mv88e6xxx_g1_atu_mac_write(struct mv88e6xxx_chip *chip,
2729c13c026SVivien Didelot 				      struct mv88e6xxx_atu_entry *entry)
2739c13c026SVivien Didelot {
2749c13c026SVivien Didelot 	u16 val;
2759c13c026SVivien Didelot 	int i, err;
2769c13c026SVivien Didelot 
2779c13c026SVivien Didelot 	for (i = 0; i < 3; i++) {
2789c13c026SVivien Didelot 		val = (entry->mac[i * 2] << 8) | entry->mac[i * 2 + 1];
27927c0e600SVivien Didelot 		err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_ATU_MAC01 + i, val);
2809c13c026SVivien Didelot 		if (err)
2819c13c026SVivien Didelot 			return err;
2829c13c026SVivien Didelot 	}
2839c13c026SVivien Didelot 
2849c13c026SVivien Didelot 	return 0;
2859c13c026SVivien Didelot }
2869c13c026SVivien Didelot 
2879c13c026SVivien Didelot /* Address Translation Unit operations */
2889c13c026SVivien Didelot 
mv88e6xxx_g1_atu_getnext(struct mv88e6xxx_chip * chip,u16 fid,struct mv88e6xxx_atu_entry * entry)289dabc1a96SVivien Didelot int mv88e6xxx_g1_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
290dabc1a96SVivien Didelot 			     struct mv88e6xxx_atu_entry *entry)
291dabc1a96SVivien Didelot {
292dabc1a96SVivien Didelot 	int err;
293dabc1a96SVivien Didelot 
294dabc1a96SVivien Didelot 	err = mv88e6xxx_g1_atu_op_wait(chip);
295dabc1a96SVivien Didelot 	if (err)
296dabc1a96SVivien Didelot 		return err;
297dabc1a96SVivien Didelot 
298dabc1a96SVivien Didelot 	/* Write the MAC address to iterate from only once */
299d8291a95SVivien Didelot 	if (!entry->state) {
300dabc1a96SVivien Didelot 		err = mv88e6xxx_g1_atu_mac_write(chip, entry);
301dabc1a96SVivien Didelot 		if (err)
302dabc1a96SVivien Didelot 			return err;
303dabc1a96SVivien Didelot 	}
304dabc1a96SVivien Didelot 
30527c0e600SVivien Didelot 	err = mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_GET_NEXT_DB);
306dabc1a96SVivien Didelot 	if (err)
307dabc1a96SVivien Didelot 		return err;
308dabc1a96SVivien Didelot 
309dabc1a96SVivien Didelot 	err = mv88e6xxx_g1_atu_data_read(chip, entry);
310dabc1a96SVivien Didelot 	if (err)
311dabc1a96SVivien Didelot 		return err;
312dabc1a96SVivien Didelot 
313dabc1a96SVivien Didelot 	return mv88e6xxx_g1_atu_mac_read(chip, entry);
314dabc1a96SVivien Didelot }
315dabc1a96SVivien Didelot 
mv88e6xxx_g1_atu_loadpurge(struct mv88e6xxx_chip * chip,u16 fid,struct mv88e6xxx_atu_entry * entry)3169c13c026SVivien Didelot int mv88e6xxx_g1_atu_loadpurge(struct mv88e6xxx_chip *chip, u16 fid,
3179c13c026SVivien Didelot 			       struct mv88e6xxx_atu_entry *entry)
3189c13c026SVivien Didelot {
3199c13c026SVivien Didelot 	int err;
3209c13c026SVivien Didelot 
3219c13c026SVivien Didelot 	err = mv88e6xxx_g1_atu_op_wait(chip);
3229c13c026SVivien Didelot 	if (err)
3239c13c026SVivien Didelot 		return err;
3249c13c026SVivien Didelot 
3259c13c026SVivien Didelot 	err = mv88e6xxx_g1_atu_mac_write(chip, entry);
3269c13c026SVivien Didelot 	if (err)
3279c13c026SVivien Didelot 		return err;
3289c13c026SVivien Didelot 
3299c13c026SVivien Didelot 	err = mv88e6xxx_g1_atu_data_write(chip, entry);
3309c13c026SVivien Didelot 	if (err)
3319c13c026SVivien Didelot 		return err;
3329c13c026SVivien Didelot 
33327c0e600SVivien Didelot 	return mv88e6xxx_g1_atu_op(chip, fid, MV88E6XXX_G1_ATU_OP_LOAD_DB);
3349c13c026SVivien Didelot }
335daefc943SVivien Didelot 
mv88e6xxx_g1_atu_flushmove(struct mv88e6xxx_chip * chip,u16 fid,struct mv88e6xxx_atu_entry * entry,bool all)336daefc943SVivien Didelot static int mv88e6xxx_g1_atu_flushmove(struct mv88e6xxx_chip *chip, u16 fid,
337daefc943SVivien Didelot 				      struct mv88e6xxx_atu_entry *entry,
338daefc943SVivien Didelot 				      bool all)
339daefc943SVivien Didelot {
340daefc943SVivien Didelot 	u16 op;
341daefc943SVivien Didelot 	int err;
342daefc943SVivien Didelot 
343daefc943SVivien Didelot 	err = mv88e6xxx_g1_atu_op_wait(chip);
344daefc943SVivien Didelot 	if (err)
345daefc943SVivien Didelot 		return err;
346daefc943SVivien Didelot 
347daefc943SVivien Didelot 	err = mv88e6xxx_g1_atu_data_write(chip, entry);
348daefc943SVivien Didelot 	if (err)
349daefc943SVivien Didelot 		return err;
350daefc943SVivien Didelot 
351daefc943SVivien Didelot 	/* Flush/Move all or non-static entries from all or a given database */
352daefc943SVivien Didelot 	if (all && fid)
35327c0e600SVivien Didelot 		op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL_DB;
354daefc943SVivien Didelot 	else if (fid)
35527c0e600SVivien Didelot 		op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
356daefc943SVivien Didelot 	else if (all)
35727c0e600SVivien Didelot 		op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL;
358daefc943SVivien Didelot 	else
35927c0e600SVivien Didelot 		op = MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC;
360daefc943SVivien Didelot 
361daefc943SVivien Didelot 	return mv88e6xxx_g1_atu_op(chip, fid, op);
362daefc943SVivien Didelot }
363daefc943SVivien Didelot 
mv88e6xxx_g1_atu_flush(struct mv88e6xxx_chip * chip,u16 fid,bool all)364daefc943SVivien Didelot int mv88e6xxx_g1_atu_flush(struct mv88e6xxx_chip *chip, u16 fid, bool all)
365daefc943SVivien Didelot {
366daefc943SVivien Didelot 	struct mv88e6xxx_atu_entry entry = {
367daefc943SVivien Didelot 		.state = 0, /* Null EntryState means Flush */
368daefc943SVivien Didelot 	};
369daefc943SVivien Didelot 
370daefc943SVivien Didelot 	return mv88e6xxx_g1_atu_flushmove(chip, fid, &entry, all);
371daefc943SVivien Didelot }
372e606ca36SVivien Didelot 
mv88e6xxx_g1_atu_move(struct mv88e6xxx_chip * chip,u16 fid,int from_port,int to_port,bool all)373e606ca36SVivien Didelot static int mv88e6xxx_g1_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
374e606ca36SVivien Didelot 				 int from_port, int to_port, bool all)
375e606ca36SVivien Didelot {
376e606ca36SVivien Didelot 	struct mv88e6xxx_atu_entry entry = { 0 };
377e606ca36SVivien Didelot 	unsigned long mask;
378e606ca36SVivien Didelot 	int shift;
379e606ca36SVivien Didelot 
380e606ca36SVivien Didelot 	if (!chip->info->atu_move_port_mask)
381e606ca36SVivien Didelot 		return -EOPNOTSUPP;
382e606ca36SVivien Didelot 
383e606ca36SVivien Didelot 	mask = chip->info->atu_move_port_mask;
384e606ca36SVivien Didelot 	shift = bitmap_weight(&mask, 16);
385e606ca36SVivien Didelot 
38659d4c93dSZheng Yongjun 	entry.state = 0xf; /* Full EntryState means Move */
38701bd96c8SVivien Didelot 	entry.portvec = from_port & mask;
38801bd96c8SVivien Didelot 	entry.portvec |= (to_port & mask) << shift;
389e606ca36SVivien Didelot 
390e606ca36SVivien Didelot 	return mv88e6xxx_g1_atu_flushmove(chip, fid, &entry, all);
391e606ca36SVivien Didelot }
392e606ca36SVivien Didelot 
mv88e6xxx_g1_atu_remove(struct mv88e6xxx_chip * chip,u16 fid,int port,bool all)393e606ca36SVivien Didelot int mv88e6xxx_g1_atu_remove(struct mv88e6xxx_chip *chip, u16 fid, int port,
394e606ca36SVivien Didelot 			    bool all)
395e606ca36SVivien Didelot {
396e606ca36SVivien Didelot 	int from_port = port;
397e606ca36SVivien Didelot 	int to_port = chip->info->atu_move_port_mask;
398e606ca36SVivien Didelot 
399e606ca36SVivien Didelot 	return mv88e6xxx_g1_atu_move(chip, fid, from_port, to_port, all);
400e606ca36SVivien Didelot }
4010977644cSAndrew Lunn 
mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq,void * dev_id)4020977644cSAndrew Lunn static irqreturn_t mv88e6xxx_g1_atu_prob_irq_thread_fn(int irq, void *dev_id)
4030977644cSAndrew Lunn {
4040977644cSAndrew Lunn 	struct mv88e6xxx_chip *chip = dev_id;
4050977644cSAndrew Lunn 	struct mv88e6xxx_atu_entry entry;
4064bf24ad0SHans J. Schultz 	int err, spid;
4074bf24ad0SHans J. Schultz 	u16 val, fid;
4080977644cSAndrew Lunn 
409c9acece0SRasmus Villemoes 	mv88e6xxx_reg_lock(chip);
4100977644cSAndrew Lunn 
4114bf24ad0SHans J. Schultz 	err = mv88e6xxx_g1_read_atu_violation(chip);
4120977644cSAndrew Lunn 	if (err)
4130c34aff5SHans J. Schultz 		goto out_unlock;
4140977644cSAndrew Lunn 
4150977644cSAndrew Lunn 	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_ATU_OP, &val);
4160977644cSAndrew Lunn 	if (err)
4170c34aff5SHans J. Schultz 		goto out_unlock;
4180977644cSAndrew Lunn 
4194bf24ad0SHans J. Schultz 	err = mv88e6xxx_g1_atu_fid_read(chip, &fid);
4204bf24ad0SHans J. Schultz 	if (err)
4210c34aff5SHans J. Schultz 		goto out_unlock;
4224bf24ad0SHans J. Schultz 
4230977644cSAndrew Lunn 	err = mv88e6xxx_g1_atu_data_read(chip, &entry);
4240977644cSAndrew Lunn 	if (err)
4250c34aff5SHans J. Schultz 		goto out_unlock;
4260977644cSAndrew Lunn 
4270977644cSAndrew Lunn 	err = mv88e6xxx_g1_atu_mac_read(chip, &entry);
4280977644cSAndrew Lunn 	if (err)
4290c34aff5SHans J. Schultz 		goto out_unlock;
4300c34aff5SHans J. Schultz 
4310c34aff5SHans J. Schultz 	mv88e6xxx_reg_unlock(chip);
4320977644cSAndrew Lunn 
43375c05a74SAndrew Lunn 	spid = entry.state;
43475c05a74SAndrew Lunn 
4350977644cSAndrew Lunn 	if (val & MV88E6XXX_G1_ATU_OP_MEMBER_VIOLATION) {
4368646384dSVladimir Oltean 		trace_mv88e6xxx_atu_member_violation(chip->dev, spid,
4378646384dSVladimir Oltean 						     entry.portvec, entry.mac,
4388646384dSVladimir Oltean 						     fid);
43975c05a74SAndrew Lunn 		chip->ports[spid].atu_member_violation++;
4400977644cSAndrew Lunn 	}
4410977644cSAndrew Lunn 
442ddca24dfSAndrew Lunn 	if (val & MV88E6XXX_G1_ATU_OP_MISS_VIOLATION) {
4438646384dSVladimir Oltean 		trace_mv88e6xxx_atu_miss_violation(chip->dev, spid,
4448646384dSVladimir Oltean 						   entry.portvec, entry.mac,
4458646384dSVladimir Oltean 						   fid);
44675c05a74SAndrew Lunn 		chip->ports[spid].atu_miss_violation++;
447*830763b9SHans J. Schultz 
448*830763b9SHans J. Schultz 		if (fid != MV88E6XXX_FID_STANDALONE && chip->ports[spid].mab) {
449*830763b9SHans J. Schultz 			err = mv88e6xxx_handle_miss_violation(chip, spid,
450*830763b9SHans J. Schultz 							      &entry, fid);
451*830763b9SHans J. Schultz 			if (err)
452*830763b9SHans J. Schultz 				goto out;
453*830763b9SHans J. Schultz 		}
45465f60e45SAndrew Lunn 	}
4550977644cSAndrew Lunn 
45665f60e45SAndrew Lunn 	if (val & MV88E6XXX_G1_ATU_OP_FULL_VIOLATION) {
4578646384dSVladimir Oltean 		trace_mv88e6xxx_atu_full_violation(chip->dev, spid,
4588646384dSVladimir Oltean 						   entry.portvec, entry.mac,
4598646384dSVladimir Oltean 						   fid);
46075c05a74SAndrew Lunn 		chip->ports[spid].atu_full_violation++;
46165f60e45SAndrew Lunn 	}
4620977644cSAndrew Lunn 
4630977644cSAndrew Lunn 	return IRQ_HANDLED;
4640977644cSAndrew Lunn 
4650c34aff5SHans J. Schultz out_unlock:
466c9acece0SRasmus Villemoes 	mv88e6xxx_reg_unlock(chip);
467*830763b9SHans J. Schultz 
468*830763b9SHans J. Schultz out:
4690977644cSAndrew Lunn 	dev_err(chip->dev, "ATU problem: error %d while handling interrupt\n",
4700977644cSAndrew Lunn 		err);
4710977644cSAndrew Lunn 	return IRQ_HANDLED;
4720977644cSAndrew Lunn }
4730977644cSAndrew Lunn 
mv88e6xxx_g1_atu_prob_irq_setup(struct mv88e6xxx_chip * chip)4740977644cSAndrew Lunn int mv88e6xxx_g1_atu_prob_irq_setup(struct mv88e6xxx_chip *chip)
4750977644cSAndrew Lunn {
4760977644cSAndrew Lunn 	int err;
4770977644cSAndrew Lunn 
4780977644cSAndrew Lunn 	chip->atu_prob_irq = irq_find_mapping(chip->g1_irq.domain,
4790977644cSAndrew Lunn 					      MV88E6XXX_G1_STS_IRQ_ATU_PROB);
4800977644cSAndrew Lunn 	if (chip->atu_prob_irq < 0)
4819b662a3eSAndrew Lunn 		return chip->atu_prob_irq;
4820977644cSAndrew Lunn 
4838ddf0b56SAndrew Lunn 	snprintf(chip->atu_prob_irq_name, sizeof(chip->atu_prob_irq_name),
4848ddf0b56SAndrew Lunn 		 "mv88e6xxx-%s-g1-atu-prob", dev_name(chip->dev));
4858ddf0b56SAndrew Lunn 
4860977644cSAndrew Lunn 	err = request_threaded_irq(chip->atu_prob_irq, NULL,
4870977644cSAndrew Lunn 				   mv88e6xxx_g1_atu_prob_irq_thread_fn,
4888ddf0b56SAndrew Lunn 				   IRQF_ONESHOT, chip->atu_prob_irq_name,
4890977644cSAndrew Lunn 				   chip);
4900977644cSAndrew Lunn 	if (err)
4910977644cSAndrew Lunn 		irq_dispose_mapping(chip->atu_prob_irq);
4920977644cSAndrew Lunn 
4930977644cSAndrew Lunn 	return err;
4940977644cSAndrew Lunn }
4950977644cSAndrew Lunn 
mv88e6xxx_g1_atu_prob_irq_free(struct mv88e6xxx_chip * chip)4960977644cSAndrew Lunn void mv88e6xxx_g1_atu_prob_irq_free(struct mv88e6xxx_chip *chip)
4970977644cSAndrew Lunn {
4980977644cSAndrew Lunn 	free_irq(chip->atu_prob_irq, chip);
4990977644cSAndrew Lunn 	irq_dispose_mapping(chip->atu_prob_irq);
5000977644cSAndrew Lunn }
501