1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Microchip switch driver main logic
4  *
5  * Copyright (C) 2017-2019 Microchip Technology Inc.
6  */
7 
8 #include <linux/delay.h>
9 #include <linux/dsa/ksz_common.h>
10 #include <linux/export.h>
11 #include <linux/gpio/consumer.h>
12 #include <linux/kernel.h>
13 #include <linux/module.h>
14 #include <linux/platform_data/microchip-ksz.h>
15 #include <linux/phy.h>
16 #include <linux/etherdevice.h>
17 #include <linux/if_bridge.h>
18 #include <linux/if_vlan.h>
19 #include <linux/irq.h>
20 #include <linux/irqdomain.h>
21 #include <linux/of_mdio.h>
22 #include <linux/of_device.h>
23 #include <linux/of_net.h>
24 #include <linux/micrel_phy.h>
25 #include <net/dsa.h>
26 #include <net/pkt_cls.h>
27 #include <net/switchdev.h>
28 
29 #include "ksz_common.h"
30 #include "ksz_ptp.h"
31 #include "ksz8.h"
32 #include "ksz9477.h"
33 #include "lan937x.h"
34 
35 #define MIB_COUNTER_NUM 0x20
36 
37 struct ksz_stats_raw {
38 	u64 rx_hi;
39 	u64 rx_undersize;
40 	u64 rx_fragments;
41 	u64 rx_oversize;
42 	u64 rx_jabbers;
43 	u64 rx_symbol_err;
44 	u64 rx_crc_err;
45 	u64 rx_align_err;
46 	u64 rx_mac_ctrl;
47 	u64 rx_pause;
48 	u64 rx_bcast;
49 	u64 rx_mcast;
50 	u64 rx_ucast;
51 	u64 rx_64_or_less;
52 	u64 rx_65_127;
53 	u64 rx_128_255;
54 	u64 rx_256_511;
55 	u64 rx_512_1023;
56 	u64 rx_1024_1522;
57 	u64 rx_1523_2000;
58 	u64 rx_2001;
59 	u64 tx_hi;
60 	u64 tx_late_col;
61 	u64 tx_pause;
62 	u64 tx_bcast;
63 	u64 tx_mcast;
64 	u64 tx_ucast;
65 	u64 tx_deferred;
66 	u64 tx_total_col;
67 	u64 tx_exc_col;
68 	u64 tx_single_col;
69 	u64 tx_mult_col;
70 	u64 rx_total;
71 	u64 tx_total;
72 	u64 rx_discards;
73 	u64 tx_discards;
74 };
75 
76 struct ksz88xx_stats_raw {
77 	u64 rx;
78 	u64 rx_hi;
79 	u64 rx_undersize;
80 	u64 rx_fragments;
81 	u64 rx_oversize;
82 	u64 rx_jabbers;
83 	u64 rx_symbol_err;
84 	u64 rx_crc_err;
85 	u64 rx_align_err;
86 	u64 rx_mac_ctrl;
87 	u64 rx_pause;
88 	u64 rx_bcast;
89 	u64 rx_mcast;
90 	u64 rx_ucast;
91 	u64 rx_64_or_less;
92 	u64 rx_65_127;
93 	u64 rx_128_255;
94 	u64 rx_256_511;
95 	u64 rx_512_1023;
96 	u64 rx_1024_1522;
97 	u64 tx;
98 	u64 tx_hi;
99 	u64 tx_late_col;
100 	u64 tx_pause;
101 	u64 tx_bcast;
102 	u64 tx_mcast;
103 	u64 tx_ucast;
104 	u64 tx_deferred;
105 	u64 tx_total_col;
106 	u64 tx_exc_col;
107 	u64 tx_single_col;
108 	u64 tx_mult_col;
109 	u64 rx_discards;
110 	u64 tx_discards;
111 };
112 
113 static const struct ksz_mib_names ksz88xx_mib_names[] = {
114 	{ 0x00, "rx" },
115 	{ 0x01, "rx_hi" },
116 	{ 0x02, "rx_undersize" },
117 	{ 0x03, "rx_fragments" },
118 	{ 0x04, "rx_oversize" },
119 	{ 0x05, "rx_jabbers" },
120 	{ 0x06, "rx_symbol_err" },
121 	{ 0x07, "rx_crc_err" },
122 	{ 0x08, "rx_align_err" },
123 	{ 0x09, "rx_mac_ctrl" },
124 	{ 0x0a, "rx_pause" },
125 	{ 0x0b, "rx_bcast" },
126 	{ 0x0c, "rx_mcast" },
127 	{ 0x0d, "rx_ucast" },
128 	{ 0x0e, "rx_64_or_less" },
129 	{ 0x0f, "rx_65_127" },
130 	{ 0x10, "rx_128_255" },
131 	{ 0x11, "rx_256_511" },
132 	{ 0x12, "rx_512_1023" },
133 	{ 0x13, "rx_1024_1522" },
134 	{ 0x14, "tx" },
135 	{ 0x15, "tx_hi" },
136 	{ 0x16, "tx_late_col" },
137 	{ 0x17, "tx_pause" },
138 	{ 0x18, "tx_bcast" },
139 	{ 0x19, "tx_mcast" },
140 	{ 0x1a, "tx_ucast" },
141 	{ 0x1b, "tx_deferred" },
142 	{ 0x1c, "tx_total_col" },
143 	{ 0x1d, "tx_exc_col" },
144 	{ 0x1e, "tx_single_col" },
145 	{ 0x1f, "tx_mult_col" },
146 	{ 0x100, "rx_discards" },
147 	{ 0x101, "tx_discards" },
148 };
149 
150 static const struct ksz_mib_names ksz9477_mib_names[] = {
151 	{ 0x00, "rx_hi" },
152 	{ 0x01, "rx_undersize" },
153 	{ 0x02, "rx_fragments" },
154 	{ 0x03, "rx_oversize" },
155 	{ 0x04, "rx_jabbers" },
156 	{ 0x05, "rx_symbol_err" },
157 	{ 0x06, "rx_crc_err" },
158 	{ 0x07, "rx_align_err" },
159 	{ 0x08, "rx_mac_ctrl" },
160 	{ 0x09, "rx_pause" },
161 	{ 0x0A, "rx_bcast" },
162 	{ 0x0B, "rx_mcast" },
163 	{ 0x0C, "rx_ucast" },
164 	{ 0x0D, "rx_64_or_less" },
165 	{ 0x0E, "rx_65_127" },
166 	{ 0x0F, "rx_128_255" },
167 	{ 0x10, "rx_256_511" },
168 	{ 0x11, "rx_512_1023" },
169 	{ 0x12, "rx_1024_1522" },
170 	{ 0x13, "rx_1523_2000" },
171 	{ 0x14, "rx_2001" },
172 	{ 0x15, "tx_hi" },
173 	{ 0x16, "tx_late_col" },
174 	{ 0x17, "tx_pause" },
175 	{ 0x18, "tx_bcast" },
176 	{ 0x19, "tx_mcast" },
177 	{ 0x1A, "tx_ucast" },
178 	{ 0x1B, "tx_deferred" },
179 	{ 0x1C, "tx_total_col" },
180 	{ 0x1D, "tx_exc_col" },
181 	{ 0x1E, "tx_single_col" },
182 	{ 0x1F, "tx_mult_col" },
183 	{ 0x80, "rx_total" },
184 	{ 0x81, "tx_total" },
185 	{ 0x82, "rx_discards" },
186 	{ 0x83, "tx_discards" },
187 };
188 
189 static const struct ksz_dev_ops ksz8_dev_ops = {
190 	.setup = ksz8_setup,
191 	.get_port_addr = ksz8_get_port_addr,
192 	.cfg_port_member = ksz8_cfg_port_member,
193 	.flush_dyn_mac_table = ksz8_flush_dyn_mac_table,
194 	.port_setup = ksz8_port_setup,
195 	.r_phy = ksz8_r_phy,
196 	.w_phy = ksz8_w_phy,
197 	.r_mib_cnt = ksz8_r_mib_cnt,
198 	.r_mib_pkt = ksz8_r_mib_pkt,
199 	.r_mib_stat64 = ksz88xx_r_mib_stats64,
200 	.freeze_mib = ksz8_freeze_mib,
201 	.port_init_cnt = ksz8_port_init_cnt,
202 	.fdb_dump = ksz8_fdb_dump,
203 	.fdb_add = ksz8_fdb_add,
204 	.fdb_del = ksz8_fdb_del,
205 	.mdb_add = ksz8_mdb_add,
206 	.mdb_del = ksz8_mdb_del,
207 	.vlan_filtering = ksz8_port_vlan_filtering,
208 	.vlan_add = ksz8_port_vlan_add,
209 	.vlan_del = ksz8_port_vlan_del,
210 	.mirror_add = ksz8_port_mirror_add,
211 	.mirror_del = ksz8_port_mirror_del,
212 	.get_caps = ksz8_get_caps,
213 	.config_cpu_port = ksz8_config_cpu_port,
214 	.enable_stp_addr = ksz8_enable_stp_addr,
215 	.reset = ksz8_reset_switch,
216 	.init = ksz8_switch_init,
217 	.exit = ksz8_switch_exit,
218 	.change_mtu = ksz8_change_mtu,
219 };
220 
221 static void ksz9477_phylink_mac_link_up(struct ksz_device *dev, int port,
222 					unsigned int mode,
223 					phy_interface_t interface,
224 					struct phy_device *phydev, int speed,
225 					int duplex, bool tx_pause,
226 					bool rx_pause);
227 
228 static const struct ksz_dev_ops ksz9477_dev_ops = {
229 	.setup = ksz9477_setup,
230 	.get_port_addr = ksz9477_get_port_addr,
231 	.cfg_port_member = ksz9477_cfg_port_member,
232 	.flush_dyn_mac_table = ksz9477_flush_dyn_mac_table,
233 	.port_setup = ksz9477_port_setup,
234 	.set_ageing_time = ksz9477_set_ageing_time,
235 	.r_phy = ksz9477_r_phy,
236 	.w_phy = ksz9477_w_phy,
237 	.r_mib_cnt = ksz9477_r_mib_cnt,
238 	.r_mib_pkt = ksz9477_r_mib_pkt,
239 	.r_mib_stat64 = ksz_r_mib_stats64,
240 	.freeze_mib = ksz9477_freeze_mib,
241 	.port_init_cnt = ksz9477_port_init_cnt,
242 	.vlan_filtering = ksz9477_port_vlan_filtering,
243 	.vlan_add = ksz9477_port_vlan_add,
244 	.vlan_del = ksz9477_port_vlan_del,
245 	.mirror_add = ksz9477_port_mirror_add,
246 	.mirror_del = ksz9477_port_mirror_del,
247 	.get_caps = ksz9477_get_caps,
248 	.fdb_dump = ksz9477_fdb_dump,
249 	.fdb_add = ksz9477_fdb_add,
250 	.fdb_del = ksz9477_fdb_del,
251 	.mdb_add = ksz9477_mdb_add,
252 	.mdb_del = ksz9477_mdb_del,
253 	.change_mtu = ksz9477_change_mtu,
254 	.phylink_mac_link_up = ksz9477_phylink_mac_link_up,
255 	.config_cpu_port = ksz9477_config_cpu_port,
256 	.tc_cbs_set_cinc = ksz9477_tc_cbs_set_cinc,
257 	.enable_stp_addr = ksz9477_enable_stp_addr,
258 	.reset = ksz9477_reset_switch,
259 	.init = ksz9477_switch_init,
260 	.exit = ksz9477_switch_exit,
261 };
262 
263 static const struct ksz_dev_ops lan937x_dev_ops = {
264 	.setup = lan937x_setup,
265 	.teardown = lan937x_teardown,
266 	.get_port_addr = ksz9477_get_port_addr,
267 	.cfg_port_member = ksz9477_cfg_port_member,
268 	.flush_dyn_mac_table = ksz9477_flush_dyn_mac_table,
269 	.port_setup = lan937x_port_setup,
270 	.set_ageing_time = lan937x_set_ageing_time,
271 	.r_phy = lan937x_r_phy,
272 	.w_phy = lan937x_w_phy,
273 	.r_mib_cnt = ksz9477_r_mib_cnt,
274 	.r_mib_pkt = ksz9477_r_mib_pkt,
275 	.r_mib_stat64 = ksz_r_mib_stats64,
276 	.freeze_mib = ksz9477_freeze_mib,
277 	.port_init_cnt = ksz9477_port_init_cnt,
278 	.vlan_filtering = ksz9477_port_vlan_filtering,
279 	.vlan_add = ksz9477_port_vlan_add,
280 	.vlan_del = ksz9477_port_vlan_del,
281 	.mirror_add = ksz9477_port_mirror_add,
282 	.mirror_del = ksz9477_port_mirror_del,
283 	.get_caps = lan937x_phylink_get_caps,
284 	.setup_rgmii_delay = lan937x_setup_rgmii_delay,
285 	.fdb_dump = ksz9477_fdb_dump,
286 	.fdb_add = ksz9477_fdb_add,
287 	.fdb_del = ksz9477_fdb_del,
288 	.mdb_add = ksz9477_mdb_add,
289 	.mdb_del = ksz9477_mdb_del,
290 	.change_mtu = lan937x_change_mtu,
291 	.phylink_mac_link_up = ksz9477_phylink_mac_link_up,
292 	.config_cpu_port = lan937x_config_cpu_port,
293 	.tc_cbs_set_cinc = lan937x_tc_cbs_set_cinc,
294 	.enable_stp_addr = ksz9477_enable_stp_addr,
295 	.reset = lan937x_reset_switch,
296 	.init = lan937x_switch_init,
297 	.exit = lan937x_switch_exit,
298 };
299 
300 static const u16 ksz8795_regs[] = {
301 	[REG_IND_CTRL_0]		= 0x6E,
302 	[REG_IND_DATA_8]		= 0x70,
303 	[REG_IND_DATA_CHECK]		= 0x72,
304 	[REG_IND_DATA_HI]		= 0x71,
305 	[REG_IND_DATA_LO]		= 0x75,
306 	[REG_IND_MIB_CHECK]		= 0x74,
307 	[REG_IND_BYTE]			= 0xA0,
308 	[P_FORCE_CTRL]			= 0x0C,
309 	[P_LINK_STATUS]			= 0x0E,
310 	[P_LOCAL_CTRL]			= 0x07,
311 	[P_NEG_RESTART_CTRL]		= 0x0D,
312 	[P_REMOTE_STATUS]		= 0x08,
313 	[P_SPEED_STATUS]		= 0x09,
314 	[S_TAIL_TAG_CTRL]		= 0x0C,
315 	[P_STP_CTRL]			= 0x02,
316 	[S_START_CTRL]			= 0x01,
317 	[S_BROADCAST_CTRL]		= 0x06,
318 	[S_MULTICAST_CTRL]		= 0x04,
319 	[P_XMII_CTRL_0]			= 0x06,
320 	[P_XMII_CTRL_1]			= 0x06,
321 };
322 
323 static const u32 ksz8795_masks[] = {
324 	[PORT_802_1P_REMAPPING]		= BIT(7),
325 	[SW_TAIL_TAG_ENABLE]		= BIT(1),
326 	[MIB_COUNTER_OVERFLOW]		= BIT(6),
327 	[MIB_COUNTER_VALID]		= BIT(5),
328 	[VLAN_TABLE_FID]		= GENMASK(6, 0),
329 	[VLAN_TABLE_MEMBERSHIP]		= GENMASK(11, 7),
330 	[VLAN_TABLE_VALID]		= BIT(12),
331 	[STATIC_MAC_TABLE_VALID]	= BIT(21),
332 	[STATIC_MAC_TABLE_USE_FID]	= BIT(23),
333 	[STATIC_MAC_TABLE_FID]		= GENMASK(30, 24),
334 	[STATIC_MAC_TABLE_OVERRIDE]	= BIT(22),
335 	[STATIC_MAC_TABLE_FWD_PORTS]	= GENMASK(20, 16),
336 	[DYNAMIC_MAC_TABLE_ENTRIES_H]	= GENMASK(6, 0),
337 	[DYNAMIC_MAC_TABLE_MAC_EMPTY]	= BIT(7),
338 	[DYNAMIC_MAC_TABLE_NOT_READY]	= BIT(7),
339 	[DYNAMIC_MAC_TABLE_ENTRIES]	= GENMASK(31, 29),
340 	[DYNAMIC_MAC_TABLE_FID]		= GENMASK(22, 16),
341 	[DYNAMIC_MAC_TABLE_SRC_PORT]	= GENMASK(26, 24),
342 	[DYNAMIC_MAC_TABLE_TIMESTAMP]	= GENMASK(28, 27),
343 	[P_MII_TX_FLOW_CTRL]		= BIT(5),
344 	[P_MII_RX_FLOW_CTRL]		= BIT(5),
345 };
346 
347 static const u8 ksz8795_xmii_ctrl0[] = {
348 	[P_MII_100MBIT]			= 0,
349 	[P_MII_10MBIT]			= 1,
350 	[P_MII_FULL_DUPLEX]		= 0,
351 	[P_MII_HALF_DUPLEX]		= 1,
352 };
353 
354 static const u8 ksz8795_xmii_ctrl1[] = {
355 	[P_RGMII_SEL]			= 3,
356 	[P_GMII_SEL]			= 2,
357 	[P_RMII_SEL]			= 1,
358 	[P_MII_SEL]			= 0,
359 	[P_GMII_1GBIT]			= 1,
360 	[P_GMII_NOT_1GBIT]		= 0,
361 };
362 
363 static const u8 ksz8795_shifts[] = {
364 	[VLAN_TABLE_MEMBERSHIP_S]	= 7,
365 	[VLAN_TABLE]			= 16,
366 	[STATIC_MAC_FWD_PORTS]		= 16,
367 	[STATIC_MAC_FID]		= 24,
368 	[DYNAMIC_MAC_ENTRIES_H]		= 3,
369 	[DYNAMIC_MAC_ENTRIES]		= 29,
370 	[DYNAMIC_MAC_FID]		= 16,
371 	[DYNAMIC_MAC_TIMESTAMP]		= 27,
372 	[DYNAMIC_MAC_SRC_PORT]		= 24,
373 };
374 
375 static const u16 ksz8863_regs[] = {
376 	[REG_IND_CTRL_0]		= 0x79,
377 	[REG_IND_DATA_8]		= 0x7B,
378 	[REG_IND_DATA_CHECK]		= 0x7B,
379 	[REG_IND_DATA_HI]		= 0x7C,
380 	[REG_IND_DATA_LO]		= 0x80,
381 	[REG_IND_MIB_CHECK]		= 0x80,
382 	[P_FORCE_CTRL]			= 0x0C,
383 	[P_LINK_STATUS]			= 0x0E,
384 	[P_LOCAL_CTRL]			= 0x0C,
385 	[P_NEG_RESTART_CTRL]		= 0x0D,
386 	[P_REMOTE_STATUS]		= 0x0E,
387 	[P_SPEED_STATUS]		= 0x0F,
388 	[S_TAIL_TAG_CTRL]		= 0x03,
389 	[P_STP_CTRL]			= 0x02,
390 	[S_START_CTRL]			= 0x01,
391 	[S_BROADCAST_CTRL]		= 0x06,
392 	[S_MULTICAST_CTRL]		= 0x04,
393 };
394 
395 static const u32 ksz8863_masks[] = {
396 	[PORT_802_1P_REMAPPING]		= BIT(3),
397 	[SW_TAIL_TAG_ENABLE]		= BIT(6),
398 	[MIB_COUNTER_OVERFLOW]		= BIT(7),
399 	[MIB_COUNTER_VALID]		= BIT(6),
400 	[VLAN_TABLE_FID]		= GENMASK(15, 12),
401 	[VLAN_TABLE_MEMBERSHIP]		= GENMASK(18, 16),
402 	[VLAN_TABLE_VALID]		= BIT(19),
403 	[STATIC_MAC_TABLE_VALID]	= BIT(19),
404 	[STATIC_MAC_TABLE_USE_FID]	= BIT(21),
405 	[STATIC_MAC_TABLE_FID]		= GENMASK(25, 22),
406 	[STATIC_MAC_TABLE_OVERRIDE]	= BIT(20),
407 	[STATIC_MAC_TABLE_FWD_PORTS]	= GENMASK(18, 16),
408 	[DYNAMIC_MAC_TABLE_ENTRIES_H]	= GENMASK(1, 0),
409 	[DYNAMIC_MAC_TABLE_MAC_EMPTY]	= BIT(2),
410 	[DYNAMIC_MAC_TABLE_NOT_READY]	= BIT(7),
411 	[DYNAMIC_MAC_TABLE_ENTRIES]	= GENMASK(31, 24),
412 	[DYNAMIC_MAC_TABLE_FID]		= GENMASK(19, 16),
413 	[DYNAMIC_MAC_TABLE_SRC_PORT]	= GENMASK(21, 20),
414 	[DYNAMIC_MAC_TABLE_TIMESTAMP]	= GENMASK(23, 22),
415 };
416 
417 static u8 ksz8863_shifts[] = {
418 	[VLAN_TABLE_MEMBERSHIP_S]	= 16,
419 	[STATIC_MAC_FWD_PORTS]		= 16,
420 	[STATIC_MAC_FID]		= 22,
421 	[DYNAMIC_MAC_ENTRIES_H]		= 8,
422 	[DYNAMIC_MAC_ENTRIES]		= 24,
423 	[DYNAMIC_MAC_FID]		= 16,
424 	[DYNAMIC_MAC_TIMESTAMP]		= 22,
425 	[DYNAMIC_MAC_SRC_PORT]		= 20,
426 };
427 
428 static const u16 ksz9477_regs[] = {
429 	[P_STP_CTRL]			= 0x0B04,
430 	[S_START_CTRL]			= 0x0300,
431 	[S_BROADCAST_CTRL]		= 0x0332,
432 	[S_MULTICAST_CTRL]		= 0x0331,
433 	[P_XMII_CTRL_0]			= 0x0300,
434 	[P_XMII_CTRL_1]			= 0x0301,
435 };
436 
437 static const u32 ksz9477_masks[] = {
438 	[ALU_STAT_WRITE]		= 0,
439 	[ALU_STAT_READ]			= 1,
440 	[P_MII_TX_FLOW_CTRL]		= BIT(5),
441 	[P_MII_RX_FLOW_CTRL]		= BIT(3),
442 };
443 
444 static const u8 ksz9477_shifts[] = {
445 	[ALU_STAT_INDEX]		= 16,
446 };
447 
448 static const u8 ksz9477_xmii_ctrl0[] = {
449 	[P_MII_100MBIT]			= 1,
450 	[P_MII_10MBIT]			= 0,
451 	[P_MII_FULL_DUPLEX]		= 1,
452 	[P_MII_HALF_DUPLEX]		= 0,
453 };
454 
455 static const u8 ksz9477_xmii_ctrl1[] = {
456 	[P_RGMII_SEL]			= 0,
457 	[P_RMII_SEL]			= 1,
458 	[P_GMII_SEL]			= 2,
459 	[P_MII_SEL]			= 3,
460 	[P_GMII_1GBIT]			= 0,
461 	[P_GMII_NOT_1GBIT]		= 1,
462 };
463 
464 static const u32 lan937x_masks[] = {
465 	[ALU_STAT_WRITE]		= 1,
466 	[ALU_STAT_READ]			= 2,
467 	[P_MII_TX_FLOW_CTRL]		= BIT(5),
468 	[P_MII_RX_FLOW_CTRL]		= BIT(3),
469 };
470 
471 static const u8 lan937x_shifts[] = {
472 	[ALU_STAT_INDEX]		= 8,
473 };
474 
475 static const struct regmap_range ksz8563_valid_regs[] = {
476 	regmap_reg_range(0x0000, 0x0003),
477 	regmap_reg_range(0x0006, 0x0006),
478 	regmap_reg_range(0x000f, 0x001f),
479 	regmap_reg_range(0x0100, 0x0100),
480 	regmap_reg_range(0x0104, 0x0107),
481 	regmap_reg_range(0x010d, 0x010d),
482 	regmap_reg_range(0x0110, 0x0113),
483 	regmap_reg_range(0x0120, 0x012b),
484 	regmap_reg_range(0x0201, 0x0201),
485 	regmap_reg_range(0x0210, 0x0213),
486 	regmap_reg_range(0x0300, 0x0300),
487 	regmap_reg_range(0x0302, 0x031b),
488 	regmap_reg_range(0x0320, 0x032b),
489 	regmap_reg_range(0x0330, 0x0336),
490 	regmap_reg_range(0x0338, 0x033e),
491 	regmap_reg_range(0x0340, 0x035f),
492 	regmap_reg_range(0x0370, 0x0370),
493 	regmap_reg_range(0x0378, 0x0378),
494 	regmap_reg_range(0x037c, 0x037d),
495 	regmap_reg_range(0x0390, 0x0393),
496 	regmap_reg_range(0x0400, 0x040e),
497 	regmap_reg_range(0x0410, 0x042f),
498 	regmap_reg_range(0x0500, 0x0519),
499 	regmap_reg_range(0x0520, 0x054b),
500 	regmap_reg_range(0x0550, 0x05b3),
501 
502 	/* port 1 */
503 	regmap_reg_range(0x1000, 0x1001),
504 	regmap_reg_range(0x1004, 0x100b),
505 	regmap_reg_range(0x1013, 0x1013),
506 	regmap_reg_range(0x1017, 0x1017),
507 	regmap_reg_range(0x101b, 0x101b),
508 	regmap_reg_range(0x101f, 0x1021),
509 	regmap_reg_range(0x1030, 0x1030),
510 	regmap_reg_range(0x1100, 0x1111),
511 	regmap_reg_range(0x111a, 0x111d),
512 	regmap_reg_range(0x1122, 0x1127),
513 	regmap_reg_range(0x112a, 0x112b),
514 	regmap_reg_range(0x1136, 0x1139),
515 	regmap_reg_range(0x113e, 0x113f),
516 	regmap_reg_range(0x1400, 0x1401),
517 	regmap_reg_range(0x1403, 0x1403),
518 	regmap_reg_range(0x1410, 0x1417),
519 	regmap_reg_range(0x1420, 0x1423),
520 	regmap_reg_range(0x1500, 0x1507),
521 	regmap_reg_range(0x1600, 0x1612),
522 	regmap_reg_range(0x1800, 0x180f),
523 	regmap_reg_range(0x1900, 0x1907),
524 	regmap_reg_range(0x1914, 0x191b),
525 	regmap_reg_range(0x1a00, 0x1a03),
526 	regmap_reg_range(0x1a04, 0x1a08),
527 	regmap_reg_range(0x1b00, 0x1b01),
528 	regmap_reg_range(0x1b04, 0x1b04),
529 	regmap_reg_range(0x1c00, 0x1c05),
530 	regmap_reg_range(0x1c08, 0x1c1b),
531 
532 	/* port 2 */
533 	regmap_reg_range(0x2000, 0x2001),
534 	regmap_reg_range(0x2004, 0x200b),
535 	regmap_reg_range(0x2013, 0x2013),
536 	regmap_reg_range(0x2017, 0x2017),
537 	regmap_reg_range(0x201b, 0x201b),
538 	regmap_reg_range(0x201f, 0x2021),
539 	regmap_reg_range(0x2030, 0x2030),
540 	regmap_reg_range(0x2100, 0x2111),
541 	regmap_reg_range(0x211a, 0x211d),
542 	regmap_reg_range(0x2122, 0x2127),
543 	regmap_reg_range(0x212a, 0x212b),
544 	regmap_reg_range(0x2136, 0x2139),
545 	regmap_reg_range(0x213e, 0x213f),
546 	regmap_reg_range(0x2400, 0x2401),
547 	regmap_reg_range(0x2403, 0x2403),
548 	regmap_reg_range(0x2410, 0x2417),
549 	regmap_reg_range(0x2420, 0x2423),
550 	regmap_reg_range(0x2500, 0x2507),
551 	regmap_reg_range(0x2600, 0x2612),
552 	regmap_reg_range(0x2800, 0x280f),
553 	regmap_reg_range(0x2900, 0x2907),
554 	regmap_reg_range(0x2914, 0x291b),
555 	regmap_reg_range(0x2a00, 0x2a03),
556 	regmap_reg_range(0x2a04, 0x2a08),
557 	regmap_reg_range(0x2b00, 0x2b01),
558 	regmap_reg_range(0x2b04, 0x2b04),
559 	regmap_reg_range(0x2c00, 0x2c05),
560 	regmap_reg_range(0x2c08, 0x2c1b),
561 
562 	/* port 3 */
563 	regmap_reg_range(0x3000, 0x3001),
564 	regmap_reg_range(0x3004, 0x300b),
565 	regmap_reg_range(0x3013, 0x3013),
566 	regmap_reg_range(0x3017, 0x3017),
567 	regmap_reg_range(0x301b, 0x301b),
568 	regmap_reg_range(0x301f, 0x3021),
569 	regmap_reg_range(0x3030, 0x3030),
570 	regmap_reg_range(0x3300, 0x3301),
571 	regmap_reg_range(0x3303, 0x3303),
572 	regmap_reg_range(0x3400, 0x3401),
573 	regmap_reg_range(0x3403, 0x3403),
574 	regmap_reg_range(0x3410, 0x3417),
575 	regmap_reg_range(0x3420, 0x3423),
576 	regmap_reg_range(0x3500, 0x3507),
577 	regmap_reg_range(0x3600, 0x3612),
578 	regmap_reg_range(0x3800, 0x380f),
579 	regmap_reg_range(0x3900, 0x3907),
580 	regmap_reg_range(0x3914, 0x391b),
581 	regmap_reg_range(0x3a00, 0x3a03),
582 	regmap_reg_range(0x3a04, 0x3a08),
583 	regmap_reg_range(0x3b00, 0x3b01),
584 	regmap_reg_range(0x3b04, 0x3b04),
585 	regmap_reg_range(0x3c00, 0x3c05),
586 	regmap_reg_range(0x3c08, 0x3c1b),
587 };
588 
589 static const struct regmap_access_table ksz8563_register_set = {
590 	.yes_ranges = ksz8563_valid_regs,
591 	.n_yes_ranges = ARRAY_SIZE(ksz8563_valid_regs),
592 };
593 
594 static const struct regmap_range ksz9477_valid_regs[] = {
595 	regmap_reg_range(0x0000, 0x0003),
596 	regmap_reg_range(0x0006, 0x0006),
597 	regmap_reg_range(0x0010, 0x001f),
598 	regmap_reg_range(0x0100, 0x0100),
599 	regmap_reg_range(0x0103, 0x0107),
600 	regmap_reg_range(0x010d, 0x010d),
601 	regmap_reg_range(0x0110, 0x0113),
602 	regmap_reg_range(0x0120, 0x012b),
603 	regmap_reg_range(0x0201, 0x0201),
604 	regmap_reg_range(0x0210, 0x0213),
605 	regmap_reg_range(0x0300, 0x0300),
606 	regmap_reg_range(0x0302, 0x031b),
607 	regmap_reg_range(0x0320, 0x032b),
608 	regmap_reg_range(0x0330, 0x0336),
609 	regmap_reg_range(0x0338, 0x033b),
610 	regmap_reg_range(0x033e, 0x033e),
611 	regmap_reg_range(0x0340, 0x035f),
612 	regmap_reg_range(0x0370, 0x0370),
613 	regmap_reg_range(0x0378, 0x0378),
614 	regmap_reg_range(0x037c, 0x037d),
615 	regmap_reg_range(0x0390, 0x0393),
616 	regmap_reg_range(0x0400, 0x040e),
617 	regmap_reg_range(0x0410, 0x042f),
618 	regmap_reg_range(0x0444, 0x044b),
619 	regmap_reg_range(0x0450, 0x046f),
620 	regmap_reg_range(0x0500, 0x0519),
621 	regmap_reg_range(0x0520, 0x054b),
622 	regmap_reg_range(0x0550, 0x05b3),
623 	regmap_reg_range(0x0604, 0x060b),
624 	regmap_reg_range(0x0610, 0x0612),
625 	regmap_reg_range(0x0614, 0x062c),
626 	regmap_reg_range(0x0640, 0x0645),
627 	regmap_reg_range(0x0648, 0x064d),
628 
629 	/* port 1 */
630 	regmap_reg_range(0x1000, 0x1001),
631 	regmap_reg_range(0x1013, 0x1013),
632 	regmap_reg_range(0x1017, 0x1017),
633 	regmap_reg_range(0x101b, 0x101b),
634 	regmap_reg_range(0x101f, 0x1020),
635 	regmap_reg_range(0x1030, 0x1030),
636 	regmap_reg_range(0x1100, 0x1115),
637 	regmap_reg_range(0x111a, 0x111f),
638 	regmap_reg_range(0x1122, 0x1127),
639 	regmap_reg_range(0x112a, 0x112b),
640 	regmap_reg_range(0x1136, 0x1139),
641 	regmap_reg_range(0x113e, 0x113f),
642 	regmap_reg_range(0x1400, 0x1401),
643 	regmap_reg_range(0x1403, 0x1403),
644 	regmap_reg_range(0x1410, 0x1417),
645 	regmap_reg_range(0x1420, 0x1423),
646 	regmap_reg_range(0x1500, 0x1507),
647 	regmap_reg_range(0x1600, 0x1613),
648 	regmap_reg_range(0x1800, 0x180f),
649 	regmap_reg_range(0x1820, 0x1827),
650 	regmap_reg_range(0x1830, 0x1837),
651 	regmap_reg_range(0x1840, 0x184b),
652 	regmap_reg_range(0x1900, 0x1907),
653 	regmap_reg_range(0x1914, 0x191b),
654 	regmap_reg_range(0x1920, 0x1920),
655 	regmap_reg_range(0x1923, 0x1927),
656 	regmap_reg_range(0x1a00, 0x1a03),
657 	regmap_reg_range(0x1a04, 0x1a07),
658 	regmap_reg_range(0x1b00, 0x1b01),
659 	regmap_reg_range(0x1b04, 0x1b04),
660 	regmap_reg_range(0x1c00, 0x1c05),
661 	regmap_reg_range(0x1c08, 0x1c1b),
662 
663 	/* port 2 */
664 	regmap_reg_range(0x2000, 0x2001),
665 	regmap_reg_range(0x2013, 0x2013),
666 	regmap_reg_range(0x2017, 0x2017),
667 	regmap_reg_range(0x201b, 0x201b),
668 	regmap_reg_range(0x201f, 0x2020),
669 	regmap_reg_range(0x2030, 0x2030),
670 	regmap_reg_range(0x2100, 0x2115),
671 	regmap_reg_range(0x211a, 0x211f),
672 	regmap_reg_range(0x2122, 0x2127),
673 	regmap_reg_range(0x212a, 0x212b),
674 	regmap_reg_range(0x2136, 0x2139),
675 	regmap_reg_range(0x213e, 0x213f),
676 	regmap_reg_range(0x2400, 0x2401),
677 	regmap_reg_range(0x2403, 0x2403),
678 	regmap_reg_range(0x2410, 0x2417),
679 	regmap_reg_range(0x2420, 0x2423),
680 	regmap_reg_range(0x2500, 0x2507),
681 	regmap_reg_range(0x2600, 0x2613),
682 	regmap_reg_range(0x2800, 0x280f),
683 	regmap_reg_range(0x2820, 0x2827),
684 	regmap_reg_range(0x2830, 0x2837),
685 	regmap_reg_range(0x2840, 0x284b),
686 	regmap_reg_range(0x2900, 0x2907),
687 	regmap_reg_range(0x2914, 0x291b),
688 	regmap_reg_range(0x2920, 0x2920),
689 	regmap_reg_range(0x2923, 0x2927),
690 	regmap_reg_range(0x2a00, 0x2a03),
691 	regmap_reg_range(0x2a04, 0x2a07),
692 	regmap_reg_range(0x2b00, 0x2b01),
693 	regmap_reg_range(0x2b04, 0x2b04),
694 	regmap_reg_range(0x2c00, 0x2c05),
695 	regmap_reg_range(0x2c08, 0x2c1b),
696 
697 	/* port 3 */
698 	regmap_reg_range(0x3000, 0x3001),
699 	regmap_reg_range(0x3013, 0x3013),
700 	regmap_reg_range(0x3017, 0x3017),
701 	regmap_reg_range(0x301b, 0x301b),
702 	regmap_reg_range(0x301f, 0x3020),
703 	regmap_reg_range(0x3030, 0x3030),
704 	regmap_reg_range(0x3100, 0x3115),
705 	regmap_reg_range(0x311a, 0x311f),
706 	regmap_reg_range(0x3122, 0x3127),
707 	regmap_reg_range(0x312a, 0x312b),
708 	regmap_reg_range(0x3136, 0x3139),
709 	regmap_reg_range(0x313e, 0x313f),
710 	regmap_reg_range(0x3400, 0x3401),
711 	regmap_reg_range(0x3403, 0x3403),
712 	regmap_reg_range(0x3410, 0x3417),
713 	regmap_reg_range(0x3420, 0x3423),
714 	regmap_reg_range(0x3500, 0x3507),
715 	regmap_reg_range(0x3600, 0x3613),
716 	regmap_reg_range(0x3800, 0x380f),
717 	regmap_reg_range(0x3820, 0x3827),
718 	regmap_reg_range(0x3830, 0x3837),
719 	regmap_reg_range(0x3840, 0x384b),
720 	regmap_reg_range(0x3900, 0x3907),
721 	regmap_reg_range(0x3914, 0x391b),
722 	regmap_reg_range(0x3920, 0x3920),
723 	regmap_reg_range(0x3923, 0x3927),
724 	regmap_reg_range(0x3a00, 0x3a03),
725 	regmap_reg_range(0x3a04, 0x3a07),
726 	regmap_reg_range(0x3b00, 0x3b01),
727 	regmap_reg_range(0x3b04, 0x3b04),
728 	regmap_reg_range(0x3c00, 0x3c05),
729 	regmap_reg_range(0x3c08, 0x3c1b),
730 
731 	/* port 4 */
732 	regmap_reg_range(0x4000, 0x4001),
733 	regmap_reg_range(0x4013, 0x4013),
734 	regmap_reg_range(0x4017, 0x4017),
735 	regmap_reg_range(0x401b, 0x401b),
736 	regmap_reg_range(0x401f, 0x4020),
737 	regmap_reg_range(0x4030, 0x4030),
738 	regmap_reg_range(0x4100, 0x4115),
739 	regmap_reg_range(0x411a, 0x411f),
740 	regmap_reg_range(0x4122, 0x4127),
741 	regmap_reg_range(0x412a, 0x412b),
742 	regmap_reg_range(0x4136, 0x4139),
743 	regmap_reg_range(0x413e, 0x413f),
744 	regmap_reg_range(0x4400, 0x4401),
745 	regmap_reg_range(0x4403, 0x4403),
746 	regmap_reg_range(0x4410, 0x4417),
747 	regmap_reg_range(0x4420, 0x4423),
748 	regmap_reg_range(0x4500, 0x4507),
749 	regmap_reg_range(0x4600, 0x4613),
750 	regmap_reg_range(0x4800, 0x480f),
751 	regmap_reg_range(0x4820, 0x4827),
752 	regmap_reg_range(0x4830, 0x4837),
753 	regmap_reg_range(0x4840, 0x484b),
754 	regmap_reg_range(0x4900, 0x4907),
755 	regmap_reg_range(0x4914, 0x491b),
756 	regmap_reg_range(0x4920, 0x4920),
757 	regmap_reg_range(0x4923, 0x4927),
758 	regmap_reg_range(0x4a00, 0x4a03),
759 	regmap_reg_range(0x4a04, 0x4a07),
760 	regmap_reg_range(0x4b00, 0x4b01),
761 	regmap_reg_range(0x4b04, 0x4b04),
762 	regmap_reg_range(0x4c00, 0x4c05),
763 	regmap_reg_range(0x4c08, 0x4c1b),
764 
765 	/* port 5 */
766 	regmap_reg_range(0x5000, 0x5001),
767 	regmap_reg_range(0x5013, 0x5013),
768 	regmap_reg_range(0x5017, 0x5017),
769 	regmap_reg_range(0x501b, 0x501b),
770 	regmap_reg_range(0x501f, 0x5020),
771 	regmap_reg_range(0x5030, 0x5030),
772 	regmap_reg_range(0x5100, 0x5115),
773 	regmap_reg_range(0x511a, 0x511f),
774 	regmap_reg_range(0x5122, 0x5127),
775 	regmap_reg_range(0x512a, 0x512b),
776 	regmap_reg_range(0x5136, 0x5139),
777 	regmap_reg_range(0x513e, 0x513f),
778 	regmap_reg_range(0x5400, 0x5401),
779 	regmap_reg_range(0x5403, 0x5403),
780 	regmap_reg_range(0x5410, 0x5417),
781 	regmap_reg_range(0x5420, 0x5423),
782 	regmap_reg_range(0x5500, 0x5507),
783 	regmap_reg_range(0x5600, 0x5613),
784 	regmap_reg_range(0x5800, 0x580f),
785 	regmap_reg_range(0x5820, 0x5827),
786 	regmap_reg_range(0x5830, 0x5837),
787 	regmap_reg_range(0x5840, 0x584b),
788 	regmap_reg_range(0x5900, 0x5907),
789 	regmap_reg_range(0x5914, 0x591b),
790 	regmap_reg_range(0x5920, 0x5920),
791 	regmap_reg_range(0x5923, 0x5927),
792 	regmap_reg_range(0x5a00, 0x5a03),
793 	regmap_reg_range(0x5a04, 0x5a07),
794 	regmap_reg_range(0x5b00, 0x5b01),
795 	regmap_reg_range(0x5b04, 0x5b04),
796 	regmap_reg_range(0x5c00, 0x5c05),
797 	regmap_reg_range(0x5c08, 0x5c1b),
798 
799 	/* port 6 */
800 	regmap_reg_range(0x6000, 0x6001),
801 	regmap_reg_range(0x6013, 0x6013),
802 	regmap_reg_range(0x6017, 0x6017),
803 	regmap_reg_range(0x601b, 0x601b),
804 	regmap_reg_range(0x601f, 0x6020),
805 	regmap_reg_range(0x6030, 0x6030),
806 	regmap_reg_range(0x6300, 0x6301),
807 	regmap_reg_range(0x6400, 0x6401),
808 	regmap_reg_range(0x6403, 0x6403),
809 	regmap_reg_range(0x6410, 0x6417),
810 	regmap_reg_range(0x6420, 0x6423),
811 	regmap_reg_range(0x6500, 0x6507),
812 	regmap_reg_range(0x6600, 0x6613),
813 	regmap_reg_range(0x6800, 0x680f),
814 	regmap_reg_range(0x6820, 0x6827),
815 	regmap_reg_range(0x6830, 0x6837),
816 	regmap_reg_range(0x6840, 0x684b),
817 	regmap_reg_range(0x6900, 0x6907),
818 	regmap_reg_range(0x6914, 0x691b),
819 	regmap_reg_range(0x6920, 0x6920),
820 	regmap_reg_range(0x6923, 0x6927),
821 	regmap_reg_range(0x6a00, 0x6a03),
822 	regmap_reg_range(0x6a04, 0x6a07),
823 	regmap_reg_range(0x6b00, 0x6b01),
824 	regmap_reg_range(0x6b04, 0x6b04),
825 	regmap_reg_range(0x6c00, 0x6c05),
826 	regmap_reg_range(0x6c08, 0x6c1b),
827 
828 	/* port 7 */
829 	regmap_reg_range(0x7000, 0x7001),
830 	regmap_reg_range(0x7013, 0x7013),
831 	regmap_reg_range(0x7017, 0x7017),
832 	regmap_reg_range(0x701b, 0x701b),
833 	regmap_reg_range(0x701f, 0x7020),
834 	regmap_reg_range(0x7030, 0x7030),
835 	regmap_reg_range(0x7200, 0x7203),
836 	regmap_reg_range(0x7206, 0x7207),
837 	regmap_reg_range(0x7300, 0x7301),
838 	regmap_reg_range(0x7400, 0x7401),
839 	regmap_reg_range(0x7403, 0x7403),
840 	regmap_reg_range(0x7410, 0x7417),
841 	regmap_reg_range(0x7420, 0x7423),
842 	regmap_reg_range(0x7500, 0x7507),
843 	regmap_reg_range(0x7600, 0x7613),
844 	regmap_reg_range(0x7800, 0x780f),
845 	regmap_reg_range(0x7820, 0x7827),
846 	regmap_reg_range(0x7830, 0x7837),
847 	regmap_reg_range(0x7840, 0x784b),
848 	regmap_reg_range(0x7900, 0x7907),
849 	regmap_reg_range(0x7914, 0x791b),
850 	regmap_reg_range(0x7920, 0x7920),
851 	regmap_reg_range(0x7923, 0x7927),
852 	regmap_reg_range(0x7a00, 0x7a03),
853 	regmap_reg_range(0x7a04, 0x7a07),
854 	regmap_reg_range(0x7b00, 0x7b01),
855 	regmap_reg_range(0x7b04, 0x7b04),
856 	regmap_reg_range(0x7c00, 0x7c05),
857 	regmap_reg_range(0x7c08, 0x7c1b),
858 };
859 
860 static const struct regmap_access_table ksz9477_register_set = {
861 	.yes_ranges = ksz9477_valid_regs,
862 	.n_yes_ranges = ARRAY_SIZE(ksz9477_valid_regs),
863 };
864 
865 static const struct regmap_range ksz9896_valid_regs[] = {
866 	regmap_reg_range(0x0000, 0x0003),
867 	regmap_reg_range(0x0006, 0x0006),
868 	regmap_reg_range(0x0010, 0x001f),
869 	regmap_reg_range(0x0100, 0x0100),
870 	regmap_reg_range(0x0103, 0x0107),
871 	regmap_reg_range(0x010d, 0x010d),
872 	regmap_reg_range(0x0110, 0x0113),
873 	regmap_reg_range(0x0120, 0x0127),
874 	regmap_reg_range(0x0201, 0x0201),
875 	regmap_reg_range(0x0210, 0x0213),
876 	regmap_reg_range(0x0300, 0x0300),
877 	regmap_reg_range(0x0302, 0x030b),
878 	regmap_reg_range(0x0310, 0x031b),
879 	regmap_reg_range(0x0320, 0x032b),
880 	regmap_reg_range(0x0330, 0x0336),
881 	regmap_reg_range(0x0338, 0x033b),
882 	regmap_reg_range(0x033e, 0x033e),
883 	regmap_reg_range(0x0340, 0x035f),
884 	regmap_reg_range(0x0370, 0x0370),
885 	regmap_reg_range(0x0378, 0x0378),
886 	regmap_reg_range(0x037c, 0x037d),
887 	regmap_reg_range(0x0390, 0x0393),
888 	regmap_reg_range(0x0400, 0x040e),
889 	regmap_reg_range(0x0410, 0x042f),
890 
891 	/* port 1 */
892 	regmap_reg_range(0x1000, 0x1001),
893 	regmap_reg_range(0x1013, 0x1013),
894 	regmap_reg_range(0x1017, 0x1017),
895 	regmap_reg_range(0x101b, 0x101b),
896 	regmap_reg_range(0x101f, 0x1020),
897 	regmap_reg_range(0x1030, 0x1030),
898 	regmap_reg_range(0x1100, 0x1115),
899 	regmap_reg_range(0x111a, 0x111f),
900 	regmap_reg_range(0x1122, 0x1127),
901 	regmap_reg_range(0x112a, 0x112b),
902 	regmap_reg_range(0x1136, 0x1139),
903 	regmap_reg_range(0x113e, 0x113f),
904 	regmap_reg_range(0x1400, 0x1401),
905 	regmap_reg_range(0x1403, 0x1403),
906 	regmap_reg_range(0x1410, 0x1417),
907 	regmap_reg_range(0x1420, 0x1423),
908 	regmap_reg_range(0x1500, 0x1507),
909 	regmap_reg_range(0x1600, 0x1612),
910 	regmap_reg_range(0x1800, 0x180f),
911 	regmap_reg_range(0x1820, 0x1827),
912 	regmap_reg_range(0x1830, 0x1837),
913 	regmap_reg_range(0x1840, 0x184b),
914 	regmap_reg_range(0x1900, 0x1907),
915 	regmap_reg_range(0x1914, 0x1915),
916 	regmap_reg_range(0x1a00, 0x1a03),
917 	regmap_reg_range(0x1a04, 0x1a07),
918 	regmap_reg_range(0x1b00, 0x1b01),
919 	regmap_reg_range(0x1b04, 0x1b04),
920 
921 	/* port 2 */
922 	regmap_reg_range(0x2000, 0x2001),
923 	regmap_reg_range(0x2013, 0x2013),
924 	regmap_reg_range(0x2017, 0x2017),
925 	regmap_reg_range(0x201b, 0x201b),
926 	regmap_reg_range(0x201f, 0x2020),
927 	regmap_reg_range(0x2030, 0x2030),
928 	regmap_reg_range(0x2100, 0x2115),
929 	regmap_reg_range(0x211a, 0x211f),
930 	regmap_reg_range(0x2122, 0x2127),
931 	regmap_reg_range(0x212a, 0x212b),
932 	regmap_reg_range(0x2136, 0x2139),
933 	regmap_reg_range(0x213e, 0x213f),
934 	regmap_reg_range(0x2400, 0x2401),
935 	regmap_reg_range(0x2403, 0x2403),
936 	regmap_reg_range(0x2410, 0x2417),
937 	regmap_reg_range(0x2420, 0x2423),
938 	regmap_reg_range(0x2500, 0x2507),
939 	regmap_reg_range(0x2600, 0x2612),
940 	regmap_reg_range(0x2800, 0x280f),
941 	regmap_reg_range(0x2820, 0x2827),
942 	regmap_reg_range(0x2830, 0x2837),
943 	regmap_reg_range(0x2840, 0x284b),
944 	regmap_reg_range(0x2900, 0x2907),
945 	regmap_reg_range(0x2914, 0x2915),
946 	regmap_reg_range(0x2a00, 0x2a03),
947 	regmap_reg_range(0x2a04, 0x2a07),
948 	regmap_reg_range(0x2b00, 0x2b01),
949 	regmap_reg_range(0x2b04, 0x2b04),
950 
951 	/* port 3 */
952 	regmap_reg_range(0x3000, 0x3001),
953 	regmap_reg_range(0x3013, 0x3013),
954 	regmap_reg_range(0x3017, 0x3017),
955 	regmap_reg_range(0x301b, 0x301b),
956 	regmap_reg_range(0x301f, 0x3020),
957 	regmap_reg_range(0x3030, 0x3030),
958 	regmap_reg_range(0x3100, 0x3115),
959 	regmap_reg_range(0x311a, 0x311f),
960 	regmap_reg_range(0x3122, 0x3127),
961 	regmap_reg_range(0x312a, 0x312b),
962 	regmap_reg_range(0x3136, 0x3139),
963 	regmap_reg_range(0x313e, 0x313f),
964 	regmap_reg_range(0x3400, 0x3401),
965 	regmap_reg_range(0x3403, 0x3403),
966 	regmap_reg_range(0x3410, 0x3417),
967 	regmap_reg_range(0x3420, 0x3423),
968 	regmap_reg_range(0x3500, 0x3507),
969 	regmap_reg_range(0x3600, 0x3612),
970 	regmap_reg_range(0x3800, 0x380f),
971 	regmap_reg_range(0x3820, 0x3827),
972 	regmap_reg_range(0x3830, 0x3837),
973 	regmap_reg_range(0x3840, 0x384b),
974 	regmap_reg_range(0x3900, 0x3907),
975 	regmap_reg_range(0x3914, 0x3915),
976 	regmap_reg_range(0x3a00, 0x3a03),
977 	regmap_reg_range(0x3a04, 0x3a07),
978 	regmap_reg_range(0x3b00, 0x3b01),
979 	regmap_reg_range(0x3b04, 0x3b04),
980 
981 	/* port 4 */
982 	regmap_reg_range(0x4000, 0x4001),
983 	regmap_reg_range(0x4013, 0x4013),
984 	regmap_reg_range(0x4017, 0x4017),
985 	regmap_reg_range(0x401b, 0x401b),
986 	regmap_reg_range(0x401f, 0x4020),
987 	regmap_reg_range(0x4030, 0x4030),
988 	regmap_reg_range(0x4100, 0x4115),
989 	regmap_reg_range(0x411a, 0x411f),
990 	regmap_reg_range(0x4122, 0x4127),
991 	regmap_reg_range(0x412a, 0x412b),
992 	regmap_reg_range(0x4136, 0x4139),
993 	regmap_reg_range(0x413e, 0x413f),
994 	regmap_reg_range(0x4400, 0x4401),
995 	regmap_reg_range(0x4403, 0x4403),
996 	regmap_reg_range(0x4410, 0x4417),
997 	regmap_reg_range(0x4420, 0x4423),
998 	regmap_reg_range(0x4500, 0x4507),
999 	regmap_reg_range(0x4600, 0x4612),
1000 	regmap_reg_range(0x4800, 0x480f),
1001 	regmap_reg_range(0x4820, 0x4827),
1002 	regmap_reg_range(0x4830, 0x4837),
1003 	regmap_reg_range(0x4840, 0x484b),
1004 	regmap_reg_range(0x4900, 0x4907),
1005 	regmap_reg_range(0x4914, 0x4915),
1006 	regmap_reg_range(0x4a00, 0x4a03),
1007 	regmap_reg_range(0x4a04, 0x4a07),
1008 	regmap_reg_range(0x4b00, 0x4b01),
1009 	regmap_reg_range(0x4b04, 0x4b04),
1010 
1011 	/* port 5 */
1012 	regmap_reg_range(0x5000, 0x5001),
1013 	regmap_reg_range(0x5013, 0x5013),
1014 	regmap_reg_range(0x5017, 0x5017),
1015 	regmap_reg_range(0x501b, 0x501b),
1016 	regmap_reg_range(0x501f, 0x5020),
1017 	regmap_reg_range(0x5030, 0x5030),
1018 	regmap_reg_range(0x5100, 0x5115),
1019 	regmap_reg_range(0x511a, 0x511f),
1020 	regmap_reg_range(0x5122, 0x5127),
1021 	regmap_reg_range(0x512a, 0x512b),
1022 	regmap_reg_range(0x5136, 0x5139),
1023 	regmap_reg_range(0x513e, 0x513f),
1024 	regmap_reg_range(0x5400, 0x5401),
1025 	regmap_reg_range(0x5403, 0x5403),
1026 	regmap_reg_range(0x5410, 0x5417),
1027 	regmap_reg_range(0x5420, 0x5423),
1028 	regmap_reg_range(0x5500, 0x5507),
1029 	regmap_reg_range(0x5600, 0x5612),
1030 	regmap_reg_range(0x5800, 0x580f),
1031 	regmap_reg_range(0x5820, 0x5827),
1032 	regmap_reg_range(0x5830, 0x5837),
1033 	regmap_reg_range(0x5840, 0x584b),
1034 	regmap_reg_range(0x5900, 0x5907),
1035 	regmap_reg_range(0x5914, 0x5915),
1036 	regmap_reg_range(0x5a00, 0x5a03),
1037 	regmap_reg_range(0x5a04, 0x5a07),
1038 	regmap_reg_range(0x5b00, 0x5b01),
1039 	regmap_reg_range(0x5b04, 0x5b04),
1040 
1041 	/* port 6 */
1042 	regmap_reg_range(0x6000, 0x6001),
1043 	regmap_reg_range(0x6013, 0x6013),
1044 	regmap_reg_range(0x6017, 0x6017),
1045 	regmap_reg_range(0x601b, 0x601b),
1046 	regmap_reg_range(0x601f, 0x6020),
1047 	regmap_reg_range(0x6030, 0x6030),
1048 	regmap_reg_range(0x6100, 0x6115),
1049 	regmap_reg_range(0x611a, 0x611f),
1050 	regmap_reg_range(0x6122, 0x6127),
1051 	regmap_reg_range(0x612a, 0x612b),
1052 	regmap_reg_range(0x6136, 0x6139),
1053 	regmap_reg_range(0x613e, 0x613f),
1054 	regmap_reg_range(0x6300, 0x6301),
1055 	regmap_reg_range(0x6400, 0x6401),
1056 	regmap_reg_range(0x6403, 0x6403),
1057 	regmap_reg_range(0x6410, 0x6417),
1058 	regmap_reg_range(0x6420, 0x6423),
1059 	regmap_reg_range(0x6500, 0x6507),
1060 	regmap_reg_range(0x6600, 0x6612),
1061 	regmap_reg_range(0x6800, 0x680f),
1062 	regmap_reg_range(0x6820, 0x6827),
1063 	regmap_reg_range(0x6830, 0x6837),
1064 	regmap_reg_range(0x6840, 0x684b),
1065 	regmap_reg_range(0x6900, 0x6907),
1066 	regmap_reg_range(0x6914, 0x6915),
1067 	regmap_reg_range(0x6a00, 0x6a03),
1068 	regmap_reg_range(0x6a04, 0x6a07),
1069 	regmap_reg_range(0x6b00, 0x6b01),
1070 	regmap_reg_range(0x6b04, 0x6b04),
1071 };
1072 
1073 static const struct regmap_access_table ksz9896_register_set = {
1074 	.yes_ranges = ksz9896_valid_regs,
1075 	.n_yes_ranges = ARRAY_SIZE(ksz9896_valid_regs),
1076 };
1077 
1078 static const struct regmap_range ksz8873_valid_regs[] = {
1079 	regmap_reg_range(0x00, 0x01),
1080 	/* global control register */
1081 	regmap_reg_range(0x02, 0x0f),
1082 
1083 	/* port registers */
1084 	regmap_reg_range(0x10, 0x1d),
1085 	regmap_reg_range(0x1e, 0x1f),
1086 	regmap_reg_range(0x20, 0x2d),
1087 	regmap_reg_range(0x2e, 0x2f),
1088 	regmap_reg_range(0x30, 0x39),
1089 	regmap_reg_range(0x3f, 0x3f),
1090 
1091 	/* advanced control registers */
1092 	regmap_reg_range(0x60, 0x6f),
1093 	regmap_reg_range(0x70, 0x75),
1094 	regmap_reg_range(0x76, 0x78),
1095 	regmap_reg_range(0x79, 0x7a),
1096 	regmap_reg_range(0x7b, 0x83),
1097 	regmap_reg_range(0x8e, 0x99),
1098 	regmap_reg_range(0x9a, 0xa5),
1099 	regmap_reg_range(0xa6, 0xa6),
1100 	regmap_reg_range(0xa7, 0xaa),
1101 	regmap_reg_range(0xab, 0xae),
1102 	regmap_reg_range(0xaf, 0xba),
1103 	regmap_reg_range(0xbb, 0xbc),
1104 	regmap_reg_range(0xbd, 0xbd),
1105 	regmap_reg_range(0xc0, 0xc0),
1106 	regmap_reg_range(0xc2, 0xc2),
1107 	regmap_reg_range(0xc3, 0xc3),
1108 	regmap_reg_range(0xc4, 0xc4),
1109 	regmap_reg_range(0xc6, 0xc6),
1110 };
1111 
1112 static const struct regmap_access_table ksz8873_register_set = {
1113 	.yes_ranges = ksz8873_valid_regs,
1114 	.n_yes_ranges = ARRAY_SIZE(ksz8873_valid_regs),
1115 };
1116 
1117 const struct ksz_chip_data ksz_switch_chips[] = {
1118 	[KSZ8563] = {
1119 		.chip_id = KSZ8563_CHIP_ID,
1120 		.dev_name = "KSZ8563",
1121 		.num_vlans = 4096,
1122 		.num_alus = 4096,
1123 		.num_statics = 16,
1124 		.cpu_ports = 0x07,	/* can be configured as cpu port */
1125 		.port_cnt = 3,		/* total port count */
1126 		.port_nirqs = 3,
1127 		.num_tx_queues = 4,
1128 		.tc_cbs_supported = true,
1129 		.tc_ets_supported = true,
1130 		.ops = &ksz9477_dev_ops,
1131 		.mib_names = ksz9477_mib_names,
1132 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1133 		.reg_mib_cnt = MIB_COUNTER_NUM,
1134 		.regs = ksz9477_regs,
1135 		.masks = ksz9477_masks,
1136 		.shifts = ksz9477_shifts,
1137 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1138 		.xmii_ctrl1 = ksz8795_xmii_ctrl1, /* Same as ksz8795 */
1139 		.supports_mii = {false, false, true},
1140 		.supports_rmii = {false, false, true},
1141 		.supports_rgmii = {false, false, true},
1142 		.internal_phy = {true, true, false},
1143 		.gbit_capable = {false, false, true},
1144 		.wr_table = &ksz8563_register_set,
1145 		.rd_table = &ksz8563_register_set,
1146 	},
1147 
1148 	[KSZ8795] = {
1149 		.chip_id = KSZ8795_CHIP_ID,
1150 		.dev_name = "KSZ8795",
1151 		.num_vlans = 4096,
1152 		.num_alus = 0,
1153 		.num_statics = 8,
1154 		.cpu_ports = 0x10,	/* can be configured as cpu port */
1155 		.port_cnt = 5,		/* total cpu and user ports */
1156 		.num_tx_queues = 4,
1157 		.ops = &ksz8_dev_ops,
1158 		.ksz87xx_eee_link_erratum = true,
1159 		.mib_names = ksz9477_mib_names,
1160 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1161 		.reg_mib_cnt = MIB_COUNTER_NUM,
1162 		.regs = ksz8795_regs,
1163 		.masks = ksz8795_masks,
1164 		.shifts = ksz8795_shifts,
1165 		.xmii_ctrl0 = ksz8795_xmii_ctrl0,
1166 		.xmii_ctrl1 = ksz8795_xmii_ctrl1,
1167 		.supports_mii = {false, false, false, false, true},
1168 		.supports_rmii = {false, false, false, false, true},
1169 		.supports_rgmii = {false, false, false, false, true},
1170 		.internal_phy = {true, true, true, true, false},
1171 	},
1172 
1173 	[KSZ8794] = {
1174 		/* WARNING
1175 		 * =======
1176 		 * KSZ8794 is similar to KSZ8795, except the port map
1177 		 * contains a gap between external and CPU ports, the
1178 		 * port map is NOT continuous. The per-port register
1179 		 * map is shifted accordingly too, i.e. registers at
1180 		 * offset 0x40 are NOT used on KSZ8794 and they ARE
1181 		 * used on KSZ8795 for external port 3.
1182 		 *           external  cpu
1183 		 * KSZ8794   0,1,2      4
1184 		 * KSZ8795   0,1,2,3    4
1185 		 * KSZ8765   0,1,2,3    4
1186 		 * port_cnt is configured as 5, even though it is 4
1187 		 */
1188 		.chip_id = KSZ8794_CHIP_ID,
1189 		.dev_name = "KSZ8794",
1190 		.num_vlans = 4096,
1191 		.num_alus = 0,
1192 		.num_statics = 8,
1193 		.cpu_ports = 0x10,	/* can be configured as cpu port */
1194 		.port_cnt = 5,		/* total cpu and user ports */
1195 		.num_tx_queues = 4,
1196 		.ops = &ksz8_dev_ops,
1197 		.ksz87xx_eee_link_erratum = true,
1198 		.mib_names = ksz9477_mib_names,
1199 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1200 		.reg_mib_cnt = MIB_COUNTER_NUM,
1201 		.regs = ksz8795_regs,
1202 		.masks = ksz8795_masks,
1203 		.shifts = ksz8795_shifts,
1204 		.xmii_ctrl0 = ksz8795_xmii_ctrl0,
1205 		.xmii_ctrl1 = ksz8795_xmii_ctrl1,
1206 		.supports_mii = {false, false, false, false, true},
1207 		.supports_rmii = {false, false, false, false, true},
1208 		.supports_rgmii = {false, false, false, false, true},
1209 		.internal_phy = {true, true, true, false, false},
1210 	},
1211 
1212 	[KSZ8765] = {
1213 		.chip_id = KSZ8765_CHIP_ID,
1214 		.dev_name = "KSZ8765",
1215 		.num_vlans = 4096,
1216 		.num_alus = 0,
1217 		.num_statics = 8,
1218 		.cpu_ports = 0x10,	/* can be configured as cpu port */
1219 		.port_cnt = 5,		/* total cpu and user ports */
1220 		.num_tx_queues = 4,
1221 		.ops = &ksz8_dev_ops,
1222 		.ksz87xx_eee_link_erratum = true,
1223 		.mib_names = ksz9477_mib_names,
1224 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1225 		.reg_mib_cnt = MIB_COUNTER_NUM,
1226 		.regs = ksz8795_regs,
1227 		.masks = ksz8795_masks,
1228 		.shifts = ksz8795_shifts,
1229 		.xmii_ctrl0 = ksz8795_xmii_ctrl0,
1230 		.xmii_ctrl1 = ksz8795_xmii_ctrl1,
1231 		.supports_mii = {false, false, false, false, true},
1232 		.supports_rmii = {false, false, false, false, true},
1233 		.supports_rgmii = {false, false, false, false, true},
1234 		.internal_phy = {true, true, true, true, false},
1235 	},
1236 
1237 	[KSZ8830] = {
1238 		.chip_id = KSZ8830_CHIP_ID,
1239 		.dev_name = "KSZ8863/KSZ8873",
1240 		.num_vlans = 16,
1241 		.num_alus = 0,
1242 		.num_statics = 8,
1243 		.cpu_ports = 0x4,	/* can be configured as cpu port */
1244 		.port_cnt = 3,
1245 		.num_tx_queues = 4,
1246 		.ops = &ksz8_dev_ops,
1247 		.mib_names = ksz88xx_mib_names,
1248 		.mib_cnt = ARRAY_SIZE(ksz88xx_mib_names),
1249 		.reg_mib_cnt = MIB_COUNTER_NUM,
1250 		.regs = ksz8863_regs,
1251 		.masks = ksz8863_masks,
1252 		.shifts = ksz8863_shifts,
1253 		.supports_mii = {false, false, true},
1254 		.supports_rmii = {false, false, true},
1255 		.internal_phy = {true, true, false},
1256 		.wr_table = &ksz8873_register_set,
1257 		.rd_table = &ksz8873_register_set,
1258 	},
1259 
1260 	[KSZ9477] = {
1261 		.chip_id = KSZ9477_CHIP_ID,
1262 		.dev_name = "KSZ9477",
1263 		.num_vlans = 4096,
1264 		.num_alus = 4096,
1265 		.num_statics = 16,
1266 		.cpu_ports = 0x7F,	/* can be configured as cpu port */
1267 		.port_cnt = 7,		/* total physical port count */
1268 		.port_nirqs = 4,
1269 		.num_tx_queues = 4,
1270 		.tc_cbs_supported = true,
1271 		.tc_ets_supported = true,
1272 		.ops = &ksz9477_dev_ops,
1273 		.mib_names = ksz9477_mib_names,
1274 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1275 		.reg_mib_cnt = MIB_COUNTER_NUM,
1276 		.regs = ksz9477_regs,
1277 		.masks = ksz9477_masks,
1278 		.shifts = ksz9477_shifts,
1279 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1280 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1281 		.supports_mii	= {false, false, false, false,
1282 				   false, true, false},
1283 		.supports_rmii	= {false, false, false, false,
1284 				   false, true, false},
1285 		.supports_rgmii = {false, false, false, false,
1286 				   false, true, false},
1287 		.internal_phy	= {true, true, true, true,
1288 				   true, false, false},
1289 		.gbit_capable	= {true, true, true, true, true, true, true},
1290 		.wr_table = &ksz9477_register_set,
1291 		.rd_table = &ksz9477_register_set,
1292 	},
1293 
1294 	[KSZ9896] = {
1295 		.chip_id = KSZ9896_CHIP_ID,
1296 		.dev_name = "KSZ9896",
1297 		.num_vlans = 4096,
1298 		.num_alus = 4096,
1299 		.num_statics = 16,
1300 		.cpu_ports = 0x3F,	/* can be configured as cpu port */
1301 		.port_cnt = 6,		/* total physical port count */
1302 		.port_nirqs = 2,
1303 		.num_tx_queues = 4,
1304 		.ops = &ksz9477_dev_ops,
1305 		.mib_names = ksz9477_mib_names,
1306 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1307 		.reg_mib_cnt = MIB_COUNTER_NUM,
1308 		.regs = ksz9477_regs,
1309 		.masks = ksz9477_masks,
1310 		.shifts = ksz9477_shifts,
1311 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1312 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1313 		.supports_mii	= {false, false, false, false,
1314 				   false, true},
1315 		.supports_rmii	= {false, false, false, false,
1316 				   false, true},
1317 		.supports_rgmii = {false, false, false, false,
1318 				   false, true},
1319 		.internal_phy	= {true, true, true, true,
1320 				   true, false},
1321 		.gbit_capable	= {true, true, true, true, true, true},
1322 		.wr_table = &ksz9896_register_set,
1323 		.rd_table = &ksz9896_register_set,
1324 	},
1325 
1326 	[KSZ9897] = {
1327 		.chip_id = KSZ9897_CHIP_ID,
1328 		.dev_name = "KSZ9897",
1329 		.num_vlans = 4096,
1330 		.num_alus = 4096,
1331 		.num_statics = 16,
1332 		.cpu_ports = 0x7F,	/* can be configured as cpu port */
1333 		.port_cnt = 7,		/* total physical port count */
1334 		.port_nirqs = 2,
1335 		.num_tx_queues = 4,
1336 		.ops = &ksz9477_dev_ops,
1337 		.mib_names = ksz9477_mib_names,
1338 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1339 		.reg_mib_cnt = MIB_COUNTER_NUM,
1340 		.regs = ksz9477_regs,
1341 		.masks = ksz9477_masks,
1342 		.shifts = ksz9477_shifts,
1343 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1344 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1345 		.supports_mii	= {false, false, false, false,
1346 				   false, true, true},
1347 		.supports_rmii	= {false, false, false, false,
1348 				   false, true, true},
1349 		.supports_rgmii = {false, false, false, false,
1350 				   false, true, true},
1351 		.internal_phy	= {true, true, true, true,
1352 				   true, false, false},
1353 		.gbit_capable	= {true, true, true, true, true, true, true},
1354 	},
1355 
1356 	[KSZ9893] = {
1357 		.chip_id = KSZ9893_CHIP_ID,
1358 		.dev_name = "KSZ9893",
1359 		.num_vlans = 4096,
1360 		.num_alus = 4096,
1361 		.num_statics = 16,
1362 		.cpu_ports = 0x07,	/* can be configured as cpu port */
1363 		.port_cnt = 3,		/* total port count */
1364 		.port_nirqs = 2,
1365 		.num_tx_queues = 4,
1366 		.ops = &ksz9477_dev_ops,
1367 		.mib_names = ksz9477_mib_names,
1368 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1369 		.reg_mib_cnt = MIB_COUNTER_NUM,
1370 		.regs = ksz9477_regs,
1371 		.masks = ksz9477_masks,
1372 		.shifts = ksz9477_shifts,
1373 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1374 		.xmii_ctrl1 = ksz8795_xmii_ctrl1, /* Same as ksz8795 */
1375 		.supports_mii = {false, false, true},
1376 		.supports_rmii = {false, false, true},
1377 		.supports_rgmii = {false, false, true},
1378 		.internal_phy = {true, true, false},
1379 		.gbit_capable = {true, true, true},
1380 	},
1381 
1382 	[KSZ9563] = {
1383 		.chip_id = KSZ9563_CHIP_ID,
1384 		.dev_name = "KSZ9563",
1385 		.num_vlans = 4096,
1386 		.num_alus = 4096,
1387 		.num_statics = 16,
1388 		.cpu_ports = 0x07,	/* can be configured as cpu port */
1389 		.port_cnt = 3,		/* total port count */
1390 		.port_nirqs = 3,
1391 		.num_tx_queues = 4,
1392 		.tc_cbs_supported = true,
1393 		.tc_ets_supported = true,
1394 		.ops = &ksz9477_dev_ops,
1395 		.mib_names = ksz9477_mib_names,
1396 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1397 		.reg_mib_cnt = MIB_COUNTER_NUM,
1398 		.regs = ksz9477_regs,
1399 		.masks = ksz9477_masks,
1400 		.shifts = ksz9477_shifts,
1401 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1402 		.xmii_ctrl1 = ksz8795_xmii_ctrl1, /* Same as ksz8795 */
1403 		.supports_mii = {false, false, true},
1404 		.supports_rmii = {false, false, true},
1405 		.supports_rgmii = {false, false, true},
1406 		.internal_phy = {true, true, false},
1407 		.gbit_capable = {true, true, true},
1408 	},
1409 
1410 	[KSZ9567] = {
1411 		.chip_id = KSZ9567_CHIP_ID,
1412 		.dev_name = "KSZ9567",
1413 		.num_vlans = 4096,
1414 		.num_alus = 4096,
1415 		.num_statics = 16,
1416 		.cpu_ports = 0x7F,	/* can be configured as cpu port */
1417 		.port_cnt = 7,		/* total physical port count */
1418 		.port_nirqs = 3,
1419 		.num_tx_queues = 4,
1420 		.tc_cbs_supported = true,
1421 		.tc_ets_supported = true,
1422 		.ops = &ksz9477_dev_ops,
1423 		.mib_names = ksz9477_mib_names,
1424 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1425 		.reg_mib_cnt = MIB_COUNTER_NUM,
1426 		.regs = ksz9477_regs,
1427 		.masks = ksz9477_masks,
1428 		.shifts = ksz9477_shifts,
1429 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1430 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1431 		.supports_mii	= {false, false, false, false,
1432 				   false, true, true},
1433 		.supports_rmii	= {false, false, false, false,
1434 				   false, true, true},
1435 		.supports_rgmii = {false, false, false, false,
1436 				   false, true, true},
1437 		.internal_phy	= {true, true, true, true,
1438 				   true, false, false},
1439 		.gbit_capable	= {true, true, true, true, true, true, true},
1440 	},
1441 
1442 	[LAN9370] = {
1443 		.chip_id = LAN9370_CHIP_ID,
1444 		.dev_name = "LAN9370",
1445 		.num_vlans = 4096,
1446 		.num_alus = 1024,
1447 		.num_statics = 256,
1448 		.cpu_ports = 0x10,	/* can be configured as cpu port */
1449 		.port_cnt = 5,		/* total physical port count */
1450 		.port_nirqs = 6,
1451 		.num_tx_queues = 8,
1452 		.tc_cbs_supported = true,
1453 		.tc_ets_supported = true,
1454 		.ops = &lan937x_dev_ops,
1455 		.mib_names = ksz9477_mib_names,
1456 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1457 		.reg_mib_cnt = MIB_COUNTER_NUM,
1458 		.regs = ksz9477_regs,
1459 		.masks = lan937x_masks,
1460 		.shifts = lan937x_shifts,
1461 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1462 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1463 		.supports_mii = {false, false, false, false, true},
1464 		.supports_rmii = {false, false, false, false, true},
1465 		.supports_rgmii = {false, false, false, false, true},
1466 		.internal_phy = {true, true, true, true, false},
1467 	},
1468 
1469 	[LAN9371] = {
1470 		.chip_id = LAN9371_CHIP_ID,
1471 		.dev_name = "LAN9371",
1472 		.num_vlans = 4096,
1473 		.num_alus = 1024,
1474 		.num_statics = 256,
1475 		.cpu_ports = 0x30,	/* can be configured as cpu port */
1476 		.port_cnt = 6,		/* total physical port count */
1477 		.port_nirqs = 6,
1478 		.num_tx_queues = 8,
1479 		.tc_cbs_supported = true,
1480 		.tc_ets_supported = true,
1481 		.ops = &lan937x_dev_ops,
1482 		.mib_names = ksz9477_mib_names,
1483 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1484 		.reg_mib_cnt = MIB_COUNTER_NUM,
1485 		.regs = ksz9477_regs,
1486 		.masks = lan937x_masks,
1487 		.shifts = lan937x_shifts,
1488 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1489 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1490 		.supports_mii = {false, false, false, false, true, true},
1491 		.supports_rmii = {false, false, false, false, true, true},
1492 		.supports_rgmii = {false, false, false, false, true, true},
1493 		.internal_phy = {true, true, true, true, false, false},
1494 	},
1495 
1496 	[LAN9372] = {
1497 		.chip_id = LAN9372_CHIP_ID,
1498 		.dev_name = "LAN9372",
1499 		.num_vlans = 4096,
1500 		.num_alus = 1024,
1501 		.num_statics = 256,
1502 		.cpu_ports = 0x30,	/* can be configured as cpu port */
1503 		.port_cnt = 8,		/* total physical port count */
1504 		.port_nirqs = 6,
1505 		.num_tx_queues = 8,
1506 		.tc_cbs_supported = true,
1507 		.tc_ets_supported = true,
1508 		.ops = &lan937x_dev_ops,
1509 		.mib_names = ksz9477_mib_names,
1510 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1511 		.reg_mib_cnt = MIB_COUNTER_NUM,
1512 		.regs = ksz9477_regs,
1513 		.masks = lan937x_masks,
1514 		.shifts = lan937x_shifts,
1515 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1516 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1517 		.supports_mii	= {false, false, false, false,
1518 				   true, true, false, false},
1519 		.supports_rmii	= {false, false, false, false,
1520 				   true, true, false, false},
1521 		.supports_rgmii = {false, false, false, false,
1522 				   true, true, false, false},
1523 		.internal_phy	= {true, true, true, true,
1524 				   false, false, true, true},
1525 	},
1526 
1527 	[LAN9373] = {
1528 		.chip_id = LAN9373_CHIP_ID,
1529 		.dev_name = "LAN9373",
1530 		.num_vlans = 4096,
1531 		.num_alus = 1024,
1532 		.num_statics = 256,
1533 		.cpu_ports = 0x38,	/* can be configured as cpu port */
1534 		.port_cnt = 5,		/* total physical port count */
1535 		.port_nirqs = 6,
1536 		.num_tx_queues = 8,
1537 		.tc_cbs_supported = true,
1538 		.tc_ets_supported = true,
1539 		.ops = &lan937x_dev_ops,
1540 		.mib_names = ksz9477_mib_names,
1541 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1542 		.reg_mib_cnt = MIB_COUNTER_NUM,
1543 		.regs = ksz9477_regs,
1544 		.masks = lan937x_masks,
1545 		.shifts = lan937x_shifts,
1546 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1547 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1548 		.supports_mii	= {false, false, false, false,
1549 				   true, true, false, false},
1550 		.supports_rmii	= {false, false, false, false,
1551 				   true, true, false, false},
1552 		.supports_rgmii = {false, false, false, false,
1553 				   true, true, false, false},
1554 		.internal_phy	= {true, true, true, false,
1555 				   false, false, true, true},
1556 	},
1557 
1558 	[LAN9374] = {
1559 		.chip_id = LAN9374_CHIP_ID,
1560 		.dev_name = "LAN9374",
1561 		.num_vlans = 4096,
1562 		.num_alus = 1024,
1563 		.num_statics = 256,
1564 		.cpu_ports = 0x30,	/* can be configured as cpu port */
1565 		.port_cnt = 8,		/* total physical port count */
1566 		.port_nirqs = 6,
1567 		.num_tx_queues = 8,
1568 		.tc_cbs_supported = true,
1569 		.tc_ets_supported = true,
1570 		.ops = &lan937x_dev_ops,
1571 		.mib_names = ksz9477_mib_names,
1572 		.mib_cnt = ARRAY_SIZE(ksz9477_mib_names),
1573 		.reg_mib_cnt = MIB_COUNTER_NUM,
1574 		.regs = ksz9477_regs,
1575 		.masks = lan937x_masks,
1576 		.shifts = lan937x_shifts,
1577 		.xmii_ctrl0 = ksz9477_xmii_ctrl0,
1578 		.xmii_ctrl1 = ksz9477_xmii_ctrl1,
1579 		.supports_mii	= {false, false, false, false,
1580 				   true, true, false, false},
1581 		.supports_rmii	= {false, false, false, false,
1582 				   true, true, false, false},
1583 		.supports_rgmii = {false, false, false, false,
1584 				   true, true, false, false},
1585 		.internal_phy	= {true, true, true, true,
1586 				   false, false, true, true},
1587 	},
1588 };
1589 EXPORT_SYMBOL_GPL(ksz_switch_chips);
1590 
1591 static const struct ksz_chip_data *ksz_lookup_info(unsigned int prod_num)
1592 {
1593 	int i;
1594 
1595 	for (i = 0; i < ARRAY_SIZE(ksz_switch_chips); i++) {
1596 		const struct ksz_chip_data *chip = &ksz_switch_chips[i];
1597 
1598 		if (chip->chip_id == prod_num)
1599 			return chip;
1600 	}
1601 
1602 	return NULL;
1603 }
1604 
1605 static int ksz_check_device_id(struct ksz_device *dev)
1606 {
1607 	const struct ksz_chip_data *dt_chip_data;
1608 
1609 	dt_chip_data = of_device_get_match_data(dev->dev);
1610 
1611 	/* Check for Device Tree and Chip ID */
1612 	if (dt_chip_data->chip_id != dev->chip_id) {
1613 		dev_err(dev->dev,
1614 			"Device tree specifies chip %s but found %s, please fix it!\n",
1615 			dt_chip_data->dev_name, dev->info->dev_name);
1616 		return -ENODEV;
1617 	}
1618 
1619 	return 0;
1620 }
1621 
1622 static void ksz_phylink_get_caps(struct dsa_switch *ds, int port,
1623 				 struct phylink_config *config)
1624 {
1625 	struct ksz_device *dev = ds->priv;
1626 
1627 	if (dev->info->supports_mii[port])
1628 		__set_bit(PHY_INTERFACE_MODE_MII, config->supported_interfaces);
1629 
1630 	if (dev->info->supports_rmii[port])
1631 		__set_bit(PHY_INTERFACE_MODE_RMII,
1632 			  config->supported_interfaces);
1633 
1634 	if (dev->info->supports_rgmii[port])
1635 		phy_interface_set_rgmii(config->supported_interfaces);
1636 
1637 	if (dev->info->internal_phy[port]) {
1638 		__set_bit(PHY_INTERFACE_MODE_INTERNAL,
1639 			  config->supported_interfaces);
1640 		/* Compatibility for phylib's default interface type when the
1641 		 * phy-mode property is absent
1642 		 */
1643 		__set_bit(PHY_INTERFACE_MODE_GMII,
1644 			  config->supported_interfaces);
1645 	}
1646 
1647 	if (dev->dev_ops->get_caps)
1648 		dev->dev_ops->get_caps(dev, port, config);
1649 }
1650 
1651 void ksz_r_mib_stats64(struct ksz_device *dev, int port)
1652 {
1653 	struct ethtool_pause_stats *pstats;
1654 	struct rtnl_link_stats64 *stats;
1655 	struct ksz_stats_raw *raw;
1656 	struct ksz_port_mib *mib;
1657 
1658 	mib = &dev->ports[port].mib;
1659 	stats = &mib->stats64;
1660 	pstats = &mib->pause_stats;
1661 	raw = (struct ksz_stats_raw *)mib->counters;
1662 
1663 	spin_lock(&mib->stats64_lock);
1664 
1665 	stats->rx_packets = raw->rx_bcast + raw->rx_mcast + raw->rx_ucast +
1666 		raw->rx_pause;
1667 	stats->tx_packets = raw->tx_bcast + raw->tx_mcast + raw->tx_ucast +
1668 		raw->tx_pause;
1669 
1670 	/* HW counters are counting bytes + FCS which is not acceptable
1671 	 * for rtnl_link_stats64 interface
1672 	 */
1673 	stats->rx_bytes = raw->rx_total - stats->rx_packets * ETH_FCS_LEN;
1674 	stats->tx_bytes = raw->tx_total - stats->tx_packets * ETH_FCS_LEN;
1675 
1676 	stats->rx_length_errors = raw->rx_undersize + raw->rx_fragments +
1677 		raw->rx_oversize;
1678 
1679 	stats->rx_crc_errors = raw->rx_crc_err;
1680 	stats->rx_frame_errors = raw->rx_align_err;
1681 	stats->rx_dropped = raw->rx_discards;
1682 	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
1683 		stats->rx_frame_errors  + stats->rx_dropped;
1684 
1685 	stats->tx_window_errors = raw->tx_late_col;
1686 	stats->tx_fifo_errors = raw->tx_discards;
1687 	stats->tx_aborted_errors = raw->tx_exc_col;
1688 	stats->tx_errors = stats->tx_window_errors + stats->tx_fifo_errors +
1689 		stats->tx_aborted_errors;
1690 
1691 	stats->multicast = raw->rx_mcast;
1692 	stats->collisions = raw->tx_total_col;
1693 
1694 	pstats->tx_pause_frames = raw->tx_pause;
1695 	pstats->rx_pause_frames = raw->rx_pause;
1696 
1697 	spin_unlock(&mib->stats64_lock);
1698 }
1699 
1700 void ksz88xx_r_mib_stats64(struct ksz_device *dev, int port)
1701 {
1702 	struct ethtool_pause_stats *pstats;
1703 	struct rtnl_link_stats64 *stats;
1704 	struct ksz88xx_stats_raw *raw;
1705 	struct ksz_port_mib *mib;
1706 
1707 	mib = &dev->ports[port].mib;
1708 	stats = &mib->stats64;
1709 	pstats = &mib->pause_stats;
1710 	raw = (struct ksz88xx_stats_raw *)mib->counters;
1711 
1712 	spin_lock(&mib->stats64_lock);
1713 
1714 	stats->rx_packets = raw->rx_bcast + raw->rx_mcast + raw->rx_ucast +
1715 		raw->rx_pause;
1716 	stats->tx_packets = raw->tx_bcast + raw->tx_mcast + raw->tx_ucast +
1717 		raw->tx_pause;
1718 
1719 	/* HW counters are counting bytes + FCS which is not acceptable
1720 	 * for rtnl_link_stats64 interface
1721 	 */
1722 	stats->rx_bytes = raw->rx + raw->rx_hi - stats->rx_packets * ETH_FCS_LEN;
1723 	stats->tx_bytes = raw->tx + raw->tx_hi - stats->tx_packets * ETH_FCS_LEN;
1724 
1725 	stats->rx_length_errors = raw->rx_undersize + raw->rx_fragments +
1726 		raw->rx_oversize;
1727 
1728 	stats->rx_crc_errors = raw->rx_crc_err;
1729 	stats->rx_frame_errors = raw->rx_align_err;
1730 	stats->rx_dropped = raw->rx_discards;
1731 	stats->rx_errors = stats->rx_length_errors + stats->rx_crc_errors +
1732 		stats->rx_frame_errors  + stats->rx_dropped;
1733 
1734 	stats->tx_window_errors = raw->tx_late_col;
1735 	stats->tx_fifo_errors = raw->tx_discards;
1736 	stats->tx_aborted_errors = raw->tx_exc_col;
1737 	stats->tx_errors = stats->tx_window_errors + stats->tx_fifo_errors +
1738 		stats->tx_aborted_errors;
1739 
1740 	stats->multicast = raw->rx_mcast;
1741 	stats->collisions = raw->tx_total_col;
1742 
1743 	pstats->tx_pause_frames = raw->tx_pause;
1744 	pstats->rx_pause_frames = raw->rx_pause;
1745 
1746 	spin_unlock(&mib->stats64_lock);
1747 }
1748 
1749 static void ksz_get_stats64(struct dsa_switch *ds, int port,
1750 			    struct rtnl_link_stats64 *s)
1751 {
1752 	struct ksz_device *dev = ds->priv;
1753 	struct ksz_port_mib *mib;
1754 
1755 	mib = &dev->ports[port].mib;
1756 
1757 	spin_lock(&mib->stats64_lock);
1758 	memcpy(s, &mib->stats64, sizeof(*s));
1759 	spin_unlock(&mib->stats64_lock);
1760 }
1761 
1762 static void ksz_get_pause_stats(struct dsa_switch *ds, int port,
1763 				struct ethtool_pause_stats *pause_stats)
1764 {
1765 	struct ksz_device *dev = ds->priv;
1766 	struct ksz_port_mib *mib;
1767 
1768 	mib = &dev->ports[port].mib;
1769 
1770 	spin_lock(&mib->stats64_lock);
1771 	memcpy(pause_stats, &mib->pause_stats, sizeof(*pause_stats));
1772 	spin_unlock(&mib->stats64_lock);
1773 }
1774 
1775 static void ksz_get_strings(struct dsa_switch *ds, int port,
1776 			    u32 stringset, uint8_t *buf)
1777 {
1778 	struct ksz_device *dev = ds->priv;
1779 	int i;
1780 
1781 	if (stringset != ETH_SS_STATS)
1782 		return;
1783 
1784 	for (i = 0; i < dev->info->mib_cnt; i++) {
1785 		memcpy(buf + i * ETH_GSTRING_LEN,
1786 		       dev->info->mib_names[i].string, ETH_GSTRING_LEN);
1787 	}
1788 }
1789 
1790 static void ksz_update_port_member(struct ksz_device *dev, int port)
1791 {
1792 	struct ksz_port *p = &dev->ports[port];
1793 	struct dsa_switch *ds = dev->ds;
1794 	u8 port_member = 0, cpu_port;
1795 	const struct dsa_port *dp;
1796 	int i, j;
1797 
1798 	if (!dsa_is_user_port(ds, port))
1799 		return;
1800 
1801 	dp = dsa_to_port(ds, port);
1802 	cpu_port = BIT(dsa_upstream_port(ds, port));
1803 
1804 	for (i = 0; i < ds->num_ports; i++) {
1805 		const struct dsa_port *other_dp = dsa_to_port(ds, i);
1806 		struct ksz_port *other_p = &dev->ports[i];
1807 		u8 val = 0;
1808 
1809 		if (!dsa_is_user_port(ds, i))
1810 			continue;
1811 		if (port == i)
1812 			continue;
1813 		if (!dsa_port_bridge_same(dp, other_dp))
1814 			continue;
1815 		if (other_p->stp_state != BR_STATE_FORWARDING)
1816 			continue;
1817 
1818 		if (p->stp_state == BR_STATE_FORWARDING) {
1819 			val |= BIT(port);
1820 			port_member |= BIT(i);
1821 		}
1822 
1823 		/* Retain port [i]'s relationship to other ports than [port] */
1824 		for (j = 0; j < ds->num_ports; j++) {
1825 			const struct dsa_port *third_dp;
1826 			struct ksz_port *third_p;
1827 
1828 			if (j == i)
1829 				continue;
1830 			if (j == port)
1831 				continue;
1832 			if (!dsa_is_user_port(ds, j))
1833 				continue;
1834 			third_p = &dev->ports[j];
1835 			if (third_p->stp_state != BR_STATE_FORWARDING)
1836 				continue;
1837 			third_dp = dsa_to_port(ds, j);
1838 			if (dsa_port_bridge_same(other_dp, third_dp))
1839 				val |= BIT(j);
1840 		}
1841 
1842 		dev->dev_ops->cfg_port_member(dev, i, val | cpu_port);
1843 	}
1844 
1845 	dev->dev_ops->cfg_port_member(dev, port, port_member | cpu_port);
1846 }
1847 
1848 static int ksz_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
1849 {
1850 	struct ksz_device *dev = bus->priv;
1851 	u16 val;
1852 	int ret;
1853 
1854 	ret = dev->dev_ops->r_phy(dev, addr, regnum, &val);
1855 	if (ret < 0)
1856 		return ret;
1857 
1858 	return val;
1859 }
1860 
1861 static int ksz_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
1862 			     u16 val)
1863 {
1864 	struct ksz_device *dev = bus->priv;
1865 
1866 	return dev->dev_ops->w_phy(dev, addr, regnum, val);
1867 }
1868 
1869 static int ksz_irq_phy_setup(struct ksz_device *dev)
1870 {
1871 	struct dsa_switch *ds = dev->ds;
1872 	int phy;
1873 	int irq;
1874 	int ret;
1875 
1876 	for (phy = 0; phy < KSZ_MAX_NUM_PORTS; phy++) {
1877 		if (BIT(phy) & ds->phys_mii_mask) {
1878 			irq = irq_find_mapping(dev->ports[phy].pirq.domain,
1879 					       PORT_SRC_PHY_INT);
1880 			if (irq < 0) {
1881 				ret = irq;
1882 				goto out;
1883 			}
1884 			ds->slave_mii_bus->irq[phy] = irq;
1885 		}
1886 	}
1887 	return 0;
1888 out:
1889 	while (phy--)
1890 		if (BIT(phy) & ds->phys_mii_mask)
1891 			irq_dispose_mapping(ds->slave_mii_bus->irq[phy]);
1892 
1893 	return ret;
1894 }
1895 
1896 static void ksz_irq_phy_free(struct ksz_device *dev)
1897 {
1898 	struct dsa_switch *ds = dev->ds;
1899 	int phy;
1900 
1901 	for (phy = 0; phy < KSZ_MAX_NUM_PORTS; phy++)
1902 		if (BIT(phy) & ds->phys_mii_mask)
1903 			irq_dispose_mapping(ds->slave_mii_bus->irq[phy]);
1904 }
1905 
1906 static int ksz_mdio_register(struct ksz_device *dev)
1907 {
1908 	struct dsa_switch *ds = dev->ds;
1909 	struct device_node *mdio_np;
1910 	struct mii_bus *bus;
1911 	int ret;
1912 
1913 	mdio_np = of_get_child_by_name(dev->dev->of_node, "mdio");
1914 	if (!mdio_np)
1915 		return 0;
1916 
1917 	bus = devm_mdiobus_alloc(ds->dev);
1918 	if (!bus) {
1919 		of_node_put(mdio_np);
1920 		return -ENOMEM;
1921 	}
1922 
1923 	bus->priv = dev;
1924 	bus->read = ksz_sw_mdio_read;
1925 	bus->write = ksz_sw_mdio_write;
1926 	bus->name = "ksz slave smi";
1927 	snprintf(bus->id, MII_BUS_ID_SIZE, "SMI-%d", ds->index);
1928 	bus->parent = ds->dev;
1929 	bus->phy_mask = ~ds->phys_mii_mask;
1930 
1931 	ds->slave_mii_bus = bus;
1932 
1933 	if (dev->irq > 0) {
1934 		ret = ksz_irq_phy_setup(dev);
1935 		if (ret) {
1936 			of_node_put(mdio_np);
1937 			return ret;
1938 		}
1939 	}
1940 
1941 	ret = devm_of_mdiobus_register(ds->dev, bus, mdio_np);
1942 	if (ret) {
1943 		dev_err(ds->dev, "unable to register MDIO bus %s\n",
1944 			bus->id);
1945 		if (dev->irq > 0)
1946 			ksz_irq_phy_free(dev);
1947 	}
1948 
1949 	of_node_put(mdio_np);
1950 
1951 	return ret;
1952 }
1953 
1954 static void ksz_irq_mask(struct irq_data *d)
1955 {
1956 	struct ksz_irq *kirq = irq_data_get_irq_chip_data(d);
1957 
1958 	kirq->masked |= BIT(d->hwirq);
1959 }
1960 
1961 static void ksz_irq_unmask(struct irq_data *d)
1962 {
1963 	struct ksz_irq *kirq = irq_data_get_irq_chip_data(d);
1964 
1965 	kirq->masked &= ~BIT(d->hwirq);
1966 }
1967 
1968 static void ksz_irq_bus_lock(struct irq_data *d)
1969 {
1970 	struct ksz_irq *kirq  = irq_data_get_irq_chip_data(d);
1971 
1972 	mutex_lock(&kirq->dev->lock_irq);
1973 }
1974 
1975 static void ksz_irq_bus_sync_unlock(struct irq_data *d)
1976 {
1977 	struct ksz_irq *kirq  = irq_data_get_irq_chip_data(d);
1978 	struct ksz_device *dev = kirq->dev;
1979 	int ret;
1980 
1981 	ret = ksz_write32(dev, kirq->reg_mask, kirq->masked);
1982 	if (ret)
1983 		dev_err(dev->dev, "failed to change IRQ mask\n");
1984 
1985 	mutex_unlock(&dev->lock_irq);
1986 }
1987 
1988 static const struct irq_chip ksz_irq_chip = {
1989 	.name			= "ksz-irq",
1990 	.irq_mask		= ksz_irq_mask,
1991 	.irq_unmask		= ksz_irq_unmask,
1992 	.irq_bus_lock		= ksz_irq_bus_lock,
1993 	.irq_bus_sync_unlock	= ksz_irq_bus_sync_unlock,
1994 };
1995 
1996 static int ksz_irq_domain_map(struct irq_domain *d,
1997 			      unsigned int irq, irq_hw_number_t hwirq)
1998 {
1999 	irq_set_chip_data(irq, d->host_data);
2000 	irq_set_chip_and_handler(irq, &ksz_irq_chip, handle_level_irq);
2001 	irq_set_noprobe(irq);
2002 
2003 	return 0;
2004 }
2005 
2006 static const struct irq_domain_ops ksz_irq_domain_ops = {
2007 	.map	= ksz_irq_domain_map,
2008 	.xlate	= irq_domain_xlate_twocell,
2009 };
2010 
2011 static void ksz_irq_free(struct ksz_irq *kirq)
2012 {
2013 	int irq, virq;
2014 
2015 	free_irq(kirq->irq_num, kirq);
2016 
2017 	for (irq = 0; irq < kirq->nirqs; irq++) {
2018 		virq = irq_find_mapping(kirq->domain, irq);
2019 		irq_dispose_mapping(virq);
2020 	}
2021 
2022 	irq_domain_remove(kirq->domain);
2023 }
2024 
2025 static irqreturn_t ksz_irq_thread_fn(int irq, void *dev_id)
2026 {
2027 	struct ksz_irq *kirq = dev_id;
2028 	unsigned int nhandled = 0;
2029 	struct ksz_device *dev;
2030 	unsigned int sub_irq;
2031 	u8 data;
2032 	int ret;
2033 	u8 n;
2034 
2035 	dev = kirq->dev;
2036 
2037 	/* Read interrupt status register */
2038 	ret = ksz_read8(dev, kirq->reg_status, &data);
2039 	if (ret)
2040 		goto out;
2041 
2042 	for (n = 0; n < kirq->nirqs; ++n) {
2043 		if (data & BIT(n)) {
2044 			sub_irq = irq_find_mapping(kirq->domain, n);
2045 			handle_nested_irq(sub_irq);
2046 			++nhandled;
2047 		}
2048 	}
2049 out:
2050 	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
2051 }
2052 
2053 static int ksz_irq_common_setup(struct ksz_device *dev, struct ksz_irq *kirq)
2054 {
2055 	int ret, n;
2056 
2057 	kirq->dev = dev;
2058 	kirq->masked = ~0;
2059 
2060 	kirq->domain = irq_domain_add_simple(dev->dev->of_node, kirq->nirqs, 0,
2061 					     &ksz_irq_domain_ops, kirq);
2062 	if (!kirq->domain)
2063 		return -ENOMEM;
2064 
2065 	for (n = 0; n < kirq->nirqs; n++)
2066 		irq_create_mapping(kirq->domain, n);
2067 
2068 	ret = request_threaded_irq(kirq->irq_num, NULL, ksz_irq_thread_fn,
2069 				   IRQF_ONESHOT, kirq->name, kirq);
2070 	if (ret)
2071 		goto out;
2072 
2073 	return 0;
2074 
2075 out:
2076 	ksz_irq_free(kirq);
2077 
2078 	return ret;
2079 }
2080 
2081 static int ksz_girq_setup(struct ksz_device *dev)
2082 {
2083 	struct ksz_irq *girq = &dev->girq;
2084 
2085 	girq->nirqs = dev->info->port_cnt;
2086 	girq->reg_mask = REG_SW_PORT_INT_MASK__1;
2087 	girq->reg_status = REG_SW_PORT_INT_STATUS__1;
2088 	snprintf(girq->name, sizeof(girq->name), "global_port_irq");
2089 
2090 	girq->irq_num = dev->irq;
2091 
2092 	return ksz_irq_common_setup(dev, girq);
2093 }
2094 
2095 static int ksz_pirq_setup(struct ksz_device *dev, u8 p)
2096 {
2097 	struct ksz_irq *pirq = &dev->ports[p].pirq;
2098 
2099 	pirq->nirqs = dev->info->port_nirqs;
2100 	pirq->reg_mask = dev->dev_ops->get_port_addr(p, REG_PORT_INT_MASK);
2101 	pirq->reg_status = dev->dev_ops->get_port_addr(p, REG_PORT_INT_STATUS);
2102 	snprintf(pirq->name, sizeof(pirq->name), "port_irq-%d", p);
2103 
2104 	pirq->irq_num = irq_find_mapping(dev->girq.domain, p);
2105 	if (pirq->irq_num < 0)
2106 		return pirq->irq_num;
2107 
2108 	return ksz_irq_common_setup(dev, pirq);
2109 }
2110 
2111 static int ksz_setup(struct dsa_switch *ds)
2112 {
2113 	struct ksz_device *dev = ds->priv;
2114 	struct dsa_port *dp;
2115 	struct ksz_port *p;
2116 	const u16 *regs;
2117 	int ret;
2118 
2119 	regs = dev->info->regs;
2120 
2121 	dev->vlan_cache = devm_kcalloc(dev->dev, sizeof(struct vlan_table),
2122 				       dev->info->num_vlans, GFP_KERNEL);
2123 	if (!dev->vlan_cache)
2124 		return -ENOMEM;
2125 
2126 	ret = dev->dev_ops->reset(dev);
2127 	if (ret) {
2128 		dev_err(ds->dev, "failed to reset switch\n");
2129 		return ret;
2130 	}
2131 
2132 	/* set broadcast storm protection 10% rate */
2133 	regmap_update_bits(ksz_regmap_16(dev), regs[S_BROADCAST_CTRL],
2134 			   BROADCAST_STORM_RATE,
2135 			   (BROADCAST_STORM_VALUE *
2136 			   BROADCAST_STORM_PROT_RATE) / 100);
2137 
2138 	dev->dev_ops->config_cpu_port(ds);
2139 
2140 	dev->dev_ops->enable_stp_addr(dev);
2141 
2142 	ds->num_tx_queues = dev->info->num_tx_queues;
2143 
2144 	regmap_update_bits(ksz_regmap_8(dev), regs[S_MULTICAST_CTRL],
2145 			   MULTICAST_STORM_DISABLE, MULTICAST_STORM_DISABLE);
2146 
2147 	ksz_init_mib_timer(dev);
2148 
2149 	ds->configure_vlan_while_not_filtering = false;
2150 
2151 	if (dev->dev_ops->setup) {
2152 		ret = dev->dev_ops->setup(ds);
2153 		if (ret)
2154 			return ret;
2155 	}
2156 
2157 	/* Start with learning disabled on standalone user ports, and enabled
2158 	 * on the CPU port. In lack of other finer mechanisms, learning on the
2159 	 * CPU port will avoid flooding bridge local addresses on the network
2160 	 * in some cases.
2161 	 */
2162 	p = &dev->ports[dev->cpu_port];
2163 	p->learning = true;
2164 
2165 	if (dev->irq > 0) {
2166 		ret = ksz_girq_setup(dev);
2167 		if (ret)
2168 			return ret;
2169 
2170 		dsa_switch_for_each_user_port(dp, dev->ds) {
2171 			ret = ksz_pirq_setup(dev, dp->index);
2172 			if (ret)
2173 				goto out_girq;
2174 
2175 			ret = ksz_ptp_irq_setup(ds, dp->index);
2176 			if (ret)
2177 				goto out_pirq;
2178 		}
2179 	}
2180 
2181 	ret = ksz_ptp_clock_register(ds);
2182 	if (ret) {
2183 		dev_err(dev->dev, "Failed to register PTP clock: %d\n", ret);
2184 		goto out_ptpirq;
2185 	}
2186 
2187 	ret = ksz_mdio_register(dev);
2188 	if (ret < 0) {
2189 		dev_err(dev->dev, "failed to register the mdio");
2190 		goto out_ptp_clock_unregister;
2191 	}
2192 
2193 	/* start switch */
2194 	regmap_update_bits(ksz_regmap_8(dev), regs[S_START_CTRL],
2195 			   SW_START, SW_START);
2196 
2197 	return 0;
2198 
2199 out_ptp_clock_unregister:
2200 	ksz_ptp_clock_unregister(ds);
2201 out_ptpirq:
2202 	if (dev->irq > 0)
2203 		dsa_switch_for_each_user_port(dp, dev->ds)
2204 			ksz_ptp_irq_free(ds, dp->index);
2205 out_pirq:
2206 	if (dev->irq > 0)
2207 		dsa_switch_for_each_user_port(dp, dev->ds)
2208 			ksz_irq_free(&dev->ports[dp->index].pirq);
2209 out_girq:
2210 	if (dev->irq > 0)
2211 		ksz_irq_free(&dev->girq);
2212 
2213 	return ret;
2214 }
2215 
2216 static void ksz_teardown(struct dsa_switch *ds)
2217 {
2218 	struct ksz_device *dev = ds->priv;
2219 	struct dsa_port *dp;
2220 
2221 	ksz_ptp_clock_unregister(ds);
2222 
2223 	if (dev->irq > 0) {
2224 		dsa_switch_for_each_user_port(dp, dev->ds) {
2225 			ksz_ptp_irq_free(ds, dp->index);
2226 
2227 			ksz_irq_free(&dev->ports[dp->index].pirq);
2228 		}
2229 
2230 		ksz_irq_free(&dev->girq);
2231 	}
2232 
2233 	if (dev->dev_ops->teardown)
2234 		dev->dev_ops->teardown(ds);
2235 }
2236 
2237 static void port_r_cnt(struct ksz_device *dev, int port)
2238 {
2239 	struct ksz_port_mib *mib = &dev->ports[port].mib;
2240 	u64 *dropped;
2241 
2242 	/* Some ports may not have MIB counters before SWITCH_COUNTER_NUM. */
2243 	while (mib->cnt_ptr < dev->info->reg_mib_cnt) {
2244 		dev->dev_ops->r_mib_cnt(dev, port, mib->cnt_ptr,
2245 					&mib->counters[mib->cnt_ptr]);
2246 		++mib->cnt_ptr;
2247 	}
2248 
2249 	/* last one in storage */
2250 	dropped = &mib->counters[dev->info->mib_cnt];
2251 
2252 	/* Some ports may not have MIB counters after SWITCH_COUNTER_NUM. */
2253 	while (mib->cnt_ptr < dev->info->mib_cnt) {
2254 		dev->dev_ops->r_mib_pkt(dev, port, mib->cnt_ptr,
2255 					dropped, &mib->counters[mib->cnt_ptr]);
2256 		++mib->cnt_ptr;
2257 	}
2258 	mib->cnt_ptr = 0;
2259 }
2260 
2261 static void ksz_mib_read_work(struct work_struct *work)
2262 {
2263 	struct ksz_device *dev = container_of(work, struct ksz_device,
2264 					      mib_read.work);
2265 	struct ksz_port_mib *mib;
2266 	struct ksz_port *p;
2267 	int i;
2268 
2269 	for (i = 0; i < dev->info->port_cnt; i++) {
2270 		if (dsa_is_unused_port(dev->ds, i))
2271 			continue;
2272 
2273 		p = &dev->ports[i];
2274 		mib = &p->mib;
2275 		mutex_lock(&mib->cnt_mutex);
2276 
2277 		/* Only read MIB counters when the port is told to do.
2278 		 * If not, read only dropped counters when link is not up.
2279 		 */
2280 		if (!p->read) {
2281 			const struct dsa_port *dp = dsa_to_port(dev->ds, i);
2282 
2283 			if (!netif_carrier_ok(dp->slave))
2284 				mib->cnt_ptr = dev->info->reg_mib_cnt;
2285 		}
2286 		port_r_cnt(dev, i);
2287 		p->read = false;
2288 
2289 		if (dev->dev_ops->r_mib_stat64)
2290 			dev->dev_ops->r_mib_stat64(dev, i);
2291 
2292 		mutex_unlock(&mib->cnt_mutex);
2293 	}
2294 
2295 	schedule_delayed_work(&dev->mib_read, dev->mib_read_interval);
2296 }
2297 
2298 void ksz_init_mib_timer(struct ksz_device *dev)
2299 {
2300 	int i;
2301 
2302 	INIT_DELAYED_WORK(&dev->mib_read, ksz_mib_read_work);
2303 
2304 	for (i = 0; i < dev->info->port_cnt; i++) {
2305 		struct ksz_port_mib *mib = &dev->ports[i].mib;
2306 
2307 		dev->dev_ops->port_init_cnt(dev, i);
2308 
2309 		mib->cnt_ptr = 0;
2310 		memset(mib->counters, 0, dev->info->mib_cnt * sizeof(u64));
2311 	}
2312 }
2313 
2314 static int ksz_phy_read16(struct dsa_switch *ds, int addr, int reg)
2315 {
2316 	struct ksz_device *dev = ds->priv;
2317 	u16 val = 0xffff;
2318 	int ret;
2319 
2320 	ret = dev->dev_ops->r_phy(dev, addr, reg, &val);
2321 	if (ret)
2322 		return ret;
2323 
2324 	return val;
2325 }
2326 
2327 static int ksz_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
2328 {
2329 	struct ksz_device *dev = ds->priv;
2330 	int ret;
2331 
2332 	ret = dev->dev_ops->w_phy(dev, addr, reg, val);
2333 	if (ret)
2334 		return ret;
2335 
2336 	return 0;
2337 }
2338 
2339 static u32 ksz_get_phy_flags(struct dsa_switch *ds, int port)
2340 {
2341 	struct ksz_device *dev = ds->priv;
2342 
2343 	if (dev->chip_id == KSZ8830_CHIP_ID) {
2344 		/* Silicon Errata Sheet (DS80000830A):
2345 		 * Port 1 does not work with LinkMD Cable-Testing.
2346 		 * Port 1 does not respond to received PAUSE control frames.
2347 		 */
2348 		if (!port)
2349 			return MICREL_KSZ8_P1_ERRATA;
2350 	}
2351 
2352 	return 0;
2353 }
2354 
2355 static void ksz_mac_link_down(struct dsa_switch *ds, int port,
2356 			      unsigned int mode, phy_interface_t interface)
2357 {
2358 	struct ksz_device *dev = ds->priv;
2359 	struct ksz_port *p = &dev->ports[port];
2360 
2361 	/* Read all MIB counters when the link is going down. */
2362 	p->read = true;
2363 	/* timer started */
2364 	if (dev->mib_read_interval)
2365 		schedule_delayed_work(&dev->mib_read, 0);
2366 }
2367 
2368 static int ksz_sset_count(struct dsa_switch *ds, int port, int sset)
2369 {
2370 	struct ksz_device *dev = ds->priv;
2371 
2372 	if (sset != ETH_SS_STATS)
2373 		return 0;
2374 
2375 	return dev->info->mib_cnt;
2376 }
2377 
2378 static void ksz_get_ethtool_stats(struct dsa_switch *ds, int port,
2379 				  uint64_t *buf)
2380 {
2381 	const struct dsa_port *dp = dsa_to_port(ds, port);
2382 	struct ksz_device *dev = ds->priv;
2383 	struct ksz_port_mib *mib;
2384 
2385 	mib = &dev->ports[port].mib;
2386 	mutex_lock(&mib->cnt_mutex);
2387 
2388 	/* Only read dropped counters if no link. */
2389 	if (!netif_carrier_ok(dp->slave))
2390 		mib->cnt_ptr = dev->info->reg_mib_cnt;
2391 	port_r_cnt(dev, port);
2392 	memcpy(buf, mib->counters, dev->info->mib_cnt * sizeof(u64));
2393 	mutex_unlock(&mib->cnt_mutex);
2394 }
2395 
2396 static int ksz_port_bridge_join(struct dsa_switch *ds, int port,
2397 				struct dsa_bridge bridge,
2398 				bool *tx_fwd_offload,
2399 				struct netlink_ext_ack *extack)
2400 {
2401 	/* port_stp_state_set() will be called after to put the port in
2402 	 * appropriate state so there is no need to do anything.
2403 	 */
2404 
2405 	return 0;
2406 }
2407 
2408 static void ksz_port_bridge_leave(struct dsa_switch *ds, int port,
2409 				  struct dsa_bridge bridge)
2410 {
2411 	/* port_stp_state_set() will be called after to put the port in
2412 	 * forwarding state so there is no need to do anything.
2413 	 */
2414 }
2415 
2416 static void ksz_port_fast_age(struct dsa_switch *ds, int port)
2417 {
2418 	struct ksz_device *dev = ds->priv;
2419 
2420 	dev->dev_ops->flush_dyn_mac_table(dev, port);
2421 }
2422 
2423 static int ksz_set_ageing_time(struct dsa_switch *ds, unsigned int msecs)
2424 {
2425 	struct ksz_device *dev = ds->priv;
2426 
2427 	if (!dev->dev_ops->set_ageing_time)
2428 		return -EOPNOTSUPP;
2429 
2430 	return dev->dev_ops->set_ageing_time(dev, msecs);
2431 }
2432 
2433 static int ksz_port_fdb_add(struct dsa_switch *ds, int port,
2434 			    const unsigned char *addr, u16 vid,
2435 			    struct dsa_db db)
2436 {
2437 	struct ksz_device *dev = ds->priv;
2438 
2439 	if (!dev->dev_ops->fdb_add)
2440 		return -EOPNOTSUPP;
2441 
2442 	return dev->dev_ops->fdb_add(dev, port, addr, vid, db);
2443 }
2444 
2445 static int ksz_port_fdb_del(struct dsa_switch *ds, int port,
2446 			    const unsigned char *addr,
2447 			    u16 vid, struct dsa_db db)
2448 {
2449 	struct ksz_device *dev = ds->priv;
2450 
2451 	if (!dev->dev_ops->fdb_del)
2452 		return -EOPNOTSUPP;
2453 
2454 	return dev->dev_ops->fdb_del(dev, port, addr, vid, db);
2455 }
2456 
2457 static int ksz_port_fdb_dump(struct dsa_switch *ds, int port,
2458 			     dsa_fdb_dump_cb_t *cb, void *data)
2459 {
2460 	struct ksz_device *dev = ds->priv;
2461 
2462 	if (!dev->dev_ops->fdb_dump)
2463 		return -EOPNOTSUPP;
2464 
2465 	return dev->dev_ops->fdb_dump(dev, port, cb, data);
2466 }
2467 
2468 static int ksz_port_mdb_add(struct dsa_switch *ds, int port,
2469 			    const struct switchdev_obj_port_mdb *mdb,
2470 			    struct dsa_db db)
2471 {
2472 	struct ksz_device *dev = ds->priv;
2473 
2474 	if (!dev->dev_ops->mdb_add)
2475 		return -EOPNOTSUPP;
2476 
2477 	return dev->dev_ops->mdb_add(dev, port, mdb, db);
2478 }
2479 
2480 static int ksz_port_mdb_del(struct dsa_switch *ds, int port,
2481 			    const struct switchdev_obj_port_mdb *mdb,
2482 			    struct dsa_db db)
2483 {
2484 	struct ksz_device *dev = ds->priv;
2485 
2486 	if (!dev->dev_ops->mdb_del)
2487 		return -EOPNOTSUPP;
2488 
2489 	return dev->dev_ops->mdb_del(dev, port, mdb, db);
2490 }
2491 
2492 static int ksz_enable_port(struct dsa_switch *ds, int port,
2493 			   struct phy_device *phy)
2494 {
2495 	struct ksz_device *dev = ds->priv;
2496 
2497 	if (!dsa_is_user_port(ds, port))
2498 		return 0;
2499 
2500 	/* setup slave port */
2501 	dev->dev_ops->port_setup(dev, port, false);
2502 
2503 	/* port_stp_state_set() will be called after to enable the port so
2504 	 * there is no need to do anything.
2505 	 */
2506 
2507 	return 0;
2508 }
2509 
2510 void ksz_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
2511 {
2512 	struct ksz_device *dev = ds->priv;
2513 	struct ksz_port *p;
2514 	const u16 *regs;
2515 	u8 data;
2516 
2517 	regs = dev->info->regs;
2518 
2519 	ksz_pread8(dev, port, regs[P_STP_CTRL], &data);
2520 	data &= ~(PORT_TX_ENABLE | PORT_RX_ENABLE | PORT_LEARN_DISABLE);
2521 
2522 	p = &dev->ports[port];
2523 
2524 	switch (state) {
2525 	case BR_STATE_DISABLED:
2526 		data |= PORT_LEARN_DISABLE;
2527 		break;
2528 	case BR_STATE_LISTENING:
2529 		data |= (PORT_RX_ENABLE | PORT_LEARN_DISABLE);
2530 		break;
2531 	case BR_STATE_LEARNING:
2532 		data |= PORT_RX_ENABLE;
2533 		if (!p->learning)
2534 			data |= PORT_LEARN_DISABLE;
2535 		break;
2536 	case BR_STATE_FORWARDING:
2537 		data |= (PORT_TX_ENABLE | PORT_RX_ENABLE);
2538 		if (!p->learning)
2539 			data |= PORT_LEARN_DISABLE;
2540 		break;
2541 	case BR_STATE_BLOCKING:
2542 		data |= PORT_LEARN_DISABLE;
2543 		break;
2544 	default:
2545 		dev_err(ds->dev, "invalid STP state: %d\n", state);
2546 		return;
2547 	}
2548 
2549 	ksz_pwrite8(dev, port, regs[P_STP_CTRL], data);
2550 
2551 	p->stp_state = state;
2552 
2553 	ksz_update_port_member(dev, port);
2554 }
2555 
2556 static int ksz_port_pre_bridge_flags(struct dsa_switch *ds, int port,
2557 				     struct switchdev_brport_flags flags,
2558 				     struct netlink_ext_ack *extack)
2559 {
2560 	if (flags.mask & ~BR_LEARNING)
2561 		return -EINVAL;
2562 
2563 	return 0;
2564 }
2565 
2566 static int ksz_port_bridge_flags(struct dsa_switch *ds, int port,
2567 				 struct switchdev_brport_flags flags,
2568 				 struct netlink_ext_ack *extack)
2569 {
2570 	struct ksz_device *dev = ds->priv;
2571 	struct ksz_port *p = &dev->ports[port];
2572 
2573 	if (flags.mask & BR_LEARNING) {
2574 		p->learning = !!(flags.val & BR_LEARNING);
2575 
2576 		/* Make the change take effect immediately */
2577 		ksz_port_stp_state_set(ds, port, p->stp_state);
2578 	}
2579 
2580 	return 0;
2581 }
2582 
2583 static enum dsa_tag_protocol ksz_get_tag_protocol(struct dsa_switch *ds,
2584 						  int port,
2585 						  enum dsa_tag_protocol mp)
2586 {
2587 	struct ksz_device *dev = ds->priv;
2588 	enum dsa_tag_protocol proto = DSA_TAG_PROTO_NONE;
2589 
2590 	if (dev->chip_id == KSZ8795_CHIP_ID ||
2591 	    dev->chip_id == KSZ8794_CHIP_ID ||
2592 	    dev->chip_id == KSZ8765_CHIP_ID)
2593 		proto = DSA_TAG_PROTO_KSZ8795;
2594 
2595 	if (dev->chip_id == KSZ8830_CHIP_ID ||
2596 	    dev->chip_id == KSZ8563_CHIP_ID ||
2597 	    dev->chip_id == KSZ9893_CHIP_ID ||
2598 	    dev->chip_id == KSZ9563_CHIP_ID)
2599 		proto = DSA_TAG_PROTO_KSZ9893;
2600 
2601 	if (dev->chip_id == KSZ9477_CHIP_ID ||
2602 	    dev->chip_id == KSZ9896_CHIP_ID ||
2603 	    dev->chip_id == KSZ9897_CHIP_ID ||
2604 	    dev->chip_id == KSZ9567_CHIP_ID)
2605 		proto = DSA_TAG_PROTO_KSZ9477;
2606 
2607 	if (is_lan937x(dev))
2608 		proto = DSA_TAG_PROTO_LAN937X_VALUE;
2609 
2610 	return proto;
2611 }
2612 
2613 static int ksz_connect_tag_protocol(struct dsa_switch *ds,
2614 				    enum dsa_tag_protocol proto)
2615 {
2616 	struct ksz_tagger_data *tagger_data;
2617 
2618 	tagger_data = ksz_tagger_data(ds);
2619 	tagger_data->xmit_work_fn = ksz_port_deferred_xmit;
2620 
2621 	return 0;
2622 }
2623 
2624 static int ksz_port_vlan_filtering(struct dsa_switch *ds, int port,
2625 				   bool flag, struct netlink_ext_ack *extack)
2626 {
2627 	struct ksz_device *dev = ds->priv;
2628 
2629 	if (!dev->dev_ops->vlan_filtering)
2630 		return -EOPNOTSUPP;
2631 
2632 	return dev->dev_ops->vlan_filtering(dev, port, flag, extack);
2633 }
2634 
2635 static int ksz_port_vlan_add(struct dsa_switch *ds, int port,
2636 			     const struct switchdev_obj_port_vlan *vlan,
2637 			     struct netlink_ext_ack *extack)
2638 {
2639 	struct ksz_device *dev = ds->priv;
2640 
2641 	if (!dev->dev_ops->vlan_add)
2642 		return -EOPNOTSUPP;
2643 
2644 	return dev->dev_ops->vlan_add(dev, port, vlan, extack);
2645 }
2646 
2647 static int ksz_port_vlan_del(struct dsa_switch *ds, int port,
2648 			     const struct switchdev_obj_port_vlan *vlan)
2649 {
2650 	struct ksz_device *dev = ds->priv;
2651 
2652 	if (!dev->dev_ops->vlan_del)
2653 		return -EOPNOTSUPP;
2654 
2655 	return dev->dev_ops->vlan_del(dev, port, vlan);
2656 }
2657 
2658 static int ksz_port_mirror_add(struct dsa_switch *ds, int port,
2659 			       struct dsa_mall_mirror_tc_entry *mirror,
2660 			       bool ingress, struct netlink_ext_ack *extack)
2661 {
2662 	struct ksz_device *dev = ds->priv;
2663 
2664 	if (!dev->dev_ops->mirror_add)
2665 		return -EOPNOTSUPP;
2666 
2667 	return dev->dev_ops->mirror_add(dev, port, mirror, ingress, extack);
2668 }
2669 
2670 static void ksz_port_mirror_del(struct dsa_switch *ds, int port,
2671 				struct dsa_mall_mirror_tc_entry *mirror)
2672 {
2673 	struct ksz_device *dev = ds->priv;
2674 
2675 	if (dev->dev_ops->mirror_del)
2676 		dev->dev_ops->mirror_del(dev, port, mirror);
2677 }
2678 
2679 static int ksz_change_mtu(struct dsa_switch *ds, int port, int mtu)
2680 {
2681 	struct ksz_device *dev = ds->priv;
2682 
2683 	if (!dev->dev_ops->change_mtu)
2684 		return -EOPNOTSUPP;
2685 
2686 	return dev->dev_ops->change_mtu(dev, port, mtu);
2687 }
2688 
2689 static int ksz_max_mtu(struct dsa_switch *ds, int port)
2690 {
2691 	struct ksz_device *dev = ds->priv;
2692 
2693 	switch (dev->chip_id) {
2694 	case KSZ8795_CHIP_ID:
2695 	case KSZ8794_CHIP_ID:
2696 	case KSZ8765_CHIP_ID:
2697 		return KSZ8795_HUGE_PACKET_SIZE - VLAN_ETH_HLEN - ETH_FCS_LEN;
2698 	case KSZ8830_CHIP_ID:
2699 		return KSZ8863_HUGE_PACKET_SIZE - VLAN_ETH_HLEN - ETH_FCS_LEN;
2700 	case KSZ8563_CHIP_ID:
2701 	case KSZ9477_CHIP_ID:
2702 	case KSZ9563_CHIP_ID:
2703 	case KSZ9567_CHIP_ID:
2704 	case KSZ9893_CHIP_ID:
2705 	case KSZ9896_CHIP_ID:
2706 	case KSZ9897_CHIP_ID:
2707 	case LAN9370_CHIP_ID:
2708 	case LAN9371_CHIP_ID:
2709 	case LAN9372_CHIP_ID:
2710 	case LAN9373_CHIP_ID:
2711 	case LAN9374_CHIP_ID:
2712 		return KSZ9477_MAX_FRAME_SIZE - VLAN_ETH_HLEN - ETH_FCS_LEN;
2713 	}
2714 
2715 	return -EOPNOTSUPP;
2716 }
2717 
2718 static int ksz_validate_eee(struct dsa_switch *ds, int port)
2719 {
2720 	struct ksz_device *dev = ds->priv;
2721 
2722 	if (!dev->info->internal_phy[port])
2723 		return -EOPNOTSUPP;
2724 
2725 	switch (dev->chip_id) {
2726 	case KSZ8563_CHIP_ID:
2727 	case KSZ9477_CHIP_ID:
2728 	case KSZ9563_CHIP_ID:
2729 	case KSZ9567_CHIP_ID:
2730 	case KSZ9893_CHIP_ID:
2731 	case KSZ9896_CHIP_ID:
2732 	case KSZ9897_CHIP_ID:
2733 		return 0;
2734 	}
2735 
2736 	return -EOPNOTSUPP;
2737 }
2738 
2739 static int ksz_get_mac_eee(struct dsa_switch *ds, int port,
2740 			   struct ethtool_eee *e)
2741 {
2742 	int ret;
2743 
2744 	ret = ksz_validate_eee(ds, port);
2745 	if (ret)
2746 		return ret;
2747 
2748 	/* There is no documented control of Tx LPI configuration. */
2749 	e->tx_lpi_enabled = true;
2750 
2751 	/* There is no documented control of Tx LPI timer. According to tests
2752 	 * Tx LPI timer seems to be set by default to minimal value.
2753 	 */
2754 	e->tx_lpi_timer = 0;
2755 
2756 	return 0;
2757 }
2758 
2759 static int ksz_set_mac_eee(struct dsa_switch *ds, int port,
2760 			   struct ethtool_eee *e)
2761 {
2762 	struct ksz_device *dev = ds->priv;
2763 	int ret;
2764 
2765 	ret = ksz_validate_eee(ds, port);
2766 	if (ret)
2767 		return ret;
2768 
2769 	if (!e->tx_lpi_enabled) {
2770 		dev_err(dev->dev, "Disabling EEE Tx LPI is not supported\n");
2771 		return -EINVAL;
2772 	}
2773 
2774 	if (e->tx_lpi_timer) {
2775 		dev_err(dev->dev, "Setting EEE Tx LPI timer is not supported\n");
2776 		return -EINVAL;
2777 	}
2778 
2779 	return 0;
2780 }
2781 
2782 static void ksz_set_xmii(struct ksz_device *dev, int port,
2783 			 phy_interface_t interface)
2784 {
2785 	const u8 *bitval = dev->info->xmii_ctrl1;
2786 	struct ksz_port *p = &dev->ports[port];
2787 	const u16 *regs = dev->info->regs;
2788 	u8 data8;
2789 
2790 	ksz_pread8(dev, port, regs[P_XMII_CTRL_1], &data8);
2791 
2792 	data8 &= ~(P_MII_SEL_M | P_RGMII_ID_IG_ENABLE |
2793 		   P_RGMII_ID_EG_ENABLE);
2794 
2795 	switch (interface) {
2796 	case PHY_INTERFACE_MODE_MII:
2797 		data8 |= bitval[P_MII_SEL];
2798 		break;
2799 	case PHY_INTERFACE_MODE_RMII:
2800 		data8 |= bitval[P_RMII_SEL];
2801 		break;
2802 	case PHY_INTERFACE_MODE_GMII:
2803 		data8 |= bitval[P_GMII_SEL];
2804 		break;
2805 	case PHY_INTERFACE_MODE_RGMII:
2806 	case PHY_INTERFACE_MODE_RGMII_ID:
2807 	case PHY_INTERFACE_MODE_RGMII_TXID:
2808 	case PHY_INTERFACE_MODE_RGMII_RXID:
2809 		data8 |= bitval[P_RGMII_SEL];
2810 		/* On KSZ9893, disable RGMII in-band status support */
2811 		if (dev->chip_id == KSZ9893_CHIP_ID ||
2812 		    dev->chip_id == KSZ8563_CHIP_ID ||
2813 		    dev->chip_id == KSZ9563_CHIP_ID)
2814 			data8 &= ~P_MII_MAC_MODE;
2815 		break;
2816 	default:
2817 		dev_err(dev->dev, "Unsupported interface '%s' for port %d\n",
2818 			phy_modes(interface), port);
2819 		return;
2820 	}
2821 
2822 	if (p->rgmii_tx_val)
2823 		data8 |= P_RGMII_ID_EG_ENABLE;
2824 
2825 	if (p->rgmii_rx_val)
2826 		data8 |= P_RGMII_ID_IG_ENABLE;
2827 
2828 	/* Write the updated value */
2829 	ksz_pwrite8(dev, port, regs[P_XMII_CTRL_1], data8);
2830 }
2831 
2832 phy_interface_t ksz_get_xmii(struct ksz_device *dev, int port, bool gbit)
2833 {
2834 	const u8 *bitval = dev->info->xmii_ctrl1;
2835 	const u16 *regs = dev->info->regs;
2836 	phy_interface_t interface;
2837 	u8 data8;
2838 	u8 val;
2839 
2840 	ksz_pread8(dev, port, regs[P_XMII_CTRL_1], &data8);
2841 
2842 	val = FIELD_GET(P_MII_SEL_M, data8);
2843 
2844 	if (val == bitval[P_MII_SEL]) {
2845 		if (gbit)
2846 			interface = PHY_INTERFACE_MODE_GMII;
2847 		else
2848 			interface = PHY_INTERFACE_MODE_MII;
2849 	} else if (val == bitval[P_RMII_SEL]) {
2850 		interface = PHY_INTERFACE_MODE_RGMII;
2851 	} else {
2852 		interface = PHY_INTERFACE_MODE_RGMII;
2853 		if (data8 & P_RGMII_ID_EG_ENABLE)
2854 			interface = PHY_INTERFACE_MODE_RGMII_TXID;
2855 		if (data8 & P_RGMII_ID_IG_ENABLE) {
2856 			interface = PHY_INTERFACE_MODE_RGMII_RXID;
2857 			if (data8 & P_RGMII_ID_EG_ENABLE)
2858 				interface = PHY_INTERFACE_MODE_RGMII_ID;
2859 		}
2860 	}
2861 
2862 	return interface;
2863 }
2864 
2865 static void ksz_phylink_mac_config(struct dsa_switch *ds, int port,
2866 				   unsigned int mode,
2867 				   const struct phylink_link_state *state)
2868 {
2869 	struct ksz_device *dev = ds->priv;
2870 
2871 	if (ksz_is_ksz88x3(dev))
2872 		return;
2873 
2874 	/* Internal PHYs */
2875 	if (dev->info->internal_phy[port])
2876 		return;
2877 
2878 	if (phylink_autoneg_inband(mode)) {
2879 		dev_err(dev->dev, "In-band AN not supported!\n");
2880 		return;
2881 	}
2882 
2883 	ksz_set_xmii(dev, port, state->interface);
2884 
2885 	if (dev->dev_ops->phylink_mac_config)
2886 		dev->dev_ops->phylink_mac_config(dev, port, mode, state);
2887 
2888 	if (dev->dev_ops->setup_rgmii_delay)
2889 		dev->dev_ops->setup_rgmii_delay(dev, port);
2890 }
2891 
2892 bool ksz_get_gbit(struct ksz_device *dev, int port)
2893 {
2894 	const u8 *bitval = dev->info->xmii_ctrl1;
2895 	const u16 *regs = dev->info->regs;
2896 	bool gbit = false;
2897 	u8 data8;
2898 	bool val;
2899 
2900 	ksz_pread8(dev, port, regs[P_XMII_CTRL_1], &data8);
2901 
2902 	val = FIELD_GET(P_GMII_1GBIT_M, data8);
2903 
2904 	if (val == bitval[P_GMII_1GBIT])
2905 		gbit = true;
2906 
2907 	return gbit;
2908 }
2909 
2910 static void ksz_set_gbit(struct ksz_device *dev, int port, bool gbit)
2911 {
2912 	const u8 *bitval = dev->info->xmii_ctrl1;
2913 	const u16 *regs = dev->info->regs;
2914 	u8 data8;
2915 
2916 	ksz_pread8(dev, port, regs[P_XMII_CTRL_1], &data8);
2917 
2918 	data8 &= ~P_GMII_1GBIT_M;
2919 
2920 	if (gbit)
2921 		data8 |= FIELD_PREP(P_GMII_1GBIT_M, bitval[P_GMII_1GBIT]);
2922 	else
2923 		data8 |= FIELD_PREP(P_GMII_1GBIT_M, bitval[P_GMII_NOT_1GBIT]);
2924 
2925 	/* Write the updated value */
2926 	ksz_pwrite8(dev, port, regs[P_XMII_CTRL_1], data8);
2927 }
2928 
2929 static void ksz_set_100_10mbit(struct ksz_device *dev, int port, int speed)
2930 {
2931 	const u8 *bitval = dev->info->xmii_ctrl0;
2932 	const u16 *regs = dev->info->regs;
2933 	u8 data8;
2934 
2935 	ksz_pread8(dev, port, regs[P_XMII_CTRL_0], &data8);
2936 
2937 	data8 &= ~P_MII_100MBIT_M;
2938 
2939 	if (speed == SPEED_100)
2940 		data8 |= FIELD_PREP(P_MII_100MBIT_M, bitval[P_MII_100MBIT]);
2941 	else
2942 		data8 |= FIELD_PREP(P_MII_100MBIT_M, bitval[P_MII_10MBIT]);
2943 
2944 	/* Write the updated value */
2945 	ksz_pwrite8(dev, port, regs[P_XMII_CTRL_0], data8);
2946 }
2947 
2948 static void ksz_port_set_xmii_speed(struct ksz_device *dev, int port, int speed)
2949 {
2950 	if (speed == SPEED_1000)
2951 		ksz_set_gbit(dev, port, true);
2952 	else
2953 		ksz_set_gbit(dev, port, false);
2954 
2955 	if (speed == SPEED_100 || speed == SPEED_10)
2956 		ksz_set_100_10mbit(dev, port, speed);
2957 }
2958 
2959 static void ksz_duplex_flowctrl(struct ksz_device *dev, int port, int duplex,
2960 				bool tx_pause, bool rx_pause)
2961 {
2962 	const u8 *bitval = dev->info->xmii_ctrl0;
2963 	const u32 *masks = dev->info->masks;
2964 	const u16 *regs = dev->info->regs;
2965 	u8 mask;
2966 	u8 val;
2967 
2968 	mask = P_MII_DUPLEX_M | masks[P_MII_TX_FLOW_CTRL] |
2969 	       masks[P_MII_RX_FLOW_CTRL];
2970 
2971 	if (duplex == DUPLEX_FULL)
2972 		val = FIELD_PREP(P_MII_DUPLEX_M, bitval[P_MII_FULL_DUPLEX]);
2973 	else
2974 		val = FIELD_PREP(P_MII_DUPLEX_M, bitval[P_MII_HALF_DUPLEX]);
2975 
2976 	if (tx_pause)
2977 		val |= masks[P_MII_TX_FLOW_CTRL];
2978 
2979 	if (rx_pause)
2980 		val |= masks[P_MII_RX_FLOW_CTRL];
2981 
2982 	ksz_prmw8(dev, port, regs[P_XMII_CTRL_0], mask, val);
2983 }
2984 
2985 static void ksz9477_phylink_mac_link_up(struct ksz_device *dev, int port,
2986 					unsigned int mode,
2987 					phy_interface_t interface,
2988 					struct phy_device *phydev, int speed,
2989 					int duplex, bool tx_pause,
2990 					bool rx_pause)
2991 {
2992 	struct ksz_port *p;
2993 
2994 	p = &dev->ports[port];
2995 
2996 	/* Internal PHYs */
2997 	if (dev->info->internal_phy[port])
2998 		return;
2999 
3000 	p->phydev.speed = speed;
3001 
3002 	ksz_port_set_xmii_speed(dev, port, speed);
3003 
3004 	ksz_duplex_flowctrl(dev, port, duplex, tx_pause, rx_pause);
3005 }
3006 
3007 static void ksz_phylink_mac_link_up(struct dsa_switch *ds, int port,
3008 				    unsigned int mode,
3009 				    phy_interface_t interface,
3010 				    struct phy_device *phydev, int speed,
3011 				    int duplex, bool tx_pause, bool rx_pause)
3012 {
3013 	struct ksz_device *dev = ds->priv;
3014 
3015 	if (dev->dev_ops->phylink_mac_link_up)
3016 		dev->dev_ops->phylink_mac_link_up(dev, port, mode, interface,
3017 						  phydev, speed, duplex,
3018 						  tx_pause, rx_pause);
3019 }
3020 
3021 static int ksz_switch_detect(struct ksz_device *dev)
3022 {
3023 	u8 id1, id2, id4;
3024 	u16 id16;
3025 	u32 id32;
3026 	int ret;
3027 
3028 	/* read chip id */
3029 	ret = ksz_read16(dev, REG_CHIP_ID0, &id16);
3030 	if (ret)
3031 		return ret;
3032 
3033 	id1 = FIELD_GET(SW_FAMILY_ID_M, id16);
3034 	id2 = FIELD_GET(SW_CHIP_ID_M, id16);
3035 
3036 	switch (id1) {
3037 	case KSZ87_FAMILY_ID:
3038 		if (id2 == KSZ87_CHIP_ID_95) {
3039 			u8 val;
3040 
3041 			dev->chip_id = KSZ8795_CHIP_ID;
3042 
3043 			ksz_read8(dev, KSZ8_PORT_STATUS_0, &val);
3044 			if (val & KSZ8_PORT_FIBER_MODE)
3045 				dev->chip_id = KSZ8765_CHIP_ID;
3046 		} else if (id2 == KSZ87_CHIP_ID_94) {
3047 			dev->chip_id = KSZ8794_CHIP_ID;
3048 		} else {
3049 			return -ENODEV;
3050 		}
3051 		break;
3052 	case KSZ88_FAMILY_ID:
3053 		if (id2 == KSZ88_CHIP_ID_63)
3054 			dev->chip_id = KSZ8830_CHIP_ID;
3055 		else
3056 			return -ENODEV;
3057 		break;
3058 	default:
3059 		ret = ksz_read32(dev, REG_CHIP_ID0, &id32);
3060 		if (ret)
3061 			return ret;
3062 
3063 		dev->chip_rev = FIELD_GET(SW_REV_ID_M, id32);
3064 		id32 &= ~0xFF;
3065 
3066 		switch (id32) {
3067 		case KSZ9477_CHIP_ID:
3068 		case KSZ9896_CHIP_ID:
3069 		case KSZ9897_CHIP_ID:
3070 		case KSZ9567_CHIP_ID:
3071 		case LAN9370_CHIP_ID:
3072 		case LAN9371_CHIP_ID:
3073 		case LAN9372_CHIP_ID:
3074 		case LAN9373_CHIP_ID:
3075 		case LAN9374_CHIP_ID:
3076 			dev->chip_id = id32;
3077 			break;
3078 		case KSZ9893_CHIP_ID:
3079 			ret = ksz_read8(dev, REG_CHIP_ID4,
3080 					&id4);
3081 			if (ret)
3082 				return ret;
3083 
3084 			if (id4 == SKU_ID_KSZ8563)
3085 				dev->chip_id = KSZ8563_CHIP_ID;
3086 			else if (id4 == SKU_ID_KSZ9563)
3087 				dev->chip_id = KSZ9563_CHIP_ID;
3088 			else
3089 				dev->chip_id = KSZ9893_CHIP_ID;
3090 
3091 			break;
3092 		default:
3093 			dev_err(dev->dev,
3094 				"unsupported switch detected %x)\n", id32);
3095 			return -ENODEV;
3096 		}
3097 	}
3098 	return 0;
3099 }
3100 
3101 /* Bandwidth is calculated by idle slope/transmission speed. Then the Bandwidth
3102  * is converted to Hex-decimal using the successive multiplication method. On
3103  * every step, integer part is taken and decimal part is carry forwarded.
3104  */
3105 static int cinc_cal(s32 idle_slope, s32 send_slope, u32 *bw)
3106 {
3107 	u32 cinc = 0;
3108 	u32 txrate;
3109 	u32 rate;
3110 	u8 temp;
3111 	u8 i;
3112 
3113 	txrate = idle_slope - send_slope;
3114 
3115 	if (!txrate)
3116 		return -EINVAL;
3117 
3118 	rate = idle_slope;
3119 
3120 	/* 24 bit register */
3121 	for (i = 0; i < 6; i++) {
3122 		rate = rate * 16;
3123 
3124 		temp = rate / txrate;
3125 
3126 		rate %= txrate;
3127 
3128 		cinc = ((cinc << 4) | temp);
3129 	}
3130 
3131 	*bw = cinc;
3132 
3133 	return 0;
3134 }
3135 
3136 static int ksz_setup_tc_mode(struct ksz_device *dev, int port, u8 scheduler,
3137 			     u8 shaper)
3138 {
3139 	return ksz_pwrite8(dev, port, REG_PORT_MTI_QUEUE_CTRL_0,
3140 			   FIELD_PREP(MTI_SCHEDULE_MODE_M, scheduler) |
3141 			   FIELD_PREP(MTI_SHAPING_M, shaper));
3142 }
3143 
3144 static int ksz_setup_tc_cbs(struct dsa_switch *ds, int port,
3145 			    struct tc_cbs_qopt_offload *qopt)
3146 {
3147 	struct ksz_device *dev = ds->priv;
3148 	int ret;
3149 	u32 bw;
3150 
3151 	if (!dev->info->tc_cbs_supported)
3152 		return -EOPNOTSUPP;
3153 
3154 	if (qopt->queue > dev->info->num_tx_queues)
3155 		return -EINVAL;
3156 
3157 	/* Queue Selection */
3158 	ret = ksz_pwrite32(dev, port, REG_PORT_MTI_QUEUE_INDEX__4, qopt->queue);
3159 	if (ret)
3160 		return ret;
3161 
3162 	if (!qopt->enable)
3163 		return ksz_setup_tc_mode(dev, port, MTI_SCHEDULE_WRR,
3164 					 MTI_SHAPING_OFF);
3165 
3166 	/* High Credit */
3167 	ret = ksz_pwrite16(dev, port, REG_PORT_MTI_HI_WATER_MARK,
3168 			   qopt->hicredit);
3169 	if (ret)
3170 		return ret;
3171 
3172 	/* Low Credit */
3173 	ret = ksz_pwrite16(dev, port, REG_PORT_MTI_LO_WATER_MARK,
3174 			   qopt->locredit);
3175 	if (ret)
3176 		return ret;
3177 
3178 	/* Credit Increment Register */
3179 	ret = cinc_cal(qopt->idleslope, qopt->sendslope, &bw);
3180 	if (ret)
3181 		return ret;
3182 
3183 	if (dev->dev_ops->tc_cbs_set_cinc) {
3184 		ret = dev->dev_ops->tc_cbs_set_cinc(dev, port, bw);
3185 		if (ret)
3186 			return ret;
3187 	}
3188 
3189 	return ksz_setup_tc_mode(dev, port, MTI_SCHEDULE_STRICT_PRIO,
3190 				 MTI_SHAPING_SRP);
3191 }
3192 
3193 static int ksz_disable_egress_rate_limit(struct ksz_device *dev, int port)
3194 {
3195 	int queue, ret;
3196 
3197 	/* Configuration will not take effect until the last Port Queue X
3198 	 * Egress Limit Control Register is written.
3199 	 */
3200 	for (queue = 0; queue < dev->info->num_tx_queues; queue++) {
3201 		ret = ksz_pwrite8(dev, port, KSZ9477_REG_PORT_OUT_RATE_0 + queue,
3202 				  KSZ9477_OUT_RATE_NO_LIMIT);
3203 		if (ret)
3204 			return ret;
3205 	}
3206 
3207 	return 0;
3208 }
3209 
3210 static int ksz_ets_band_to_queue(struct tc_ets_qopt_offload_replace_params *p,
3211 				 int band)
3212 {
3213 	/* Compared to queues, bands prioritize packets differently. In strict
3214 	 * priority mode, the lowest priority is assigned to Queue 0 while the
3215 	 * highest priority is given to Band 0.
3216 	 */
3217 	return p->bands - 1 - band;
3218 }
3219 
3220 static int ksz_queue_set_strict(struct ksz_device *dev, int port, int queue)
3221 {
3222 	int ret;
3223 
3224 	ret = ksz_pwrite32(dev, port, REG_PORT_MTI_QUEUE_INDEX__4, queue);
3225 	if (ret)
3226 		return ret;
3227 
3228 	return ksz_setup_tc_mode(dev, port, MTI_SCHEDULE_STRICT_PRIO,
3229 				 MTI_SHAPING_OFF);
3230 }
3231 
3232 static int ksz_queue_set_wrr(struct ksz_device *dev, int port, int queue,
3233 			     int weight)
3234 {
3235 	int ret;
3236 
3237 	ret = ksz_pwrite32(dev, port, REG_PORT_MTI_QUEUE_INDEX__4, queue);
3238 	if (ret)
3239 		return ret;
3240 
3241 	ret = ksz_setup_tc_mode(dev, port, MTI_SCHEDULE_WRR,
3242 				MTI_SHAPING_OFF);
3243 	if (ret)
3244 		return ret;
3245 
3246 	return ksz_pwrite8(dev, port, KSZ9477_PORT_MTI_QUEUE_CTRL_1, weight);
3247 }
3248 
3249 static int ksz_tc_ets_add(struct ksz_device *dev, int port,
3250 			  struct tc_ets_qopt_offload_replace_params *p)
3251 {
3252 	int ret, band, tc_prio;
3253 	u32 queue_map = 0;
3254 
3255 	/* In order to ensure proper prioritization, it is necessary to set the
3256 	 * rate limit for the related queue to zero. Otherwise strict priority
3257 	 * or WRR mode will not work. This is a hardware limitation.
3258 	 */
3259 	ret = ksz_disable_egress_rate_limit(dev, port);
3260 	if (ret)
3261 		return ret;
3262 
3263 	/* Configure queue scheduling mode for all bands. Currently only strict
3264 	 * prio mode is supported.
3265 	 */
3266 	for (band = 0; band < p->bands; band++) {
3267 		int queue = ksz_ets_band_to_queue(p, band);
3268 
3269 		ret = ksz_queue_set_strict(dev, port, queue);
3270 		if (ret)
3271 			return ret;
3272 	}
3273 
3274 	/* Configure the mapping between traffic classes and queues. Note:
3275 	 * priomap variable support 16 traffic classes, but the chip can handle
3276 	 * only 8 classes.
3277 	 */
3278 	for (tc_prio = 0; tc_prio < ARRAY_SIZE(p->priomap); tc_prio++) {
3279 		int queue;
3280 
3281 		if (tc_prio > KSZ9477_MAX_TC_PRIO)
3282 			break;
3283 
3284 		queue = ksz_ets_band_to_queue(p, p->priomap[tc_prio]);
3285 		queue_map |= queue << (tc_prio * KSZ9477_PORT_TC_MAP_S);
3286 	}
3287 
3288 	return ksz_pwrite32(dev, port, KSZ9477_PORT_MRI_TC_MAP__4, queue_map);
3289 }
3290 
3291 static int ksz_tc_ets_del(struct ksz_device *dev, int port)
3292 {
3293 	int ret, queue, tc_prio, s;
3294 	u32 queue_map = 0;
3295 
3296 	/* To restore the default chip configuration, set all queues to use the
3297 	 * WRR scheduler with a weight of 1.
3298 	 */
3299 	for (queue = 0; queue < dev->info->num_tx_queues; queue++) {
3300 		ret = ksz_queue_set_wrr(dev, port, queue,
3301 					KSZ9477_DEFAULT_WRR_WEIGHT);
3302 		if (ret)
3303 			return ret;
3304 	}
3305 
3306 	switch (dev->info->num_tx_queues) {
3307 	case 2:
3308 		s = 2;
3309 		break;
3310 	case 4:
3311 		s = 1;
3312 		break;
3313 	case 8:
3314 		s = 0;
3315 		break;
3316 	default:
3317 		return -EINVAL;
3318 	}
3319 
3320 	/* Revert the queue mapping for TC-priority to its default setting on
3321 	 * the chip.
3322 	 */
3323 	for (tc_prio = 0; tc_prio <= KSZ9477_MAX_TC_PRIO; tc_prio++) {
3324 		int queue;
3325 
3326 		queue = tc_prio >> s;
3327 		queue_map |= queue << (tc_prio * KSZ9477_PORT_TC_MAP_S);
3328 	}
3329 
3330 	return ksz_pwrite32(dev, port, KSZ9477_PORT_MRI_TC_MAP__4, queue_map);
3331 }
3332 
3333 static int ksz_tc_ets_validate(struct ksz_device *dev, int port,
3334 			       struct tc_ets_qopt_offload_replace_params *p)
3335 {
3336 	int band;
3337 
3338 	/* Since it is not feasible to share one port among multiple qdisc,
3339 	 * the user must configure all available queues appropriately.
3340 	 */
3341 	if (p->bands != dev->info->num_tx_queues) {
3342 		dev_err(dev->dev, "Not supported amount of bands. It should be %d\n",
3343 			dev->info->num_tx_queues);
3344 		return -EOPNOTSUPP;
3345 	}
3346 
3347 	for (band = 0; band < p->bands; ++band) {
3348 		/* The KSZ switches utilize a weighted round robin configuration
3349 		 * where a certain number of packets can be transmitted from a
3350 		 * queue before the next queue is serviced. For more information
3351 		 * on this, refer to section 5.2.8.4 of the KSZ8565R
3352 		 * documentation on the Port Transmit Queue Control 1 Register.
3353 		 * However, the current ETS Qdisc implementation (as of February
3354 		 * 2023) assigns a weight to each queue based on the number of
3355 		 * bytes or extrapolated bandwidth in percentages. Since this
3356 		 * differs from the KSZ switches' method and we don't want to
3357 		 * fake support by converting bytes to packets, it is better to
3358 		 * return an error instead.
3359 		 */
3360 		if (p->quanta[band]) {
3361 			dev_err(dev->dev, "Quanta/weights configuration is not supported.\n");
3362 			return -EOPNOTSUPP;
3363 		}
3364 	}
3365 
3366 	return 0;
3367 }
3368 
3369 static int ksz_tc_setup_qdisc_ets(struct dsa_switch *ds, int port,
3370 				  struct tc_ets_qopt_offload *qopt)
3371 {
3372 	struct ksz_device *dev = ds->priv;
3373 	int ret;
3374 
3375 	if (!dev->info->tc_ets_supported)
3376 		return -EOPNOTSUPP;
3377 
3378 	if (qopt->parent != TC_H_ROOT) {
3379 		dev_err(dev->dev, "Parent should be \"root\"\n");
3380 		return -EOPNOTSUPP;
3381 	}
3382 
3383 	switch (qopt->command) {
3384 	case TC_ETS_REPLACE:
3385 		ret = ksz_tc_ets_validate(dev, port, &qopt->replace_params);
3386 		if (ret)
3387 			return ret;
3388 
3389 		return ksz_tc_ets_add(dev, port, &qopt->replace_params);
3390 	case TC_ETS_DESTROY:
3391 		return ksz_tc_ets_del(dev, port);
3392 	case TC_ETS_STATS:
3393 	case TC_ETS_GRAFT:
3394 		return -EOPNOTSUPP;
3395 	}
3396 
3397 	return -EOPNOTSUPP;
3398 }
3399 
3400 static int ksz_setup_tc(struct dsa_switch *ds, int port,
3401 			enum tc_setup_type type, void *type_data)
3402 {
3403 	switch (type) {
3404 	case TC_SETUP_QDISC_CBS:
3405 		return ksz_setup_tc_cbs(ds, port, type_data);
3406 	case TC_SETUP_QDISC_ETS:
3407 		return ksz_tc_setup_qdisc_ets(ds, port, type_data);
3408 	default:
3409 		return -EOPNOTSUPP;
3410 	}
3411 }
3412 
3413 static const struct dsa_switch_ops ksz_switch_ops = {
3414 	.get_tag_protocol	= ksz_get_tag_protocol,
3415 	.connect_tag_protocol   = ksz_connect_tag_protocol,
3416 	.get_phy_flags		= ksz_get_phy_flags,
3417 	.setup			= ksz_setup,
3418 	.teardown		= ksz_teardown,
3419 	.phy_read		= ksz_phy_read16,
3420 	.phy_write		= ksz_phy_write16,
3421 	.phylink_get_caps	= ksz_phylink_get_caps,
3422 	.phylink_mac_config	= ksz_phylink_mac_config,
3423 	.phylink_mac_link_up	= ksz_phylink_mac_link_up,
3424 	.phylink_mac_link_down	= ksz_mac_link_down,
3425 	.port_enable		= ksz_enable_port,
3426 	.set_ageing_time	= ksz_set_ageing_time,
3427 	.get_strings		= ksz_get_strings,
3428 	.get_ethtool_stats	= ksz_get_ethtool_stats,
3429 	.get_sset_count		= ksz_sset_count,
3430 	.port_bridge_join	= ksz_port_bridge_join,
3431 	.port_bridge_leave	= ksz_port_bridge_leave,
3432 	.port_stp_state_set	= ksz_port_stp_state_set,
3433 	.port_pre_bridge_flags	= ksz_port_pre_bridge_flags,
3434 	.port_bridge_flags	= ksz_port_bridge_flags,
3435 	.port_fast_age		= ksz_port_fast_age,
3436 	.port_vlan_filtering	= ksz_port_vlan_filtering,
3437 	.port_vlan_add		= ksz_port_vlan_add,
3438 	.port_vlan_del		= ksz_port_vlan_del,
3439 	.port_fdb_dump		= ksz_port_fdb_dump,
3440 	.port_fdb_add		= ksz_port_fdb_add,
3441 	.port_fdb_del		= ksz_port_fdb_del,
3442 	.port_mdb_add           = ksz_port_mdb_add,
3443 	.port_mdb_del           = ksz_port_mdb_del,
3444 	.port_mirror_add	= ksz_port_mirror_add,
3445 	.port_mirror_del	= ksz_port_mirror_del,
3446 	.get_stats64		= ksz_get_stats64,
3447 	.get_pause_stats	= ksz_get_pause_stats,
3448 	.port_change_mtu	= ksz_change_mtu,
3449 	.port_max_mtu		= ksz_max_mtu,
3450 	.get_ts_info		= ksz_get_ts_info,
3451 	.port_hwtstamp_get	= ksz_hwtstamp_get,
3452 	.port_hwtstamp_set	= ksz_hwtstamp_set,
3453 	.port_txtstamp		= ksz_port_txtstamp,
3454 	.port_rxtstamp		= ksz_port_rxtstamp,
3455 	.port_setup_tc		= ksz_setup_tc,
3456 	.get_mac_eee		= ksz_get_mac_eee,
3457 	.set_mac_eee		= ksz_set_mac_eee,
3458 };
3459 
3460 struct ksz_device *ksz_switch_alloc(struct device *base, void *priv)
3461 {
3462 	struct dsa_switch *ds;
3463 	struct ksz_device *swdev;
3464 
3465 	ds = devm_kzalloc(base, sizeof(*ds), GFP_KERNEL);
3466 	if (!ds)
3467 		return NULL;
3468 
3469 	ds->dev = base;
3470 	ds->num_ports = DSA_MAX_PORTS;
3471 	ds->ops = &ksz_switch_ops;
3472 
3473 	swdev = devm_kzalloc(base, sizeof(*swdev), GFP_KERNEL);
3474 	if (!swdev)
3475 		return NULL;
3476 
3477 	ds->priv = swdev;
3478 	swdev->dev = base;
3479 
3480 	swdev->ds = ds;
3481 	swdev->priv = priv;
3482 
3483 	return swdev;
3484 }
3485 EXPORT_SYMBOL(ksz_switch_alloc);
3486 
3487 static void ksz_parse_rgmii_delay(struct ksz_device *dev, int port_num,
3488 				  struct device_node *port_dn)
3489 {
3490 	phy_interface_t phy_mode = dev->ports[port_num].interface;
3491 	int rx_delay = -1, tx_delay = -1;
3492 
3493 	if (!phy_interface_mode_is_rgmii(phy_mode))
3494 		return;
3495 
3496 	of_property_read_u32(port_dn, "rx-internal-delay-ps", &rx_delay);
3497 	of_property_read_u32(port_dn, "tx-internal-delay-ps", &tx_delay);
3498 
3499 	if (rx_delay == -1 && tx_delay == -1) {
3500 		dev_warn(dev->dev,
3501 			 "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, "
3502 			 "please update device tree to specify \"rx-internal-delay-ps\" and "
3503 			 "\"tx-internal-delay-ps\"",
3504 			 port_num);
3505 
3506 		if (phy_mode == PHY_INTERFACE_MODE_RGMII_RXID ||
3507 		    phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
3508 			rx_delay = 2000;
3509 
3510 		if (phy_mode == PHY_INTERFACE_MODE_RGMII_TXID ||
3511 		    phy_mode == PHY_INTERFACE_MODE_RGMII_ID)
3512 			tx_delay = 2000;
3513 	}
3514 
3515 	if (rx_delay < 0)
3516 		rx_delay = 0;
3517 	if (tx_delay < 0)
3518 		tx_delay = 0;
3519 
3520 	dev->ports[port_num].rgmii_rx_val = rx_delay;
3521 	dev->ports[port_num].rgmii_tx_val = tx_delay;
3522 }
3523 
3524 int ksz_switch_register(struct ksz_device *dev)
3525 {
3526 	const struct ksz_chip_data *info;
3527 	struct device_node *port, *ports;
3528 	phy_interface_t interface;
3529 	unsigned int port_num;
3530 	int ret;
3531 	int i;
3532 
3533 	if (dev->pdata)
3534 		dev->chip_id = dev->pdata->chip_id;
3535 
3536 	dev->reset_gpio = devm_gpiod_get_optional(dev->dev, "reset",
3537 						  GPIOD_OUT_LOW);
3538 	if (IS_ERR(dev->reset_gpio))
3539 		return PTR_ERR(dev->reset_gpio);
3540 
3541 	if (dev->reset_gpio) {
3542 		gpiod_set_value_cansleep(dev->reset_gpio, 1);
3543 		usleep_range(10000, 12000);
3544 		gpiod_set_value_cansleep(dev->reset_gpio, 0);
3545 		msleep(100);
3546 	}
3547 
3548 	mutex_init(&dev->dev_mutex);
3549 	mutex_init(&dev->regmap_mutex);
3550 	mutex_init(&dev->alu_mutex);
3551 	mutex_init(&dev->vlan_mutex);
3552 
3553 	ret = ksz_switch_detect(dev);
3554 	if (ret)
3555 		return ret;
3556 
3557 	info = ksz_lookup_info(dev->chip_id);
3558 	if (!info)
3559 		return -ENODEV;
3560 
3561 	/* Update the compatible info with the probed one */
3562 	dev->info = info;
3563 
3564 	dev_info(dev->dev, "found switch: %s, rev %i\n",
3565 		 dev->info->dev_name, dev->chip_rev);
3566 
3567 	ret = ksz_check_device_id(dev);
3568 	if (ret)
3569 		return ret;
3570 
3571 	dev->dev_ops = dev->info->ops;
3572 
3573 	ret = dev->dev_ops->init(dev);
3574 	if (ret)
3575 		return ret;
3576 
3577 	dev->ports = devm_kzalloc(dev->dev,
3578 				  dev->info->port_cnt * sizeof(struct ksz_port),
3579 				  GFP_KERNEL);
3580 	if (!dev->ports)
3581 		return -ENOMEM;
3582 
3583 	for (i = 0; i < dev->info->port_cnt; i++) {
3584 		spin_lock_init(&dev->ports[i].mib.stats64_lock);
3585 		mutex_init(&dev->ports[i].mib.cnt_mutex);
3586 		dev->ports[i].mib.counters =
3587 			devm_kzalloc(dev->dev,
3588 				     sizeof(u64) * (dev->info->mib_cnt + 1),
3589 				     GFP_KERNEL);
3590 		if (!dev->ports[i].mib.counters)
3591 			return -ENOMEM;
3592 
3593 		dev->ports[i].ksz_dev = dev;
3594 		dev->ports[i].num = i;
3595 	}
3596 
3597 	/* set the real number of ports */
3598 	dev->ds->num_ports = dev->info->port_cnt;
3599 
3600 	/* Host port interface will be self detected, or specifically set in
3601 	 * device tree.
3602 	 */
3603 	for (port_num = 0; port_num < dev->info->port_cnt; ++port_num)
3604 		dev->ports[port_num].interface = PHY_INTERFACE_MODE_NA;
3605 	if (dev->dev->of_node) {
3606 		ret = of_get_phy_mode(dev->dev->of_node, &interface);
3607 		if (ret == 0)
3608 			dev->compat_interface = interface;
3609 		ports = of_get_child_by_name(dev->dev->of_node, "ethernet-ports");
3610 		if (!ports)
3611 			ports = of_get_child_by_name(dev->dev->of_node, "ports");
3612 		if (ports) {
3613 			for_each_available_child_of_node(ports, port) {
3614 				if (of_property_read_u32(port, "reg",
3615 							 &port_num))
3616 					continue;
3617 				if (!(dev->port_mask & BIT(port_num))) {
3618 					of_node_put(port);
3619 					of_node_put(ports);
3620 					return -EINVAL;
3621 				}
3622 				of_get_phy_mode(port,
3623 						&dev->ports[port_num].interface);
3624 
3625 				ksz_parse_rgmii_delay(dev, port_num, port);
3626 			}
3627 			of_node_put(ports);
3628 		}
3629 		dev->synclko_125 = of_property_read_bool(dev->dev->of_node,
3630 							 "microchip,synclko-125");
3631 		dev->synclko_disable = of_property_read_bool(dev->dev->of_node,
3632 							     "microchip,synclko-disable");
3633 		if (dev->synclko_125 && dev->synclko_disable) {
3634 			dev_err(dev->dev, "inconsistent synclko settings\n");
3635 			return -EINVAL;
3636 		}
3637 	}
3638 
3639 	ret = dsa_register_switch(dev->ds);
3640 	if (ret) {
3641 		dev->dev_ops->exit(dev);
3642 		return ret;
3643 	}
3644 
3645 	/* Read MIB counters every 30 seconds to avoid overflow. */
3646 	dev->mib_read_interval = msecs_to_jiffies(5000);
3647 
3648 	/* Start the MIB timer. */
3649 	schedule_delayed_work(&dev->mib_read, 0);
3650 
3651 	return ret;
3652 }
3653 EXPORT_SYMBOL(ksz_switch_register);
3654 
3655 void ksz_switch_remove(struct ksz_device *dev)
3656 {
3657 	/* timer started */
3658 	if (dev->mib_read_interval) {
3659 		dev->mib_read_interval = 0;
3660 		cancel_delayed_work_sync(&dev->mib_read);
3661 	}
3662 
3663 	dev->dev_ops->exit(dev);
3664 	dsa_unregister_switch(dev->ds);
3665 
3666 	if (dev->reset_gpio)
3667 		gpiod_set_value_cansleep(dev->reset_gpio, 1);
3668 
3669 }
3670 EXPORT_SYMBOL(ksz_switch_remove);
3671 
3672 MODULE_AUTHOR("Woojung Huh <Woojung.Huh@microchip.com>");
3673 MODULE_DESCRIPTION("Microchip KSZ Series Switch DSA Driver");
3674 MODULE_LICENSE("GPL");
3675