1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Microchip KSZ9477 register definitions
4  *
5  * Copyright (C) 2017-2018 Microchip Technology Inc.
6  */
7 
8 #ifndef __KSZ9477_REGS_H
9 #define __KSZ9477_REGS_H
10 
11 #define KS_PRIO_M			0x7
12 #define KS_PRIO_S			4
13 
14 /* 0 - Operation */
15 #define REG_CHIP_ID0__1			0x0000
16 
17 #define REG_CHIP_ID1__1			0x0001
18 
19 #define FAMILY_ID			0x95
20 #define FAMILY_ID_94			0x94
21 #define FAMILY_ID_95			0x95
22 #define FAMILY_ID_85			0x85
23 #define FAMILY_ID_98			0x98
24 #define FAMILY_ID_88			0x88
25 
26 #define REG_CHIP_ID2__1			0x0002
27 
28 #define CHIP_ID_63			0x63
29 #define CHIP_ID_66			0x66
30 #define CHIP_ID_67			0x67
31 #define CHIP_ID_77			0x77
32 #define CHIP_ID_93			0x93
33 #define CHIP_ID_96			0x96
34 #define CHIP_ID_97			0x97
35 
36 #define REG_CHIP_ID3__1			0x0003
37 
38 #define SWITCH_REVISION_M		0x0F
39 #define SWITCH_REVISION_S		4
40 #define SWITCH_RESET			0x01
41 
42 #define REG_SW_PME_CTRL			0x0006
43 
44 #define PME_ENABLE			BIT(1)
45 #define PME_POLARITY			BIT(0)
46 
47 #define REG_GLOBAL_OPTIONS		0x000F
48 
49 #define SW_GIGABIT_ABLE			BIT(6)
50 #define SW_REDUNDANCY_ABLE		BIT(5)
51 #define SW_AVB_ABLE			BIT(4)
52 #define SW_9567_RL_5_2			0xC
53 #define SW_9477_SL_5_2			0xD
54 
55 #define SW_9896_GL_5_1			0xB
56 #define SW_9896_RL_5_1			0x8
57 #define SW_9896_SL_5_1			0x9
58 
59 #define SW_9895_GL_4_1			0x7
60 #define SW_9895_RL_4_1			0x4
61 #define SW_9895_SL_4_1			0x5
62 
63 #define SW_9896_RL_4_2			0x6
64 
65 #define SW_9893_RL_2_1			0x0
66 #define SW_9893_SL_2_1			0x1
67 #define SW_9893_GL_2_1			0x3
68 
69 #define SW_QW_ABLE			BIT(5)
70 #define SW_9893_RN_2_1			0xC
71 
72 #define REG_SW_INT_STATUS__4		0x0010
73 #define REG_SW_INT_MASK__4		0x0014
74 
75 #define LUE_INT				BIT(31)
76 #define TRIG_TS_INT			BIT(30)
77 #define APB_TIMEOUT_INT			BIT(29)
78 
79 #define SWITCH_INT_MASK			(TRIG_TS_INT | APB_TIMEOUT_INT)
80 
81 #define REG_SW_PORT_INT_STATUS__4	0x0018
82 #define REG_SW_PORT_INT_MASK__4		0x001C
83 #define REG_SW_PHY_INT_STATUS		0x0020
84 #define REG_SW_PHY_INT_ENABLE		0x0024
85 
86 /* 1 - Global */
87 #define REG_SW_GLOBAL_SERIAL_CTRL_0	0x0100
88 #define SW_SPARE_REG_2			BIT(7)
89 #define SW_SPARE_REG_1			BIT(6)
90 #define SW_SPARE_REG_0			BIT(5)
91 #define SW_BIG_ENDIAN			BIT(4)
92 #define SPI_AUTO_EDGE_DETECTION		BIT(1)
93 #define SPI_CLOCK_OUT_RISING_EDGE	BIT(0)
94 
95 #define REG_SW_GLOBAL_OUTPUT_CTRL__1	0x0103
96 #define SW_ENABLE_REFCLKO		BIT(1)
97 #define SW_REFCLKO_IS_125MHZ		BIT(0)
98 
99 #define REG_SW_IBA__4			0x0104
100 
101 #define SW_IBA_ENABLE			BIT(31)
102 #define SW_IBA_DA_MATCH			BIT(30)
103 #define SW_IBA_INIT			BIT(29)
104 #define SW_IBA_QID_M			0xF
105 #define SW_IBA_QID_S			22
106 #define SW_IBA_PORT_M			0x2F
107 #define SW_IBA_PORT_S			16
108 #define SW_IBA_FRAME_TPID_M		0xFFFF
109 
110 #define REG_SW_APB_TIMEOUT_ADDR__4	0x0108
111 
112 #define APB_TIMEOUT_ACKNOWLEDGE		BIT(31)
113 
114 #define REG_SW_IBA_SYNC__1		0x010C
115 
116 #define REG_SW_IO_STRENGTH__1		0x010D
117 #define SW_DRIVE_STRENGTH_M		0x7
118 #define SW_DRIVE_STRENGTH_2MA		0
119 #define SW_DRIVE_STRENGTH_4MA		1
120 #define SW_DRIVE_STRENGTH_8MA		2
121 #define SW_DRIVE_STRENGTH_12MA		3
122 #define SW_DRIVE_STRENGTH_16MA		4
123 #define SW_DRIVE_STRENGTH_20MA		5
124 #define SW_DRIVE_STRENGTH_24MA		6
125 #define SW_DRIVE_STRENGTH_28MA		7
126 #define SW_HI_SPEED_DRIVE_STRENGTH_S	4
127 #define SW_LO_SPEED_DRIVE_STRENGTH_S	0
128 
129 #define REG_SW_IBA_STATUS__4		0x0110
130 
131 #define SW_IBA_REQ			BIT(31)
132 #define SW_IBA_RESP			BIT(30)
133 #define SW_IBA_DA_MISMATCH		BIT(14)
134 #define SW_IBA_FMT_MISMATCH		BIT(13)
135 #define SW_IBA_CODE_ERROR		BIT(12)
136 #define SW_IBA_CMD_ERROR		BIT(11)
137 #define SW_IBA_CMD_LOC_M		(BIT(6) - 1)
138 
139 #define REG_SW_IBA_STATES__4		0x0114
140 
141 #define SW_IBA_BUF_STATE_S		30
142 #define SW_IBA_CMD_STATE_S		28
143 #define SW_IBA_RESP_STATE_S		26
144 #define SW_IBA_STATE_M			0x3
145 #define SW_IBA_PACKET_SIZE_M		0x7F
146 #define SW_IBA_PACKET_SIZE_S		16
147 #define SW_IBA_FMT_ID_M			0xFFFF
148 
149 #define REG_SW_IBA_RESULT__4		0x0118
150 
151 #define SW_IBA_SIZE_S			24
152 
153 #define SW_IBA_RETRY_CNT_M		(BIT(5) - 1)
154 
155 /* 2 - PHY */
156 #define REG_SW_POWER_MANAGEMENT_CTRL	0x0201
157 
158 #define SW_PLL_POWER_DOWN		BIT(5)
159 #define SW_POWER_DOWN_MODE		0x3
160 #define SW_ENERGY_DETECTION		1
161 #define SW_SOFT_POWER_DOWN		2
162 #define SW_POWER_SAVING			3
163 
164 /* 3 - Operation Control */
165 #define REG_SW_OPERATION		0x0300
166 
167 #define SW_DOUBLE_TAG			BIT(7)
168 #define SW_RESET			BIT(1)
169 #define SW_START			BIT(0)
170 
171 #define REG_SW_MAC_ADDR_0		0x0302
172 #define REG_SW_MAC_ADDR_1		0x0303
173 #define REG_SW_MAC_ADDR_2		0x0304
174 #define REG_SW_MAC_ADDR_3		0x0305
175 #define REG_SW_MAC_ADDR_4		0x0306
176 #define REG_SW_MAC_ADDR_5		0x0307
177 
178 #define REG_SW_MTU__2			0x0308
179 #define REG_SW_MTU_MASK			GENMASK(13, 0)
180 
181 #define REG_SW_ISP_TPID__2		0x030A
182 
183 #define REG_SW_HSR_TPID__2		0x030C
184 
185 #define REG_AVB_STRATEGY__2		0x030E
186 
187 #define SW_SHAPING_CREDIT_ACCT		BIT(1)
188 #define SW_POLICING_CREDIT_ACCT		BIT(0)
189 
190 #define REG_SW_LUE_CTRL_0		0x0310
191 
192 #define SW_VLAN_ENABLE			BIT(7)
193 #define SW_DROP_INVALID_VID		BIT(6)
194 #define SW_AGE_CNT_M			0x7
195 #define SW_AGE_CNT_S			3
196 #define SW_RESV_MCAST_ENABLE		BIT(2)
197 #define SW_HASH_OPTION_M		0x03
198 #define SW_HASH_OPTION_CRC		1
199 #define SW_HASH_OPTION_XOR		2
200 #define SW_HASH_OPTION_DIRECT		3
201 
202 #define REG_SW_LUE_CTRL_1		0x0311
203 
204 #define UNICAST_LEARN_DISABLE		BIT(7)
205 #define SW_SRC_ADDR_FILTER		BIT(6)
206 #define SW_FLUSH_STP_TABLE		BIT(5)
207 #define SW_FLUSH_MSTP_TABLE		BIT(4)
208 #define SW_FWD_MCAST_SRC_ADDR		BIT(3)
209 #define SW_AGING_ENABLE			BIT(2)
210 #define SW_FAST_AGING			BIT(1)
211 #define SW_LINK_AUTO_AGING		BIT(0)
212 
213 #define REG_SW_LUE_CTRL_2		0x0312
214 
215 #define SW_TRAP_DOUBLE_TAG		BIT(6)
216 #define SW_EGRESS_VLAN_FILTER_DYN	BIT(5)
217 #define SW_EGRESS_VLAN_FILTER_STA	BIT(4)
218 #define SW_FLUSH_OPTION_M		0x3
219 #define SW_FLUSH_OPTION_S		2
220 #define SW_FLUSH_OPTION_DYN_MAC		1
221 #define SW_FLUSH_OPTION_STA_MAC		2
222 #define SW_FLUSH_OPTION_BOTH		3
223 #define SW_PRIO_M			0x3
224 #define SW_PRIO_DA			0
225 #define SW_PRIO_SA			1
226 #define SW_PRIO_HIGHEST_DA_SA		2
227 #define SW_PRIO_LOWEST_DA_SA		3
228 
229 #define REG_SW_LUE_CTRL_3		0x0313
230 
231 #define REG_SW_LUE_INT_STATUS		0x0314
232 #define REG_SW_LUE_INT_ENABLE		0x0315
233 
234 #define LEARN_FAIL_INT			BIT(2)
235 #define ALMOST_FULL_INT			BIT(1)
236 #define WRITE_FAIL_INT			BIT(0)
237 
238 #define REG_SW_LUE_INDEX_0__2		0x0316
239 
240 #define ENTRY_INDEX_M			0x0FFF
241 
242 #define REG_SW_LUE_INDEX_1__2		0x0318
243 
244 #define FAIL_INDEX_M			0x03FF
245 
246 #define REG_SW_LUE_INDEX_2__2		0x031A
247 
248 #define REG_SW_LUE_UNK_UCAST_CTRL__4	0x0320
249 
250 #define SW_UNK_UCAST_ENABLE		BIT(31)
251 
252 #define REG_SW_LUE_UNK_MCAST_CTRL__4	0x0324
253 
254 #define SW_UNK_MCAST_ENABLE		BIT(31)
255 
256 #define REG_SW_LUE_UNK_VID_CTRL__4	0x0328
257 
258 #define SW_UNK_VID_ENABLE		BIT(31)
259 
260 #define REG_SW_MAC_CTRL_0		0x0330
261 
262 #define SW_NEW_BACKOFF			BIT(7)
263 #define SW_CHECK_LENGTH			BIT(3)
264 #define SW_PAUSE_UNH_MODE		BIT(1)
265 #define SW_AGGR_BACKOFF			BIT(0)
266 
267 #define REG_SW_MAC_CTRL_1		0x0331
268 
269 #define MULTICAST_STORM_DISABLE		BIT(6)
270 #define SW_BACK_PRESSURE		BIT(5)
271 #define FAIR_FLOW_CTRL			BIT(4)
272 #define NO_EXC_COLLISION_DROP		BIT(3)
273 #define SW_JUMBO_PACKET			BIT(2)
274 #define SW_LEGAL_PACKET_DISABLE		BIT(1)
275 #define SW_PASS_SHORT_FRAME		BIT(0)
276 
277 #define REG_SW_MAC_CTRL_2		0x0332
278 
279 #define SW_REPLACE_VID			BIT(3)
280 #define BROADCAST_STORM_RATE_HI		0x07
281 
282 #define REG_SW_MAC_CTRL_3		0x0333
283 
284 #define BROADCAST_STORM_RATE_LO		0xFF
285 #define BROADCAST_STORM_RATE		0x07FF
286 
287 #define REG_SW_MAC_CTRL_4		0x0334
288 
289 #define SW_PASS_PAUSE			BIT(3)
290 
291 #define REG_SW_MAC_CTRL_5		0x0335
292 
293 #define SW_OUT_RATE_LIMIT_QUEUE_BASED	BIT(3)
294 
295 #define REG_SW_MAC_CTRL_6		0x0336
296 
297 #define SW_MIB_COUNTER_FLUSH		BIT(7)
298 #define SW_MIB_COUNTER_FREEZE		BIT(6)
299 
300 #define REG_SW_MAC_802_1P_MAP_0		0x0338
301 #define REG_SW_MAC_802_1P_MAP_1		0x0339
302 #define REG_SW_MAC_802_1P_MAP_2		0x033A
303 #define REG_SW_MAC_802_1P_MAP_3		0x033B
304 
305 #define SW_802_1P_MAP_M			KS_PRIO_M
306 #define SW_802_1P_MAP_S			KS_PRIO_S
307 
308 #define REG_SW_MAC_ISP_CTRL		0x033C
309 
310 #define REG_SW_MAC_TOS_CTRL		0x033E
311 
312 #define SW_TOS_DSCP_REMARK		BIT(1)
313 #define SW_TOS_DSCP_REMAP		BIT(0)
314 
315 #define REG_SW_MAC_TOS_PRIO_0		0x0340
316 #define REG_SW_MAC_TOS_PRIO_1		0x0341
317 #define REG_SW_MAC_TOS_PRIO_2		0x0342
318 #define REG_SW_MAC_TOS_PRIO_3		0x0343
319 #define REG_SW_MAC_TOS_PRIO_4		0x0344
320 #define REG_SW_MAC_TOS_PRIO_5		0x0345
321 #define REG_SW_MAC_TOS_PRIO_6		0x0346
322 #define REG_SW_MAC_TOS_PRIO_7		0x0347
323 #define REG_SW_MAC_TOS_PRIO_8		0x0348
324 #define REG_SW_MAC_TOS_PRIO_9		0x0349
325 #define REG_SW_MAC_TOS_PRIO_10		0x034A
326 #define REG_SW_MAC_TOS_PRIO_11		0x034B
327 #define REG_SW_MAC_TOS_PRIO_12		0x034C
328 #define REG_SW_MAC_TOS_PRIO_13		0x034D
329 #define REG_SW_MAC_TOS_PRIO_14		0x034E
330 #define REG_SW_MAC_TOS_PRIO_15		0x034F
331 #define REG_SW_MAC_TOS_PRIO_16		0x0350
332 #define REG_SW_MAC_TOS_PRIO_17		0x0351
333 #define REG_SW_MAC_TOS_PRIO_18		0x0352
334 #define REG_SW_MAC_TOS_PRIO_19		0x0353
335 #define REG_SW_MAC_TOS_PRIO_20		0x0354
336 #define REG_SW_MAC_TOS_PRIO_21		0x0355
337 #define REG_SW_MAC_TOS_PRIO_22		0x0356
338 #define REG_SW_MAC_TOS_PRIO_23		0x0357
339 #define REG_SW_MAC_TOS_PRIO_24		0x0358
340 #define REG_SW_MAC_TOS_PRIO_25		0x0359
341 #define REG_SW_MAC_TOS_PRIO_26		0x035A
342 #define REG_SW_MAC_TOS_PRIO_27		0x035B
343 #define REG_SW_MAC_TOS_PRIO_28		0x035C
344 #define REG_SW_MAC_TOS_PRIO_29		0x035D
345 #define REG_SW_MAC_TOS_PRIO_30		0x035E
346 #define REG_SW_MAC_TOS_PRIO_31		0x035F
347 
348 #define REG_SW_MRI_CTRL_0		0x0370
349 
350 #define SW_IGMP_SNOOP			BIT(6)
351 #define SW_IPV6_MLD_OPTION		BIT(3)
352 #define SW_IPV6_MLD_SNOOP		BIT(2)
353 #define SW_MIRROR_RX_TX			BIT(0)
354 
355 #define REG_SW_CLASS_D_IP_CTRL__4	0x0374
356 
357 #define SW_CLASS_D_IP_ENABLE		BIT(31)
358 
359 #define REG_SW_MRI_CTRL_8		0x0378
360 
361 #define SW_NO_COLOR_S			6
362 #define SW_RED_COLOR_S			4
363 #define SW_YELLOW_COLOR_S		2
364 #define SW_GREEN_COLOR_S		0
365 #define SW_COLOR_M			0x3
366 
367 #define REG_SW_QM_CTRL__4		0x0390
368 
369 #define PRIO_SCHEME_SELECT_M		KS_PRIO_M
370 #define PRIO_SCHEME_SELECT_S		6
371 #define PRIO_MAP_3_HI			0
372 #define PRIO_MAP_2_HI			2
373 #define PRIO_MAP_0_LO			3
374 #define UNICAST_VLAN_BOUNDARY		BIT(1)
375 
376 #define REG_SW_EEE_QM_CTRL__2		0x03C0
377 
378 #define REG_SW_EEE_TXQ_WAIT_TIME__2	0x03C2
379 
380 /* 4 - */
381 #define REG_SW_VLAN_ENTRY__4		0x0400
382 
383 #define VLAN_VALID			BIT(31)
384 #define VLAN_FORWARD_OPTION		BIT(27)
385 #define VLAN_PRIO_M			KS_PRIO_M
386 #define VLAN_PRIO_S			24
387 #define VLAN_MSTP_M			0x7
388 #define VLAN_MSTP_S			12
389 #define VLAN_FID_M			0x7F
390 
391 #define REG_SW_VLAN_ENTRY_UNTAG__4	0x0404
392 #define REG_SW_VLAN_ENTRY_PORTS__4	0x0408
393 
394 #define REG_SW_VLAN_ENTRY_INDEX__2	0x040C
395 
396 #define VLAN_INDEX_M			0x0FFF
397 
398 #define REG_SW_VLAN_CTRL		0x040E
399 
400 #define VLAN_START			BIT(7)
401 #define VLAN_ACTION			0x3
402 #define VLAN_WRITE			1
403 #define VLAN_READ			2
404 #define VLAN_CLEAR			3
405 
406 #define REG_SW_ALU_INDEX_0		0x0410
407 
408 #define ALU_FID_INDEX_S			16
409 #define ALU_MAC_ADDR_HI			0xFFFF
410 
411 #define REG_SW_ALU_INDEX_1		0x0414
412 
413 #define ALU_DIRECT_INDEX_M		(BIT(12) - 1)
414 
415 #define REG_SW_ALU_CTRL__4		0x0418
416 
417 #define ALU_VALID_CNT_M			(BIT(14) - 1)
418 #define ALU_VALID_CNT_S			16
419 #define ALU_START			BIT(7)
420 #define ALU_VALID			BIT(6)
421 #define ALU_DIRECT			BIT(2)
422 #define ALU_ACTION			0x3
423 #define ALU_WRITE			1
424 #define ALU_READ			2
425 #define ALU_SEARCH			3
426 
427 #define REG_SW_ALU_STAT_CTRL__4		0x041C
428 
429 #define ALU_STAT_INDEX_M		(BIT(4) - 1)
430 #define ALU_STAT_INDEX_S		16
431 #define ALU_RESV_MCAST_INDEX_M		(BIT(6) - 1)
432 #define ALU_STAT_START			BIT(7)
433 #define ALU_RESV_MCAST_ADDR		BIT(1)
434 #define ALU_STAT_READ			BIT(0)
435 
436 #define REG_SW_ALU_VAL_A		0x0420
437 
438 #define ALU_V_STATIC_VALID		BIT(31)
439 #define ALU_V_SRC_FILTER		BIT(30)
440 #define ALU_V_DST_FILTER		BIT(29)
441 #define ALU_V_PRIO_AGE_CNT_M		(BIT(3) - 1)
442 #define ALU_V_PRIO_AGE_CNT_S		26
443 #define ALU_V_MSTP_M			0x7
444 
445 #define REG_SW_ALU_VAL_B		0x0424
446 
447 #define ALU_V_OVERRIDE			BIT(31)
448 #define ALU_V_USE_FID			BIT(30)
449 #define ALU_V_PORT_MAP			(BIT(24) - 1)
450 
451 #define REG_SW_ALU_VAL_C		0x0428
452 
453 #define ALU_V_FID_M			(BIT(16) - 1)
454 #define ALU_V_FID_S			16
455 #define ALU_V_MAC_ADDR_HI		0xFFFF
456 
457 #define REG_SW_ALU_VAL_D		0x042C
458 
459 #define REG_HSR_ALU_INDEX_0		0x0440
460 
461 #define REG_HSR_ALU_INDEX_1		0x0444
462 
463 #define HSR_DST_MAC_INDEX_LO_S		16
464 #define HSR_SRC_MAC_INDEX_HI		0xFFFF
465 
466 #define REG_HSR_ALU_INDEX_2		0x0448
467 
468 #define HSR_INDEX_MAX			BIT(9)
469 #define HSR_DIRECT_INDEX_M		(HSR_INDEX_MAX - 1)
470 
471 #define REG_HSR_ALU_INDEX_3		0x044C
472 
473 #define HSR_PATH_INDEX_M		(BIT(4) - 1)
474 
475 #define REG_HSR_ALU_CTRL__4		0x0450
476 
477 #define HSR_VALID_CNT_M			(BIT(14) - 1)
478 #define HSR_VALID_CNT_S			16
479 #define HSR_START			BIT(7)
480 #define HSR_VALID			BIT(6)
481 #define HSR_SEARCH_END			BIT(5)
482 #define HSR_DIRECT			BIT(2)
483 #define HSR_ACTION			0x3
484 #define HSR_WRITE			1
485 #define HSR_READ			2
486 #define HSR_SEARCH			3
487 
488 #define REG_HSR_ALU_VAL_A		0x0454
489 
490 #define HSR_V_STATIC_VALID		BIT(31)
491 #define HSR_V_AGE_CNT_M			(BIT(3) - 1)
492 #define HSR_V_AGE_CNT_S			26
493 #define HSR_V_PATH_ID_M			(BIT(4) - 1)
494 
495 #define REG_HSR_ALU_VAL_B		0x0458
496 
497 #define REG_HSR_ALU_VAL_C		0x045C
498 
499 #define HSR_V_DST_MAC_ADDR_LO_S		16
500 #define HSR_V_SRC_MAC_ADDR_HI		0xFFFF
501 
502 #define REG_HSR_ALU_VAL_D		0x0460
503 
504 #define REG_HSR_ALU_VAL_E		0x0464
505 
506 #define HSR_V_START_SEQ_1_S		16
507 #define HSR_V_START_SEQ_2_S		0
508 
509 #define REG_HSR_ALU_VAL_F		0x0468
510 
511 #define HSR_V_EXP_SEQ_1_S		16
512 #define HSR_V_EXP_SEQ_2_S		0
513 
514 #define REG_HSR_ALU_VAL_G		0x046C
515 
516 #define HSR_V_SEQ_CNT_1_S		16
517 #define HSR_V_SEQ_CNT_2_S		0
518 
519 #define HSR_V_SEQ_M			(BIT(16) - 1)
520 
521 /* 5 - PTP Clock */
522 #define REG_PTP_CLK_CTRL		0x0500
523 
524 #define PTP_STEP_ADJ			BIT(6)
525 #define PTP_STEP_DIR			BIT(5)
526 #define PTP_READ_TIME			BIT(4)
527 #define PTP_LOAD_TIME			BIT(3)
528 #define PTP_CLK_ADJ_ENABLE		BIT(2)
529 #define PTP_CLK_ENABLE			BIT(1)
530 #define PTP_CLK_RESET			BIT(0)
531 
532 #define REG_PTP_RTC_SUB_NANOSEC__2	0x0502
533 
534 #define PTP_RTC_SUB_NANOSEC_M		0x0007
535 
536 #define REG_PTP_RTC_NANOSEC		0x0504
537 #define REG_PTP_RTC_NANOSEC_H		0x0504
538 #define REG_PTP_RTC_NANOSEC_L		0x0506
539 
540 #define REG_PTP_RTC_SEC			0x0508
541 #define REG_PTP_RTC_SEC_H		0x0508
542 #define REG_PTP_RTC_SEC_L		0x050A
543 
544 #define REG_PTP_SUBNANOSEC_RATE		0x050C
545 #define REG_PTP_SUBNANOSEC_RATE_H	0x050C
546 
547 #define PTP_RATE_DIR			BIT(31)
548 #define PTP_TMP_RATE_ENABLE		BIT(30)
549 
550 #define REG_PTP_SUBNANOSEC_RATE_L	0x050E
551 
552 #define REG_PTP_RATE_DURATION		0x0510
553 #define REG_PTP_RATE_DURATION_H		0x0510
554 #define REG_PTP_RATE_DURATION_L		0x0512
555 
556 #define REG_PTP_MSG_CONF1		0x0514
557 
558 #define PTP_802_1AS			BIT(7)
559 #define PTP_ENABLE			BIT(6)
560 #define PTP_ETH_ENABLE			BIT(5)
561 #define PTP_IPV4_UDP_ENABLE		BIT(4)
562 #define PTP_IPV6_UDP_ENABLE		BIT(3)
563 #define PTP_TC_P2P			BIT(2)
564 #define PTP_MASTER			BIT(1)
565 #define PTP_1STEP			BIT(0)
566 
567 #define REG_PTP_MSG_CONF2		0x0516
568 
569 #define PTP_UNICAST_ENABLE		BIT(12)
570 #define PTP_ALTERNATE_MASTER		BIT(11)
571 #define PTP_ALL_HIGH_PRIO		BIT(10)
572 #define PTP_SYNC_CHECK			BIT(9)
573 #define PTP_DELAY_CHECK			BIT(8)
574 #define PTP_PDELAY_CHECK		BIT(7)
575 #define PTP_DROP_SYNC_DELAY_REQ		BIT(5)
576 #define PTP_DOMAIN_CHECK		BIT(4)
577 #define PTP_UDP_CHECKSUM		BIT(2)
578 
579 #define REG_PTP_DOMAIN_VERSION		0x0518
580 #define PTP_VERSION_M			0xFF00
581 #define PTP_DOMAIN_M			0x00FF
582 
583 #define REG_PTP_UNIT_INDEX__4		0x0520
584 
585 #define PTP_UNIT_M			0xF
586 
587 #define PTP_GPIO_INDEX_S		16
588 #define PTP_TSI_INDEX_S			8
589 #define PTP_TOU_INDEX_S			0
590 
591 #define REG_PTP_TRIG_STATUS__4		0x0524
592 
593 #define TRIG_ERROR_S			16
594 #define TRIG_DONE_S			0
595 
596 #define REG_PTP_INT_STATUS__4		0x0528
597 
598 #define TRIG_INT_S			16
599 #define TS_INT_S			0
600 
601 #define TRIG_UNIT_M			0x7
602 #define TS_UNIT_M			0x3
603 
604 #define REG_PTP_CTRL_STAT__4		0x052C
605 
606 #define GPIO_IN				BIT(7)
607 #define GPIO_OUT			BIT(6)
608 #define TS_INT_ENABLE			BIT(5)
609 #define TRIG_ACTIVE			BIT(4)
610 #define TRIG_ENABLE			BIT(3)
611 #define TRIG_RESET			BIT(2)
612 #define TS_ENABLE			BIT(1)
613 #define TS_RESET			BIT(0)
614 
615 #define GPIO_CTRL_M			(GPIO_IN | GPIO_OUT)
616 
617 #define TRIG_CTRL_M			\
618 	(TRIG_ACTIVE | TRIG_ENABLE | TRIG_RESET)
619 
620 #define TS_CTRL_M			\
621 	(TS_INT_ENABLE | TS_ENABLE | TS_RESET)
622 
623 #define REG_TRIG_TARGET_NANOSEC		0x0530
624 #define REG_TRIG_TARGET_SEC		0x0534
625 
626 #define REG_TRIG_CTRL__4		0x0538
627 
628 #define TRIG_CASCADE_ENABLE		BIT(31)
629 #define TRIG_CASCADE_TAIL		BIT(30)
630 #define TRIG_CASCADE_UPS_M		0xF
631 #define TRIG_CASCADE_UPS_S		26
632 #define TRIG_NOW			BIT(25)
633 #define TRIG_NOTIFY			BIT(24)
634 #define TRIG_EDGE			BIT(23)
635 #define TRIG_PATTERN_S			20
636 #define TRIG_PATTERN_M			0x7
637 #define TRIG_NEG_EDGE			0
638 #define TRIG_POS_EDGE			1
639 #define TRIG_NEG_PULSE			2
640 #define TRIG_POS_PULSE			3
641 #define TRIG_NEG_PERIOD			4
642 #define TRIG_POS_PERIOD			5
643 #define TRIG_REG_OUTPUT			6
644 #define TRIG_GPO_S			16
645 #define TRIG_GPO_M			0xF
646 #define TRIG_CASCADE_ITERATE_CNT_M	0xFFFF
647 
648 #define REG_TRIG_CYCLE_WIDTH		0x053C
649 
650 #define REG_TRIG_CYCLE_CNT		0x0540
651 
652 #define TRIG_CYCLE_CNT_M		0xFFFF
653 #define TRIG_CYCLE_CNT_S		16
654 #define TRIG_BIT_PATTERN_M		0xFFFF
655 
656 #define REG_TRIG_ITERATE_TIME		0x0544
657 
658 #define REG_TRIG_PULSE_WIDTH__4		0x0548
659 
660 #define TRIG_PULSE_WIDTH_M		0x00FFFFFF
661 
662 #define REG_TS_CTRL_STAT__4		0x0550
663 
664 #define TS_EVENT_DETECT_M		0xF
665 #define TS_EVENT_DETECT_S		17
666 #define TS_EVENT_OVERFLOW		BIT(16)
667 #define TS_GPI_M			0xF
668 #define TS_GPI_S			8
669 #define TS_DETECT_RISE			BIT(7)
670 #define TS_DETECT_FALL			BIT(6)
671 #define TS_DETECT_S			6
672 #define TS_CASCADE_TAIL			BIT(5)
673 #define TS_CASCADE_UPS_M		0xF
674 #define TS_CASCADE_UPS_S		1
675 #define TS_CASCADE_ENABLE		BIT(0)
676 
677 #define DETECT_RISE			(TS_DETECT_RISE >> TS_DETECT_S)
678 #define DETECT_FALL			(TS_DETECT_FALL >> TS_DETECT_S)
679 
680 #define REG_TS_EVENT_0_NANOSEC		0x0554
681 #define REG_TS_EVENT_0_SEC		0x0558
682 #define REG_TS_EVENT_0_SUB_NANOSEC	0x055C
683 
684 #define REG_TS_EVENT_1_NANOSEC		0x0560
685 #define REG_TS_EVENT_1_SEC		0x0564
686 #define REG_TS_EVENT_1_SUB_NANOSEC	0x0568
687 
688 #define REG_TS_EVENT_2_NANOSEC		0x056C
689 #define REG_TS_EVENT_2_SEC		0x0570
690 #define REG_TS_EVENT_2_SUB_NANOSEC	0x0574
691 
692 #define REG_TS_EVENT_3_NANOSEC		0x0578
693 #define REG_TS_EVENT_3_SEC		0x057C
694 #define REG_TS_EVENT_3_SUB_NANOSEC	0x0580
695 
696 #define REG_TS_EVENT_4_NANOSEC		0x0584
697 #define REG_TS_EVENT_4_SEC		0x0588
698 #define REG_TS_EVENT_4_SUB_NANOSEC	0x058C
699 
700 #define REG_TS_EVENT_5_NANOSEC		0x0590
701 #define REG_TS_EVENT_5_SEC		0x0594
702 #define REG_TS_EVENT_5_SUB_NANOSEC	0x0598
703 
704 #define REG_TS_EVENT_6_NANOSEC		0x059C
705 #define REG_TS_EVENT_6_SEC		0x05A0
706 #define REG_TS_EVENT_6_SUB_NANOSEC	0x05A4
707 
708 #define REG_TS_EVENT_7_NANOSEC		0x05A8
709 #define REG_TS_EVENT_7_SEC		0x05AC
710 #define REG_TS_EVENT_7_SUB_NANOSEC	0x05B0
711 
712 #define TS_EVENT_EDGE_M			0x1
713 #define TS_EVENT_EDGE_S			30
714 #define TS_EVENT_NANOSEC_M		(BIT(30) - 1)
715 
716 #define TS_EVENT_SUB_NANOSEC_M		0x7
717 
718 #define TS_EVENT_SAMPLE			\
719 	(REG_TS_EVENT_1_NANOSEC - REG_TS_EVENT_0_NANOSEC)
720 
721 #define PORT_CTRL_ADDR(port, addr)	((addr) | (((port) + 1) << 12))
722 
723 #define REG_GLOBAL_RR_INDEX__1		0x0600
724 
725 /* DLR */
726 #define REG_DLR_SRC_PORT__4		0x0604
727 
728 #define DLR_SRC_PORT_UNICAST		BIT(31)
729 #define DLR_SRC_PORT_M			0x3
730 #define DLR_SRC_PORT_BOTH		0
731 #define DLR_SRC_PORT_EACH		1
732 
733 #define REG_DLR_IP_ADDR__4		0x0608
734 
735 #define REG_DLR_CTRL__1			0x0610
736 
737 #define DLR_RESET_SEQ_ID		BIT(3)
738 #define DLR_BACKUP_AUTO_ON		BIT(2)
739 #define DLR_BEACON_TX_ENABLE		BIT(1)
740 #define DLR_ASSIST_ENABLE		BIT(0)
741 
742 #define REG_DLR_STATE__1		0x0611
743 
744 #define DLR_NODE_STATE_M		0x3
745 #define DLR_NODE_STATE_S		1
746 #define DLR_NODE_STATE_IDLE		0
747 #define DLR_NODE_STATE_FAULT		1
748 #define DLR_NODE_STATE_NORMAL		2
749 #define DLR_RING_STATE_FAULT		0
750 #define DLR_RING_STATE_NORMAL		1
751 
752 #define REG_DLR_PRECEDENCE__1		0x0612
753 
754 #define REG_DLR_BEACON_INTERVAL__4	0x0614
755 
756 #define REG_DLR_BEACON_TIMEOUT__4	0x0618
757 
758 #define REG_DLR_TIMEOUT_WINDOW__4	0x061C
759 
760 #define DLR_TIMEOUT_WINDOW_M		(BIT(22) - 1)
761 
762 #define REG_DLR_VLAN_ID__2		0x0620
763 
764 #define DLR_VLAN_ID_M			(BIT(12) - 1)
765 
766 #define REG_DLR_DEST_ADDR_0		0x0622
767 #define REG_DLR_DEST_ADDR_1		0x0623
768 #define REG_DLR_DEST_ADDR_2		0x0624
769 #define REG_DLR_DEST_ADDR_3		0x0625
770 #define REG_DLR_DEST_ADDR_4		0x0626
771 #define REG_DLR_DEST_ADDR_5		0x0627
772 
773 #define REG_DLR_PORT_MAP__4		0x0628
774 
775 #define REG_DLR_CLASS__1		0x062C
776 
777 #define DLR_FRAME_QID_M			0x3
778 
779 /* HSR */
780 #define REG_HSR_PORT_MAP__4		0x0640
781 
782 #define REG_HSR_ALU_CTRL_0__1		0x0644
783 
784 #define HSR_DUPLICATE_DISCARD		BIT(7)
785 #define HSR_NODE_UNICAST		BIT(6)
786 #define HSR_AGE_CNT_DEFAULT_M		0x7
787 #define HSR_AGE_CNT_DEFAULT_S		3
788 #define HSR_LEARN_MCAST_DISABLE		BIT(2)
789 #define HSR_HASH_OPTION_M		0x3
790 #define HSR_HASH_DISABLE		0
791 #define HSR_HASH_UPPER_BITS		1
792 #define HSR_HASH_LOWER_BITS		2
793 #define HSR_HASH_XOR_BOTH_BITS		3
794 
795 #define REG_HSR_ALU_CTRL_1__1		0x0645
796 
797 #define HSR_LEARN_UCAST_DISABLE		BIT(7)
798 #define HSR_FLUSH_TABLE			BIT(5)
799 #define HSR_PROC_MCAST_SRC		BIT(3)
800 #define HSR_AGING_ENABLE		BIT(2)
801 
802 #define REG_HSR_ALU_CTRL_2__2		0x0646
803 
804 #define REG_HSR_ALU_AGE_PERIOD__4	0x0648
805 
806 #define REG_HSR_ALU_INT_STATUS__1	0x064C
807 #define REG_HSR_ALU_INT_MASK__1		0x064D
808 
809 #define HSR_WINDOW_OVERFLOW_INT		BIT(3)
810 #define HSR_LEARN_FAIL_INT		BIT(2)
811 #define HSR_ALMOST_FULL_INT		BIT(1)
812 #define HSR_WRITE_FAIL_INT		BIT(0)
813 
814 #define REG_HSR_ALU_ENTRY_0__2		0x0650
815 
816 #define HSR_ENTRY_INDEX_M		(BIT(10) - 1)
817 #define HSR_FAIL_INDEX_M		(BIT(8) - 1)
818 
819 #define REG_HSR_ALU_ENTRY_1__2		0x0652
820 
821 #define HSR_FAIL_LEARN_INDEX_M		(BIT(8) - 1)
822 
823 #define REG_HSR_ALU_ENTRY_3__2		0x0654
824 
825 #define HSR_CPU_ACCESS_ENTRY_INDEX_M	(BIT(8) - 1)
826 
827 /* 0 - Operation */
828 #define REG_PORT_DEFAULT_VID		0x0000
829 
830 #define REG_PORT_CUSTOM_VID		0x0002
831 #define REG_PORT_AVB_SR_1_VID		0x0004
832 #define REG_PORT_AVB_SR_2_VID		0x0006
833 
834 #define REG_PORT_AVB_SR_1_TYPE		0x0008
835 #define REG_PORT_AVB_SR_2_TYPE		0x000A
836 
837 #define REG_PORT_PME_STATUS		0x0013
838 #define REG_PORT_PME_CTRL		0x0017
839 
840 #define PME_WOL_MAGICPKT		BIT(2)
841 #define PME_WOL_LINKUP			BIT(1)
842 #define PME_WOL_ENERGY			BIT(0)
843 
844 #define REG_PORT_INT_STATUS		0x001B
845 #define REG_PORT_INT_MASK		0x001F
846 
847 #define PORT_SGMII_INT			BIT(3)
848 #define PORT_PTP_INT			BIT(2)
849 #define PORT_PHY_INT			BIT(1)
850 #define PORT_ACL_INT			BIT(0)
851 
852 #define PORT_INT_MASK			\
853 	(PORT_SGMII_INT | PORT_PTP_INT | PORT_PHY_INT | PORT_ACL_INT)
854 
855 #define REG_PORT_CTRL_0			0x0020
856 
857 #define PORT_MAC_LOOPBACK		BIT(7)
858 #define PORT_FORCE_TX_FLOW_CTRL		BIT(4)
859 #define PORT_FORCE_RX_FLOW_CTRL		BIT(3)
860 #define PORT_TAIL_TAG_ENABLE		BIT(2)
861 #define PORT_QUEUE_SPLIT_ENABLE		0x3
862 
863 #define REG_PORT_CTRL_1			0x0021
864 
865 #define PORT_SRP_ENABLE			0x3
866 
867 #define REG_PORT_STATUS_0		0x0030
868 
869 #define PORT_INTF_SPEED_M		0x3
870 #define PORT_INTF_SPEED_S		3
871 #define PORT_INTF_FULL_DUPLEX		BIT(2)
872 #define PORT_TX_FLOW_CTRL		BIT(1)
873 #define PORT_RX_FLOW_CTRL		BIT(0)
874 
875 #define REG_PORT_STATUS_1		0x0034
876 
877 /* 1 - PHY */
878 #define REG_PORT_PHY_CTRL		0x0100
879 
880 #define PORT_PHY_RESET			BIT(15)
881 #define PORT_PHY_LOOPBACK		BIT(14)
882 #define PORT_SPEED_100MBIT		BIT(13)
883 #define PORT_AUTO_NEG_ENABLE		BIT(12)
884 #define PORT_POWER_DOWN			BIT(11)
885 #define PORT_ISOLATE			BIT(10)
886 #define PORT_AUTO_NEG_RESTART		BIT(9)
887 #define PORT_FULL_DUPLEX		BIT(8)
888 #define PORT_COLLISION_TEST		BIT(7)
889 #define PORT_SPEED_1000MBIT		BIT(6)
890 
891 #define REG_PORT_PHY_STATUS		0x0102
892 
893 #define PORT_100BT4_CAPABLE		BIT(15)
894 #define PORT_100BTX_FD_CAPABLE		BIT(14)
895 #define PORT_100BTX_CAPABLE		BIT(13)
896 #define PORT_10BT_FD_CAPABLE		BIT(12)
897 #define PORT_10BT_CAPABLE		BIT(11)
898 #define PORT_EXTENDED_STATUS		BIT(8)
899 #define PORT_MII_SUPPRESS_CAPABLE	BIT(6)
900 #define PORT_AUTO_NEG_ACKNOWLEDGE	BIT(5)
901 #define PORT_REMOTE_FAULT		BIT(4)
902 #define PORT_AUTO_NEG_CAPABLE		BIT(3)
903 #define PORT_LINK_STATUS		BIT(2)
904 #define PORT_JABBER_DETECT		BIT(1)
905 #define PORT_EXTENDED_CAPABILITY	BIT(0)
906 
907 #define REG_PORT_PHY_ID_HI		0x0104
908 #define REG_PORT_PHY_ID_LO		0x0106
909 
910 #define KSZ9477_ID_HI			0x0022
911 #define KSZ9477_ID_LO			0x1622
912 
913 #define REG_PORT_PHY_AUTO_NEGOTIATION	0x0108
914 
915 #define PORT_AUTO_NEG_NEXT_PAGE		BIT(15)
916 #define PORT_AUTO_NEG_REMOTE_FAULT	BIT(13)
917 #define PORT_AUTO_NEG_ASYM_PAUSE	BIT(11)
918 #define PORT_AUTO_NEG_SYM_PAUSE		BIT(10)
919 #define PORT_AUTO_NEG_100BT4		BIT(9)
920 #define PORT_AUTO_NEG_100BTX_FD		BIT(8)
921 #define PORT_AUTO_NEG_100BTX		BIT(7)
922 #define PORT_AUTO_NEG_10BT_FD		BIT(6)
923 #define PORT_AUTO_NEG_10BT		BIT(5)
924 #define PORT_AUTO_NEG_SELECTOR		0x001F
925 #define PORT_AUTO_NEG_802_3		0x0001
926 
927 #define PORT_AUTO_NEG_PAUSE		\
928 	(PORT_AUTO_NEG_ASYM_PAUSE | PORT_AUTO_NEG_SYM_PAUSE)
929 
930 #define REG_PORT_PHY_REMOTE_CAPABILITY	0x010A
931 
932 #define PORT_REMOTE_NEXT_PAGE		BIT(15)
933 #define PORT_REMOTE_ACKNOWLEDGE		BIT(14)
934 #define PORT_REMOTE_REMOTE_FAULT	BIT(13)
935 #define PORT_REMOTE_ASYM_PAUSE		BIT(11)
936 #define PORT_REMOTE_SYM_PAUSE		BIT(10)
937 #define PORT_REMOTE_100BTX_FD		BIT(8)
938 #define PORT_REMOTE_100BTX		BIT(7)
939 #define PORT_REMOTE_10BT_FD		BIT(6)
940 #define PORT_REMOTE_10BT		BIT(5)
941 
942 #define REG_PORT_PHY_1000_CTRL		0x0112
943 
944 #define PORT_AUTO_NEG_MANUAL		BIT(12)
945 #define PORT_AUTO_NEG_MASTER		BIT(11)
946 #define PORT_AUTO_NEG_MASTER_PREFERRED	BIT(10)
947 #define PORT_AUTO_NEG_1000BT_FD		BIT(9)
948 #define PORT_AUTO_NEG_1000BT		BIT(8)
949 
950 #define REG_PORT_PHY_1000_STATUS	0x0114
951 
952 #define PORT_MASTER_FAULT		BIT(15)
953 #define PORT_LOCAL_MASTER		BIT(14)
954 #define PORT_LOCAL_RX_OK		BIT(13)
955 #define PORT_REMOTE_RX_OK		BIT(12)
956 #define PORT_REMOTE_1000BT_FD		BIT(11)
957 #define PORT_REMOTE_1000BT		BIT(10)
958 #define PORT_REMOTE_IDLE_CNT_M		0x0F
959 
960 #define PORT_PHY_1000_STATIC_STATUS	\
961 	(PORT_LOCAL_RX_OK |		\
962 	PORT_REMOTE_RX_OK |		\
963 	PORT_REMOTE_1000BT_FD |		\
964 	PORT_REMOTE_1000BT)
965 
966 #define REG_PORT_PHY_MMD_SETUP		0x011A
967 
968 #define PORT_MMD_OP_MODE_M		0x3
969 #define PORT_MMD_OP_MODE_S		14
970 #define PORT_MMD_OP_INDEX		0
971 #define PORT_MMD_OP_DATA_NO_INCR	1
972 #define PORT_MMD_OP_DATA_INCR_RW	2
973 #define PORT_MMD_OP_DATA_INCR_W		3
974 #define PORT_MMD_DEVICE_ID_M		0x1F
975 
976 #define MMD_SETUP(mode, dev)		\
977 	(((u16)(mode) << PORT_MMD_OP_MODE_S) | (dev))
978 
979 #define REG_PORT_PHY_MMD_INDEX_DATA	0x011C
980 
981 #define MMD_DEVICE_ID_DSP		1
982 
983 #define MMD_DSP_SQI_CHAN_A		0xAC
984 #define MMD_DSP_SQI_CHAN_B		0xAD
985 #define MMD_DSP_SQI_CHAN_C		0xAE
986 #define MMD_DSP_SQI_CHAN_D		0xAF
987 
988 #define DSP_SQI_ERR_DETECTED		BIT(15)
989 #define DSP_SQI_AVG_ERR			0x7FFF
990 
991 #define MMD_DEVICE_ID_COMMON		2
992 
993 #define MMD_DEVICE_ID_EEE_ADV		7
994 
995 #define MMD_EEE_ADV			0x3C
996 #define EEE_ADV_100MBIT			BIT(1)
997 #define EEE_ADV_1GBIT			BIT(2)
998 
999 #define MMD_EEE_LP_ADV			0x3D
1000 #define MMD_EEE_MSG_CODE		0x3F
1001 
1002 #define MMD_DEVICE_ID_AFED		0x1C
1003 
1004 #define REG_PORT_PHY_EXTENDED_STATUS	0x011E
1005 
1006 #define PORT_100BTX_FD_ABLE		BIT(15)
1007 #define PORT_100BTX_ABLE		BIT(14)
1008 #define PORT_10BT_FD_ABLE		BIT(13)
1009 #define PORT_10BT_ABLE			BIT(12)
1010 
1011 #define REG_PORT_SGMII_ADDR__4		0x0200
1012 #define PORT_SGMII_AUTO_INCR		BIT(23)
1013 #define PORT_SGMII_DEVICE_ID_M		0x1F
1014 #define PORT_SGMII_DEVICE_ID_S		16
1015 #define PORT_SGMII_ADDR_M		(BIT(21) - 1)
1016 
1017 #define REG_PORT_SGMII_DATA__4		0x0204
1018 #define PORT_SGMII_DATA_M		(BIT(16) - 1)
1019 
1020 #define MMD_DEVICE_ID_PMA		0x01
1021 #define MMD_DEVICE_ID_PCS		0x03
1022 #define MMD_DEVICE_ID_PHY_XS		0x04
1023 #define MMD_DEVICE_ID_DTE_XS		0x05
1024 #define MMD_DEVICE_ID_AN		0x07
1025 #define MMD_DEVICE_ID_VENDOR_CTRL	0x1E
1026 #define MMD_DEVICE_ID_VENDOR_MII	0x1F
1027 
1028 #define SR_MII				MMD_DEVICE_ID_VENDOR_MII
1029 
1030 #define MMD_SR_MII_CTRL			0x0000
1031 
1032 #define SR_MII_RESET			BIT(15)
1033 #define SR_MII_LOOPBACK			BIT(14)
1034 #define SR_MII_SPEED_100MBIT		BIT(13)
1035 #define SR_MII_AUTO_NEG_ENABLE		BIT(12)
1036 #define SR_MII_POWER_DOWN		BIT(11)
1037 #define SR_MII_AUTO_NEG_RESTART		BIT(9)
1038 #define SR_MII_FULL_DUPLEX		BIT(8)
1039 #define SR_MII_SPEED_1000MBIT		BIT(6)
1040 
1041 #define MMD_SR_MII_STATUS		0x0001
1042 #define MMD_SR_MII_ID_1			0x0002
1043 #define MMD_SR_MII_ID_2			0x0003
1044 #define MMD_SR_MII_AUTO_NEGOTIATION	0x0004
1045 
1046 #define SR_MII_AUTO_NEG_NEXT_PAGE	BIT(15)
1047 #define SR_MII_AUTO_NEG_REMOTE_FAULT_M	0x3
1048 #define SR_MII_AUTO_NEG_REMOTE_FAULT_S	12
1049 #define SR_MII_AUTO_NEG_NO_ERROR	0
1050 #define SR_MII_AUTO_NEG_OFFLINE		1
1051 #define SR_MII_AUTO_NEG_LINK_FAILURE	2
1052 #define SR_MII_AUTO_NEG_ERROR		3
1053 #define SR_MII_AUTO_NEG_PAUSE_M		0x3
1054 #define SR_MII_AUTO_NEG_PAUSE_S		7
1055 #define SR_MII_AUTO_NEG_NO_PAUSE	0
1056 #define SR_MII_AUTO_NEG_ASYM_PAUSE_TX	1
1057 #define SR_MII_AUTO_NEG_SYM_PAUSE	2
1058 #define SR_MII_AUTO_NEG_ASYM_PAUSE_RX	3
1059 #define SR_MII_AUTO_NEG_HALF_DUPLEX	BIT(6)
1060 #define SR_MII_AUTO_NEG_FULL_DUPLEX	BIT(5)
1061 
1062 #define MMD_SR_MII_REMOTE_CAPABILITY	0x0005
1063 #define MMD_SR_MII_AUTO_NEG_EXP		0x0006
1064 #define MMD_SR_MII_AUTO_NEG_EXT		0x000F
1065 
1066 #define MMD_SR_MII_DIGITAL_CTRL_1	0x8000
1067 
1068 #define MMD_SR_MII_AUTO_NEG_CTRL	0x8001
1069 
1070 #define SR_MII_8_BIT			BIT(8)
1071 #define SR_MII_SGMII_LINK_UP		BIT(4)
1072 #define SR_MII_TX_CFG_PHY_MASTER	BIT(3)
1073 #define SR_MII_PCS_MODE_M		0x3
1074 #define SR_MII_PCS_MODE_S		1
1075 #define SR_MII_PCS_SGMII		2
1076 #define SR_MII_AUTO_NEG_COMPLETE_INTR	BIT(0)
1077 
1078 #define MMD_SR_MII_AUTO_NEG_STATUS	0x8002
1079 
1080 #define SR_MII_STAT_LINK_UP		BIT(4)
1081 #define SR_MII_STAT_M			0x3
1082 #define SR_MII_STAT_S			2
1083 #define SR_MII_STAT_10_MBPS		0
1084 #define SR_MII_STAT_100_MBPS		1
1085 #define SR_MII_STAT_1000_MBPS		2
1086 #define SR_MII_STAT_FULL_DUPLEX		BIT(1)
1087 
1088 #define MMD_SR_MII_PHY_CTRL		0x80A0
1089 
1090 #define SR_MII_PHY_LANE_SEL_M		0xF
1091 #define SR_MII_PHY_LANE_SEL_S		8
1092 #define SR_MII_PHY_WRITE		BIT(1)
1093 #define SR_MII_PHY_START_BUSY		BIT(0)
1094 
1095 #define MMD_SR_MII_PHY_ADDR		0x80A1
1096 
1097 #define SR_MII_PHY_ADDR_M		(BIT(16) - 1)
1098 
1099 #define MMD_SR_MII_PHY_DATA		0x80A2
1100 
1101 #define SR_MII_PHY_DATA_M		(BIT(16) - 1)
1102 
1103 #define SR_MII_PHY_JTAG_CHIP_ID_HI	0x000C
1104 #define SR_MII_PHY_JTAG_CHIP_ID_LO	0x000D
1105 
1106 #define REG_PORT_PHY_REMOTE_LB_LED	0x0122
1107 
1108 #define PORT_REMOTE_LOOPBACK		BIT(8)
1109 #define PORT_LED_SELECT			(3 << 6)
1110 #define PORT_LED_CTRL			(3 << 4)
1111 #define PORT_LED_CTRL_TEST		BIT(3)
1112 #define PORT_10BT_PREAMBLE		BIT(2)
1113 #define PORT_LINK_MD_10BT_ENABLE	BIT(1)
1114 #define PORT_LINK_MD_PASS		BIT(0)
1115 
1116 #define REG_PORT_PHY_LINK_MD		0x0124
1117 
1118 #define PORT_START_CABLE_DIAG		BIT(15)
1119 #define PORT_TX_DISABLE			BIT(14)
1120 #define PORT_CABLE_DIAG_PAIR_M		0x3
1121 #define PORT_CABLE_DIAG_PAIR_S		12
1122 #define PORT_CABLE_DIAG_SELECT_M	0x3
1123 #define PORT_CABLE_DIAG_SELECT_S	10
1124 #define PORT_CABLE_DIAG_RESULT_M	0x3
1125 #define PORT_CABLE_DIAG_RESULT_S	8
1126 #define PORT_CABLE_STAT_NORMAL		0
1127 #define PORT_CABLE_STAT_OPEN		1
1128 #define PORT_CABLE_STAT_SHORT		2
1129 #define PORT_CABLE_STAT_FAILED		3
1130 #define PORT_CABLE_FAULT_COUNTER	0x00FF
1131 
1132 #define REG_PORT_PHY_PMA_STATUS		0x0126
1133 
1134 #define PORT_1000_LINK_GOOD		BIT(1)
1135 #define PORT_100_LINK_GOOD		BIT(0)
1136 
1137 #define REG_PORT_PHY_DIGITAL_STATUS	0x0128
1138 
1139 #define PORT_LINK_DETECT		BIT(14)
1140 #define PORT_SIGNAL_DETECT		BIT(13)
1141 #define PORT_PHY_STAT_MDI		BIT(12)
1142 #define PORT_PHY_STAT_MASTER		BIT(11)
1143 
1144 #define REG_PORT_PHY_RXER_COUNTER	0x012A
1145 
1146 #define REG_PORT_PHY_INT_ENABLE		0x0136
1147 #define REG_PORT_PHY_INT_STATUS		0x0137
1148 
1149 #define JABBER_INT			BIT(7)
1150 #define RX_ERR_INT			BIT(6)
1151 #define PAGE_RX_INT			BIT(5)
1152 #define PARALLEL_DETECT_FAULT_INT	BIT(4)
1153 #define LINK_PARTNER_ACK_INT		BIT(3)
1154 #define LINK_DOWN_INT			BIT(2)
1155 #define REMOTE_FAULT_INT		BIT(1)
1156 #define LINK_UP_INT			BIT(0)
1157 
1158 #define REG_PORT_PHY_DIGITAL_DEBUG_1	0x0138
1159 
1160 #define PORT_REG_CLK_SPEED_25_MHZ	BIT(14)
1161 #define PORT_PHY_FORCE_MDI		BIT(7)
1162 #define PORT_PHY_AUTO_MDIX_DISABLE	BIT(6)
1163 
1164 /* Same as PORT_PHY_LOOPBACK */
1165 #define PORT_PHY_PCS_LOOPBACK		BIT(0)
1166 
1167 #define REG_PORT_PHY_DIGITAL_DEBUG_2	0x013A
1168 
1169 #define REG_PORT_PHY_DIGITAL_DEBUG_3	0x013C
1170 
1171 #define PORT_100BT_FIXED_LATENCY	BIT(15)
1172 
1173 #define REG_PORT_PHY_PHY_CTRL		0x013E
1174 
1175 #define PORT_INT_PIN_HIGH		BIT(14)
1176 #define PORT_ENABLE_JABBER		BIT(9)
1177 #define PORT_STAT_SPEED_1000MBIT	BIT(6)
1178 #define PORT_STAT_SPEED_100MBIT		BIT(5)
1179 #define PORT_STAT_SPEED_10MBIT		BIT(4)
1180 #define PORT_STAT_FULL_DUPLEX		BIT(3)
1181 
1182 /* Same as PORT_PHY_STAT_MASTER */
1183 #define PORT_STAT_MASTER		BIT(2)
1184 #define PORT_RESET			BIT(1)
1185 #define PORT_LINK_STATUS_FAIL		BIT(0)
1186 
1187 /* 3 - xMII */
1188 #define REG_PORT_XMII_CTRL_0		0x0300
1189 
1190 #define PORT_SGMII_SEL			BIT(7)
1191 #define PORT_MII_FULL_DUPLEX		BIT(6)
1192 #define PORT_MII_100MBIT		BIT(4)
1193 #define PORT_GRXC_ENABLE		BIT(0)
1194 
1195 #define REG_PORT_XMII_CTRL_1		0x0301
1196 
1197 #define PORT_RMII_CLK_SEL		BIT(7)
1198 /* S1 */
1199 #define PORT_MII_1000MBIT_S1		BIT(6)
1200 /* S2 */
1201 #define PORT_MII_NOT_1GBIT		BIT(6)
1202 #define PORT_MII_SEL_EDGE		BIT(5)
1203 #define PORT_RGMII_ID_IG_ENABLE		BIT(4)
1204 #define PORT_RGMII_ID_EG_ENABLE		BIT(3)
1205 #define PORT_MII_MAC_MODE		BIT(2)
1206 #define PORT_MII_SEL_M			0x3
1207 /* S1 */
1208 #define PORT_MII_SEL_S1			0x0
1209 #define PORT_RMII_SEL_S1		0x1
1210 #define PORT_GMII_SEL_S1		0x2
1211 #define PORT_RGMII_SEL_S1		0x3
1212 /* S2 */
1213 #define PORT_RGMII_SEL			0x0
1214 #define PORT_RMII_SEL			0x1
1215 #define PORT_GMII_SEL			0x2
1216 #define PORT_MII_SEL			0x3
1217 
1218 /* 4 - MAC */
1219 #define REG_PORT_MAC_CTRL_0		0x0400
1220 
1221 #define PORT_BROADCAST_STORM		BIT(1)
1222 #define PORT_JUMBO_FRAME		BIT(0)
1223 
1224 #define REG_PORT_MAC_CTRL_1		0x0401
1225 
1226 #define PORT_BACK_PRESSURE		BIT(3)
1227 #define PORT_PASS_ALL			BIT(0)
1228 
1229 #define REG_PORT_MAC_CTRL_2		0x0402
1230 
1231 #define PORT_100BT_EEE_DISABLE		BIT(7)
1232 #define PORT_1000BT_EEE_DISABLE		BIT(6)
1233 
1234 #define REG_PORT_MAC_IN_RATE_LIMIT	0x0403
1235 
1236 #define PORT_IN_PORT_BASED_S		6
1237 #define PORT_RATE_PACKET_BASED_S	5
1238 #define PORT_IN_FLOW_CTRL_S		4
1239 #define PORT_COUNT_IFG_S		1
1240 #define PORT_COUNT_PREAMBLE_S		0
1241 #define PORT_IN_PORT_BASED		BIT(6)
1242 #define PORT_IN_PACKET_BASED		BIT(5)
1243 #define PORT_IN_FLOW_CTRL		BIT(4)
1244 #define PORT_IN_LIMIT_MODE_M		0x3
1245 #define PORT_IN_LIMIT_MODE_S		2
1246 #define PORT_IN_ALL			0
1247 #define PORT_IN_UNICAST			1
1248 #define PORT_IN_MULTICAST		2
1249 #define PORT_IN_BROADCAST		3
1250 #define PORT_COUNT_IFG			BIT(1)
1251 #define PORT_COUNT_PREAMBLE		BIT(0)
1252 
1253 #define REG_PORT_IN_RATE_0		0x0410
1254 #define REG_PORT_IN_RATE_1		0x0411
1255 #define REG_PORT_IN_RATE_2		0x0412
1256 #define REG_PORT_IN_RATE_3		0x0413
1257 #define REG_PORT_IN_RATE_4		0x0414
1258 #define REG_PORT_IN_RATE_5		0x0415
1259 #define REG_PORT_IN_RATE_6		0x0416
1260 #define REG_PORT_IN_RATE_7		0x0417
1261 
1262 #define REG_PORT_OUT_RATE_0		0x0420
1263 #define REG_PORT_OUT_RATE_1		0x0421
1264 #define REG_PORT_OUT_RATE_2		0x0422
1265 #define REG_PORT_OUT_RATE_3		0x0423
1266 
1267 #define PORT_RATE_LIMIT_M		(BIT(7) - 1)
1268 
1269 /* 5 - MIB Counters */
1270 #define REG_PORT_MIB_CTRL_STAT__4	0x0500
1271 
1272 #define MIB_COUNTER_OVERFLOW		BIT(31)
1273 #define MIB_COUNTER_VALID		BIT(30)
1274 #define MIB_COUNTER_READ		BIT(25)
1275 #define MIB_COUNTER_FLUSH_FREEZE	BIT(24)
1276 #define MIB_COUNTER_INDEX_M		(BIT(8) - 1)
1277 #define MIB_COUNTER_INDEX_S		16
1278 #define MIB_COUNTER_DATA_HI_M		0xF
1279 
1280 #define REG_PORT_MIB_DATA		0x0504
1281 
1282 /* 6 - ACL */
1283 #define REG_PORT_ACL_0			0x0600
1284 
1285 #define ACL_FIRST_RULE_M		0xF
1286 
1287 #define REG_PORT_ACL_1			0x0601
1288 
1289 #define ACL_MODE_M			0x3
1290 #define ACL_MODE_S			4
1291 #define ACL_MODE_DISABLE		0
1292 #define ACL_MODE_LAYER_2		1
1293 #define ACL_MODE_LAYER_3		2
1294 #define ACL_MODE_LAYER_4		3
1295 #define ACL_ENABLE_M			0x3
1296 #define ACL_ENABLE_S			2
1297 #define ACL_ENABLE_2_COUNT		0
1298 #define ACL_ENABLE_2_TYPE		1
1299 #define ACL_ENABLE_2_MAC		2
1300 #define ACL_ENABLE_2_BOTH		3
1301 #define ACL_ENABLE_3_IP			1
1302 #define ACL_ENABLE_3_SRC_DST_COMP	2
1303 #define ACL_ENABLE_4_PROTOCOL		0
1304 #define ACL_ENABLE_4_TCP_PORT_COMP	1
1305 #define ACL_ENABLE_4_UDP_PORT_COMP	2
1306 #define ACL_ENABLE_4_TCP_SEQN_COMP	3
1307 #define ACL_SRC				BIT(1)
1308 #define ACL_EQUAL			BIT(0)
1309 
1310 #define REG_PORT_ACL_2			0x0602
1311 #define REG_PORT_ACL_3			0x0603
1312 
1313 #define ACL_MAX_PORT			0xFFFF
1314 
1315 #define REG_PORT_ACL_4			0x0604
1316 #define REG_PORT_ACL_5			0x0605
1317 
1318 #define ACL_MIN_PORT			0xFFFF
1319 #define ACL_IP_ADDR			0xFFFFFFFF
1320 #define ACL_TCP_SEQNUM			0xFFFFFFFF
1321 
1322 #define REG_PORT_ACL_6			0x0606
1323 
1324 #define ACL_RESERVED			0xF8
1325 #define ACL_PORT_MODE_M			0x3
1326 #define ACL_PORT_MODE_S			1
1327 #define ACL_PORT_MODE_DISABLE		0
1328 #define ACL_PORT_MODE_EITHER		1
1329 #define ACL_PORT_MODE_IN_RANGE		2
1330 #define ACL_PORT_MODE_OUT_OF_RANGE	3
1331 
1332 #define REG_PORT_ACL_7			0x0607
1333 
1334 #define ACL_TCP_FLAG_ENABLE		BIT(0)
1335 
1336 #define REG_PORT_ACL_8			0x0608
1337 
1338 #define ACL_TCP_FLAG_M			0xFF
1339 
1340 #define REG_PORT_ACL_9			0x0609
1341 
1342 #define ACL_TCP_FLAG			0xFF
1343 #define ACL_ETH_TYPE			0xFFFF
1344 #define ACL_IP_M			0xFFFFFFFF
1345 
1346 #define REG_PORT_ACL_A			0x060A
1347 
1348 #define ACL_PRIO_MODE_M			0x3
1349 #define ACL_PRIO_MODE_S			6
1350 #define ACL_PRIO_MODE_DISABLE		0
1351 #define ACL_PRIO_MODE_HIGHER		1
1352 #define ACL_PRIO_MODE_LOWER		2
1353 #define ACL_PRIO_MODE_REPLACE		3
1354 #define ACL_PRIO_M			KS_PRIO_M
1355 #define ACL_PRIO_S			3
1356 #define ACL_VLAN_PRIO_REPLACE		BIT(2)
1357 #define ACL_VLAN_PRIO_M			KS_PRIO_M
1358 #define ACL_VLAN_PRIO_HI_M		0x3
1359 
1360 #define REG_PORT_ACL_B			0x060B
1361 
1362 #define ACL_VLAN_PRIO_LO_M		0x8
1363 #define ACL_VLAN_PRIO_S			7
1364 #define ACL_MAP_MODE_M			0x3
1365 #define ACL_MAP_MODE_S			5
1366 #define ACL_MAP_MODE_DISABLE		0
1367 #define ACL_MAP_MODE_OR			1
1368 #define ACL_MAP_MODE_AND		2
1369 #define ACL_MAP_MODE_REPLACE		3
1370 
1371 #define ACL_CNT_M			(BIT(11) - 1)
1372 #define ACL_CNT_S			5
1373 
1374 #define REG_PORT_ACL_C			0x060C
1375 
1376 #define REG_PORT_ACL_D			0x060D
1377 #define ACL_MSEC_UNIT			BIT(6)
1378 #define ACL_INTR_MODE			BIT(5)
1379 #define ACL_PORT_MAP			0x7F
1380 
1381 #define REG_PORT_ACL_E			0x060E
1382 #define REG_PORT_ACL_F			0x060F
1383 
1384 #define REG_PORT_ACL_BYTE_EN_MSB	0x0610
1385 #define REG_PORT_ACL_BYTE_EN_LSB	0x0611
1386 
1387 #define ACL_ACTION_START		0xA
1388 #define ACL_ACTION_LEN			4
1389 #define ACL_INTR_CNT_START		0xD
1390 #define ACL_RULESET_START		0xE
1391 #define ACL_RULESET_LEN			2
1392 #define ACL_TABLE_LEN			16
1393 
1394 #define ACL_ACTION_ENABLE		0x003C
1395 #define ACL_MATCH_ENABLE		0x7FC3
1396 #define ACL_RULESET_ENABLE		0x8003
1397 #define ACL_BYTE_ENABLE			0xFFFF
1398 
1399 #define REG_PORT_ACL_CTRL_0		0x0612
1400 
1401 #define PORT_ACL_WRITE_DONE		BIT(6)
1402 #define PORT_ACL_READ_DONE		BIT(5)
1403 #define PORT_ACL_WRITE			BIT(4)
1404 #define PORT_ACL_INDEX_M		0xF
1405 
1406 #define REG_PORT_ACL_CTRL_1		0x0613
1407 
1408 /* 8 - Classification and Policing */
1409 #define REG_PORT_MRI_MIRROR_CTRL	0x0800
1410 
1411 #define PORT_MIRROR_RX			BIT(6)
1412 #define PORT_MIRROR_TX			BIT(5)
1413 #define PORT_MIRROR_SNIFFER		BIT(1)
1414 
1415 #define REG_PORT_MRI_PRIO_CTRL		0x0801
1416 
1417 #define PORT_HIGHEST_PRIO		BIT(7)
1418 #define PORT_OR_PRIO			BIT(6)
1419 #define PORT_MAC_PRIO_ENABLE		BIT(4)
1420 #define PORT_VLAN_PRIO_ENABLE		BIT(3)
1421 #define PORT_802_1P_PRIO_ENABLE		BIT(2)
1422 #define PORT_DIFFSERV_PRIO_ENABLE	BIT(1)
1423 #define PORT_ACL_PRIO_ENABLE		BIT(0)
1424 
1425 #define REG_PORT_MRI_MAC_CTRL		0x0802
1426 
1427 #define PORT_USER_PRIO_CEILING		BIT(7)
1428 #define PORT_DROP_NON_VLAN		BIT(4)
1429 #define PORT_DROP_TAG			BIT(3)
1430 #define PORT_BASED_PRIO_M		KS_PRIO_M
1431 #define PORT_BASED_PRIO_S		0
1432 
1433 #define REG_PORT_MRI_AUTHEN_CTRL	0x0803
1434 
1435 #define PORT_ACL_ENABLE			BIT(2)
1436 #define PORT_AUTHEN_MODE		0x3
1437 #define PORT_AUTHEN_PASS		0
1438 #define PORT_AUTHEN_BLOCK		1
1439 #define PORT_AUTHEN_TRAP		2
1440 
1441 #define REG_PORT_MRI_INDEX__4		0x0804
1442 
1443 #define MRI_INDEX_P_M			0x7
1444 #define MRI_INDEX_P_S			16
1445 #define MRI_INDEX_Q_M			0x3
1446 #define MRI_INDEX_Q_S			0
1447 
1448 #define REG_PORT_MRI_TC_MAP__4		0x0808
1449 
1450 #define PORT_TC_MAP_M			0xf
1451 #define PORT_TC_MAP_S			4
1452 
1453 #define REG_PORT_MRI_POLICE_CTRL__4	0x080C
1454 
1455 #define POLICE_DROP_ALL			BIT(10)
1456 #define POLICE_PACKET_TYPE_M		0x3
1457 #define POLICE_PACKET_TYPE_S		8
1458 #define POLICE_PACKET_DROPPED		0
1459 #define POLICE_PACKET_GREEN		1
1460 #define POLICE_PACKET_YELLOW		2
1461 #define POLICE_PACKET_RED		3
1462 #define PORT_BASED_POLICING		BIT(7)
1463 #define NON_DSCP_COLOR_M		0x3
1464 #define NON_DSCP_COLOR_S		5
1465 #define COLOR_MARK_ENABLE		BIT(4)
1466 #define COLOR_REMAP_ENABLE		BIT(3)
1467 #define POLICE_DROP_SRP			BIT(2)
1468 #define POLICE_COLOR_NOT_AWARE		BIT(1)
1469 #define POLICE_ENABLE			BIT(0)
1470 
1471 #define REG_PORT_POLICE_COLOR_0__4	0x0810
1472 #define REG_PORT_POLICE_COLOR_1__4	0x0814
1473 #define REG_PORT_POLICE_COLOR_2__4	0x0818
1474 #define REG_PORT_POLICE_COLOR_3__4	0x081C
1475 
1476 #define POLICE_COLOR_MAP_S		2
1477 #define POLICE_COLOR_MAP_M		(BIT(POLICE_COLOR_MAP_S) - 1)
1478 
1479 #define REG_PORT_POLICE_RATE__4		0x0820
1480 
1481 #define POLICE_CIR_S			16
1482 #define POLICE_PIR_S			0
1483 
1484 #define REG_PORT_POLICE_BURST_SIZE__4	0x0824
1485 
1486 #define POLICE_BURST_SIZE_M		0x3FFF
1487 #define POLICE_CBS_S			16
1488 #define POLICE_PBS_S			0
1489 
1490 #define REG_PORT_WRED_PM_CTRL_0__4	0x0830
1491 
1492 #define WRED_PM_CTRL_M			(BIT(11) - 1)
1493 
1494 #define WRED_PM_MAX_THRESHOLD_S		16
1495 #define WRED_PM_MIN_THRESHOLD_S		0
1496 
1497 #define REG_PORT_WRED_PM_CTRL_1__4	0x0834
1498 
1499 #define WRED_PM_MULTIPLIER_S		16
1500 #define WRED_PM_AVG_QUEUE_SIZE_S	0
1501 
1502 #define REG_PORT_WRED_QUEUE_CTRL_0__4	0x0840
1503 #define REG_PORT_WRED_QUEUE_CTRL_1__4	0x0844
1504 
1505 #define REG_PORT_WRED_QUEUE_PMON__4	0x0848
1506 
1507 #define WRED_RANDOM_DROP_ENABLE		BIT(31)
1508 #define WRED_PMON_FLUSH			BIT(30)
1509 #define WRED_DROP_GYR_DISABLE		BIT(29)
1510 #define WRED_DROP_YR_DISABLE		BIT(28)
1511 #define WRED_DROP_R_DISABLE		BIT(27)
1512 #define WRED_DROP_ALL			BIT(26)
1513 #define WRED_PMON_M			(BIT(24) - 1)
1514 
1515 /* 9 - Shaping */
1516 
1517 #define REG_PORT_MTI_QUEUE_INDEX__4	0x0900
1518 
1519 #define REG_PORT_MTI_QUEUE_CTRL_0__4	0x0904
1520 
1521 #define MTI_PVID_REPLACE		BIT(0)
1522 
1523 #define REG_PORT_MTI_QUEUE_CTRL_0	0x0914
1524 
1525 #define MTI_SCHEDULE_MODE_M		0x3
1526 #define MTI_SCHEDULE_MODE_S		6
1527 #define MTI_SCHEDULE_STRICT_PRIO	0
1528 #define MTI_SCHEDULE_WRR		2
1529 #define MTI_SHAPING_M			0x3
1530 #define MTI_SHAPING_S			4
1531 #define MTI_SHAPING_OFF			0
1532 #define MTI_SHAPING_SRP			1
1533 #define MTI_SHAPING_TIME_AWARE		2
1534 
1535 #define REG_PORT_MTI_QUEUE_CTRL_1	0x0915
1536 
1537 #define MTI_TX_RATIO_M			(BIT(7) - 1)
1538 
1539 #define REG_PORT_MTI_QUEUE_CTRL_2__2	0x0916
1540 #define REG_PORT_MTI_HI_WATER_MARK	0x0916
1541 #define REG_PORT_MTI_QUEUE_CTRL_3__2	0x0918
1542 #define REG_PORT_MTI_LO_WATER_MARK	0x0918
1543 #define REG_PORT_MTI_QUEUE_CTRL_4__2	0x091A
1544 #define REG_PORT_MTI_CREDIT_INCREMENT	0x091A
1545 
1546 /* A - QM */
1547 
1548 #define REG_PORT_QM_CTRL__4		0x0A00
1549 
1550 #define PORT_QM_DROP_PRIO_M		0x3
1551 
1552 #define REG_PORT_VLAN_MEMBERSHIP__4	0x0A04
1553 
1554 #define REG_PORT_QM_QUEUE_INDEX__4	0x0A08
1555 
1556 #define PORT_QM_QUEUE_INDEX_S		24
1557 #define PORT_QM_BURST_SIZE_S		16
1558 #define PORT_QM_MIN_RESV_SPACE_M	(BIT(11) - 1)
1559 
1560 #define REG_PORT_QM_WATER_MARK__4	0x0A0C
1561 
1562 #define PORT_QM_HI_WATER_MARK_S		16
1563 #define PORT_QM_LO_WATER_MARK_S		0
1564 #define PORT_QM_WATER_MARK_M		(BIT(11) - 1)
1565 
1566 #define REG_PORT_QM_TX_CNT_0__4		0x0A10
1567 
1568 #define PORT_QM_TX_CNT_USED_S		0
1569 #define PORT_QM_TX_CNT_M		(BIT(11) - 1)
1570 
1571 #define REG_PORT_QM_TX_CNT_1__4		0x0A14
1572 
1573 #define PORT_QM_TX_CNT_CALCULATED_S	16
1574 #define PORT_QM_TX_CNT_AVAIL_S		0
1575 
1576 /* B - LUE */
1577 #define REG_PORT_LUE_CTRL		0x0B00
1578 
1579 #define PORT_VLAN_LOOKUP_VID_0		BIT(7)
1580 #define PORT_INGRESS_FILTER		BIT(6)
1581 #define PORT_DISCARD_NON_VID		BIT(5)
1582 #define PORT_MAC_BASED_802_1X		BIT(4)
1583 #define PORT_SRC_ADDR_FILTER		BIT(3)
1584 
1585 #define REG_PORT_LUE_MSTP_INDEX		0x0B01
1586 
1587 #define REG_PORT_LUE_MSTP_STATE		0x0B04
1588 
1589 #define PORT_TX_ENABLE			BIT(2)
1590 #define PORT_RX_ENABLE			BIT(1)
1591 #define PORT_LEARN_DISABLE		BIT(0)
1592 
1593 /* C - PTP */
1594 
1595 #define REG_PTP_PORT_RX_DELAY__2	0x0C00
1596 #define REG_PTP_PORT_TX_DELAY__2	0x0C02
1597 #define REG_PTP_PORT_ASYM_DELAY__2	0x0C04
1598 
1599 #define REG_PTP_PORT_XDELAY_TS		0x0C08
1600 #define REG_PTP_PORT_XDELAY_TS_H	0x0C08
1601 #define REG_PTP_PORT_XDELAY_TS_L	0x0C0A
1602 
1603 #define REG_PTP_PORT_SYNC_TS		0x0C0C
1604 #define REG_PTP_PORT_SYNC_TS_H		0x0C0C
1605 #define REG_PTP_PORT_SYNC_TS_L		0x0C0E
1606 
1607 #define REG_PTP_PORT_PDRESP_TS		0x0C10
1608 #define REG_PTP_PORT_PDRESP_TS_H	0x0C10
1609 #define REG_PTP_PORT_PDRESP_TS_L	0x0C12
1610 
1611 #define REG_PTP_PORT_TX_INT_STATUS__2	0x0C14
1612 #define REG_PTP_PORT_TX_INT_ENABLE__2	0x0C16
1613 
1614 #define PTP_PORT_SYNC_INT		BIT(15)
1615 #define PTP_PORT_XDELAY_REQ_INT		BIT(14)
1616 #define PTP_PORT_PDELAY_RESP_INT	BIT(13)
1617 
1618 #define REG_PTP_PORT_LINK_DELAY__4	0x0C18
1619 
1620 #define PRIO_QUEUES			4
1621 #define RX_PRIO_QUEUES			8
1622 
1623 #define KS_PRIO_IN_REG			2
1624 
1625 #define TOTAL_PORT_NUM			7
1626 
1627 #define KSZ9477_COUNTER_NUM		0x20
1628 #define TOTAL_KSZ9477_COUNTER_NUM	(KSZ9477_COUNTER_NUM + 2 + 2)
1629 
1630 #define SWITCH_COUNTER_NUM		KSZ9477_COUNTER_NUM
1631 #define TOTAL_SWITCH_COUNTER_NUM	TOTAL_KSZ9477_COUNTER_NUM
1632 
1633 #define P_BCAST_STORM_CTRL		REG_PORT_MAC_CTRL_0
1634 #define P_PRIO_CTRL			REG_PORT_MRI_PRIO_CTRL
1635 #define P_MIRROR_CTRL			REG_PORT_MRI_MIRROR_CTRL
1636 #define P_STP_CTRL			REG_PORT_LUE_MSTP_STATE
1637 #define P_PHY_CTRL			REG_PORT_PHY_CTRL
1638 #define P_NEG_RESTART_CTRL		REG_PORT_PHY_CTRL
1639 #define P_LINK_STATUS			REG_PORT_PHY_STATUS
1640 #define P_SPEED_STATUS			REG_PORT_PHY_PHY_CTRL
1641 #define P_RATE_LIMIT_CTRL		REG_PORT_MAC_IN_RATE_LIMIT
1642 
1643 #define S_LINK_AGING_CTRL		REG_SW_LUE_CTRL_1
1644 #define S_MIRROR_CTRL			REG_SW_MRI_CTRL_0
1645 #define S_REPLACE_VID_CTRL		REG_SW_MAC_CTRL_2
1646 #define S_802_1P_PRIO_CTRL		REG_SW_MAC_802_1P_MAP_0
1647 #define S_TOS_PRIO_CTRL			REG_SW_MAC_TOS_PRIO_0
1648 #define S_FLUSH_TABLE_CTRL		REG_SW_LUE_CTRL_1
1649 
1650 #define SW_FLUSH_DYN_MAC_TABLE		SW_FLUSH_MSTP_TABLE
1651 
1652 #define MAX_TIMESTAMP_UNIT		2
1653 #define MAX_TRIG_UNIT			3
1654 #define MAX_TIMESTAMP_EVENT_UNIT	8
1655 #define MAX_GPIO			4
1656 
1657 #define PTP_TRIG_UNIT_M			(BIT(MAX_TRIG_UNIT) - 1)
1658 #define PTP_TS_UNIT_M			(BIT(MAX_TIMESTAMP_UNIT) - 1)
1659 
1660 /* Driver set switch broadcast storm protection at 10% rate. */
1661 #define BROADCAST_STORM_PROT_RATE	10
1662 
1663 /* 148,800 frames * 67 ms / 100 */
1664 #define BROADCAST_STORM_VALUE		9969
1665 
1666 #define KSZ9477_MAX_FRAME_SIZE		9000
1667 
1668 #endif /* KSZ9477_REGS_H */
1669