1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * Microchip KSZ8795 register definitions
4  *
5  * Copyright (c) 2017 Microchip Technology Inc.
6  *	Tristram Ha <Tristram.Ha@microchip.com>
7  */
8 
9 #ifndef __KSZ8795_REG_H
10 #define __KSZ8795_REG_H
11 
12 #define KS_PORT_M			0x1F
13 
14 #define KS_PRIO_M			0x3
15 #define KS_PRIO_S			2
16 
17 #define REG_CHIP_ID0			0x00
18 
19 #define KSZ87_FAMILY_ID			0x87
20 #define KSZ88_FAMILY_ID			0x88
21 
22 #define REG_CHIP_ID1			0x01
23 
24 #define SW_CHIP_ID_M			0xF0
25 #define SW_CHIP_ID_S			4
26 #define SW_REVISION_M			0x0E
27 #define SW_REVISION_S			1
28 #define SW_START			0x01
29 
30 #define CHIP_ID_94			0x60
31 #define CHIP_ID_95			0x90
32 #define CHIP_ID_63			0x30
33 
34 #define KSZ8863_REG_SW_RESET		0x43
35 
36 #define KSZ8863_GLOBAL_SOFTWARE_RESET	BIT(4)
37 #define KSZ8863_PCS_RESET		BIT(0)
38 
39 #define REG_SW_CTRL_0			0x02
40 
41 #define SW_NEW_BACKOFF			BIT(7)
42 #define SW_GLOBAL_RESET			BIT(6)
43 #define SW_FLUSH_DYN_MAC_TABLE		BIT(5)
44 #define SW_FLUSH_STA_MAC_TABLE		BIT(4)
45 #define SW_LINK_AUTO_AGING		BIT(0)
46 
47 #define REG_SW_CTRL_1			0x03
48 
49 #define SW_HUGE_PACKET			BIT(6)
50 #define SW_TX_FLOW_CTRL_DISABLE		BIT(5)
51 #define SW_RX_FLOW_CTRL_DISABLE		BIT(4)
52 #define SW_CHECK_LENGTH			BIT(3)
53 #define SW_AGING_ENABLE			BIT(2)
54 #define SW_FAST_AGING			BIT(1)
55 #define SW_AGGR_BACKOFF			BIT(0)
56 
57 #define REG_SW_CTRL_2			0x04
58 
59 #define UNICAST_VLAN_BOUNDARY		BIT(7)
60 #define MULTICAST_STORM_DISABLE		BIT(6)
61 #define SW_BACK_PRESSURE		BIT(5)
62 #define FAIR_FLOW_CTRL			BIT(4)
63 #define NO_EXC_COLLISION_DROP		BIT(3)
64 #define SW_LEGAL_PACKET_DISABLE		BIT(1)
65 
66 #define REG_SW_CTRL_3			0x05
67  #define WEIGHTED_FAIR_QUEUE_ENABLE	BIT(3)
68 
69 #define SW_VLAN_ENABLE			BIT(7)
70 #define SW_IGMP_SNOOP			BIT(6)
71 #define SW_MIRROR_RX_TX			BIT(0)
72 
73 #define REG_SW_CTRL_4			0x06
74 
75 #define SW_HALF_DUPLEX_FLOW_CTRL	BIT(7)
76 #define SW_HALF_DUPLEX			BIT(6)
77 #define SW_FLOW_CTRL			BIT(5)
78 #define SW_10_MBIT			BIT(4)
79 #define SW_REPLACE_VID			BIT(3)
80 #define BROADCAST_STORM_RATE_HI		0x07
81 
82 #define REG_SW_CTRL_5			0x07
83 
84 #define BROADCAST_STORM_RATE_LO		0xFF
85 #define BROADCAST_STORM_RATE		0x07FF
86 
87 #define REG_SW_CTRL_6			0x08
88 
89 #define SW_MIB_COUNTER_FLUSH		BIT(7)
90 #define SW_MIB_COUNTER_FREEZE		BIT(6)
91 #define SW_MIB_COUNTER_CTRL_ENABLE	KS_PORT_M
92 
93 #define REG_SW_CTRL_9			0x0B
94 
95 #define SPI_CLK_125_MHZ			0x80
96 #define SPI_CLK_62_5_MHZ		0x40
97 #define SPI_CLK_31_25_MHZ		0x00
98 
99 #define SW_LED_MODE_M			0x3
100 #define SW_LED_MODE_S			4
101 #define SW_LED_LINK_ACT_SPEED		0
102 #define SW_LED_LINK_ACT			1
103 #define SW_LED_LINK_ACT_DUPLEX		2
104 #define SW_LED_LINK_DUPLEX		3
105 
106 #define REG_SW_CTRL_10			0x0C
107 
108 #define SW_PASS_PAUSE			BIT(0)
109 
110 #define REG_SW_CTRL_11			0x0D
111 
112 #define REG_POWER_MANAGEMENT_1		0x0E
113 
114 #define SW_PLL_POWER_DOWN		BIT(5)
115 #define SW_POWER_MANAGEMENT_MODE_M	0x3
116 #define SW_POWER_MANAGEMENT_MODE_S	3
117 #define SW_POWER_NORMAL			0
118 #define SW_ENERGY_DETECTION		1
119 #define SW_SOFTWARE_POWER_DOWN		2
120 
121 #define REG_POWER_MANAGEMENT_2		0x0F
122 
123 #define REG_PORT_1_CTRL_0		0x10
124 #define REG_PORT_2_CTRL_0		0x20
125 #define REG_PORT_3_CTRL_0		0x30
126 #define REG_PORT_4_CTRL_0		0x40
127 #define REG_PORT_5_CTRL_0		0x50
128 
129 #define PORT_BROADCAST_STORM		BIT(7)
130 #define PORT_DIFFSERV_ENABLE		BIT(6)
131 #define PORT_802_1P_ENABLE		BIT(5)
132 #define PORT_BASED_PRIO_S		3
133 #define PORT_BASED_PRIO_M		KS_PRIO_M
134 #define PORT_BASED_PRIO_0		0
135 #define PORT_BASED_PRIO_1		1
136 #define PORT_BASED_PRIO_2		2
137 #define PORT_BASED_PRIO_3		3
138 #define PORT_INSERT_TAG			BIT(2)
139 #define PORT_REMOVE_TAG			BIT(1)
140 #define PORT_QUEUE_SPLIT_L		BIT(0)
141 
142 #define REG_PORT_1_CTRL_1		0x11
143 #define REG_PORT_2_CTRL_1		0x21
144 #define REG_PORT_3_CTRL_1		0x31
145 #define REG_PORT_4_CTRL_1		0x41
146 #define REG_PORT_5_CTRL_1		0x51
147 
148 #define PORT_MIRROR_SNIFFER		BIT(7)
149 #define PORT_MIRROR_RX			BIT(6)
150 #define PORT_MIRROR_TX			BIT(5)
151 #define PORT_VLAN_MEMBERSHIP		KS_PORT_M
152 
153 #define REG_PORT_1_CTRL_2		0x12
154 #define REG_PORT_2_CTRL_2		0x22
155 #define REG_PORT_3_CTRL_2		0x32
156 #define REG_PORT_4_CTRL_2		0x42
157 #define REG_PORT_5_CTRL_2		0x52
158 
159 #define PORT_INGRESS_FILTER		BIT(6)
160 #define PORT_DISCARD_NON_VID		BIT(5)
161 #define PORT_FORCE_FLOW_CTRL		BIT(4)
162 #define PORT_BACK_PRESSURE		BIT(3)
163 
164 #define REG_PORT_1_CTRL_3		0x13
165 #define REG_PORT_2_CTRL_3		0x23
166 #define REG_PORT_3_CTRL_3		0x33
167 #define REG_PORT_4_CTRL_3		0x43
168 #define REG_PORT_5_CTRL_3		0x53
169 #define REG_PORT_1_CTRL_4		0x14
170 #define REG_PORT_2_CTRL_4		0x24
171 #define REG_PORT_3_CTRL_4		0x34
172 #define REG_PORT_4_CTRL_4		0x44
173 #define REG_PORT_5_CTRL_4		0x54
174 
175 #define PORT_DEFAULT_VID		0x0001
176 
177 #define REG_PORT_1_CTRL_5		0x15
178 #define REG_PORT_2_CTRL_5		0x25
179 #define REG_PORT_3_CTRL_5		0x35
180 #define REG_PORT_4_CTRL_5		0x45
181 #define REG_PORT_5_CTRL_5		0x55
182 
183 #define PORT_ACL_ENABLE			BIT(2)
184 #define PORT_AUTHEN_MODE		0x3
185 #define PORT_AUTHEN_PASS		0
186 #define PORT_AUTHEN_BLOCK		1
187 #define PORT_AUTHEN_TRAP		2
188 
189 #define REG_PORT_5_CTRL_6		0x56
190 
191 #define PORT_MII_INTERNAL_CLOCK		BIT(7)
192 #define PORT_GMII_1GPS_MODE		BIT(6)
193 #define PORT_RGMII_ID_IN_ENABLE		BIT(4)
194 #define PORT_RGMII_ID_OUT_ENABLE	BIT(3)
195 #define PORT_GMII_MAC_MODE		BIT(2)
196 #define PORT_INTERFACE_TYPE		0x3
197 #define PORT_INTERFACE_MII		0
198 #define PORT_INTERFACE_RMII		1
199 #define PORT_INTERFACE_GMII		2
200 #define PORT_INTERFACE_RGMII		3
201 
202 #define REG_PORT_1_CTRL_7		0x17
203 #define REG_PORT_2_CTRL_7		0x27
204 #define REG_PORT_3_CTRL_7		0x37
205 #define REG_PORT_4_CTRL_7		0x47
206 
207 #define PORT_AUTO_NEG_ASYM_PAUSE	BIT(5)
208 #define PORT_AUTO_NEG_SYM_PAUSE		BIT(4)
209 #define PORT_AUTO_NEG_100BTX_FD		BIT(3)
210 #define PORT_AUTO_NEG_100BTX		BIT(2)
211 #define PORT_AUTO_NEG_10BT_FD		BIT(1)
212 #define PORT_AUTO_NEG_10BT		BIT(0)
213 
214 #define REG_PORT_1_STATUS_0		0x18
215 #define REG_PORT_2_STATUS_0		0x28
216 #define REG_PORT_3_STATUS_0		0x38
217 #define REG_PORT_4_STATUS_0		0x48
218 
219 /* For KSZ8765. */
220 #define PORT_FIBER_MODE			BIT(7)
221 
222 #define PORT_REMOTE_ASYM_PAUSE		BIT(5)
223 #define PORT_REMOTE_SYM_PAUSE		BIT(4)
224 #define PORT_REMOTE_100BTX_FD		BIT(3)
225 #define PORT_REMOTE_100BTX		BIT(2)
226 #define PORT_REMOTE_10BT_FD		BIT(1)
227 #define PORT_REMOTE_10BT		BIT(0)
228 
229 #define REG_PORT_1_STATUS_1		0x19
230 #define REG_PORT_2_STATUS_1		0x29
231 #define REG_PORT_3_STATUS_1		0x39
232 #define REG_PORT_4_STATUS_1		0x49
233 
234 #define PORT_HP_MDIX			BIT(7)
235 #define PORT_REVERSED_POLARITY		BIT(5)
236 #define PORT_TX_FLOW_CTRL		BIT(4)
237 #define PORT_RX_FLOW_CTRL		BIT(3)
238 #define PORT_STAT_SPEED_100MBIT		BIT(2)
239 #define PORT_STAT_FULL_DUPLEX		BIT(1)
240 
241 #define PORT_REMOTE_FAULT		BIT(0)
242 
243 #define REG_PORT_1_LINK_MD_CTRL		0x1A
244 #define REG_PORT_2_LINK_MD_CTRL		0x2A
245 #define REG_PORT_3_LINK_MD_CTRL		0x3A
246 #define REG_PORT_4_LINK_MD_CTRL		0x4A
247 
248 #define PORT_CABLE_10M_SHORT		BIT(7)
249 #define PORT_CABLE_DIAG_RESULT_M	GENMASK(6, 5)
250 #define PORT_CABLE_DIAG_RESULT_S	5
251 #define PORT_CABLE_STAT_NORMAL		0
252 #define PORT_CABLE_STAT_OPEN		1
253 #define PORT_CABLE_STAT_SHORT		2
254 #define PORT_CABLE_STAT_FAILED		3
255 #define PORT_START_CABLE_DIAG		BIT(4)
256 #define PORT_FORCE_LINK			BIT(3)
257 #define PORT_POWER_SAVING		BIT(2)
258 #define PORT_PHY_REMOTE_LOOPBACK	BIT(1)
259 #define PORT_CABLE_FAULT_COUNTER_H	0x01
260 
261 #define REG_PORT_1_LINK_MD_RESULT	0x1B
262 #define REG_PORT_2_LINK_MD_RESULT	0x2B
263 #define REG_PORT_3_LINK_MD_RESULT	0x3B
264 #define REG_PORT_4_LINK_MD_RESULT	0x4B
265 
266 #define PORT_CABLE_FAULT_COUNTER_L	0xFF
267 #define PORT_CABLE_FAULT_COUNTER	0x1FF
268 
269 #define REG_PORT_1_CTRL_9		0x1C
270 #define REG_PORT_2_CTRL_9		0x2C
271 #define REG_PORT_3_CTRL_9		0x3C
272 #define REG_PORT_4_CTRL_9		0x4C
273 
274 #define PORT_AUTO_NEG_ENABLE		BIT(7)
275 #define PORT_AUTO_NEG_DISABLE		BIT(7)
276 #define PORT_FORCE_100_MBIT		BIT(6)
277 #define PORT_FORCE_FULL_DUPLEX		BIT(5)
278 
279 #define REG_PORT_1_CTRL_10		0x1D
280 #define REG_PORT_2_CTRL_10		0x2D
281 #define REG_PORT_3_CTRL_10		0x3D
282 #define REG_PORT_4_CTRL_10		0x4D
283 
284 #define PORT_LED_OFF			BIT(7)
285 #define PORT_TX_DISABLE			BIT(6)
286 #define PORT_AUTO_NEG_RESTART		BIT(5)
287 #define PORT_POWER_DOWN			BIT(3)
288 #define PORT_AUTO_MDIX_DISABLE		BIT(2)
289 #define PORT_FORCE_MDIX			BIT(1)
290 #define PORT_MAC_LOOPBACK		BIT(0)
291 
292 #define REG_PORT_1_STATUS_2		0x1E
293 #define REG_PORT_2_STATUS_2		0x2E
294 #define REG_PORT_3_STATUS_2		0x3E
295 #define REG_PORT_4_STATUS_2		0x4E
296 
297 #define PORT_MDIX_STATUS		BIT(7)
298 #define PORT_AUTO_NEG_COMPLETE		BIT(6)
299 #define PORT_STAT_LINK_GOOD		BIT(5)
300 
301 #define REG_PORT_1_STATUS_3		0x1F
302 #define REG_PORT_2_STATUS_3		0x2F
303 #define REG_PORT_3_STATUS_3		0x3F
304 #define REG_PORT_4_STATUS_3		0x4F
305 
306 #define PORT_PHY_LOOPBACK		BIT(7)
307 #define PORT_PHY_ISOLATE		BIT(5)
308 #define PORT_PHY_SOFT_RESET		BIT(4)
309 #define PORT_PHY_FORCE_LINK		BIT(3)
310 #define PORT_PHY_MODE_M			0x7
311 #define PHY_MODE_IN_AUTO_NEG		1
312 #define PHY_MODE_10BT_HALF		2
313 #define PHY_MODE_100BT_HALF		3
314 #define PHY_MODE_10BT_FULL		5
315 #define PHY_MODE_100BT_FULL		6
316 #define PHY_MODE_ISOLDATE		7
317 
318 #define REG_PORT_CTRL_0			0x00
319 #define REG_PORT_CTRL_1			0x01
320 #define REG_PORT_CTRL_2			0x02
321 #define REG_PORT_CTRL_VID		0x03
322 
323 #define REG_PORT_CTRL_5			0x05
324 
325 #define REG_PORT_STATUS_0		0x08
326 #define REG_PORT_STATUS_1		0x09
327 #define REG_PORT_LINK_MD_CTRL		0x0A
328 #define REG_PORT_LINK_MD_RESULT		0x0B
329 #define REG_PORT_CTRL_9			0x0C
330 #define REG_PORT_CTRL_10		0x0D
331 #define REG_PORT_STATUS_3		0x0F
332 
333 #define REG_PORT_CTRL_12		0xA0
334 #define REG_PORT_CTRL_13		0xA1
335 #define REG_PORT_RATE_CTRL_3		0xA2
336 #define REG_PORT_RATE_CTRL_2		0xA3
337 #define REG_PORT_RATE_CTRL_1		0xA4
338 #define REG_PORT_RATE_CTRL_0		0xA5
339 #define REG_PORT_RATE_LIMIT		0xA6
340 #define REG_PORT_IN_RATE_0		0xA7
341 #define REG_PORT_IN_RATE_1		0xA8
342 #define REG_PORT_IN_RATE_2		0xA9
343 #define REG_PORT_IN_RATE_3		0xAA
344 #define REG_PORT_OUT_RATE_0		0xAB
345 #define REG_PORT_OUT_RATE_1		0xAC
346 #define REG_PORT_OUT_RATE_2		0xAD
347 #define REG_PORT_OUT_RATE_3		0xAE
348 
349 #define PORT_CTRL_ADDR(port, addr)		\
350 	((addr) + REG_PORT_1_CTRL_0 + (port) *	\
351 		(REG_PORT_2_CTRL_0 - REG_PORT_1_CTRL_0))
352 
353 #define REG_SW_MAC_ADDR_0		0x68
354 #define REG_SW_MAC_ADDR_1		0x69
355 #define REG_SW_MAC_ADDR_2		0x6A
356 #define REG_SW_MAC_ADDR_3		0x6B
357 #define REG_SW_MAC_ADDR_4		0x6C
358 #define REG_SW_MAC_ADDR_5		0x6D
359 
360 #define TABLE_EXT_SELECT_S		5
361 #define TABLE_EEE_V			1
362 #define TABLE_ACL_V			2
363 #define TABLE_PME_V			4
364 #define TABLE_LINK_MD_V			5
365 #define TABLE_EEE			(TABLE_EEE_V << TABLE_EXT_SELECT_S)
366 #define TABLE_ACL			(TABLE_ACL_V << TABLE_EXT_SELECT_S)
367 #define TABLE_PME			(TABLE_PME_V << TABLE_EXT_SELECT_S)
368 #define TABLE_LINK_MD			(TABLE_LINK_MD << TABLE_EXT_SELECT_S)
369 #define TABLE_READ			BIT(4)
370 #define TABLE_SELECT_S			2
371 #define TABLE_STATIC_MAC_V		0
372 #define TABLE_VLAN_V			1
373 #define TABLE_DYNAMIC_MAC_V		2
374 #define TABLE_MIB_V			3
375 #define TABLE_STATIC_MAC		(TABLE_STATIC_MAC_V << TABLE_SELECT_S)
376 #define TABLE_VLAN			(TABLE_VLAN_V << TABLE_SELECT_S)
377 #define TABLE_DYNAMIC_MAC		(TABLE_DYNAMIC_MAC_V << TABLE_SELECT_S)
378 #define TABLE_MIB			(TABLE_MIB_V << TABLE_SELECT_S)
379 
380 #define REG_IND_CTRL_1			0x6F
381 
382 #define TABLE_ENTRY_MASK		0x03FF
383 #define TABLE_EXT_ENTRY_MASK		0x0FFF
384 
385 #define REG_IND_DATA_5			0x73
386 #define REG_IND_DATA_2			0x76
387 #define REG_IND_DATA_1			0x77
388 #define REG_IND_DATA_0			0x78
389 
390 #define REG_IND_DATA_PME_EEE_ACL	0xA0
391 
392 #define REG_INT_STATUS			0x7C
393 #define REG_INT_ENABLE			0x7D
394 
395 #define INT_PME				BIT(4)
396 
397 #define REG_ACL_INT_STATUS		0x7E
398 #define REG_ACL_INT_ENABLE		0x7F
399 
400 #define INT_PORT_5			BIT(4)
401 #define INT_PORT_4			BIT(3)
402 #define INT_PORT_3			BIT(2)
403 #define INT_PORT_2			BIT(1)
404 #define INT_PORT_1			BIT(0)
405 
406 #define INT_PORT_ALL			\
407 	(INT_PORT_5 | INT_PORT_4 | INT_PORT_3 | INT_PORT_2 | INT_PORT_1)
408 
409 #define REG_SW_CTRL_12			0x80
410 #define REG_SW_CTRL_13			0x81
411 
412 #define SWITCH_802_1P_MASK		3
413 #define SWITCH_802_1P_BASE		3
414 #define SWITCH_802_1P_SHIFT		2
415 
416 #define SW_802_1P_MAP_M			KS_PRIO_M
417 #define SW_802_1P_MAP_S			KS_PRIO_S
418 
419 #define REG_SWITCH_CTRL_14		0x82
420 
421 #define SW_PRIO_MAPPING_M		KS_PRIO_M
422 #define SW_PRIO_MAPPING_S		6
423 #define SW_PRIO_MAP_3_HI		0
424 #define SW_PRIO_MAP_2_HI		2
425 #define SW_PRIO_MAP_0_LO		3
426 
427 #define REG_SW_CTRL_15			0x83
428 #define REG_SW_CTRL_16			0x84
429 #define REG_SW_CTRL_17			0x85
430 #define REG_SW_CTRL_18			0x86
431 
432 #define SW_SELF_ADDR_FILTER_ENABLE	BIT(6)
433 
434 #define REG_SW_UNK_UCAST_CTRL		0x83
435 #define REG_SW_UNK_MCAST_CTRL		0x84
436 #define REG_SW_UNK_VID_CTRL		0x85
437 #define REG_SW_UNK_IP_MCAST_CTRL	0x86
438 
439 #define SW_UNK_FWD_ENABLE		BIT(5)
440 #define SW_UNK_FWD_MAP			KS_PORT_M
441 
442 #define REG_SW_CTRL_19			0x87
443 
444 #define SW_IN_RATE_LIMIT_PERIOD_M	0x3
445 #define SW_IN_RATE_LIMIT_PERIOD_S	4
446 #define SW_IN_RATE_LIMIT_16_MS		0
447 #define SW_IN_RATE_LIMIT_64_MS		1
448 #define SW_IN_RATE_LIMIT_256_MS		2
449 #define SW_OUT_RATE_LIMIT_QUEUE_BASED	BIT(3)
450 #define SW_INS_TAG_ENABLE		BIT(2)
451 
452 #define REG_TOS_PRIO_CTRL_0		0x90
453 #define REG_TOS_PRIO_CTRL_1		0x91
454 #define REG_TOS_PRIO_CTRL_2		0x92
455 #define REG_TOS_PRIO_CTRL_3		0x93
456 #define REG_TOS_PRIO_CTRL_4		0x94
457 #define REG_TOS_PRIO_CTRL_5		0x95
458 #define REG_TOS_PRIO_CTRL_6		0x96
459 #define REG_TOS_PRIO_CTRL_7		0x97
460 #define REG_TOS_PRIO_CTRL_8		0x98
461 #define REG_TOS_PRIO_CTRL_9		0x99
462 #define REG_TOS_PRIO_CTRL_10		0x9A
463 #define REG_TOS_PRIO_CTRL_11		0x9B
464 #define REG_TOS_PRIO_CTRL_12		0x9C
465 #define REG_TOS_PRIO_CTRL_13		0x9D
466 #define REG_TOS_PRIO_CTRL_14		0x9E
467 #define REG_TOS_PRIO_CTRL_15		0x9F
468 
469 #define TOS_PRIO_M			KS_PRIO_M
470 #define TOS_PRIO_S			KS_PRIO_S
471 
472 #define REG_SW_CTRL_20			0xA3
473 
474 #define SW_GMII_DRIVE_STRENGTH_S	4
475 #define SW_DRIVE_STRENGTH_M		0x7
476 #define SW_DRIVE_STRENGTH_2MA		0
477 #define SW_DRIVE_STRENGTH_4MA		1
478 #define SW_DRIVE_STRENGTH_8MA		2
479 #define SW_DRIVE_STRENGTH_12MA		3
480 #define SW_DRIVE_STRENGTH_16MA		4
481 #define SW_DRIVE_STRENGTH_20MA		5
482 #define SW_DRIVE_STRENGTH_24MA		6
483 #define SW_DRIVE_STRENGTH_28MA		7
484 #define SW_MII_DRIVE_STRENGTH_S		0
485 
486 #define REG_SW_CTRL_21			0xA4
487 
488 #define SW_IPV6_MLD_OPTION		BIT(3)
489 #define SW_IPV6_MLD_SNOOP		BIT(2)
490 
491 #define REG_PORT_1_CTRL_12		0xB0
492 #define REG_PORT_2_CTRL_12		0xC0
493 #define REG_PORT_3_CTRL_12		0xD0
494 #define REG_PORT_4_CTRL_12		0xE0
495 #define REG_PORT_5_CTRL_12		0xF0
496 
497 #define PORT_PASS_ALL			BIT(6)
498 #define PORT_INS_TAG_FOR_PORT_5_S	3
499 #define PORT_INS_TAG_FOR_PORT_5		BIT(3)
500 #define PORT_INS_TAG_FOR_PORT_4		BIT(2)
501 #define PORT_INS_TAG_FOR_PORT_3		BIT(1)
502 #define PORT_INS_TAG_FOR_PORT_2		BIT(0)
503 
504 #define REG_PORT_1_CTRL_13		0xB1
505 #define REG_PORT_2_CTRL_13		0xC1
506 #define REG_PORT_3_CTRL_13		0xD1
507 #define REG_PORT_4_CTRL_13		0xE1
508 #define REG_PORT_5_CTRL_13		0xF1
509 
510 #define PORT_QUEUE_SPLIT_H		BIT(1)
511 #define PORT_QUEUE_SPLIT_1		0
512 #define PORT_QUEUE_SPLIT_2		1
513 #define PORT_QUEUE_SPLIT_4		2
514 #define PORT_DROP_TAG			BIT(0)
515 
516 #define REG_PORT_1_CTRL_14		0xB2
517 #define REG_PORT_2_CTRL_14		0xC2
518 #define REG_PORT_3_CTRL_14		0xD2
519 #define REG_PORT_4_CTRL_14		0xE2
520 #define REG_PORT_5_CTRL_14		0xF2
521 #define REG_PORT_1_CTRL_15		0xB3
522 #define REG_PORT_2_CTRL_15		0xC3
523 #define REG_PORT_3_CTRL_15		0xD3
524 #define REG_PORT_4_CTRL_15		0xE3
525 #define REG_PORT_5_CTRL_15		0xF3
526 #define REG_PORT_1_CTRL_16		0xB4
527 #define REG_PORT_2_CTRL_16		0xC4
528 #define REG_PORT_3_CTRL_16		0xD4
529 #define REG_PORT_4_CTRL_16		0xE4
530 #define REG_PORT_5_CTRL_16		0xF4
531 #define REG_PORT_1_CTRL_17		0xB5
532 #define REG_PORT_2_CTRL_17		0xC5
533 #define REG_PORT_3_CTRL_17		0xD5
534 #define REG_PORT_4_CTRL_17		0xE5
535 #define REG_PORT_5_CTRL_17		0xF5
536 
537 #define REG_PORT_1_RATE_CTRL_3		0xB2
538 #define REG_PORT_1_RATE_CTRL_2		0xB3
539 #define REG_PORT_1_RATE_CTRL_1		0xB4
540 #define REG_PORT_1_RATE_CTRL_0		0xB5
541 #define REG_PORT_2_RATE_CTRL_3		0xC2
542 #define REG_PORT_2_RATE_CTRL_2		0xC3
543 #define REG_PORT_2_RATE_CTRL_1		0xC4
544 #define REG_PORT_2_RATE_CTRL_0		0xC5
545 #define REG_PORT_3_RATE_CTRL_3		0xD2
546 #define REG_PORT_3_RATE_CTRL_2		0xD3
547 #define REG_PORT_3_RATE_CTRL_1		0xD4
548 #define REG_PORT_3_RATE_CTRL_0		0xD5
549 #define REG_PORT_4_RATE_CTRL_3		0xE2
550 #define REG_PORT_4_RATE_CTRL_2		0xE3
551 #define REG_PORT_4_RATE_CTRL_1		0xE4
552 #define REG_PORT_4_RATE_CTRL_0		0xE5
553 #define REG_PORT_5_RATE_CTRL_3		0xF2
554 #define REG_PORT_5_RATE_CTRL_2		0xF3
555 #define REG_PORT_5_RATE_CTRL_1		0xF4
556 #define REG_PORT_5_RATE_CTRL_0		0xF5
557 
558 #define RATE_CTRL_ENABLE		BIT(7)
559 #define RATE_RATIO_M			(BIT(7) - 1)
560 
561 #define PORT_OUT_RATE_ENABLE		BIT(7)
562 
563 #define REG_PORT_1_RATE_LIMIT		0xB6
564 #define REG_PORT_2_RATE_LIMIT		0xC6
565 #define REG_PORT_3_RATE_LIMIT		0xD6
566 #define REG_PORT_4_RATE_LIMIT		0xE6
567 #define REG_PORT_5_RATE_LIMIT		0xF6
568 
569 #define PORT_IN_PORT_BASED_S		6
570 #define PORT_RATE_PACKET_BASED_S	5
571 #define PORT_IN_FLOW_CTRL_S		4
572 #define PORT_IN_LIMIT_MODE_M		0x3
573 #define PORT_IN_LIMIT_MODE_S		2
574 #define PORT_COUNT_IFG_S		1
575 #define PORT_COUNT_PREAMBLE_S		0
576 #define PORT_IN_PORT_BASED		BIT(PORT_IN_PORT_BASED_S)
577 #define PORT_RATE_PACKET_BASED		BIT(PORT_RATE_PACKET_BASED_S)
578 #define PORT_IN_FLOW_CTRL		BIT(PORT_IN_FLOW_CTRL_S)
579 #define PORT_IN_ALL			0
580 #define PORT_IN_UNICAST			1
581 #define PORT_IN_MULTICAST		2
582 #define PORT_IN_BROADCAST		3
583 #define PORT_COUNT_IFG			BIT(PORT_COUNT_IFG_S)
584 #define PORT_COUNT_PREAMBLE		BIT(PORT_COUNT_PREAMBLE_S)
585 
586 #define REG_PORT_1_IN_RATE_0		0xB7
587 #define REG_PORT_2_IN_RATE_0		0xC7
588 #define REG_PORT_3_IN_RATE_0		0xD7
589 #define REG_PORT_4_IN_RATE_0		0xE7
590 #define REG_PORT_5_IN_RATE_0		0xF7
591 #define REG_PORT_1_IN_RATE_1		0xB8
592 #define REG_PORT_2_IN_RATE_1		0xC8
593 #define REG_PORT_3_IN_RATE_1		0xD8
594 #define REG_PORT_4_IN_RATE_1		0xE8
595 #define REG_PORT_5_IN_RATE_1		0xF8
596 #define REG_PORT_1_IN_RATE_2		0xB9
597 #define REG_PORT_2_IN_RATE_2		0xC9
598 #define REG_PORT_3_IN_RATE_2		0xD9
599 #define REG_PORT_4_IN_RATE_2		0xE9
600 #define REG_PORT_5_IN_RATE_2		0xF9
601 #define REG_PORT_1_IN_RATE_3		0xBA
602 #define REG_PORT_2_IN_RATE_3		0xCA
603 #define REG_PORT_3_IN_RATE_3		0xDA
604 #define REG_PORT_4_IN_RATE_3		0xEA
605 #define REG_PORT_5_IN_RATE_3		0xFA
606 
607 #define PORT_IN_RATE_ENABLE		BIT(7)
608 #define PORT_RATE_LIMIT_M		(BIT(7) - 1)
609 
610 #define REG_PORT_1_OUT_RATE_0		0xBB
611 #define REG_PORT_2_OUT_RATE_0		0xCB
612 #define REG_PORT_3_OUT_RATE_0		0xDB
613 #define REG_PORT_4_OUT_RATE_0		0xEB
614 #define REG_PORT_5_OUT_RATE_0		0xFB
615 #define REG_PORT_1_OUT_RATE_1		0xBC
616 #define REG_PORT_2_OUT_RATE_1		0xCC
617 #define REG_PORT_3_OUT_RATE_1		0xDC
618 #define REG_PORT_4_OUT_RATE_1		0xEC
619 #define REG_PORT_5_OUT_RATE_1		0xFC
620 #define REG_PORT_1_OUT_RATE_2		0xBD
621 #define REG_PORT_2_OUT_RATE_2		0xCD
622 #define REG_PORT_3_OUT_RATE_2		0xDD
623 #define REG_PORT_4_OUT_RATE_2		0xED
624 #define REG_PORT_5_OUT_RATE_2		0xFD
625 #define REG_PORT_1_OUT_RATE_3		0xBE
626 #define REG_PORT_2_OUT_RATE_3		0xCE
627 #define REG_PORT_3_OUT_RATE_3		0xDE
628 #define REG_PORT_4_OUT_RATE_3		0xEE
629 #define REG_PORT_5_OUT_RATE_3		0xFE
630 
631 /* 88x3 specific */
632 
633 #define REG_SW_INSERT_SRC_PVID		0xC2
634 
635 /* PME */
636 
637 #define SW_PME_OUTPUT_ENABLE		BIT(1)
638 #define SW_PME_ACTIVE_HIGH		BIT(0)
639 
640 #define PORT_MAGIC_PACKET_DETECT	BIT(2)
641 #define PORT_LINK_UP_DETECT		BIT(1)
642 #define PORT_ENERGY_DETECT		BIT(0)
643 
644 /* ACL */
645 
646 #define ACL_FIRST_RULE_M		0xF
647 
648 #define ACL_MODE_M			0x3
649 #define ACL_MODE_S			4
650 #define ACL_MODE_DISABLE		0
651 #define ACL_MODE_LAYER_2		1
652 #define ACL_MODE_LAYER_3		2
653 #define ACL_MODE_LAYER_4		3
654 #define ACL_ENABLE_M			0x3
655 #define ACL_ENABLE_S			2
656 #define ACL_ENABLE_2_COUNT		0
657 #define ACL_ENABLE_2_TYPE		1
658 #define ACL_ENABLE_2_MAC		2
659 #define ACL_ENABLE_2_BOTH		3
660 #define ACL_ENABLE_3_IP			1
661 #define ACL_ENABLE_3_SRC_DST_COMP	2
662 #define ACL_ENABLE_4_PROTOCOL		0
663 #define ACL_ENABLE_4_TCP_PORT_COMP	1
664 #define ACL_ENABLE_4_UDP_PORT_COMP	2
665 #define ACL_ENABLE_4_TCP_SEQN_COMP	3
666 #define ACL_SRC				BIT(1)
667 #define ACL_EQUAL			BIT(0)
668 
669 #define ACL_MAX_PORT			0xFFFF
670 
671 #define ACL_MIN_PORT			0xFFFF
672 #define ACL_IP_ADDR			0xFFFFFFFF
673 #define ACL_TCP_SEQNUM			0xFFFFFFFF
674 
675 #define ACL_RESERVED			0xF8
676 #define ACL_PORT_MODE_M			0x3
677 #define ACL_PORT_MODE_S			1
678 #define ACL_PORT_MODE_DISABLE		0
679 #define ACL_PORT_MODE_EITHER		1
680 #define ACL_PORT_MODE_IN_RANGE		2
681 #define ACL_PORT_MODE_OUT_OF_RANGE	3
682 
683 #define ACL_TCP_FLAG_ENABLE		BIT(0)
684 
685 #define ACL_TCP_FLAG_M			0xFF
686 
687 #define ACL_TCP_FLAG			0xFF
688 #define ACL_ETH_TYPE			0xFFFF
689 #define ACL_IP_M			0xFFFFFFFF
690 
691 #define ACL_PRIO_MODE_M			0x3
692 #define ACL_PRIO_MODE_S			6
693 #define ACL_PRIO_MODE_DISABLE		0
694 #define ACL_PRIO_MODE_HIGHER		1
695 #define ACL_PRIO_MODE_LOWER		2
696 #define ACL_PRIO_MODE_REPLACE		3
697 #define ACL_PRIO_M			0x7
698 #define ACL_PRIO_S			3
699 #define ACL_VLAN_PRIO_REPLACE		BIT(2)
700 #define ACL_VLAN_PRIO_M			0x7
701 #define ACL_VLAN_PRIO_HI_M		0x3
702 
703 #define ACL_VLAN_PRIO_LO_M		0x8
704 #define ACL_VLAN_PRIO_S			7
705 #define ACL_MAP_MODE_M			0x3
706 #define ACL_MAP_MODE_S			5
707 #define ACL_MAP_MODE_DISABLE		0
708 #define ACL_MAP_MODE_OR			1
709 #define ACL_MAP_MODE_AND		2
710 #define ACL_MAP_MODE_REPLACE		3
711 #define ACL_MAP_PORT_M			0x1F
712 
713 #define ACL_CNT_M			(BIT(11) - 1)
714 #define ACL_CNT_S			5
715 #define ACL_MSEC_UNIT			BIT(4)
716 #define ACL_INTR_MODE			BIT(3)
717 
718 #define REG_PORT_ACL_BYTE_EN_MSB	0x10
719 
720 #define ACL_BYTE_EN_MSB_M		0x3F
721 
722 #define REG_PORT_ACL_BYTE_EN_LSB	0x11
723 
724 #define ACL_ACTION_START		0xA
725 #define ACL_ACTION_LEN			2
726 #define ACL_INTR_CNT_START		0xB
727 #define ACL_RULESET_START		0xC
728 #define ACL_RULESET_LEN			2
729 #define ACL_TABLE_LEN			14
730 
731 #define ACL_ACTION_ENABLE		0x000C
732 #define ACL_MATCH_ENABLE		0x1FF0
733 #define ACL_RULESET_ENABLE		0x2003
734 #define ACL_BYTE_ENABLE			((ACL_BYTE_EN_MSB_M << 8) | 0xFF)
735 #define ACL_MODE_ENABLE			(0x10 << 8)
736 
737 #define REG_PORT_ACL_CTRL_0		0x12
738 
739 #define PORT_ACL_WRITE_DONE		BIT(6)
740 #define PORT_ACL_READ_DONE		BIT(5)
741 #define PORT_ACL_WRITE			BIT(4)
742 #define PORT_ACL_INDEX_M		0xF
743 
744 #define REG_PORT_ACL_CTRL_1		0x13
745 
746 #define PORT_ACL_FORCE_DLR_MISS		BIT(0)
747 
748 #define KSZ8795_ID_HI			0x0022
749 #define KSZ8795_ID_LO			0x1550
750 #define KSZ8863_ID_LO			0x1430
751 
752 #define KSZ8795_SW_ID			0x8795
753 
754 #define PHY_REG_LINK_MD			0x1D
755 
756 #define PHY_START_CABLE_DIAG		BIT(15)
757 #define PHY_CABLE_DIAG_RESULT_M		GENMASK(14, 13)
758 #define PHY_CABLE_DIAG_RESULT		0x6000
759 #define PHY_CABLE_STAT_NORMAL		0x0000
760 #define PHY_CABLE_STAT_OPEN		0x2000
761 #define PHY_CABLE_STAT_SHORT		0x4000
762 #define PHY_CABLE_STAT_FAILED		0x6000
763 #define PHY_CABLE_10M_SHORT		BIT(12)
764 #define PHY_CABLE_FAULT_COUNTER_M	GENMASK(8, 0)
765 
766 #define PHY_REG_PHY_CTRL		0x1F
767 
768 #define PHY_MODE_M			0x7
769 #define PHY_MODE_S			8
770 #define PHY_STAT_REVERSED_POLARITY	BIT(5)
771 #define PHY_STAT_MDIX			BIT(4)
772 #define PHY_FORCE_LINK			BIT(3)
773 #define PHY_POWER_SAVING_ENABLE		BIT(2)
774 #define PHY_REMOTE_LOOPBACK		BIT(1)
775 
776 /* Chip resource */
777 
778 #define PRIO_QUEUES			4
779 
780 #define KS_PRIO_IN_REG			4
781 
782 #define MIB_COUNTER_NUM		0x20
783 
784 /* Common names used by other drivers */
785 
786 #define P_BCAST_STORM_CTRL		REG_PORT_CTRL_0
787 #define P_PRIO_CTRL			REG_PORT_CTRL_0
788 #define P_TAG_CTRL			REG_PORT_CTRL_0
789 #define P_MIRROR_CTRL			REG_PORT_CTRL_1
790 #define P_802_1P_CTRL			REG_PORT_CTRL_2
791 #define P_STP_CTRL			REG_PORT_CTRL_2
792 #define P_PASS_ALL_CTRL			REG_PORT_CTRL_12
793 #define P_INS_SRC_PVID_CTRL		REG_PORT_CTRL_12
794 #define P_DROP_TAG_CTRL			REG_PORT_CTRL_13
795 #define P_RATE_LIMIT_CTRL		REG_PORT_RATE_LIMIT
796 
797 #define S_UNKNOWN_DA_CTRL		REG_SWITCH_CTRL_12
798 #define S_FORWARD_INVALID_VID_CTRL	REG_FORWARD_INVALID_VID
799 
800 #define S_FLUSH_TABLE_CTRL		REG_SW_CTRL_0
801 #define S_LINK_AGING_CTRL		REG_SW_CTRL_0
802 #define S_HUGE_PACKET_CTRL		REG_SW_CTRL_1
803 #define S_MIRROR_CTRL			REG_SW_CTRL_3
804 #define S_REPLACE_VID_CTRL		REG_SW_CTRL_4
805 #define S_PASS_PAUSE_CTRL		REG_SW_CTRL_10
806 #define S_802_1P_PRIO_CTRL		REG_SW_CTRL_12
807 #define S_TOS_PRIO_CTRL			REG_TOS_PRIO_CTRL_0
808 #define S_IPV6_MLD_CTRL			REG_SW_CTRL_21
809 
810 #define IND_ACC_TABLE(table)		((table) << 8)
811 
812 /* */
813 #define REG_IND_EEE_GLOB2_LO		0x34
814 #define REG_IND_EEE_GLOB2_HI		0x35
815 
816 /* Driver set switch broadcast storm protection at 10% rate. */
817 #define BROADCAST_STORM_PROT_RATE	10
818 
819 /* 148,800 frames * 67 ms / 100 */
820 #define BROADCAST_STORM_VALUE		9969
821 
822 /**
823  * MIB_COUNTER_VALUE			00-00000000-3FFFFFFF
824  * MIB_TOTAL_BYTES			00-0000000F-FFFFFFFF
825  * MIB_PACKET_DROPPED			00-00000000-0000FFFF
826  * MIB_COUNTER_VALID			00-00000020-00000000
827  * MIB_COUNTER_OVERFLOW			00-00000040-00000000
828  */
829 
830 #define MIB_COUNTER_VALUE		0x3FFFFFFF
831 
832 #define KSZ8795_MIB_TOTAL_RX_0		0x100
833 #define KSZ8795_MIB_TOTAL_TX_0		0x101
834 #define KSZ8795_MIB_TOTAL_RX_1		0x104
835 #define KSZ8795_MIB_TOTAL_TX_1		0x105
836 
837 #define KSZ8863_MIB_PACKET_DROPPED_TX_0 0x100
838 #define KSZ8863_MIB_PACKET_DROPPED_RX_0 0x105
839 
840 #define MIB_PACKET_DROPPED		0x0000FFFF
841 
842 #define MIB_TOTAL_BYTES_H		0x0000000F
843 
844 #define TAIL_TAG_OVERRIDE		BIT(6)
845 #define TAIL_TAG_LOOKUP			BIT(7)
846 
847 #define FID_ENTRIES			128
848 
849 #endif
850