135e62ae8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
224cfbcbaSWolfram Sang /*
324cfbcbaSWolfram Sang  * CAN bus driver for the Freescale MPC5xxx embedded CPU.
424cfbcbaSWolfram Sang  *
524cfbcbaSWolfram Sang  * Copyright (C) 2004-2005 Andrey Volkov <avolkov@varma-el.com>,
624cfbcbaSWolfram Sang  *                         Varma Electronics Oy
724cfbcbaSWolfram Sang  * Copyright (C) 2008-2009 Wolfgang Grandegger <wg@grandegger.com>
801fb4254SWolfram Sang  * Copyright (C) 2009 Wolfram Sang, Pengutronix <kernel@pengutronix.de>
924cfbcbaSWolfram Sang  */
1024cfbcbaSWolfram Sang 
1124cfbcbaSWolfram Sang #include <linux/kernel.h>
1224cfbcbaSWolfram Sang #include <linux/module.h>
1324cfbcbaSWolfram Sang #include <linux/interrupt.h>
1424cfbcbaSWolfram Sang #include <linux/platform_device.h>
1524cfbcbaSWolfram Sang #include <linux/netdevice.h>
1624cfbcbaSWolfram Sang #include <linux/can/dev.h>
17bb75e352SChristophe Leroy #include <linux/of_address.h>
18bb75e352SChristophe Leroy #include <linux/of_irq.h>
1924cfbcbaSWolfram Sang #include <linux/of_platform.h>
2024cfbcbaSWolfram Sang #include <sysdev/fsl_soc.h>
21bf3af547SWolfgang Grandegger #include <linux/clk.h>
2224cfbcbaSWolfram Sang #include <linux/io.h>
2324cfbcbaSWolfram Sang #include <asm/mpc52xx.h>
2424cfbcbaSWolfram Sang 
2524cfbcbaSWolfram Sang #include "mscan.h"
2624cfbcbaSWolfram Sang 
2724cfbcbaSWolfram Sang #define DRV_NAME "mpc5xxx_can"
2824cfbcbaSWolfram Sang 
29bf3af547SWolfgang Grandegger struct mpc5xxx_can_data {
30bf3af547SWolfgang Grandegger 	unsigned int type;
312dc11581SGrant Likely 	u32 (*get_clock)(struct platform_device *ofdev, const char *clock_name,
32bf3af547SWolfgang Grandegger 			 int *mscan_clksrc);
331149108eSGerhard Sittig 	void (*put_clock)(struct platform_device *ofdev);
34bf3af547SWolfgang Grandegger };
35bf3af547SWolfgang Grandegger 
36c5bab5e9SWolfgang Grandegger #ifdef CONFIG_PPC_MPC52xx
37486e9570SFabian Frederick static const struct of_device_id mpc52xx_cdm_ids[] = {
3824cfbcbaSWolfram Sang 	{ .compatible = "fsl,mpc5200-cdm", },
3924cfbcbaSWolfram Sang 	{}
4024cfbcbaSWolfram Sang };
4124cfbcbaSWolfram Sang 
mpc52xx_can_get_clock(struct platform_device * ofdev,const char * clock_name,int * mscan_clksrc)423c8ac0f2SBill Pemberton static u32 mpc52xx_can_get_clock(struct platform_device *ofdev,
431dd06ae8SGreg Kroah-Hartman 				 const char *clock_name, int *mscan_clksrc)
4424cfbcbaSWolfram Sang {
4524cfbcbaSWolfram Sang 	unsigned int pvr;
4624cfbcbaSWolfram Sang 	struct mpc52xx_cdm  __iomem *cdm;
4724cfbcbaSWolfram Sang 	struct device_node *np_cdm;
4824cfbcbaSWolfram Sang 	unsigned int freq;
4924cfbcbaSWolfram Sang 	u32 val;
5024cfbcbaSWolfram Sang 
5124cfbcbaSWolfram Sang 	pvr = mfspr(SPRN_PVR);
5224cfbcbaSWolfram Sang 
53bf3af547SWolfgang Grandegger 	/*
54bf3af547SWolfgang Grandegger 	 * Either the oscillator clock (SYS_XTAL_IN) or the IP bus clock
55bf3af547SWolfgang Grandegger 	 * (IP_CLK) can be selected as MSCAN clock source. According to
56bf3af547SWolfgang Grandegger 	 * the MPC5200 user's manual, the oscillator clock is the better
57bf3af547SWolfgang Grandegger 	 * choice as it has less jitter. For this reason, it is selected
58bf3af547SWolfgang Grandegger 	 * by default. Unfortunately, it can not be selected for the old
59bf3af547SWolfgang Grandegger 	 * MPC5200 Rev. A chips due to a hardware bug (check errata).
60bf3af547SWolfgang Grandegger 	 */
61bf3af547SWolfgang Grandegger 	if (clock_name && strcmp(clock_name, "ip") == 0)
62bf3af547SWolfgang Grandegger 		*mscan_clksrc = MSCAN_CLKSRC_BUS;
63bf3af547SWolfgang Grandegger 	else
64bf3af547SWolfgang Grandegger 		*mscan_clksrc = MSCAN_CLKSRC_XTAL;
65bf3af547SWolfgang Grandegger 
66de06fba6SAndy Shevchenko 	freq = mpc5xxx_get_bus_frequency(&ofdev->dev);
6724cfbcbaSWolfram Sang 	if (!freq)
6824cfbcbaSWolfram Sang 		return 0;
6924cfbcbaSWolfram Sang 
70bf3af547SWolfgang Grandegger 	if (*mscan_clksrc == MSCAN_CLKSRC_BUS || pvr == 0x80822011)
7124cfbcbaSWolfram Sang 		return freq;
7224cfbcbaSWolfram Sang 
7324cfbcbaSWolfram Sang 	/* Determine SYS_XTAL_IN frequency from the clock domain settings */
7424cfbcbaSWolfram Sang 	np_cdm = of_find_matching_node(NULL, mpc52xx_cdm_ids);
7524cfbcbaSWolfram Sang 	if (!np_cdm) {
76c5bab5e9SWolfgang Grandegger 		dev_err(&ofdev->dev, "can't get clock node!\n");
7724cfbcbaSWolfram Sang 		return 0;
7824cfbcbaSWolfram Sang 	}
7924cfbcbaSWolfram Sang 	cdm = of_iomap(np_cdm, 0);
80b5c1a23bSNicholas Mc Guire 	if (!cdm) {
81b5c1a23bSNicholas Mc Guire 		of_node_put(np_cdm);
82b5c1a23bSNicholas Mc Guire 		dev_err(&ofdev->dev, "can't map clock node!\n");
83b5c1a23bSNicholas Mc Guire 		return 0;
84b5c1a23bSNicholas Mc Guire 	}
8524cfbcbaSWolfram Sang 
8624cfbcbaSWolfram Sang 	if (in_8(&cdm->ipb_clk_sel) & 0x1)
8724cfbcbaSWolfram Sang 		freq *= 2;
8824cfbcbaSWolfram Sang 	val = in_be32(&cdm->rstcfg);
8924cfbcbaSWolfram Sang 
9024cfbcbaSWolfram Sang 	freq *= (val & (1 << 5)) ? 8 : 4;
9124cfbcbaSWolfram Sang 	freq /= (val & (1 << 6)) ? 12 : 16;
9224cfbcbaSWolfram Sang 
93bf3af547SWolfgang Grandegger 	of_node_put(np_cdm);
9424cfbcbaSWolfram Sang 	iounmap(cdm);
9524cfbcbaSWolfram Sang 
9624cfbcbaSWolfram Sang 	return freq;
9724cfbcbaSWolfram Sang }
98c5bab5e9SWolfgang Grandegger #else /* !CONFIG_PPC_MPC52xx */
mpc52xx_can_get_clock(struct platform_device * ofdev,const char * clock_name,int * mscan_clksrc)993c8ac0f2SBill Pemberton static u32 mpc52xx_can_get_clock(struct platform_device *ofdev,
1001dd06ae8SGreg Kroah-Hartman 				 const char *clock_name, int *mscan_clksrc)
101bf3af547SWolfgang Grandegger {
102bf3af547SWolfgang Grandegger 	return 0;
103bf3af547SWolfgang Grandegger }
104c5bab5e9SWolfgang Grandegger #endif /* CONFIG_PPC_MPC52xx */
105bf3af547SWolfgang Grandegger 
106bf3af547SWolfgang Grandegger #ifdef CONFIG_PPC_MPC512x
mpc512x_can_get_clock(struct platform_device * ofdev,const char * clock_source,int * mscan_clksrc)1073c8ac0f2SBill Pemberton static u32 mpc512x_can_get_clock(struct platform_device *ofdev,
1085ac22504SGerhard Sittig 				 const char *clock_source, int *mscan_clksrc)
109bf3af547SWolfgang Grandegger {
1105ac22504SGerhard Sittig 	struct device_node *np;
1115ac22504SGerhard Sittig 	u32 clockdiv;
1125ac22504SGerhard Sittig 	enum {
1135ac22504SGerhard Sittig 		CLK_FROM_AUTO,
1145ac22504SGerhard Sittig 		CLK_FROM_IPS,
1155ac22504SGerhard Sittig 		CLK_FROM_SYS,
1165ac22504SGerhard Sittig 		CLK_FROM_REF,
1175ac22504SGerhard Sittig 	} clk_from;
1185ac22504SGerhard Sittig 	struct clk *clk_in, *clk_can;
1195ac22504SGerhard Sittig 	unsigned long freq_calc;
1205ac22504SGerhard Sittig 	struct mscan_priv *priv;
1215ac22504SGerhard Sittig 	struct clk *clk_ipg;
122bf3af547SWolfgang Grandegger 
1235ac22504SGerhard Sittig 	/* the caller passed in the clock source spec that was read from
1245ac22504SGerhard Sittig 	 * the device tree, get the optional clock divider as well
1255ac22504SGerhard Sittig 	 */
1265ac22504SGerhard Sittig 	np = ofdev->dev.of_node;
1275ac22504SGerhard Sittig 	clockdiv = 1;
1285ac22504SGerhard Sittig 	of_property_read_u32(np, "fsl,mscan-clock-divider", &clockdiv);
1295ac22504SGerhard Sittig 	dev_dbg(&ofdev->dev, "device tree specs: clk src[%s] div[%d]\n",
1305ac22504SGerhard Sittig 		clock_source ? clock_source : "<NULL>", clockdiv);
1315ac22504SGerhard Sittig 
1325ac22504SGerhard Sittig 	/* when clock-source is 'ip', the CANCTL1[CLKSRC] bit needs to
1335ac22504SGerhard Sittig 	 * get set, and the 'ips' clock is the input to the MSCAN
1345ac22504SGerhard Sittig 	 * component
1355ac22504SGerhard Sittig 	 *
1365ac22504SGerhard Sittig 	 * for clock-source values of 'ref' or 'sys' the CANCTL1[CLKSRC]
1375ac22504SGerhard Sittig 	 * bit needs to get cleared, an optional clock-divider may have
1385ac22504SGerhard Sittig 	 * been specified (the default value is 1), the appropriate
1395ac22504SGerhard Sittig 	 * MSCAN related MCLK is the input to the MSCAN component
1405ac22504SGerhard Sittig 	 *
1415ac22504SGerhard Sittig 	 * in the absence of a clock-source spec, first an optimal clock
1425ac22504SGerhard Sittig 	 * gets determined based on the 'sys' clock, if that fails the
1435ac22504SGerhard Sittig 	 * 'ref' clock is used
1445ac22504SGerhard Sittig 	 */
1455ac22504SGerhard Sittig 	clk_from = CLK_FROM_AUTO;
1465ac22504SGerhard Sittig 	if (clock_source) {
1475ac22504SGerhard Sittig 		/* interpret the device tree's spec for the clock source */
1485ac22504SGerhard Sittig 		if (!strcmp(clock_source, "ip"))
1495ac22504SGerhard Sittig 			clk_from = CLK_FROM_IPS;
1505ac22504SGerhard Sittig 		else if (!strcmp(clock_source, "sys"))
1515ac22504SGerhard Sittig 			clk_from = CLK_FROM_SYS;
1525ac22504SGerhard Sittig 		else if (!strcmp(clock_source, "ref"))
1535ac22504SGerhard Sittig 			clk_from = CLK_FROM_REF;
1545ac22504SGerhard Sittig 		else
1555ac22504SGerhard Sittig 			goto err_invalid;
1565ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev, "got a clk source spec[%d]\n", clk_from);
1575ac22504SGerhard Sittig 	}
1585ac22504SGerhard Sittig 	if (clk_from == CLK_FROM_AUTO) {
1595ac22504SGerhard Sittig 		/* no spec so far, try the 'sys' clock; round to the
1605ac22504SGerhard Sittig 		 * next MHz and see if we can get a multiple of 16MHz
1615ac22504SGerhard Sittig 		 */
1625ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev, "no clk source spec, trying SYS\n");
1635ac22504SGerhard Sittig 		clk_in = devm_clk_get(&ofdev->dev, "sys");
1645ac22504SGerhard Sittig 		if (IS_ERR(clk_in))
1655ac22504SGerhard Sittig 			goto err_notavail;
1665ac22504SGerhard Sittig 		freq_calc = clk_get_rate(clk_in);
1675ac22504SGerhard Sittig 		freq_calc +=  499999;
1685ac22504SGerhard Sittig 		freq_calc /= 1000000;
1695ac22504SGerhard Sittig 		freq_calc *= 1000000;
1705ac22504SGerhard Sittig 		if ((freq_calc % 16000000) == 0) {
1715ac22504SGerhard Sittig 			clk_from = CLK_FROM_SYS;
1725ac22504SGerhard Sittig 			clockdiv = freq_calc / 16000000;
1735ac22504SGerhard Sittig 			dev_dbg(&ofdev->dev,
1745ac22504SGerhard Sittig 				"clk fit, sys[%lu] div[%d] freq[%lu]\n",
1755ac22504SGerhard Sittig 				freq_calc, clockdiv, freq_calc / clockdiv);
1765ac22504SGerhard Sittig 		}
1775ac22504SGerhard Sittig 	}
1785ac22504SGerhard Sittig 	if (clk_from == CLK_FROM_AUTO) {
1795ac22504SGerhard Sittig 		/* no spec so far, use the 'ref' clock */
1805ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev, "no clk source spec, trying REF\n");
1815ac22504SGerhard Sittig 		clk_in = devm_clk_get(&ofdev->dev, "ref");
1825ac22504SGerhard Sittig 		if (IS_ERR(clk_in))
1835ac22504SGerhard Sittig 			goto err_notavail;
1845ac22504SGerhard Sittig 		clk_from = CLK_FROM_REF;
1855ac22504SGerhard Sittig 		freq_calc = clk_get_rate(clk_in);
1865ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev,
1875ac22504SGerhard Sittig 			"clk fit, ref[%lu] (no div) freq[%lu]\n",
1885ac22504SGerhard Sittig 			freq_calc, freq_calc);
1895ac22504SGerhard Sittig 	}
1905ac22504SGerhard Sittig 
1915ac22504SGerhard Sittig 	/* select IPS or MCLK as the MSCAN input (returned to the caller),
1925ac22504SGerhard Sittig 	 * setup the MCLK mux source and rate if applicable, apply the
1935ac22504SGerhard Sittig 	 * optionally specified or derived above divider, and determine
1945ac22504SGerhard Sittig 	 * the actual resulting clock rate to return to the caller
1955ac22504SGerhard Sittig 	 */
1965ac22504SGerhard Sittig 	switch (clk_from) {
1975ac22504SGerhard Sittig 	case CLK_FROM_IPS:
1985ac22504SGerhard Sittig 		clk_can = devm_clk_get(&ofdev->dev, "ips");
1995ac22504SGerhard Sittig 		if (IS_ERR(clk_can))
2005ac22504SGerhard Sittig 			goto err_notavail;
2015ac22504SGerhard Sittig 		priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
2025ac22504SGerhard Sittig 		priv->clk_can = clk_can;
2035ac22504SGerhard Sittig 		freq_calc = clk_get_rate(clk_can);
2045ac22504SGerhard Sittig 		*mscan_clksrc = MSCAN_CLKSRC_IPS;
2055ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev, "clk from IPS, clksrc[%d] freq[%lu]\n",
2065ac22504SGerhard Sittig 			*mscan_clksrc, freq_calc);
2075ac22504SGerhard Sittig 		break;
2085ac22504SGerhard Sittig 	case CLK_FROM_SYS:
2095ac22504SGerhard Sittig 	case CLK_FROM_REF:
2105ac22504SGerhard Sittig 		clk_can = devm_clk_get(&ofdev->dev, "mclk");
2115ac22504SGerhard Sittig 		if (IS_ERR(clk_can))
2125ac22504SGerhard Sittig 			goto err_notavail;
2135ac22504SGerhard Sittig 		priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
2145ac22504SGerhard Sittig 		priv->clk_can = clk_can;
2155ac22504SGerhard Sittig 		if (clk_from == CLK_FROM_SYS)
2165ac22504SGerhard Sittig 			clk_in = devm_clk_get(&ofdev->dev, "sys");
2175ac22504SGerhard Sittig 		if (clk_from == CLK_FROM_REF)
2185ac22504SGerhard Sittig 			clk_in = devm_clk_get(&ofdev->dev, "ref");
2195ac22504SGerhard Sittig 		if (IS_ERR(clk_in))
2205ac22504SGerhard Sittig 			goto err_notavail;
2215ac22504SGerhard Sittig 		clk_set_parent(clk_can, clk_in);
2225ac22504SGerhard Sittig 		freq_calc = clk_get_rate(clk_in);
2235ac22504SGerhard Sittig 		freq_calc /= clockdiv;
2245ac22504SGerhard Sittig 		clk_set_rate(clk_can, freq_calc);
2255ac22504SGerhard Sittig 		freq_calc = clk_get_rate(clk_can);
2265ac22504SGerhard Sittig 		*mscan_clksrc = MSCAN_CLKSRC_BUS;
2275ac22504SGerhard Sittig 		dev_dbg(&ofdev->dev, "clk from MCLK, clksrc[%d] freq[%lu]\n",
2285ac22504SGerhard Sittig 			*mscan_clksrc, freq_calc);
2295ac22504SGerhard Sittig 		break;
2305ac22504SGerhard Sittig 	default:
2315ac22504SGerhard Sittig 		goto err_invalid;
2325ac22504SGerhard Sittig 	}
2335ac22504SGerhard Sittig 
2345ac22504SGerhard Sittig 	/* the above clk_can item is used for the bitrate, access to
2355ac22504SGerhard Sittig 	 * the peripheral's register set needs the clk_ipg item
2365ac22504SGerhard Sittig 	 */
2375ac22504SGerhard Sittig 	clk_ipg = devm_clk_get(&ofdev->dev, "ipg");
2385ac22504SGerhard Sittig 	if (IS_ERR(clk_ipg))
2395ac22504SGerhard Sittig 		goto err_notavail_ipg;
2405ac22504SGerhard Sittig 	if (clk_prepare_enable(clk_ipg))
2415ac22504SGerhard Sittig 		goto err_notavail_ipg;
2425ac22504SGerhard Sittig 	priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
2435ac22504SGerhard Sittig 	priv->clk_ipg = clk_ipg;
2445ac22504SGerhard Sittig 
2455ac22504SGerhard Sittig 	/* return the determined clock source rate */
2465ac22504SGerhard Sittig 	return freq_calc;
2475ac22504SGerhard Sittig 
2485ac22504SGerhard Sittig err_invalid:
2495ac22504SGerhard Sittig 	dev_err(&ofdev->dev, "invalid clock source specification\n");
2505ac22504SGerhard Sittig 	/* clock source rate could not get determined */
2515ac22504SGerhard Sittig 	return 0;
2525ac22504SGerhard Sittig 
2535ac22504SGerhard Sittig err_notavail:
2545ac22504SGerhard Sittig 	dev_err(&ofdev->dev, "cannot acquire or setup bitrate clock source\n");
2555ac22504SGerhard Sittig 	/* clock source rate could not get determined */
2565ac22504SGerhard Sittig 	return 0;
2575ac22504SGerhard Sittig 
2585ac22504SGerhard Sittig err_notavail_ipg:
2595ac22504SGerhard Sittig 	dev_err(&ofdev->dev, "cannot acquire or setup register clock\n");
2605ac22504SGerhard Sittig 	/* clock source rate could not get determined */
261aed5029eSJulia Lawall 	return 0;
262bf3af547SWolfgang Grandegger }
263bf3af547SWolfgang Grandegger 
mpc512x_can_put_clock(struct platform_device * ofdev)2645ac22504SGerhard Sittig static void mpc512x_can_put_clock(struct platform_device *ofdev)
2655ac22504SGerhard Sittig {
2665ac22504SGerhard Sittig 	struct mscan_priv *priv;
267bf3af547SWolfgang Grandegger 
2685ac22504SGerhard Sittig 	priv = netdev_priv(dev_get_drvdata(&ofdev->dev));
2695ac22504SGerhard Sittig 	if (priv->clk_ipg)
2705ac22504SGerhard Sittig 		clk_disable_unprepare(priv->clk_ipg);
271bf3af547SWolfgang Grandegger }
272bf3af547SWolfgang Grandegger #else /* !CONFIG_PPC_MPC512x */
mpc512x_can_get_clock(struct platform_device * ofdev,const char * clock_name,int * mscan_clksrc)2733c8ac0f2SBill Pemberton static u32 mpc512x_can_get_clock(struct platform_device *ofdev,
2741dd06ae8SGreg Kroah-Hartman 				 const char *clock_name, int *mscan_clksrc)
275bf3af547SWolfgang Grandegger {
276bf3af547SWolfgang Grandegger 	return 0;
277bf3af547SWolfgang Grandegger }
2785ac22504SGerhard Sittig #define mpc512x_can_put_clock NULL
279bf3af547SWolfgang Grandegger #endif /* CONFIG_PPC_MPC512x */
28024cfbcbaSWolfram Sang 
2818cf437a0SMarc Kleine-Budde static const struct of_device_id mpc5xxx_can_table[];
mpc5xxx_can_probe(struct platform_device * ofdev)2823c8ac0f2SBill Pemberton static int mpc5xxx_can_probe(struct platform_device *ofdev)
28324cfbcbaSWolfram Sang {
2840e84eb0bSMarc Kleine-Budde 	const struct mpc5xxx_can_data *data;
2856bd17eb9SAnatolij Gustschin 	struct device_node *np = ofdev->dev.of_node;
28624cfbcbaSWolfram Sang 	struct net_device *dev;
28724cfbcbaSWolfram Sang 	struct mscan_priv *priv;
28824cfbcbaSWolfram Sang 	void __iomem *base;
289bf3af547SWolfgang Grandegger 	const char *clock_name = NULL;
290bf3af547SWolfgang Grandegger 	int irq, mscan_clksrc = 0;
291bf3af547SWolfgang Grandegger 	int err = -ENOMEM;
29224cfbcbaSWolfram Sang 
293a4583c1dSTang Bin 	data = of_device_get_match_data(&ofdev->dev);
294a4583c1dSTang Bin 	if (!data)
29574888760SGrant Likely 		return -EINVAL;
29674888760SGrant Likely 
297bf3af547SWolfgang Grandegger 	base = of_iomap(np, 0);
29828616ed1SCai Huoqing 	if (!base)
29928616ed1SCai Huoqing 		return dev_err_probe(&ofdev->dev, err, "couldn't ioremap\n");
30024cfbcbaSWolfram Sang 
30124cfbcbaSWolfram Sang 	irq = irq_of_parse_and_map(np, 0);
30224cfbcbaSWolfram Sang 	if (!irq) {
30324cfbcbaSWolfram Sang 		dev_err(&ofdev->dev, "no irq found\n");
30424cfbcbaSWolfram Sang 		err = -ENODEV;
30524cfbcbaSWolfram Sang 		goto exit_unmap_mem;
30624cfbcbaSWolfram Sang 	}
30724cfbcbaSWolfram Sang 
30824cfbcbaSWolfram Sang 	dev = alloc_mscandev();
309bf3af547SWolfgang Grandegger 	if (!dev)
31024cfbcbaSWolfram Sang 		goto exit_dispose_irq;
3111149108eSGerhard Sittig 	platform_set_drvdata(ofdev, dev);
3121149108eSGerhard Sittig 	SET_NETDEV_DEV(dev, &ofdev->dev);
31324cfbcbaSWolfram Sang 
31424cfbcbaSWolfram Sang 	priv = netdev_priv(dev);
31524cfbcbaSWolfram Sang 	priv->reg_base = base;
31624cfbcbaSWolfram Sang 	dev->irq = irq;
31724cfbcbaSWolfram Sang 
318bf3af547SWolfgang Grandegger 	clock_name = of_get_property(np, "fsl,mscan-clock-source", NULL);
319bf3af547SWolfgang Grandegger 
320bf3af547SWolfgang Grandegger 	priv->type = data->type;
321bf3af547SWolfgang Grandegger 	priv->can.clock.freq = data->get_clock(ofdev, clock_name,
322bf3af547SWolfgang Grandegger 					       &mscan_clksrc);
32324cfbcbaSWolfram Sang 	if (!priv->can.clock.freq) {
324bf3af547SWolfgang Grandegger 		dev_err(&ofdev->dev, "couldn't get MSCAN clock properties\n");
3253e5b3418SDongliang Mu 		goto exit_put_clock;
32624cfbcbaSWolfram Sang 	}
32724cfbcbaSWolfram Sang 
328bf3af547SWolfgang Grandegger 	err = register_mscandev(dev, mscan_clksrc);
32924cfbcbaSWolfram Sang 	if (err) {
33024cfbcbaSWolfram Sang 		dev_err(&ofdev->dev, "registering %s failed (err=%d)\n",
33124cfbcbaSWolfram Sang 			DRV_NAME, err);
3323e5b3418SDongliang Mu 		goto exit_put_clock;
33324cfbcbaSWolfram Sang 	}
33424cfbcbaSWolfram Sang 
33524cfbcbaSWolfram Sang 	dev_info(&ofdev->dev, "MSCAN at 0x%p, irq %d, clock %d Hz\n",
33624cfbcbaSWolfram Sang 		 priv->reg_base, dev->irq, priv->can.clock.freq);
33724cfbcbaSWolfram Sang 
33824cfbcbaSWolfram Sang 	return 0;
33924cfbcbaSWolfram Sang 
3403e5b3418SDongliang Mu exit_put_clock:
3413e5b3418SDongliang Mu 	if (data->put_clock)
3423e5b3418SDongliang Mu 		data->put_clock(ofdev);
34324cfbcbaSWolfram Sang 	free_candev(dev);
34424cfbcbaSWolfram Sang exit_dispose_irq:
34524cfbcbaSWolfram Sang 	irq_dispose_mapping(irq);
34624cfbcbaSWolfram Sang exit_unmap_mem:
34724cfbcbaSWolfram Sang 	iounmap(base);
348bf3af547SWolfgang Grandegger 
34924cfbcbaSWolfram Sang 	return err;
35024cfbcbaSWolfram Sang }
35124cfbcbaSWolfram Sang 
mpc5xxx_can_remove(struct platform_device * ofdev)352*36157299SUwe Kleine-König static void mpc5xxx_can_remove(struct platform_device *ofdev)
35324cfbcbaSWolfram Sang {
3541149108eSGerhard Sittig 	const struct of_device_id *match;
3551149108eSGerhard Sittig 	const struct mpc5xxx_can_data *data;
35600e4bbc8SJingoo Han 	struct net_device *dev = platform_get_drvdata(ofdev);
35724cfbcbaSWolfram Sang 	struct mscan_priv *priv = netdev_priv(dev);
35824cfbcbaSWolfram Sang 
3591149108eSGerhard Sittig 	match = of_match_device(mpc5xxx_can_table, &ofdev->dev);
3601149108eSGerhard Sittig 	data = match ? match->data : NULL;
3611149108eSGerhard Sittig 
36224cfbcbaSWolfram Sang 	unregister_mscandev(dev);
3631149108eSGerhard Sittig 	if (data && data->put_clock)
3641149108eSGerhard Sittig 		data->put_clock(ofdev);
36524cfbcbaSWolfram Sang 	iounmap(priv->reg_base);
36624cfbcbaSWolfram Sang 	irq_dispose_mapping(dev->irq);
36724cfbcbaSWolfram Sang 	free_candev(dev);
36824cfbcbaSWolfram Sang }
36924cfbcbaSWolfram Sang 
37024cfbcbaSWolfram Sang #ifdef CONFIG_PM
37124cfbcbaSWolfram Sang static struct mscan_regs saved_regs;
mpc5xxx_can_suspend(struct platform_device * ofdev,pm_message_t state)3722dc11581SGrant Likely static int mpc5xxx_can_suspend(struct platform_device *ofdev, pm_message_t state)
37324cfbcbaSWolfram Sang {
37400e4bbc8SJingoo Han 	struct net_device *dev = platform_get_drvdata(ofdev);
37524cfbcbaSWolfram Sang 	struct mscan_priv *priv = netdev_priv(dev);
37624cfbcbaSWolfram Sang 	struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
37724cfbcbaSWolfram Sang 
37824cfbcbaSWolfram Sang 	_memcpy_fromio(&saved_regs, regs, sizeof(*regs));
37924cfbcbaSWolfram Sang 
38024cfbcbaSWolfram Sang 	return 0;
38124cfbcbaSWolfram Sang }
38224cfbcbaSWolfram Sang 
mpc5xxx_can_resume(struct platform_device * ofdev)3832dc11581SGrant Likely static int mpc5xxx_can_resume(struct platform_device *ofdev)
38424cfbcbaSWolfram Sang {
38500e4bbc8SJingoo Han 	struct net_device *dev = platform_get_drvdata(ofdev);
38624cfbcbaSWolfram Sang 	struct mscan_priv *priv = netdev_priv(dev);
38724cfbcbaSWolfram Sang 	struct mscan_regs *regs = (struct mscan_regs *)priv->reg_base;
38824cfbcbaSWolfram Sang 
38924cfbcbaSWolfram Sang 	regs->canctl0 |= MSCAN_INITRQ;
39024cfbcbaSWolfram Sang 	while (!(regs->canctl1 & MSCAN_INITAK))
39124cfbcbaSWolfram Sang 		udelay(10);
39224cfbcbaSWolfram Sang 
39324cfbcbaSWolfram Sang 	regs->canctl1 = saved_regs.canctl1;
39424cfbcbaSWolfram Sang 	regs->canbtr0 = saved_regs.canbtr0;
39524cfbcbaSWolfram Sang 	regs->canbtr1 = saved_regs.canbtr1;
39624cfbcbaSWolfram Sang 	regs->canidac = saved_regs.canidac;
39724cfbcbaSWolfram Sang 
39824cfbcbaSWolfram Sang 	/* restore masks, buffers etc. */
39924cfbcbaSWolfram Sang 	_memcpy_toio(&regs->canidar1_0, (void *)&saved_regs.canidar1_0,
40024cfbcbaSWolfram Sang 		     sizeof(*regs) - offsetof(struct mscan_regs, canidar1_0));
40124cfbcbaSWolfram Sang 
40224cfbcbaSWolfram Sang 	regs->canctl0 &= ~MSCAN_INITRQ;
40324cfbcbaSWolfram Sang 	regs->cantbsel = saved_regs.cantbsel;
40424cfbcbaSWolfram Sang 	regs->canrier = saved_regs.canrier;
40524cfbcbaSWolfram Sang 	regs->cantier = saved_regs.cantier;
40624cfbcbaSWolfram Sang 	regs->canctl0 = saved_regs.canctl0;
40724cfbcbaSWolfram Sang 
40824cfbcbaSWolfram Sang 	return 0;
40924cfbcbaSWolfram Sang }
41024cfbcbaSWolfram Sang #endif
41124cfbcbaSWolfram Sang 
4123c8ac0f2SBill Pemberton static const struct mpc5xxx_can_data mpc5200_can_data = {
413bf3af547SWolfgang Grandegger 	.type = MSCAN_TYPE_MPC5200,
414bf3af547SWolfgang Grandegger 	.get_clock = mpc52xx_can_get_clock,
4155ac22504SGerhard Sittig 	/* .put_clock not applicable */
416bf3af547SWolfgang Grandegger };
417bf3af547SWolfgang Grandegger 
4183c8ac0f2SBill Pemberton static const struct mpc5xxx_can_data mpc5121_can_data = {
419bf3af547SWolfgang Grandegger 	.type = MSCAN_TYPE_MPC5121,
420bf3af547SWolfgang Grandegger 	.get_clock = mpc512x_can_get_clock,
4215ac22504SGerhard Sittig 	.put_clock = mpc512x_can_put_clock,
422bf3af547SWolfgang Grandegger };
423bf3af547SWolfgang Grandegger 
4243c8ac0f2SBill Pemberton static const struct of_device_id mpc5xxx_can_table[] = {
425bf3af547SWolfgang Grandegger 	{ .compatible = "fsl,mpc5200-mscan", .data = &mpc5200_can_data, },
426bf3af547SWolfgang Grandegger 	/* Note that only MPC5121 Rev. 2 (and later) is supported */
427bf3af547SWolfgang Grandegger 	{ .compatible = "fsl,mpc5121-mscan", .data = &mpc5121_can_data, },
42824cfbcbaSWolfram Sang 	{},
42924cfbcbaSWolfram Sang };
430fc8f40b1SMarc Kleine-Budde MODULE_DEVICE_TABLE(of, mpc5xxx_can_table);
43124cfbcbaSWolfram Sang 
43274888760SGrant Likely static struct platform_driver mpc5xxx_can_driver = {
4334018294bSGrant Likely 	.driver = {
43424cfbcbaSWolfram Sang 		.name = "mpc5xxx_can",
4354018294bSGrant Likely 		.of_match_table = mpc5xxx_can_table,
4364018294bSGrant Likely 	},
43724cfbcbaSWolfram Sang 	.probe = mpc5xxx_can_probe,
438*36157299SUwe Kleine-König 	.remove_new = mpc5xxx_can_remove,
43924cfbcbaSWolfram Sang #ifdef CONFIG_PM
44024cfbcbaSWolfram Sang 	.suspend = mpc5xxx_can_suspend,
44124cfbcbaSWolfram Sang 	.resume = mpc5xxx_can_resume,
44224cfbcbaSWolfram Sang #endif
44324cfbcbaSWolfram Sang };
44424cfbcbaSWolfram Sang 
445871d3372SAxel Lin module_platform_driver(mpc5xxx_can_driver);
44624cfbcbaSWolfram Sang 
44724cfbcbaSWolfram Sang MODULE_AUTHOR("Wolfgang Grandegger <wg@grandegger.com>");
448bf3af547SWolfgang Grandegger MODULE_DESCRIPTION("Freescale MPC5xxx CAN driver");
44924cfbcbaSWolfram Sang MODULE_LICENSE("GPL v2");
450