11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
293db446aSBoris Brezillon /*
393db446aSBoris Brezillon  * Copyright © 2010-2015 Broadcom Corporation
493db446aSBoris Brezillon  */
593db446aSBoris Brezillon 
693db446aSBoris Brezillon #include <linux/clk.h>
793db446aSBoris Brezillon #include <linux/module.h>
893db446aSBoris Brezillon #include <linux/init.h>
993db446aSBoris Brezillon #include <linux/delay.h>
1093db446aSBoris Brezillon #include <linux/device.h>
1193db446aSBoris Brezillon #include <linux/platform_device.h>
128e591300SFlorian Fainelli #include <linux/platform_data/brcmnand.h>
1393db446aSBoris Brezillon #include <linux/err.h>
1493db446aSBoris Brezillon #include <linux/completion.h>
1593db446aSBoris Brezillon #include <linux/interrupt.h>
1693db446aSBoris Brezillon #include <linux/spinlock.h>
1793db446aSBoris Brezillon #include <linux/dma-mapping.h>
1893db446aSBoris Brezillon #include <linux/ioport.h>
1993db446aSBoris Brezillon #include <linux/bug.h>
2093db446aSBoris Brezillon #include <linux/kernel.h>
2193db446aSBoris Brezillon #include <linux/bitops.h>
2293db446aSBoris Brezillon #include <linux/mm.h>
2393db446aSBoris Brezillon #include <linux/mtd/mtd.h>
2493db446aSBoris Brezillon #include <linux/mtd/rawnand.h>
2593db446aSBoris Brezillon #include <linux/mtd/partitions.h>
2693db446aSBoris Brezillon #include <linux/of.h>
2793db446aSBoris Brezillon #include <linux/of_platform.h>
2893db446aSBoris Brezillon #include <linux/slab.h>
2925f97138SFlorian Fainelli #include <linux/static_key.h>
3093db446aSBoris Brezillon #include <linux/list.h>
3193db446aSBoris Brezillon #include <linux/log2.h>
3293db446aSBoris Brezillon 
3393db446aSBoris Brezillon #include "brcmnand.h"
3493db446aSBoris Brezillon 
3593db446aSBoris Brezillon /*
3693db446aSBoris Brezillon  * This flag controls if WP stays on between erase/write commands to mitigate
3793db446aSBoris Brezillon  * flash corruption due to power glitches. Values:
3893db446aSBoris Brezillon  * 0: NAND_WP is not used or not available
3993db446aSBoris Brezillon  * 1: NAND_WP is set by default, cleared for erase/write operations
4093db446aSBoris Brezillon  * 2: NAND_WP is always cleared
4193db446aSBoris Brezillon  */
4293db446aSBoris Brezillon static int wp_on = 1;
4393db446aSBoris Brezillon module_param(wp_on, int, 0444);
4493db446aSBoris Brezillon 
4593db446aSBoris Brezillon /***********************************************************************
4693db446aSBoris Brezillon  * Definitions
4793db446aSBoris Brezillon  ***********************************************************************/
4893db446aSBoris Brezillon 
4993db446aSBoris Brezillon #define DRV_NAME			"brcmnand"
5093db446aSBoris Brezillon 
5193db446aSBoris Brezillon #define CMD_NULL			0x00
5293db446aSBoris Brezillon #define CMD_PAGE_READ			0x01
5393db446aSBoris Brezillon #define CMD_SPARE_AREA_READ		0x02
5493db446aSBoris Brezillon #define CMD_STATUS_READ			0x03
5593db446aSBoris Brezillon #define CMD_PROGRAM_PAGE		0x04
5693db446aSBoris Brezillon #define CMD_PROGRAM_SPARE_AREA		0x05
5793db446aSBoris Brezillon #define CMD_COPY_BACK			0x06
5893db446aSBoris Brezillon #define CMD_DEVICE_ID_READ		0x07
5993db446aSBoris Brezillon #define CMD_BLOCK_ERASE			0x08
6093db446aSBoris Brezillon #define CMD_FLASH_RESET			0x09
6193db446aSBoris Brezillon #define CMD_BLOCKS_LOCK			0x0a
6293db446aSBoris Brezillon #define CMD_BLOCKS_LOCK_DOWN		0x0b
6393db446aSBoris Brezillon #define CMD_BLOCKS_UNLOCK		0x0c
6493db446aSBoris Brezillon #define CMD_READ_BLOCKS_LOCK_STATUS	0x0d
6593db446aSBoris Brezillon #define CMD_PARAMETER_READ		0x0e
6693db446aSBoris Brezillon #define CMD_PARAMETER_CHANGE_COL	0x0f
6793db446aSBoris Brezillon #define CMD_LOW_LEVEL_OP		0x10
6893db446aSBoris Brezillon 
6993db446aSBoris Brezillon struct brcm_nand_dma_desc {
7093db446aSBoris Brezillon 	u32 next_desc;
7193db446aSBoris Brezillon 	u32 next_desc_ext;
7293db446aSBoris Brezillon 	u32 cmd_irq;
7393db446aSBoris Brezillon 	u32 dram_addr;
7493db446aSBoris Brezillon 	u32 dram_addr_ext;
7593db446aSBoris Brezillon 	u32 tfr_len;
7693db446aSBoris Brezillon 	u32 total_len;
7793db446aSBoris Brezillon 	u32 flash_addr;
7893db446aSBoris Brezillon 	u32 flash_addr_ext;
7993db446aSBoris Brezillon 	u32 cs;
8093db446aSBoris Brezillon 	u32 pad2[5];
8193db446aSBoris Brezillon 	u32 status_valid;
8293db446aSBoris Brezillon } __packed;
8393db446aSBoris Brezillon 
8493db446aSBoris Brezillon /* Bitfields for brcm_nand_dma_desc::status_valid */
8593db446aSBoris Brezillon #define FLASH_DMA_ECC_ERROR	(1 << 8)
8693db446aSBoris Brezillon #define FLASH_DMA_CORR_ERROR	(1 << 9)
8793db446aSBoris Brezillon 
880c06da57SKamal Dasu /* Bitfields for DMA_MODE */
890c06da57SKamal Dasu #define FLASH_DMA_MODE_STOP_ON_ERROR	BIT(1) /* stop in Uncorr ECC error */
900c06da57SKamal Dasu #define FLASH_DMA_MODE_MODE		BIT(0) /* link list */
910c06da57SKamal Dasu #define FLASH_DMA_MODE_MASK		(FLASH_DMA_MODE_STOP_ON_ERROR |	\
920c06da57SKamal Dasu 						FLASH_DMA_MODE_MODE)
930c06da57SKamal Dasu 
9493db446aSBoris Brezillon /* 512B flash cache in the NAND controller HW */
9593db446aSBoris Brezillon #define FC_SHIFT		9U
9693db446aSBoris Brezillon #define FC_BYTES		512U
9793db446aSBoris Brezillon #define FC_WORDS		(FC_BYTES >> 2)
9893db446aSBoris Brezillon 
9993db446aSBoris Brezillon #define BRCMNAND_MIN_PAGESIZE	512
10093db446aSBoris Brezillon #define BRCMNAND_MIN_BLOCKSIZE	(8 * 1024)
10193db446aSBoris Brezillon #define BRCMNAND_MIN_DEVSIZE	(4ULL * 1024 * 1024)
10293db446aSBoris Brezillon 
10393db446aSBoris Brezillon #define NAND_CTRL_RDY			(INTFC_CTLR_READY | INTFC_FLASH_READY)
10493db446aSBoris Brezillon #define NAND_POLL_STATUS_TIMEOUT_MS	100
10593db446aSBoris Brezillon 
106a5d53ad2SKamal Dasu #define EDU_CMD_WRITE          0x00
107a5d53ad2SKamal Dasu #define EDU_CMD_READ           0x01
108a5d53ad2SKamal Dasu #define EDU_STATUS_ACTIVE      BIT(0)
109a5d53ad2SKamal Dasu #define EDU_ERR_STATUS_ERRACK  BIT(0)
110a5d53ad2SKamal Dasu #define EDU_DONE_MASK		GENMASK(1, 0)
111a5d53ad2SKamal Dasu 
112a5d53ad2SKamal Dasu #define EDU_CONFIG_MODE_NAND   BIT(0)
113a5d53ad2SKamal Dasu #define EDU_CONFIG_SWAP_BYTE   BIT(1)
114a5d53ad2SKamal Dasu #ifdef CONFIG_CPU_BIG_ENDIAN
115a5d53ad2SKamal Dasu #define EDU_CONFIG_SWAP_CFG     EDU_CONFIG_SWAP_BYTE
116a5d53ad2SKamal Dasu #else
117a5d53ad2SKamal Dasu #define EDU_CONFIG_SWAP_CFG     0
118a5d53ad2SKamal Dasu #endif
119a5d53ad2SKamal Dasu 
120a5d53ad2SKamal Dasu /* edu registers */
121a5d53ad2SKamal Dasu enum edu_reg {
122a5d53ad2SKamal Dasu 	EDU_CONFIG = 0,
123a5d53ad2SKamal Dasu 	EDU_DRAM_ADDR,
124a5d53ad2SKamal Dasu 	EDU_EXT_ADDR,
125a5d53ad2SKamal Dasu 	EDU_LENGTH,
126a5d53ad2SKamal Dasu 	EDU_CMD,
127a5d53ad2SKamal Dasu 	EDU_STOP,
128a5d53ad2SKamal Dasu 	EDU_STATUS,
129a5d53ad2SKamal Dasu 	EDU_DONE,
130a5d53ad2SKamal Dasu 	EDU_ERR_STATUS,
131a5d53ad2SKamal Dasu };
132a5d53ad2SKamal Dasu 
133a5d53ad2SKamal Dasu static const u16  edu_regs[] = {
134a5d53ad2SKamal Dasu 	[EDU_CONFIG] = 0x00,
135a5d53ad2SKamal Dasu 	[EDU_DRAM_ADDR] = 0x04,
136a5d53ad2SKamal Dasu 	[EDU_EXT_ADDR] = 0x08,
137a5d53ad2SKamal Dasu 	[EDU_LENGTH] = 0x0c,
138a5d53ad2SKamal Dasu 	[EDU_CMD] = 0x10,
139a5d53ad2SKamal Dasu 	[EDU_STOP] = 0x14,
140a5d53ad2SKamal Dasu 	[EDU_STATUS] = 0x18,
141a5d53ad2SKamal Dasu 	[EDU_DONE] = 0x1c,
142a5d53ad2SKamal Dasu 	[EDU_ERR_STATUS] = 0x20,
143a5d53ad2SKamal Dasu };
144a5d53ad2SKamal Dasu 
1450c06da57SKamal Dasu /* flash_dma registers */
1460c06da57SKamal Dasu enum flash_dma_reg {
1470c06da57SKamal Dasu 	FLASH_DMA_REVISION = 0,
1480c06da57SKamal Dasu 	FLASH_DMA_FIRST_DESC,
1490c06da57SKamal Dasu 	FLASH_DMA_FIRST_DESC_EXT,
1500c06da57SKamal Dasu 	FLASH_DMA_CTRL,
1510c06da57SKamal Dasu 	FLASH_DMA_MODE,
1520c06da57SKamal Dasu 	FLASH_DMA_STATUS,
1530c06da57SKamal Dasu 	FLASH_DMA_INTERRUPT_DESC,
1540c06da57SKamal Dasu 	FLASH_DMA_INTERRUPT_DESC_EXT,
1550c06da57SKamal Dasu 	FLASH_DMA_ERROR_STATUS,
1560c06da57SKamal Dasu 	FLASH_DMA_CURRENT_DESC,
1570c06da57SKamal Dasu 	FLASH_DMA_CURRENT_DESC_EXT,
1580c06da57SKamal Dasu };
1590c06da57SKamal Dasu 
16083156c1cSKamal Dasu /* flash_dma registers v0*/
16183156c1cSKamal Dasu static const u16 flash_dma_regs_v0[] = {
16283156c1cSKamal Dasu 	[FLASH_DMA_REVISION]		= 0x00,
16383156c1cSKamal Dasu 	[FLASH_DMA_FIRST_DESC]		= 0x04,
16483156c1cSKamal Dasu 	[FLASH_DMA_CTRL]		= 0x08,
16583156c1cSKamal Dasu 	[FLASH_DMA_MODE]		= 0x0c,
16683156c1cSKamal Dasu 	[FLASH_DMA_STATUS]		= 0x10,
16783156c1cSKamal Dasu 	[FLASH_DMA_INTERRUPT_DESC]	= 0x14,
16883156c1cSKamal Dasu 	[FLASH_DMA_ERROR_STATUS]	= 0x18,
16983156c1cSKamal Dasu 	[FLASH_DMA_CURRENT_DESC]	= 0x1c,
17083156c1cSKamal Dasu };
17183156c1cSKamal Dasu 
1720c06da57SKamal Dasu /* flash_dma registers v1*/
1730c06da57SKamal Dasu static const u16 flash_dma_regs_v1[] = {
1740c06da57SKamal Dasu 	[FLASH_DMA_REVISION]		= 0x00,
1750c06da57SKamal Dasu 	[FLASH_DMA_FIRST_DESC]		= 0x04,
1760c06da57SKamal Dasu 	[FLASH_DMA_FIRST_DESC_EXT]	= 0x08,
1770c06da57SKamal Dasu 	[FLASH_DMA_CTRL]		= 0x0c,
1780c06da57SKamal Dasu 	[FLASH_DMA_MODE]		= 0x10,
1790c06da57SKamal Dasu 	[FLASH_DMA_STATUS]		= 0x14,
1800c06da57SKamal Dasu 	[FLASH_DMA_INTERRUPT_DESC]	= 0x18,
1810c06da57SKamal Dasu 	[FLASH_DMA_INTERRUPT_DESC_EXT]	= 0x1c,
1820c06da57SKamal Dasu 	[FLASH_DMA_ERROR_STATUS]	= 0x20,
1830c06da57SKamal Dasu 	[FLASH_DMA_CURRENT_DESC]	= 0x24,
1840c06da57SKamal Dasu 	[FLASH_DMA_CURRENT_DESC_EXT]	= 0x28,
1850c06da57SKamal Dasu };
1860c06da57SKamal Dasu 
1870c06da57SKamal Dasu /* flash_dma registers v4 */
1880c06da57SKamal Dasu static const u16 flash_dma_regs_v4[] = {
1890c06da57SKamal Dasu 	[FLASH_DMA_REVISION]		= 0x00,
1900c06da57SKamal Dasu 	[FLASH_DMA_FIRST_DESC]		= 0x08,
1910c06da57SKamal Dasu 	[FLASH_DMA_FIRST_DESC_EXT]	= 0x0c,
1920c06da57SKamal Dasu 	[FLASH_DMA_CTRL]		= 0x10,
1930c06da57SKamal Dasu 	[FLASH_DMA_MODE]		= 0x14,
1940c06da57SKamal Dasu 	[FLASH_DMA_STATUS]		= 0x18,
1950c06da57SKamal Dasu 	[FLASH_DMA_INTERRUPT_DESC]	= 0x20,
1960c06da57SKamal Dasu 	[FLASH_DMA_INTERRUPT_DESC_EXT]	= 0x24,
1970c06da57SKamal Dasu 	[FLASH_DMA_ERROR_STATUS]	= 0x28,
1980c06da57SKamal Dasu 	[FLASH_DMA_CURRENT_DESC]	= 0x30,
1990c06da57SKamal Dasu 	[FLASH_DMA_CURRENT_DESC_EXT]	= 0x34,
2000c06da57SKamal Dasu };
2010c06da57SKamal Dasu 
20293db446aSBoris Brezillon /* Controller feature flags */
20393db446aSBoris Brezillon enum {
20493db446aSBoris Brezillon 	BRCMNAND_HAS_1K_SECTORS			= BIT(0),
20593db446aSBoris Brezillon 	BRCMNAND_HAS_PREFETCH			= BIT(1),
20693db446aSBoris Brezillon 	BRCMNAND_HAS_CACHE_MODE			= BIT(2),
20793db446aSBoris Brezillon 	BRCMNAND_HAS_WP				= BIT(3),
20893db446aSBoris Brezillon };
20993db446aSBoris Brezillon 
210a5d53ad2SKamal Dasu struct brcmnand_host;
211a5d53ad2SKamal Dasu 
21225f97138SFlorian Fainelli static DEFINE_STATIC_KEY_FALSE(brcmnand_soc_has_ops_key);
21325f97138SFlorian Fainelli 
21493db446aSBoris Brezillon struct brcmnand_controller {
21593db446aSBoris Brezillon 	struct device		*dev;
2167da45139SMiquel Raynal 	struct nand_controller	controller;
21793db446aSBoris Brezillon 	void __iomem		*nand_base;
21893db446aSBoris Brezillon 	void __iomem		*nand_fc; /* flash cache */
21993db446aSBoris Brezillon 	void __iomem		*flash_dma_base;
220f5619f37SFlorian Fainelli 	int			irq;
22193db446aSBoris Brezillon 	unsigned int		dma_irq;
22293db446aSBoris Brezillon 	int			nand_version;
22393db446aSBoris Brezillon 
22493db446aSBoris Brezillon 	/* Some SoCs provide custom interrupt status register(s) */
22593db446aSBoris Brezillon 	struct brcmnand_soc	*soc;
22693db446aSBoris Brezillon 
22793db446aSBoris Brezillon 	/* Some SoCs have a gateable clock for the controller */
22893db446aSBoris Brezillon 	struct clk		*clk;
22993db446aSBoris Brezillon 
23093db446aSBoris Brezillon 	int			cmd_pending;
23193db446aSBoris Brezillon 	bool			dma_pending;
232a5d53ad2SKamal Dasu 	bool                    edu_pending;
23393db446aSBoris Brezillon 	struct completion	done;
23493db446aSBoris Brezillon 	struct completion	dma_done;
235a5d53ad2SKamal Dasu 	struct completion       edu_done;
23693db446aSBoris Brezillon 
23793db446aSBoris Brezillon 	/* List of NAND hosts (one for each chip-select) */
23893db446aSBoris Brezillon 	struct list_head host_list;
23993db446aSBoris Brezillon 
240a5d53ad2SKamal Dasu 	/* EDU info, per-transaction */
241a5d53ad2SKamal Dasu 	const u16               *edu_offsets;
242a5d53ad2SKamal Dasu 	void __iomem            *edu_base;
243a5d53ad2SKamal Dasu 	int			edu_irq;
244a5d53ad2SKamal Dasu 	int                     edu_count;
245a5d53ad2SKamal Dasu 	u64                     edu_dram_addr;
246a5d53ad2SKamal Dasu 	u32                     edu_ext_addr;
247a5d53ad2SKamal Dasu 	u32                     edu_cmd;
248a5d53ad2SKamal Dasu 	u32                     edu_config;
249a0719126SKamal Dasu 	int			sas; /* spare area size, per flash cache */
250a0719126SKamal Dasu 	int			sector_size_1k;
251a0719126SKamal Dasu 	u8			*oob;
252a5d53ad2SKamal Dasu 
2530c06da57SKamal Dasu 	/* flash_dma reg */
2540c06da57SKamal Dasu 	const u16		*flash_dma_offsets;
25593db446aSBoris Brezillon 	struct brcm_nand_dma_desc *dma_desc;
25693db446aSBoris Brezillon 	dma_addr_t		dma_pa;
25793db446aSBoris Brezillon 
258a5d53ad2SKamal Dasu 	int (*dma_trans)(struct brcmnand_host *host, u64 addr, u32 *buf,
259a0719126SKamal Dasu 			 u8 *oob, u32 len, u8 dma_cmd);
260a5d53ad2SKamal Dasu 
26193db446aSBoris Brezillon 	/* in-memory cache of the FLASH_CACHE, used only for some commands */
26293db446aSBoris Brezillon 	u8			flash_cache[FC_BYTES];
26393db446aSBoris Brezillon 
26493db446aSBoris Brezillon 	/* Controller revision details */
26593db446aSBoris Brezillon 	const u16		*reg_offsets;
26693db446aSBoris Brezillon 	unsigned int		reg_spacing; /* between CS1, CS2, ... regs */
26793db446aSBoris Brezillon 	const u8		*cs_offsets; /* within each chip-select */
26893db446aSBoris Brezillon 	const u8		*cs0_offsets; /* within CS0, if different */
26993db446aSBoris Brezillon 	unsigned int		max_block_size;
27093db446aSBoris Brezillon 	const unsigned int	*block_sizes;
27193db446aSBoris Brezillon 	unsigned int		max_page_size;
27293db446aSBoris Brezillon 	const unsigned int	*page_sizes;
2737e7c7df5SÁlvaro Fernández Rojas 	unsigned int		page_size_shift;
27493db446aSBoris Brezillon 	unsigned int		max_oob;
2752ec2839aSWilliam Zhang 	u32			ecc_level_shift;
27693db446aSBoris Brezillon 	u32			features;
27793db446aSBoris Brezillon 
27893db446aSBoris Brezillon 	/* for low-power standby/resume only */
27993db446aSBoris Brezillon 	u32			nand_cs_nand_select;
28093db446aSBoris Brezillon 	u32			nand_cs_nand_xor;
28193db446aSBoris Brezillon 	u32			corr_stat_threshold;
28293db446aSBoris Brezillon 	u32			flash_dma_mode;
283a5d53ad2SKamal Dasu 	u32                     flash_edu_mode;
284c1ac2dc3SKamal Dasu 	bool			pio_poll_mode;
28593db446aSBoris Brezillon };
28693db446aSBoris Brezillon 
28793db446aSBoris Brezillon struct brcmnand_cfg {
28893db446aSBoris Brezillon 	u64			device_size;
28993db446aSBoris Brezillon 	unsigned int		block_size;
29093db446aSBoris Brezillon 	unsigned int		page_size;
29193db446aSBoris Brezillon 	unsigned int		spare_area_size;
29293db446aSBoris Brezillon 	unsigned int		device_width;
29393db446aSBoris Brezillon 	unsigned int		col_adr_bytes;
29493db446aSBoris Brezillon 	unsigned int		blk_adr_bytes;
29593db446aSBoris Brezillon 	unsigned int		ful_adr_bytes;
29693db446aSBoris Brezillon 	unsigned int		sector_size_1k;
29793db446aSBoris Brezillon 	unsigned int		ecc_level;
29893db446aSBoris Brezillon 	/* use for low-power standby/resume only */
29993db446aSBoris Brezillon 	u32			acc_control;
30093db446aSBoris Brezillon 	u32			config;
30193db446aSBoris Brezillon 	u32			config_ext;
30293db446aSBoris Brezillon 	u32			timing_1;
30393db446aSBoris Brezillon 	u32			timing_2;
30493db446aSBoris Brezillon };
30593db446aSBoris Brezillon 
30693db446aSBoris Brezillon struct brcmnand_host {
30793db446aSBoris Brezillon 	struct list_head	node;
30893db446aSBoris Brezillon 
30993db446aSBoris Brezillon 	struct nand_chip	chip;
31093db446aSBoris Brezillon 	struct platform_device	*pdev;
31193db446aSBoris Brezillon 	int			cs;
31293db446aSBoris Brezillon 
31393db446aSBoris Brezillon 	unsigned int		last_cmd;
31493db446aSBoris Brezillon 	unsigned int		last_byte;
31593db446aSBoris Brezillon 	u64			last_addr;
31693db446aSBoris Brezillon 	struct brcmnand_cfg	hwcfg;
31793db446aSBoris Brezillon 	struct brcmnand_controller *ctrl;
31893db446aSBoris Brezillon };
31993db446aSBoris Brezillon 
32093db446aSBoris Brezillon enum brcmnand_reg {
32193db446aSBoris Brezillon 	BRCMNAND_CMD_START = 0,
32293db446aSBoris Brezillon 	BRCMNAND_CMD_EXT_ADDRESS,
32393db446aSBoris Brezillon 	BRCMNAND_CMD_ADDRESS,
32493db446aSBoris Brezillon 	BRCMNAND_INTFC_STATUS,
32593db446aSBoris Brezillon 	BRCMNAND_CS_SELECT,
32693db446aSBoris Brezillon 	BRCMNAND_CS_XOR,
32793db446aSBoris Brezillon 	BRCMNAND_LL_OP,
32893db446aSBoris Brezillon 	BRCMNAND_CS0_BASE,
32993db446aSBoris Brezillon 	BRCMNAND_CS1_BASE,		/* CS1 regs, if non-contiguous */
33093db446aSBoris Brezillon 	BRCMNAND_CORR_THRESHOLD,
33193db446aSBoris Brezillon 	BRCMNAND_CORR_THRESHOLD_EXT,
33293db446aSBoris Brezillon 	BRCMNAND_UNCORR_COUNT,
33393db446aSBoris Brezillon 	BRCMNAND_CORR_COUNT,
33493db446aSBoris Brezillon 	BRCMNAND_CORR_EXT_ADDR,
33593db446aSBoris Brezillon 	BRCMNAND_CORR_ADDR,
33693db446aSBoris Brezillon 	BRCMNAND_UNCORR_EXT_ADDR,
33793db446aSBoris Brezillon 	BRCMNAND_UNCORR_ADDR,
33893db446aSBoris Brezillon 	BRCMNAND_SEMAPHORE,
33993db446aSBoris Brezillon 	BRCMNAND_ID,
34093db446aSBoris Brezillon 	BRCMNAND_ID_EXT,
34193db446aSBoris Brezillon 	BRCMNAND_LL_RDATA,
34293db446aSBoris Brezillon 	BRCMNAND_OOB_READ_BASE,
34393db446aSBoris Brezillon 	BRCMNAND_OOB_READ_10_BASE,	/* offset 0x10, if non-contiguous */
34493db446aSBoris Brezillon 	BRCMNAND_OOB_WRITE_BASE,
34593db446aSBoris Brezillon 	BRCMNAND_OOB_WRITE_10_BASE,	/* offset 0x10, if non-contiguous */
34693db446aSBoris Brezillon 	BRCMNAND_FC_BASE,
34793db446aSBoris Brezillon };
34893db446aSBoris Brezillon 
3497e7c7df5SÁlvaro Fernández Rojas /* BRCMNAND v2.1-v2.2 */
3507e7c7df5SÁlvaro Fernández Rojas static const u16 brcmnand_regs_v21[] = {
3517e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CMD_START]		=  0x04,
3527e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
3537e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
3547e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_INTFC_STATUS]		=  0x5c,
3557e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CS_SELECT]		=  0x14,
3567e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CS_XOR]		=  0x18,
3577e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_LL_OP]		=     0,
3587e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CS0_BASE]		=  0x40,
3597e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CS1_BASE]		=     0,
3607e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CORR_THRESHOLD]	=     0,
3617e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CORR_THRESHOLD_EXT]	=     0,
3627e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_UNCORR_COUNT]		=     0,
3637e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CORR_COUNT]		=     0,
3647e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CORR_EXT_ADDR]	=  0x60,
3657e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_CORR_ADDR]		=  0x64,
3667e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_UNCORR_EXT_ADDR]	=  0x68,
3677e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_UNCORR_ADDR]		=  0x6c,
3687e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_SEMAPHORE]		=  0x50,
3697e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_ID]			=  0x54,
3707e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_ID_EXT]		=     0,
3717e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_LL_RDATA]		=     0,
3727e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_OOB_READ_BASE]	=  0x20,
3737e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_OOB_READ_10_BASE]	=     0,
3747e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_OOB_WRITE_BASE]	=  0x30,
3757e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_OOB_WRITE_10_BASE]	=     0,
3767e7c7df5SÁlvaro Fernández Rojas 	[BRCMNAND_FC_BASE]		= 0x200,
3777e7c7df5SÁlvaro Fernández Rojas };
3787e7c7df5SÁlvaro Fernández Rojas 
3794fd63909SÁlvaro Fernández Rojas /* BRCMNAND v3.3-v4.0 */
3804fd63909SÁlvaro Fernández Rojas static const u16 brcmnand_regs_v33[] = {
38193db446aSBoris Brezillon 	[BRCMNAND_CMD_START]		=  0x04,
38293db446aSBoris Brezillon 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
38393db446aSBoris Brezillon 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
38493db446aSBoris Brezillon 	[BRCMNAND_INTFC_STATUS]		=  0x6c,
38593db446aSBoris Brezillon 	[BRCMNAND_CS_SELECT]		=  0x14,
38693db446aSBoris Brezillon 	[BRCMNAND_CS_XOR]		=  0x18,
38793db446aSBoris Brezillon 	[BRCMNAND_LL_OP]		= 0x178,
38893db446aSBoris Brezillon 	[BRCMNAND_CS0_BASE]		=  0x40,
38993db446aSBoris Brezillon 	[BRCMNAND_CS1_BASE]		=  0xd0,
39093db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD]	=  0x84,
39193db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD_EXT]	=     0,
39293db446aSBoris Brezillon 	[BRCMNAND_UNCORR_COUNT]		=     0,
39393db446aSBoris Brezillon 	[BRCMNAND_CORR_COUNT]		=     0,
39493db446aSBoris Brezillon 	[BRCMNAND_CORR_EXT_ADDR]	=  0x70,
39593db446aSBoris Brezillon 	[BRCMNAND_CORR_ADDR]		=  0x74,
39693db446aSBoris Brezillon 	[BRCMNAND_UNCORR_EXT_ADDR]	=  0x78,
39793db446aSBoris Brezillon 	[BRCMNAND_UNCORR_ADDR]		=  0x7c,
39893db446aSBoris Brezillon 	[BRCMNAND_SEMAPHORE]		=  0x58,
39993db446aSBoris Brezillon 	[BRCMNAND_ID]			=  0x60,
40093db446aSBoris Brezillon 	[BRCMNAND_ID_EXT]		=  0x64,
40193db446aSBoris Brezillon 	[BRCMNAND_LL_RDATA]		= 0x17c,
40293db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_BASE]	=  0x20,
40393db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_10_BASE]	= 0x130,
40493db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_BASE]	=  0x30,
40593db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_10_BASE]	=     0,
40693db446aSBoris Brezillon 	[BRCMNAND_FC_BASE]		= 0x200,
40793db446aSBoris Brezillon };
40893db446aSBoris Brezillon 
40993db446aSBoris Brezillon /* BRCMNAND v5.0 */
41093db446aSBoris Brezillon static const u16 brcmnand_regs_v50[] = {
41193db446aSBoris Brezillon 	[BRCMNAND_CMD_START]		=  0x04,
41293db446aSBoris Brezillon 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
41393db446aSBoris Brezillon 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
41493db446aSBoris Brezillon 	[BRCMNAND_INTFC_STATUS]		=  0x6c,
41593db446aSBoris Brezillon 	[BRCMNAND_CS_SELECT]		=  0x14,
41693db446aSBoris Brezillon 	[BRCMNAND_CS_XOR]		=  0x18,
41793db446aSBoris Brezillon 	[BRCMNAND_LL_OP]		= 0x178,
41893db446aSBoris Brezillon 	[BRCMNAND_CS0_BASE]		=  0x40,
41993db446aSBoris Brezillon 	[BRCMNAND_CS1_BASE]		=  0xd0,
42093db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD]	=  0x84,
42193db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD_EXT]	=     0,
42293db446aSBoris Brezillon 	[BRCMNAND_UNCORR_COUNT]		=     0,
42393db446aSBoris Brezillon 	[BRCMNAND_CORR_COUNT]		=     0,
42493db446aSBoris Brezillon 	[BRCMNAND_CORR_EXT_ADDR]	=  0x70,
42593db446aSBoris Brezillon 	[BRCMNAND_CORR_ADDR]		=  0x74,
42693db446aSBoris Brezillon 	[BRCMNAND_UNCORR_EXT_ADDR]	=  0x78,
42793db446aSBoris Brezillon 	[BRCMNAND_UNCORR_ADDR]		=  0x7c,
42893db446aSBoris Brezillon 	[BRCMNAND_SEMAPHORE]		=  0x58,
42993db446aSBoris Brezillon 	[BRCMNAND_ID]			=  0x60,
43093db446aSBoris Brezillon 	[BRCMNAND_ID_EXT]		=  0x64,
43193db446aSBoris Brezillon 	[BRCMNAND_LL_RDATA]		= 0x17c,
43293db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_BASE]	=  0x20,
43393db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_10_BASE]	= 0x130,
43493db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_BASE]	=  0x30,
43593db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_10_BASE]	= 0x140,
43693db446aSBoris Brezillon 	[BRCMNAND_FC_BASE]		= 0x200,
43793db446aSBoris Brezillon };
43893db446aSBoris Brezillon 
43993db446aSBoris Brezillon /* BRCMNAND v6.0 - v7.1 */
44093db446aSBoris Brezillon static const u16 brcmnand_regs_v60[] = {
44193db446aSBoris Brezillon 	[BRCMNAND_CMD_START]		=  0x04,
44293db446aSBoris Brezillon 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
44393db446aSBoris Brezillon 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
44493db446aSBoris Brezillon 	[BRCMNAND_INTFC_STATUS]		=  0x14,
44593db446aSBoris Brezillon 	[BRCMNAND_CS_SELECT]		=  0x18,
44693db446aSBoris Brezillon 	[BRCMNAND_CS_XOR]		=  0x1c,
44793db446aSBoris Brezillon 	[BRCMNAND_LL_OP]		=  0x20,
44893db446aSBoris Brezillon 	[BRCMNAND_CS0_BASE]		=  0x50,
44993db446aSBoris Brezillon 	[BRCMNAND_CS1_BASE]		=     0,
45093db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD]	=  0xc0,
45193db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD_EXT]	=  0xc4,
45293db446aSBoris Brezillon 	[BRCMNAND_UNCORR_COUNT]		=  0xfc,
45393db446aSBoris Brezillon 	[BRCMNAND_CORR_COUNT]		= 0x100,
45493db446aSBoris Brezillon 	[BRCMNAND_CORR_EXT_ADDR]	= 0x10c,
45593db446aSBoris Brezillon 	[BRCMNAND_CORR_ADDR]		= 0x110,
45693db446aSBoris Brezillon 	[BRCMNAND_UNCORR_EXT_ADDR]	= 0x114,
45793db446aSBoris Brezillon 	[BRCMNAND_UNCORR_ADDR]		= 0x118,
45893db446aSBoris Brezillon 	[BRCMNAND_SEMAPHORE]		= 0x150,
45993db446aSBoris Brezillon 	[BRCMNAND_ID]			= 0x194,
46093db446aSBoris Brezillon 	[BRCMNAND_ID_EXT]		= 0x198,
46193db446aSBoris Brezillon 	[BRCMNAND_LL_RDATA]		= 0x19c,
46293db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_BASE]	= 0x200,
46393db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_10_BASE]	=     0,
46493db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_BASE]	= 0x280,
46593db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_10_BASE]	=     0,
46693db446aSBoris Brezillon 	[BRCMNAND_FC_BASE]		= 0x400,
46793db446aSBoris Brezillon };
46893db446aSBoris Brezillon 
46993db446aSBoris Brezillon /* BRCMNAND v7.1 */
47093db446aSBoris Brezillon static const u16 brcmnand_regs_v71[] = {
47193db446aSBoris Brezillon 	[BRCMNAND_CMD_START]		=  0x04,
47293db446aSBoris Brezillon 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
47393db446aSBoris Brezillon 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
47493db446aSBoris Brezillon 	[BRCMNAND_INTFC_STATUS]		=  0x14,
47593db446aSBoris Brezillon 	[BRCMNAND_CS_SELECT]		=  0x18,
47693db446aSBoris Brezillon 	[BRCMNAND_CS_XOR]		=  0x1c,
47793db446aSBoris Brezillon 	[BRCMNAND_LL_OP]		=  0x20,
47893db446aSBoris Brezillon 	[BRCMNAND_CS0_BASE]		=  0x50,
47993db446aSBoris Brezillon 	[BRCMNAND_CS1_BASE]		=     0,
48093db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD]	=  0xdc,
48193db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD_EXT]	=  0xe0,
48293db446aSBoris Brezillon 	[BRCMNAND_UNCORR_COUNT]		=  0xfc,
48393db446aSBoris Brezillon 	[BRCMNAND_CORR_COUNT]		= 0x100,
48493db446aSBoris Brezillon 	[BRCMNAND_CORR_EXT_ADDR]	= 0x10c,
48593db446aSBoris Brezillon 	[BRCMNAND_CORR_ADDR]		= 0x110,
48693db446aSBoris Brezillon 	[BRCMNAND_UNCORR_EXT_ADDR]	= 0x114,
48793db446aSBoris Brezillon 	[BRCMNAND_UNCORR_ADDR]		= 0x118,
48893db446aSBoris Brezillon 	[BRCMNAND_SEMAPHORE]		= 0x150,
48993db446aSBoris Brezillon 	[BRCMNAND_ID]			= 0x194,
49093db446aSBoris Brezillon 	[BRCMNAND_ID_EXT]		= 0x198,
49193db446aSBoris Brezillon 	[BRCMNAND_LL_RDATA]		= 0x19c,
49293db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_BASE]	= 0x200,
49393db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_10_BASE]	=     0,
49493db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_BASE]	= 0x280,
49593db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_10_BASE]	=     0,
49693db446aSBoris Brezillon 	[BRCMNAND_FC_BASE]		= 0x400,
49793db446aSBoris Brezillon };
49893db446aSBoris Brezillon 
49993db446aSBoris Brezillon /* BRCMNAND v7.2 */
50093db446aSBoris Brezillon static const u16 brcmnand_regs_v72[] = {
50193db446aSBoris Brezillon 	[BRCMNAND_CMD_START]		=  0x04,
50293db446aSBoris Brezillon 	[BRCMNAND_CMD_EXT_ADDRESS]	=  0x08,
50393db446aSBoris Brezillon 	[BRCMNAND_CMD_ADDRESS]		=  0x0c,
50493db446aSBoris Brezillon 	[BRCMNAND_INTFC_STATUS]		=  0x14,
50593db446aSBoris Brezillon 	[BRCMNAND_CS_SELECT]		=  0x18,
50693db446aSBoris Brezillon 	[BRCMNAND_CS_XOR]		=  0x1c,
50793db446aSBoris Brezillon 	[BRCMNAND_LL_OP]		=  0x20,
50893db446aSBoris Brezillon 	[BRCMNAND_CS0_BASE]		=  0x50,
50993db446aSBoris Brezillon 	[BRCMNAND_CS1_BASE]		=     0,
51093db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD]	=  0xdc,
51193db446aSBoris Brezillon 	[BRCMNAND_CORR_THRESHOLD_EXT]	=  0xe0,
51293db446aSBoris Brezillon 	[BRCMNAND_UNCORR_COUNT]		=  0xfc,
51393db446aSBoris Brezillon 	[BRCMNAND_CORR_COUNT]		= 0x100,
51493db446aSBoris Brezillon 	[BRCMNAND_CORR_EXT_ADDR]	= 0x10c,
51593db446aSBoris Brezillon 	[BRCMNAND_CORR_ADDR]		= 0x110,
51693db446aSBoris Brezillon 	[BRCMNAND_UNCORR_EXT_ADDR]	= 0x114,
51793db446aSBoris Brezillon 	[BRCMNAND_UNCORR_ADDR]		= 0x118,
51893db446aSBoris Brezillon 	[BRCMNAND_SEMAPHORE]		= 0x150,
51993db446aSBoris Brezillon 	[BRCMNAND_ID]			= 0x194,
52093db446aSBoris Brezillon 	[BRCMNAND_ID_EXT]		= 0x198,
52193db446aSBoris Brezillon 	[BRCMNAND_LL_RDATA]		= 0x19c,
52293db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_BASE]	= 0x200,
52393db446aSBoris Brezillon 	[BRCMNAND_OOB_READ_10_BASE]	=     0,
52493db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_BASE]	= 0x400,
52593db446aSBoris Brezillon 	[BRCMNAND_OOB_WRITE_10_BASE]	=     0,
52693db446aSBoris Brezillon 	[BRCMNAND_FC_BASE]		= 0x600,
52793db446aSBoris Brezillon };
52893db446aSBoris Brezillon 
52993db446aSBoris Brezillon enum brcmnand_cs_reg {
53093db446aSBoris Brezillon 	BRCMNAND_CS_CFG_EXT = 0,
53193db446aSBoris Brezillon 	BRCMNAND_CS_CFG,
53293db446aSBoris Brezillon 	BRCMNAND_CS_ACC_CONTROL,
53393db446aSBoris Brezillon 	BRCMNAND_CS_TIMING1,
53493db446aSBoris Brezillon 	BRCMNAND_CS_TIMING2,
53593db446aSBoris Brezillon };
53693db446aSBoris Brezillon 
53793db446aSBoris Brezillon /* Per chip-select offsets for v7.1 */
53893db446aSBoris Brezillon static const u8 brcmnand_cs_offsets_v71[] = {
53993db446aSBoris Brezillon 	[BRCMNAND_CS_ACC_CONTROL]	= 0x00,
54093db446aSBoris Brezillon 	[BRCMNAND_CS_CFG_EXT]		= 0x04,
54193db446aSBoris Brezillon 	[BRCMNAND_CS_CFG]		= 0x08,
54293db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING1]		= 0x0c,
54393db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING2]		= 0x10,
54493db446aSBoris Brezillon };
54593db446aSBoris Brezillon 
54693db446aSBoris Brezillon /* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
54793db446aSBoris Brezillon static const u8 brcmnand_cs_offsets[] = {
54893db446aSBoris Brezillon 	[BRCMNAND_CS_ACC_CONTROL]	= 0x00,
54993db446aSBoris Brezillon 	[BRCMNAND_CS_CFG_EXT]		= 0x04,
55093db446aSBoris Brezillon 	[BRCMNAND_CS_CFG]		= 0x04,
55193db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING1]		= 0x08,
55293db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING2]		= 0x0c,
55393db446aSBoris Brezillon };
55493db446aSBoris Brezillon 
55593db446aSBoris Brezillon /* Per chip-select offset for <= v5.0 on CS0 only */
55693db446aSBoris Brezillon static const u8 brcmnand_cs_offsets_cs0[] = {
55793db446aSBoris Brezillon 	[BRCMNAND_CS_ACC_CONTROL]	= 0x00,
55893db446aSBoris Brezillon 	[BRCMNAND_CS_CFG_EXT]		= 0x08,
55993db446aSBoris Brezillon 	[BRCMNAND_CS_CFG]		= 0x08,
56093db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING1]		= 0x10,
56193db446aSBoris Brezillon 	[BRCMNAND_CS_TIMING2]		= 0x14,
56293db446aSBoris Brezillon };
56393db446aSBoris Brezillon 
56493db446aSBoris Brezillon /*
56593db446aSBoris Brezillon  * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
56693db446aSBoris Brezillon  * one config register, but once the bitfields overflowed, newer controllers
56793db446aSBoris Brezillon  * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
56893db446aSBoris Brezillon  */
56993db446aSBoris Brezillon enum {
57093db446aSBoris Brezillon 	CFG_BLK_ADR_BYTES_SHIFT		= 8,
57193db446aSBoris Brezillon 	CFG_COL_ADR_BYTES_SHIFT		= 12,
57293db446aSBoris Brezillon 	CFG_FUL_ADR_BYTES_SHIFT		= 16,
57393db446aSBoris Brezillon 	CFG_BUS_WIDTH_SHIFT		= 23,
57493db446aSBoris Brezillon 	CFG_BUS_WIDTH			= BIT(CFG_BUS_WIDTH_SHIFT),
57593db446aSBoris Brezillon 	CFG_DEVICE_SIZE_SHIFT		= 24,
57693db446aSBoris Brezillon 
5777e7c7df5SÁlvaro Fernández Rojas 	/* Only for v2.1 */
5787e7c7df5SÁlvaro Fernández Rojas 	CFG_PAGE_SIZE_SHIFT_v2_1	= 30,
5797e7c7df5SÁlvaro Fernández Rojas 
58093db446aSBoris Brezillon 	/* Only for pre-v7.1 (with no CFG_EXT register) */
58193db446aSBoris Brezillon 	CFG_PAGE_SIZE_SHIFT		= 20,
58293db446aSBoris Brezillon 	CFG_BLK_SIZE_SHIFT		= 28,
58393db446aSBoris Brezillon 
58493db446aSBoris Brezillon 	/* Only for v7.1+ (with CFG_EXT register) */
58593db446aSBoris Brezillon 	CFG_EXT_PAGE_SIZE_SHIFT		= 0,
58693db446aSBoris Brezillon 	CFG_EXT_BLK_SIZE_SHIFT		= 4,
58793db446aSBoris Brezillon };
58893db446aSBoris Brezillon 
58993db446aSBoris Brezillon /* BRCMNAND_INTFC_STATUS */
59093db446aSBoris Brezillon enum {
59193db446aSBoris Brezillon 	INTFC_FLASH_STATUS		= GENMASK(7, 0),
59293db446aSBoris Brezillon 
59393db446aSBoris Brezillon 	INTFC_ERASED			= BIT(27),
59493db446aSBoris Brezillon 	INTFC_OOB_VALID			= BIT(28),
59593db446aSBoris Brezillon 	INTFC_CACHE_VALID		= BIT(29),
59693db446aSBoris Brezillon 	INTFC_FLASH_READY		= BIT(30),
59793db446aSBoris Brezillon 	INTFC_CTLR_READY		= BIT(31),
59893db446aSBoris Brezillon };
59993db446aSBoris Brezillon 
6002ec2839aSWilliam Zhang /***********************************************************************
6012ec2839aSWilliam Zhang  * NAND ACC CONTROL bitfield
6022ec2839aSWilliam Zhang  *
6032ec2839aSWilliam Zhang  * Some bits have remained constant throughout hardware revision, while
6042ec2839aSWilliam Zhang  * others have shifted around.
6052ec2839aSWilliam Zhang  ***********************************************************************/
6062ec2839aSWilliam Zhang 
6072ec2839aSWilliam Zhang /* Constant for all versions (where supported) */
6082ec2839aSWilliam Zhang enum {
6092ec2839aSWilliam Zhang 	/* See BRCMNAND_HAS_CACHE_MODE */
6102ec2839aSWilliam Zhang 	ACC_CONTROL_CACHE_MODE				= BIT(22),
6112ec2839aSWilliam Zhang 
6122ec2839aSWilliam Zhang 	/* See BRCMNAND_HAS_PREFETCH */
6132ec2839aSWilliam Zhang 	ACC_CONTROL_PREFETCH				= BIT(23),
6142ec2839aSWilliam Zhang 
6152ec2839aSWilliam Zhang 	ACC_CONTROL_PAGE_HIT				= BIT(24),
6162ec2839aSWilliam Zhang 	ACC_CONTROL_WR_PREEMPT				= BIT(25),
6172ec2839aSWilliam Zhang 	ACC_CONTROL_PARTIAL_PAGE			= BIT(26),
6182ec2839aSWilliam Zhang 	ACC_CONTROL_RD_ERASED				= BIT(27),
6192ec2839aSWilliam Zhang 	ACC_CONTROL_FAST_PGM_RDIN			= BIT(28),
6202ec2839aSWilliam Zhang 	ACC_CONTROL_WR_ECC				= BIT(30),
6212ec2839aSWilliam Zhang 	ACC_CONTROL_RD_ECC				= BIT(31),
6222ec2839aSWilliam Zhang };
6232ec2839aSWilliam Zhang 
6242ec2839aSWilliam Zhang #define	ACC_CONTROL_ECC_SHIFT			16
6252ec2839aSWilliam Zhang /* Only for v7.2 */
6262ec2839aSWilliam Zhang #define	ACC_CONTROL_ECC_EXT_SHIFT		13
6272ec2839aSWilliam Zhang 
brcmnand_non_mmio_ops(struct brcmnand_controller * ctrl)62825f97138SFlorian Fainelli static inline bool brcmnand_non_mmio_ops(struct brcmnand_controller *ctrl)
62925f97138SFlorian Fainelli {
630feca4cc4SFlorian Fainelli #if IS_ENABLED(CONFIG_MTD_NAND_BRCMNAND_BCMA)
63125f97138SFlorian Fainelli 	return static_branch_unlikely(&brcmnand_soc_has_ops_key);
632feca4cc4SFlorian Fainelli #else
633feca4cc4SFlorian Fainelli 	return false;
634feca4cc4SFlorian Fainelli #endif
63525f97138SFlorian Fainelli }
63625f97138SFlorian Fainelli 
nand_readreg(struct brcmnand_controller * ctrl,u32 offs)63793db446aSBoris Brezillon static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
63893db446aSBoris Brezillon {
63925f97138SFlorian Fainelli 	if (brcmnand_non_mmio_ops(ctrl))
64025f97138SFlorian Fainelli 		return brcmnand_soc_read(ctrl->soc, offs);
64193db446aSBoris Brezillon 	return brcmnand_readl(ctrl->nand_base + offs);
64293db446aSBoris Brezillon }
64393db446aSBoris Brezillon 
nand_writereg(struct brcmnand_controller * ctrl,u32 offs,u32 val)64493db446aSBoris Brezillon static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
64593db446aSBoris Brezillon 				 u32 val)
64693db446aSBoris Brezillon {
64725f97138SFlorian Fainelli 	if (brcmnand_non_mmio_ops(ctrl))
64825f97138SFlorian Fainelli 		brcmnand_soc_write(ctrl->soc, val, offs);
64925f97138SFlorian Fainelli 	else
65093db446aSBoris Brezillon 		brcmnand_writel(val, ctrl->nand_base + offs);
65193db446aSBoris Brezillon }
65293db446aSBoris Brezillon 
brcmnand_revision_init(struct brcmnand_controller * ctrl)65393db446aSBoris Brezillon static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
65493db446aSBoris Brezillon {
65593db446aSBoris Brezillon 	static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
65693db446aSBoris Brezillon 	static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
6577e7c7df5SÁlvaro Fernández Rojas 	static const unsigned int block_sizes_v2_2[] = { 16, 128, 8, 512, 256, 0 };
6587e7c7df5SÁlvaro Fernández Rojas 	static const unsigned int block_sizes_v2_1[] = { 16, 128, 8, 512, 0 };
659eeeac9cbSÁlvaro Fernández Rojas 	static const unsigned int page_sizes_v3_4[] = { 512, 2048, 4096, 8192, 0 };
6607e7c7df5SÁlvaro Fernández Rojas 	static const unsigned int page_sizes_v2_2[] = { 512, 2048, 4096, 0 };
6617e7c7df5SÁlvaro Fernández Rojas 	static const unsigned int page_sizes_v2_1[] = { 512, 2048, 0 };
66293db446aSBoris Brezillon 
66393db446aSBoris Brezillon 	ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
66493db446aSBoris Brezillon 
6657e7c7df5SÁlvaro Fernández Rojas 	/* Only support v2.1+ */
6667e7c7df5SÁlvaro Fernández Rojas 	if (ctrl->nand_version < 0x0201) {
66793db446aSBoris Brezillon 		dev_err(ctrl->dev, "version %#x not supported\n",
66893db446aSBoris Brezillon 			ctrl->nand_version);
66993db446aSBoris Brezillon 		return -ENODEV;
67093db446aSBoris Brezillon 	}
67193db446aSBoris Brezillon 
67293db446aSBoris Brezillon 	/* Register offsets */
67393db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0702)
67493db446aSBoris Brezillon 		ctrl->reg_offsets = brcmnand_regs_v72;
6750c06da57SKamal Dasu 	else if (ctrl->nand_version == 0x0701)
67693db446aSBoris Brezillon 		ctrl->reg_offsets = brcmnand_regs_v71;
67793db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0600)
67893db446aSBoris Brezillon 		ctrl->reg_offsets = brcmnand_regs_v60;
67993db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0500)
68093db446aSBoris Brezillon 		ctrl->reg_offsets = brcmnand_regs_v50;
6814fd63909SÁlvaro Fernández Rojas 	else if (ctrl->nand_version >= 0x0303)
6824fd63909SÁlvaro Fernández Rojas 		ctrl->reg_offsets = brcmnand_regs_v33;
6837e7c7df5SÁlvaro Fernández Rojas 	else if (ctrl->nand_version >= 0x0201)
6847e7c7df5SÁlvaro Fernández Rojas 		ctrl->reg_offsets = brcmnand_regs_v21;
68593db446aSBoris Brezillon 
68693db446aSBoris Brezillon 	/* Chip-select stride */
68793db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0701)
68893db446aSBoris Brezillon 		ctrl->reg_spacing = 0x14;
68993db446aSBoris Brezillon 	else
69093db446aSBoris Brezillon 		ctrl->reg_spacing = 0x10;
69193db446aSBoris Brezillon 
69293db446aSBoris Brezillon 	/* Per chip-select registers */
69393db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0701) {
69493db446aSBoris Brezillon 		ctrl->cs_offsets = brcmnand_cs_offsets_v71;
69593db446aSBoris Brezillon 	} else {
69693db446aSBoris Brezillon 		ctrl->cs_offsets = brcmnand_cs_offsets;
69793db446aSBoris Brezillon 
6983d3fb3c5SÁlvaro Fernández Rojas 		/* v3.3-5.0 have a different CS0 offset layout */
6993d3fb3c5SÁlvaro Fernández Rojas 		if (ctrl->nand_version >= 0x0303 &&
7003d3fb3c5SÁlvaro Fernández Rojas 		    ctrl->nand_version <= 0x0500)
70193db446aSBoris Brezillon 			ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
70293db446aSBoris Brezillon 	}
70393db446aSBoris Brezillon 
70493db446aSBoris Brezillon 	/* Page / block sizes */
70593db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0701) {
70693db446aSBoris Brezillon 		/* >= v7.1 use nice power-of-2 values! */
70793db446aSBoris Brezillon 		ctrl->max_page_size = 16 * 1024;
70893db446aSBoris Brezillon 		ctrl->max_block_size = 2 * 1024 * 1024;
70993db446aSBoris Brezillon 	} else {
7107e7c7df5SÁlvaro Fernández Rojas 		if (ctrl->nand_version >= 0x0304)
711eeeac9cbSÁlvaro Fernández Rojas 			ctrl->page_sizes = page_sizes_v3_4;
7127e7c7df5SÁlvaro Fernández Rojas 		else if (ctrl->nand_version >= 0x0202)
7137e7c7df5SÁlvaro Fernández Rojas 			ctrl->page_sizes = page_sizes_v2_2;
7147e7c7df5SÁlvaro Fernández Rojas 		else
7157e7c7df5SÁlvaro Fernández Rojas 			ctrl->page_sizes = page_sizes_v2_1;
7167e7c7df5SÁlvaro Fernández Rojas 
7177e7c7df5SÁlvaro Fernández Rojas 		if (ctrl->nand_version >= 0x0202)
7187e7c7df5SÁlvaro Fernández Rojas 			ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT;
7197e7c7df5SÁlvaro Fernández Rojas 		else
7207e7c7df5SÁlvaro Fernández Rojas 			ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT_v2_1;
7217e7c7df5SÁlvaro Fernández Rojas 
72293db446aSBoris Brezillon 		if (ctrl->nand_version >= 0x0600)
72393db446aSBoris Brezillon 			ctrl->block_sizes = block_sizes_v6;
7247e7c7df5SÁlvaro Fernández Rojas 		else if (ctrl->nand_version >= 0x0400)
72593db446aSBoris Brezillon 			ctrl->block_sizes = block_sizes_v4;
7267e7c7df5SÁlvaro Fernández Rojas 		else if (ctrl->nand_version >= 0x0202)
7277e7c7df5SÁlvaro Fernández Rojas 			ctrl->block_sizes = block_sizes_v2_2;
7287e7c7df5SÁlvaro Fernández Rojas 		else
7297e7c7df5SÁlvaro Fernández Rojas 			ctrl->block_sizes = block_sizes_v2_1;
73093db446aSBoris Brezillon 
73193db446aSBoris Brezillon 		if (ctrl->nand_version < 0x0400) {
7327e7c7df5SÁlvaro Fernández Rojas 			if (ctrl->nand_version < 0x0202)
7337e7c7df5SÁlvaro Fernández Rojas 				ctrl->max_page_size = 2048;
7347e7c7df5SÁlvaro Fernández Rojas 			else
73593db446aSBoris Brezillon 				ctrl->max_page_size = 4096;
73693db446aSBoris Brezillon 			ctrl->max_block_size = 512 * 1024;
73793db446aSBoris Brezillon 		}
73893db446aSBoris Brezillon 	}
73993db446aSBoris Brezillon 
74093db446aSBoris Brezillon 	/* Maximum spare area sector size (per 512B) */
7410c06da57SKamal Dasu 	if (ctrl->nand_version == 0x0702)
74293db446aSBoris Brezillon 		ctrl->max_oob = 128;
74393db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0600)
74493db446aSBoris Brezillon 		ctrl->max_oob = 64;
74593db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0500)
74693db446aSBoris Brezillon 		ctrl->max_oob = 32;
74793db446aSBoris Brezillon 	else
74893db446aSBoris Brezillon 		ctrl->max_oob = 16;
74993db446aSBoris Brezillon 
75093db446aSBoris Brezillon 	/* v6.0 and newer (except v6.1) have prefetch support */
75193db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
75293db446aSBoris Brezillon 		ctrl->features |= BRCMNAND_HAS_PREFETCH;
75393db446aSBoris Brezillon 
75493db446aSBoris Brezillon 	/*
75593db446aSBoris Brezillon 	 * v6.x has cache mode, but it's implemented differently. Ignore it for
75693db446aSBoris Brezillon 	 * now.
75793db446aSBoris Brezillon 	 */
75893db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0700)
75993db446aSBoris Brezillon 		ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
76093db446aSBoris Brezillon 
76193db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0500)
76293db446aSBoris Brezillon 		ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
76393db446aSBoris Brezillon 
76493db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0700)
76593db446aSBoris Brezillon 		ctrl->features |= BRCMNAND_HAS_WP;
76693db446aSBoris Brezillon 	else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
76793db446aSBoris Brezillon 		ctrl->features |= BRCMNAND_HAS_WP;
76893db446aSBoris Brezillon 
7692ec2839aSWilliam Zhang 	/* v7.2 has different ecc level shift in the acc register */
7702ec2839aSWilliam Zhang 	if (ctrl->nand_version == 0x0702)
7712ec2839aSWilliam Zhang 		ctrl->ecc_level_shift = ACC_CONTROL_ECC_EXT_SHIFT;
7722ec2839aSWilliam Zhang 	else
7732ec2839aSWilliam Zhang 		ctrl->ecc_level_shift = ACC_CONTROL_ECC_SHIFT;
7742ec2839aSWilliam Zhang 
77593db446aSBoris Brezillon 	return 0;
77693db446aSBoris Brezillon }
77793db446aSBoris Brezillon 
brcmnand_flash_dma_revision_init(struct brcmnand_controller * ctrl)7780c06da57SKamal Dasu static void brcmnand_flash_dma_revision_init(struct brcmnand_controller *ctrl)
7790c06da57SKamal Dasu {
7800c06da57SKamal Dasu 	/* flash_dma register offsets */
7810c06da57SKamal Dasu 	if (ctrl->nand_version >= 0x0703)
7820c06da57SKamal Dasu 		ctrl->flash_dma_offsets = flash_dma_regs_v4;
78383156c1cSKamal Dasu 	else if (ctrl->nand_version == 0x0602)
78483156c1cSKamal Dasu 		ctrl->flash_dma_offsets = flash_dma_regs_v0;
7850c06da57SKamal Dasu 	else
7860c06da57SKamal Dasu 		ctrl->flash_dma_offsets = flash_dma_regs_v1;
7870c06da57SKamal Dasu }
7880c06da57SKamal Dasu 
brcmnand_read_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg)78993db446aSBoris Brezillon static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
79093db446aSBoris Brezillon 		enum brcmnand_reg reg)
79193db446aSBoris Brezillon {
79293db446aSBoris Brezillon 	u16 offs = ctrl->reg_offsets[reg];
79393db446aSBoris Brezillon 
79493db446aSBoris Brezillon 	if (offs)
79593db446aSBoris Brezillon 		return nand_readreg(ctrl, offs);
79693db446aSBoris Brezillon 	else
79793db446aSBoris Brezillon 		return 0;
79893db446aSBoris Brezillon }
79993db446aSBoris Brezillon 
brcmnand_write_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg,u32 val)80093db446aSBoris Brezillon static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
80193db446aSBoris Brezillon 				      enum brcmnand_reg reg, u32 val)
80293db446aSBoris Brezillon {
80393db446aSBoris Brezillon 	u16 offs = ctrl->reg_offsets[reg];
80493db446aSBoris Brezillon 
80593db446aSBoris Brezillon 	if (offs)
80693db446aSBoris Brezillon 		nand_writereg(ctrl, offs, val);
80793db446aSBoris Brezillon }
80893db446aSBoris Brezillon 
brcmnand_rmw_reg(struct brcmnand_controller * ctrl,enum brcmnand_reg reg,u32 mask,unsigned int shift,u32 val)80993db446aSBoris Brezillon static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
81093db446aSBoris Brezillon 				    enum brcmnand_reg reg, u32 mask, unsigned
81193db446aSBoris Brezillon 				    int shift, u32 val)
81293db446aSBoris Brezillon {
81393db446aSBoris Brezillon 	u32 tmp = brcmnand_read_reg(ctrl, reg);
81493db446aSBoris Brezillon 
81593db446aSBoris Brezillon 	tmp &= ~mask;
81693db446aSBoris Brezillon 	tmp |= val << shift;
81793db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, reg, tmp);
81893db446aSBoris Brezillon }
81993db446aSBoris Brezillon 
brcmnand_read_fc(struct brcmnand_controller * ctrl,int word)82093db446aSBoris Brezillon static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
82193db446aSBoris Brezillon {
82225f97138SFlorian Fainelli 	if (brcmnand_non_mmio_ops(ctrl))
82325f97138SFlorian Fainelli 		return brcmnand_soc_read(ctrl->soc, BRCMNAND_NON_MMIO_FC_ADDR);
82493db446aSBoris Brezillon 	return __raw_readl(ctrl->nand_fc + word * 4);
82593db446aSBoris Brezillon }
82693db446aSBoris Brezillon 
brcmnand_write_fc(struct brcmnand_controller * ctrl,int word,u32 val)82793db446aSBoris Brezillon static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
82893db446aSBoris Brezillon 				     int word, u32 val)
82993db446aSBoris Brezillon {
83025f97138SFlorian Fainelli 	if (brcmnand_non_mmio_ops(ctrl))
83125f97138SFlorian Fainelli 		brcmnand_soc_write(ctrl->soc, val, BRCMNAND_NON_MMIO_FC_ADDR);
83225f97138SFlorian Fainelli 	else
83393db446aSBoris Brezillon 		__raw_writel(val, ctrl->nand_fc + word * 4);
83493db446aSBoris Brezillon }
83593db446aSBoris Brezillon 
edu_writel(struct brcmnand_controller * ctrl,enum edu_reg reg,u32 val)836a5d53ad2SKamal Dasu static inline void edu_writel(struct brcmnand_controller *ctrl,
837a5d53ad2SKamal Dasu 			      enum edu_reg reg, u32 val)
838a5d53ad2SKamal Dasu {
839a5d53ad2SKamal Dasu 	u16 offs = ctrl->edu_offsets[reg];
840a5d53ad2SKamal Dasu 
841a5d53ad2SKamal Dasu 	brcmnand_writel(val, ctrl->edu_base + offs);
842a5d53ad2SKamal Dasu }
843a5d53ad2SKamal Dasu 
edu_readl(struct brcmnand_controller * ctrl,enum edu_reg reg)844a5d53ad2SKamal Dasu static inline u32 edu_readl(struct brcmnand_controller *ctrl,
845a5d53ad2SKamal Dasu 			    enum edu_reg reg)
846a5d53ad2SKamal Dasu {
847a5d53ad2SKamal Dasu 	u16 offs = ctrl->edu_offsets[reg];
848a5d53ad2SKamal Dasu 
849a5d53ad2SKamal Dasu 	return brcmnand_readl(ctrl->edu_base + offs);
850a5d53ad2SKamal Dasu }
851a5d53ad2SKamal Dasu 
brcmnand_clear_ecc_addr(struct brcmnand_controller * ctrl)8523c7c1e45SKamal Dasu static void brcmnand_clear_ecc_addr(struct brcmnand_controller *ctrl)
8533c7c1e45SKamal Dasu {
8543c7c1e45SKamal Dasu 
8553c7c1e45SKamal Dasu 	/* Clear error addresses */
8563c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
8573c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
8583c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
8593c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
8603c7c1e45SKamal Dasu }
8613c7c1e45SKamal Dasu 
brcmnand_get_uncorrecc_addr(struct brcmnand_controller * ctrl)8623c7c1e45SKamal Dasu static u64 brcmnand_get_uncorrecc_addr(struct brcmnand_controller *ctrl)
8633c7c1e45SKamal Dasu {
8643c7c1e45SKamal Dasu 	u64 err_addr;
8653c7c1e45SKamal Dasu 
8663c7c1e45SKamal Dasu 	err_addr = brcmnand_read_reg(ctrl, BRCMNAND_UNCORR_ADDR);
8673c7c1e45SKamal Dasu 	err_addr |= ((u64)(brcmnand_read_reg(ctrl,
8683c7c1e45SKamal Dasu 					     BRCMNAND_UNCORR_EXT_ADDR)
8693c7c1e45SKamal Dasu 					     & 0xffff) << 32);
8703c7c1e45SKamal Dasu 
8713c7c1e45SKamal Dasu 	return err_addr;
8723c7c1e45SKamal Dasu }
8733c7c1e45SKamal Dasu 
brcmnand_get_correcc_addr(struct brcmnand_controller * ctrl)8743c7c1e45SKamal Dasu static u64 brcmnand_get_correcc_addr(struct brcmnand_controller *ctrl)
8753c7c1e45SKamal Dasu {
8763c7c1e45SKamal Dasu 	u64 err_addr;
8773c7c1e45SKamal Dasu 
8783c7c1e45SKamal Dasu 	err_addr = brcmnand_read_reg(ctrl, BRCMNAND_CORR_ADDR);
8793c7c1e45SKamal Dasu 	err_addr |= ((u64)(brcmnand_read_reg(ctrl,
8803c7c1e45SKamal Dasu 					     BRCMNAND_CORR_EXT_ADDR)
8813c7c1e45SKamal Dasu 					     & 0xffff) << 32);
8823c7c1e45SKamal Dasu 
8833c7c1e45SKamal Dasu 	return err_addr;
8843c7c1e45SKamal Dasu }
8853c7c1e45SKamal Dasu 
brcmnand_set_cmd_addr(struct mtd_info * mtd,u64 addr)8863c7c1e45SKamal Dasu static void brcmnand_set_cmd_addr(struct mtd_info *mtd, u64 addr)
8873c7c1e45SKamal Dasu {
8883c7c1e45SKamal Dasu 	struct nand_chip *chip =  mtd_to_nand(mtd);
8893c7c1e45SKamal Dasu 	struct brcmnand_host *host = nand_get_controller_data(chip);
8903c7c1e45SKamal Dasu 	struct brcmnand_controller *ctrl = host->ctrl;
8913c7c1e45SKamal Dasu 
8923c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
8933c7c1e45SKamal Dasu 			   (host->cs << 16) | ((addr >> 32) & 0xffff));
8943c7c1e45SKamal Dasu 	(void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
8953c7c1e45SKamal Dasu 	brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
8963c7c1e45SKamal Dasu 			   lower_32_bits(addr));
8973c7c1e45SKamal Dasu 	(void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
8983c7c1e45SKamal Dasu }
8993c7c1e45SKamal Dasu 
brcmnand_cs_offset(struct brcmnand_controller * ctrl,int cs,enum brcmnand_cs_reg reg)90093db446aSBoris Brezillon static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
90193db446aSBoris Brezillon 				     enum brcmnand_cs_reg reg)
90293db446aSBoris Brezillon {
90393db446aSBoris Brezillon 	u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
90493db446aSBoris Brezillon 	u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
90593db446aSBoris Brezillon 	u8 cs_offs;
90693db446aSBoris Brezillon 
90793db446aSBoris Brezillon 	if (cs == 0 && ctrl->cs0_offsets)
90893db446aSBoris Brezillon 		cs_offs = ctrl->cs0_offsets[reg];
90993db446aSBoris Brezillon 	else
91093db446aSBoris Brezillon 		cs_offs = ctrl->cs_offsets[reg];
91193db446aSBoris Brezillon 
91293db446aSBoris Brezillon 	if (cs && offs_cs1)
91393db446aSBoris Brezillon 		return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
91493db446aSBoris Brezillon 
91593db446aSBoris Brezillon 	return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
91693db446aSBoris Brezillon }
91793db446aSBoris Brezillon 
brcmnand_count_corrected(struct brcmnand_controller * ctrl)91893db446aSBoris Brezillon static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
91993db446aSBoris Brezillon {
92093db446aSBoris Brezillon 	if (ctrl->nand_version < 0x0600)
92193db446aSBoris Brezillon 		return 1;
92293db446aSBoris Brezillon 	return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
92393db446aSBoris Brezillon }
92493db446aSBoris Brezillon 
brcmnand_wr_corr_thresh(struct brcmnand_host * host,u8 val)92593db446aSBoris Brezillon static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
92693db446aSBoris Brezillon {
92793db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
92893db446aSBoris Brezillon 	unsigned int shift = 0, bits;
92993db446aSBoris Brezillon 	enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
93093db446aSBoris Brezillon 	int cs = host->cs;
93193db446aSBoris Brezillon 
9327e7c7df5SÁlvaro Fernández Rojas 	if (!ctrl->reg_offsets[reg])
9337e7c7df5SÁlvaro Fernández Rojas 		return;
9347e7c7df5SÁlvaro Fernández Rojas 
9350c06da57SKamal Dasu 	if (ctrl->nand_version == 0x0702)
93693db446aSBoris Brezillon 		bits = 7;
93793db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0600)
93893db446aSBoris Brezillon 		bits = 6;
93993db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0500)
94093db446aSBoris Brezillon 		bits = 5;
94193db446aSBoris Brezillon 	else
94293db446aSBoris Brezillon 		bits = 4;
94393db446aSBoris Brezillon 
94493db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0702) {
94593db446aSBoris Brezillon 		if (cs >= 4)
94693db446aSBoris Brezillon 			reg = BRCMNAND_CORR_THRESHOLD_EXT;
94793db446aSBoris Brezillon 		shift = (cs % 4) * bits;
94893db446aSBoris Brezillon 	} else if (ctrl->nand_version >= 0x0600) {
94993db446aSBoris Brezillon 		if (cs >= 5)
95093db446aSBoris Brezillon 			reg = BRCMNAND_CORR_THRESHOLD_EXT;
95193db446aSBoris Brezillon 		shift = (cs % 5) * bits;
95293db446aSBoris Brezillon 	}
95393db446aSBoris Brezillon 	brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
95493db446aSBoris Brezillon }
95593db446aSBoris Brezillon 
brcmnand_cmd_shift(struct brcmnand_controller * ctrl)95693db446aSBoris Brezillon static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
95793db446aSBoris Brezillon {
9585abd37f6SFlorian Fainelli 	/* Kludge for the BCMA-based NAND controller which does not actually
9595abd37f6SFlorian Fainelli 	 * shift the command
9605abd37f6SFlorian Fainelli 	 */
9615abd37f6SFlorian Fainelli 	if (ctrl->nand_version == 0x0304 && brcmnand_non_mmio_ops(ctrl))
9625abd37f6SFlorian Fainelli 		return 0;
9635abd37f6SFlorian Fainelli 
96493db446aSBoris Brezillon 	if (ctrl->nand_version < 0x0602)
96593db446aSBoris Brezillon 		return 24;
96693db446aSBoris Brezillon 	return 0;
96793db446aSBoris Brezillon }
96893db446aSBoris Brezillon 
brcmnand_spare_area_mask(struct brcmnand_controller * ctrl)96993db446aSBoris Brezillon static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
97093db446aSBoris Brezillon {
9710c06da57SKamal Dasu 	if (ctrl->nand_version == 0x0702)
97293db446aSBoris Brezillon 		return GENMASK(7, 0);
97393db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0600)
97493db446aSBoris Brezillon 		return GENMASK(6, 0);
9757e7c7df5SÁlvaro Fernández Rojas 	else if (ctrl->nand_version >= 0x0303)
97693db446aSBoris Brezillon 		return GENMASK(5, 0);
9777e7c7df5SÁlvaro Fernández Rojas 	else
9787e7c7df5SÁlvaro Fernández Rojas 		return GENMASK(4, 0);
97993db446aSBoris Brezillon }
98093db446aSBoris Brezillon 
brcmnand_ecc_level_mask(struct brcmnand_controller * ctrl)98193db446aSBoris Brezillon static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
98293db446aSBoris Brezillon {
98393db446aSBoris Brezillon 	u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
98493db446aSBoris Brezillon 
9852ec2839aSWilliam Zhang 	mask <<= ACC_CONTROL_ECC_SHIFT;
98693db446aSBoris Brezillon 
98793db446aSBoris Brezillon 	/* v7.2 includes additional ECC levels */
9882ec2839aSWilliam Zhang 	if (ctrl->nand_version == 0x0702)
9892ec2839aSWilliam Zhang 		mask |= 0x7 << ACC_CONTROL_ECC_EXT_SHIFT;
99093db446aSBoris Brezillon 
99193db446aSBoris Brezillon 	return mask;
99293db446aSBoris Brezillon }
99393db446aSBoris Brezillon 
brcmnand_set_ecc_enabled(struct brcmnand_host * host,int en)99493db446aSBoris Brezillon static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
99593db446aSBoris Brezillon {
99693db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
99793db446aSBoris Brezillon 	u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
99893db446aSBoris Brezillon 	u32 acc_control = nand_readreg(ctrl, offs);
99993db446aSBoris Brezillon 	u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
100093db446aSBoris Brezillon 
100193db446aSBoris Brezillon 	if (en) {
100293db446aSBoris Brezillon 		acc_control |= ecc_flags; /* enable RD/WR ECC */
10032ec2839aSWilliam Zhang 		acc_control &= ~brcmnand_ecc_level_mask(ctrl);
10042ec2839aSWilliam Zhang 		acc_control |= host->hwcfg.ecc_level << ctrl->ecc_level_shift;
100593db446aSBoris Brezillon 	} else {
100693db446aSBoris Brezillon 		acc_control &= ~ecc_flags; /* disable RD/WR ECC */
100793db446aSBoris Brezillon 		acc_control &= ~brcmnand_ecc_level_mask(ctrl);
100893db446aSBoris Brezillon 	}
100993db446aSBoris Brezillon 
101093db446aSBoris Brezillon 	nand_writereg(ctrl, offs, acc_control);
101193db446aSBoris Brezillon }
101293db446aSBoris Brezillon 
brcmnand_sector_1k_shift(struct brcmnand_controller * ctrl)101393db446aSBoris Brezillon static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
101493db446aSBoris Brezillon {
101593db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0702)
101693db446aSBoris Brezillon 		return 9;
101793db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0600)
101893db446aSBoris Brezillon 		return 7;
101993db446aSBoris Brezillon 	else if (ctrl->nand_version >= 0x0500)
102093db446aSBoris Brezillon 		return 6;
102193db446aSBoris Brezillon 	else
102293db446aSBoris Brezillon 		return -1;
102393db446aSBoris Brezillon }
102493db446aSBoris Brezillon 
brcmnand_get_sector_size_1k(struct brcmnand_host * host)102593db446aSBoris Brezillon static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
102693db446aSBoris Brezillon {
102793db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
102893db446aSBoris Brezillon 	int shift = brcmnand_sector_1k_shift(ctrl);
102993db446aSBoris Brezillon 	u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
103093db446aSBoris Brezillon 						  BRCMNAND_CS_ACC_CONTROL);
103193db446aSBoris Brezillon 
103293db446aSBoris Brezillon 	if (shift < 0)
103393db446aSBoris Brezillon 		return 0;
103493db446aSBoris Brezillon 
103593db446aSBoris Brezillon 	return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
103693db446aSBoris Brezillon }
103793db446aSBoris Brezillon 
brcmnand_set_sector_size_1k(struct brcmnand_host * host,int val)103893db446aSBoris Brezillon static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
103993db446aSBoris Brezillon {
104093db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
104193db446aSBoris Brezillon 	int shift = brcmnand_sector_1k_shift(ctrl);
104293db446aSBoris Brezillon 	u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
104393db446aSBoris Brezillon 						  BRCMNAND_CS_ACC_CONTROL);
104493db446aSBoris Brezillon 	u32 tmp;
104593db446aSBoris Brezillon 
104693db446aSBoris Brezillon 	if (shift < 0)
104793db446aSBoris Brezillon 		return;
104893db446aSBoris Brezillon 
104993db446aSBoris Brezillon 	tmp = nand_readreg(ctrl, acc_control_offs);
105093db446aSBoris Brezillon 	tmp &= ~(1 << shift);
105193db446aSBoris Brezillon 	tmp |= (!!val) << shift;
105293db446aSBoris Brezillon 	nand_writereg(ctrl, acc_control_offs, tmp);
105393db446aSBoris Brezillon }
105493db446aSBoris Brezillon 
105593db446aSBoris Brezillon /***********************************************************************
105693db446aSBoris Brezillon  * CS_NAND_SELECT
105793db446aSBoris Brezillon  ***********************************************************************/
105893db446aSBoris Brezillon 
105993db446aSBoris Brezillon enum {
106093db446aSBoris Brezillon 	CS_SELECT_NAND_WP			= BIT(29),
106193db446aSBoris Brezillon 	CS_SELECT_AUTO_DEVICE_ID_CFG		= BIT(30),
106293db446aSBoris Brezillon };
106393db446aSBoris Brezillon 
bcmnand_ctrl_poll_status(struct brcmnand_controller * ctrl,u32 mask,u32 expected_val,unsigned long timeout_ms)106493db446aSBoris Brezillon static int bcmnand_ctrl_poll_status(struct brcmnand_controller *ctrl,
106593db446aSBoris Brezillon 				    u32 mask, u32 expected_val,
106693db446aSBoris Brezillon 				    unsigned long timeout_ms)
106793db446aSBoris Brezillon {
106893db446aSBoris Brezillon 	unsigned long limit;
106993db446aSBoris Brezillon 	u32 val;
107093db446aSBoris Brezillon 
107193db446aSBoris Brezillon 	if (!timeout_ms)
107293db446aSBoris Brezillon 		timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
107393db446aSBoris Brezillon 
107493db446aSBoris Brezillon 	limit = jiffies + msecs_to_jiffies(timeout_ms);
107593db446aSBoris Brezillon 	do {
107693db446aSBoris Brezillon 		val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
107793db446aSBoris Brezillon 		if ((val & mask) == expected_val)
107893db446aSBoris Brezillon 			return 0;
107993db446aSBoris Brezillon 
108093db446aSBoris Brezillon 		cpu_relax();
108193db446aSBoris Brezillon 	} while (time_after(limit, jiffies));
108293db446aSBoris Brezillon 
10839cc0a598SWilliam Zhang 	/*
10849cc0a598SWilliam Zhang 	 * do a final check after time out in case the CPU was busy and the driver
10859cc0a598SWilliam Zhang 	 * did not get enough time to perform the polling to avoid false alarms
10869cc0a598SWilliam Zhang 	 */
10879cc0a598SWilliam Zhang 	val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
10889cc0a598SWilliam Zhang 	if ((val & mask) == expected_val)
10899cc0a598SWilliam Zhang 		return 0;
10909cc0a598SWilliam Zhang 
109193db446aSBoris Brezillon 	dev_warn(ctrl->dev, "timeout on status poll (expected %x got %x)\n",
109293db446aSBoris Brezillon 		 expected_val, val & mask);
109393db446aSBoris Brezillon 
109493db446aSBoris Brezillon 	return -ETIMEDOUT;
109593db446aSBoris Brezillon }
109693db446aSBoris Brezillon 
brcmnand_set_wp(struct brcmnand_controller * ctrl,bool en)109793db446aSBoris Brezillon static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
109893db446aSBoris Brezillon {
109993db446aSBoris Brezillon 	u32 val = en ? CS_SELECT_NAND_WP : 0;
110093db446aSBoris Brezillon 
110193db446aSBoris Brezillon 	brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
110293db446aSBoris Brezillon }
110393db446aSBoris Brezillon 
110493db446aSBoris Brezillon /***********************************************************************
110593db446aSBoris Brezillon  * Flash DMA
110693db446aSBoris Brezillon  ***********************************************************************/
110793db446aSBoris Brezillon 
has_flash_dma(struct brcmnand_controller * ctrl)110893db446aSBoris Brezillon static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
110993db446aSBoris Brezillon {
111093db446aSBoris Brezillon 	return ctrl->flash_dma_base;
111193db446aSBoris Brezillon }
111293db446aSBoris Brezillon 
has_edu(struct brcmnand_controller * ctrl)1113a5d53ad2SKamal Dasu static inline bool has_edu(struct brcmnand_controller *ctrl)
1114a5d53ad2SKamal Dasu {
1115a5d53ad2SKamal Dasu 	return ctrl->edu_base;
1116a5d53ad2SKamal Dasu }
1117a5d53ad2SKamal Dasu 
use_dma(struct brcmnand_controller * ctrl)1118a5d53ad2SKamal Dasu static inline bool use_dma(struct brcmnand_controller *ctrl)
1119a5d53ad2SKamal Dasu {
1120a5d53ad2SKamal Dasu 	return has_flash_dma(ctrl) || has_edu(ctrl);
1121a5d53ad2SKamal Dasu }
1122a5d53ad2SKamal Dasu 
disable_ctrl_irqs(struct brcmnand_controller * ctrl)1123c1ac2dc3SKamal Dasu static inline void disable_ctrl_irqs(struct brcmnand_controller *ctrl)
1124c1ac2dc3SKamal Dasu {
1125c1ac2dc3SKamal Dasu 	if (ctrl->pio_poll_mode)
1126c1ac2dc3SKamal Dasu 		return;
1127c1ac2dc3SKamal Dasu 
1128c1ac2dc3SKamal Dasu 	if (has_flash_dma(ctrl)) {
11290e04b2ffSFlorian Fainelli 		ctrl->flash_dma_base = NULL;
1130c1ac2dc3SKamal Dasu 		disable_irq(ctrl->dma_irq);
1131c1ac2dc3SKamal Dasu 	}
1132c1ac2dc3SKamal Dasu 
1133c1ac2dc3SKamal Dasu 	disable_irq(ctrl->irq);
1134c1ac2dc3SKamal Dasu 	ctrl->pio_poll_mode = true;
1135c1ac2dc3SKamal Dasu }
1136c1ac2dc3SKamal Dasu 
flash_dma_buf_ok(const void * buf)113793db446aSBoris Brezillon static inline bool flash_dma_buf_ok(const void *buf)
113893db446aSBoris Brezillon {
113993db446aSBoris Brezillon 	return buf && !is_vmalloc_addr(buf) &&
114093db446aSBoris Brezillon 		likely(IS_ALIGNED((uintptr_t)buf, 4));
114193db446aSBoris Brezillon }
114293db446aSBoris Brezillon 
flash_dma_writel(struct brcmnand_controller * ctrl,enum flash_dma_reg dma_reg,u32 val)11430c06da57SKamal Dasu static inline void flash_dma_writel(struct brcmnand_controller *ctrl,
11440c06da57SKamal Dasu 				    enum flash_dma_reg dma_reg, u32 val)
114593db446aSBoris Brezillon {
11460c06da57SKamal Dasu 	u16 offs = ctrl->flash_dma_offsets[dma_reg];
11470c06da57SKamal Dasu 
114893db446aSBoris Brezillon 	brcmnand_writel(val, ctrl->flash_dma_base + offs);
114993db446aSBoris Brezillon }
115093db446aSBoris Brezillon 
flash_dma_readl(struct brcmnand_controller * ctrl,enum flash_dma_reg dma_reg)11510c06da57SKamal Dasu static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl,
11520c06da57SKamal Dasu 				  enum flash_dma_reg dma_reg)
115393db446aSBoris Brezillon {
11540c06da57SKamal Dasu 	u16 offs = ctrl->flash_dma_offsets[dma_reg];
11550c06da57SKamal Dasu 
115693db446aSBoris Brezillon 	return brcmnand_readl(ctrl->flash_dma_base + offs);
115793db446aSBoris Brezillon }
115893db446aSBoris Brezillon 
115993db446aSBoris Brezillon /* Low-level operation types: command, address, write, or read */
116093db446aSBoris Brezillon enum brcmnand_llop_type {
116193db446aSBoris Brezillon 	LL_OP_CMD,
116293db446aSBoris Brezillon 	LL_OP_ADDR,
116393db446aSBoris Brezillon 	LL_OP_WR,
116493db446aSBoris Brezillon 	LL_OP_RD,
116593db446aSBoris Brezillon };
116693db446aSBoris Brezillon 
116793db446aSBoris Brezillon /***********************************************************************
116893db446aSBoris Brezillon  * Internal support functions
116993db446aSBoris Brezillon  ***********************************************************************/
117093db446aSBoris Brezillon 
is_hamming_ecc(struct brcmnand_controller * ctrl,struct brcmnand_cfg * cfg)117193db446aSBoris Brezillon static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
117293db446aSBoris Brezillon 				  struct brcmnand_cfg *cfg)
117393db446aSBoris Brezillon {
117493db446aSBoris Brezillon 	if (ctrl->nand_version <= 0x0701)
117593db446aSBoris Brezillon 		return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
117693db446aSBoris Brezillon 			cfg->ecc_level == 15;
117793db446aSBoris Brezillon 	else
117893db446aSBoris Brezillon 		return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
117993db446aSBoris Brezillon 			cfg->ecc_level == 15) ||
118093db446aSBoris Brezillon 			(cfg->spare_area_size == 28 && cfg->ecc_level == 16));
118193db446aSBoris Brezillon }
118293db446aSBoris Brezillon 
118393db446aSBoris Brezillon /*
118493db446aSBoris Brezillon  * Set mtd->ooblayout to the appropriate mtd_ooblayout_ops given
118593db446aSBoris Brezillon  * the layout/configuration.
118693db446aSBoris Brezillon  * Returns -ERRCODE on failure.
118793db446aSBoris Brezillon  */
brcmnand_hamming_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)118893db446aSBoris Brezillon static int brcmnand_hamming_ooblayout_ecc(struct mtd_info *mtd, int section,
118993db446aSBoris Brezillon 					  struct mtd_oob_region *oobregion)
119093db446aSBoris Brezillon {
119193db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
119293db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
119393db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
119493db446aSBoris Brezillon 	int sas = cfg->spare_area_size << cfg->sector_size_1k;
119593db446aSBoris Brezillon 	int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
119693db446aSBoris Brezillon 
119793db446aSBoris Brezillon 	if (section >= sectors)
119893db446aSBoris Brezillon 		return -ERANGE;
119993db446aSBoris Brezillon 
120093db446aSBoris Brezillon 	oobregion->offset = (section * sas) + 6;
120193db446aSBoris Brezillon 	oobregion->length = 3;
120293db446aSBoris Brezillon 
120393db446aSBoris Brezillon 	return 0;
120493db446aSBoris Brezillon }
120593db446aSBoris Brezillon 
brcmnand_hamming_ooblayout_free(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)120693db446aSBoris Brezillon static int brcmnand_hamming_ooblayout_free(struct mtd_info *mtd, int section,
120793db446aSBoris Brezillon 					   struct mtd_oob_region *oobregion)
120893db446aSBoris Brezillon {
120993db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
121093db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
121193db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
121293db446aSBoris Brezillon 	int sas = cfg->spare_area_size << cfg->sector_size_1k;
121393db446aSBoris Brezillon 	int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
1214d00358d7SÁlvaro Fernández Rojas 	u32 next;
121593db446aSBoris Brezillon 
1216d00358d7SÁlvaro Fernández Rojas 	if (section > sectors)
121793db446aSBoris Brezillon 		return -ERANGE;
121893db446aSBoris Brezillon 
1219d00358d7SÁlvaro Fernández Rojas 	next = (section * sas);
1220d00358d7SÁlvaro Fernández Rojas 	if (section < sectors)
1221d00358d7SÁlvaro Fernández Rojas 		next += 6;
122293db446aSBoris Brezillon 
1223d00358d7SÁlvaro Fernández Rojas 	if (section) {
1224d00358d7SÁlvaro Fernández Rojas 		oobregion->offset = ((section - 1) * sas) + 9;
122593db446aSBoris Brezillon 	} else {
1226130bbde4SÁlvaro Fernández Rojas 		if (cfg->page_size > 512) {
1227d00358d7SÁlvaro Fernández Rojas 			/* Large page NAND uses first 2 bytes for BBI */
1228d00358d7SÁlvaro Fernández Rojas 			oobregion->offset = 2;
1229130bbde4SÁlvaro Fernández Rojas 		} else {
1230d00358d7SÁlvaro Fernández Rojas 			/* Small page NAND uses last byte before ECC for BBI */
1231d00358d7SÁlvaro Fernández Rojas 			oobregion->offset = 0;
1232d00358d7SÁlvaro Fernández Rojas 			next--;
123393db446aSBoris Brezillon 		}
123493db446aSBoris Brezillon 	}
123593db446aSBoris Brezillon 
1236d00358d7SÁlvaro Fernández Rojas 	oobregion->length = next - oobregion->offset;
123793db446aSBoris Brezillon 
123893db446aSBoris Brezillon 	return 0;
123993db446aSBoris Brezillon }
124093db446aSBoris Brezillon 
124193db446aSBoris Brezillon static const struct mtd_ooblayout_ops brcmnand_hamming_ooblayout_ops = {
124293db446aSBoris Brezillon 	.ecc = brcmnand_hamming_ooblayout_ecc,
124393db446aSBoris Brezillon 	.free = brcmnand_hamming_ooblayout_free,
124493db446aSBoris Brezillon };
124593db446aSBoris Brezillon 
brcmnand_bch_ooblayout_ecc(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)124693db446aSBoris Brezillon static int brcmnand_bch_ooblayout_ecc(struct mtd_info *mtd, int section,
124793db446aSBoris Brezillon 				      struct mtd_oob_region *oobregion)
124893db446aSBoris Brezillon {
124993db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
125093db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
125193db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
125293db446aSBoris Brezillon 	int sas = cfg->spare_area_size << cfg->sector_size_1k;
125393db446aSBoris Brezillon 	int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
125493db446aSBoris Brezillon 
125593db446aSBoris Brezillon 	if (section >= sectors)
125693db446aSBoris Brezillon 		return -ERANGE;
125793db446aSBoris Brezillon 
1258917cc594SKamal Dasu 	oobregion->offset = ((section + 1) * sas) - chip->ecc.bytes;
125993db446aSBoris Brezillon 	oobregion->length = chip->ecc.bytes;
126093db446aSBoris Brezillon 
126193db446aSBoris Brezillon 	return 0;
126293db446aSBoris Brezillon }
126393db446aSBoris Brezillon 
brcmnand_bch_ooblayout_free_lp(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)126493db446aSBoris Brezillon static int brcmnand_bch_ooblayout_free_lp(struct mtd_info *mtd, int section,
126593db446aSBoris Brezillon 					  struct mtd_oob_region *oobregion)
126693db446aSBoris Brezillon {
126793db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
126893db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
126993db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
127093db446aSBoris Brezillon 	int sas = cfg->spare_area_size << cfg->sector_size_1k;
127193db446aSBoris Brezillon 	int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
127293db446aSBoris Brezillon 
127393db446aSBoris Brezillon 	if (section >= sectors)
127493db446aSBoris Brezillon 		return -ERANGE;
127593db446aSBoris Brezillon 
127693db446aSBoris Brezillon 	if (sas <= chip->ecc.bytes)
127793db446aSBoris Brezillon 		return 0;
127893db446aSBoris Brezillon 
127993db446aSBoris Brezillon 	oobregion->offset = section * sas;
128093db446aSBoris Brezillon 	oobregion->length = sas - chip->ecc.bytes;
128193db446aSBoris Brezillon 
128293db446aSBoris Brezillon 	if (!section) {
128393db446aSBoris Brezillon 		oobregion->offset++;
128493db446aSBoris Brezillon 		oobregion->length--;
128593db446aSBoris Brezillon 	}
128693db446aSBoris Brezillon 
128793db446aSBoris Brezillon 	return 0;
128893db446aSBoris Brezillon }
128993db446aSBoris Brezillon 
brcmnand_bch_ooblayout_free_sp(struct mtd_info * mtd,int section,struct mtd_oob_region * oobregion)129093db446aSBoris Brezillon static int brcmnand_bch_ooblayout_free_sp(struct mtd_info *mtd, int section,
129193db446aSBoris Brezillon 					  struct mtd_oob_region *oobregion)
129293db446aSBoris Brezillon {
129393db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
129493db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
129593db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
129693db446aSBoris Brezillon 	int sas = cfg->spare_area_size << cfg->sector_size_1k;
129793db446aSBoris Brezillon 
129893db446aSBoris Brezillon 	if (section > 1 || sas - chip->ecc.bytes < 6 ||
129993db446aSBoris Brezillon 	    (section && sas - chip->ecc.bytes == 6))
130093db446aSBoris Brezillon 		return -ERANGE;
130193db446aSBoris Brezillon 
130293db446aSBoris Brezillon 	if (!section) {
130393db446aSBoris Brezillon 		oobregion->offset = 0;
130493db446aSBoris Brezillon 		oobregion->length = 5;
130593db446aSBoris Brezillon 	} else {
130693db446aSBoris Brezillon 		oobregion->offset = 6;
130793db446aSBoris Brezillon 		oobregion->length = sas - chip->ecc.bytes - 6;
130893db446aSBoris Brezillon 	}
130993db446aSBoris Brezillon 
131093db446aSBoris Brezillon 	return 0;
131193db446aSBoris Brezillon }
131293db446aSBoris Brezillon 
131393db446aSBoris Brezillon static const struct mtd_ooblayout_ops brcmnand_bch_lp_ooblayout_ops = {
131493db446aSBoris Brezillon 	.ecc = brcmnand_bch_ooblayout_ecc,
131593db446aSBoris Brezillon 	.free = brcmnand_bch_ooblayout_free_lp,
131693db446aSBoris Brezillon };
131793db446aSBoris Brezillon 
131893db446aSBoris Brezillon static const struct mtd_ooblayout_ops brcmnand_bch_sp_ooblayout_ops = {
131993db446aSBoris Brezillon 	.ecc = brcmnand_bch_ooblayout_ecc,
132093db446aSBoris Brezillon 	.free = brcmnand_bch_ooblayout_free_sp,
132193db446aSBoris Brezillon };
132293db446aSBoris Brezillon 
brcmstb_choose_ecc_layout(struct brcmnand_host * host)132393db446aSBoris Brezillon static int brcmstb_choose_ecc_layout(struct brcmnand_host *host)
132493db446aSBoris Brezillon {
132593db446aSBoris Brezillon 	struct brcmnand_cfg *p = &host->hwcfg;
132693db446aSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(&host->chip);
132793db446aSBoris Brezillon 	struct nand_ecc_ctrl *ecc = &host->chip.ecc;
132893db446aSBoris Brezillon 	unsigned int ecc_level = p->ecc_level;
132993db446aSBoris Brezillon 	int sas = p->spare_area_size << p->sector_size_1k;
133093db446aSBoris Brezillon 	int sectors = p->page_size / (512 << p->sector_size_1k);
133193db446aSBoris Brezillon 
133293db446aSBoris Brezillon 	if (p->sector_size_1k)
133393db446aSBoris Brezillon 		ecc_level <<= 1;
133493db446aSBoris Brezillon 
133593db446aSBoris Brezillon 	if (is_hamming_ecc(host->ctrl, p)) {
133693db446aSBoris Brezillon 		ecc->bytes = 3 * sectors;
133793db446aSBoris Brezillon 		mtd_set_ooblayout(mtd, &brcmnand_hamming_ooblayout_ops);
133893db446aSBoris Brezillon 		return 0;
133993db446aSBoris Brezillon 	}
134093db446aSBoris Brezillon 
134193db446aSBoris Brezillon 	/*
134293db446aSBoris Brezillon 	 * CONTROLLER_VERSION:
134393db446aSBoris Brezillon 	 *   < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
134493db446aSBoris Brezillon 	 *  >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
134593db446aSBoris Brezillon 	 * But we will just be conservative.
134693db446aSBoris Brezillon 	 */
134793db446aSBoris Brezillon 	ecc->bytes = DIV_ROUND_UP(ecc_level * 14, 8);
134893db446aSBoris Brezillon 	if (p->page_size == 512)
134993db446aSBoris Brezillon 		mtd_set_ooblayout(mtd, &brcmnand_bch_sp_ooblayout_ops);
135093db446aSBoris Brezillon 	else
135193db446aSBoris Brezillon 		mtd_set_ooblayout(mtd, &brcmnand_bch_lp_ooblayout_ops);
135293db446aSBoris Brezillon 
135393db446aSBoris Brezillon 	if (ecc->bytes >= sas) {
135493db446aSBoris Brezillon 		dev_err(&host->pdev->dev,
135593db446aSBoris Brezillon 			"error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
135693db446aSBoris Brezillon 			ecc->bytes, sas);
135793db446aSBoris Brezillon 		return -EINVAL;
135893db446aSBoris Brezillon 	}
135993db446aSBoris Brezillon 
136093db446aSBoris Brezillon 	return 0;
136193db446aSBoris Brezillon }
136293db446aSBoris Brezillon 
brcmnand_wp(struct mtd_info * mtd,int wp)136393db446aSBoris Brezillon static void brcmnand_wp(struct mtd_info *mtd, int wp)
136493db446aSBoris Brezillon {
136593db446aSBoris Brezillon 	struct nand_chip *chip = mtd_to_nand(mtd);
136693db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
136793db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
136893db446aSBoris Brezillon 
136993db446aSBoris Brezillon 	if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
137093db446aSBoris Brezillon 		static int old_wp = -1;
137193db446aSBoris Brezillon 		int ret;
137293db446aSBoris Brezillon 
137393db446aSBoris Brezillon 		if (old_wp != wp) {
137493db446aSBoris Brezillon 			dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
137593db446aSBoris Brezillon 			old_wp = wp;
137693db446aSBoris Brezillon 		}
137793db446aSBoris Brezillon 
137893db446aSBoris Brezillon 		/*
137993db446aSBoris Brezillon 		 * make sure ctrl/flash ready before and after
138093db446aSBoris Brezillon 		 * changing state of #WP pin
138193db446aSBoris Brezillon 		 */
138293db446aSBoris Brezillon 		ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY |
138393db446aSBoris Brezillon 					       NAND_STATUS_READY,
138493db446aSBoris Brezillon 					       NAND_CTRL_RDY |
138593db446aSBoris Brezillon 					       NAND_STATUS_READY, 0);
138693db446aSBoris Brezillon 		if (ret)
138793db446aSBoris Brezillon 			return;
138893db446aSBoris Brezillon 
138993db446aSBoris Brezillon 		brcmnand_set_wp(ctrl, wp);
139093db446aSBoris Brezillon 		nand_status_op(chip, NULL);
139193db446aSBoris Brezillon 		/* NAND_STATUS_WP 0x00 = protected, 0x80 = not protected */
139293db446aSBoris Brezillon 		ret = bcmnand_ctrl_poll_status(ctrl,
139393db446aSBoris Brezillon 					       NAND_CTRL_RDY |
139493db446aSBoris Brezillon 					       NAND_STATUS_READY |
139593db446aSBoris Brezillon 					       NAND_STATUS_WP,
139693db446aSBoris Brezillon 					       NAND_CTRL_RDY |
139793db446aSBoris Brezillon 					       NAND_STATUS_READY |
139893db446aSBoris Brezillon 					       (wp ? 0 : NAND_STATUS_WP), 0);
139993db446aSBoris Brezillon 
140093db446aSBoris Brezillon 		if (ret)
140193db446aSBoris Brezillon 			dev_err_ratelimited(&host->pdev->dev,
140293db446aSBoris Brezillon 					    "nand #WP expected %s\n",
140393db446aSBoris Brezillon 					    wp ? "on" : "off");
140493db446aSBoris Brezillon 	}
140593db446aSBoris Brezillon }
140693db446aSBoris Brezillon 
140793db446aSBoris Brezillon /* Helper functions for reading and writing OOB registers */
oob_reg_read(struct brcmnand_controller * ctrl,u32 offs)140893db446aSBoris Brezillon static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
140993db446aSBoris Brezillon {
141093db446aSBoris Brezillon 	u16 offset0, offset10, reg_offs;
141193db446aSBoris Brezillon 
141293db446aSBoris Brezillon 	offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
141393db446aSBoris Brezillon 	offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
141493db446aSBoris Brezillon 
141593db446aSBoris Brezillon 	if (offs >= ctrl->max_oob)
141693db446aSBoris Brezillon 		return 0x77;
141793db446aSBoris Brezillon 
141893db446aSBoris Brezillon 	if (offs >= 16 && offset10)
141993db446aSBoris Brezillon 		reg_offs = offset10 + ((offs - 0x10) & ~0x03);
142093db446aSBoris Brezillon 	else
142193db446aSBoris Brezillon 		reg_offs = offset0 + (offs & ~0x03);
142293db446aSBoris Brezillon 
142393db446aSBoris Brezillon 	return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
142493db446aSBoris Brezillon }
142593db446aSBoris Brezillon 
oob_reg_write(struct brcmnand_controller * ctrl,u32 offs,u32 data)142693db446aSBoris Brezillon static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
142793db446aSBoris Brezillon 				 u32 data)
142893db446aSBoris Brezillon {
142993db446aSBoris Brezillon 	u16 offset0, offset10, reg_offs;
143093db446aSBoris Brezillon 
143193db446aSBoris Brezillon 	offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
143293db446aSBoris Brezillon 	offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
143393db446aSBoris Brezillon 
143493db446aSBoris Brezillon 	if (offs >= ctrl->max_oob)
143593db446aSBoris Brezillon 		return;
143693db446aSBoris Brezillon 
143793db446aSBoris Brezillon 	if (offs >= 16 && offset10)
143893db446aSBoris Brezillon 		reg_offs = offset10 + ((offs - 0x10) & ~0x03);
143993db446aSBoris Brezillon 	else
144093db446aSBoris Brezillon 		reg_offs = offset0 + (offs & ~0x03);
144193db446aSBoris Brezillon 
144293db446aSBoris Brezillon 	nand_writereg(ctrl, reg_offs, data);
144393db446aSBoris Brezillon }
144493db446aSBoris Brezillon 
144593db446aSBoris Brezillon /*
144693db446aSBoris Brezillon  * read_oob_from_regs - read data from OOB registers
144793db446aSBoris Brezillon  * @ctrl: NAND controller
144893db446aSBoris Brezillon  * @i: sub-page sector index
144993db446aSBoris Brezillon  * @oob: buffer to read to
145093db446aSBoris Brezillon  * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
145193db446aSBoris Brezillon  * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
145293db446aSBoris Brezillon  */
read_oob_from_regs(struct brcmnand_controller * ctrl,int i,u8 * oob,int sas,int sector_1k)145393db446aSBoris Brezillon static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
145493db446aSBoris Brezillon 			      int sas, int sector_1k)
145593db446aSBoris Brezillon {
145693db446aSBoris Brezillon 	int tbytes = sas << sector_1k;
145793db446aSBoris Brezillon 	int j;
145893db446aSBoris Brezillon 
145993db446aSBoris Brezillon 	/* Adjust OOB values for 1K sector size */
146093db446aSBoris Brezillon 	if (sector_1k && (i & 0x01))
146193db446aSBoris Brezillon 		tbytes = max(0, tbytes - (int)ctrl->max_oob);
146293db446aSBoris Brezillon 	tbytes = min_t(int, tbytes, ctrl->max_oob);
146393db446aSBoris Brezillon 
146493db446aSBoris Brezillon 	for (j = 0; j < tbytes; j++)
146593db446aSBoris Brezillon 		oob[j] = oob_reg_read(ctrl, j);
146693db446aSBoris Brezillon 	return tbytes;
146793db446aSBoris Brezillon }
146893db446aSBoris Brezillon 
146993db446aSBoris Brezillon /*
147093db446aSBoris Brezillon  * write_oob_to_regs - write data to OOB registers
147193db446aSBoris Brezillon  * @i: sub-page sector index
147293db446aSBoris Brezillon  * @oob: buffer to write from
147393db446aSBoris Brezillon  * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
147493db446aSBoris Brezillon  * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
147593db446aSBoris Brezillon  */
write_oob_to_regs(struct brcmnand_controller * ctrl,int i,const u8 * oob,int sas,int sector_1k)147693db446aSBoris Brezillon static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
147793db446aSBoris Brezillon 			     const u8 *oob, int sas, int sector_1k)
147893db446aSBoris Brezillon {
147993db446aSBoris Brezillon 	int tbytes = sas << sector_1k;
14805d532441SWilliam Zhang 	int j, k = 0;
14815d532441SWilliam Zhang 	u32 last = 0xffffffff;
14825d532441SWilliam Zhang 	u8 *plast = (u8 *)&last;
148393db446aSBoris Brezillon 
148493db446aSBoris Brezillon 	/* Adjust OOB values for 1K sector size */
148593db446aSBoris Brezillon 	if (sector_1k && (i & 0x01))
148693db446aSBoris Brezillon 		tbytes = max(0, tbytes - (int)ctrl->max_oob);
148793db446aSBoris Brezillon 	tbytes = min_t(int, tbytes, ctrl->max_oob);
148893db446aSBoris Brezillon 
14895d532441SWilliam Zhang 	/*
14905d532441SWilliam Zhang 	 * tbytes may not be multiple of words. Make sure we don't read out of
14915d532441SWilliam Zhang 	 * the boundary and stop at last word.
14925d532441SWilliam Zhang 	 */
14935d532441SWilliam Zhang 	for (j = 0; (j + 3) < tbytes; j += 4)
149493db446aSBoris Brezillon 		oob_reg_write(ctrl, j,
149593db446aSBoris Brezillon 				(oob[j + 0] << 24) |
149693db446aSBoris Brezillon 				(oob[j + 1] << 16) |
149793db446aSBoris Brezillon 				(oob[j + 2] <<  8) |
149893db446aSBoris Brezillon 				(oob[j + 3] <<  0));
14995d532441SWilliam Zhang 
15005d532441SWilliam Zhang 	/* handle the remaing bytes */
15015d532441SWilliam Zhang 	while (j < tbytes)
15025d532441SWilliam Zhang 		plast[k++] = oob[j++];
15035d532441SWilliam Zhang 
15045d532441SWilliam Zhang 	if (tbytes & 0x3)
15055d532441SWilliam Zhang 		oob_reg_write(ctrl, (tbytes & ~0x3), (__force u32)cpu_to_be32(last));
15065d532441SWilliam Zhang 
150793db446aSBoris Brezillon 	return tbytes;
150893db446aSBoris Brezillon }
150993db446aSBoris Brezillon 
brcmnand_edu_init(struct brcmnand_controller * ctrl)1510a5d53ad2SKamal Dasu static void brcmnand_edu_init(struct brcmnand_controller *ctrl)
1511a5d53ad2SKamal Dasu {
1512a5d53ad2SKamal Dasu 	/* initialize edu */
1513a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_ERR_STATUS, 0);
1514a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_ERR_STATUS);
1515a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_DONE, 0);
1516a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_DONE, 0);
1517a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_DONE, 0);
1518a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_DONE, 0);
1519a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_DONE);
1520a5d53ad2SKamal Dasu }
1521a5d53ad2SKamal Dasu 
1522a5d53ad2SKamal Dasu /* edu irq */
brcmnand_edu_irq(int irq,void * data)1523a5d53ad2SKamal Dasu static irqreturn_t brcmnand_edu_irq(int irq, void *data)
1524a5d53ad2SKamal Dasu {
1525a5d53ad2SKamal Dasu 	struct brcmnand_controller *ctrl = data;
1526a5d53ad2SKamal Dasu 
1527a5d53ad2SKamal Dasu 	if (ctrl->edu_count) {
1528a5d53ad2SKamal Dasu 		ctrl->edu_count--;
1529a5d53ad2SKamal Dasu 		while (!(edu_readl(ctrl, EDU_DONE) & EDU_DONE_MASK))
1530a5d53ad2SKamal Dasu 			udelay(1);
1531a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_DONE, 0);
1532a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_DONE);
1533a5d53ad2SKamal Dasu 	}
1534a5d53ad2SKamal Dasu 
1535a5d53ad2SKamal Dasu 	if (ctrl->edu_count) {
1536a5d53ad2SKamal Dasu 		ctrl->edu_dram_addr += FC_BYTES;
1537a5d53ad2SKamal Dasu 		ctrl->edu_ext_addr += FC_BYTES;
1538a5d53ad2SKamal Dasu 
1539a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_DRAM_ADDR, (u32)ctrl->edu_dram_addr);
1540a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_DRAM_ADDR);
1541a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_EXT_ADDR, ctrl->edu_ext_addr);
1542a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_EXT_ADDR);
1543a5d53ad2SKamal Dasu 
1544a0719126SKamal Dasu 		if (ctrl->oob) {
1545a0719126SKamal Dasu 			if (ctrl->edu_cmd == EDU_CMD_READ) {
1546a0719126SKamal Dasu 				ctrl->oob += read_oob_from_regs(ctrl,
1547a0719126SKamal Dasu 							ctrl->edu_count + 1,
1548a0719126SKamal Dasu 							ctrl->oob, ctrl->sas,
1549a0719126SKamal Dasu 							ctrl->sector_size_1k);
1550a0719126SKamal Dasu 			} else {
1551a0719126SKamal Dasu 				brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1552a0719126SKamal Dasu 						   ctrl->edu_ext_addr);
1553a0719126SKamal Dasu 				brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1554a0719126SKamal Dasu 				ctrl->oob += write_oob_to_regs(ctrl,
1555a0719126SKamal Dasu 							       ctrl->edu_count,
1556a0719126SKamal Dasu 							       ctrl->oob, ctrl->sas,
1557a0719126SKamal Dasu 							       ctrl->sector_size_1k);
1558a0719126SKamal Dasu 			}
1559a0719126SKamal Dasu 		}
1560a0719126SKamal Dasu 
1561a5d53ad2SKamal Dasu 		mb(); /* flush previous writes */
1562a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_CMD, ctrl->edu_cmd);
1563a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_CMD);
1564a5d53ad2SKamal Dasu 
1565a5d53ad2SKamal Dasu 		return IRQ_HANDLED;
1566a5d53ad2SKamal Dasu 	}
1567a5d53ad2SKamal Dasu 
1568a5d53ad2SKamal Dasu 	complete(&ctrl->edu_done);
1569a5d53ad2SKamal Dasu 
1570a5d53ad2SKamal Dasu 	return IRQ_HANDLED;
1571a5d53ad2SKamal Dasu }
1572a5d53ad2SKamal Dasu 
brcmnand_ctlrdy_irq(int irq,void * data)157393db446aSBoris Brezillon static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
157493db446aSBoris Brezillon {
157593db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = data;
157693db446aSBoris Brezillon 
157793db446aSBoris Brezillon 	/* Discard all NAND_CTLRDY interrupts during DMA */
157893db446aSBoris Brezillon 	if (ctrl->dma_pending)
157993db446aSBoris Brezillon 		return IRQ_HANDLED;
158093db446aSBoris Brezillon 
1581a5d53ad2SKamal Dasu 	/* check if you need to piggy back on the ctrlrdy irq */
1582a5d53ad2SKamal Dasu 	if (ctrl->edu_pending) {
1583a5d53ad2SKamal Dasu 		if (irq == ctrl->irq && ((int)ctrl->edu_irq >= 0))
1584a5d53ad2SKamal Dasu 	/* Discard interrupts while using dedicated edu irq */
1585a5d53ad2SKamal Dasu 			return IRQ_HANDLED;
1586a5d53ad2SKamal Dasu 
1587a5d53ad2SKamal Dasu 	/* no registered edu irq, call handler */
1588a5d53ad2SKamal Dasu 		return brcmnand_edu_irq(irq, data);
1589a5d53ad2SKamal Dasu 	}
1590a5d53ad2SKamal Dasu 
159193db446aSBoris Brezillon 	complete(&ctrl->done);
159293db446aSBoris Brezillon 	return IRQ_HANDLED;
159393db446aSBoris Brezillon }
159493db446aSBoris Brezillon 
159593db446aSBoris Brezillon /* Handle SoC-specific interrupt hardware */
brcmnand_irq(int irq,void * data)159693db446aSBoris Brezillon static irqreturn_t brcmnand_irq(int irq, void *data)
159793db446aSBoris Brezillon {
159893db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = data;
159993db446aSBoris Brezillon 
160093db446aSBoris Brezillon 	if (ctrl->soc->ctlrdy_ack(ctrl->soc))
160193db446aSBoris Brezillon 		return brcmnand_ctlrdy_irq(irq, data);
160293db446aSBoris Brezillon 
160393db446aSBoris Brezillon 	return IRQ_NONE;
160493db446aSBoris Brezillon }
160593db446aSBoris Brezillon 
brcmnand_dma_irq(int irq,void * data)160693db446aSBoris Brezillon static irqreturn_t brcmnand_dma_irq(int irq, void *data)
160793db446aSBoris Brezillon {
160893db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = data;
160993db446aSBoris Brezillon 
161093db446aSBoris Brezillon 	complete(&ctrl->dma_done);
161193db446aSBoris Brezillon 
161293db446aSBoris Brezillon 	return IRQ_HANDLED;
161393db446aSBoris Brezillon }
161493db446aSBoris Brezillon 
brcmnand_send_cmd(struct brcmnand_host * host,int cmd)161593db446aSBoris Brezillon static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
161693db446aSBoris Brezillon {
161793db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
161893db446aSBoris Brezillon 	int ret;
16193c7c1e45SKamal Dasu 	u64 cmd_addr;
162093db446aSBoris Brezillon 
16213c7c1e45SKamal Dasu 	cmd_addr = brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
16223c7c1e45SKamal Dasu 
16233c7c1e45SKamal Dasu 	dev_dbg(ctrl->dev, "send native cmd %d addr 0x%llx\n", cmd, cmd_addr);
16243c7c1e45SKamal Dasu 
1625e66dd317SWilliam Zhang 	/*
1626e66dd317SWilliam Zhang 	 * If we came here through _panic_write and there is a pending
1627e66dd317SWilliam Zhang 	 * command, try to wait for it. If it times out, rather than
1628e66dd317SWilliam Zhang 	 * hitting BUG_ON, just return so we don't crash while crashing.
1629e66dd317SWilliam Zhang 	 */
1630e66dd317SWilliam Zhang 	if (oops_in_progress) {
1631e66dd317SWilliam Zhang 		if (ctrl->cmd_pending &&
1632e66dd317SWilliam Zhang 			bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0))
1633e66dd317SWilliam Zhang 			return;
1634e66dd317SWilliam Zhang 	} else
163593db446aSBoris Brezillon 		BUG_ON(ctrl->cmd_pending != 0);
163693db446aSBoris Brezillon 	ctrl->cmd_pending = cmd;
163793db446aSBoris Brezillon 
163893db446aSBoris Brezillon 	ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0);
163993db446aSBoris Brezillon 	WARN_ON(ret);
164093db446aSBoris Brezillon 
164193db446aSBoris Brezillon 	mb(); /* flush previous writes */
164293db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
164393db446aSBoris Brezillon 			   cmd << brcmnand_cmd_shift(ctrl));
164493db446aSBoris Brezillon }
164593db446aSBoris Brezillon 
164693db446aSBoris Brezillon /***********************************************************************
164793db446aSBoris Brezillon  * NAND MTD API: read/program/erase
164893db446aSBoris Brezillon  ***********************************************************************/
164993db446aSBoris Brezillon 
brcmnand_cmd_ctrl(struct nand_chip * chip,int dat,unsigned int ctrl)16500f808c16SBoris Brezillon static void brcmnand_cmd_ctrl(struct nand_chip *chip, int dat,
165193db446aSBoris Brezillon 			      unsigned int ctrl)
165293db446aSBoris Brezillon {
165393db446aSBoris Brezillon 	/* intentionally left blank */
165493db446aSBoris Brezillon }
165593db446aSBoris Brezillon 
brcmstb_nand_wait_for_completion(struct nand_chip * chip)1656c1ac2dc3SKamal Dasu static bool brcmstb_nand_wait_for_completion(struct nand_chip *chip)
1657c1ac2dc3SKamal Dasu {
1658c1ac2dc3SKamal Dasu 	struct brcmnand_host *host = nand_get_controller_data(chip);
1659c1ac2dc3SKamal Dasu 	struct brcmnand_controller *ctrl = host->ctrl;
1660c1ac2dc3SKamal Dasu 	struct mtd_info *mtd = nand_to_mtd(chip);
1661c1ac2dc3SKamal Dasu 	bool err = false;
1662c1ac2dc3SKamal Dasu 	int sts;
1663c1ac2dc3SKamal Dasu 
1664f5619f37SFlorian Fainelli 	if (mtd->oops_panic_write || ctrl->irq < 0) {
1665c1ac2dc3SKamal Dasu 		/* switch to interrupt polling and PIO mode */
1666c1ac2dc3SKamal Dasu 		disable_ctrl_irqs(ctrl);
1667c1ac2dc3SKamal Dasu 		sts = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY,
1668c1ac2dc3SKamal Dasu 					       NAND_CTRL_RDY, 0);
1669*f504551bSRuan Jinjie 		err = sts < 0;
1670c1ac2dc3SKamal Dasu 	} else {
1671c1ac2dc3SKamal Dasu 		unsigned long timeo = msecs_to_jiffies(
1672c1ac2dc3SKamal Dasu 						NAND_POLL_STATUS_TIMEOUT_MS);
1673c1ac2dc3SKamal Dasu 		/* wait for completion interrupt */
1674c1ac2dc3SKamal Dasu 		sts = wait_for_completion_timeout(&ctrl->done, timeo);
1675*f504551bSRuan Jinjie 		err = !sts;
1676c1ac2dc3SKamal Dasu 	}
1677c1ac2dc3SKamal Dasu 
1678c1ac2dc3SKamal Dasu 	return err;
1679c1ac2dc3SKamal Dasu }
1680c1ac2dc3SKamal Dasu 
brcmnand_waitfunc(struct nand_chip * chip)1681f1d46942SBoris Brezillon static int brcmnand_waitfunc(struct nand_chip *chip)
168293db446aSBoris Brezillon {
168393db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
168493db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
1685c1ac2dc3SKamal Dasu 	bool err = false;
168693db446aSBoris Brezillon 
168793db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1688c1ac2dc3SKamal Dasu 	if (ctrl->cmd_pending)
1689c1ac2dc3SKamal Dasu 		err = brcmstb_nand_wait_for_completion(chip);
1690c1ac2dc3SKamal Dasu 
1691*f504551bSRuan Jinjie 	ctrl->cmd_pending = 0;
1692c1ac2dc3SKamal Dasu 	if (err) {
169393db446aSBoris Brezillon 		u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
169493db446aSBoris Brezillon 					>> brcmnand_cmd_shift(ctrl);
169593db446aSBoris Brezillon 
169693db446aSBoris Brezillon 		dev_err_ratelimited(ctrl->dev,
169793db446aSBoris Brezillon 			"timeout waiting for command %#02x\n", cmd);
169893db446aSBoris Brezillon 		dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
169993db446aSBoris Brezillon 			brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1700*f504551bSRuan Jinjie 		return -ETIMEDOUT;
170193db446aSBoris Brezillon 	}
170293db446aSBoris Brezillon 	return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
170393db446aSBoris Brezillon 				 INTFC_FLASH_STATUS;
170493db446aSBoris Brezillon }
170593db446aSBoris Brezillon 
170693db446aSBoris Brezillon enum {
170793db446aSBoris Brezillon 	LLOP_RE				= BIT(16),
170893db446aSBoris Brezillon 	LLOP_WE				= BIT(17),
170993db446aSBoris Brezillon 	LLOP_ALE			= BIT(18),
171093db446aSBoris Brezillon 	LLOP_CLE			= BIT(19),
171193db446aSBoris Brezillon 	LLOP_RETURN_IDLE		= BIT(31),
171293db446aSBoris Brezillon 
171393db446aSBoris Brezillon 	LLOP_DATA_MASK			= GENMASK(15, 0),
171493db446aSBoris Brezillon };
171593db446aSBoris Brezillon 
brcmnand_low_level_op(struct brcmnand_host * host,enum brcmnand_llop_type type,u32 data,bool last_op)171693db446aSBoris Brezillon static int brcmnand_low_level_op(struct brcmnand_host *host,
171793db446aSBoris Brezillon 				 enum brcmnand_llop_type type, u32 data,
171893db446aSBoris Brezillon 				 bool last_op)
171993db446aSBoris Brezillon {
172093db446aSBoris Brezillon 	struct nand_chip *chip = &host->chip;
172193db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
172293db446aSBoris Brezillon 	u32 tmp;
172393db446aSBoris Brezillon 
172493db446aSBoris Brezillon 	tmp = data & LLOP_DATA_MASK;
172593db446aSBoris Brezillon 	switch (type) {
172693db446aSBoris Brezillon 	case LL_OP_CMD:
172793db446aSBoris Brezillon 		tmp |= LLOP_WE | LLOP_CLE;
172893db446aSBoris Brezillon 		break;
172993db446aSBoris Brezillon 	case LL_OP_ADDR:
173093db446aSBoris Brezillon 		/* WE | ALE */
173193db446aSBoris Brezillon 		tmp |= LLOP_WE | LLOP_ALE;
173293db446aSBoris Brezillon 		break;
173393db446aSBoris Brezillon 	case LL_OP_WR:
173493db446aSBoris Brezillon 		/* WE */
173593db446aSBoris Brezillon 		tmp |= LLOP_WE;
173693db446aSBoris Brezillon 		break;
173793db446aSBoris Brezillon 	case LL_OP_RD:
173893db446aSBoris Brezillon 		/* RE */
173993db446aSBoris Brezillon 		tmp |= LLOP_RE;
174093db446aSBoris Brezillon 		break;
174193db446aSBoris Brezillon 	}
174293db446aSBoris Brezillon 	if (last_op)
174393db446aSBoris Brezillon 		/* RETURN_IDLE */
174493db446aSBoris Brezillon 		tmp |= LLOP_RETURN_IDLE;
174593db446aSBoris Brezillon 
174693db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
174793db446aSBoris Brezillon 
174893db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
174993db446aSBoris Brezillon 	(void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
175093db446aSBoris Brezillon 
175193db446aSBoris Brezillon 	brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1752f1d46942SBoris Brezillon 	return brcmnand_waitfunc(chip);
175393db446aSBoris Brezillon }
175493db446aSBoris Brezillon 
brcmnand_cmdfunc(struct nand_chip * chip,unsigned command,int column,int page_addr)17555295cf2eSBoris Brezillon static void brcmnand_cmdfunc(struct nand_chip *chip, unsigned command,
175693db446aSBoris Brezillon 			     int column, int page_addr)
175793db446aSBoris Brezillon {
17585295cf2eSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
175993db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
176093db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
176193db446aSBoris Brezillon 	u64 addr = (u64)page_addr << chip->page_shift;
176293db446aSBoris Brezillon 	int native_cmd = 0;
176393db446aSBoris Brezillon 
176493db446aSBoris Brezillon 	if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
176593db446aSBoris Brezillon 			command == NAND_CMD_RNDOUT)
176693db446aSBoris Brezillon 		addr = (u64)column;
176793db446aSBoris Brezillon 	/* Avoid propagating a negative, don't-care address */
176893db446aSBoris Brezillon 	else if (page_addr < 0)
176993db446aSBoris Brezillon 		addr = 0;
177093db446aSBoris Brezillon 
177193db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
177293db446aSBoris Brezillon 		(unsigned long long)addr);
177393db446aSBoris Brezillon 
177493db446aSBoris Brezillon 	host->last_cmd = command;
177593db446aSBoris Brezillon 	host->last_byte = 0;
177693db446aSBoris Brezillon 	host->last_addr = addr;
177793db446aSBoris Brezillon 
177893db446aSBoris Brezillon 	switch (command) {
177993db446aSBoris Brezillon 	case NAND_CMD_RESET:
178093db446aSBoris Brezillon 		native_cmd = CMD_FLASH_RESET;
178193db446aSBoris Brezillon 		break;
178293db446aSBoris Brezillon 	case NAND_CMD_STATUS:
178393db446aSBoris Brezillon 		native_cmd = CMD_STATUS_READ;
178493db446aSBoris Brezillon 		break;
178593db446aSBoris Brezillon 	case NAND_CMD_READID:
178693db446aSBoris Brezillon 		native_cmd = CMD_DEVICE_ID_READ;
178793db446aSBoris Brezillon 		break;
178893db446aSBoris Brezillon 	case NAND_CMD_READOOB:
178993db446aSBoris Brezillon 		native_cmd = CMD_SPARE_AREA_READ;
179093db446aSBoris Brezillon 		break;
179193db446aSBoris Brezillon 	case NAND_CMD_ERASE1:
179293db446aSBoris Brezillon 		native_cmd = CMD_BLOCK_ERASE;
179393db446aSBoris Brezillon 		brcmnand_wp(mtd, 0);
179493db446aSBoris Brezillon 		break;
179593db446aSBoris Brezillon 	case NAND_CMD_PARAM:
179693db446aSBoris Brezillon 		native_cmd = CMD_PARAMETER_READ;
179793db446aSBoris Brezillon 		break;
179893db446aSBoris Brezillon 	case NAND_CMD_SET_FEATURES:
179993db446aSBoris Brezillon 	case NAND_CMD_GET_FEATURES:
180093db446aSBoris Brezillon 		brcmnand_low_level_op(host, LL_OP_CMD, command, false);
180193db446aSBoris Brezillon 		brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
180293db446aSBoris Brezillon 		break;
180393db446aSBoris Brezillon 	case NAND_CMD_RNDOUT:
180493db446aSBoris Brezillon 		native_cmd = CMD_PARAMETER_CHANGE_COL;
180593db446aSBoris Brezillon 		addr &= ~((u64)(FC_BYTES - 1));
180693db446aSBoris Brezillon 		/*
180793db446aSBoris Brezillon 		 * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
180893db446aSBoris Brezillon 		 * NB: hwcfg.sector_size_1k may not be initialized yet
180993db446aSBoris Brezillon 		 */
181093db446aSBoris Brezillon 		if (brcmnand_get_sector_size_1k(host)) {
181193db446aSBoris Brezillon 			host->hwcfg.sector_size_1k =
181293db446aSBoris Brezillon 				brcmnand_get_sector_size_1k(host);
181393db446aSBoris Brezillon 			brcmnand_set_sector_size_1k(host, 0);
181493db446aSBoris Brezillon 		}
181593db446aSBoris Brezillon 		break;
181693db446aSBoris Brezillon 	}
181793db446aSBoris Brezillon 
181893db446aSBoris Brezillon 	if (!native_cmd)
181993db446aSBoris Brezillon 		return;
182093db446aSBoris Brezillon 
18213c7c1e45SKamal Dasu 	brcmnand_set_cmd_addr(mtd, addr);
182293db446aSBoris Brezillon 	brcmnand_send_cmd(host, native_cmd);
1823f1d46942SBoris Brezillon 	brcmnand_waitfunc(chip);
182493db446aSBoris Brezillon 
182593db446aSBoris Brezillon 	if (native_cmd == CMD_PARAMETER_READ ||
182693db446aSBoris Brezillon 			native_cmd == CMD_PARAMETER_CHANGE_COL) {
182793db446aSBoris Brezillon 		/* Copy flash cache word-wise */
182893db446aSBoris Brezillon 		u32 *flash_cache = (u32 *)ctrl->flash_cache;
182993db446aSBoris Brezillon 		int i;
183093db446aSBoris Brezillon 
183193db446aSBoris Brezillon 		brcmnand_soc_data_bus_prepare(ctrl->soc, true);
183293db446aSBoris Brezillon 
183393db446aSBoris Brezillon 		/*
183493db446aSBoris Brezillon 		 * Must cache the FLASH_CACHE now, since changes in
183593db446aSBoris Brezillon 		 * SECTOR_SIZE_1K may invalidate it
183693db446aSBoris Brezillon 		 */
183793db446aSBoris Brezillon 		for (i = 0; i < FC_WORDS; i++)
183893db446aSBoris Brezillon 			/*
183993db446aSBoris Brezillon 			 * Flash cache is big endian for parameter pages, at
184093db446aSBoris Brezillon 			 * least on STB SoCs
184193db446aSBoris Brezillon 			 */
184293db446aSBoris Brezillon 			flash_cache[i] = be32_to_cpu(brcmnand_read_fc(ctrl, i));
184393db446aSBoris Brezillon 
184493db446aSBoris Brezillon 		brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
184593db446aSBoris Brezillon 
184693db446aSBoris Brezillon 		/* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
184793db446aSBoris Brezillon 		if (host->hwcfg.sector_size_1k)
184893db446aSBoris Brezillon 			brcmnand_set_sector_size_1k(host,
184993db446aSBoris Brezillon 						    host->hwcfg.sector_size_1k);
185093db446aSBoris Brezillon 	}
185193db446aSBoris Brezillon 
185293db446aSBoris Brezillon 	/* Re-enable protection is necessary only after erase */
185393db446aSBoris Brezillon 	if (command == NAND_CMD_ERASE1)
185493db446aSBoris Brezillon 		brcmnand_wp(mtd, 1);
185593db446aSBoris Brezillon }
185693db446aSBoris Brezillon 
brcmnand_read_byte(struct nand_chip * chip)18577e534323SBoris Brezillon static uint8_t brcmnand_read_byte(struct nand_chip *chip)
185893db446aSBoris Brezillon {
185993db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
186093db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
186193db446aSBoris Brezillon 	uint8_t ret = 0;
186293db446aSBoris Brezillon 	int addr, offs;
186393db446aSBoris Brezillon 
186493db446aSBoris Brezillon 	switch (host->last_cmd) {
186593db446aSBoris Brezillon 	case NAND_CMD_READID:
186693db446aSBoris Brezillon 		if (host->last_byte < 4)
186793db446aSBoris Brezillon 			ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
186893db446aSBoris Brezillon 				(24 - (host->last_byte << 3));
186993db446aSBoris Brezillon 		else if (host->last_byte < 8)
187093db446aSBoris Brezillon 			ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
187193db446aSBoris Brezillon 				(56 - (host->last_byte << 3));
187293db446aSBoris Brezillon 		break;
187393db446aSBoris Brezillon 
187493db446aSBoris Brezillon 	case NAND_CMD_READOOB:
187593db446aSBoris Brezillon 		ret = oob_reg_read(ctrl, host->last_byte);
187693db446aSBoris Brezillon 		break;
187793db446aSBoris Brezillon 
187893db446aSBoris Brezillon 	case NAND_CMD_STATUS:
187993db446aSBoris Brezillon 		ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
188093db446aSBoris Brezillon 					INTFC_FLASH_STATUS;
188193db446aSBoris Brezillon 		if (wp_on) /* hide WP status */
188293db446aSBoris Brezillon 			ret |= NAND_STATUS_WP;
188393db446aSBoris Brezillon 		break;
188493db446aSBoris Brezillon 
188593db446aSBoris Brezillon 	case NAND_CMD_PARAM:
188693db446aSBoris Brezillon 	case NAND_CMD_RNDOUT:
188793db446aSBoris Brezillon 		addr = host->last_addr + host->last_byte;
188893db446aSBoris Brezillon 		offs = addr & (FC_BYTES - 1);
188993db446aSBoris Brezillon 
189093db446aSBoris Brezillon 		/* At FC_BYTES boundary, switch to next column */
189193db446aSBoris Brezillon 		if (host->last_byte > 0 && offs == 0)
189293db446aSBoris Brezillon 			nand_change_read_column_op(chip, addr, NULL, 0, false);
189393db446aSBoris Brezillon 
189493db446aSBoris Brezillon 		ret = ctrl->flash_cache[offs];
189593db446aSBoris Brezillon 		break;
189693db446aSBoris Brezillon 	case NAND_CMD_GET_FEATURES:
189793db446aSBoris Brezillon 		if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
189893db446aSBoris Brezillon 			ret = 0;
189993db446aSBoris Brezillon 		} else {
190093db446aSBoris Brezillon 			bool last = host->last_byte ==
190193db446aSBoris Brezillon 				ONFI_SUBFEATURE_PARAM_LEN - 1;
190293db446aSBoris Brezillon 			brcmnand_low_level_op(host, LL_OP_RD, 0, last);
190393db446aSBoris Brezillon 			ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
190493db446aSBoris Brezillon 		}
190593db446aSBoris Brezillon 	}
190693db446aSBoris Brezillon 
190793db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
190893db446aSBoris Brezillon 	host->last_byte++;
190993db446aSBoris Brezillon 
191093db446aSBoris Brezillon 	return ret;
191193db446aSBoris Brezillon }
191293db446aSBoris Brezillon 
brcmnand_read_buf(struct nand_chip * chip,uint8_t * buf,int len)19137e534323SBoris Brezillon static void brcmnand_read_buf(struct nand_chip *chip, uint8_t *buf, int len)
191493db446aSBoris Brezillon {
191593db446aSBoris Brezillon 	int i;
191693db446aSBoris Brezillon 
191793db446aSBoris Brezillon 	for (i = 0; i < len; i++, buf++)
19187e534323SBoris Brezillon 		*buf = brcmnand_read_byte(chip);
191993db446aSBoris Brezillon }
192093db446aSBoris Brezillon 
brcmnand_write_buf(struct nand_chip * chip,const uint8_t * buf,int len)1921c0739d85SBoris Brezillon static void brcmnand_write_buf(struct nand_chip *chip, const uint8_t *buf,
192293db446aSBoris Brezillon 			       int len)
192393db446aSBoris Brezillon {
192493db446aSBoris Brezillon 	int i;
192593db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
192693db446aSBoris Brezillon 
192793db446aSBoris Brezillon 	switch (host->last_cmd) {
192893db446aSBoris Brezillon 	case NAND_CMD_SET_FEATURES:
192993db446aSBoris Brezillon 		for (i = 0; i < len; i++)
193093db446aSBoris Brezillon 			brcmnand_low_level_op(host, LL_OP_WR, buf[i],
193193db446aSBoris Brezillon 						  (i + 1) == len);
193293db446aSBoris Brezillon 		break;
193393db446aSBoris Brezillon 	default:
193493db446aSBoris Brezillon 		BUG();
193593db446aSBoris Brezillon 		break;
193693db446aSBoris Brezillon 	}
193793db446aSBoris Brezillon }
193893db446aSBoris Brezillon 
1939fa985e22SLee Jones /*
1940a5d53ad2SKamal Dasu  *  Kick EDU engine
1941a5d53ad2SKamal Dasu  */
brcmnand_edu_trans(struct brcmnand_host * host,u64 addr,u32 * buf,u8 * oob,u32 len,u8 cmd)1942a5d53ad2SKamal Dasu static int brcmnand_edu_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1943a0719126SKamal Dasu 			      u8 *oob, u32 len, u8 cmd)
1944a5d53ad2SKamal Dasu {
1945a5d53ad2SKamal Dasu 	struct brcmnand_controller *ctrl = host->ctrl;
1946a0719126SKamal Dasu 	struct brcmnand_cfg *cfg = &host->hwcfg;
1947a5d53ad2SKamal Dasu 	unsigned long timeo = msecs_to_jiffies(200);
1948a5d53ad2SKamal Dasu 	int ret = 0;
1949a5d53ad2SKamal Dasu 	int dir = (cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE);
1950a5d53ad2SKamal Dasu 	u8 edu_cmd = (cmd == CMD_PAGE_READ ? EDU_CMD_READ : EDU_CMD_WRITE);
1951a5d53ad2SKamal Dasu 	unsigned int trans = len >> FC_SHIFT;
1952a5d53ad2SKamal Dasu 	dma_addr_t pa;
1953a5d53ad2SKamal Dasu 
1954a0719126SKamal Dasu 	dev_dbg(ctrl->dev, "EDU %s %p:%p\n", ((edu_cmd == EDU_CMD_READ) ?
1955a0719126SKamal Dasu 					      "read" : "write"), buf, oob);
1956a0719126SKamal Dasu 
1957a5d53ad2SKamal Dasu 	pa = dma_map_single(ctrl->dev, buf, len, dir);
1958a5d53ad2SKamal Dasu 	if (dma_mapping_error(ctrl->dev, pa)) {
1959a5d53ad2SKamal Dasu 		dev_err(ctrl->dev, "unable to map buffer for EDU DMA\n");
1960a5d53ad2SKamal Dasu 		return -ENOMEM;
1961a5d53ad2SKamal Dasu 	}
1962a5d53ad2SKamal Dasu 
1963a5d53ad2SKamal Dasu 	ctrl->edu_pending = true;
1964a5d53ad2SKamal Dasu 	ctrl->edu_dram_addr = pa;
1965a5d53ad2SKamal Dasu 	ctrl->edu_ext_addr = addr;
1966a5d53ad2SKamal Dasu 	ctrl->edu_cmd = edu_cmd;
1967a5d53ad2SKamal Dasu 	ctrl->edu_count = trans;
1968a0719126SKamal Dasu 	ctrl->sas = cfg->spare_area_size;
1969a0719126SKamal Dasu 	ctrl->oob = oob;
1970a5d53ad2SKamal Dasu 
1971a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_DRAM_ADDR, (u32)ctrl->edu_dram_addr);
1972a5d53ad2SKamal Dasu 	edu_readl(ctrl,  EDU_DRAM_ADDR);
1973a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_EXT_ADDR, ctrl->edu_ext_addr);
1974a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_EXT_ADDR);
1975a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_LENGTH, FC_BYTES);
1976a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_LENGTH);
1977a5d53ad2SKamal Dasu 
1978a0719126SKamal Dasu 	if (ctrl->oob && (ctrl->edu_cmd == EDU_CMD_WRITE)) {
1979a0719126SKamal Dasu 		brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
1980a0719126SKamal Dasu 				   ctrl->edu_ext_addr);
1981a0719126SKamal Dasu 		brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1982a0719126SKamal Dasu 		ctrl->oob += write_oob_to_regs(ctrl,
1983a0719126SKamal Dasu 					       1,
1984a0719126SKamal Dasu 					       ctrl->oob, ctrl->sas,
1985a0719126SKamal Dasu 					       ctrl->sector_size_1k);
1986a0719126SKamal Dasu 	}
1987a0719126SKamal Dasu 
1988a5d53ad2SKamal Dasu 	/* Start edu engine */
1989a5d53ad2SKamal Dasu 	mb(); /* flush previous writes */
1990a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_CMD, ctrl->edu_cmd);
1991a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_CMD);
1992a5d53ad2SKamal Dasu 
1993a5d53ad2SKamal Dasu 	if (wait_for_completion_timeout(&ctrl->edu_done, timeo) <= 0) {
1994a5d53ad2SKamal Dasu 		dev_err(ctrl->dev,
1995a5d53ad2SKamal Dasu 			"timeout waiting for EDU; status %#x, error status %#x\n",
1996a5d53ad2SKamal Dasu 			edu_readl(ctrl, EDU_STATUS),
1997a5d53ad2SKamal Dasu 			edu_readl(ctrl, EDU_ERR_STATUS));
1998a5d53ad2SKamal Dasu 	}
1999a5d53ad2SKamal Dasu 
2000a5d53ad2SKamal Dasu 	dma_unmap_single(ctrl->dev, pa, len, dir);
2001a5d53ad2SKamal Dasu 
2002a0719126SKamal Dasu 	/* read last subpage oob */
2003a0719126SKamal Dasu 	if (ctrl->oob && (ctrl->edu_cmd == EDU_CMD_READ)) {
2004a0719126SKamal Dasu 		ctrl->oob += read_oob_from_regs(ctrl,
2005a0719126SKamal Dasu 						1,
2006a0719126SKamal Dasu 						ctrl->oob, ctrl->sas,
2007a0719126SKamal Dasu 						ctrl->sector_size_1k);
2008a0719126SKamal Dasu 	}
2009a0719126SKamal Dasu 
2010a5d53ad2SKamal Dasu 	/* for program page check NAND status */
2011a5d53ad2SKamal Dasu 	if (((brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
2012a5d53ad2SKamal Dasu 	      INTFC_FLASH_STATUS) & NAND_STATUS_FAIL) &&
2013a5d53ad2SKamal Dasu 	    edu_cmd == EDU_CMD_WRITE) {
2014a5d53ad2SKamal Dasu 		dev_info(ctrl->dev, "program failed at %llx\n",
2015a5d53ad2SKamal Dasu 			 (unsigned long long)addr);
2016a5d53ad2SKamal Dasu 		ret = -EIO;
2017a5d53ad2SKamal Dasu 	}
2018a5d53ad2SKamal Dasu 
2019a5d53ad2SKamal Dasu 	/* Make sure the EDU status is clean */
2020a5d53ad2SKamal Dasu 	if (edu_readl(ctrl, EDU_STATUS) & EDU_STATUS_ACTIVE)
2021a5d53ad2SKamal Dasu 		dev_warn(ctrl->dev, "EDU still active: %#x\n",
2022a5d53ad2SKamal Dasu 			 edu_readl(ctrl, EDU_STATUS));
2023a5d53ad2SKamal Dasu 
2024a5d53ad2SKamal Dasu 	if (unlikely(edu_readl(ctrl, EDU_ERR_STATUS) & EDU_ERR_STATUS_ERRACK)) {
2025a5d53ad2SKamal Dasu 		dev_warn(ctrl->dev, "EDU RBUS error at addr %llx\n",
2026a5d53ad2SKamal Dasu 			 (unsigned long long)addr);
2027a5d53ad2SKamal Dasu 		ret = -EIO;
2028a5d53ad2SKamal Dasu 	}
2029a5d53ad2SKamal Dasu 
2030a5d53ad2SKamal Dasu 	ctrl->edu_pending = false;
2031a5d53ad2SKamal Dasu 	brcmnand_edu_init(ctrl);
2032a5d53ad2SKamal Dasu 	edu_writel(ctrl, EDU_STOP, 0); /* force stop */
2033a5d53ad2SKamal Dasu 	edu_readl(ctrl, EDU_STOP);
2034a5d53ad2SKamal Dasu 
20354551e78aSKamal Dasu 	if (!ret && edu_cmd == EDU_CMD_READ) {
20364551e78aSKamal Dasu 		u64 err_addr = 0;
20374551e78aSKamal Dasu 
20384551e78aSKamal Dasu 		/*
20394551e78aSKamal Dasu 		 * check for ECC errors here, subpage ECC errors are
20404551e78aSKamal Dasu 		 * retained in ECC error address register
20414551e78aSKamal Dasu 		 */
20424551e78aSKamal Dasu 		err_addr = brcmnand_get_uncorrecc_addr(ctrl);
20434551e78aSKamal Dasu 		if (!err_addr) {
20444551e78aSKamal Dasu 			err_addr = brcmnand_get_correcc_addr(ctrl);
20454551e78aSKamal Dasu 			if (err_addr)
20464551e78aSKamal Dasu 				ret = -EUCLEAN;
20474551e78aSKamal Dasu 		} else
20484551e78aSKamal Dasu 			ret = -EBADMSG;
20494551e78aSKamal Dasu 	}
20504551e78aSKamal Dasu 
2051a5d53ad2SKamal Dasu 	return ret;
2052a5d53ad2SKamal Dasu }
2053a5d53ad2SKamal Dasu 
2054fa985e22SLee Jones /*
205593db446aSBoris Brezillon  * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
205693db446aSBoris Brezillon  * following ahead of time:
205793db446aSBoris Brezillon  *  - Is this descriptor the beginning or end of a linked list?
205893db446aSBoris Brezillon  *  - What is the (DMA) address of the next descriptor in the linked list?
205993db446aSBoris Brezillon  */
brcmnand_fill_dma_desc(struct brcmnand_host * host,struct brcm_nand_dma_desc * desc,u64 addr,dma_addr_t buf,u32 len,u8 dma_cmd,bool begin,bool end,dma_addr_t next_desc)206093db446aSBoris Brezillon static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
206193db446aSBoris Brezillon 				  struct brcm_nand_dma_desc *desc, u64 addr,
206293db446aSBoris Brezillon 				  dma_addr_t buf, u32 len, u8 dma_cmd,
206393db446aSBoris Brezillon 				  bool begin, bool end,
206493db446aSBoris Brezillon 				  dma_addr_t next_desc)
206593db446aSBoris Brezillon {
206693db446aSBoris Brezillon 	memset(desc, 0, sizeof(*desc));
206793db446aSBoris Brezillon 	/* Descriptors are written in native byte order (wordwise) */
206893db446aSBoris Brezillon 	desc->next_desc = lower_32_bits(next_desc);
206993db446aSBoris Brezillon 	desc->next_desc_ext = upper_32_bits(next_desc);
207093db446aSBoris Brezillon 	desc->cmd_irq = (dma_cmd << 24) |
207193db446aSBoris Brezillon 		(end ? (0x03 << 8) : 0) | /* IRQ | STOP */
207293db446aSBoris Brezillon 		(!!begin) | ((!!end) << 1); /* head, tail */
207393db446aSBoris Brezillon #ifdef CONFIG_CPU_BIG_ENDIAN
207493db446aSBoris Brezillon 	desc->cmd_irq |= 0x01 << 12;
207593db446aSBoris Brezillon #endif
207693db446aSBoris Brezillon 	desc->dram_addr = lower_32_bits(buf);
207793db446aSBoris Brezillon 	desc->dram_addr_ext = upper_32_bits(buf);
207893db446aSBoris Brezillon 	desc->tfr_len = len;
207993db446aSBoris Brezillon 	desc->total_len = len;
208093db446aSBoris Brezillon 	desc->flash_addr = lower_32_bits(addr);
208193db446aSBoris Brezillon 	desc->flash_addr_ext = upper_32_bits(addr);
208293db446aSBoris Brezillon 	desc->cs = host->cs;
208393db446aSBoris Brezillon 	desc->status_valid = 0x01;
208493db446aSBoris Brezillon 	return 0;
208593db446aSBoris Brezillon }
208693db446aSBoris Brezillon 
2087fa985e22SLee Jones /*
208893db446aSBoris Brezillon  * Kick the FLASH_DMA engine, with a given DMA descriptor
208993db446aSBoris Brezillon  */
brcmnand_dma_run(struct brcmnand_host * host,dma_addr_t desc)209093db446aSBoris Brezillon static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
209193db446aSBoris Brezillon {
209293db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
209393db446aSBoris Brezillon 	unsigned long timeo = msecs_to_jiffies(100);
209493db446aSBoris Brezillon 
209593db446aSBoris Brezillon 	flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
209693db446aSBoris Brezillon 	(void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
209783156c1cSKamal Dasu 	if (ctrl->nand_version > 0x0602) {
209883156c1cSKamal Dasu 		flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT,
209983156c1cSKamal Dasu 				 upper_32_bits(desc));
210093db446aSBoris Brezillon 		(void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
210183156c1cSKamal Dasu 	}
210293db446aSBoris Brezillon 
210393db446aSBoris Brezillon 	/* Start FLASH_DMA engine */
210493db446aSBoris Brezillon 	ctrl->dma_pending = true;
210593db446aSBoris Brezillon 	mb(); /* flush previous writes */
210693db446aSBoris Brezillon 	flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
210793db446aSBoris Brezillon 
210893db446aSBoris Brezillon 	if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
210993db446aSBoris Brezillon 		dev_err(ctrl->dev,
211093db446aSBoris Brezillon 				"timeout waiting for DMA; status %#x, error status %#x\n",
211193db446aSBoris Brezillon 				flash_dma_readl(ctrl, FLASH_DMA_STATUS),
211293db446aSBoris Brezillon 				flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
211393db446aSBoris Brezillon 	}
211493db446aSBoris Brezillon 	ctrl->dma_pending = false;
211593db446aSBoris Brezillon 	flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
211693db446aSBoris Brezillon }
211793db446aSBoris Brezillon 
brcmnand_dma_trans(struct brcmnand_host * host,u64 addr,u32 * buf,u8 * oob,u32 len,u8 dma_cmd)211893db446aSBoris Brezillon static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
2119a0719126SKamal Dasu 			      u8 *oob, u32 len, u8 dma_cmd)
212093db446aSBoris Brezillon {
212193db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
212293db446aSBoris Brezillon 	dma_addr_t buf_pa;
212393db446aSBoris Brezillon 	int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
212493db446aSBoris Brezillon 
212593db446aSBoris Brezillon 	buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
212693db446aSBoris Brezillon 	if (dma_mapping_error(ctrl->dev, buf_pa)) {
212793db446aSBoris Brezillon 		dev_err(ctrl->dev, "unable to map buffer for DMA\n");
212893db446aSBoris Brezillon 		return -ENOMEM;
212993db446aSBoris Brezillon 	}
213093db446aSBoris Brezillon 
213193db446aSBoris Brezillon 	brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
213293db446aSBoris Brezillon 				   dma_cmd, true, true, 0);
213393db446aSBoris Brezillon 
213493db446aSBoris Brezillon 	brcmnand_dma_run(host, ctrl->dma_pa);
213593db446aSBoris Brezillon 
213693db446aSBoris Brezillon 	dma_unmap_single(ctrl->dev, buf_pa, len, dir);
213793db446aSBoris Brezillon 
213893db446aSBoris Brezillon 	if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
213993db446aSBoris Brezillon 		return -EBADMSG;
214093db446aSBoris Brezillon 	else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
214193db446aSBoris Brezillon 		return -EUCLEAN;
214293db446aSBoris Brezillon 
214393db446aSBoris Brezillon 	return 0;
214493db446aSBoris Brezillon }
214593db446aSBoris Brezillon 
214693db446aSBoris Brezillon /*
214793db446aSBoris Brezillon  * Assumes proper CS is already set
214893db446aSBoris Brezillon  */
brcmnand_read_by_pio(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,unsigned int trans,u32 * buf,u8 * oob,u64 * err_addr)214993db446aSBoris Brezillon static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
215093db446aSBoris Brezillon 				u64 addr, unsigned int trans, u32 *buf,
215193db446aSBoris Brezillon 				u8 *oob, u64 *err_addr)
215293db446aSBoris Brezillon {
215393db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
215493db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
215593db446aSBoris Brezillon 	int i, j, ret = 0;
215693db446aSBoris Brezillon 
21573c7c1e45SKamal Dasu 	brcmnand_clear_ecc_addr(ctrl);
215893db446aSBoris Brezillon 
215993db446aSBoris Brezillon 	for (i = 0; i < trans; i++, addr += FC_BYTES) {
21603c7c1e45SKamal Dasu 		brcmnand_set_cmd_addr(mtd, addr);
216193db446aSBoris Brezillon 		/* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
216293db446aSBoris Brezillon 		brcmnand_send_cmd(host, CMD_PAGE_READ);
2163f1d46942SBoris Brezillon 		brcmnand_waitfunc(chip);
216493db446aSBoris Brezillon 
216593db446aSBoris Brezillon 		if (likely(buf)) {
216693db446aSBoris Brezillon 			brcmnand_soc_data_bus_prepare(ctrl->soc, false);
216793db446aSBoris Brezillon 
216893db446aSBoris Brezillon 			for (j = 0; j < FC_WORDS; j++, buf++)
216993db446aSBoris Brezillon 				*buf = brcmnand_read_fc(ctrl, j);
217093db446aSBoris Brezillon 
217193db446aSBoris Brezillon 			brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
217293db446aSBoris Brezillon 		}
217393db446aSBoris Brezillon 
217493db446aSBoris Brezillon 		if (oob)
217593db446aSBoris Brezillon 			oob += read_oob_from_regs(ctrl, i, oob,
217693db446aSBoris Brezillon 					mtd->oobsize / trans,
217793db446aSBoris Brezillon 					host->hwcfg.sector_size_1k);
217893db446aSBoris Brezillon 
217936415a79Sdavid regan 		if (ret != -EBADMSG) {
21803c7c1e45SKamal Dasu 			*err_addr = brcmnand_get_uncorrecc_addr(ctrl);
21813c7c1e45SKamal Dasu 
218293db446aSBoris Brezillon 			if (*err_addr)
218393db446aSBoris Brezillon 				ret = -EBADMSG;
218493db446aSBoris Brezillon 		}
218593db446aSBoris Brezillon 
218693db446aSBoris Brezillon 		if (!ret) {
21873c7c1e45SKamal Dasu 			*err_addr = brcmnand_get_correcc_addr(ctrl);
21883c7c1e45SKamal Dasu 
218993db446aSBoris Brezillon 			if (*err_addr)
219093db446aSBoris Brezillon 				ret = -EUCLEAN;
219193db446aSBoris Brezillon 		}
219293db446aSBoris Brezillon 	}
219393db446aSBoris Brezillon 
219493db446aSBoris Brezillon 	return ret;
219593db446aSBoris Brezillon }
219693db446aSBoris Brezillon 
219793db446aSBoris Brezillon /*
219893db446aSBoris Brezillon  * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
219993db446aSBoris Brezillon  * error
220093db446aSBoris Brezillon  *
220193db446aSBoris Brezillon  * Because the HW ECC signals an ECC error if an erase paged has even a single
220293db446aSBoris Brezillon  * bitflip, we must check each ECC error to see if it is actually an erased
220393db446aSBoris Brezillon  * page with bitflips, not a truly corrupted page.
220493db446aSBoris Brezillon  *
220593db446aSBoris Brezillon  * On a real error, return a negative error code (-EBADMSG for ECC error), and
220693db446aSBoris Brezillon  * buf will contain raw data.
220793db446aSBoris Brezillon  * Otherwise, buf gets filled with 0xffs and return the maximum number of
220893db446aSBoris Brezillon  * bitflips-per-ECC-sector to the caller.
220993db446aSBoris Brezillon  *
221093db446aSBoris Brezillon  */
brcmstb_nand_verify_erased_page(struct mtd_info * mtd,struct nand_chip * chip,void * buf,u64 addr)221193db446aSBoris Brezillon static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
221293db446aSBoris Brezillon 		  struct nand_chip *chip, void *buf, u64 addr)
221393db446aSBoris Brezillon {
2214dcb351c0SÁlvaro Fernández Rojas 	struct mtd_oob_region ecc;
2215dcb351c0SÁlvaro Fernández Rojas 	int i;
221693db446aSBoris Brezillon 	int bitflips = 0;
221793db446aSBoris Brezillon 	int page = addr >> chip->page_shift;
221893db446aSBoris Brezillon 	int ret;
2219dcb351c0SÁlvaro Fernández Rojas 	void *ecc_bytes;
22207f852cc1SClaire Lin 	void *ecc_chunk;
222193db446aSBoris Brezillon 
2222eeab7174SBoris Brezillon 	if (!buf)
2223eeab7174SBoris Brezillon 		buf = nand_get_data_buf(chip);
222493db446aSBoris Brezillon 
222593db446aSBoris Brezillon 	/* read without ecc for verification */
2226b9761687SBoris Brezillon 	ret = chip->ecc.read_page_raw(chip, buf, true, page);
222793db446aSBoris Brezillon 	if (ret)
222893db446aSBoris Brezillon 		return ret;
222993db446aSBoris Brezillon 
2230dcb351c0SÁlvaro Fernández Rojas 	for (i = 0; i < chip->ecc.steps; i++) {
22317f852cc1SClaire Lin 		ecc_chunk = buf + chip->ecc.size * i;
2232dcb351c0SÁlvaro Fernández Rojas 
2233dcb351c0SÁlvaro Fernández Rojas 		mtd_ooblayout_ecc(mtd, i, &ecc);
2234dcb351c0SÁlvaro Fernández Rojas 		ecc_bytes = chip->oob_poi + ecc.offset;
2235dcb351c0SÁlvaro Fernández Rojas 
2236dcb351c0SÁlvaro Fernández Rojas 		ret = nand_check_erased_ecc_chunk(ecc_chunk, chip->ecc.size,
2237dcb351c0SÁlvaro Fernández Rojas 						  ecc_bytes, ecc.length,
2238dcb351c0SÁlvaro Fernández Rojas 						  NULL, 0,
223993db446aSBoris Brezillon 						  chip->ecc.strength);
224093db446aSBoris Brezillon 		if (ret < 0)
224193db446aSBoris Brezillon 			return ret;
224293db446aSBoris Brezillon 
224393db446aSBoris Brezillon 		bitflips = max(bitflips, ret);
224493db446aSBoris Brezillon 	}
224593db446aSBoris Brezillon 
224693db446aSBoris Brezillon 	return bitflips;
224793db446aSBoris Brezillon }
224893db446aSBoris Brezillon 
brcmnand_read(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,unsigned int trans,u32 * buf,u8 * oob)224993db446aSBoris Brezillon static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
225093db446aSBoris Brezillon 			 u64 addr, unsigned int trans, u32 *buf, u8 *oob)
225193db446aSBoris Brezillon {
225293db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
225393db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
225493db446aSBoris Brezillon 	u64 err_addr = 0;
225593db446aSBoris Brezillon 	int err;
225693db446aSBoris Brezillon 	bool retry = true;
22574551e78aSKamal Dasu 	bool edu_err = false;
225893db446aSBoris Brezillon 
225993db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
226093db446aSBoris Brezillon 
226193db446aSBoris Brezillon try_dmaread:
22623c7c1e45SKamal Dasu 	brcmnand_clear_ecc_addr(ctrl);
226393db446aSBoris Brezillon 
2264a0719126SKamal Dasu 	if (ctrl->dma_trans && (has_edu(ctrl) || !oob) &&
2265a0719126SKamal Dasu 	    flash_dma_buf_ok(buf)) {
2266a0719126SKamal Dasu 		err = ctrl->dma_trans(host, addr, buf, oob,
2267a5d53ad2SKamal Dasu 				      trans * FC_BYTES,
226893db446aSBoris Brezillon 				      CMD_PAGE_READ);
2269a5d53ad2SKamal Dasu 
227093db446aSBoris Brezillon 		if (err) {
227193db446aSBoris Brezillon 			if (mtd_is_bitflip_or_eccerr(err))
227293db446aSBoris Brezillon 				err_addr = addr;
227393db446aSBoris Brezillon 			else
227493db446aSBoris Brezillon 				return -EIO;
227593db446aSBoris Brezillon 		}
22764551e78aSKamal Dasu 
22774551e78aSKamal Dasu 		if (has_edu(ctrl) && err_addr)
22784551e78aSKamal Dasu 			edu_err = true;
22794551e78aSKamal Dasu 
228093db446aSBoris Brezillon 	} else {
228193db446aSBoris Brezillon 		if (oob)
228293db446aSBoris Brezillon 			memset(oob, 0x99, mtd->oobsize);
228393db446aSBoris Brezillon 
228493db446aSBoris Brezillon 		err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
228593db446aSBoris Brezillon 					       oob, &err_addr);
228693db446aSBoris Brezillon 	}
228793db446aSBoris Brezillon 
228893db446aSBoris Brezillon 	if (mtd_is_eccerr(err)) {
228993db446aSBoris Brezillon 		/*
229093db446aSBoris Brezillon 		 * On controller version and 7.0, 7.1 , DMA read after a
229193db446aSBoris Brezillon 		 * prior PIO read that reported uncorrectable error,
229293db446aSBoris Brezillon 		 * the DMA engine captures this error following DMA read
229393db446aSBoris Brezillon 		 * cleared only on subsequent DMA read, so just retry once
229493db446aSBoris Brezillon 		 * to clear a possible false error reported for current DMA
229593db446aSBoris Brezillon 		 * read
229693db446aSBoris Brezillon 		 */
229793db446aSBoris Brezillon 		if ((ctrl->nand_version == 0x0700) ||
229893db446aSBoris Brezillon 		    (ctrl->nand_version == 0x0701)) {
229993db446aSBoris Brezillon 			if (retry) {
230093db446aSBoris Brezillon 				retry = false;
230193db446aSBoris Brezillon 				goto try_dmaread;
230293db446aSBoris Brezillon 			}
230393db446aSBoris Brezillon 		}
230493db446aSBoris Brezillon 
230593db446aSBoris Brezillon 		/*
230693db446aSBoris Brezillon 		 * Controller version 7.2 has hw encoder to detect erased page
230793db446aSBoris Brezillon 		 * bitflips, apply sw verification for older controllers only
230893db446aSBoris Brezillon 		 */
230993db446aSBoris Brezillon 		if (ctrl->nand_version < 0x0702) {
231093db446aSBoris Brezillon 			err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
231193db446aSBoris Brezillon 							      addr);
231293db446aSBoris Brezillon 			/* erased page bitflips corrected */
231393db446aSBoris Brezillon 			if (err >= 0)
231493db446aSBoris Brezillon 				return err;
231593db446aSBoris Brezillon 		}
231693db446aSBoris Brezillon 
231793db446aSBoris Brezillon 		dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
231893db446aSBoris Brezillon 			(unsigned long long)err_addr);
231993db446aSBoris Brezillon 		mtd->ecc_stats.failed++;
232093db446aSBoris Brezillon 		/* NAND layer expects zero on ECC errors */
232193db446aSBoris Brezillon 		return 0;
232293db446aSBoris Brezillon 	}
232393db446aSBoris Brezillon 
232493db446aSBoris Brezillon 	if (mtd_is_bitflip(err)) {
232593db446aSBoris Brezillon 		unsigned int corrected = brcmnand_count_corrected(ctrl);
232693db446aSBoris Brezillon 
23274551e78aSKamal Dasu 		/* in case of EDU correctable error we read again using PIO */
23284551e78aSKamal Dasu 		if (edu_err)
23294551e78aSKamal Dasu 			err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
23304551e78aSKamal Dasu 						   oob, &err_addr);
23314551e78aSKamal Dasu 
233293db446aSBoris Brezillon 		dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
233393db446aSBoris Brezillon 			(unsigned long long)err_addr);
233493db446aSBoris Brezillon 		mtd->ecc_stats.corrected += corrected;
233593db446aSBoris Brezillon 		/* Always exceed the software-imposed threshold */
233693db446aSBoris Brezillon 		return max(mtd->bitflip_threshold, corrected);
233793db446aSBoris Brezillon 	}
233893db446aSBoris Brezillon 
233993db446aSBoris Brezillon 	return 0;
234093db446aSBoris Brezillon }
234193db446aSBoris Brezillon 
brcmnand_read_page(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)2342b9761687SBoris Brezillon static int brcmnand_read_page(struct nand_chip *chip, uint8_t *buf,
2343b9761687SBoris Brezillon 			      int oob_required, int page)
234493db446aSBoris Brezillon {
2345b9761687SBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
234693db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
234793db446aSBoris Brezillon 	u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
234893db446aSBoris Brezillon 
234993db446aSBoris Brezillon 	nand_read_page_op(chip, page, 0, NULL, 0);
235093db446aSBoris Brezillon 
235193db446aSBoris Brezillon 	return brcmnand_read(mtd, chip, host->last_addr,
235293db446aSBoris Brezillon 			mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
235393db446aSBoris Brezillon }
235493db446aSBoris Brezillon 
brcmnand_read_page_raw(struct nand_chip * chip,uint8_t * buf,int oob_required,int page)2355b9761687SBoris Brezillon static int brcmnand_read_page_raw(struct nand_chip *chip, uint8_t *buf,
2356b9761687SBoris Brezillon 				  int oob_required, int page)
235793db446aSBoris Brezillon {
235893db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
2359b9761687SBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
236093db446aSBoris Brezillon 	u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
236193db446aSBoris Brezillon 	int ret;
236293db446aSBoris Brezillon 
236393db446aSBoris Brezillon 	nand_read_page_op(chip, page, 0, NULL, 0);
236493db446aSBoris Brezillon 
236593db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 0);
236693db446aSBoris Brezillon 	ret = brcmnand_read(mtd, chip, host->last_addr,
236793db446aSBoris Brezillon 			mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
236893db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 1);
236993db446aSBoris Brezillon 	return ret;
237093db446aSBoris Brezillon }
237193db446aSBoris Brezillon 
brcmnand_read_oob(struct nand_chip * chip,int page)2372b9761687SBoris Brezillon static int brcmnand_read_oob(struct nand_chip *chip, int page)
237393db446aSBoris Brezillon {
2374b9761687SBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
2375b9761687SBoris Brezillon 
237693db446aSBoris Brezillon 	return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
237793db446aSBoris Brezillon 			mtd->writesize >> FC_SHIFT,
237893db446aSBoris Brezillon 			NULL, (u8 *)chip->oob_poi);
237993db446aSBoris Brezillon }
238093db446aSBoris Brezillon 
brcmnand_read_oob_raw(struct nand_chip * chip,int page)2381b9761687SBoris Brezillon static int brcmnand_read_oob_raw(struct nand_chip *chip, int page)
238293db446aSBoris Brezillon {
2383b9761687SBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
238493db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
238593db446aSBoris Brezillon 
238693db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 0);
238793db446aSBoris Brezillon 	brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
238893db446aSBoris Brezillon 		mtd->writesize >> FC_SHIFT,
238993db446aSBoris Brezillon 		NULL, (u8 *)chip->oob_poi);
239093db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 1);
239193db446aSBoris Brezillon 	return 0;
239293db446aSBoris Brezillon }
239393db446aSBoris Brezillon 
brcmnand_write(struct mtd_info * mtd,struct nand_chip * chip,u64 addr,const u32 * buf,u8 * oob)239493db446aSBoris Brezillon static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
239593db446aSBoris Brezillon 			  u64 addr, const u32 *buf, u8 *oob)
239693db446aSBoris Brezillon {
239793db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
239893db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
239993db446aSBoris Brezillon 	unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
240093db446aSBoris Brezillon 	int status, ret = 0;
240193db446aSBoris Brezillon 
240293db446aSBoris Brezillon 	dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
240393db446aSBoris Brezillon 
240493db446aSBoris Brezillon 	if (unlikely((unsigned long)buf & 0x03)) {
240593db446aSBoris Brezillon 		dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
240693db446aSBoris Brezillon 		buf = (u32 *)((unsigned long)buf & ~0x03);
240793db446aSBoris Brezillon 	}
240893db446aSBoris Brezillon 
240993db446aSBoris Brezillon 	brcmnand_wp(mtd, 0);
241093db446aSBoris Brezillon 
241193db446aSBoris Brezillon 	for (i = 0; i < ctrl->max_oob; i += 4)
241293db446aSBoris Brezillon 		oob_reg_write(ctrl, i, 0xffffffff);
241393db446aSBoris Brezillon 
241422ca05b8SKamal Dasu 	if (mtd->oops_panic_write)
241522ca05b8SKamal Dasu 		/* switch to interrupt polling and PIO mode */
241622ca05b8SKamal Dasu 		disable_ctrl_irqs(ctrl);
241722ca05b8SKamal Dasu 
2418a0719126SKamal Dasu 	if (use_dma(ctrl) && (has_edu(ctrl) || !oob) && flash_dma_buf_ok(buf)) {
2419a0719126SKamal Dasu 		if (ctrl->dma_trans(host, addr, (u32 *)buf, oob, mtd->writesize,
2420a5d53ad2SKamal Dasu 				    CMD_PROGRAM_PAGE))
2421a5d53ad2SKamal Dasu 
242293db446aSBoris Brezillon 			ret = -EIO;
2423a5d53ad2SKamal Dasu 
242493db446aSBoris Brezillon 		goto out;
242593db446aSBoris Brezillon 	}
242693db446aSBoris Brezillon 
242793db446aSBoris Brezillon 	for (i = 0; i < trans; i++, addr += FC_BYTES) {
242893db446aSBoris Brezillon 		/* full address MUST be set before populating FC */
24293c7c1e45SKamal Dasu 		brcmnand_set_cmd_addr(mtd, addr);
243093db446aSBoris Brezillon 
243193db446aSBoris Brezillon 		if (buf) {
243293db446aSBoris Brezillon 			brcmnand_soc_data_bus_prepare(ctrl->soc, false);
243393db446aSBoris Brezillon 
243493db446aSBoris Brezillon 			for (j = 0; j < FC_WORDS; j++, buf++)
243593db446aSBoris Brezillon 				brcmnand_write_fc(ctrl, j, *buf);
243693db446aSBoris Brezillon 
243793db446aSBoris Brezillon 			brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
243893db446aSBoris Brezillon 		} else if (oob) {
243993db446aSBoris Brezillon 			for (j = 0; j < FC_WORDS; j++)
244093db446aSBoris Brezillon 				brcmnand_write_fc(ctrl, j, 0xffffffff);
244193db446aSBoris Brezillon 		}
244293db446aSBoris Brezillon 
244393db446aSBoris Brezillon 		if (oob) {
244493db446aSBoris Brezillon 			oob += write_oob_to_regs(ctrl, i, oob,
244593db446aSBoris Brezillon 					mtd->oobsize / trans,
244693db446aSBoris Brezillon 					host->hwcfg.sector_size_1k);
244793db446aSBoris Brezillon 		}
244893db446aSBoris Brezillon 
244993db446aSBoris Brezillon 		/* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
245093db446aSBoris Brezillon 		brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
2451f1d46942SBoris Brezillon 		status = brcmnand_waitfunc(chip);
245293db446aSBoris Brezillon 
245393db446aSBoris Brezillon 		if (status & NAND_STATUS_FAIL) {
245493db446aSBoris Brezillon 			dev_info(ctrl->dev, "program failed at %llx\n",
245593db446aSBoris Brezillon 				(unsigned long long)addr);
245693db446aSBoris Brezillon 			ret = -EIO;
245793db446aSBoris Brezillon 			goto out;
245893db446aSBoris Brezillon 		}
245993db446aSBoris Brezillon 	}
246093db446aSBoris Brezillon out:
246193db446aSBoris Brezillon 	brcmnand_wp(mtd, 1);
246293db446aSBoris Brezillon 	return ret;
246393db446aSBoris Brezillon }
246493db446aSBoris Brezillon 
brcmnand_write_page(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)2465767eb6fbSBoris Brezillon static int brcmnand_write_page(struct nand_chip *chip, const uint8_t *buf,
2466767eb6fbSBoris Brezillon 			       int oob_required, int page)
246793db446aSBoris Brezillon {
2468767eb6fbSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
246993db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
247093db446aSBoris Brezillon 	void *oob = oob_required ? chip->oob_poi : NULL;
247193db446aSBoris Brezillon 
247293db446aSBoris Brezillon 	nand_prog_page_begin_op(chip, page, 0, NULL, 0);
247393db446aSBoris Brezillon 	brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
247493db446aSBoris Brezillon 
247593db446aSBoris Brezillon 	return nand_prog_page_end_op(chip);
247693db446aSBoris Brezillon }
247793db446aSBoris Brezillon 
brcmnand_write_page_raw(struct nand_chip * chip,const uint8_t * buf,int oob_required,int page)2478767eb6fbSBoris Brezillon static int brcmnand_write_page_raw(struct nand_chip *chip, const uint8_t *buf,
247993db446aSBoris Brezillon 				   int oob_required, int page)
248093db446aSBoris Brezillon {
2481767eb6fbSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
248293db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
248393db446aSBoris Brezillon 	void *oob = oob_required ? chip->oob_poi : NULL;
248493db446aSBoris Brezillon 
248593db446aSBoris Brezillon 	nand_prog_page_begin_op(chip, page, 0, NULL, 0);
248693db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 0);
248793db446aSBoris Brezillon 	brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
248893db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 1);
248993db446aSBoris Brezillon 
249093db446aSBoris Brezillon 	return nand_prog_page_end_op(chip);
249193db446aSBoris Brezillon }
249293db446aSBoris Brezillon 
brcmnand_write_oob(struct nand_chip * chip,int page)2493767eb6fbSBoris Brezillon static int brcmnand_write_oob(struct nand_chip *chip, int page)
249493db446aSBoris Brezillon {
2495767eb6fbSBoris Brezillon 	return brcmnand_write(nand_to_mtd(chip), chip,
2496767eb6fbSBoris Brezillon 			      (u64)page << chip->page_shift, NULL,
2497767eb6fbSBoris Brezillon 			      chip->oob_poi);
249893db446aSBoris Brezillon }
249993db446aSBoris Brezillon 
brcmnand_write_oob_raw(struct nand_chip * chip,int page)2500767eb6fbSBoris Brezillon static int brcmnand_write_oob_raw(struct nand_chip *chip, int page)
250193db446aSBoris Brezillon {
2502767eb6fbSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(chip);
250393db446aSBoris Brezillon 	struct brcmnand_host *host = nand_get_controller_data(chip);
250493db446aSBoris Brezillon 	int ret;
250593db446aSBoris Brezillon 
250693db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 0);
250793db446aSBoris Brezillon 	ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
250893db446aSBoris Brezillon 				 (u8 *)chip->oob_poi);
250993db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 1);
251093db446aSBoris Brezillon 
251193db446aSBoris Brezillon 	return ret;
251293db446aSBoris Brezillon }
251393db446aSBoris Brezillon 
251493db446aSBoris Brezillon /***********************************************************************
251593db446aSBoris Brezillon  * Per-CS setup (1 NAND device)
251693db446aSBoris Brezillon  ***********************************************************************/
251793db446aSBoris Brezillon 
brcmnand_set_cfg(struct brcmnand_host * host,struct brcmnand_cfg * cfg)251893db446aSBoris Brezillon static int brcmnand_set_cfg(struct brcmnand_host *host,
251993db446aSBoris Brezillon 			    struct brcmnand_cfg *cfg)
252093db446aSBoris Brezillon {
252193db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
252293db446aSBoris Brezillon 	struct nand_chip *chip = &host->chip;
252393db446aSBoris Brezillon 	u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
252493db446aSBoris Brezillon 	u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
252593db446aSBoris Brezillon 			BRCMNAND_CS_CFG_EXT);
252693db446aSBoris Brezillon 	u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
252793db446aSBoris Brezillon 			BRCMNAND_CS_ACC_CONTROL);
252893db446aSBoris Brezillon 	u8 block_size = 0, page_size = 0, device_size = 0;
252993db446aSBoris Brezillon 	u32 tmp;
253093db446aSBoris Brezillon 
253193db446aSBoris Brezillon 	if (ctrl->block_sizes) {
253293db446aSBoris Brezillon 		int i, found;
253393db446aSBoris Brezillon 
253493db446aSBoris Brezillon 		for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
253593db446aSBoris Brezillon 			if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
253693db446aSBoris Brezillon 				block_size = i;
253793db446aSBoris Brezillon 				found = 1;
253893db446aSBoris Brezillon 			}
253993db446aSBoris Brezillon 		if (!found) {
254093db446aSBoris Brezillon 			dev_warn(ctrl->dev, "invalid block size %u\n",
254193db446aSBoris Brezillon 					cfg->block_size);
254293db446aSBoris Brezillon 			return -EINVAL;
254393db446aSBoris Brezillon 		}
254493db446aSBoris Brezillon 	} else {
254593db446aSBoris Brezillon 		block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
254693db446aSBoris Brezillon 	}
254793db446aSBoris Brezillon 
254893db446aSBoris Brezillon 	if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
254993db446aSBoris Brezillon 				cfg->block_size > ctrl->max_block_size)) {
255093db446aSBoris Brezillon 		dev_warn(ctrl->dev, "invalid block size %u\n",
255193db446aSBoris Brezillon 				cfg->block_size);
255293db446aSBoris Brezillon 		block_size = 0;
255393db446aSBoris Brezillon 	}
255493db446aSBoris Brezillon 
255593db446aSBoris Brezillon 	if (ctrl->page_sizes) {
255693db446aSBoris Brezillon 		int i, found;
255793db446aSBoris Brezillon 
255893db446aSBoris Brezillon 		for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
255993db446aSBoris Brezillon 			if (ctrl->page_sizes[i] == cfg->page_size) {
256093db446aSBoris Brezillon 				page_size = i;
256193db446aSBoris Brezillon 				found = 1;
256293db446aSBoris Brezillon 			}
256393db446aSBoris Brezillon 		if (!found) {
256493db446aSBoris Brezillon 			dev_warn(ctrl->dev, "invalid page size %u\n",
256593db446aSBoris Brezillon 					cfg->page_size);
256693db446aSBoris Brezillon 			return -EINVAL;
256793db446aSBoris Brezillon 		}
256893db446aSBoris Brezillon 	} else {
256993db446aSBoris Brezillon 		page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
257093db446aSBoris Brezillon 	}
257193db446aSBoris Brezillon 
257293db446aSBoris Brezillon 	if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
257393db446aSBoris Brezillon 				cfg->page_size > ctrl->max_page_size)) {
257493db446aSBoris Brezillon 		dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
257593db446aSBoris Brezillon 		return -EINVAL;
257693db446aSBoris Brezillon 	}
257793db446aSBoris Brezillon 
257893db446aSBoris Brezillon 	if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
257993db446aSBoris Brezillon 		dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
258093db446aSBoris Brezillon 			(unsigned long long)cfg->device_size);
258193db446aSBoris Brezillon 		return -EINVAL;
258293db446aSBoris Brezillon 	}
258393db446aSBoris Brezillon 	device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
258493db446aSBoris Brezillon 
258593db446aSBoris Brezillon 	tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
258693db446aSBoris Brezillon 		(cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
258793db446aSBoris Brezillon 		(cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
258893db446aSBoris Brezillon 		(!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
258993db446aSBoris Brezillon 		(device_size << CFG_DEVICE_SIZE_SHIFT);
259093db446aSBoris Brezillon 	if (cfg_offs == cfg_ext_offs) {
25917e7c7df5SÁlvaro Fernández Rojas 		tmp |= (page_size << ctrl->page_size_shift) |
259293db446aSBoris Brezillon 		       (block_size << CFG_BLK_SIZE_SHIFT);
259393db446aSBoris Brezillon 		nand_writereg(ctrl, cfg_offs, tmp);
259493db446aSBoris Brezillon 	} else {
259593db446aSBoris Brezillon 		nand_writereg(ctrl, cfg_offs, tmp);
259693db446aSBoris Brezillon 		tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
259793db446aSBoris Brezillon 		      (block_size << CFG_EXT_BLK_SIZE_SHIFT);
259893db446aSBoris Brezillon 		nand_writereg(ctrl, cfg_ext_offs, tmp);
259993db446aSBoris Brezillon 	}
260093db446aSBoris Brezillon 
260193db446aSBoris Brezillon 	tmp = nand_readreg(ctrl, acc_control_offs);
260293db446aSBoris Brezillon 	tmp &= ~brcmnand_ecc_level_mask(ctrl);
260393db446aSBoris Brezillon 	tmp &= ~brcmnand_spare_area_mask(ctrl);
26047e7c7df5SÁlvaro Fernández Rojas 	if (ctrl->nand_version >= 0x0302) {
26052ec2839aSWilliam Zhang 		tmp |= cfg->ecc_level << ctrl->ecc_level_shift;
260693db446aSBoris Brezillon 		tmp |= cfg->spare_area_size;
26077e7c7df5SÁlvaro Fernández Rojas 	}
260893db446aSBoris Brezillon 	nand_writereg(ctrl, acc_control_offs, tmp);
260993db446aSBoris Brezillon 
261093db446aSBoris Brezillon 	brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
261193db446aSBoris Brezillon 
261293db446aSBoris Brezillon 	/* threshold = ceil(BCH-level * 0.75) */
261393db446aSBoris Brezillon 	brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
261493db446aSBoris Brezillon 
261593db446aSBoris Brezillon 	return 0;
261693db446aSBoris Brezillon }
261793db446aSBoris Brezillon 
brcmnand_print_cfg(struct brcmnand_host * host,char * buf,struct brcmnand_cfg * cfg)261893db446aSBoris Brezillon static void brcmnand_print_cfg(struct brcmnand_host *host,
261993db446aSBoris Brezillon 			       char *buf, struct brcmnand_cfg *cfg)
262093db446aSBoris Brezillon {
262193db446aSBoris Brezillon 	buf += sprintf(buf,
262293db446aSBoris Brezillon 		"%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
262393db446aSBoris Brezillon 		(unsigned long long)cfg->device_size >> 20,
262493db446aSBoris Brezillon 		cfg->block_size >> 10,
262593db446aSBoris Brezillon 		cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
262693db446aSBoris Brezillon 		cfg->page_size >= 1024 ? "KiB" : "B",
262793db446aSBoris Brezillon 		cfg->spare_area_size, cfg->device_width);
262893db446aSBoris Brezillon 
262993db446aSBoris Brezillon 	/* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
263093db446aSBoris Brezillon 	if (is_hamming_ecc(host->ctrl, cfg))
263193db446aSBoris Brezillon 		sprintf(buf, ", Hamming ECC");
263293db446aSBoris Brezillon 	else if (cfg->sector_size_1k)
263393db446aSBoris Brezillon 		sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
263493db446aSBoris Brezillon 	else
263593db446aSBoris Brezillon 		sprintf(buf, ", BCH-%u", cfg->ecc_level);
263693db446aSBoris Brezillon }
263793db446aSBoris Brezillon 
263893db446aSBoris Brezillon /*
263993db446aSBoris Brezillon  * Minimum number of bytes to address a page. Calculated as:
264093db446aSBoris Brezillon  *     roundup(log2(size / page-size) / 8)
264193db446aSBoris Brezillon  *
264293db446aSBoris Brezillon  * NB: the following does not "round up" for non-power-of-2 'size'; but this is
264393db446aSBoris Brezillon  *     OK because many other things will break if 'size' is irregular...
264493db446aSBoris Brezillon  */
get_blk_adr_bytes(u64 size,u32 writesize)264593db446aSBoris Brezillon static inline int get_blk_adr_bytes(u64 size, u32 writesize)
264693db446aSBoris Brezillon {
264793db446aSBoris Brezillon 	return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
264893db446aSBoris Brezillon }
264993db446aSBoris Brezillon 
brcmnand_setup_dev(struct brcmnand_host * host)265093db446aSBoris Brezillon static int brcmnand_setup_dev(struct brcmnand_host *host)
265193db446aSBoris Brezillon {
265293db446aSBoris Brezillon 	struct mtd_info *mtd = nand_to_mtd(&host->chip);
265393db446aSBoris Brezillon 	struct nand_chip *chip = &host->chip;
265453576c7bSMiquel Raynal 	const struct nand_ecc_props *requirements =
265553576c7bSMiquel Raynal 		nanddev_get_ecc_requirements(&chip->base);
265660177390SWilliam Zhang 	struct nand_memory_organization *memorg =
265760177390SWilliam Zhang 		nanddev_get_memorg(&chip->base);
265893db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
265993db446aSBoris Brezillon 	struct brcmnand_cfg *cfg = &host->hwcfg;
266093db446aSBoris Brezillon 	char msg[128];
266193db446aSBoris Brezillon 	u32 offs, tmp, oob_sector;
266293db446aSBoris Brezillon 	int ret;
266393db446aSBoris Brezillon 
266493db446aSBoris Brezillon 	memset(cfg, 0, sizeof(*cfg));
266593db446aSBoris Brezillon 
266693db446aSBoris Brezillon 	ret = of_property_read_u32(nand_get_flash_node(chip),
266793db446aSBoris Brezillon 				   "brcm,nand-oob-sector-size",
266893db446aSBoris Brezillon 				   &oob_sector);
266993db446aSBoris Brezillon 	if (ret) {
267093db446aSBoris Brezillon 		/* Use detected size */
267193db446aSBoris Brezillon 		cfg->spare_area_size = mtd->oobsize /
267293db446aSBoris Brezillon 					(mtd->writesize >> FC_SHIFT);
267393db446aSBoris Brezillon 	} else {
267493db446aSBoris Brezillon 		cfg->spare_area_size = oob_sector;
267593db446aSBoris Brezillon 	}
267693db446aSBoris Brezillon 	if (cfg->spare_area_size > ctrl->max_oob)
267793db446aSBoris Brezillon 		cfg->spare_area_size = ctrl->max_oob;
267893db446aSBoris Brezillon 	/*
267960177390SWilliam Zhang 	 * Set mtd and memorg oobsize to be consistent with controller's
268060177390SWilliam Zhang 	 * spare_area_size, as the rest is inaccessible.
268193db446aSBoris Brezillon 	 */
268293db446aSBoris Brezillon 	mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
268360177390SWilliam Zhang 	memorg->oobsize = mtd->oobsize;
268493db446aSBoris Brezillon 
268593db446aSBoris Brezillon 	cfg->device_size = mtd->size;
268693db446aSBoris Brezillon 	cfg->block_size = mtd->erasesize;
268793db446aSBoris Brezillon 	cfg->page_size = mtd->writesize;
268893db446aSBoris Brezillon 	cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
268993db446aSBoris Brezillon 	cfg->col_adr_bytes = 2;
269093db446aSBoris Brezillon 	cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
269193db446aSBoris Brezillon 
2692bace41f8SMiquel Raynal 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
269393db446aSBoris Brezillon 		dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2694bace41f8SMiquel Raynal 			chip->ecc.engine_type);
269593db446aSBoris Brezillon 		return -EINVAL;
269693db446aSBoris Brezillon 	}
269793db446aSBoris Brezillon 
2698e0a564aeSMiquel Raynal 	if (chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN) {
269993db446aSBoris Brezillon 		if (chip->ecc.strength == 1 && chip->ecc.size == 512)
270093db446aSBoris Brezillon 			/* Default to Hamming for 1-bit ECC, if unspecified */
2701e0a564aeSMiquel Raynal 			chip->ecc.algo = NAND_ECC_ALGO_HAMMING;
270293db446aSBoris Brezillon 		else
270393db446aSBoris Brezillon 			/* Otherwise, BCH */
2704e0a564aeSMiquel Raynal 			chip->ecc.algo = NAND_ECC_ALGO_BCH;
270593db446aSBoris Brezillon 	}
270693db446aSBoris Brezillon 
2707e0a564aeSMiquel Raynal 	if (chip->ecc.algo == NAND_ECC_ALGO_HAMMING &&
2708e0a564aeSMiquel Raynal 	    (chip->ecc.strength != 1 || chip->ecc.size != 512)) {
270993db446aSBoris Brezillon 		dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
271093db446aSBoris Brezillon 			chip->ecc.strength, chip->ecc.size);
271193db446aSBoris Brezillon 		return -EINVAL;
271293db446aSBoris Brezillon 	}
271393db446aSBoris Brezillon 
2714bace41f8SMiquel Raynal 	if (chip->ecc.engine_type != NAND_ECC_ENGINE_TYPE_NONE &&
271578933218SKamal Dasu 	    (!chip->ecc.size || !chip->ecc.strength)) {
271653576c7bSMiquel Raynal 		if (requirements->step_size && requirements->strength) {
271778933218SKamal Dasu 			/* use detected ECC parameters */
271853576c7bSMiquel Raynal 			chip->ecc.size = requirements->step_size;
271953576c7bSMiquel Raynal 			chip->ecc.strength = requirements->strength;
272078933218SKamal Dasu 			dev_info(ctrl->dev, "Using ECC step-size %d, strength %d\n",
272178933218SKamal Dasu 				chip->ecc.size, chip->ecc.strength);
272278933218SKamal Dasu 		}
272378933218SKamal Dasu 	}
272478933218SKamal Dasu 
272593db446aSBoris Brezillon 	switch (chip->ecc.size) {
272693db446aSBoris Brezillon 	case 512:
2727e0a564aeSMiquel Raynal 		if (chip->ecc.algo == NAND_ECC_ALGO_HAMMING)
272893db446aSBoris Brezillon 			cfg->ecc_level = 15;
272993db446aSBoris Brezillon 		else
273093db446aSBoris Brezillon 			cfg->ecc_level = chip->ecc.strength;
273193db446aSBoris Brezillon 		cfg->sector_size_1k = 0;
273293db446aSBoris Brezillon 		break;
273393db446aSBoris Brezillon 	case 1024:
273493db446aSBoris Brezillon 		if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
273593db446aSBoris Brezillon 			dev_err(ctrl->dev, "1KB sectors not supported\n");
273693db446aSBoris Brezillon 			return -EINVAL;
273793db446aSBoris Brezillon 		}
273893db446aSBoris Brezillon 		if (chip->ecc.strength & 0x1) {
273993db446aSBoris Brezillon 			dev_err(ctrl->dev,
274093db446aSBoris Brezillon 				"odd ECC not supported with 1KB sectors\n");
274193db446aSBoris Brezillon 			return -EINVAL;
274293db446aSBoris Brezillon 		}
274393db446aSBoris Brezillon 
274493db446aSBoris Brezillon 		cfg->ecc_level = chip->ecc.strength >> 1;
274593db446aSBoris Brezillon 		cfg->sector_size_1k = 1;
274693db446aSBoris Brezillon 		break;
274793db446aSBoris Brezillon 	default:
274893db446aSBoris Brezillon 		dev_err(ctrl->dev, "unsupported ECC size: %d\n",
274993db446aSBoris Brezillon 			chip->ecc.size);
275093db446aSBoris Brezillon 		return -EINVAL;
275193db446aSBoris Brezillon 	}
275293db446aSBoris Brezillon 
275393db446aSBoris Brezillon 	cfg->ful_adr_bytes = cfg->blk_adr_bytes;
275493db446aSBoris Brezillon 	if (mtd->writesize > 512)
275593db446aSBoris Brezillon 		cfg->ful_adr_bytes += cfg->col_adr_bytes;
275693db446aSBoris Brezillon 	else
275793db446aSBoris Brezillon 		cfg->ful_adr_bytes += 1;
275893db446aSBoris Brezillon 
275993db446aSBoris Brezillon 	ret = brcmnand_set_cfg(host, cfg);
276093db446aSBoris Brezillon 	if (ret)
276193db446aSBoris Brezillon 		return ret;
276293db446aSBoris Brezillon 
276393db446aSBoris Brezillon 	brcmnand_set_ecc_enabled(host, 1);
276493db446aSBoris Brezillon 
276593db446aSBoris Brezillon 	brcmnand_print_cfg(host, msg, cfg);
276693db446aSBoris Brezillon 	dev_info(ctrl->dev, "detected %s\n", msg);
276793db446aSBoris Brezillon 
276893db446aSBoris Brezillon 	/* Configure ACC_CONTROL */
276993db446aSBoris Brezillon 	offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
277093db446aSBoris Brezillon 	tmp = nand_readreg(ctrl, offs);
277193db446aSBoris Brezillon 	tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
277293db446aSBoris Brezillon 	tmp &= ~ACC_CONTROL_RD_ERASED;
277393db446aSBoris Brezillon 
277493db446aSBoris Brezillon 	/* We need to turn on Read from erased paged protected by ECC */
277593db446aSBoris Brezillon 	if (ctrl->nand_version >= 0x0702)
277693db446aSBoris Brezillon 		tmp |= ACC_CONTROL_RD_ERASED;
277793db446aSBoris Brezillon 	tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
277893db446aSBoris Brezillon 	if (ctrl->features & BRCMNAND_HAS_PREFETCH)
277993db446aSBoris Brezillon 		tmp &= ~ACC_CONTROL_PREFETCH;
278093db446aSBoris Brezillon 
278193db446aSBoris Brezillon 	nand_writereg(ctrl, offs, tmp);
278293db446aSBoris Brezillon 
278393db446aSBoris Brezillon 	return 0;
278493db446aSBoris Brezillon }
278593db446aSBoris Brezillon 
brcmnand_attach_chip(struct nand_chip * chip)27864918b905SMiquel Raynal static int brcmnand_attach_chip(struct nand_chip *chip)
27874918b905SMiquel Raynal {
27884918b905SMiquel Raynal 	struct mtd_info *mtd = nand_to_mtd(chip);
27894918b905SMiquel Raynal 	struct brcmnand_host *host = nand_get_controller_data(chip);
27904918b905SMiquel Raynal 	int ret;
27914918b905SMiquel Raynal 
27924918b905SMiquel Raynal 	chip->options |= NAND_NO_SUBPAGE_WRITE;
27934918b905SMiquel Raynal 	/*
27944918b905SMiquel Raynal 	 * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
27954918b905SMiquel Raynal 	 * to/from, and have nand_base pass us a bounce buffer instead, as
27964918b905SMiquel Raynal 	 * needed.
27974918b905SMiquel Raynal 	 */
2798ce8148d7SMiquel Raynal 	chip->options |= NAND_USES_DMA;
27994918b905SMiquel Raynal 
28004918b905SMiquel Raynal 	if (chip->bbt_options & NAND_BBT_USE_FLASH)
28014918b905SMiquel Raynal 		chip->bbt_options |= NAND_BBT_NO_OOB;
28024918b905SMiquel Raynal 
28034918b905SMiquel Raynal 	if (brcmnand_setup_dev(host))
28044918b905SMiquel Raynal 		return -ENXIO;
28054918b905SMiquel Raynal 
28064918b905SMiquel Raynal 	chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
28074918b905SMiquel Raynal 
28084918b905SMiquel Raynal 	/* only use our internal HW threshold */
28094918b905SMiquel Raynal 	mtd->bitflip_threshold = 1;
28104918b905SMiquel Raynal 
28114918b905SMiquel Raynal 	ret = brcmstb_choose_ecc_layout(host);
28124918b905SMiquel Raynal 
2813f5200c14SÁlvaro Fernández Rojas 	/* If OOB is written with ECC enabled it will cause ECC errors */
2814f5200c14SÁlvaro Fernández Rojas 	if (is_hamming_ecc(host->ctrl, &host->hwcfg)) {
2815f5200c14SÁlvaro Fernández Rojas 		chip->ecc.write_oob = brcmnand_write_oob_raw;
2816f5200c14SÁlvaro Fernández Rojas 		chip->ecc.read_oob = brcmnand_read_oob_raw;
2817f5200c14SÁlvaro Fernández Rojas 	}
2818f5200c14SÁlvaro Fernández Rojas 
28194918b905SMiquel Raynal 	return ret;
28204918b905SMiquel Raynal }
28214918b905SMiquel Raynal 
28224918b905SMiquel Raynal static const struct nand_controller_ops brcmnand_controller_ops = {
28234918b905SMiquel Raynal 	.attach_chip = brcmnand_attach_chip,
28244918b905SMiquel Raynal };
28254918b905SMiquel Raynal 
brcmnand_init_cs(struct brcmnand_host * host,const char * const * part_probe_types)28268e591300SFlorian Fainelli static int brcmnand_init_cs(struct brcmnand_host *host,
28278e591300SFlorian Fainelli 			    const char * const *part_probe_types)
282893db446aSBoris Brezillon {
282993db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
2830c0d08a14SFlorian Fainelli 	struct device *dev = ctrl->dev;
283193db446aSBoris Brezillon 	struct mtd_info *mtd;
283293db446aSBoris Brezillon 	struct nand_chip *chip;
283393db446aSBoris Brezillon 	int ret;
283493db446aSBoris Brezillon 	u16 cfg_offs;
283593db446aSBoris Brezillon 
283693db446aSBoris Brezillon 	mtd = nand_to_mtd(&host->chip);
283793db446aSBoris Brezillon 	chip = &host->chip;
283893db446aSBoris Brezillon 
283993db446aSBoris Brezillon 	nand_set_controller_data(chip, host);
2840c0d08a14SFlorian Fainelli 	mtd->name = devm_kasprintf(dev, GFP_KERNEL, "brcmnand.%d",
284193db446aSBoris Brezillon 				   host->cs);
284293db446aSBoris Brezillon 	if (!mtd->name)
284393db446aSBoris Brezillon 		return -ENOMEM;
284493db446aSBoris Brezillon 
284593db446aSBoris Brezillon 	mtd->owner = THIS_MODULE;
2846c0d08a14SFlorian Fainelli 	mtd->dev.parent = dev;
284793db446aSBoris Brezillon 
2848bf6065c6SBoris Brezillon 	chip->legacy.cmd_ctrl = brcmnand_cmd_ctrl;
2849bf6065c6SBoris Brezillon 	chip->legacy.cmdfunc = brcmnand_cmdfunc;
28508395b753SBoris Brezillon 	chip->legacy.waitfunc = brcmnand_waitfunc;
2851716bbbabSBoris Brezillon 	chip->legacy.read_byte = brcmnand_read_byte;
2852716bbbabSBoris Brezillon 	chip->legacy.read_buf = brcmnand_read_buf;
2853716bbbabSBoris Brezillon 	chip->legacy.write_buf = brcmnand_write_buf;
285493db446aSBoris Brezillon 
2855bace41f8SMiquel Raynal 	chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
285693db446aSBoris Brezillon 	chip->ecc.read_page = brcmnand_read_page;
285793db446aSBoris Brezillon 	chip->ecc.write_page = brcmnand_write_page;
285893db446aSBoris Brezillon 	chip->ecc.read_page_raw = brcmnand_read_page_raw;
285993db446aSBoris Brezillon 	chip->ecc.write_page_raw = brcmnand_write_page_raw;
286093db446aSBoris Brezillon 	chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
286193db446aSBoris Brezillon 	chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
286293db446aSBoris Brezillon 	chip->ecc.read_oob = brcmnand_read_oob;
286393db446aSBoris Brezillon 	chip->ecc.write_oob = brcmnand_write_oob;
286493db446aSBoris Brezillon 
286593db446aSBoris Brezillon 	chip->controller = &ctrl->controller;
286693db446aSBoris Brezillon 
286793db446aSBoris Brezillon 	/*
286893db446aSBoris Brezillon 	 * The bootloader might have configured 16bit mode but
286993db446aSBoris Brezillon 	 * NAND READID command only works in 8bit mode. We force
287093db446aSBoris Brezillon 	 * 8bit mode here to ensure that NAND READID commands works.
287193db446aSBoris Brezillon 	 */
287293db446aSBoris Brezillon 	cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
287393db446aSBoris Brezillon 	nand_writereg(ctrl, cfg_offs,
287493db446aSBoris Brezillon 		      nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
287593db446aSBoris Brezillon 
287600ad378fSBoris Brezillon 	ret = nand_scan(chip, 1);
287793db446aSBoris Brezillon 	if (ret)
287893db446aSBoris Brezillon 		return ret;
287993db446aSBoris Brezillon 
28808e591300SFlorian Fainelli 	ret = mtd_device_parse_register(mtd, part_probe_types, NULL, NULL, 0);
28815826b880SMiquel Raynal 	if (ret)
28825826b880SMiquel Raynal 		nand_cleanup(chip);
28835826b880SMiquel Raynal 
28845826b880SMiquel Raynal 	return ret;
288593db446aSBoris Brezillon }
288693db446aSBoris Brezillon 
brcmnand_save_restore_cs_config(struct brcmnand_host * host,int restore)288793db446aSBoris Brezillon static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
288893db446aSBoris Brezillon 					    int restore)
288993db446aSBoris Brezillon {
289093db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = host->ctrl;
289193db446aSBoris Brezillon 	u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
289293db446aSBoris Brezillon 	u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
289393db446aSBoris Brezillon 			BRCMNAND_CS_CFG_EXT);
289493db446aSBoris Brezillon 	u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
289593db446aSBoris Brezillon 			BRCMNAND_CS_ACC_CONTROL);
289693db446aSBoris Brezillon 	u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
289793db446aSBoris Brezillon 	u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
289893db446aSBoris Brezillon 
289993db446aSBoris Brezillon 	if (restore) {
290093db446aSBoris Brezillon 		nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
290193db446aSBoris Brezillon 		if (cfg_offs != cfg_ext_offs)
290293db446aSBoris Brezillon 			nand_writereg(ctrl, cfg_ext_offs,
290393db446aSBoris Brezillon 				      host->hwcfg.config_ext);
290493db446aSBoris Brezillon 		nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
290593db446aSBoris Brezillon 		nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
290693db446aSBoris Brezillon 		nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
290793db446aSBoris Brezillon 	} else {
290893db446aSBoris Brezillon 		host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
290993db446aSBoris Brezillon 		if (cfg_offs != cfg_ext_offs)
291093db446aSBoris Brezillon 			host->hwcfg.config_ext =
291193db446aSBoris Brezillon 				nand_readreg(ctrl, cfg_ext_offs);
291293db446aSBoris Brezillon 		host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
291393db446aSBoris Brezillon 		host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
291493db446aSBoris Brezillon 		host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
291593db446aSBoris Brezillon 	}
291693db446aSBoris Brezillon }
291793db446aSBoris Brezillon 
brcmnand_suspend(struct device * dev)291893db446aSBoris Brezillon static int brcmnand_suspend(struct device *dev)
291993db446aSBoris Brezillon {
292093db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
292193db446aSBoris Brezillon 	struct brcmnand_host *host;
292293db446aSBoris Brezillon 
292393db446aSBoris Brezillon 	list_for_each_entry(host, &ctrl->host_list, node)
292493db446aSBoris Brezillon 		brcmnand_save_restore_cs_config(host, 0);
292593db446aSBoris Brezillon 
292693db446aSBoris Brezillon 	ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
292793db446aSBoris Brezillon 	ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
292893db446aSBoris Brezillon 	ctrl->corr_stat_threshold =
292993db446aSBoris Brezillon 		brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
293093db446aSBoris Brezillon 
293193db446aSBoris Brezillon 	if (has_flash_dma(ctrl))
293293db446aSBoris Brezillon 		ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2933a5d53ad2SKamal Dasu 	else if (has_edu(ctrl))
2934a5d53ad2SKamal Dasu 		ctrl->edu_config = edu_readl(ctrl, EDU_CONFIG);
293593db446aSBoris Brezillon 
293693db446aSBoris Brezillon 	return 0;
293793db446aSBoris Brezillon }
293893db446aSBoris Brezillon 
brcmnand_resume(struct device * dev)293993db446aSBoris Brezillon static int brcmnand_resume(struct device *dev)
294093db446aSBoris Brezillon {
294193db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
294293db446aSBoris Brezillon 	struct brcmnand_host *host;
294393db446aSBoris Brezillon 
294493db446aSBoris Brezillon 	if (has_flash_dma(ctrl)) {
294593db446aSBoris Brezillon 		flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
294693db446aSBoris Brezillon 		flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
294793db446aSBoris Brezillon 	}
294893db446aSBoris Brezillon 
2949f3a6a6c5SKamal Dasu 	if (has_edu(ctrl)) {
2950a5d53ad2SKamal Dasu 		ctrl->edu_config = edu_readl(ctrl, EDU_CONFIG);
2951a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_CONFIG, ctrl->edu_config);
2952a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_CONFIG);
2953a5d53ad2SKamal Dasu 		brcmnand_edu_init(ctrl);
2954a5d53ad2SKamal Dasu 	}
2955a5d53ad2SKamal Dasu 
295693db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
295793db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
295893db446aSBoris Brezillon 	brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
295993db446aSBoris Brezillon 			ctrl->corr_stat_threshold);
296093db446aSBoris Brezillon 	if (ctrl->soc) {
296193db446aSBoris Brezillon 		/* Clear/re-enable interrupt */
296293db446aSBoris Brezillon 		ctrl->soc->ctlrdy_ack(ctrl->soc);
296393db446aSBoris Brezillon 		ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
296493db446aSBoris Brezillon 	}
296593db446aSBoris Brezillon 
296693db446aSBoris Brezillon 	list_for_each_entry(host, &ctrl->host_list, node) {
296793db446aSBoris Brezillon 		struct nand_chip *chip = &host->chip;
296893db446aSBoris Brezillon 
296993db446aSBoris Brezillon 		brcmnand_save_restore_cs_config(host, 1);
297093db446aSBoris Brezillon 
297193db446aSBoris Brezillon 		/* Reset the chip, required by some chips after power-up */
297293db446aSBoris Brezillon 		nand_reset_op(chip);
297393db446aSBoris Brezillon 	}
297493db446aSBoris Brezillon 
297593db446aSBoris Brezillon 	return 0;
297693db446aSBoris Brezillon }
297793db446aSBoris Brezillon 
297893db446aSBoris Brezillon const struct dev_pm_ops brcmnand_pm_ops = {
297993db446aSBoris Brezillon 	.suspend		= brcmnand_suspend,
298093db446aSBoris Brezillon 	.resume			= brcmnand_resume,
298193db446aSBoris Brezillon };
298293db446aSBoris Brezillon EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
298393db446aSBoris Brezillon 
2984e02dacd3SMiquel Raynal static const struct of_device_id __maybe_unused brcmnand_of_match[] = {
29857e7c7df5SÁlvaro Fernández Rojas 	{ .compatible = "brcm,brcmnand-v2.1" },
29867e7c7df5SÁlvaro Fernández Rojas 	{ .compatible = "brcm,brcmnand-v2.2" },
298793db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v4.0" },
298893db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v5.0" },
298993db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v6.0" },
299093db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v6.1" },
299193db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v6.2" },
299293db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v7.0" },
299393db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v7.1" },
299493db446aSBoris Brezillon 	{ .compatible = "brcm,brcmnand-v7.2" },
29950c06da57SKamal Dasu 	{ .compatible = "brcm,brcmnand-v7.3" },
299693db446aSBoris Brezillon 	{},
299793db446aSBoris Brezillon };
299893db446aSBoris Brezillon MODULE_DEVICE_TABLE(of, brcmnand_of_match);
299993db446aSBoris Brezillon 
300093db446aSBoris Brezillon /***********************************************************************
300193db446aSBoris Brezillon  * Platform driver setup (per controller)
300293db446aSBoris Brezillon  ***********************************************************************/
brcmnand_edu_setup(struct platform_device * pdev)3003a5d53ad2SKamal Dasu static int brcmnand_edu_setup(struct platform_device *pdev)
3004a5d53ad2SKamal Dasu {
3005a5d53ad2SKamal Dasu 	struct device *dev = &pdev->dev;
3006a5d53ad2SKamal Dasu 	struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
3007a5d53ad2SKamal Dasu 	struct resource *res;
3008a5d53ad2SKamal Dasu 	int ret;
3009a5d53ad2SKamal Dasu 
3010a5d53ad2SKamal Dasu 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-edu");
3011a5d53ad2SKamal Dasu 	if (res) {
3012a5d53ad2SKamal Dasu 		ctrl->edu_base = devm_ioremap_resource(dev, res);
3013a5d53ad2SKamal Dasu 		if (IS_ERR(ctrl->edu_base))
3014a5d53ad2SKamal Dasu 			return PTR_ERR(ctrl->edu_base);
3015a5d53ad2SKamal Dasu 
3016a5d53ad2SKamal Dasu 		ctrl->edu_offsets = edu_regs;
3017a5d53ad2SKamal Dasu 
3018a5d53ad2SKamal Dasu 		edu_writel(ctrl, EDU_CONFIG, EDU_CONFIG_MODE_NAND |
3019a5d53ad2SKamal Dasu 			   EDU_CONFIG_SWAP_CFG);
3020a5d53ad2SKamal Dasu 		edu_readl(ctrl, EDU_CONFIG);
3021a5d53ad2SKamal Dasu 
3022a5d53ad2SKamal Dasu 		/* initialize edu */
3023a5d53ad2SKamal Dasu 		brcmnand_edu_init(ctrl);
3024a5d53ad2SKamal Dasu 
3025a5d53ad2SKamal Dasu 		ctrl->edu_irq = platform_get_irq_optional(pdev, 1);
3026a5d53ad2SKamal Dasu 		if (ctrl->edu_irq < 0) {
3027a5d53ad2SKamal Dasu 			dev_warn(dev,
3028a5d53ad2SKamal Dasu 				 "FLASH EDU enabled, using ctlrdy irq\n");
3029a5d53ad2SKamal Dasu 		} else {
3030a5d53ad2SKamal Dasu 			ret = devm_request_irq(dev, ctrl->edu_irq,
3031a5d53ad2SKamal Dasu 					       brcmnand_edu_irq, 0,
3032a5d53ad2SKamal Dasu 					       "brcmnand-edu", ctrl);
3033a5d53ad2SKamal Dasu 			if (ret < 0) {
3034a5d53ad2SKamal Dasu 				dev_err(ctrl->dev, "can't allocate IRQ %d: error %d\n",
3035a5d53ad2SKamal Dasu 					ctrl->edu_irq, ret);
3036a5d53ad2SKamal Dasu 				return ret;
3037a5d53ad2SKamal Dasu 			}
3038a5d53ad2SKamal Dasu 
3039a5d53ad2SKamal Dasu 			dev_info(dev, "FLASH EDU enabled using irq %u\n",
3040a5d53ad2SKamal Dasu 				 ctrl->edu_irq);
3041a5d53ad2SKamal Dasu 		}
3042a5d53ad2SKamal Dasu 	}
3043a5d53ad2SKamal Dasu 
3044a5d53ad2SKamal Dasu 	return 0;
3045a5d53ad2SKamal Dasu }
304693db446aSBoris Brezillon 
brcmnand_probe(struct platform_device * pdev,struct brcmnand_soc * soc)304793db446aSBoris Brezillon int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
304893db446aSBoris Brezillon {
30498e591300SFlorian Fainelli 	struct brcmnand_platform_data *pd = dev_get_platdata(&pdev->dev);
305093db446aSBoris Brezillon 	struct device *dev = &pdev->dev;
305193db446aSBoris Brezillon 	struct device_node *dn = dev->of_node, *child;
305293db446aSBoris Brezillon 	struct brcmnand_controller *ctrl;
30538e591300SFlorian Fainelli 	struct brcmnand_host *host;
305493db446aSBoris Brezillon 	struct resource *res;
305593db446aSBoris Brezillon 	int ret;
305693db446aSBoris Brezillon 
30578e591300SFlorian Fainelli 	if (dn && !of_match_node(brcmnand_of_match, dn))
305893db446aSBoris Brezillon 		return -ENODEV;
305993db446aSBoris Brezillon 
306093db446aSBoris Brezillon 	ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
306193db446aSBoris Brezillon 	if (!ctrl)
306293db446aSBoris Brezillon 		return -ENOMEM;
306393db446aSBoris Brezillon 
306493db446aSBoris Brezillon 	dev_set_drvdata(dev, ctrl);
306593db446aSBoris Brezillon 	ctrl->dev = dev;
30669e37532bSFlorian Fainelli 	ctrl->soc = soc;
306793db446aSBoris Brezillon 
306825f97138SFlorian Fainelli 	/* Enable the static key if the soc provides I/O operations indicating
306925f97138SFlorian Fainelli 	 * that a non-memory mapped IO access path must be used
307025f97138SFlorian Fainelli 	 */
307125f97138SFlorian Fainelli 	if (brcmnand_soc_has_ops(ctrl->soc))
307225f97138SFlorian Fainelli 		static_branch_enable(&brcmnand_soc_has_ops_key);
307393db446aSBoris Brezillon 
307493db446aSBoris Brezillon 	init_completion(&ctrl->done);
307593db446aSBoris Brezillon 	init_completion(&ctrl->dma_done);
3076a5d53ad2SKamal Dasu 	init_completion(&ctrl->edu_done);
30777da45139SMiquel Raynal 	nand_controller_init(&ctrl->controller);
30784918b905SMiquel Raynal 	ctrl->controller.ops = &brcmnand_controller_ops;
307993db446aSBoris Brezillon 	INIT_LIST_HEAD(&ctrl->host_list);
308093db446aSBoris Brezillon 
308193db446aSBoris Brezillon 	/* NAND register range */
308293db446aSBoris Brezillon 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
308393db446aSBoris Brezillon 	ctrl->nand_base = devm_ioremap_resource(dev, res);
30848e591300SFlorian Fainelli 	if (IS_ERR(ctrl->nand_base) && !brcmnand_soc_has_ops(soc))
308593db446aSBoris Brezillon 		return PTR_ERR(ctrl->nand_base);
308693db446aSBoris Brezillon 
308793db446aSBoris Brezillon 	/* Enable clock before using NAND registers */
308893db446aSBoris Brezillon 	ctrl->clk = devm_clk_get(dev, "nand");
308993db446aSBoris Brezillon 	if (!IS_ERR(ctrl->clk)) {
309093db446aSBoris Brezillon 		ret = clk_prepare_enable(ctrl->clk);
309193db446aSBoris Brezillon 		if (ret)
309293db446aSBoris Brezillon 			return ret;
309393db446aSBoris Brezillon 	} else {
309493db446aSBoris Brezillon 		ret = PTR_ERR(ctrl->clk);
309593db446aSBoris Brezillon 		if (ret == -EPROBE_DEFER)
309693db446aSBoris Brezillon 			return ret;
309793db446aSBoris Brezillon 
309893db446aSBoris Brezillon 		ctrl->clk = NULL;
309993db446aSBoris Brezillon 	}
310093db446aSBoris Brezillon 
310193db446aSBoris Brezillon 	/* Initialize NAND revision */
310293db446aSBoris Brezillon 	ret = brcmnand_revision_init(ctrl);
310393db446aSBoris Brezillon 	if (ret)
310493db446aSBoris Brezillon 		goto err;
310593db446aSBoris Brezillon 
310693db446aSBoris Brezillon 	/*
310793db446aSBoris Brezillon 	 * Most chips have this cache at a fixed offset within 'nand' block.
310893db446aSBoris Brezillon 	 * Some must specify this region separately.
310993db446aSBoris Brezillon 	 */
311093db446aSBoris Brezillon 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
311193db446aSBoris Brezillon 	if (res) {
311293db446aSBoris Brezillon 		ctrl->nand_fc = devm_ioremap_resource(dev, res);
311393db446aSBoris Brezillon 		if (IS_ERR(ctrl->nand_fc)) {
311493db446aSBoris Brezillon 			ret = PTR_ERR(ctrl->nand_fc);
311593db446aSBoris Brezillon 			goto err;
311693db446aSBoris Brezillon 		}
311793db446aSBoris Brezillon 	} else {
311893db446aSBoris Brezillon 		ctrl->nand_fc = ctrl->nand_base +
311993db446aSBoris Brezillon 				ctrl->reg_offsets[BRCMNAND_FC_BASE];
312093db446aSBoris Brezillon 	}
312193db446aSBoris Brezillon 
312293db446aSBoris Brezillon 	/* FLASH_DMA */
312393db446aSBoris Brezillon 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
312493db446aSBoris Brezillon 	if (res) {
312593db446aSBoris Brezillon 		ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
312693db446aSBoris Brezillon 		if (IS_ERR(ctrl->flash_dma_base)) {
312793db446aSBoris Brezillon 			ret = PTR_ERR(ctrl->flash_dma_base);
312893db446aSBoris Brezillon 			goto err;
312993db446aSBoris Brezillon 		}
313093db446aSBoris Brezillon 
31310c06da57SKamal Dasu 		/* initialize the dma version */
31320c06da57SKamal Dasu 		brcmnand_flash_dma_revision_init(ctrl);
31330c06da57SKamal Dasu 
3134393947e5SFlorian Fainelli 		ret = -EIO;
3135393947e5SFlorian Fainelli 		if (ctrl->nand_version >= 0x0700)
3136393947e5SFlorian Fainelli 			ret = dma_set_mask_and_coherent(&pdev->dev,
3137393947e5SFlorian Fainelli 							DMA_BIT_MASK(40));
3138393947e5SFlorian Fainelli 		if (ret)
3139393947e5SFlorian Fainelli 			ret = dma_set_mask_and_coherent(&pdev->dev,
3140393947e5SFlorian Fainelli 							DMA_BIT_MASK(32));
3141393947e5SFlorian Fainelli 		if (ret)
3142393947e5SFlorian Fainelli 			goto err;
3143393947e5SFlorian Fainelli 
31440c06da57SKamal Dasu 		/* linked-list and stop on error */
31450c06da57SKamal Dasu 		flash_dma_writel(ctrl, FLASH_DMA_MODE, FLASH_DMA_MODE_MASK);
314693db446aSBoris Brezillon 		flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
314793db446aSBoris Brezillon 
314893db446aSBoris Brezillon 		/* Allocate descriptor(s) */
314993db446aSBoris Brezillon 		ctrl->dma_desc = dmam_alloc_coherent(dev,
315093db446aSBoris Brezillon 						     sizeof(*ctrl->dma_desc),
315193db446aSBoris Brezillon 						     &ctrl->dma_pa, GFP_KERNEL);
315293db446aSBoris Brezillon 		if (!ctrl->dma_desc) {
315393db446aSBoris Brezillon 			ret = -ENOMEM;
315493db446aSBoris Brezillon 			goto err;
315593db446aSBoris Brezillon 		}
315693db446aSBoris Brezillon 
315793db446aSBoris Brezillon 		ctrl->dma_irq = platform_get_irq(pdev, 1);
315893db446aSBoris Brezillon 		if ((int)ctrl->dma_irq < 0) {
315993db446aSBoris Brezillon 			dev_err(dev, "missing FLASH_DMA IRQ\n");
316093db446aSBoris Brezillon 			ret = -ENODEV;
316193db446aSBoris Brezillon 			goto err;
316293db446aSBoris Brezillon 		}
316393db446aSBoris Brezillon 
316493db446aSBoris Brezillon 		ret = devm_request_irq(dev, ctrl->dma_irq,
316593db446aSBoris Brezillon 				brcmnand_dma_irq, 0, DRV_NAME,
316693db446aSBoris Brezillon 				ctrl);
316793db446aSBoris Brezillon 		if (ret < 0) {
316893db446aSBoris Brezillon 			dev_err(dev, "can't allocate IRQ %d: error %d\n",
316993db446aSBoris Brezillon 					ctrl->dma_irq, ret);
317093db446aSBoris Brezillon 			goto err;
317193db446aSBoris Brezillon 		}
317293db446aSBoris Brezillon 
317393db446aSBoris Brezillon 		dev_info(dev, "enabling FLASH_DMA\n");
3174a5d53ad2SKamal Dasu 		/* set flash dma transfer function to call */
3175a5d53ad2SKamal Dasu 		ctrl->dma_trans = brcmnand_dma_trans;
3176a5d53ad2SKamal Dasu 	} else	{
3177a5d53ad2SKamal Dasu 		ret = brcmnand_edu_setup(pdev);
3178a5d53ad2SKamal Dasu 		if (ret < 0)
3179a5d53ad2SKamal Dasu 			goto err;
3180a5d53ad2SKamal Dasu 
3181bee3ab8bSKamal Dasu 		if (has_edu(ctrl))
3182a5d53ad2SKamal Dasu 			/* set edu transfer function to call */
3183a5d53ad2SKamal Dasu 			ctrl->dma_trans = brcmnand_edu_trans;
318493db446aSBoris Brezillon 	}
318593db446aSBoris Brezillon 
318693db446aSBoris Brezillon 	/* Disable automatic device ID config, direct addressing */
318793db446aSBoris Brezillon 	brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
318893db446aSBoris Brezillon 			 CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
318993db446aSBoris Brezillon 	/* Disable XOR addressing */
319093db446aSBoris Brezillon 	brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
319193db446aSBoris Brezillon 
319293db446aSBoris Brezillon 	if (ctrl->features & BRCMNAND_HAS_WP) {
319393db446aSBoris Brezillon 		/* Permanently disable write protection */
319493db446aSBoris Brezillon 		if (wp_on == 2)
319593db446aSBoris Brezillon 			brcmnand_set_wp(ctrl, false);
319693db446aSBoris Brezillon 	} else {
319793db446aSBoris Brezillon 		wp_on = 0;
319893db446aSBoris Brezillon 	}
319993db446aSBoris Brezillon 
320093db446aSBoris Brezillon 	/* IRQ */
3201f5619f37SFlorian Fainelli 	ctrl->irq = platform_get_irq_optional(pdev, 0);
3202f5619f37SFlorian Fainelli 	if (ctrl->irq > 0) {
320393db446aSBoris Brezillon 		/*
320493db446aSBoris Brezillon 		 * Some SoCs integrate this controller (e.g., its interrupt bits) in
320593db446aSBoris Brezillon 		 * interesting ways
320693db446aSBoris Brezillon 		 */
320793db446aSBoris Brezillon 		if (soc) {
320893db446aSBoris Brezillon 			ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
320993db446aSBoris Brezillon 					       DRV_NAME, ctrl);
321093db446aSBoris Brezillon 
321193db446aSBoris Brezillon 			/* Enable interrupt */
321293db446aSBoris Brezillon 			ctrl->soc->ctlrdy_ack(ctrl->soc);
321393db446aSBoris Brezillon 			ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
321493db446aSBoris Brezillon 		} else {
321593db446aSBoris Brezillon 			/* Use standard interrupt infrastructure */
321693db446aSBoris Brezillon 			ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
321793db446aSBoris Brezillon 					       DRV_NAME, ctrl);
321893db446aSBoris Brezillon 		}
321993db446aSBoris Brezillon 		if (ret < 0) {
322093db446aSBoris Brezillon 			dev_err(dev, "can't allocate IRQ %d: error %d\n",
322193db446aSBoris Brezillon 				ctrl->irq, ret);
322293db446aSBoris Brezillon 			goto err;
322393db446aSBoris Brezillon 		}
3224f5619f37SFlorian Fainelli 	}
322593db446aSBoris Brezillon 
322693db446aSBoris Brezillon 	for_each_available_child_of_node(dn, child) {
322793db446aSBoris Brezillon 		if (of_device_is_compatible(child, "brcm,nandcs")) {
322893db446aSBoris Brezillon 
322993db446aSBoris Brezillon 			host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
323093db446aSBoris Brezillon 			if (!host) {
323193db446aSBoris Brezillon 				of_node_put(child);
323293db446aSBoris Brezillon 				ret = -ENOMEM;
323393db446aSBoris Brezillon 				goto err;
323493db446aSBoris Brezillon 			}
323593db446aSBoris Brezillon 			host->pdev = pdev;
323693db446aSBoris Brezillon 			host->ctrl = ctrl;
323793db446aSBoris Brezillon 
323875ac9447SFlorian Fainelli 			ret = of_property_read_u32(child, "reg", &host->cs);
323975ac9447SFlorian Fainelli 			if (ret) {
324075ac9447SFlorian Fainelli 				dev_err(dev, "can't get chip-select\n");
324175ac9447SFlorian Fainelli 				devm_kfree(dev, host);
324275ac9447SFlorian Fainelli 				continue;
324375ac9447SFlorian Fainelli 			}
324475ac9447SFlorian Fainelli 
324575ac9447SFlorian Fainelli 			nand_set_flash_node(&host->chip, child);
324675ac9447SFlorian Fainelli 
32478e591300SFlorian Fainelli 			ret = brcmnand_init_cs(host, NULL);
324893db446aSBoris Brezillon 			if (ret) {
32496680d8b6SRafał Miłecki 				if (ret == -EPROBE_DEFER) {
32506680d8b6SRafał Miłecki 					of_node_put(child);
32516680d8b6SRafał Miłecki 					goto err;
32526680d8b6SRafał Miłecki 				}
325393db446aSBoris Brezillon 				devm_kfree(dev, host);
325493db446aSBoris Brezillon 				continue; /* Try all chip-selects */
325593db446aSBoris Brezillon 			}
325693db446aSBoris Brezillon 
325793db446aSBoris Brezillon 			list_add_tail(&host->node, &ctrl->host_list);
325893db446aSBoris Brezillon 		}
325993db446aSBoris Brezillon 	}
326093db446aSBoris Brezillon 
32618e591300SFlorian Fainelli 	if (!list_empty(&ctrl->host_list))
32628e591300SFlorian Fainelli 		return 0;
32638e591300SFlorian Fainelli 
32648e591300SFlorian Fainelli 	if (!pd) {
32658e591300SFlorian Fainelli 		ret = -ENODEV;
32668e591300SFlorian Fainelli 		goto err;
32678e591300SFlorian Fainelli 	}
32688e591300SFlorian Fainelli 
32698e591300SFlorian Fainelli 	/* If we got there we must have been probing via platform data */
32708e591300SFlorian Fainelli 	host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
32718e591300SFlorian Fainelli 	if (!host) {
32728e591300SFlorian Fainelli 		ret = -ENOMEM;
32738e591300SFlorian Fainelli 		goto err;
32748e591300SFlorian Fainelli 	}
32758e591300SFlorian Fainelli 	host->pdev = pdev;
32768e591300SFlorian Fainelli 	host->ctrl = ctrl;
32778e591300SFlorian Fainelli 	host->cs = pd->chip_select;
32788e591300SFlorian Fainelli 	host->chip.ecc.size = pd->ecc_stepsize;
32798e591300SFlorian Fainelli 	host->chip.ecc.strength = pd->ecc_strength;
32808e591300SFlorian Fainelli 
32818e591300SFlorian Fainelli 	ret = brcmnand_init_cs(host, pd->part_probe_types);
32828e591300SFlorian Fainelli 	if (ret)
32838e591300SFlorian Fainelli 		goto err;
32848e591300SFlorian Fainelli 
32858e591300SFlorian Fainelli 	list_add_tail(&host->node, &ctrl->host_list);
32868e591300SFlorian Fainelli 
328793db446aSBoris Brezillon 	/* No chip-selects could initialize properly */
328893db446aSBoris Brezillon 	if (list_empty(&ctrl->host_list)) {
328993db446aSBoris Brezillon 		ret = -ENODEV;
329093db446aSBoris Brezillon 		goto err;
329193db446aSBoris Brezillon 	}
329293db446aSBoris Brezillon 
329393db446aSBoris Brezillon 	return 0;
329493db446aSBoris Brezillon 
329593db446aSBoris Brezillon err:
329693db446aSBoris Brezillon 	clk_disable_unprepare(ctrl->clk);
329793db446aSBoris Brezillon 	return ret;
329893db446aSBoris Brezillon 
329993db446aSBoris Brezillon }
330093db446aSBoris Brezillon EXPORT_SYMBOL_GPL(brcmnand_probe);
330193db446aSBoris Brezillon 
brcmnand_remove(struct platform_device * pdev)330293db446aSBoris Brezillon int brcmnand_remove(struct platform_device *pdev)
330393db446aSBoris Brezillon {
330493db446aSBoris Brezillon 	struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
330593db446aSBoris Brezillon 	struct brcmnand_host *host;
3306937d039dSMiquel Raynal 	struct nand_chip *chip;
3307937d039dSMiquel Raynal 	int ret;
330893db446aSBoris Brezillon 
3309937d039dSMiquel Raynal 	list_for_each_entry(host, &ctrl->host_list, node) {
3310937d039dSMiquel Raynal 		chip = &host->chip;
3311937d039dSMiquel Raynal 		ret = mtd_device_unregister(nand_to_mtd(chip));
3312937d039dSMiquel Raynal 		WARN_ON(ret);
3313937d039dSMiquel Raynal 		nand_cleanup(chip);
3314937d039dSMiquel Raynal 	}
331593db446aSBoris Brezillon 
331693db446aSBoris Brezillon 	clk_disable_unprepare(ctrl->clk);
331793db446aSBoris Brezillon 
331893db446aSBoris Brezillon 	dev_set_drvdata(&pdev->dev, NULL);
331993db446aSBoris Brezillon 
332093db446aSBoris Brezillon 	return 0;
332193db446aSBoris Brezillon }
332293db446aSBoris Brezillon EXPORT_SYMBOL_GPL(brcmnand_remove);
332393db446aSBoris Brezillon 
332493db446aSBoris Brezillon MODULE_LICENSE("GPL v2");
332593db446aSBoris Brezillon MODULE_AUTHOR("Kevin Cernekee");
332693db446aSBoris Brezillon MODULE_AUTHOR("Brian Norris");
332793db446aSBoris Brezillon MODULE_DESCRIPTION("NAND driver for Broadcom chips");
332893db446aSBoris Brezillon MODULE_ALIAS("platform:brcmnand");
3329