13cbcb160SDavid Lanzendörfer /* 23cbcb160SDavid Lanzendörfer * Driver for sunxi SD/MMC host controllers 33cbcb160SDavid Lanzendörfer * (C) Copyright 2007-2011 Reuuimlla Technology Co., Ltd. 43cbcb160SDavid Lanzendörfer * (C) Copyright 2007-2011 Aaron Maoye <leafy.myeh@reuuimllatech.com> 53cbcb160SDavid Lanzendörfer * (C) Copyright 2013-2014 O2S GmbH <www.o2s.ch> 63cbcb160SDavid Lanzendörfer * (C) Copyright 2013-2014 David Lanzend�rfer <david.lanzendoerfer@o2s.ch> 73cbcb160SDavid Lanzendörfer * (C) Copyright 2013-2014 Hans de Goede <hdegoede@redhat.com> 83cbcb160SDavid Lanzendörfer * 93cbcb160SDavid Lanzendörfer * This program is free software; you can redistribute it and/or 103cbcb160SDavid Lanzendörfer * modify it under the terms of the GNU General Public License as 113cbcb160SDavid Lanzendörfer * published by the Free Software Foundation; either version 2 of 123cbcb160SDavid Lanzendörfer * the License, or (at your option) any later version. 133cbcb160SDavid Lanzendörfer */ 143cbcb160SDavid Lanzendörfer 153cbcb160SDavid Lanzendörfer #include <linux/kernel.h> 163cbcb160SDavid Lanzendörfer #include <linux/module.h> 173cbcb160SDavid Lanzendörfer #include <linux/io.h> 183cbcb160SDavid Lanzendörfer #include <linux/device.h> 193cbcb160SDavid Lanzendörfer #include <linux/interrupt.h> 203cbcb160SDavid Lanzendörfer #include <linux/delay.h> 213cbcb160SDavid Lanzendörfer #include <linux/err.h> 223cbcb160SDavid Lanzendörfer 233cbcb160SDavid Lanzendörfer #include <linux/clk.h> 243cbcb160SDavid Lanzendörfer #include <linux/clk/sunxi.h> 253cbcb160SDavid Lanzendörfer 263cbcb160SDavid Lanzendörfer #include <linux/gpio.h> 273cbcb160SDavid Lanzendörfer #include <linux/platform_device.h> 283cbcb160SDavid Lanzendörfer #include <linux/spinlock.h> 293cbcb160SDavid Lanzendörfer #include <linux/scatterlist.h> 303cbcb160SDavid Lanzendörfer #include <linux/dma-mapping.h> 313cbcb160SDavid Lanzendörfer #include <linux/slab.h> 323cbcb160SDavid Lanzendörfer #include <linux/reset.h> 333cbcb160SDavid Lanzendörfer 343cbcb160SDavid Lanzendörfer #include <linux/of_address.h> 353cbcb160SDavid Lanzendörfer #include <linux/of_gpio.h> 363cbcb160SDavid Lanzendörfer #include <linux/of_platform.h> 373cbcb160SDavid Lanzendörfer 383cbcb160SDavid Lanzendörfer #include <linux/mmc/host.h> 393cbcb160SDavid Lanzendörfer #include <linux/mmc/sd.h> 403cbcb160SDavid Lanzendörfer #include <linux/mmc/sdio.h> 413cbcb160SDavid Lanzendörfer #include <linux/mmc/mmc.h> 423cbcb160SDavid Lanzendörfer #include <linux/mmc/core.h> 433cbcb160SDavid Lanzendörfer #include <linux/mmc/card.h> 443cbcb160SDavid Lanzendörfer #include <linux/mmc/slot-gpio.h> 453cbcb160SDavid Lanzendörfer 463cbcb160SDavid Lanzendörfer /* register offset definitions */ 473cbcb160SDavid Lanzendörfer #define SDXC_REG_GCTRL (0x00) /* SMC Global Control Register */ 483cbcb160SDavid Lanzendörfer #define SDXC_REG_CLKCR (0x04) /* SMC Clock Control Register */ 493cbcb160SDavid Lanzendörfer #define SDXC_REG_TMOUT (0x08) /* SMC Time Out Register */ 503cbcb160SDavid Lanzendörfer #define SDXC_REG_WIDTH (0x0C) /* SMC Bus Width Register */ 513cbcb160SDavid Lanzendörfer #define SDXC_REG_BLKSZ (0x10) /* SMC Block Size Register */ 523cbcb160SDavid Lanzendörfer #define SDXC_REG_BCNTR (0x14) /* SMC Byte Count Register */ 533cbcb160SDavid Lanzendörfer #define SDXC_REG_CMDR (0x18) /* SMC Command Register */ 543cbcb160SDavid Lanzendörfer #define SDXC_REG_CARG (0x1C) /* SMC Argument Register */ 553cbcb160SDavid Lanzendörfer #define SDXC_REG_RESP0 (0x20) /* SMC Response Register 0 */ 563cbcb160SDavid Lanzendörfer #define SDXC_REG_RESP1 (0x24) /* SMC Response Register 1 */ 573cbcb160SDavid Lanzendörfer #define SDXC_REG_RESP2 (0x28) /* SMC Response Register 2 */ 583cbcb160SDavid Lanzendörfer #define SDXC_REG_RESP3 (0x2C) /* SMC Response Register 3 */ 593cbcb160SDavid Lanzendörfer #define SDXC_REG_IMASK (0x30) /* SMC Interrupt Mask Register */ 603cbcb160SDavid Lanzendörfer #define SDXC_REG_MISTA (0x34) /* SMC Masked Interrupt Status Register */ 613cbcb160SDavid Lanzendörfer #define SDXC_REG_RINTR (0x38) /* SMC Raw Interrupt Status Register */ 623cbcb160SDavid Lanzendörfer #define SDXC_REG_STAS (0x3C) /* SMC Status Register */ 633cbcb160SDavid Lanzendörfer #define SDXC_REG_FTRGL (0x40) /* SMC FIFO Threshold Watermark Registe */ 643cbcb160SDavid Lanzendörfer #define SDXC_REG_FUNS (0x44) /* SMC Function Select Register */ 653cbcb160SDavid Lanzendörfer #define SDXC_REG_CBCR (0x48) /* SMC CIU Byte Count Register */ 663cbcb160SDavid Lanzendörfer #define SDXC_REG_BBCR (0x4C) /* SMC BIU Byte Count Register */ 673cbcb160SDavid Lanzendörfer #define SDXC_REG_DBGC (0x50) /* SMC Debug Enable Register */ 683cbcb160SDavid Lanzendörfer #define SDXC_REG_HWRST (0x78) /* SMC Card Hardware Reset for Register */ 693cbcb160SDavid Lanzendörfer #define SDXC_REG_DMAC (0x80) /* SMC IDMAC Control Register */ 703cbcb160SDavid Lanzendörfer #define SDXC_REG_DLBA (0x84) /* SMC IDMAC Descriptor List Base Addre */ 713cbcb160SDavid Lanzendörfer #define SDXC_REG_IDST (0x88) /* SMC IDMAC Status Register */ 723cbcb160SDavid Lanzendörfer #define SDXC_REG_IDIE (0x8C) /* SMC IDMAC Interrupt Enable Register */ 733cbcb160SDavid Lanzendörfer #define SDXC_REG_CHDA (0x90) 743cbcb160SDavid Lanzendörfer #define SDXC_REG_CBDA (0x94) 753cbcb160SDavid Lanzendörfer 763cbcb160SDavid Lanzendörfer #define mmc_readl(host, reg) \ 773cbcb160SDavid Lanzendörfer readl((host)->reg_base + SDXC_##reg) 783cbcb160SDavid Lanzendörfer #define mmc_writel(host, reg, value) \ 793cbcb160SDavid Lanzendörfer writel((value), (host)->reg_base + SDXC_##reg) 803cbcb160SDavid Lanzendörfer 813cbcb160SDavid Lanzendörfer /* global control register bits */ 823cbcb160SDavid Lanzendörfer #define SDXC_SOFT_RESET BIT(0) 833cbcb160SDavid Lanzendörfer #define SDXC_FIFO_RESET BIT(1) 843cbcb160SDavid Lanzendörfer #define SDXC_DMA_RESET BIT(2) 853cbcb160SDavid Lanzendörfer #define SDXC_INTERRUPT_ENABLE_BIT BIT(4) 863cbcb160SDavid Lanzendörfer #define SDXC_DMA_ENABLE_BIT BIT(5) 873cbcb160SDavid Lanzendörfer #define SDXC_DEBOUNCE_ENABLE_BIT BIT(8) 883cbcb160SDavid Lanzendörfer #define SDXC_POSEDGE_LATCH_DATA BIT(9) 893cbcb160SDavid Lanzendörfer #define SDXC_DDR_MODE BIT(10) 903cbcb160SDavid Lanzendörfer #define SDXC_MEMORY_ACCESS_DONE BIT(29) 913cbcb160SDavid Lanzendörfer #define SDXC_ACCESS_DONE_DIRECT BIT(30) 923cbcb160SDavid Lanzendörfer #define SDXC_ACCESS_BY_AHB BIT(31) 933cbcb160SDavid Lanzendörfer #define SDXC_ACCESS_BY_DMA (0 << 31) 943cbcb160SDavid Lanzendörfer #define SDXC_HARDWARE_RESET \ 953cbcb160SDavid Lanzendörfer (SDXC_SOFT_RESET | SDXC_FIFO_RESET | SDXC_DMA_RESET) 963cbcb160SDavid Lanzendörfer 973cbcb160SDavid Lanzendörfer /* clock control bits */ 983cbcb160SDavid Lanzendörfer #define SDXC_CARD_CLOCK_ON BIT(16) 993cbcb160SDavid Lanzendörfer #define SDXC_LOW_POWER_ON BIT(17) 1003cbcb160SDavid Lanzendörfer 1013cbcb160SDavid Lanzendörfer /* bus width */ 1023cbcb160SDavid Lanzendörfer #define SDXC_WIDTH1 0 1033cbcb160SDavid Lanzendörfer #define SDXC_WIDTH4 1 1043cbcb160SDavid Lanzendörfer #define SDXC_WIDTH8 2 1053cbcb160SDavid Lanzendörfer 1063cbcb160SDavid Lanzendörfer /* smc command bits */ 1073cbcb160SDavid Lanzendörfer #define SDXC_RESP_EXPIRE BIT(6) 1083cbcb160SDavid Lanzendörfer #define SDXC_LONG_RESPONSE BIT(7) 1093cbcb160SDavid Lanzendörfer #define SDXC_CHECK_RESPONSE_CRC BIT(8) 1103cbcb160SDavid Lanzendörfer #define SDXC_DATA_EXPIRE BIT(9) 1113cbcb160SDavid Lanzendörfer #define SDXC_WRITE BIT(10) 1123cbcb160SDavid Lanzendörfer #define SDXC_SEQUENCE_MODE BIT(11) 1133cbcb160SDavid Lanzendörfer #define SDXC_SEND_AUTO_STOP BIT(12) 1143cbcb160SDavid Lanzendörfer #define SDXC_WAIT_PRE_OVER BIT(13) 1153cbcb160SDavid Lanzendörfer #define SDXC_STOP_ABORT_CMD BIT(14) 1163cbcb160SDavid Lanzendörfer #define SDXC_SEND_INIT_SEQUENCE BIT(15) 1173cbcb160SDavid Lanzendörfer #define SDXC_UPCLK_ONLY BIT(21) 1183cbcb160SDavid Lanzendörfer #define SDXC_READ_CEATA_DEV BIT(22) 1193cbcb160SDavid Lanzendörfer #define SDXC_CCS_EXPIRE BIT(23) 1203cbcb160SDavid Lanzendörfer #define SDXC_ENABLE_BIT_BOOT BIT(24) 1213cbcb160SDavid Lanzendörfer #define SDXC_ALT_BOOT_OPTIONS BIT(25) 1223cbcb160SDavid Lanzendörfer #define SDXC_BOOT_ACK_EXPIRE BIT(26) 1233cbcb160SDavid Lanzendörfer #define SDXC_BOOT_ABORT BIT(27) 1243cbcb160SDavid Lanzendörfer #define SDXC_VOLTAGE_SWITCH BIT(28) 1253cbcb160SDavid Lanzendörfer #define SDXC_USE_HOLD_REGISTER BIT(29) 1263cbcb160SDavid Lanzendörfer #define SDXC_START BIT(31) 1273cbcb160SDavid Lanzendörfer 1283cbcb160SDavid Lanzendörfer /* interrupt bits */ 1293cbcb160SDavid Lanzendörfer #define SDXC_RESP_ERROR BIT(1) 1303cbcb160SDavid Lanzendörfer #define SDXC_COMMAND_DONE BIT(2) 1313cbcb160SDavid Lanzendörfer #define SDXC_DATA_OVER BIT(3) 1323cbcb160SDavid Lanzendörfer #define SDXC_TX_DATA_REQUEST BIT(4) 1333cbcb160SDavid Lanzendörfer #define SDXC_RX_DATA_REQUEST BIT(5) 1343cbcb160SDavid Lanzendörfer #define SDXC_RESP_CRC_ERROR BIT(6) 1353cbcb160SDavid Lanzendörfer #define SDXC_DATA_CRC_ERROR BIT(7) 1363cbcb160SDavid Lanzendörfer #define SDXC_RESP_TIMEOUT BIT(8) 1373cbcb160SDavid Lanzendörfer #define SDXC_DATA_TIMEOUT BIT(9) 1383cbcb160SDavid Lanzendörfer #define SDXC_VOLTAGE_CHANGE_DONE BIT(10) 1393cbcb160SDavid Lanzendörfer #define SDXC_FIFO_RUN_ERROR BIT(11) 1403cbcb160SDavid Lanzendörfer #define SDXC_HARD_WARE_LOCKED BIT(12) 1413cbcb160SDavid Lanzendörfer #define SDXC_START_BIT_ERROR BIT(13) 1423cbcb160SDavid Lanzendörfer #define SDXC_AUTO_COMMAND_DONE BIT(14) 1433cbcb160SDavid Lanzendörfer #define SDXC_END_BIT_ERROR BIT(15) 1443cbcb160SDavid Lanzendörfer #define SDXC_SDIO_INTERRUPT BIT(16) 1453cbcb160SDavid Lanzendörfer #define SDXC_CARD_INSERT BIT(30) 1463cbcb160SDavid Lanzendörfer #define SDXC_CARD_REMOVE BIT(31) 1473cbcb160SDavid Lanzendörfer #define SDXC_INTERRUPT_ERROR_BIT \ 1483cbcb160SDavid Lanzendörfer (SDXC_RESP_ERROR | SDXC_RESP_CRC_ERROR | SDXC_DATA_CRC_ERROR | \ 1493cbcb160SDavid Lanzendörfer SDXC_RESP_TIMEOUT | SDXC_DATA_TIMEOUT | SDXC_FIFO_RUN_ERROR | \ 1503cbcb160SDavid Lanzendörfer SDXC_HARD_WARE_LOCKED | SDXC_START_BIT_ERROR | SDXC_END_BIT_ERROR) 1513cbcb160SDavid Lanzendörfer #define SDXC_INTERRUPT_DONE_BIT \ 1523cbcb160SDavid Lanzendörfer (SDXC_AUTO_COMMAND_DONE | SDXC_DATA_OVER | \ 1533cbcb160SDavid Lanzendörfer SDXC_COMMAND_DONE | SDXC_VOLTAGE_CHANGE_DONE) 1543cbcb160SDavid Lanzendörfer 1553cbcb160SDavid Lanzendörfer /* status */ 1563cbcb160SDavid Lanzendörfer #define SDXC_RXWL_FLAG BIT(0) 1573cbcb160SDavid Lanzendörfer #define SDXC_TXWL_FLAG BIT(1) 1583cbcb160SDavid Lanzendörfer #define SDXC_FIFO_EMPTY BIT(2) 1593cbcb160SDavid Lanzendörfer #define SDXC_FIFO_FULL BIT(3) 1603cbcb160SDavid Lanzendörfer #define SDXC_CARD_PRESENT BIT(8) 1613cbcb160SDavid Lanzendörfer #define SDXC_CARD_DATA_BUSY BIT(9) 1623cbcb160SDavid Lanzendörfer #define SDXC_DATA_FSM_BUSY BIT(10) 1633cbcb160SDavid Lanzendörfer #define SDXC_DMA_REQUEST BIT(31) 1643cbcb160SDavid Lanzendörfer #define SDXC_FIFO_SIZE 16 1653cbcb160SDavid Lanzendörfer 1663cbcb160SDavid Lanzendörfer /* Function select */ 1673cbcb160SDavid Lanzendörfer #define SDXC_CEATA_ON (0xceaa << 16) 1683cbcb160SDavid Lanzendörfer #define SDXC_SEND_IRQ_RESPONSE BIT(0) 1693cbcb160SDavid Lanzendörfer #define SDXC_SDIO_READ_WAIT BIT(1) 1703cbcb160SDavid Lanzendörfer #define SDXC_ABORT_READ_DATA BIT(2) 1713cbcb160SDavid Lanzendörfer #define SDXC_SEND_CCSD BIT(8) 1723cbcb160SDavid Lanzendörfer #define SDXC_SEND_AUTO_STOPCCSD BIT(9) 1733cbcb160SDavid Lanzendörfer #define SDXC_CEATA_DEV_IRQ_ENABLE BIT(10) 1743cbcb160SDavid Lanzendörfer 1753cbcb160SDavid Lanzendörfer /* IDMA controller bus mod bit field */ 1763cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_SOFT_RESET BIT(0) 1773cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_FIX_BURST BIT(1) 1783cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_IDMA_ON BIT(7) 1793cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_REFETCH_DES BIT(31) 1803cbcb160SDavid Lanzendörfer 1813cbcb160SDavid Lanzendörfer /* IDMA status bit field */ 1823cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_TRANSMIT_INTERRUPT BIT(0) 1833cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_RECEIVE_INTERRUPT BIT(1) 1843cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_FATAL_BUS_ERROR BIT(2) 1853cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DESTINATION_INVALID BIT(4) 1863cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_CARD_ERROR_SUM BIT(5) 1873cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_NORMAL_INTERRUPT_SUM BIT(8) 1883cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_ABNORMAL_INTERRUPT_SUM BIT(9) 1893cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_HOST_ABORT_INTERRUPT BIT(10) 1903cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_IDLE (0 << 13) 1913cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_SUSPEND (1 << 13) 1923cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DESC_READ (2 << 13) 1933cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DESC_CHECK (3 << 13) 1943cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_READ_REQUEST_WAIT (4 << 13) 1953cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_WRITE_REQUEST_WAIT (5 << 13) 1963cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_READ (6 << 13) 1973cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_WRITE (7 << 13) 1983cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DESC_CLOSE (8 << 13) 1993cbcb160SDavid Lanzendörfer 2003cbcb160SDavid Lanzendörfer /* 2013cbcb160SDavid Lanzendörfer * If the idma-des-size-bits of property is ie 13, bufsize bits are: 2023cbcb160SDavid Lanzendörfer * Bits 0-12: buf1 size 2033cbcb160SDavid Lanzendörfer * Bits 13-25: buf2 size 2043cbcb160SDavid Lanzendörfer * Bits 26-31: not used 2053cbcb160SDavid Lanzendörfer * Since we only ever set buf1 size, we can simply store it directly. 2063cbcb160SDavid Lanzendörfer */ 2073cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_DIC BIT(1) /* disable interrupt on completion */ 2083cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_LD BIT(2) /* last descriptor */ 2093cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_FD BIT(3) /* first descriptor */ 2103cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_CH BIT(4) /* chain mode */ 2113cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_ER BIT(5) /* end of ring */ 2123cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_CES BIT(30) /* card error summary */ 2133cbcb160SDavid Lanzendörfer #define SDXC_IDMAC_DES0_OWN BIT(31) /* 1-idma owns it, 0-host owns it */ 2143cbcb160SDavid Lanzendörfer 2153cbcb160SDavid Lanzendörfer struct sunxi_idma_des { 2163cbcb160SDavid Lanzendörfer u32 config; 2173cbcb160SDavid Lanzendörfer u32 buf_size; 2183cbcb160SDavid Lanzendörfer u32 buf_addr_ptr1; 2193cbcb160SDavid Lanzendörfer u32 buf_addr_ptr2; 2203cbcb160SDavid Lanzendörfer }; 2213cbcb160SDavid Lanzendörfer 2223cbcb160SDavid Lanzendörfer struct sunxi_mmc_host { 2233cbcb160SDavid Lanzendörfer struct mmc_host *mmc; 2243cbcb160SDavid Lanzendörfer struct reset_control *reset; 2253cbcb160SDavid Lanzendörfer 2263cbcb160SDavid Lanzendörfer /* IO mapping base */ 2273cbcb160SDavid Lanzendörfer void __iomem *reg_base; 2283cbcb160SDavid Lanzendörfer 2293cbcb160SDavid Lanzendörfer /* clock management */ 2303cbcb160SDavid Lanzendörfer struct clk *clk_ahb; 2313cbcb160SDavid Lanzendörfer struct clk *clk_mmc; 2323cbcb160SDavid Lanzendörfer 2333cbcb160SDavid Lanzendörfer /* irq */ 2343cbcb160SDavid Lanzendörfer spinlock_t lock; 2353cbcb160SDavid Lanzendörfer int irq; 2363cbcb160SDavid Lanzendörfer u32 int_sum; 2373cbcb160SDavid Lanzendörfer u32 sdio_imask; 2383cbcb160SDavid Lanzendörfer 2393cbcb160SDavid Lanzendörfer /* dma */ 2403cbcb160SDavid Lanzendörfer u32 idma_des_size_bits; 2413cbcb160SDavid Lanzendörfer dma_addr_t sg_dma; 2423cbcb160SDavid Lanzendörfer void *sg_cpu; 2433cbcb160SDavid Lanzendörfer bool wait_dma; 2443cbcb160SDavid Lanzendörfer 2453cbcb160SDavid Lanzendörfer struct mmc_request *mrq; 2463cbcb160SDavid Lanzendörfer struct mmc_request *manual_stop_mrq; 2473cbcb160SDavid Lanzendörfer int ferror; 2483cbcb160SDavid Lanzendörfer }; 2493cbcb160SDavid Lanzendörfer 2503cbcb160SDavid Lanzendörfer static int sunxi_mmc_reset_host(struct sunxi_mmc_host *host) 2513cbcb160SDavid Lanzendörfer { 2523cbcb160SDavid Lanzendörfer unsigned long expire = jiffies + msecs_to_jiffies(250); 2533cbcb160SDavid Lanzendörfer u32 rval; 2543cbcb160SDavid Lanzendörfer 2553cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CMDR, SDXC_HARDWARE_RESET); 2563cbcb160SDavid Lanzendörfer do { 2573cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_GCTRL); 2583cbcb160SDavid Lanzendörfer } while (time_before(jiffies, expire) && (rval & SDXC_HARDWARE_RESET)); 2593cbcb160SDavid Lanzendörfer 2603cbcb160SDavid Lanzendörfer if (rval & SDXC_HARDWARE_RESET) { 2613cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "fatal err reset timeout\n"); 2623cbcb160SDavid Lanzendörfer return -EIO; 2633cbcb160SDavid Lanzendörfer } 2643cbcb160SDavid Lanzendörfer 2653cbcb160SDavid Lanzendörfer return 0; 2663cbcb160SDavid Lanzendörfer } 2673cbcb160SDavid Lanzendörfer 2683cbcb160SDavid Lanzendörfer static int sunxi_mmc_init_host(struct mmc_host *mmc) 2693cbcb160SDavid Lanzendörfer { 2703cbcb160SDavid Lanzendörfer u32 rval; 2713cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 2723cbcb160SDavid Lanzendörfer 2733cbcb160SDavid Lanzendörfer if (sunxi_mmc_reset_host(host)) 2743cbcb160SDavid Lanzendörfer return -EIO; 2753cbcb160SDavid Lanzendörfer 2763cbcb160SDavid Lanzendörfer mmc_writel(host, REG_FTRGL, 0x20070008); 2773cbcb160SDavid Lanzendörfer mmc_writel(host, REG_TMOUT, 0xffffffff); 2783cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IMASK, host->sdio_imask); 2793cbcb160SDavid Lanzendörfer mmc_writel(host, REG_RINTR, 0xffffffff); 2803cbcb160SDavid Lanzendörfer mmc_writel(host, REG_DBGC, 0xdeb); 2813cbcb160SDavid Lanzendörfer mmc_writel(host, REG_FUNS, SDXC_CEATA_ON); 2823cbcb160SDavid Lanzendörfer mmc_writel(host, REG_DLBA, host->sg_dma); 2833cbcb160SDavid Lanzendörfer 2843cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_GCTRL); 2853cbcb160SDavid Lanzendörfer rval |= SDXC_INTERRUPT_ENABLE_BIT; 2863cbcb160SDavid Lanzendörfer rval &= ~SDXC_ACCESS_DONE_DIRECT; 2873cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 2883cbcb160SDavid Lanzendörfer 2893cbcb160SDavid Lanzendörfer return 0; 2903cbcb160SDavid Lanzendörfer } 2913cbcb160SDavid Lanzendörfer 2923cbcb160SDavid Lanzendörfer static void sunxi_mmc_init_idma_des(struct sunxi_mmc_host *host, 2933cbcb160SDavid Lanzendörfer struct mmc_data *data) 2943cbcb160SDavid Lanzendörfer { 2953cbcb160SDavid Lanzendörfer struct sunxi_idma_des *pdes = (struct sunxi_idma_des *)host->sg_cpu; 2963cbcb160SDavid Lanzendörfer struct sunxi_idma_des *pdes_pa = (struct sunxi_idma_des *)host->sg_dma; 2973cbcb160SDavid Lanzendörfer int i, max_len = (1 << host->idma_des_size_bits); 2983cbcb160SDavid Lanzendörfer 2993cbcb160SDavid Lanzendörfer for (i = 0; i < data->sg_len; i++) { 3003cbcb160SDavid Lanzendörfer pdes[i].config = SDXC_IDMAC_DES0_CH | SDXC_IDMAC_DES0_OWN | 3013cbcb160SDavid Lanzendörfer SDXC_IDMAC_DES0_DIC; 3023cbcb160SDavid Lanzendörfer 3033cbcb160SDavid Lanzendörfer if (data->sg[i].length == max_len) 3043cbcb160SDavid Lanzendörfer pdes[i].buf_size = 0; /* 0 == max_len */ 3053cbcb160SDavid Lanzendörfer else 3063cbcb160SDavid Lanzendörfer pdes[i].buf_size = data->sg[i].length; 3073cbcb160SDavid Lanzendörfer 3083cbcb160SDavid Lanzendörfer pdes[i].buf_addr_ptr1 = sg_dma_address(&data->sg[i]); 3093cbcb160SDavid Lanzendörfer pdes[i].buf_addr_ptr2 = (u32)&pdes_pa[i + 1]; 3103cbcb160SDavid Lanzendörfer } 3113cbcb160SDavid Lanzendörfer 3123cbcb160SDavid Lanzendörfer pdes[0].config |= SDXC_IDMAC_DES0_FD; 313e8a59049SHans de Goede pdes[i - 1].config |= SDXC_IDMAC_DES0_LD | SDXC_IDMAC_DES0_ER; 314e8a59049SHans de Goede pdes[i - 1].config &= ~SDXC_IDMAC_DES0_DIC; 315e8a59049SHans de Goede pdes[i - 1].buf_addr_ptr2 = 0; 3163cbcb160SDavid Lanzendörfer 3173cbcb160SDavid Lanzendörfer /* 3183cbcb160SDavid Lanzendörfer * Avoid the io-store starting the idmac hitting io-mem before the 3193cbcb160SDavid Lanzendörfer * descriptors hit the main-mem. 3203cbcb160SDavid Lanzendörfer */ 3213cbcb160SDavid Lanzendörfer wmb(); 3223cbcb160SDavid Lanzendörfer } 3233cbcb160SDavid Lanzendörfer 3243cbcb160SDavid Lanzendörfer static enum dma_data_direction sunxi_mmc_get_dma_dir(struct mmc_data *data) 3253cbcb160SDavid Lanzendörfer { 3263cbcb160SDavid Lanzendörfer if (data->flags & MMC_DATA_WRITE) 3273cbcb160SDavid Lanzendörfer return DMA_TO_DEVICE; 3283cbcb160SDavid Lanzendörfer else 3293cbcb160SDavid Lanzendörfer return DMA_FROM_DEVICE; 3303cbcb160SDavid Lanzendörfer } 3313cbcb160SDavid Lanzendörfer 3323cbcb160SDavid Lanzendörfer static int sunxi_mmc_map_dma(struct sunxi_mmc_host *host, 3333cbcb160SDavid Lanzendörfer struct mmc_data *data) 3343cbcb160SDavid Lanzendörfer { 3353cbcb160SDavid Lanzendörfer u32 i, dma_len; 3363cbcb160SDavid Lanzendörfer struct scatterlist *sg; 3373cbcb160SDavid Lanzendörfer 3383cbcb160SDavid Lanzendörfer dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len, 3393cbcb160SDavid Lanzendörfer sunxi_mmc_get_dma_dir(data)); 3403cbcb160SDavid Lanzendörfer if (dma_len == 0) { 3413cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n"); 3423cbcb160SDavid Lanzendörfer return -ENOMEM; 3433cbcb160SDavid Lanzendörfer } 3443cbcb160SDavid Lanzendörfer 3453cbcb160SDavid Lanzendörfer for_each_sg(data->sg, sg, data->sg_len, i) { 3463cbcb160SDavid Lanzendörfer if (sg->offset & 3 || sg->length & 3) { 3473cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), 3483cbcb160SDavid Lanzendörfer "unaligned scatterlist: os %x length %d\n", 3493cbcb160SDavid Lanzendörfer sg->offset, sg->length); 3503cbcb160SDavid Lanzendörfer return -EINVAL; 3513cbcb160SDavid Lanzendörfer } 3523cbcb160SDavid Lanzendörfer } 3533cbcb160SDavid Lanzendörfer 3543cbcb160SDavid Lanzendörfer return 0; 3553cbcb160SDavid Lanzendörfer } 3563cbcb160SDavid Lanzendörfer 3573cbcb160SDavid Lanzendörfer static void sunxi_mmc_start_dma(struct sunxi_mmc_host *host, 3583cbcb160SDavid Lanzendörfer struct mmc_data *data) 3593cbcb160SDavid Lanzendörfer { 3603cbcb160SDavid Lanzendörfer u32 rval; 3613cbcb160SDavid Lanzendörfer 3623cbcb160SDavid Lanzendörfer sunxi_mmc_init_idma_des(host, data); 3633cbcb160SDavid Lanzendörfer 3643cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_GCTRL); 3653cbcb160SDavid Lanzendörfer rval |= SDXC_DMA_ENABLE_BIT; 3663cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 3673cbcb160SDavid Lanzendörfer rval |= SDXC_DMA_RESET; 3683cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 3693cbcb160SDavid Lanzendörfer 3703cbcb160SDavid Lanzendörfer mmc_writel(host, REG_DMAC, SDXC_IDMAC_SOFT_RESET); 3713cbcb160SDavid Lanzendörfer 3723cbcb160SDavid Lanzendörfer if (!(data->flags & MMC_DATA_WRITE)) 3733cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IDIE, SDXC_IDMAC_RECEIVE_INTERRUPT); 3743cbcb160SDavid Lanzendörfer 3753cbcb160SDavid Lanzendörfer mmc_writel(host, REG_DMAC, 3763cbcb160SDavid Lanzendörfer SDXC_IDMAC_FIX_BURST | SDXC_IDMAC_IDMA_ON); 3773cbcb160SDavid Lanzendörfer } 3783cbcb160SDavid Lanzendörfer 3793cbcb160SDavid Lanzendörfer static void sunxi_mmc_send_manual_stop(struct sunxi_mmc_host *host, 3803cbcb160SDavid Lanzendörfer struct mmc_request *req) 3813cbcb160SDavid Lanzendörfer { 3823cbcb160SDavid Lanzendörfer u32 arg, cmd_val, ri; 3833cbcb160SDavid Lanzendörfer unsigned long expire = jiffies + msecs_to_jiffies(1000); 3843cbcb160SDavid Lanzendörfer 3853cbcb160SDavid Lanzendörfer cmd_val = SDXC_START | SDXC_RESP_EXPIRE | 3863cbcb160SDavid Lanzendörfer SDXC_STOP_ABORT_CMD | SDXC_CHECK_RESPONSE_CRC; 3873cbcb160SDavid Lanzendörfer 3883cbcb160SDavid Lanzendörfer if (req->cmd->opcode == SD_IO_RW_EXTENDED) { 3893cbcb160SDavid Lanzendörfer cmd_val |= SD_IO_RW_DIRECT; 3903cbcb160SDavid Lanzendörfer arg = (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) | 3913cbcb160SDavid Lanzendörfer ((req->cmd->arg >> 28) & 0x7); 3923cbcb160SDavid Lanzendörfer } else { 3933cbcb160SDavid Lanzendörfer cmd_val |= MMC_STOP_TRANSMISSION; 3943cbcb160SDavid Lanzendörfer arg = 0; 3953cbcb160SDavid Lanzendörfer } 3963cbcb160SDavid Lanzendörfer 3973cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CARG, arg); 3983cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CMDR, cmd_val); 3993cbcb160SDavid Lanzendörfer 4003cbcb160SDavid Lanzendörfer do { 4013cbcb160SDavid Lanzendörfer ri = mmc_readl(host, REG_RINTR); 4023cbcb160SDavid Lanzendörfer } while (!(ri & (SDXC_COMMAND_DONE | SDXC_INTERRUPT_ERROR_BIT)) && 4033cbcb160SDavid Lanzendörfer time_before(jiffies, expire)); 4043cbcb160SDavid Lanzendörfer 4053cbcb160SDavid Lanzendörfer if (!(ri & SDXC_COMMAND_DONE) || (ri & SDXC_INTERRUPT_ERROR_BIT)) { 4063cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "send stop command failed\n"); 4073cbcb160SDavid Lanzendörfer if (req->stop) 4083cbcb160SDavid Lanzendörfer req->stop->resp[0] = -ETIMEDOUT; 4093cbcb160SDavid Lanzendörfer } else { 4103cbcb160SDavid Lanzendörfer if (req->stop) 4113cbcb160SDavid Lanzendörfer req->stop->resp[0] = mmc_readl(host, REG_RESP0); 4123cbcb160SDavid Lanzendörfer } 4133cbcb160SDavid Lanzendörfer 4143cbcb160SDavid Lanzendörfer mmc_writel(host, REG_RINTR, 0xffff); 4153cbcb160SDavid Lanzendörfer } 4163cbcb160SDavid Lanzendörfer 4173cbcb160SDavid Lanzendörfer static void sunxi_mmc_dump_errinfo(struct sunxi_mmc_host *host) 4183cbcb160SDavid Lanzendörfer { 4193cbcb160SDavid Lanzendörfer struct mmc_command *cmd = host->mrq->cmd; 4203cbcb160SDavid Lanzendörfer struct mmc_data *data = host->mrq->data; 4213cbcb160SDavid Lanzendörfer 4223cbcb160SDavid Lanzendörfer /* For some cmds timeout is normal with sd/mmc cards */ 4233cbcb160SDavid Lanzendörfer if ((host->int_sum & SDXC_INTERRUPT_ERROR_BIT) == 4243cbcb160SDavid Lanzendörfer SDXC_RESP_TIMEOUT && (cmd->opcode == SD_IO_SEND_OP_COND || 4253cbcb160SDavid Lanzendörfer cmd->opcode == SD_IO_RW_DIRECT)) 4263cbcb160SDavid Lanzendörfer return; 4273cbcb160SDavid Lanzendörfer 4283cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), 4293cbcb160SDavid Lanzendörfer "smc %d err, cmd %d,%s%s%s%s%s%s%s%s%s%s !!\n", 4303cbcb160SDavid Lanzendörfer host->mmc->index, cmd->opcode, 4313cbcb160SDavid Lanzendörfer data ? (data->flags & MMC_DATA_WRITE ? " WR" : " RD") : "", 4323cbcb160SDavid Lanzendörfer host->int_sum & SDXC_RESP_ERROR ? " RE" : "", 4333cbcb160SDavid Lanzendörfer host->int_sum & SDXC_RESP_CRC_ERROR ? " RCE" : "", 4343cbcb160SDavid Lanzendörfer host->int_sum & SDXC_DATA_CRC_ERROR ? " DCE" : "", 4353cbcb160SDavid Lanzendörfer host->int_sum & SDXC_RESP_TIMEOUT ? " RTO" : "", 4363cbcb160SDavid Lanzendörfer host->int_sum & SDXC_DATA_TIMEOUT ? " DTO" : "", 4373cbcb160SDavid Lanzendörfer host->int_sum & SDXC_FIFO_RUN_ERROR ? " FE" : "", 4383cbcb160SDavid Lanzendörfer host->int_sum & SDXC_HARD_WARE_LOCKED ? " HL" : "", 4393cbcb160SDavid Lanzendörfer host->int_sum & SDXC_START_BIT_ERROR ? " SBE" : "", 4403cbcb160SDavid Lanzendörfer host->int_sum & SDXC_END_BIT_ERROR ? " EBE" : "" 4413cbcb160SDavid Lanzendörfer ); 4423cbcb160SDavid Lanzendörfer } 4433cbcb160SDavid Lanzendörfer 4443cbcb160SDavid Lanzendörfer /* Called in interrupt context! */ 4453cbcb160SDavid Lanzendörfer static irqreturn_t sunxi_mmc_finalize_request(struct sunxi_mmc_host *host) 4463cbcb160SDavid Lanzendörfer { 4473cbcb160SDavid Lanzendörfer struct mmc_request *mrq = host->mrq; 4483cbcb160SDavid Lanzendörfer struct mmc_data *data = mrq->data; 4493cbcb160SDavid Lanzendörfer u32 rval; 4503cbcb160SDavid Lanzendörfer 4513cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IMASK, host->sdio_imask); 4523cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IDIE, 0); 4533cbcb160SDavid Lanzendörfer 4543cbcb160SDavid Lanzendörfer if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) { 4553cbcb160SDavid Lanzendörfer sunxi_mmc_dump_errinfo(host); 4563cbcb160SDavid Lanzendörfer mrq->cmd->error = -ETIMEDOUT; 4573cbcb160SDavid Lanzendörfer 4583cbcb160SDavid Lanzendörfer if (data) { 4593cbcb160SDavid Lanzendörfer data->error = -ETIMEDOUT; 4603cbcb160SDavid Lanzendörfer host->manual_stop_mrq = mrq; 4613cbcb160SDavid Lanzendörfer } 4623cbcb160SDavid Lanzendörfer 4633cbcb160SDavid Lanzendörfer if (mrq->stop) 4643cbcb160SDavid Lanzendörfer mrq->stop->error = -ETIMEDOUT; 4653cbcb160SDavid Lanzendörfer } else { 4663cbcb160SDavid Lanzendörfer if (mrq->cmd->flags & MMC_RSP_136) { 4673cbcb160SDavid Lanzendörfer mrq->cmd->resp[0] = mmc_readl(host, REG_RESP3); 4683cbcb160SDavid Lanzendörfer mrq->cmd->resp[1] = mmc_readl(host, REG_RESP2); 4693cbcb160SDavid Lanzendörfer mrq->cmd->resp[2] = mmc_readl(host, REG_RESP1); 4703cbcb160SDavid Lanzendörfer mrq->cmd->resp[3] = mmc_readl(host, REG_RESP0); 4713cbcb160SDavid Lanzendörfer } else { 4723cbcb160SDavid Lanzendörfer mrq->cmd->resp[0] = mmc_readl(host, REG_RESP0); 4733cbcb160SDavid Lanzendörfer } 4743cbcb160SDavid Lanzendörfer 4753cbcb160SDavid Lanzendörfer if (data) 4763cbcb160SDavid Lanzendörfer data->bytes_xfered = data->blocks * data->blksz; 4773cbcb160SDavid Lanzendörfer } 4783cbcb160SDavid Lanzendörfer 4793cbcb160SDavid Lanzendörfer if (data) { 4803cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IDST, 0x337); 4813cbcb160SDavid Lanzendörfer mmc_writel(host, REG_DMAC, 0); 4823cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_GCTRL); 4833cbcb160SDavid Lanzendörfer rval |= SDXC_DMA_RESET; 4843cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 4853cbcb160SDavid Lanzendörfer rval &= ~SDXC_DMA_ENABLE_BIT; 4863cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 4873cbcb160SDavid Lanzendörfer rval |= SDXC_FIFO_RESET; 4883cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 4893cbcb160SDavid Lanzendörfer dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, 4903cbcb160SDavid Lanzendörfer sunxi_mmc_get_dma_dir(data)); 4913cbcb160SDavid Lanzendörfer } 4923cbcb160SDavid Lanzendörfer 4933cbcb160SDavid Lanzendörfer mmc_writel(host, REG_RINTR, 0xffff); 4943cbcb160SDavid Lanzendörfer 4953cbcb160SDavid Lanzendörfer host->mrq = NULL; 4963cbcb160SDavid Lanzendörfer host->int_sum = 0; 4973cbcb160SDavid Lanzendörfer host->wait_dma = false; 4983cbcb160SDavid Lanzendörfer 4993cbcb160SDavid Lanzendörfer return host->manual_stop_mrq ? IRQ_WAKE_THREAD : IRQ_HANDLED; 5003cbcb160SDavid Lanzendörfer } 5013cbcb160SDavid Lanzendörfer 5023cbcb160SDavid Lanzendörfer static irqreturn_t sunxi_mmc_irq(int irq, void *dev_id) 5033cbcb160SDavid Lanzendörfer { 5043cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = dev_id; 5053cbcb160SDavid Lanzendörfer struct mmc_request *mrq; 5063cbcb160SDavid Lanzendörfer u32 msk_int, idma_int; 5073cbcb160SDavid Lanzendörfer bool finalize = false; 5083cbcb160SDavid Lanzendörfer bool sdio_int = false; 5093cbcb160SDavid Lanzendörfer irqreturn_t ret = IRQ_HANDLED; 5103cbcb160SDavid Lanzendörfer 5113cbcb160SDavid Lanzendörfer spin_lock(&host->lock); 5123cbcb160SDavid Lanzendörfer 5133cbcb160SDavid Lanzendörfer idma_int = mmc_readl(host, REG_IDST); 5143cbcb160SDavid Lanzendörfer msk_int = mmc_readl(host, REG_MISTA); 5153cbcb160SDavid Lanzendörfer 5163cbcb160SDavid Lanzendörfer dev_dbg(mmc_dev(host->mmc), "irq: rq %p mi %08x idi %08x\n", 5173cbcb160SDavid Lanzendörfer host->mrq, msk_int, idma_int); 5183cbcb160SDavid Lanzendörfer 5193cbcb160SDavid Lanzendörfer mrq = host->mrq; 5203cbcb160SDavid Lanzendörfer if (mrq) { 5213cbcb160SDavid Lanzendörfer if (idma_int & SDXC_IDMAC_RECEIVE_INTERRUPT) 5223cbcb160SDavid Lanzendörfer host->wait_dma = false; 5233cbcb160SDavid Lanzendörfer 5243cbcb160SDavid Lanzendörfer host->int_sum |= msk_int; 5253cbcb160SDavid Lanzendörfer 5263cbcb160SDavid Lanzendörfer /* Wait for COMMAND_DONE on RESPONSE_TIMEOUT before finalize */ 5273cbcb160SDavid Lanzendörfer if ((host->int_sum & SDXC_RESP_TIMEOUT) && 5283cbcb160SDavid Lanzendörfer !(host->int_sum & SDXC_COMMAND_DONE)) 5293cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IMASK, 5303cbcb160SDavid Lanzendörfer host->sdio_imask | SDXC_COMMAND_DONE); 5313cbcb160SDavid Lanzendörfer /* Don't wait for dma on error */ 5323cbcb160SDavid Lanzendörfer else if (host->int_sum & SDXC_INTERRUPT_ERROR_BIT) 5333cbcb160SDavid Lanzendörfer finalize = true; 5343cbcb160SDavid Lanzendörfer else if ((host->int_sum & SDXC_INTERRUPT_DONE_BIT) && 5353cbcb160SDavid Lanzendörfer !host->wait_dma) 5363cbcb160SDavid Lanzendörfer finalize = true; 5373cbcb160SDavid Lanzendörfer } 5383cbcb160SDavid Lanzendörfer 5393cbcb160SDavid Lanzendörfer if (msk_int & SDXC_SDIO_INTERRUPT) 5403cbcb160SDavid Lanzendörfer sdio_int = true; 5413cbcb160SDavid Lanzendörfer 5423cbcb160SDavid Lanzendörfer mmc_writel(host, REG_RINTR, msk_int); 5433cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IDST, idma_int); 5443cbcb160SDavid Lanzendörfer 5453cbcb160SDavid Lanzendörfer if (finalize) 5463cbcb160SDavid Lanzendörfer ret = sunxi_mmc_finalize_request(host); 5473cbcb160SDavid Lanzendörfer 5483cbcb160SDavid Lanzendörfer spin_unlock(&host->lock); 5493cbcb160SDavid Lanzendörfer 5503cbcb160SDavid Lanzendörfer if (finalize && ret == IRQ_HANDLED) 5513cbcb160SDavid Lanzendörfer mmc_request_done(host->mmc, mrq); 5523cbcb160SDavid Lanzendörfer 5533cbcb160SDavid Lanzendörfer if (sdio_int) 5543cbcb160SDavid Lanzendörfer mmc_signal_sdio_irq(host->mmc); 5553cbcb160SDavid Lanzendörfer 5563cbcb160SDavid Lanzendörfer return ret; 5573cbcb160SDavid Lanzendörfer } 5583cbcb160SDavid Lanzendörfer 5593cbcb160SDavid Lanzendörfer static irqreturn_t sunxi_mmc_handle_manual_stop(int irq, void *dev_id) 5603cbcb160SDavid Lanzendörfer { 5613cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = dev_id; 5623cbcb160SDavid Lanzendörfer struct mmc_request *mrq; 5633cbcb160SDavid Lanzendörfer unsigned long iflags; 5643cbcb160SDavid Lanzendörfer 5653cbcb160SDavid Lanzendörfer spin_lock_irqsave(&host->lock, iflags); 5663cbcb160SDavid Lanzendörfer mrq = host->manual_stop_mrq; 5673cbcb160SDavid Lanzendörfer spin_unlock_irqrestore(&host->lock, iflags); 5683cbcb160SDavid Lanzendörfer 5693cbcb160SDavid Lanzendörfer if (!mrq) { 5703cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "no request for manual stop\n"); 5713cbcb160SDavid Lanzendörfer return IRQ_HANDLED; 5723cbcb160SDavid Lanzendörfer } 5733cbcb160SDavid Lanzendörfer 5743cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "data error, sending stop command\n"); 575dd9b3803SDavid Lanzendörfer 576dd9b3803SDavid Lanzendörfer /* 577dd9b3803SDavid Lanzendörfer * We will never have more than one outstanding request, 578dd9b3803SDavid Lanzendörfer * and we do not complete the request until after 579dd9b3803SDavid Lanzendörfer * we've cleared host->manual_stop_mrq so we do not need to 580dd9b3803SDavid Lanzendörfer * spin lock this function. 581dd9b3803SDavid Lanzendörfer * Additionally we have wait states within this function 582dd9b3803SDavid Lanzendörfer * so having it in a lock is a very bad idea. 583dd9b3803SDavid Lanzendörfer */ 5843cbcb160SDavid Lanzendörfer sunxi_mmc_send_manual_stop(host, mrq); 5853cbcb160SDavid Lanzendörfer 5863cbcb160SDavid Lanzendörfer spin_lock_irqsave(&host->lock, iflags); 5873cbcb160SDavid Lanzendörfer host->manual_stop_mrq = NULL; 5883cbcb160SDavid Lanzendörfer spin_unlock_irqrestore(&host->lock, iflags); 5893cbcb160SDavid Lanzendörfer 5903cbcb160SDavid Lanzendörfer mmc_request_done(host->mmc, mrq); 5913cbcb160SDavid Lanzendörfer 5923cbcb160SDavid Lanzendörfer return IRQ_HANDLED; 5933cbcb160SDavid Lanzendörfer } 5943cbcb160SDavid Lanzendörfer 5953cbcb160SDavid Lanzendörfer static int sunxi_mmc_oclk_onoff(struct sunxi_mmc_host *host, u32 oclk_en) 5963cbcb160SDavid Lanzendörfer { 5973cbcb160SDavid Lanzendörfer unsigned long expire = jiffies + msecs_to_jiffies(250); 5983cbcb160SDavid Lanzendörfer u32 rval; 5993cbcb160SDavid Lanzendörfer 6003cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_CLKCR); 6013cbcb160SDavid Lanzendörfer rval &= ~(SDXC_CARD_CLOCK_ON | SDXC_LOW_POWER_ON); 6023cbcb160SDavid Lanzendörfer 6033cbcb160SDavid Lanzendörfer if (oclk_en) 6043cbcb160SDavid Lanzendörfer rval |= SDXC_CARD_CLOCK_ON; 6053cbcb160SDavid Lanzendörfer 6063cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CLKCR, rval); 6073cbcb160SDavid Lanzendörfer 6083cbcb160SDavid Lanzendörfer rval = SDXC_START | SDXC_UPCLK_ONLY | SDXC_WAIT_PRE_OVER; 6093cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CMDR, rval); 6103cbcb160SDavid Lanzendörfer 6113cbcb160SDavid Lanzendörfer do { 6123cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_CMDR); 6133cbcb160SDavid Lanzendörfer } while (time_before(jiffies, expire) && (rval & SDXC_START)); 6143cbcb160SDavid Lanzendörfer 6153cbcb160SDavid Lanzendörfer /* clear irq status bits set by the command */ 6163cbcb160SDavid Lanzendörfer mmc_writel(host, REG_RINTR, 6173cbcb160SDavid Lanzendörfer mmc_readl(host, REG_RINTR) & ~SDXC_SDIO_INTERRUPT); 6183cbcb160SDavid Lanzendörfer 6193cbcb160SDavid Lanzendörfer if (rval & SDXC_START) { 6203cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "fatal err update clk timeout\n"); 6213cbcb160SDavid Lanzendörfer return -EIO; 6223cbcb160SDavid Lanzendörfer } 6233cbcb160SDavid Lanzendörfer 6243cbcb160SDavid Lanzendörfer return 0; 6253cbcb160SDavid Lanzendörfer } 6263cbcb160SDavid Lanzendörfer 6273cbcb160SDavid Lanzendörfer static int sunxi_mmc_clk_set_rate(struct sunxi_mmc_host *host, 6283cbcb160SDavid Lanzendörfer struct mmc_ios *ios) 6293cbcb160SDavid Lanzendörfer { 6303cbcb160SDavid Lanzendörfer u32 rate, oclk_dly, rval, sclk_dly, src_clk; 6313cbcb160SDavid Lanzendörfer int ret; 6323cbcb160SDavid Lanzendörfer 6333cbcb160SDavid Lanzendörfer rate = clk_round_rate(host->clk_mmc, ios->clock); 6343cbcb160SDavid Lanzendörfer dev_dbg(mmc_dev(host->mmc), "setting clk to %d, rounded %d\n", 6353cbcb160SDavid Lanzendörfer ios->clock, rate); 6363cbcb160SDavid Lanzendörfer 6373cbcb160SDavid Lanzendörfer /* setting clock rate */ 6383cbcb160SDavid Lanzendörfer ret = clk_set_rate(host->clk_mmc, rate); 6393cbcb160SDavid Lanzendörfer if (ret) { 6403cbcb160SDavid Lanzendörfer dev_err(mmc_dev(host->mmc), "error setting clk to %d: %d\n", 6413cbcb160SDavid Lanzendörfer rate, ret); 6423cbcb160SDavid Lanzendörfer return ret; 6433cbcb160SDavid Lanzendörfer } 6443cbcb160SDavid Lanzendörfer 6453cbcb160SDavid Lanzendörfer ret = sunxi_mmc_oclk_onoff(host, 0); 6463cbcb160SDavid Lanzendörfer if (ret) 6473cbcb160SDavid Lanzendörfer return ret; 6483cbcb160SDavid Lanzendörfer 6493cbcb160SDavid Lanzendörfer /* clear internal divider */ 6503cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_CLKCR); 6513cbcb160SDavid Lanzendörfer rval &= ~0xff; 6523cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CLKCR, rval); 6533cbcb160SDavid Lanzendörfer 6543cbcb160SDavid Lanzendörfer /* determine delays */ 6553cbcb160SDavid Lanzendörfer if (rate <= 400000) { 6563cbcb160SDavid Lanzendörfer oclk_dly = 0; 6573cbcb160SDavid Lanzendörfer sclk_dly = 7; 6583cbcb160SDavid Lanzendörfer } else if (rate <= 25000000) { 6593cbcb160SDavid Lanzendörfer oclk_dly = 0; 6603cbcb160SDavid Lanzendörfer sclk_dly = 5; 6613cbcb160SDavid Lanzendörfer } else if (rate <= 50000000) { 6623cbcb160SDavid Lanzendörfer if (ios->timing == MMC_TIMING_UHS_DDR50) { 6633cbcb160SDavid Lanzendörfer oclk_dly = 2; 6643cbcb160SDavid Lanzendörfer sclk_dly = 4; 6653cbcb160SDavid Lanzendörfer } else { 6663cbcb160SDavid Lanzendörfer oclk_dly = 3; 6673cbcb160SDavid Lanzendörfer sclk_dly = 5; 6683cbcb160SDavid Lanzendörfer } 6693cbcb160SDavid Lanzendörfer } else { 6703cbcb160SDavid Lanzendörfer /* rate > 50000000 */ 6713cbcb160SDavid Lanzendörfer oclk_dly = 2; 6723cbcb160SDavid Lanzendörfer sclk_dly = 4; 6733cbcb160SDavid Lanzendörfer } 6743cbcb160SDavid Lanzendörfer 6753cbcb160SDavid Lanzendörfer src_clk = clk_get_rate(clk_get_parent(host->clk_mmc)); 6763cbcb160SDavid Lanzendörfer if (src_clk >= 300000000 && src_clk <= 400000000) { 6773cbcb160SDavid Lanzendörfer if (oclk_dly) 6783cbcb160SDavid Lanzendörfer oclk_dly--; 6793cbcb160SDavid Lanzendörfer if (sclk_dly) 6803cbcb160SDavid Lanzendörfer sclk_dly--; 6813cbcb160SDavid Lanzendörfer } 6823cbcb160SDavid Lanzendörfer 6833cbcb160SDavid Lanzendörfer clk_sunxi_mmc_phase_control(host->clk_mmc, sclk_dly, oclk_dly); 6843cbcb160SDavid Lanzendörfer 6853cbcb160SDavid Lanzendörfer return sunxi_mmc_oclk_onoff(host, 1); 6863cbcb160SDavid Lanzendörfer } 6873cbcb160SDavid Lanzendörfer 6883cbcb160SDavid Lanzendörfer static void sunxi_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) 6893cbcb160SDavid Lanzendörfer { 6903cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 6913cbcb160SDavid Lanzendörfer u32 rval; 6923cbcb160SDavid Lanzendörfer 6933cbcb160SDavid Lanzendörfer /* Set the power state */ 6943cbcb160SDavid Lanzendörfer switch (ios->power_mode) { 6953cbcb160SDavid Lanzendörfer case MMC_POWER_ON: 6963cbcb160SDavid Lanzendörfer break; 6973cbcb160SDavid Lanzendörfer 6983cbcb160SDavid Lanzendörfer case MMC_POWER_UP: 6993cbcb160SDavid Lanzendörfer mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd); 7003cbcb160SDavid Lanzendörfer 7013cbcb160SDavid Lanzendörfer host->ferror = sunxi_mmc_init_host(mmc); 7023cbcb160SDavid Lanzendörfer if (host->ferror) 7033cbcb160SDavid Lanzendörfer return; 7043cbcb160SDavid Lanzendörfer 7053cbcb160SDavid Lanzendörfer dev_dbg(mmc_dev(mmc), "power on!\n"); 7063cbcb160SDavid Lanzendörfer break; 7073cbcb160SDavid Lanzendörfer 7083cbcb160SDavid Lanzendörfer case MMC_POWER_OFF: 7093cbcb160SDavid Lanzendörfer dev_dbg(mmc_dev(mmc), "power off!\n"); 7103cbcb160SDavid Lanzendörfer sunxi_mmc_reset_host(host); 7113cbcb160SDavid Lanzendörfer mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0); 7123cbcb160SDavid Lanzendörfer break; 7133cbcb160SDavid Lanzendörfer } 7143cbcb160SDavid Lanzendörfer 7153cbcb160SDavid Lanzendörfer /* set bus width */ 7163cbcb160SDavid Lanzendörfer switch (ios->bus_width) { 7173cbcb160SDavid Lanzendörfer case MMC_BUS_WIDTH_1: 7183cbcb160SDavid Lanzendörfer mmc_writel(host, REG_WIDTH, SDXC_WIDTH1); 7193cbcb160SDavid Lanzendörfer break; 7203cbcb160SDavid Lanzendörfer case MMC_BUS_WIDTH_4: 7213cbcb160SDavid Lanzendörfer mmc_writel(host, REG_WIDTH, SDXC_WIDTH4); 7223cbcb160SDavid Lanzendörfer break; 7233cbcb160SDavid Lanzendörfer case MMC_BUS_WIDTH_8: 7243cbcb160SDavid Lanzendörfer mmc_writel(host, REG_WIDTH, SDXC_WIDTH8); 7253cbcb160SDavid Lanzendörfer break; 7263cbcb160SDavid Lanzendörfer } 7273cbcb160SDavid Lanzendörfer 7283cbcb160SDavid Lanzendörfer /* set ddr mode */ 7293cbcb160SDavid Lanzendörfer rval = mmc_readl(host, REG_GCTRL); 7303cbcb160SDavid Lanzendörfer if (ios->timing == MMC_TIMING_UHS_DDR50) 7313cbcb160SDavid Lanzendörfer rval |= SDXC_DDR_MODE; 7323cbcb160SDavid Lanzendörfer else 7333cbcb160SDavid Lanzendörfer rval &= ~SDXC_DDR_MODE; 7343cbcb160SDavid Lanzendörfer mmc_writel(host, REG_GCTRL, rval); 7353cbcb160SDavid Lanzendörfer 7363cbcb160SDavid Lanzendörfer /* set up clock */ 7373cbcb160SDavid Lanzendörfer if (ios->clock && ios->power_mode) { 7383cbcb160SDavid Lanzendörfer host->ferror = sunxi_mmc_clk_set_rate(host, ios); 7393cbcb160SDavid Lanzendörfer /* Android code had a usleep_range(50000, 55000); here */ 7403cbcb160SDavid Lanzendörfer } 7413cbcb160SDavid Lanzendörfer } 7423cbcb160SDavid Lanzendörfer 7433cbcb160SDavid Lanzendörfer static void sunxi_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable) 7443cbcb160SDavid Lanzendörfer { 7453cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 7463cbcb160SDavid Lanzendörfer unsigned long flags; 7473cbcb160SDavid Lanzendörfer u32 imask; 7483cbcb160SDavid Lanzendörfer 7493cbcb160SDavid Lanzendörfer spin_lock_irqsave(&host->lock, flags); 7503cbcb160SDavid Lanzendörfer 7513cbcb160SDavid Lanzendörfer imask = mmc_readl(host, REG_IMASK); 7523cbcb160SDavid Lanzendörfer if (enable) { 7533cbcb160SDavid Lanzendörfer host->sdio_imask = SDXC_SDIO_INTERRUPT; 7543cbcb160SDavid Lanzendörfer imask |= SDXC_SDIO_INTERRUPT; 7553cbcb160SDavid Lanzendörfer } else { 7563cbcb160SDavid Lanzendörfer host->sdio_imask = 0; 7573cbcb160SDavid Lanzendörfer imask &= ~SDXC_SDIO_INTERRUPT; 7583cbcb160SDavid Lanzendörfer } 7593cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IMASK, imask); 7603cbcb160SDavid Lanzendörfer spin_unlock_irqrestore(&host->lock, flags); 7613cbcb160SDavid Lanzendörfer } 7623cbcb160SDavid Lanzendörfer 7633cbcb160SDavid Lanzendörfer static void sunxi_mmc_hw_reset(struct mmc_host *mmc) 7643cbcb160SDavid Lanzendörfer { 7653cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 7663cbcb160SDavid Lanzendörfer mmc_writel(host, REG_HWRST, 0); 7673cbcb160SDavid Lanzendörfer udelay(10); 7683cbcb160SDavid Lanzendörfer mmc_writel(host, REG_HWRST, 1); 7693cbcb160SDavid Lanzendörfer udelay(300); 7703cbcb160SDavid Lanzendörfer } 7713cbcb160SDavid Lanzendörfer 7723cbcb160SDavid Lanzendörfer static void sunxi_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq) 7733cbcb160SDavid Lanzendörfer { 7743cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 7753cbcb160SDavid Lanzendörfer struct mmc_command *cmd = mrq->cmd; 7763cbcb160SDavid Lanzendörfer struct mmc_data *data = mrq->data; 7773cbcb160SDavid Lanzendörfer unsigned long iflags; 7783cbcb160SDavid Lanzendörfer u32 imask = SDXC_INTERRUPT_ERROR_BIT; 7793cbcb160SDavid Lanzendörfer u32 cmd_val = SDXC_START | (cmd->opcode & 0x3f); 780dd9b3803SDavid Lanzendörfer bool wait_dma = host->wait_dma; 7813cbcb160SDavid Lanzendörfer int ret; 7823cbcb160SDavid Lanzendörfer 7833cbcb160SDavid Lanzendörfer /* Check for set_ios errors (should never happen) */ 7843cbcb160SDavid Lanzendörfer if (host->ferror) { 7853cbcb160SDavid Lanzendörfer mrq->cmd->error = host->ferror; 7863cbcb160SDavid Lanzendörfer mmc_request_done(mmc, mrq); 7873cbcb160SDavid Lanzendörfer return; 7883cbcb160SDavid Lanzendörfer } 7893cbcb160SDavid Lanzendörfer 7903cbcb160SDavid Lanzendörfer if (data) { 7913cbcb160SDavid Lanzendörfer ret = sunxi_mmc_map_dma(host, data); 7923cbcb160SDavid Lanzendörfer if (ret < 0) { 7933cbcb160SDavid Lanzendörfer dev_err(mmc_dev(mmc), "map DMA failed\n"); 7943cbcb160SDavid Lanzendörfer cmd->error = ret; 7953cbcb160SDavid Lanzendörfer data->error = ret; 7963cbcb160SDavid Lanzendörfer mmc_request_done(mmc, mrq); 7973cbcb160SDavid Lanzendörfer return; 7983cbcb160SDavid Lanzendörfer } 7993cbcb160SDavid Lanzendörfer } 8003cbcb160SDavid Lanzendörfer 8013cbcb160SDavid Lanzendörfer if (cmd->opcode == MMC_GO_IDLE_STATE) { 8023cbcb160SDavid Lanzendörfer cmd_val |= SDXC_SEND_INIT_SEQUENCE; 8033cbcb160SDavid Lanzendörfer imask |= SDXC_COMMAND_DONE; 8043cbcb160SDavid Lanzendörfer } 8053cbcb160SDavid Lanzendörfer 8063cbcb160SDavid Lanzendörfer if (cmd->flags & MMC_RSP_PRESENT) { 8073cbcb160SDavid Lanzendörfer cmd_val |= SDXC_RESP_EXPIRE; 8083cbcb160SDavid Lanzendörfer if (cmd->flags & MMC_RSP_136) 8093cbcb160SDavid Lanzendörfer cmd_val |= SDXC_LONG_RESPONSE; 8103cbcb160SDavid Lanzendörfer if (cmd->flags & MMC_RSP_CRC) 8113cbcb160SDavid Lanzendörfer cmd_val |= SDXC_CHECK_RESPONSE_CRC; 8123cbcb160SDavid Lanzendörfer 8133cbcb160SDavid Lanzendörfer if ((cmd->flags & MMC_CMD_MASK) == MMC_CMD_ADTC) { 8143cbcb160SDavid Lanzendörfer cmd_val |= SDXC_DATA_EXPIRE | SDXC_WAIT_PRE_OVER; 8153cbcb160SDavid Lanzendörfer if (cmd->data->flags & MMC_DATA_STREAM) { 8163cbcb160SDavid Lanzendörfer imask |= SDXC_AUTO_COMMAND_DONE; 8173cbcb160SDavid Lanzendörfer cmd_val |= SDXC_SEQUENCE_MODE | 8183cbcb160SDavid Lanzendörfer SDXC_SEND_AUTO_STOP; 8193cbcb160SDavid Lanzendörfer } 8203cbcb160SDavid Lanzendörfer 8213cbcb160SDavid Lanzendörfer if (cmd->data->stop) { 8223cbcb160SDavid Lanzendörfer imask |= SDXC_AUTO_COMMAND_DONE; 8233cbcb160SDavid Lanzendörfer cmd_val |= SDXC_SEND_AUTO_STOP; 8243cbcb160SDavid Lanzendörfer } else { 8253cbcb160SDavid Lanzendörfer imask |= SDXC_DATA_OVER; 8263cbcb160SDavid Lanzendörfer } 8273cbcb160SDavid Lanzendörfer 8283cbcb160SDavid Lanzendörfer if (cmd->data->flags & MMC_DATA_WRITE) 8293cbcb160SDavid Lanzendörfer cmd_val |= SDXC_WRITE; 8303cbcb160SDavid Lanzendörfer else 831dd9b3803SDavid Lanzendörfer wait_dma = true; 8323cbcb160SDavid Lanzendörfer } else { 8333cbcb160SDavid Lanzendörfer imask |= SDXC_COMMAND_DONE; 8343cbcb160SDavid Lanzendörfer } 8353cbcb160SDavid Lanzendörfer } else { 8363cbcb160SDavid Lanzendörfer imask |= SDXC_COMMAND_DONE; 8373cbcb160SDavid Lanzendörfer } 8383cbcb160SDavid Lanzendörfer 8393cbcb160SDavid Lanzendörfer dev_dbg(mmc_dev(mmc), "cmd %d(%08x) arg %x ie 0x%08x len %d\n", 8403cbcb160SDavid Lanzendörfer cmd_val & 0x3f, cmd_val, cmd->arg, imask, 8413cbcb160SDavid Lanzendörfer mrq->data ? mrq->data->blksz * mrq->data->blocks : 0); 8423cbcb160SDavid Lanzendörfer 8433cbcb160SDavid Lanzendörfer spin_lock_irqsave(&host->lock, iflags); 8443cbcb160SDavid Lanzendörfer 8453cbcb160SDavid Lanzendörfer if (host->mrq || host->manual_stop_mrq) { 8463cbcb160SDavid Lanzendörfer spin_unlock_irqrestore(&host->lock, iflags); 8473cbcb160SDavid Lanzendörfer 8483cbcb160SDavid Lanzendörfer if (data) 8493cbcb160SDavid Lanzendörfer dma_unmap_sg(mmc_dev(mmc), data->sg, data->sg_len, 8503cbcb160SDavid Lanzendörfer sunxi_mmc_get_dma_dir(data)); 8513cbcb160SDavid Lanzendörfer 8523cbcb160SDavid Lanzendörfer dev_err(mmc_dev(mmc), "request already pending\n"); 8533cbcb160SDavid Lanzendörfer mrq->cmd->error = -EBUSY; 8543cbcb160SDavid Lanzendörfer mmc_request_done(mmc, mrq); 8553cbcb160SDavid Lanzendörfer return; 8563cbcb160SDavid Lanzendörfer } 8573cbcb160SDavid Lanzendörfer 8583cbcb160SDavid Lanzendörfer if (data) { 8593cbcb160SDavid Lanzendörfer mmc_writel(host, REG_BLKSZ, data->blksz); 8603cbcb160SDavid Lanzendörfer mmc_writel(host, REG_BCNTR, data->blksz * data->blocks); 8613cbcb160SDavid Lanzendörfer sunxi_mmc_start_dma(host, data); 8623cbcb160SDavid Lanzendörfer } 8633cbcb160SDavid Lanzendörfer 8643cbcb160SDavid Lanzendörfer host->mrq = mrq; 865dd9b3803SDavid Lanzendörfer host->wait_dma = wait_dma; 8663cbcb160SDavid Lanzendörfer mmc_writel(host, REG_IMASK, host->sdio_imask | imask); 8673cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CARG, cmd->arg); 8683cbcb160SDavid Lanzendörfer mmc_writel(host, REG_CMDR, cmd_val); 8693cbcb160SDavid Lanzendörfer 8703cbcb160SDavid Lanzendörfer spin_unlock_irqrestore(&host->lock, iflags); 8713cbcb160SDavid Lanzendörfer } 8723cbcb160SDavid Lanzendörfer 8733cbcb160SDavid Lanzendörfer static const struct of_device_id sunxi_mmc_of_match[] = { 8743cbcb160SDavid Lanzendörfer { .compatible = "allwinner,sun4i-a10-mmc", }, 8753cbcb160SDavid Lanzendörfer { .compatible = "allwinner,sun5i-a13-mmc", }, 8763cbcb160SDavid Lanzendörfer { /* sentinel */ } 8773cbcb160SDavid Lanzendörfer }; 8783cbcb160SDavid Lanzendörfer MODULE_DEVICE_TABLE(of, sunxi_mmc_of_match); 8793cbcb160SDavid Lanzendörfer 8803cbcb160SDavid Lanzendörfer static struct mmc_host_ops sunxi_mmc_ops = { 8813cbcb160SDavid Lanzendörfer .request = sunxi_mmc_request, 8823cbcb160SDavid Lanzendörfer .set_ios = sunxi_mmc_set_ios, 8833cbcb160SDavid Lanzendörfer .get_ro = mmc_gpio_get_ro, 8843cbcb160SDavid Lanzendörfer .get_cd = mmc_gpio_get_cd, 8853cbcb160SDavid Lanzendörfer .enable_sdio_irq = sunxi_mmc_enable_sdio_irq, 8863cbcb160SDavid Lanzendörfer .hw_reset = sunxi_mmc_hw_reset, 8873cbcb160SDavid Lanzendörfer }; 8883cbcb160SDavid Lanzendörfer 8893cbcb160SDavid Lanzendörfer static int sunxi_mmc_resource_request(struct sunxi_mmc_host *host, 8903cbcb160SDavid Lanzendörfer struct platform_device *pdev) 8913cbcb160SDavid Lanzendörfer { 8923cbcb160SDavid Lanzendörfer struct device_node *np = pdev->dev.of_node; 8933cbcb160SDavid Lanzendörfer int ret; 8943cbcb160SDavid Lanzendörfer 8953cbcb160SDavid Lanzendörfer if (of_device_is_compatible(np, "allwinner,sun4i-a10-mmc")) 8963cbcb160SDavid Lanzendörfer host->idma_des_size_bits = 13; 8973cbcb160SDavid Lanzendörfer else 8983cbcb160SDavid Lanzendörfer host->idma_des_size_bits = 16; 8993cbcb160SDavid Lanzendörfer 9003cbcb160SDavid Lanzendörfer ret = mmc_regulator_get_supply(host->mmc); 9013cbcb160SDavid Lanzendörfer if (ret) { 9023cbcb160SDavid Lanzendörfer if (ret != -EPROBE_DEFER) 9033cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Could not get vmmc supply\n"); 9043cbcb160SDavid Lanzendörfer return ret; 9053cbcb160SDavid Lanzendörfer } 9063cbcb160SDavid Lanzendörfer 9073cbcb160SDavid Lanzendörfer host->reg_base = devm_ioremap_resource(&pdev->dev, 9083cbcb160SDavid Lanzendörfer platform_get_resource(pdev, IORESOURCE_MEM, 0)); 9093cbcb160SDavid Lanzendörfer if (IS_ERR(host->reg_base)) 9103cbcb160SDavid Lanzendörfer return PTR_ERR(host->reg_base); 9113cbcb160SDavid Lanzendörfer 9123cbcb160SDavid Lanzendörfer host->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 9133cbcb160SDavid Lanzendörfer if (IS_ERR(host->clk_ahb)) { 9143cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Could not get ahb clock\n"); 9153cbcb160SDavid Lanzendörfer return PTR_ERR(host->clk_ahb); 9163cbcb160SDavid Lanzendörfer } 9173cbcb160SDavid Lanzendörfer 9183cbcb160SDavid Lanzendörfer host->clk_mmc = devm_clk_get(&pdev->dev, "mmc"); 9193cbcb160SDavid Lanzendörfer if (IS_ERR(host->clk_mmc)) { 9203cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Could not get mmc clock\n"); 9213cbcb160SDavid Lanzendörfer return PTR_ERR(host->clk_mmc); 9223cbcb160SDavid Lanzendörfer } 9233cbcb160SDavid Lanzendörfer 9243cbcb160SDavid Lanzendörfer host->reset = devm_reset_control_get(&pdev->dev, "ahb"); 9253cbcb160SDavid Lanzendörfer 9263cbcb160SDavid Lanzendörfer ret = clk_prepare_enable(host->clk_ahb); 9273cbcb160SDavid Lanzendörfer if (ret) { 9283cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Enable ahb clk err %d\n", ret); 9293cbcb160SDavid Lanzendörfer return ret; 9303cbcb160SDavid Lanzendörfer } 9313cbcb160SDavid Lanzendörfer 9323cbcb160SDavid Lanzendörfer ret = clk_prepare_enable(host->clk_mmc); 9333cbcb160SDavid Lanzendörfer if (ret) { 9343cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Enable mmc clk err %d\n", ret); 9353cbcb160SDavid Lanzendörfer goto error_disable_clk_ahb; 9363cbcb160SDavid Lanzendörfer } 9373cbcb160SDavid Lanzendörfer 9383cbcb160SDavid Lanzendörfer if (!IS_ERR(host->reset)) { 9393cbcb160SDavid Lanzendörfer ret = reset_control_deassert(host->reset); 9403cbcb160SDavid Lanzendörfer if (ret) { 9413cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "reset err %d\n", ret); 9423cbcb160SDavid Lanzendörfer goto error_disable_clk_mmc; 9433cbcb160SDavid Lanzendörfer } 9443cbcb160SDavid Lanzendörfer } 9453cbcb160SDavid Lanzendörfer 9463cbcb160SDavid Lanzendörfer /* 9473cbcb160SDavid Lanzendörfer * Sometimes the controller asserts the irq on boot for some reason, 9483cbcb160SDavid Lanzendörfer * make sure the controller is in a sane state before enabling irqs. 9493cbcb160SDavid Lanzendörfer */ 9503cbcb160SDavid Lanzendörfer ret = sunxi_mmc_reset_host(host); 9513cbcb160SDavid Lanzendörfer if (ret) 9523cbcb160SDavid Lanzendörfer goto error_assert_reset; 9533cbcb160SDavid Lanzendörfer 9543cbcb160SDavid Lanzendörfer host->irq = platform_get_irq(pdev, 0); 9553cbcb160SDavid Lanzendörfer return devm_request_threaded_irq(&pdev->dev, host->irq, sunxi_mmc_irq, 9563cbcb160SDavid Lanzendörfer sunxi_mmc_handle_manual_stop, 0, "sunxi-mmc", host); 9573cbcb160SDavid Lanzendörfer 9583cbcb160SDavid Lanzendörfer error_assert_reset: 9593cbcb160SDavid Lanzendörfer if (!IS_ERR(host->reset)) 9603cbcb160SDavid Lanzendörfer reset_control_assert(host->reset); 9613cbcb160SDavid Lanzendörfer error_disable_clk_mmc: 9623cbcb160SDavid Lanzendörfer clk_disable_unprepare(host->clk_mmc); 9633cbcb160SDavid Lanzendörfer error_disable_clk_ahb: 9643cbcb160SDavid Lanzendörfer clk_disable_unprepare(host->clk_ahb); 9653cbcb160SDavid Lanzendörfer return ret; 9663cbcb160SDavid Lanzendörfer } 9673cbcb160SDavid Lanzendörfer 9683cbcb160SDavid Lanzendörfer static int sunxi_mmc_probe(struct platform_device *pdev) 9693cbcb160SDavid Lanzendörfer { 9703cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host; 9713cbcb160SDavid Lanzendörfer struct mmc_host *mmc; 9723cbcb160SDavid Lanzendörfer int ret; 9733cbcb160SDavid Lanzendörfer 9743cbcb160SDavid Lanzendörfer mmc = mmc_alloc_host(sizeof(struct sunxi_mmc_host), &pdev->dev); 9753cbcb160SDavid Lanzendörfer if (!mmc) { 9763cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "mmc alloc host failed\n"); 9773cbcb160SDavid Lanzendörfer return -ENOMEM; 9783cbcb160SDavid Lanzendörfer } 9793cbcb160SDavid Lanzendörfer 9803cbcb160SDavid Lanzendörfer host = mmc_priv(mmc); 9813cbcb160SDavid Lanzendörfer host->mmc = mmc; 9823cbcb160SDavid Lanzendörfer spin_lock_init(&host->lock); 9833cbcb160SDavid Lanzendörfer 9843cbcb160SDavid Lanzendörfer ret = sunxi_mmc_resource_request(host, pdev); 9853cbcb160SDavid Lanzendörfer if (ret) 9863cbcb160SDavid Lanzendörfer goto error_free_host; 9873cbcb160SDavid Lanzendörfer 9883cbcb160SDavid Lanzendörfer host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE, 9893cbcb160SDavid Lanzendörfer &host->sg_dma, GFP_KERNEL); 9903cbcb160SDavid Lanzendörfer if (!host->sg_cpu) { 9913cbcb160SDavid Lanzendörfer dev_err(&pdev->dev, "Failed to allocate DMA descriptor mem\n"); 9923cbcb160SDavid Lanzendörfer ret = -ENOMEM; 9933cbcb160SDavid Lanzendörfer goto error_free_host; 9943cbcb160SDavid Lanzendörfer } 9953cbcb160SDavid Lanzendörfer 9963cbcb160SDavid Lanzendörfer mmc->ops = &sunxi_mmc_ops; 9973cbcb160SDavid Lanzendörfer mmc->max_blk_count = 8192; 9983cbcb160SDavid Lanzendörfer mmc->max_blk_size = 4096; 9993cbcb160SDavid Lanzendörfer mmc->max_segs = PAGE_SIZE / sizeof(struct sunxi_idma_des); 10003cbcb160SDavid Lanzendörfer mmc->max_seg_size = (1 << host->idma_des_size_bits); 10013cbcb160SDavid Lanzendörfer mmc->max_req_size = mmc->max_seg_size * mmc->max_segs; 10023cbcb160SDavid Lanzendörfer /* 400kHz ~ 50MHz */ 10033cbcb160SDavid Lanzendörfer mmc->f_min = 400000; 10043cbcb160SDavid Lanzendörfer mmc->f_max = 50000000; 10053df01a93SChen-Yu Tsai mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED | 10063df01a93SChen-Yu Tsai MMC_CAP_ERASE; 10073cbcb160SDavid Lanzendörfer 10083cbcb160SDavid Lanzendörfer ret = mmc_of_parse(mmc); 10093cbcb160SDavid Lanzendörfer if (ret) 10103cbcb160SDavid Lanzendörfer goto error_free_dma; 10113cbcb160SDavid Lanzendörfer 10123cbcb160SDavid Lanzendörfer ret = mmc_add_host(mmc); 10133cbcb160SDavid Lanzendörfer if (ret) 10143cbcb160SDavid Lanzendörfer goto error_free_dma; 10153cbcb160SDavid Lanzendörfer 10163cbcb160SDavid Lanzendörfer dev_info(&pdev->dev, "base:0x%p irq:%u\n", host->reg_base, host->irq); 10173cbcb160SDavid Lanzendörfer platform_set_drvdata(pdev, mmc); 10183cbcb160SDavid Lanzendörfer return 0; 10193cbcb160SDavid Lanzendörfer 10203cbcb160SDavid Lanzendörfer error_free_dma: 10213cbcb160SDavid Lanzendörfer dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma); 10223cbcb160SDavid Lanzendörfer error_free_host: 10233cbcb160SDavid Lanzendörfer mmc_free_host(mmc); 10243cbcb160SDavid Lanzendörfer return ret; 10253cbcb160SDavid Lanzendörfer } 10263cbcb160SDavid Lanzendörfer 10273cbcb160SDavid Lanzendörfer static int sunxi_mmc_remove(struct platform_device *pdev) 10283cbcb160SDavid Lanzendörfer { 10293cbcb160SDavid Lanzendörfer struct mmc_host *mmc = platform_get_drvdata(pdev); 10303cbcb160SDavid Lanzendörfer struct sunxi_mmc_host *host = mmc_priv(mmc); 10313cbcb160SDavid Lanzendörfer 10323cbcb160SDavid Lanzendörfer mmc_remove_host(mmc); 10333cbcb160SDavid Lanzendörfer disable_irq(host->irq); 10343cbcb160SDavid Lanzendörfer sunxi_mmc_reset_host(host); 10353cbcb160SDavid Lanzendörfer 10363cbcb160SDavid Lanzendörfer if (!IS_ERR(host->reset)) 10373cbcb160SDavid Lanzendörfer reset_control_assert(host->reset); 10383cbcb160SDavid Lanzendörfer 10393cbcb160SDavid Lanzendörfer clk_disable_unprepare(host->clk_mmc); 10403cbcb160SDavid Lanzendörfer clk_disable_unprepare(host->clk_ahb); 10413cbcb160SDavid Lanzendörfer 10423cbcb160SDavid Lanzendörfer dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma); 10433cbcb160SDavid Lanzendörfer mmc_free_host(mmc); 10443cbcb160SDavid Lanzendörfer 10453cbcb160SDavid Lanzendörfer return 0; 10463cbcb160SDavid Lanzendörfer } 10473cbcb160SDavid Lanzendörfer 10483cbcb160SDavid Lanzendörfer static struct platform_driver sunxi_mmc_driver = { 10493cbcb160SDavid Lanzendörfer .driver = { 10503cbcb160SDavid Lanzendörfer .name = "sunxi-mmc", 10513cbcb160SDavid Lanzendörfer .of_match_table = of_match_ptr(sunxi_mmc_of_match), 10523cbcb160SDavid Lanzendörfer }, 10533cbcb160SDavid Lanzendörfer .probe = sunxi_mmc_probe, 10543cbcb160SDavid Lanzendörfer .remove = sunxi_mmc_remove, 10553cbcb160SDavid Lanzendörfer }; 10563cbcb160SDavid Lanzendörfer module_platform_driver(sunxi_mmc_driver); 10573cbcb160SDavid Lanzendörfer 10583cbcb160SDavid Lanzendörfer MODULE_DESCRIPTION("Allwinner's SD/MMC Card Controller Driver"); 10593cbcb160SDavid Lanzendörfer MODULE_LICENSE("GPL v2"); 10603cbcb160SDavid Lanzendörfer MODULE_AUTHOR("David Lanzend�rfer <david.lanzendoerfer@o2s.ch>"); 10613cbcb160SDavid Lanzendörfer MODULE_ALIAS("platform:sunxi-mmc"); 1062