xref: /openbmc/linux/drivers/mmc/host/sdhci_am654.c (revision 0003417d)
141fd4caeSFaiz Abbas // SPDX-License-Identifier: GPL-2.0
241fd4caeSFaiz Abbas /*
341fd4caeSFaiz Abbas  * sdhci_am654.c - SDHCI driver for TI's AM654 SOCs
441fd4caeSFaiz Abbas  *
541fd4caeSFaiz Abbas  * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com
641fd4caeSFaiz Abbas  *
741fd4caeSFaiz Abbas  */
841fd4caeSFaiz Abbas #include <linux/clk.h>
999909b55SFaiz Abbas #include <linux/of.h>
1041fd4caeSFaiz Abbas #include <linux/module.h>
1141fd4caeSFaiz Abbas #include <linux/pm_runtime.h>
1241fd4caeSFaiz Abbas #include <linux/property.h>
1341fd4caeSFaiz Abbas #include <linux/regmap.h>
1409db9943SFaiz Abbas #include <linux/sys_soc.h>
1541fd4caeSFaiz Abbas 
16f545702bSFaiz Abbas #include "cqhci.h"
1741fd4caeSFaiz Abbas #include "sdhci-pltfm.h"
1841fd4caeSFaiz Abbas 
1941fd4caeSFaiz Abbas /* CTL_CFG Registers */
2041fd4caeSFaiz Abbas #define CTL_CFG_2		0x14
2141fd4caeSFaiz Abbas 
2241fd4caeSFaiz Abbas #define SLOTTYPE_MASK		GENMASK(31, 30)
2341fd4caeSFaiz Abbas #define SLOTTYPE_EMBEDDED	BIT(30)
2441fd4caeSFaiz Abbas 
2541fd4caeSFaiz Abbas /* PHY Registers */
2641fd4caeSFaiz Abbas #define PHY_CTRL1	0x100
2741fd4caeSFaiz Abbas #define PHY_CTRL2	0x104
2841fd4caeSFaiz Abbas #define PHY_CTRL3	0x108
2941fd4caeSFaiz Abbas #define PHY_CTRL4	0x10C
3041fd4caeSFaiz Abbas #define PHY_CTRL5	0x110
3141fd4caeSFaiz Abbas #define PHY_CTRL6	0x114
3241fd4caeSFaiz Abbas #define PHY_STAT1	0x130
3341fd4caeSFaiz Abbas #define PHY_STAT2	0x134
3441fd4caeSFaiz Abbas 
3541fd4caeSFaiz Abbas #define IOMUX_ENABLE_SHIFT	31
3641fd4caeSFaiz Abbas #define IOMUX_ENABLE_MASK	BIT(IOMUX_ENABLE_SHIFT)
3741fd4caeSFaiz Abbas #define OTAPDLYENA_SHIFT	20
3841fd4caeSFaiz Abbas #define OTAPDLYENA_MASK		BIT(OTAPDLYENA_SHIFT)
3941fd4caeSFaiz Abbas #define OTAPDLYSEL_SHIFT	12
4041fd4caeSFaiz Abbas #define OTAPDLYSEL_MASK		GENMASK(15, 12)
4141fd4caeSFaiz Abbas #define STRBSEL_SHIFT		24
4299909b55SFaiz Abbas #define STRBSEL_4BIT_MASK	GENMASK(27, 24)
4399909b55SFaiz Abbas #define STRBSEL_8BIT_MASK	GENMASK(31, 24)
4441fd4caeSFaiz Abbas #define SEL50_SHIFT		8
4541fd4caeSFaiz Abbas #define SEL50_MASK		BIT(SEL50_SHIFT)
4641fd4caeSFaiz Abbas #define SEL100_SHIFT		9
4741fd4caeSFaiz Abbas #define SEL100_MASK		BIT(SEL100_SHIFT)
4899909b55SFaiz Abbas #define FREQSEL_SHIFT		8
4999909b55SFaiz Abbas #define FREQSEL_MASK		GENMASK(10, 8)
5041fd4caeSFaiz Abbas #define DLL_TRIM_ICP_SHIFT	4
5141fd4caeSFaiz Abbas #define DLL_TRIM_ICP_MASK	GENMASK(7, 4)
5241fd4caeSFaiz Abbas #define DR_TY_SHIFT		20
5341fd4caeSFaiz Abbas #define DR_TY_MASK		GENMASK(22, 20)
5441fd4caeSFaiz Abbas #define ENDLL_SHIFT		1
5541fd4caeSFaiz Abbas #define ENDLL_MASK		BIT(ENDLL_SHIFT)
5641fd4caeSFaiz Abbas #define DLLRDY_SHIFT		0
5741fd4caeSFaiz Abbas #define DLLRDY_MASK		BIT(DLLRDY_SHIFT)
5841fd4caeSFaiz Abbas #define PDB_SHIFT		0
5941fd4caeSFaiz Abbas #define PDB_MASK		BIT(PDB_SHIFT)
6041fd4caeSFaiz Abbas #define CALDONE_SHIFT		1
6141fd4caeSFaiz Abbas #define CALDONE_MASK		BIT(CALDONE_SHIFT)
6241fd4caeSFaiz Abbas #define RETRIM_SHIFT		17
6341fd4caeSFaiz Abbas #define RETRIM_MASK		BIT(RETRIM_SHIFT)
640003417dSFaiz Abbas #define SELDLYTXCLK_SHIFT	17
650003417dSFaiz Abbas #define SELDLYTXCLK_MASK	BIT(SELDLYTXCLK_SHIFT)
6641fd4caeSFaiz Abbas 
6741fd4caeSFaiz Abbas #define DRIVER_STRENGTH_50_OHM	0x0
6841fd4caeSFaiz Abbas #define DRIVER_STRENGTH_33_OHM	0x1
6941fd4caeSFaiz Abbas #define DRIVER_STRENGTH_66_OHM	0x2
7041fd4caeSFaiz Abbas #define DRIVER_STRENGTH_100_OHM	0x3
7141fd4caeSFaiz Abbas #define DRIVER_STRENGTH_40_OHM	0x4
7241fd4caeSFaiz Abbas 
7341fd4caeSFaiz Abbas #define CLOCK_TOO_SLOW_HZ	400000
7441fd4caeSFaiz Abbas 
75f545702bSFaiz Abbas /* Command Queue Host Controller Interface Base address */
76f545702bSFaiz Abbas #define SDHCI_AM654_CQE_BASE_ADDR 0x200
77f545702bSFaiz Abbas 
7841fd4caeSFaiz Abbas static struct regmap_config sdhci_am654_regmap_config = {
7941fd4caeSFaiz Abbas 	.reg_bits = 32,
8041fd4caeSFaiz Abbas 	.val_bits = 32,
8141fd4caeSFaiz Abbas 	.reg_stride = 4,
8241fd4caeSFaiz Abbas 	.fast_io = true,
8341fd4caeSFaiz Abbas };
8441fd4caeSFaiz Abbas 
8541fd4caeSFaiz Abbas struct sdhci_am654_data {
8641fd4caeSFaiz Abbas 	struct regmap *base;
878ee5fc0eSFaiz Abbas 	bool legacy_otapdly;
888ee5fc0eSFaiz Abbas 	int otap_del_sel[11];
8941fd4caeSFaiz Abbas 	int trm_icp;
9041fd4caeSFaiz Abbas 	int drv_strength;
9141fd4caeSFaiz Abbas 	bool dll_on;
9299909b55SFaiz Abbas 	int strb_sel;
9399909b55SFaiz Abbas 	u32 flags;
9499909b55SFaiz Abbas };
9599909b55SFaiz Abbas 
9699909b55SFaiz Abbas struct sdhci_am654_driver_data {
9799909b55SFaiz Abbas 	const struct sdhci_pltfm_data *pdata;
9899909b55SFaiz Abbas 	u32 flags;
9999909b55SFaiz Abbas #define IOMUX_PRESENT	(1 << 0)
10099909b55SFaiz Abbas #define FREQSEL_2_BIT	(1 << 1)
10199909b55SFaiz Abbas #define STRBSEL_4_BIT	(1 << 2)
1021accbcedSFaiz Abbas #define DLL_PRESENT	(1 << 3)
10323514731SFaiz Abbas #define DLL_CALIB	(1 << 4)
10441fd4caeSFaiz Abbas };
10541fd4caeSFaiz Abbas 
1068ee5fc0eSFaiz Abbas struct timing_data {
1078ee5fc0eSFaiz Abbas 	const char *binding;
1088ee5fc0eSFaiz Abbas 	u32 capability;
1098ee5fc0eSFaiz Abbas };
1108ee5fc0eSFaiz Abbas 
1118ee5fc0eSFaiz Abbas static const struct timing_data td[] = {
1128ee5fc0eSFaiz Abbas 	[MMC_TIMING_LEGACY] = {"ti,otap-del-sel-legacy", 0},
1138ee5fc0eSFaiz Abbas 	[MMC_TIMING_MMC_HS] = {"ti,otap-del-sel-mmc-hs", MMC_CAP_MMC_HIGHSPEED},
1148ee5fc0eSFaiz Abbas 	[MMC_TIMING_SD_HS]  = {"ti,otap-del-sel-sd-hs", MMC_CAP_SD_HIGHSPEED},
1158ee5fc0eSFaiz Abbas 	[MMC_TIMING_UHS_SDR12] = {"ti,otap-del-sel-sdr12", MMC_CAP_UHS_SDR12},
1168ee5fc0eSFaiz Abbas 	[MMC_TIMING_UHS_SDR25] = {"ti,otap-del-sel-sdr25", MMC_CAP_UHS_SDR25},
1178ee5fc0eSFaiz Abbas 	[MMC_TIMING_UHS_SDR50] = {"ti,otap-del-sel-sdr50", MMC_CAP_UHS_SDR50},
1188ee5fc0eSFaiz Abbas 	[MMC_TIMING_UHS_SDR104] = {"ti,otap-del-sel-sdr104",
1198ee5fc0eSFaiz Abbas 				   MMC_CAP_UHS_SDR104},
1208ee5fc0eSFaiz Abbas 	[MMC_TIMING_UHS_DDR50] = {"ti,otap-del-sel-ddr50", MMC_CAP_UHS_DDR50},
1218ee5fc0eSFaiz Abbas 	[MMC_TIMING_MMC_DDR52] = {"ti,otap-del-sel-ddr52", MMC_CAP_DDR},
1228ee5fc0eSFaiz Abbas 	[MMC_TIMING_MMC_HS200] = {"ti,otap-del-sel-hs200", MMC_CAP2_HS200},
1238ee5fc0eSFaiz Abbas 	[MMC_TIMING_MMC_HS400] = {"ti,otap-del-sel-hs400", MMC_CAP2_HS400},
1248ee5fc0eSFaiz Abbas };
1258ee5fc0eSFaiz Abbas 
126a161c45fSFaiz Abbas static void sdhci_am654_setup_dll(struct sdhci_host *host, unsigned int clock)
127a161c45fSFaiz Abbas {
128a161c45fSFaiz Abbas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
129a161c45fSFaiz Abbas 	struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
130a161c45fSFaiz Abbas 	int sel50, sel100, freqsel;
131a161c45fSFaiz Abbas 	u32 mask, val;
132a161c45fSFaiz Abbas 	int ret;
133a161c45fSFaiz Abbas 
134a161c45fSFaiz Abbas 	if (sdhci_am654->flags & FREQSEL_2_BIT) {
135a161c45fSFaiz Abbas 		switch (clock) {
136a161c45fSFaiz Abbas 		case 200000000:
137a161c45fSFaiz Abbas 			sel50 = 0;
138a161c45fSFaiz Abbas 			sel100 = 0;
139a161c45fSFaiz Abbas 			break;
140a161c45fSFaiz Abbas 		case 100000000:
141a161c45fSFaiz Abbas 			sel50 = 0;
142a161c45fSFaiz Abbas 			sel100 = 1;
143a161c45fSFaiz Abbas 			break;
144a161c45fSFaiz Abbas 		default:
145a161c45fSFaiz Abbas 			sel50 = 1;
146a161c45fSFaiz Abbas 			sel100 = 0;
147a161c45fSFaiz Abbas 		}
148a161c45fSFaiz Abbas 
149a161c45fSFaiz Abbas 		/* Configure PHY DLL frequency */
150a161c45fSFaiz Abbas 		mask = SEL50_MASK | SEL100_MASK;
151a161c45fSFaiz Abbas 		val = (sel50 << SEL50_SHIFT) | (sel100 << SEL100_SHIFT);
152a161c45fSFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL5, mask, val);
153a161c45fSFaiz Abbas 
154a161c45fSFaiz Abbas 	} else {
155a161c45fSFaiz Abbas 		switch (clock) {
156a161c45fSFaiz Abbas 		case 200000000:
157a161c45fSFaiz Abbas 			freqsel = 0x0;
158a161c45fSFaiz Abbas 			break;
159a161c45fSFaiz Abbas 		default:
160a161c45fSFaiz Abbas 			freqsel = 0x4;
161a161c45fSFaiz Abbas 		}
162a161c45fSFaiz Abbas 
163a161c45fSFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL5, FREQSEL_MASK,
164a161c45fSFaiz Abbas 				   freqsel << FREQSEL_SHIFT);
165a161c45fSFaiz Abbas 	}
166a161c45fSFaiz Abbas 	/* Configure DLL TRIM */
167a161c45fSFaiz Abbas 	mask = DLL_TRIM_ICP_MASK;
168a161c45fSFaiz Abbas 	val = sdhci_am654->trm_icp << DLL_TRIM_ICP_SHIFT;
169a161c45fSFaiz Abbas 
170a161c45fSFaiz Abbas 	/* Configure DLL driver strength */
171a161c45fSFaiz Abbas 	mask |= DR_TY_MASK;
172a161c45fSFaiz Abbas 	val |= sdhci_am654->drv_strength << DR_TY_SHIFT;
173a161c45fSFaiz Abbas 	regmap_update_bits(sdhci_am654->base, PHY_CTRL1, mask, val);
174a161c45fSFaiz Abbas 
175a161c45fSFaiz Abbas 	/* Enable DLL */
176a161c45fSFaiz Abbas 	regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK,
177a161c45fSFaiz Abbas 			   0x1 << ENDLL_SHIFT);
178a161c45fSFaiz Abbas 	/*
179a161c45fSFaiz Abbas 	 * Poll for DLL ready. Use a one second timeout.
180a161c45fSFaiz Abbas 	 * Works in all experiments done so far
181a161c45fSFaiz Abbas 	 */
182a161c45fSFaiz Abbas 	ret = regmap_read_poll_timeout(sdhci_am654->base, PHY_STAT1, val,
183a161c45fSFaiz Abbas 				       val & DLLRDY_MASK, 1000, 1000000);
184a161c45fSFaiz Abbas 	if (ret) {
185a161c45fSFaiz Abbas 		dev_err(mmc_dev(host->mmc), "DLL failed to relock\n");
186a161c45fSFaiz Abbas 		return;
187a161c45fSFaiz Abbas 	}
188a161c45fSFaiz Abbas 
189a161c45fSFaiz Abbas 	sdhci_am654->dll_on = true;
190a161c45fSFaiz Abbas }
191a161c45fSFaiz Abbas 
19241fd4caeSFaiz Abbas static void sdhci_am654_set_clock(struct sdhci_host *host, unsigned int clock)
19341fd4caeSFaiz Abbas {
19441fd4caeSFaiz Abbas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
19541fd4caeSFaiz Abbas 	struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
1968ee5fc0eSFaiz Abbas 	unsigned char timing = host->mmc->ios.timing;
1978ee5fc0eSFaiz Abbas 	u32 otap_del_sel;
1988ee5fc0eSFaiz Abbas 	u32 otap_del_ena;
19941fd4caeSFaiz Abbas 	u32 mask, val;
20041fd4caeSFaiz Abbas 
20141fd4caeSFaiz Abbas 	if (sdhci_am654->dll_on) {
2028023cf26SFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL1, ENDLL_MASK, 0);
20341fd4caeSFaiz Abbas 
20441fd4caeSFaiz Abbas 		sdhci_am654->dll_on = false;
20541fd4caeSFaiz Abbas 	}
20641fd4caeSFaiz Abbas 
20741fd4caeSFaiz Abbas 	sdhci_set_clock(host, clock);
20841fd4caeSFaiz Abbas 
20941fd4caeSFaiz Abbas 	/* Setup DLL Output TAP delay */
2108ee5fc0eSFaiz Abbas 	if (sdhci_am654->legacy_otapdly)
2118ee5fc0eSFaiz Abbas 		otap_del_sel = sdhci_am654->otap_del_sel[0];
21299909b55SFaiz Abbas 	else
2138ee5fc0eSFaiz Abbas 		otap_del_sel = sdhci_am654->otap_del_sel[timing];
21499909b55SFaiz Abbas 
2158ee5fc0eSFaiz Abbas 	otap_del_ena = (timing > MMC_TIMING_UHS_SDR25) ? 1 : 0;
2168ee5fc0eSFaiz Abbas 
2178ee5fc0eSFaiz Abbas 	mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
2188ee5fc0eSFaiz Abbas 	val = (otap_del_ena << OTAPDLYENA_SHIFT) |
2198ee5fc0eSFaiz Abbas 	      (otap_del_sel << OTAPDLYSEL_SHIFT);
2208ee5fc0eSFaiz Abbas 
2218ee5fc0eSFaiz Abbas 	/* Write to STRBSEL for HS400 speed mode */
2228ee5fc0eSFaiz Abbas 	if (timing == MMC_TIMING_MMC_HS400) {
2238ee5fc0eSFaiz Abbas 		if (sdhci_am654->flags & STRBSEL_4_BIT)
2248ee5fc0eSFaiz Abbas 			mask |= STRBSEL_4BIT_MASK;
2258ee5fc0eSFaiz Abbas 		else
2268ee5fc0eSFaiz Abbas 			mask |= STRBSEL_8BIT_MASK;
2278ee5fc0eSFaiz Abbas 
2288ee5fc0eSFaiz Abbas 		val |= sdhci_am654->strb_sel << STRBSEL_SHIFT;
22999909b55SFaiz Abbas 	}
23099909b55SFaiz Abbas 
2318ee5fc0eSFaiz Abbas 	regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
2328ee5fc0eSFaiz Abbas 
2330003417dSFaiz Abbas 	if (timing > MMC_TIMING_UHS_SDR25 && clock > CLOCK_TOO_SLOW_HZ) {
2340003417dSFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL5,
2350003417dSFaiz Abbas 				   SELDLYTXCLK_MASK, 0);
236a161c45fSFaiz Abbas 		sdhci_am654_setup_dll(host, clock);
2370003417dSFaiz Abbas 	} else {
2380003417dSFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL5,
2390003417dSFaiz Abbas 				   SELDLYTXCLK_MASK, 1 << SELDLYTXCLK_SHIFT);
2400003417dSFaiz Abbas 	}
24141fd4caeSFaiz Abbas }
24241fd4caeSFaiz Abbas 
2438751c8bdSYueHaibing static void sdhci_j721e_4bit_set_clock(struct sdhci_host *host,
2448751c8bdSYueHaibing 				       unsigned int clock)
2451accbcedSFaiz Abbas {
2461accbcedSFaiz Abbas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
2471accbcedSFaiz Abbas 	struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
2488ee5fc0eSFaiz Abbas 	unsigned char timing = host->mmc->ios.timing;
2498ee5fc0eSFaiz Abbas 	u32 otap_del_sel;
2508ee5fc0eSFaiz Abbas 	u32 mask, val;
2518ee5fc0eSFaiz Abbas 
2528ee5fc0eSFaiz Abbas 	/* Setup DLL Output TAP delay */
2538ee5fc0eSFaiz Abbas 	if (sdhci_am654->legacy_otapdly)
2548ee5fc0eSFaiz Abbas 		otap_del_sel = sdhci_am654->otap_del_sel[0];
2558ee5fc0eSFaiz Abbas 	else
2568ee5fc0eSFaiz Abbas 		otap_del_sel = sdhci_am654->otap_del_sel[timing];
2571accbcedSFaiz Abbas 
2581accbcedSFaiz Abbas 	mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
2598ee5fc0eSFaiz Abbas 	val = (0x1 << OTAPDLYENA_SHIFT) |
2608ee5fc0eSFaiz Abbas 	      (otap_del_sel << OTAPDLYSEL_SHIFT);
2611accbcedSFaiz Abbas 	regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
2621accbcedSFaiz Abbas 
2631accbcedSFaiz Abbas 	sdhci_set_clock(host, clock);
2641accbcedSFaiz Abbas }
2651accbcedSFaiz Abbas 
266e374e875SFaiz Abbas static void sdhci_am654_write_b(struct sdhci_host *host, u8 val, int reg)
267e374e875SFaiz Abbas {
268e374e875SFaiz Abbas 	unsigned char timing = host->mmc->ios.timing;
269e374e875SFaiz Abbas 
270e374e875SFaiz Abbas 	if (reg == SDHCI_HOST_CONTROL) {
271e374e875SFaiz Abbas 		switch (timing) {
272e374e875SFaiz Abbas 		/*
273e374e875SFaiz Abbas 		 * According to the data manual, HISPD bit
274e374e875SFaiz Abbas 		 * should not be set in these speed modes.
275e374e875SFaiz Abbas 		 */
276e374e875SFaiz Abbas 		case MMC_TIMING_SD_HS:
277e374e875SFaiz Abbas 		case MMC_TIMING_MMC_HS:
278e374e875SFaiz Abbas 		case MMC_TIMING_UHS_SDR12:
279e374e875SFaiz Abbas 		case MMC_TIMING_UHS_SDR25:
280e374e875SFaiz Abbas 			val &= ~SDHCI_CTRL_HISPD;
281e374e875SFaiz Abbas 		}
282e374e875SFaiz Abbas 	}
283e374e875SFaiz Abbas 
284e374e875SFaiz Abbas 	writeb(val, host->ioaddr + reg);
285e374e875SFaiz Abbas }
286e374e875SFaiz Abbas 
287de31f6abSFaiz Abbas static int sdhci_am654_execute_tuning(struct mmc_host *mmc, u32 opcode)
288de31f6abSFaiz Abbas {
289de31f6abSFaiz Abbas 	struct sdhci_host *host = mmc_priv(mmc);
290de31f6abSFaiz Abbas 	int err = sdhci_execute_tuning(mmc, opcode);
29141fd4caeSFaiz Abbas 
292de31f6abSFaiz Abbas 	if (err)
293de31f6abSFaiz Abbas 		return err;
294de31f6abSFaiz Abbas 	/*
295de31f6abSFaiz Abbas 	 * Tuning data remains in the buffer after tuning.
296de31f6abSFaiz Abbas 	 * Do a command and data reset to get rid of it
297de31f6abSFaiz Abbas 	 */
298de31f6abSFaiz Abbas 	sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
29941fd4caeSFaiz Abbas 
300de31f6abSFaiz Abbas 	return 0;
301de31f6abSFaiz Abbas }
30299909b55SFaiz Abbas 
303f545702bSFaiz Abbas static u32 sdhci_am654_cqhci_irq(struct sdhci_host *host, u32 intmask)
304f545702bSFaiz Abbas {
305f545702bSFaiz Abbas 	int cmd_error = 0;
306f545702bSFaiz Abbas 	int data_error = 0;
307f545702bSFaiz Abbas 
308f545702bSFaiz Abbas 	if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
309f545702bSFaiz Abbas 		return intmask;
310f545702bSFaiz Abbas 
311f545702bSFaiz Abbas 	cqhci_irq(host->mmc, intmask, cmd_error, data_error);
312f545702bSFaiz Abbas 
313f545702bSFaiz Abbas 	return 0;
314f545702bSFaiz Abbas }
315f545702bSFaiz Abbas 
31641fd4caeSFaiz Abbas static struct sdhci_ops sdhci_am654_ops = {
31741fd4caeSFaiz Abbas 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
31841fd4caeSFaiz Abbas 	.get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
31941fd4caeSFaiz Abbas 	.set_uhs_signaling = sdhci_set_uhs_signaling,
32041fd4caeSFaiz Abbas 	.set_bus_width = sdhci_set_bus_width,
3219d8acdd3SNicolas Saenz Julienne 	.set_power = sdhci_set_power_and_bus_voltage,
32241fd4caeSFaiz Abbas 	.set_clock = sdhci_am654_set_clock,
32341fd4caeSFaiz Abbas 	.write_b = sdhci_am654_write_b,
32427f4e1e9SFaiz Abbas 	.irq = sdhci_am654_cqhci_irq,
32541fd4caeSFaiz Abbas 	.reset = sdhci_reset,
32641fd4caeSFaiz Abbas };
32741fd4caeSFaiz Abbas 
32841fd4caeSFaiz Abbas static const struct sdhci_pltfm_data sdhci_am654_pdata = {
32941fd4caeSFaiz Abbas 	.ops = &sdhci_am654_ops,
3304d627c88SFaiz Abbas 	.quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
33141fd4caeSFaiz Abbas 	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
33241fd4caeSFaiz Abbas };
33341fd4caeSFaiz Abbas 
33409db9943SFaiz Abbas static const struct sdhci_am654_driver_data sdhci_am654_sr1_drvdata = {
33541fd4caeSFaiz Abbas 	.pdata = &sdhci_am654_pdata,
33623514731SFaiz Abbas 	.flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT |
33723514731SFaiz Abbas 		 DLL_CALIB,
33841fd4caeSFaiz Abbas };
33941fd4caeSFaiz Abbas 
34009db9943SFaiz Abbas static const struct sdhci_am654_driver_data sdhci_am654_drvdata = {
34109db9943SFaiz Abbas 	.pdata = &sdhci_am654_pdata,
34209db9943SFaiz Abbas 	.flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT,
34309db9943SFaiz Abbas };
34409db9943SFaiz Abbas 
3458751c8bdSYueHaibing static struct sdhci_ops sdhci_j721e_8bit_ops = {
34699909b55SFaiz Abbas 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
34799909b55SFaiz Abbas 	.get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
34899909b55SFaiz Abbas 	.set_uhs_signaling = sdhci_set_uhs_signaling,
34999909b55SFaiz Abbas 	.set_bus_width = sdhci_set_bus_width,
3509d8acdd3SNicolas Saenz Julienne 	.set_power = sdhci_set_power_and_bus_voltage,
35199909b55SFaiz Abbas 	.set_clock = sdhci_am654_set_clock,
35299909b55SFaiz Abbas 	.write_b = sdhci_am654_write_b,
353f545702bSFaiz Abbas 	.irq = sdhci_am654_cqhci_irq,
35499909b55SFaiz Abbas 	.reset = sdhci_reset,
35599909b55SFaiz Abbas };
35699909b55SFaiz Abbas 
35799909b55SFaiz Abbas static const struct sdhci_pltfm_data sdhci_j721e_8bit_pdata = {
35899909b55SFaiz Abbas 	.ops = &sdhci_j721e_8bit_ops,
3594d627c88SFaiz Abbas 	.quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
36099909b55SFaiz Abbas 	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
36199909b55SFaiz Abbas };
36299909b55SFaiz Abbas 
36399909b55SFaiz Abbas static const struct sdhci_am654_driver_data sdhci_j721e_8bit_drvdata = {
36499909b55SFaiz Abbas 	.pdata = &sdhci_j721e_8bit_pdata,
36523514731SFaiz Abbas 	.flags = DLL_PRESENT | DLL_CALIB,
36699909b55SFaiz Abbas };
36799909b55SFaiz Abbas 
3688751c8bdSYueHaibing static struct sdhci_ops sdhci_j721e_4bit_ops = {
3691accbcedSFaiz Abbas 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
3701accbcedSFaiz Abbas 	.get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
3711accbcedSFaiz Abbas 	.set_uhs_signaling = sdhci_set_uhs_signaling,
3721accbcedSFaiz Abbas 	.set_bus_width = sdhci_set_bus_width,
3739d8acdd3SNicolas Saenz Julienne 	.set_power = sdhci_set_power_and_bus_voltage,
3741accbcedSFaiz Abbas 	.set_clock = sdhci_j721e_4bit_set_clock,
3751accbcedSFaiz Abbas 	.write_b = sdhci_am654_write_b,
376f545702bSFaiz Abbas 	.irq = sdhci_am654_cqhci_irq,
3771accbcedSFaiz Abbas 	.reset = sdhci_reset,
3781accbcedSFaiz Abbas };
3791accbcedSFaiz Abbas 
3801accbcedSFaiz Abbas static const struct sdhci_pltfm_data sdhci_j721e_4bit_pdata = {
3811accbcedSFaiz Abbas 	.ops = &sdhci_j721e_4bit_ops,
3824d627c88SFaiz Abbas 	.quirks = SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
3831accbcedSFaiz Abbas 	.quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
3841accbcedSFaiz Abbas };
3851accbcedSFaiz Abbas 
3861accbcedSFaiz Abbas static const struct sdhci_am654_driver_data sdhci_j721e_4bit_drvdata = {
3871accbcedSFaiz Abbas 	.pdata = &sdhci_j721e_4bit_pdata,
3881accbcedSFaiz Abbas 	.flags = IOMUX_PRESENT,
3891accbcedSFaiz Abbas };
390f545702bSFaiz Abbas 
39109db9943SFaiz Abbas static const struct soc_device_attribute sdhci_am654_devices[] = {
39209db9943SFaiz Abbas 	{ .family = "AM65X",
39309db9943SFaiz Abbas 	  .revision = "SR1.0",
39409db9943SFaiz Abbas 	  .data = &sdhci_am654_sr1_drvdata
39509db9943SFaiz Abbas 	},
39609db9943SFaiz Abbas 	{/* sentinel */}
39709db9943SFaiz Abbas };
39809db9943SFaiz Abbas 
399f545702bSFaiz Abbas static void sdhci_am654_dumpregs(struct mmc_host *mmc)
400f545702bSFaiz Abbas {
401f545702bSFaiz Abbas 	sdhci_dumpregs(mmc_priv(mmc));
402f545702bSFaiz Abbas }
403f545702bSFaiz Abbas 
404f545702bSFaiz Abbas static const struct cqhci_host_ops sdhci_am654_cqhci_ops = {
405f545702bSFaiz Abbas 	.enable		= sdhci_cqe_enable,
406f545702bSFaiz Abbas 	.disable	= sdhci_cqe_disable,
407f545702bSFaiz Abbas 	.dumpregs	= sdhci_am654_dumpregs,
408f545702bSFaiz Abbas };
409f545702bSFaiz Abbas 
410f545702bSFaiz Abbas static int sdhci_am654_cqe_add_host(struct sdhci_host *host)
411f545702bSFaiz Abbas {
412f545702bSFaiz Abbas 	struct cqhci_host *cq_host;
413f545702bSFaiz Abbas 	int ret;
414f545702bSFaiz Abbas 
415f545702bSFaiz Abbas 	cq_host = devm_kzalloc(host->mmc->parent, sizeof(struct cqhci_host),
416f545702bSFaiz Abbas 			       GFP_KERNEL);
417f545702bSFaiz Abbas 	if (!cq_host)
418f545702bSFaiz Abbas 		return -ENOMEM;
419f545702bSFaiz Abbas 
420f545702bSFaiz Abbas 	cq_host->mmio = host->ioaddr + SDHCI_AM654_CQE_BASE_ADDR;
421f545702bSFaiz Abbas 	cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
422f545702bSFaiz Abbas 	cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
423f545702bSFaiz Abbas 	cq_host->ops = &sdhci_am654_cqhci_ops;
424f545702bSFaiz Abbas 
425f545702bSFaiz Abbas 	host->mmc->caps2 |= MMC_CAP2_CQE;
426f545702bSFaiz Abbas 
427f545702bSFaiz Abbas 	ret = cqhci_init(cq_host, host->mmc, 1);
428f545702bSFaiz Abbas 
429f545702bSFaiz Abbas 	return ret;
430f545702bSFaiz Abbas }
431f545702bSFaiz Abbas 
4328ee5fc0eSFaiz Abbas static int sdhci_am654_get_otap_delay(struct sdhci_host *host,
4338ee5fc0eSFaiz Abbas 				      struct sdhci_am654_data *sdhci_am654)
4348ee5fc0eSFaiz Abbas {
4358ee5fc0eSFaiz Abbas 	struct device *dev = mmc_dev(host->mmc);
4368ee5fc0eSFaiz Abbas 	int i;
4378ee5fc0eSFaiz Abbas 	int ret;
4388ee5fc0eSFaiz Abbas 
4398ee5fc0eSFaiz Abbas 	ret = device_property_read_u32(dev, td[MMC_TIMING_LEGACY].binding,
4408ee5fc0eSFaiz Abbas 				 &sdhci_am654->otap_del_sel[MMC_TIMING_LEGACY]);
4418ee5fc0eSFaiz Abbas 	if (ret) {
4428ee5fc0eSFaiz Abbas 		/*
4438ee5fc0eSFaiz Abbas 		 * ti,otap-del-sel-legacy is mandatory, look for old binding
4448ee5fc0eSFaiz Abbas 		 * if not found.
4458ee5fc0eSFaiz Abbas 		 */
4468ee5fc0eSFaiz Abbas 		ret = device_property_read_u32(dev, "ti,otap-del-sel",
4478ee5fc0eSFaiz Abbas 					       &sdhci_am654->otap_del_sel[0]);
4488ee5fc0eSFaiz Abbas 		if (ret) {
4498ee5fc0eSFaiz Abbas 			dev_err(dev, "Couldn't find otap-del-sel\n");
4508ee5fc0eSFaiz Abbas 
4518ee5fc0eSFaiz Abbas 			return ret;
4528ee5fc0eSFaiz Abbas 		}
4538ee5fc0eSFaiz Abbas 
4548ee5fc0eSFaiz Abbas 		dev_info(dev, "Using legacy binding ti,otap-del-sel\n");
4558ee5fc0eSFaiz Abbas 		sdhci_am654->legacy_otapdly = true;
4568ee5fc0eSFaiz Abbas 
4578ee5fc0eSFaiz Abbas 		return 0;
4588ee5fc0eSFaiz Abbas 	}
4598ee5fc0eSFaiz Abbas 
4608ee5fc0eSFaiz Abbas 	for (i = MMC_TIMING_MMC_HS; i <= MMC_TIMING_MMC_HS400; i++) {
4618ee5fc0eSFaiz Abbas 
4628ee5fc0eSFaiz Abbas 		ret = device_property_read_u32(dev, td[i].binding,
4638ee5fc0eSFaiz Abbas 					       &sdhci_am654->otap_del_sel[i]);
4648ee5fc0eSFaiz Abbas 		if (ret) {
4658ee5fc0eSFaiz Abbas 			dev_dbg(dev, "Couldn't find %s\n",
4668ee5fc0eSFaiz Abbas 				td[i].binding);
4678ee5fc0eSFaiz Abbas 			/*
4688ee5fc0eSFaiz Abbas 			 * Remove the corresponding capability
4698ee5fc0eSFaiz Abbas 			 * if an otap-del-sel value is not found
4708ee5fc0eSFaiz Abbas 			 */
4718ee5fc0eSFaiz Abbas 			if (i <= MMC_TIMING_MMC_DDR52)
4728ee5fc0eSFaiz Abbas 				host->mmc->caps &= ~td[i].capability;
4738ee5fc0eSFaiz Abbas 			else
4748ee5fc0eSFaiz Abbas 				host->mmc->caps2 &= ~td[i].capability;
4758ee5fc0eSFaiz Abbas 		}
4768ee5fc0eSFaiz Abbas 	}
4778ee5fc0eSFaiz Abbas 
4788ee5fc0eSFaiz Abbas 	return 0;
4798ee5fc0eSFaiz Abbas }
4808ee5fc0eSFaiz Abbas 
48141fd4caeSFaiz Abbas static int sdhci_am654_init(struct sdhci_host *host)
48241fd4caeSFaiz Abbas {
48341fd4caeSFaiz Abbas 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
48441fd4caeSFaiz Abbas 	struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
48541fd4caeSFaiz Abbas 	u32 ctl_cfg_2 = 0;
48641fd4caeSFaiz Abbas 	u32 mask;
48741fd4caeSFaiz Abbas 	u32 val;
48841fd4caeSFaiz Abbas 	int ret;
48941fd4caeSFaiz Abbas 
49041fd4caeSFaiz Abbas 	/* Reset OTAP to default value */
49141fd4caeSFaiz Abbas 	mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
4928023cf26SFaiz Abbas 	regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, 0x0);
49341fd4caeSFaiz Abbas 
49423514731SFaiz Abbas 	if (sdhci_am654->flags & DLL_CALIB) {
49541fd4caeSFaiz Abbas 		regmap_read(sdhci_am654->base, PHY_STAT1, &val);
49641fd4caeSFaiz Abbas 		if (~val & CALDONE_MASK) {
49741fd4caeSFaiz Abbas 			/* Calibrate IO lines */
49841fd4caeSFaiz Abbas 			regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
49941fd4caeSFaiz Abbas 					   PDB_MASK, PDB_MASK);
5001accbcedSFaiz Abbas 			ret = regmap_read_poll_timeout(sdhci_am654->base,
5011accbcedSFaiz Abbas 						       PHY_STAT1, val,
5021accbcedSFaiz Abbas 						       val & CALDONE_MASK,
5031accbcedSFaiz Abbas 						       1, 20);
50441fd4caeSFaiz Abbas 			if (ret)
50541fd4caeSFaiz Abbas 				return ret;
50641fd4caeSFaiz Abbas 		}
5071accbcedSFaiz Abbas 	}
50841fd4caeSFaiz Abbas 
50941fd4caeSFaiz Abbas 	/* Enable pins by setting IO mux to 0 */
51099909b55SFaiz Abbas 	if (sdhci_am654->flags & IOMUX_PRESENT)
51199909b55SFaiz Abbas 		regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
51299909b55SFaiz Abbas 				   IOMUX_ENABLE_MASK, 0);
51341fd4caeSFaiz Abbas 
51441fd4caeSFaiz Abbas 	/* Set slot type based on SD or eMMC */
51541fd4caeSFaiz Abbas 	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
51641fd4caeSFaiz Abbas 		ctl_cfg_2 = SLOTTYPE_EMBEDDED;
51741fd4caeSFaiz Abbas 
5188023cf26SFaiz Abbas 	regmap_update_bits(sdhci_am654->base, CTL_CFG_2, SLOTTYPE_MASK,
5198023cf26SFaiz Abbas 			   ctl_cfg_2);
52041fd4caeSFaiz Abbas 
521f545702bSFaiz Abbas 	ret = sdhci_setup_host(host);
522f545702bSFaiz Abbas 	if (ret)
523f545702bSFaiz Abbas 		return ret;
524f545702bSFaiz Abbas 
525f545702bSFaiz Abbas 	ret = sdhci_am654_cqe_add_host(host);
526f545702bSFaiz Abbas 	if (ret)
527f545702bSFaiz Abbas 		goto err_cleanup_host;
528f545702bSFaiz Abbas 
5298ee5fc0eSFaiz Abbas 	ret = sdhci_am654_get_otap_delay(host, sdhci_am654);
5308ee5fc0eSFaiz Abbas 	if (ret)
5318ee5fc0eSFaiz Abbas 		goto err_cleanup_host;
5328ee5fc0eSFaiz Abbas 
533f545702bSFaiz Abbas 	ret = __sdhci_add_host(host);
534f545702bSFaiz Abbas 	if (ret)
535f545702bSFaiz Abbas 		goto err_cleanup_host;
536f545702bSFaiz Abbas 
537f545702bSFaiz Abbas 	return 0;
538f545702bSFaiz Abbas 
539f545702bSFaiz Abbas err_cleanup_host:
540f545702bSFaiz Abbas 	sdhci_cleanup_host(host);
541f545702bSFaiz Abbas 	return ret;
54241fd4caeSFaiz Abbas }
54341fd4caeSFaiz Abbas 
54441fd4caeSFaiz Abbas static int sdhci_am654_get_of_property(struct platform_device *pdev,
54541fd4caeSFaiz Abbas 					struct sdhci_am654_data *sdhci_am654)
54641fd4caeSFaiz Abbas {
54741fd4caeSFaiz Abbas 	struct device *dev = &pdev->dev;
54841fd4caeSFaiz Abbas 	int drv_strength;
54941fd4caeSFaiz Abbas 	int ret;
55041fd4caeSFaiz Abbas 
5511accbcedSFaiz Abbas 	if (sdhci_am654->flags & DLL_PRESENT) {
5521accbcedSFaiz Abbas 		ret = device_property_read_u32(dev, "ti,trm-icp",
5531accbcedSFaiz Abbas 					       &sdhci_am654->trm_icp);
55441fd4caeSFaiz Abbas 		if (ret)
55541fd4caeSFaiz Abbas 			return ret;
55641fd4caeSFaiz Abbas 
55741fd4caeSFaiz Abbas 		ret = device_property_read_u32(dev, "ti,driver-strength-ohm",
55841fd4caeSFaiz Abbas 					       &drv_strength);
55941fd4caeSFaiz Abbas 		if (ret)
56041fd4caeSFaiz Abbas 			return ret;
56141fd4caeSFaiz Abbas 
56241fd4caeSFaiz Abbas 		switch (drv_strength) {
56341fd4caeSFaiz Abbas 		case 50:
56441fd4caeSFaiz Abbas 			sdhci_am654->drv_strength = DRIVER_STRENGTH_50_OHM;
56541fd4caeSFaiz Abbas 			break;
56641fd4caeSFaiz Abbas 		case 33:
56741fd4caeSFaiz Abbas 			sdhci_am654->drv_strength = DRIVER_STRENGTH_33_OHM;
56841fd4caeSFaiz Abbas 			break;
56941fd4caeSFaiz Abbas 		case 66:
57041fd4caeSFaiz Abbas 			sdhci_am654->drv_strength = DRIVER_STRENGTH_66_OHM;
57141fd4caeSFaiz Abbas 			break;
57241fd4caeSFaiz Abbas 		case 100:
57341fd4caeSFaiz Abbas 			sdhci_am654->drv_strength = DRIVER_STRENGTH_100_OHM;
57441fd4caeSFaiz Abbas 			break;
57541fd4caeSFaiz Abbas 		case 40:
57641fd4caeSFaiz Abbas 			sdhci_am654->drv_strength = DRIVER_STRENGTH_40_OHM;
57741fd4caeSFaiz Abbas 			break;
57841fd4caeSFaiz Abbas 		default:
57941fd4caeSFaiz Abbas 			dev_err(dev, "Invalid driver strength\n");
58041fd4caeSFaiz Abbas 			return -EINVAL;
58141fd4caeSFaiz Abbas 		}
5821accbcedSFaiz Abbas 	}
58341fd4caeSFaiz Abbas 
58499909b55SFaiz Abbas 	device_property_read_u32(dev, "ti,strobe-sel", &sdhci_am654->strb_sel);
58599909b55SFaiz Abbas 
58641fd4caeSFaiz Abbas 	sdhci_get_of_property(pdev);
58741fd4caeSFaiz Abbas 
58841fd4caeSFaiz Abbas 	return 0;
58941fd4caeSFaiz Abbas }
59041fd4caeSFaiz Abbas 
59199909b55SFaiz Abbas static const struct of_device_id sdhci_am654_of_match[] = {
59299909b55SFaiz Abbas 	{
59399909b55SFaiz Abbas 		.compatible = "ti,am654-sdhci-5.1",
59499909b55SFaiz Abbas 		.data = &sdhci_am654_drvdata,
59599909b55SFaiz Abbas 	},
59699909b55SFaiz Abbas 	{
59799909b55SFaiz Abbas 		.compatible = "ti,j721e-sdhci-8bit",
59899909b55SFaiz Abbas 		.data = &sdhci_j721e_8bit_drvdata,
59999909b55SFaiz Abbas 	},
6001accbcedSFaiz Abbas 	{
6011accbcedSFaiz Abbas 		.compatible = "ti,j721e-sdhci-4bit",
6021accbcedSFaiz Abbas 		.data = &sdhci_j721e_4bit_drvdata,
6031accbcedSFaiz Abbas 	},
60499909b55SFaiz Abbas 	{ /* sentinel */ }
60599909b55SFaiz Abbas };
60699909b55SFaiz Abbas 
60741fd4caeSFaiz Abbas static int sdhci_am654_probe(struct platform_device *pdev)
60841fd4caeSFaiz Abbas {
60999909b55SFaiz Abbas 	const struct sdhci_am654_driver_data *drvdata;
61009db9943SFaiz Abbas 	const struct soc_device_attribute *soc;
61141fd4caeSFaiz Abbas 	struct sdhci_pltfm_host *pltfm_host;
61241fd4caeSFaiz Abbas 	struct sdhci_am654_data *sdhci_am654;
61399909b55SFaiz Abbas 	const struct of_device_id *match;
61441fd4caeSFaiz Abbas 	struct sdhci_host *host;
61541fd4caeSFaiz Abbas 	struct clk *clk_xin;
61641fd4caeSFaiz Abbas 	struct device *dev = &pdev->dev;
61741fd4caeSFaiz Abbas 	void __iomem *base;
61841fd4caeSFaiz Abbas 	int ret;
61941fd4caeSFaiz Abbas 
62099909b55SFaiz Abbas 	match = of_match_node(sdhci_am654_of_match, pdev->dev.of_node);
62199909b55SFaiz Abbas 	drvdata = match->data;
62209db9943SFaiz Abbas 
62309db9943SFaiz Abbas 	/* Update drvdata based on SoC revision */
62409db9943SFaiz Abbas 	soc = soc_device_match(sdhci_am654_devices);
62509db9943SFaiz Abbas 	if (soc && soc->data)
62609db9943SFaiz Abbas 		drvdata = soc->data;
62709db9943SFaiz Abbas 
62899909b55SFaiz Abbas 	host = sdhci_pltfm_init(pdev, drvdata->pdata, sizeof(*sdhci_am654));
62941fd4caeSFaiz Abbas 	if (IS_ERR(host))
63041fd4caeSFaiz Abbas 		return PTR_ERR(host);
63141fd4caeSFaiz Abbas 
63241fd4caeSFaiz Abbas 	pltfm_host = sdhci_priv(host);
63341fd4caeSFaiz Abbas 	sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
63499909b55SFaiz Abbas 	sdhci_am654->flags = drvdata->flags;
63541fd4caeSFaiz Abbas 
63641fd4caeSFaiz Abbas 	clk_xin = devm_clk_get(dev, "clk_xin");
63741fd4caeSFaiz Abbas 	if (IS_ERR(clk_xin)) {
63841fd4caeSFaiz Abbas 		dev_err(dev, "clk_xin clock not found.\n");
63941fd4caeSFaiz Abbas 		ret = PTR_ERR(clk_xin);
64041fd4caeSFaiz Abbas 		goto err_pltfm_free;
64141fd4caeSFaiz Abbas 	}
64241fd4caeSFaiz Abbas 
64341fd4caeSFaiz Abbas 	pltfm_host->clk = clk_xin;
64441fd4caeSFaiz Abbas 
64541fd4caeSFaiz Abbas 	/* Clocks are enabled using pm_runtime */
64641fd4caeSFaiz Abbas 	pm_runtime_enable(dev);
64741fd4caeSFaiz Abbas 	ret = pm_runtime_get_sync(dev);
64841fd4caeSFaiz Abbas 	if (ret < 0) {
64941fd4caeSFaiz Abbas 		pm_runtime_put_noidle(dev);
65041fd4caeSFaiz Abbas 		goto pm_runtime_disable;
65141fd4caeSFaiz Abbas 	}
65241fd4caeSFaiz Abbas 
6534942ae0eSYangtao Li 	base = devm_platform_ioremap_resource(pdev, 1);
65441fd4caeSFaiz Abbas 	if (IS_ERR(base)) {
65541fd4caeSFaiz Abbas 		ret = PTR_ERR(base);
65641fd4caeSFaiz Abbas 		goto pm_runtime_put;
65741fd4caeSFaiz Abbas 	}
65841fd4caeSFaiz Abbas 
65941fd4caeSFaiz Abbas 	sdhci_am654->base = devm_regmap_init_mmio(dev, base,
66041fd4caeSFaiz Abbas 						  &sdhci_am654_regmap_config);
66141fd4caeSFaiz Abbas 	if (IS_ERR(sdhci_am654->base)) {
66241fd4caeSFaiz Abbas 		dev_err(dev, "Failed to initialize regmap\n");
66341fd4caeSFaiz Abbas 		ret = PTR_ERR(sdhci_am654->base);
66441fd4caeSFaiz Abbas 		goto pm_runtime_put;
66541fd4caeSFaiz Abbas 	}
66641fd4caeSFaiz Abbas 
66741fd4caeSFaiz Abbas 	ret = sdhci_am654_get_of_property(pdev, sdhci_am654);
66841fd4caeSFaiz Abbas 	if (ret)
66941fd4caeSFaiz Abbas 		goto pm_runtime_put;
67041fd4caeSFaiz Abbas 
67141fd4caeSFaiz Abbas 	ret = mmc_of_parse(host->mmc);
67241fd4caeSFaiz Abbas 	if (ret) {
67341fd4caeSFaiz Abbas 		dev_err(dev, "parsing dt failed (%d)\n", ret);
67441fd4caeSFaiz Abbas 		goto pm_runtime_put;
67541fd4caeSFaiz Abbas 	}
67641fd4caeSFaiz Abbas 
677de31f6abSFaiz Abbas 	host->mmc_host_ops.execute_tuning = sdhci_am654_execute_tuning;
678de31f6abSFaiz Abbas 
67941fd4caeSFaiz Abbas 	ret = sdhci_am654_init(host);
68041fd4caeSFaiz Abbas 	if (ret)
68141fd4caeSFaiz Abbas 		goto pm_runtime_put;
68241fd4caeSFaiz Abbas 
68341fd4caeSFaiz Abbas 	return 0;
68441fd4caeSFaiz Abbas 
68541fd4caeSFaiz Abbas pm_runtime_put:
68641fd4caeSFaiz Abbas 	pm_runtime_put_sync(dev);
68741fd4caeSFaiz Abbas pm_runtime_disable:
68841fd4caeSFaiz Abbas 	pm_runtime_disable(dev);
68941fd4caeSFaiz Abbas err_pltfm_free:
69041fd4caeSFaiz Abbas 	sdhci_pltfm_free(pdev);
69141fd4caeSFaiz Abbas 	return ret;
69241fd4caeSFaiz Abbas }
69341fd4caeSFaiz Abbas 
69441fd4caeSFaiz Abbas static int sdhci_am654_remove(struct platform_device *pdev)
69541fd4caeSFaiz Abbas {
69641fd4caeSFaiz Abbas 	struct sdhci_host *host = platform_get_drvdata(pdev);
69741fd4caeSFaiz Abbas 	int ret;
69841fd4caeSFaiz Abbas 
69941fd4caeSFaiz Abbas 	sdhci_remove_host(host, true);
70041fd4caeSFaiz Abbas 	ret = pm_runtime_put_sync(&pdev->dev);
70141fd4caeSFaiz Abbas 	if (ret < 0)
70241fd4caeSFaiz Abbas 		return ret;
70341fd4caeSFaiz Abbas 
70441fd4caeSFaiz Abbas 	pm_runtime_disable(&pdev->dev);
70541fd4caeSFaiz Abbas 	sdhci_pltfm_free(pdev);
70641fd4caeSFaiz Abbas 
70741fd4caeSFaiz Abbas 	return 0;
70841fd4caeSFaiz Abbas }
70941fd4caeSFaiz Abbas 
71041fd4caeSFaiz Abbas static struct platform_driver sdhci_am654_driver = {
71141fd4caeSFaiz Abbas 	.driver = {
71241fd4caeSFaiz Abbas 		.name = "sdhci-am654",
71341fd4caeSFaiz Abbas 		.of_match_table = sdhci_am654_of_match,
71441fd4caeSFaiz Abbas 	},
71541fd4caeSFaiz Abbas 	.probe = sdhci_am654_probe,
71641fd4caeSFaiz Abbas 	.remove = sdhci_am654_remove,
71741fd4caeSFaiz Abbas };
71841fd4caeSFaiz Abbas 
71941fd4caeSFaiz Abbas module_platform_driver(sdhci_am654_driver);
72041fd4caeSFaiz Abbas 
72141fd4caeSFaiz Abbas MODULE_DESCRIPTION("Driver for SDHCI Controller on TI's AM654 devices");
72241fd4caeSFaiz Abbas MODULE_AUTHOR("Faiz Abbas <faiz_abbas@ti.com>");
72341fd4caeSFaiz Abbas MODULE_LICENSE("GPL");
724