11c6a0718SPierre Ossman /* 270f10482SPierre Ossman * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver 31c6a0718SPierre Ossman * 41978fda8SGiuseppe Cavallaro * Header file for Host Controller registers and I/O accessors. 51978fda8SGiuseppe Cavallaro * 6b69c9058SPierre Ossman * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved. 71c6a0718SPierre Ossman * 81c6a0718SPierre Ossman * This program is free software; you can redistribute it and/or modify 91c6a0718SPierre Ossman * it under the terms of the GNU General Public License as published by 101c6a0718SPierre Ossman * the Free Software Foundation; either version 2 of the License, or (at 111c6a0718SPierre Ossman * your option) any later version. 121c6a0718SPierre Ossman */ 131978fda8SGiuseppe Cavallaro #ifndef __SDHCI_HW_H 141978fda8SGiuseppe Cavallaro #define __SDHCI_HW_H 151c6a0718SPierre Ossman 160c7ad106SAndrew Morton #include <linux/scatterlist.h> 174e4141a5SAnton Vorontsov #include <linux/compiler.h> 184e4141a5SAnton Vorontsov #include <linux/types.h> 194e4141a5SAnton Vorontsov #include <linux/io.h> 20210583f4SUlf Hansson #include <linux/leds.h> 21b8789ec4SUlf Hansson #include <linux/interrupt.h> 220c7ad106SAndrew Morton 2383f13cc9SUlf Hansson #include <linux/mmc/host.h> 241978fda8SGiuseppe Cavallaro 251c6a0718SPierre Ossman /* 261c6a0718SPierre Ossman * Controller registers 271c6a0718SPierre Ossman */ 281c6a0718SPierre Ossman 291c6a0718SPierre Ossman #define SDHCI_DMA_ADDRESS 0x00 308edf6371SAndrei Warkentin #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS 311c6a0718SPierre Ossman 321c6a0718SPierre Ossman #define SDHCI_BLOCK_SIZE 0x04 331c6a0718SPierre Ossman #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) 341c6a0718SPierre Ossman 351c6a0718SPierre Ossman #define SDHCI_BLOCK_COUNT 0x06 361c6a0718SPierre Ossman 371c6a0718SPierre Ossman #define SDHCI_ARGUMENT 0x08 381c6a0718SPierre Ossman 391c6a0718SPierre Ossman #define SDHCI_TRANSFER_MODE 0x0C 401c6a0718SPierre Ossman #define SDHCI_TRNS_DMA 0x01 411c6a0718SPierre Ossman #define SDHCI_TRNS_BLK_CNT_EN 0x02 42e89d456fSAndrei Warkentin #define SDHCI_TRNS_AUTO_CMD12 0x04 438edf6371SAndrei Warkentin #define SDHCI_TRNS_AUTO_CMD23 0x08 441c6a0718SPierre Ossman #define SDHCI_TRNS_READ 0x10 451c6a0718SPierre Ossman #define SDHCI_TRNS_MULTI 0x20 461c6a0718SPierre Ossman 471c6a0718SPierre Ossman #define SDHCI_COMMAND 0x0E 481c6a0718SPierre Ossman #define SDHCI_CMD_RESP_MASK 0x03 491c6a0718SPierre Ossman #define SDHCI_CMD_CRC 0x08 501c6a0718SPierre Ossman #define SDHCI_CMD_INDEX 0x10 511c6a0718SPierre Ossman #define SDHCI_CMD_DATA 0x20 52574e3f56SRichard Zhu #define SDHCI_CMD_ABORTCMD 0xC0 531c6a0718SPierre Ossman 541c6a0718SPierre Ossman #define SDHCI_CMD_RESP_NONE 0x00 551c6a0718SPierre Ossman #define SDHCI_CMD_RESP_LONG 0x01 561c6a0718SPierre Ossman #define SDHCI_CMD_RESP_SHORT 0x02 571c6a0718SPierre Ossman #define SDHCI_CMD_RESP_SHORT_BUSY 0x03 581c6a0718SPierre Ossman 591c6a0718SPierre Ossman #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff)) 6022113efdSAries Lee #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f) 611c6a0718SPierre Ossman 621c6a0718SPierre Ossman #define SDHCI_RESPONSE 0x10 631c6a0718SPierre Ossman 641c6a0718SPierre Ossman #define SDHCI_BUFFER 0x20 651c6a0718SPierre Ossman 661c6a0718SPierre Ossman #define SDHCI_PRESENT_STATE 0x24 671c6a0718SPierre Ossman #define SDHCI_CMD_INHIBIT 0x00000001 681c6a0718SPierre Ossman #define SDHCI_DATA_INHIBIT 0x00000002 691c6a0718SPierre Ossman #define SDHCI_DOING_WRITE 0x00000100 701c6a0718SPierre Ossman #define SDHCI_DOING_READ 0x00000200 711c6a0718SPierre Ossman #define SDHCI_SPACE_AVAILABLE 0x00000400 721c6a0718SPierre Ossman #define SDHCI_DATA_AVAILABLE 0x00000800 731c6a0718SPierre Ossman #define SDHCI_CARD_PRESENT 0x00010000 741c6a0718SPierre Ossman #define SDHCI_WRITE_PROTECT 0x00080000 75f2119df6SArindam Nath #define SDHCI_DATA_LVL_MASK 0x00F00000 76f2119df6SArindam Nath #define SDHCI_DATA_LVL_SHIFT 20 777756a96dSYi Sun #define SDHCI_DATA_0_LVL_MASK 0x00100000 78b0921d5cSMichael Walle #define SDHCI_CMD_LVL 0x01000000 791c6a0718SPierre Ossman 801c6a0718SPierre Ossman #define SDHCI_HOST_CONTROL 0x28 811c6a0718SPierre Ossman #define SDHCI_CTRL_LED 0x01 821c6a0718SPierre Ossman #define SDHCI_CTRL_4BITBUS 0x02 831c6a0718SPierre Ossman #define SDHCI_CTRL_HISPD 0x04 842134a922SPierre Ossman #define SDHCI_CTRL_DMA_MASK 0x18 852134a922SPierre Ossman #define SDHCI_CTRL_SDMA 0x00 862134a922SPierre Ossman #define SDHCI_CTRL_ADMA1 0x08 872134a922SPierre Ossman #define SDHCI_CTRL_ADMA32 0x10 882134a922SPierre Ossman #define SDHCI_CTRL_ADMA64 0x18 89ae6d6c92SKyungmin Park #define SDHCI_CTRL_8BITBUS 0x20 903794c542SZach Brown #define SDHCI_CTRL_CDTEST_INS 0x40 913794c542SZach Brown #define SDHCI_CTRL_CDTEST_EN 0x80 921c6a0718SPierre Ossman 931c6a0718SPierre Ossman #define SDHCI_POWER_CONTROL 0x29 941c6a0718SPierre Ossman #define SDHCI_POWER_ON 0x01 951c6a0718SPierre Ossman #define SDHCI_POWER_180 0x0A 961c6a0718SPierre Ossman #define SDHCI_POWER_300 0x0C 971c6a0718SPierre Ossman #define SDHCI_POWER_330 0x0E 981c6a0718SPierre Ossman 991c6a0718SPierre Ossman #define SDHCI_BLOCK_GAP_CONTROL 0x2A 1001c6a0718SPierre Ossman 1012df3b71bSNicolas Pitre #define SDHCI_WAKE_UP_CONTROL 0x2B 1025f619704SDaniel Drake #define SDHCI_WAKE_ON_INT 0x01 1035f619704SDaniel Drake #define SDHCI_WAKE_ON_INSERT 0x02 1045f619704SDaniel Drake #define SDHCI_WAKE_ON_REMOVE 0x04 1051c6a0718SPierre Ossman 1061c6a0718SPierre Ossman #define SDHCI_CLOCK_CONTROL 0x2C 1071c6a0718SPierre Ossman #define SDHCI_DIVIDER_SHIFT 8 10885105c53SZhangfei Gao #define SDHCI_DIVIDER_HI_SHIFT 6 10985105c53SZhangfei Gao #define SDHCI_DIV_MASK 0xFF 11085105c53SZhangfei Gao #define SDHCI_DIV_MASK_LEN 8 11185105c53SZhangfei Gao #define SDHCI_DIV_HI_MASK 0x300 112c3ed3877SArindam Nath #define SDHCI_PROG_CLOCK_MODE 0x0020 1131c6a0718SPierre Ossman #define SDHCI_CLOCK_CARD_EN 0x0004 1141c6a0718SPierre Ossman #define SDHCI_CLOCK_INT_STABLE 0x0002 1151c6a0718SPierre Ossman #define SDHCI_CLOCK_INT_EN 0x0001 1161c6a0718SPierre Ossman 1171c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CONTROL 0x2E 1181c6a0718SPierre Ossman 1191c6a0718SPierre Ossman #define SDHCI_SOFTWARE_RESET 0x2F 1201c6a0718SPierre Ossman #define SDHCI_RESET_ALL 0x01 1211c6a0718SPierre Ossman #define SDHCI_RESET_CMD 0x02 1221c6a0718SPierre Ossman #define SDHCI_RESET_DATA 0x04 1231c6a0718SPierre Ossman 1241c6a0718SPierre Ossman #define SDHCI_INT_STATUS 0x30 1251c6a0718SPierre Ossman #define SDHCI_INT_ENABLE 0x34 1261c6a0718SPierre Ossman #define SDHCI_SIGNAL_ENABLE 0x38 1271c6a0718SPierre Ossman #define SDHCI_INT_RESPONSE 0x00000001 1281c6a0718SPierre Ossman #define SDHCI_INT_DATA_END 0x00000002 129a4071fbbSHaijun Zhang #define SDHCI_INT_BLK_GAP 0x00000004 1301c6a0718SPierre Ossman #define SDHCI_INT_DMA_END 0x00000008 1311c6a0718SPierre Ossman #define SDHCI_INT_SPACE_AVAIL 0x00000010 1321c6a0718SPierre Ossman #define SDHCI_INT_DATA_AVAIL 0x00000020 1331c6a0718SPierre Ossman #define SDHCI_INT_CARD_INSERT 0x00000040 1341c6a0718SPierre Ossman #define SDHCI_INT_CARD_REMOVE 0x00000080 1351c6a0718SPierre Ossman #define SDHCI_INT_CARD_INT 0x00000100 136f37b20ebSDong Aisheng #define SDHCI_INT_RETUNE 0x00001000 137f12e39dbSAdrian Hunter #define SDHCI_INT_CQE 0x00004000 138964f9ce2SPierre Ossman #define SDHCI_INT_ERROR 0x00008000 1391c6a0718SPierre Ossman #define SDHCI_INT_TIMEOUT 0x00010000 1401c6a0718SPierre Ossman #define SDHCI_INT_CRC 0x00020000 1411c6a0718SPierre Ossman #define SDHCI_INT_END_BIT 0x00040000 1421c6a0718SPierre Ossman #define SDHCI_INT_INDEX 0x00080000 1431c6a0718SPierre Ossman #define SDHCI_INT_DATA_TIMEOUT 0x00100000 1441c6a0718SPierre Ossman #define SDHCI_INT_DATA_CRC 0x00200000 1451c6a0718SPierre Ossman #define SDHCI_INT_DATA_END_BIT 0x00400000 1461c6a0718SPierre Ossman #define SDHCI_INT_BUS_POWER 0x00800000 1471c6a0718SPierre Ossman #define SDHCI_INT_ACMD12ERR 0x01000000 1482134a922SPierre Ossman #define SDHCI_INT_ADMA_ERROR 0x02000000 1491c6a0718SPierre Ossman 1501c6a0718SPierre Ossman #define SDHCI_INT_NORMAL_MASK 0x00007FFF 1511c6a0718SPierre Ossman #define SDHCI_INT_ERROR_MASK 0xFFFF8000 1521c6a0718SPierre Ossman 1531c6a0718SPierre Ossman #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \ 1541c6a0718SPierre Ossman SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX) 1551c6a0718SPierre Ossman #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \ 1561c6a0718SPierre Ossman SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \ 1571c6a0718SPierre Ossman SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \ 158a4071fbbSHaijun Zhang SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \ 159a4071fbbSHaijun Zhang SDHCI_INT_BLK_GAP) 1607260cf5eSAnton Vorontsov #define SDHCI_INT_ALL_MASK ((unsigned int)-1) 1611c6a0718SPierre Ossman 162f12e39dbSAdrian Hunter #define SDHCI_CQE_INT_ERR_MASK ( \ 163f12e39dbSAdrian Hunter SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \ 164f12e39dbSAdrian Hunter SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \ 165f12e39dbSAdrian Hunter SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT) 166f12e39dbSAdrian Hunter 167f12e39dbSAdrian Hunter #define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE) 168f12e39dbSAdrian Hunter 1691c6a0718SPierre Ossman #define SDHCI_ACMD12_ERR 0x3C 1701c6a0718SPierre Ossman 171f2119df6SArindam Nath #define SDHCI_HOST_CONTROL2 0x3E 17249c468fcSArindam Nath #define SDHCI_CTRL_UHS_MASK 0x0007 17349c468fcSArindam Nath #define SDHCI_CTRL_UHS_SDR12 0x0000 17449c468fcSArindam Nath #define SDHCI_CTRL_UHS_SDR25 0x0001 17549c468fcSArindam Nath #define SDHCI_CTRL_UHS_SDR50 0x0002 17649c468fcSArindam Nath #define SDHCI_CTRL_UHS_SDR104 0x0003 17749c468fcSArindam Nath #define SDHCI_CTRL_UHS_DDR50 0x0004 178e9fb05d5SAdrian Hunter #define SDHCI_CTRL_HS400 0x0005 /* Non-standard */ 179f2119df6SArindam Nath #define SDHCI_CTRL_VDD_180 0x0008 180d6d50a15SArindam Nath #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030 181d6d50a15SArindam Nath #define SDHCI_CTRL_DRV_TYPE_B 0x0000 182d6d50a15SArindam Nath #define SDHCI_CTRL_DRV_TYPE_A 0x0010 183d6d50a15SArindam Nath #define SDHCI_CTRL_DRV_TYPE_C 0x0020 184d6d50a15SArindam Nath #define SDHCI_CTRL_DRV_TYPE_D 0x0030 185b513ea25SArindam Nath #define SDHCI_CTRL_EXEC_TUNING 0x0040 186b513ea25SArindam Nath #define SDHCI_CTRL_TUNED_CLK 0x0080 187b3f80b43SChunyan Zhang #define SDHCI_CTRL_V4_MODE 0x1000 188d6d50a15SArindam Nath #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000 1891c6a0718SPierre Ossman 1901c6a0718SPierre Ossman #define SDHCI_CAPABILITIES 0x40 1911c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F 1921c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CLK_SHIFT 0 1931c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080 1941c6a0718SPierre Ossman #define SDHCI_CLOCK_BASE_MASK 0x00003F00 195c4687d5fSZhangfei Gao #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00 1961c6a0718SPierre Ossman #define SDHCI_CLOCK_BASE_SHIFT 8 1971c6a0718SPierre Ossman #define SDHCI_MAX_BLOCK_MASK 0x00030000 1981c6a0718SPierre Ossman #define SDHCI_MAX_BLOCK_SHIFT 16 19915ec4461SPhilip Rakity #define SDHCI_CAN_DO_8BIT 0x00040000 2002134a922SPierre Ossman #define SDHCI_CAN_DO_ADMA2 0x00080000 2012134a922SPierre Ossman #define SDHCI_CAN_DO_ADMA1 0x00100000 2021c6a0718SPierre Ossman #define SDHCI_CAN_DO_HISPD 0x00200000 203a13abc7bSRichard Röjfors #define SDHCI_CAN_DO_SDMA 0x00400000 204e71d4b81SStefan Wahren #define SDHCI_CAN_DO_SUSPEND 0x00800000 2051c6a0718SPierre Ossman #define SDHCI_CAN_VDD_330 0x01000000 2061c6a0718SPierre Ossman #define SDHCI_CAN_VDD_300 0x02000000 2071c6a0718SPierre Ossman #define SDHCI_CAN_VDD_180 0x04000000 2082134a922SPierre Ossman #define SDHCI_CAN_64BIT 0x10000000 2091c6a0718SPierre Ossman 210f2119df6SArindam Nath #define SDHCI_SUPPORT_SDR50 0x00000001 211f2119df6SArindam Nath #define SDHCI_SUPPORT_SDR104 0x00000002 212f2119df6SArindam Nath #define SDHCI_SUPPORT_DDR50 0x00000004 213d6d50a15SArindam Nath #define SDHCI_DRIVER_TYPE_A 0x00000010 214d6d50a15SArindam Nath #define SDHCI_DRIVER_TYPE_C 0x00000020 215d6d50a15SArindam Nath #define SDHCI_DRIVER_TYPE_D 0x00000040 216cf2b5eeaSArindam Nath #define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00 217cf2b5eeaSArindam Nath #define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8 218b513ea25SArindam Nath #define SDHCI_USE_SDR50_TUNING 0x00002000 219cf2b5eeaSArindam Nath #define SDHCI_RETUNING_MODE_MASK 0x0000C000 220cf2b5eeaSArindam Nath #define SDHCI_RETUNING_MODE_SHIFT 14 221c3ed3877SArindam Nath #define SDHCI_CLOCK_MUL_MASK 0x00FF0000 222c3ed3877SArindam Nath #define SDHCI_CLOCK_MUL_SHIFT 16 223e9fb05d5SAdrian Hunter #define SDHCI_SUPPORT_HS400 0x80000000 /* Non-standard */ 224f2119df6SArindam Nath 225e8120ad1SPhilip Rakity #define SDHCI_CAPABILITIES_1 0x44 2261c6a0718SPierre Ossman 2271c6a0718SPierre Ossman #define SDHCI_MAX_CURRENT 0x48 228bad37e1aSPhilip Rakity #define SDHCI_MAX_CURRENT_LIMIT 0xFF 229f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_330_MASK 0x0000FF 230f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_330_SHIFT 0 231f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_300_MASK 0x00FF00 232f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_300_SHIFT 8 233f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_180_MASK 0xFF0000 234f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_180_SHIFT 16 235f2119df6SArindam Nath #define SDHCI_MAX_CURRENT_MULTIPLIER 4 2361c6a0718SPierre Ossman 2371c6a0718SPierre Ossman /* 4C-4F reserved for more max current */ 2381c6a0718SPierre Ossman 2392134a922SPierre Ossman #define SDHCI_SET_ACMD12_ERROR 0x50 2402134a922SPierre Ossman #define SDHCI_SET_INT_ERROR 0x52 2412134a922SPierre Ossman 2422134a922SPierre Ossman #define SDHCI_ADMA_ERROR 0x54 2432134a922SPierre Ossman 2442134a922SPierre Ossman /* 55-57 reserved */ 2452134a922SPierre Ossman 2462134a922SPierre Ossman #define SDHCI_ADMA_ADDRESS 0x58 247e57a5f61SAdrian Hunter #define SDHCI_ADMA_ADDRESS_HI 0x5C 2482134a922SPierre Ossman 2492134a922SPierre Ossman /* 60-FB reserved */ 2501c6a0718SPierre Ossman 25152983382SKevin Liu #define SDHCI_PRESET_FOR_SDR12 0x66 25252983382SKevin Liu #define SDHCI_PRESET_FOR_SDR25 0x68 25352983382SKevin Liu #define SDHCI_PRESET_FOR_SDR50 0x6A 25452983382SKevin Liu #define SDHCI_PRESET_FOR_SDR104 0x6C 25552983382SKevin Liu #define SDHCI_PRESET_FOR_DDR50 0x6E 256e9fb05d5SAdrian Hunter #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */ 25752983382SKevin Liu #define SDHCI_PRESET_DRV_MASK 0xC000 25852983382SKevin Liu #define SDHCI_PRESET_DRV_SHIFT 14 25952983382SKevin Liu #define SDHCI_PRESET_CLKGEN_SEL_MASK 0x400 26052983382SKevin Liu #define SDHCI_PRESET_CLKGEN_SEL_SHIFT 10 26152983382SKevin Liu #define SDHCI_PRESET_SDCLK_FREQ_MASK 0x3FF 26252983382SKevin Liu #define SDHCI_PRESET_SDCLK_FREQ_SHIFT 0 26352983382SKevin Liu 2641c6a0718SPierre Ossman #define SDHCI_SLOT_INT_STATUS 0xFC 2651c6a0718SPierre Ossman 2661c6a0718SPierre Ossman #define SDHCI_HOST_VERSION 0xFE 2671c6a0718SPierre Ossman #define SDHCI_VENDOR_VER_MASK 0xFF00 2681c6a0718SPierre Ossman #define SDHCI_VENDOR_VER_SHIFT 8 2691c6a0718SPierre Ossman #define SDHCI_SPEC_VER_MASK 0x00FF 2701c6a0718SPierre Ossman #define SDHCI_SPEC_VER_SHIFT 0 2712134a922SPierre Ossman #define SDHCI_SPEC_100 0 2722134a922SPierre Ossman #define SDHCI_SPEC_200 1 27385105c53SZhangfei Gao #define SDHCI_SPEC_300 2 27418da1990SChunyan Zhang #define SDHCI_SPEC_400 3 27518da1990SChunyan Zhang #define SDHCI_SPEC_410 4 27618da1990SChunyan Zhang #define SDHCI_SPEC_420 5 2771c6a0718SPierre Ossman 2780397526dSZhangfei Gao /* 2790397526dSZhangfei Gao * End of controller registers. 2800397526dSZhangfei Gao */ 2810397526dSZhangfei Gao 2820397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_200 256 2830397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_300 2046 2840397526dSZhangfei Gao 285f6a03cbfSMikko Vinni /* 286f6a03cbfSMikko Vinni * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2. 287f6a03cbfSMikko Vinni */ 288f6a03cbfSMikko Vinni #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024) 289f6a03cbfSMikko Vinni #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12) 290f6a03cbfSMikko Vinni 291739d46dcSAdrian Hunter /* ADMA2 32-bit DMA descriptor size */ 292739d46dcSAdrian Hunter #define SDHCI_ADMA2_32_DESC_SZ 8 293739d46dcSAdrian Hunter 2940545230fSAdrian Hunter /* ADMA2 32-bit descriptor */ 2950545230fSAdrian Hunter struct sdhci_adma2_32_desc { 2960545230fSAdrian Hunter __le16 cmd; 2970545230fSAdrian Hunter __le16 len; 2980545230fSAdrian Hunter __le32 addr; 29904a5ae6fSAdrian Hunter } __packed __aligned(4); 30004a5ae6fSAdrian Hunter 30104a5ae6fSAdrian Hunter /* ADMA2 data alignment */ 30204a5ae6fSAdrian Hunter #define SDHCI_ADMA2_ALIGN 4 30304a5ae6fSAdrian Hunter #define SDHCI_ADMA2_MASK (SDHCI_ADMA2_ALIGN - 1) 30404a5ae6fSAdrian Hunter 30504a5ae6fSAdrian Hunter /* 30604a5ae6fSAdrian Hunter * ADMA2 descriptor alignment. Some controllers (e.g. Intel) require 8 byte 30704a5ae6fSAdrian Hunter * alignment for the descriptor table even in 32-bit DMA mode. Memory 30804a5ae6fSAdrian Hunter * allocation is at least 8 byte aligned anyway, so just stipulate 8 always. 30904a5ae6fSAdrian Hunter */ 31004a5ae6fSAdrian Hunter #define SDHCI_ADMA2_DESC_ALIGN 8 3110545230fSAdrian Hunter 312e57a5f61SAdrian Hunter /* ADMA2 64-bit DMA descriptor size */ 313e57a5f61SAdrian Hunter #define SDHCI_ADMA2_64_DESC_SZ 12 314e57a5f61SAdrian Hunter 315e57a5f61SAdrian Hunter /* 316e57a5f61SAdrian Hunter * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte 317e57a5f61SAdrian Hunter * aligned. 318e57a5f61SAdrian Hunter */ 319e57a5f61SAdrian Hunter struct sdhci_adma2_64_desc { 320e57a5f61SAdrian Hunter __le16 cmd; 321e57a5f61SAdrian Hunter __le16 len; 322e57a5f61SAdrian Hunter __le32 addr_lo; 323e57a5f61SAdrian Hunter __le32 addr_hi; 324e57a5f61SAdrian Hunter } __packed __aligned(4); 325e57a5f61SAdrian Hunter 326739d46dcSAdrian Hunter #define ADMA2_TRAN_VALID 0x21 327739d46dcSAdrian Hunter #define ADMA2_NOP_END_VALID 0x3 328739d46dcSAdrian Hunter #define ADMA2_END 0x2 329739d46dcSAdrian Hunter 3304fb213f8SAdrian Hunter /* 3314fb213f8SAdrian Hunter * Maximum segments assuming a 512KiB maximum requisition size and a minimum 3324fb213f8SAdrian Hunter * 4KiB page size. 3334fb213f8SAdrian Hunter */ 3344fb213f8SAdrian Hunter #define SDHCI_MAX_SEGS 128 3354fb213f8SAdrian Hunter 3364e9f8fe5SAdrian Hunter /* Allow for a a command request and a data request at the same time */ 3374e9f8fe5SAdrian Hunter #define SDHCI_MAX_MRQS 2 3384e9f8fe5SAdrian Hunter 339fc1fa1b7SKishon Vijay Abraham I /* 340fc1fa1b7SKishon Vijay Abraham I * 48bit command and 136 bit response in 100KHz clock could take upto 2.48ms. 341fc1fa1b7SKishon Vijay Abraham I * However since the start time of the command, the time between 342fc1fa1b7SKishon Vijay Abraham I * command and response, and the time between response and start of data is 343fc1fa1b7SKishon Vijay Abraham I * not known, set the command transfer time to 10ms. 344fc1fa1b7SKishon Vijay Abraham I */ 345fc1fa1b7SKishon Vijay Abraham I #define MMC_CMD_TRANSFER_TIME (10 * NSEC_PER_MSEC) /* max 10 ms */ 346fc1fa1b7SKishon Vijay Abraham I 347d31911b9SHaibo Chen enum sdhci_cookie { 348d31911b9SHaibo Chen COOKIE_UNMAPPED, 34994538e51SRussell King COOKIE_PRE_MAPPED, /* mapped by sdhci_pre_req() */ 35094538e51SRussell King COOKIE_MAPPED, /* mapped by sdhci_prepare_data() */ 35183f13cc9SUlf Hansson }; 35283f13cc9SUlf Hansson 35383f13cc9SUlf Hansson struct sdhci_host { 35483f13cc9SUlf Hansson /* Data set by hardware interface driver */ 35583f13cc9SUlf Hansson const char *hw_name; /* Hardware bus name */ 35683f13cc9SUlf Hansson 35783f13cc9SUlf Hansson unsigned int quirks; /* Deviations from spec. */ 35883f13cc9SUlf Hansson 35983f13cc9SUlf Hansson /* Controller doesn't honor resets unless we touch the clock register */ 36083f13cc9SUlf Hansson #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0) 36183f13cc9SUlf Hansson /* Controller has bad caps bits, but really supports DMA */ 36283f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_DMA (1<<1) 36383f13cc9SUlf Hansson /* Controller doesn't like to be reset when there is no card inserted. */ 36483f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2) 36583f13cc9SUlf Hansson /* Controller doesn't like clearing the power reg before a change */ 36683f13cc9SUlf Hansson #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3) 36783f13cc9SUlf Hansson /* Controller has flaky internal state so reset it on each ios change */ 36883f13cc9SUlf Hansson #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4) 36983f13cc9SUlf Hansson /* Controller has an unusable DMA engine */ 37083f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_DMA (1<<5) 37183f13cc9SUlf Hansson /* Controller has an unusable ADMA engine */ 37283f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_ADMA (1<<6) 37383f13cc9SUlf Hansson /* Controller can only DMA from 32-bit aligned addresses */ 37483f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<7) 37583f13cc9SUlf Hansson /* Controller can only DMA chunk sizes that are a multiple of 32 bits */ 37683f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<8) 37783f13cc9SUlf Hansson /* Controller can only ADMA chunks that are a multiple of 32 bits */ 37883f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_ADMA_SIZE (1<<9) 37983f13cc9SUlf Hansson /* Controller needs to be reset after each request to stay stable */ 38083f13cc9SUlf Hansson #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<10) 38183f13cc9SUlf Hansson /* Controller needs voltage and power writes to happen separately */ 38283f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER (1<<11) 38383f13cc9SUlf Hansson /* Controller provides an incorrect timeout value for transfers */ 38483f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL (1<<12) 38583f13cc9SUlf Hansson /* Controller has an issue with buffer bits for small transfers */ 38683f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_SMALL_PIO (1<<13) 38783f13cc9SUlf Hansson /* Controller does not provide transfer-complete interrupt when not busy */ 38883f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_BUSY_IRQ (1<<14) 38983f13cc9SUlf Hansson /* Controller has unreliable card detection */ 39083f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_CARD_DETECTION (1<<15) 39183f13cc9SUlf Hansson /* Controller reports inverted write-protect state */ 39283f13cc9SUlf Hansson #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT (1<<16) 39383f13cc9SUlf Hansson /* Controller does not like fast PIO transfers */ 39483f13cc9SUlf Hansson #define SDHCI_QUIRK_PIO_NEEDS_DELAY (1<<18) 39583f13cc9SUlf Hansson /* Controller has to be forced to use block size of 2048 bytes */ 39683f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_BLK_SZ_2048 (1<<20) 39783f13cc9SUlf Hansson /* Controller cannot do multi-block transfers */ 39883f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_MULTIBLOCK (1<<21) 39983f13cc9SUlf Hansson /* Controller can only handle 1-bit data transfers */ 40083f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_1_BIT_DATA (1<<22) 40183f13cc9SUlf Hansson /* Controller needs 10ms delay between applying power and clock */ 40283f13cc9SUlf Hansson #define SDHCI_QUIRK_DELAY_AFTER_POWER (1<<23) 40383f13cc9SUlf Hansson /* Controller uses SDCLK instead of TMCLK for data timeouts */ 40483f13cc9SUlf Hansson #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK (1<<24) 40583f13cc9SUlf Hansson /* Controller reports wrong base clock capability */ 40683f13cc9SUlf Hansson #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN (1<<25) 40783f13cc9SUlf Hansson /* Controller cannot support End Attribute in NOP ADMA descriptor */ 40883f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC (1<<26) 40983f13cc9SUlf Hansson /* Controller is missing device caps. Use caps provided by host */ 41083f13cc9SUlf Hansson #define SDHCI_QUIRK_MISSING_CAPS (1<<27) 41183f13cc9SUlf Hansson /* Controller uses Auto CMD12 command to stop the transfer */ 41283f13cc9SUlf Hansson #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12 (1<<28) 41383f13cc9SUlf Hansson /* Controller doesn't have HISPD bit field in HI-SPEED SD card */ 41483f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_HISPD_BIT (1<<29) 41583f13cc9SUlf Hansson /* Controller treats ADMA descriptors with length 0000h incorrectly */ 41683f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC (1<<30) 41783f13cc9SUlf Hansson /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */ 41883f13cc9SUlf Hansson #define SDHCI_QUIRK_UNSTABLE_RO_DETECT (1<<31) 41983f13cc9SUlf Hansson 42083f13cc9SUlf Hansson unsigned int quirks2; /* More deviations from spec. */ 42183f13cc9SUlf Hansson 42283f13cc9SUlf Hansson #define SDHCI_QUIRK2_HOST_OFF_CARD_ON (1<<0) 42383f13cc9SUlf Hansson #define SDHCI_QUIRK2_HOST_NO_CMD23 (1<<1) 42483f13cc9SUlf Hansson /* The system physically doesn't support 1.8v, even if the host does */ 42583f13cc9SUlf Hansson #define SDHCI_QUIRK2_NO_1_8_V (1<<2) 42683f13cc9SUlf Hansson #define SDHCI_QUIRK2_PRESET_VALUE_BROKEN (1<<3) 42783f13cc9SUlf Hansson #define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON (1<<4) 42883f13cc9SUlf Hansson /* Controller has a non-standard host control register */ 42983f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_HOST_CONTROL (1<<5) 43083f13cc9SUlf Hansson /* Controller does not support HS200 */ 43183f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_HS200 (1<<6) 43283f13cc9SUlf Hansson /* Controller does not support DDR50 */ 43383f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_DDR50 (1<<7) 43483f13cc9SUlf Hansson /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */ 43583f13cc9SUlf Hansson #define SDHCI_QUIRK2_STOP_WITH_TC (1<<8) 43683f13cc9SUlf Hansson /* Controller does not support 64-bit DMA */ 43783f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_64_BIT_DMA (1<<9) 43883f13cc9SUlf Hansson /* need clear transfer mode register before send cmd */ 43983f13cc9SUlf Hansson #define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD (1<<10) 44083f13cc9SUlf Hansson /* Capability register bit-63 indicates HS400 support */ 44183f13cc9SUlf Hansson #define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 (1<<11) 44283f13cc9SUlf Hansson /* forced tuned clock */ 44383f13cc9SUlf Hansson #define SDHCI_QUIRK2_TUNING_WORK_AROUND (1<<12) 44483f13cc9SUlf Hansson /* disable the block count for single block transactions */ 44583f13cc9SUlf Hansson #define SDHCI_QUIRK2_SUPPORT_SINGLE (1<<13) 44683f13cc9SUlf Hansson /* Controller broken with using ACMD23 */ 44783f13cc9SUlf Hansson #define SDHCI_QUIRK2_ACMD23_BROKEN (1<<14) 448d1955c3aSSuneel Garapati /* Broken Clock divider zero in controller */ 449d1955c3aSSuneel Garapati #define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN (1<<15) 4501284c248SKishon Vijay Abraham I /* Controller has CRC in 136 bit Command Response */ 4511284c248SKishon Vijay Abraham I #define SDHCI_QUIRK2_RSP_136_HAS_CRC (1<<16) 452a999fd93SAdrian Hunter /* 453a999fd93SAdrian Hunter * Disable HW timeout if the requested timeout is more than the maximum 454a999fd93SAdrian Hunter * obtainable timeout. 455a999fd93SAdrian Hunter */ 456a999fd93SAdrian Hunter #define SDHCI_QUIRK2_DISABLE_HW_TIMEOUT (1<<17) 45783f13cc9SUlf Hansson 45883f13cc9SUlf Hansson int irq; /* Device IRQ */ 45983f13cc9SUlf Hansson void __iomem *ioaddr; /* Mapped address */ 460bd9b9027SLinus Walleij char *bounce_buffer; /* For packing SDMA reads/writes */ 461bd9b9027SLinus Walleij dma_addr_t bounce_addr; 462bd9b9027SLinus Walleij unsigned int bounce_buffer_size; 46383f13cc9SUlf Hansson 46483f13cc9SUlf Hansson const struct sdhci_ops *ops; /* Low level hw interface */ 46583f13cc9SUlf Hansson 46683f13cc9SUlf Hansson /* Internal data */ 46783f13cc9SUlf Hansson struct mmc_host *mmc; /* MMC structure */ 468bf60e592SAdrian Hunter struct mmc_host_ops mmc_host_ops; /* MMC host ops */ 46983f13cc9SUlf Hansson u64 dma_mask; /* custom DMA mask */ 47083f13cc9SUlf Hansson 47174479c5dSMasahiro Yamada #if IS_ENABLED(CONFIG_LEDS_CLASS) 47283f13cc9SUlf Hansson struct led_classdev led; /* LED control */ 47383f13cc9SUlf Hansson char led_name[32]; 47483f13cc9SUlf Hansson #endif 47583f13cc9SUlf Hansson 47683f13cc9SUlf Hansson spinlock_t lock; /* Mutex */ 47783f13cc9SUlf Hansson 47883f13cc9SUlf Hansson int flags; /* Host attributes */ 47983f13cc9SUlf Hansson #define SDHCI_USE_SDMA (1<<0) /* Host is SDMA capable */ 48083f13cc9SUlf Hansson #define SDHCI_USE_ADMA (1<<1) /* Host is ADMA capable */ 48183f13cc9SUlf Hansson #define SDHCI_REQ_USE_DMA (1<<2) /* Use DMA for this req. */ 48283f13cc9SUlf Hansson #define SDHCI_DEVICE_DEAD (1<<3) /* Device unresponsive */ 48383f13cc9SUlf Hansson #define SDHCI_SDR50_NEEDS_TUNING (1<<4) /* SDR50 needs tuning */ 48483f13cc9SUlf Hansson #define SDHCI_AUTO_CMD12 (1<<6) /* Auto CMD12 support */ 48583f13cc9SUlf Hansson #define SDHCI_AUTO_CMD23 (1<<7) /* Auto CMD23 support */ 48683f13cc9SUlf Hansson #define SDHCI_PV_ENABLED (1<<8) /* Preset value enabled */ 48783f13cc9SUlf Hansson #define SDHCI_SDIO_IRQ_ENABLED (1<<9) /* SDIO irq enabled */ 48883f13cc9SUlf Hansson #define SDHCI_USE_64_BIT_DMA (1<<12) /* Use 64-bit DMA */ 48983f13cc9SUlf Hansson #define SDHCI_HS400_TUNING (1<<13) /* Tuning for HS400 */ 4908cb851a4SAdrian Hunter #define SDHCI_SIGNALING_330 (1<<14) /* Host is capable of 3.3V signaling */ 4918cb851a4SAdrian Hunter #define SDHCI_SIGNALING_180 (1<<15) /* Host is capable of 1.8V signaling */ 4928cb851a4SAdrian Hunter #define SDHCI_SIGNALING_120 (1<<16) /* Host is capable of 1.2V signaling */ 49383f13cc9SUlf Hansson 49483f13cc9SUlf Hansson unsigned int version; /* SDHCI spec. version */ 49583f13cc9SUlf Hansson 49683f13cc9SUlf Hansson unsigned int max_clk; /* Max possible freq (MHz) */ 49783f13cc9SUlf Hansson unsigned int timeout_clk; /* Timeout freq (KHz) */ 49883f13cc9SUlf Hansson unsigned int clk_mul; /* Clock Muliplier value */ 49983f13cc9SUlf Hansson 50083f13cc9SUlf Hansson unsigned int clock; /* Current clock (MHz) */ 50183f13cc9SUlf Hansson u8 pwr; /* Current voltage */ 50283f13cc9SUlf Hansson 50383f13cc9SUlf Hansson bool runtime_suspended; /* Host is runtime suspended */ 50483f13cc9SUlf Hansson bool bus_on; /* Bus power prevents runtime suspend */ 50583f13cc9SUlf Hansson bool preset_enabled; /* Preset is enabled */ 506ed1563deSAdrian Hunter bool pending_reset; /* Cmd/data reset is pending */ 50758e79b60SAdrian Hunter bool irq_wake_enabled; /* IRQ wakeup is enabled */ 508b3f80b43SChunyan Zhang bool v4_mode; /* Host Version 4 Enable */ 50983f13cc9SUlf Hansson 5104e9f8fe5SAdrian Hunter struct mmc_request *mrqs_done[SDHCI_MAX_MRQS]; /* Requests done */ 51183f13cc9SUlf Hansson struct mmc_command *cmd; /* Current command */ 5127c89a3d9SAdrian Hunter struct mmc_command *data_cmd; /* Current data command */ 51383f13cc9SUlf Hansson struct mmc_data *data; /* Current data request */ 51483f13cc9SUlf Hansson unsigned int data_early:1; /* Data finished before cmd */ 51583f13cc9SUlf Hansson 51683f13cc9SUlf Hansson struct sg_mapping_iter sg_miter; /* SG state for PIO */ 51783f13cc9SUlf Hansson unsigned int blocks; /* remaining PIO blocks */ 51883f13cc9SUlf Hansson 51983f13cc9SUlf Hansson int sg_count; /* Mapped sg entries */ 52083f13cc9SUlf Hansson 52183f13cc9SUlf Hansson void *adma_table; /* ADMA descriptor table */ 52283f13cc9SUlf Hansson void *align_buffer; /* Bounce buffer */ 52383f13cc9SUlf Hansson 52483f13cc9SUlf Hansson size_t adma_table_sz; /* ADMA descriptor table size */ 52583f13cc9SUlf Hansson size_t align_buffer_sz; /* Bounce buffer size */ 52683f13cc9SUlf Hansson 52783f13cc9SUlf Hansson dma_addr_t adma_addr; /* Mapped ADMA descr. table */ 52883f13cc9SUlf Hansson dma_addr_t align_addr; /* Mapped bounce buffer */ 52983f13cc9SUlf Hansson 53083f13cc9SUlf Hansson unsigned int desc_sz; /* ADMA descriptor size */ 53183f13cc9SUlf Hansson 53283f13cc9SUlf Hansson struct tasklet_struct finish_tasklet; /* Tasklet structures */ 53383f13cc9SUlf Hansson 53483f13cc9SUlf Hansson struct timer_list timer; /* Timer for timeouts */ 535d7422fb4SAdrian Hunter struct timer_list data_timer; /* Timer for data timeouts */ 53683f13cc9SUlf Hansson 53728da3589SAdrian Hunter u32 caps; /* CAPABILITY_0 */ 53828da3589SAdrian Hunter u32 caps1; /* CAPABILITY_1 */ 5396132a3bfSAdrian Hunter bool read_caps; /* Capability flags have been read */ 54083f13cc9SUlf Hansson 54183f13cc9SUlf Hansson unsigned int ocr_avail_sdio; /* OCR bit masks */ 54283f13cc9SUlf Hansson unsigned int ocr_avail_sd; 54383f13cc9SUlf Hansson unsigned int ocr_avail_mmc; 54483f13cc9SUlf Hansson u32 ocr_mask; /* available voltages */ 54583f13cc9SUlf Hansson 54683f13cc9SUlf Hansson unsigned timing; /* Current timing */ 54783f13cc9SUlf Hansson 54883f13cc9SUlf Hansson u32 thread_isr; 54983f13cc9SUlf Hansson 55083f13cc9SUlf Hansson /* cached registers */ 55183f13cc9SUlf Hansson u32 ier; 55283f13cc9SUlf Hansson 553f12e39dbSAdrian Hunter bool cqe_on; /* CQE is operating */ 554f12e39dbSAdrian Hunter u32 cqe_ier; /* CQE interrupt mask */ 555f12e39dbSAdrian Hunter u32 cqe_err_ier; /* CQE error interrupt mask */ 556f12e39dbSAdrian Hunter 55783f13cc9SUlf Hansson wait_queue_head_t buf_ready_int; /* Waitqueue for Buffer Read Ready interrupt */ 55883f13cc9SUlf Hansson unsigned int tuning_done; /* Condition flag set when CMD19 succeeds */ 55983f13cc9SUlf Hansson 56083f13cc9SUlf Hansson unsigned int tuning_count; /* Timer count for re-tuning */ 56183f13cc9SUlf Hansson unsigned int tuning_mode; /* Re-tuning mode supported by host */ 5627d8bb1f4SYinbo Zhu unsigned int tuning_err; /* Error code for re-tuning */ 56383f13cc9SUlf Hansson #define SDHCI_TUNING_MODE_1 0 564f37b20ebSDong Aisheng #define SDHCI_TUNING_MODE_2 1 565f37b20ebSDong Aisheng #define SDHCI_TUNING_MODE_3 2 56683b600b8SAdrian Hunter /* Delay (ms) between tuning commands */ 56783b600b8SAdrian Hunter int tuning_delay; 56883f13cc9SUlf Hansson 569c846a00fSSrinivas Kandagatla /* Host SDMA buffer boundary. */ 570c846a00fSSrinivas Kandagatla u32 sdma_boundary; 571c846a00fSSrinivas Kandagatla 572e93be38aSJisheng Zhang /* Host ADMA table count */ 573e93be38aSJisheng Zhang u32 adma_table_cnt; 574e93be38aSJisheng Zhang 575fc1fa1b7SKishon Vijay Abraham I u64 data_timeout; 576fc1fa1b7SKishon Vijay Abraham I 57783f13cc9SUlf Hansson unsigned long private[0] ____cacheline_aligned; 57883f13cc9SUlf Hansson }; 57983f13cc9SUlf Hansson 580b8c86fc5SPierre Ossman struct sdhci_ops { 5814e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 582dc297c92SMatt Fleming u32 (*read_l)(struct sdhci_host *host, int reg); 583dc297c92SMatt Fleming u16 (*read_w)(struct sdhci_host *host, int reg); 584dc297c92SMatt Fleming u8 (*read_b)(struct sdhci_host *host, int reg); 585dc297c92SMatt Fleming void (*write_l)(struct sdhci_host *host, u32 val, int reg); 586dc297c92SMatt Fleming void (*write_w)(struct sdhci_host *host, u16 val, int reg); 587dc297c92SMatt Fleming void (*write_b)(struct sdhci_host *host, u8 val, int reg); 5884e4141a5SAnton Vorontsov #endif 5894e4141a5SAnton Vorontsov 5908114634cSAnton Vorontsov void (*set_clock)(struct sdhci_host *host, unsigned int clock); 5911dceb041SAdrian Hunter void (*set_power)(struct sdhci_host *host, unsigned char mode, 5921dceb041SAdrian Hunter unsigned short vdd); 5938114634cSAnton Vorontsov 594f12e39dbSAdrian Hunter u32 (*irq)(struct sdhci_host *host, u32 intmask); 595f12e39dbSAdrian Hunter 596b8c86fc5SPierre Ossman int (*enable_dma)(struct sdhci_host *host); 5974240ff0aSBen Dooks unsigned int (*get_max_clock)(struct sdhci_host *host); 598a9e58f25SAnton Vorontsov unsigned int (*get_min_clock)(struct sdhci_host *host); 5998cc35289SShawn Lin /* get_timeout_clock should return clk rate in unit of Hz */ 6004240ff0aSBen Dooks unsigned int (*get_timeout_clock)(struct sdhci_host *host); 601a6ff5aebSAisheng Dong unsigned int (*get_max_timeout_count)(struct sdhci_host *host); 602b45e668aSAisheng Dong void (*set_timeout)(struct sdhci_host *host, 603b45e668aSAisheng Dong struct mmc_command *cmd); 6042317f56cSRussell King void (*set_bus_width)(struct sdhci_host *host, int width); 605643a81ffSPhilip Rakity void (*platform_send_init_74_clocks)(struct sdhci_host *host, 606643a81ffSPhilip Rakity u8 power_mode); 6072dfb579cSWolfram Sang unsigned int (*get_ro)(struct sdhci_host *host); 60803231f9bSRussell King void (*reset)(struct sdhci_host *host, u8 mask); 60945251812SDong Aisheng int (*platform_execute_tuning)(struct sdhci_host *host, u32 opcode); 61013e64501SRussell King void (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs); 61120758b66SAdrian Hunter void (*hw_reset)(struct sdhci_host *host); 612a4071fbbSHaijun Zhang void (*adma_workaround)(struct sdhci_host *host, u32 intmask); 613722e1280SChristian Daudt void (*card_event)(struct sdhci_host *host); 6149d967a61SVincent Yang void (*voltage_switch)(struct sdhci_host *host); 61554552e49SJisheng Zhang void (*adma_write_desc)(struct sdhci_host *host, void **desc, 61654552e49SJisheng Zhang dma_addr_t addr, int len, unsigned int cmd); 6171c6a0718SPierre Ossman }; 618b8c86fc5SPierre Ossman 6194e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS 6204e4141a5SAnton Vorontsov 6214e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 6224e4141a5SAnton Vorontsov { 623dc297c92SMatt Fleming if (unlikely(host->ops->write_l)) 624dc297c92SMatt Fleming host->ops->write_l(host, val, reg); 6254e4141a5SAnton Vorontsov else 6264e4141a5SAnton Vorontsov writel(val, host->ioaddr + reg); 6274e4141a5SAnton Vorontsov } 6284e4141a5SAnton Vorontsov 6294e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 6304e4141a5SAnton Vorontsov { 631dc297c92SMatt Fleming if (unlikely(host->ops->write_w)) 632dc297c92SMatt Fleming host->ops->write_w(host, val, reg); 6334e4141a5SAnton Vorontsov else 6344e4141a5SAnton Vorontsov writew(val, host->ioaddr + reg); 6354e4141a5SAnton Vorontsov } 6364e4141a5SAnton Vorontsov 6374e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 6384e4141a5SAnton Vorontsov { 639dc297c92SMatt Fleming if (unlikely(host->ops->write_b)) 640dc297c92SMatt Fleming host->ops->write_b(host, val, reg); 6414e4141a5SAnton Vorontsov else 6424e4141a5SAnton Vorontsov writeb(val, host->ioaddr + reg); 6434e4141a5SAnton Vorontsov } 6444e4141a5SAnton Vorontsov 6454e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 6464e4141a5SAnton Vorontsov { 647dc297c92SMatt Fleming if (unlikely(host->ops->read_l)) 648dc297c92SMatt Fleming return host->ops->read_l(host, reg); 6494e4141a5SAnton Vorontsov else 6504e4141a5SAnton Vorontsov return readl(host->ioaddr + reg); 6514e4141a5SAnton Vorontsov } 6524e4141a5SAnton Vorontsov 6534e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 6544e4141a5SAnton Vorontsov { 655dc297c92SMatt Fleming if (unlikely(host->ops->read_w)) 656dc297c92SMatt Fleming return host->ops->read_w(host, reg); 6574e4141a5SAnton Vorontsov else 6584e4141a5SAnton Vorontsov return readw(host->ioaddr + reg); 6594e4141a5SAnton Vorontsov } 6604e4141a5SAnton Vorontsov 6614e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 6624e4141a5SAnton Vorontsov { 663dc297c92SMatt Fleming if (unlikely(host->ops->read_b)) 664dc297c92SMatt Fleming return host->ops->read_b(host, reg); 6654e4141a5SAnton Vorontsov else 6664e4141a5SAnton Vorontsov return readb(host->ioaddr + reg); 6674e4141a5SAnton Vorontsov } 6684e4141a5SAnton Vorontsov 6694e4141a5SAnton Vorontsov #else 6704e4141a5SAnton Vorontsov 6714e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg) 6724e4141a5SAnton Vorontsov { 6734e4141a5SAnton Vorontsov writel(val, host->ioaddr + reg); 6744e4141a5SAnton Vorontsov } 6754e4141a5SAnton Vorontsov 6764e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg) 6774e4141a5SAnton Vorontsov { 6784e4141a5SAnton Vorontsov writew(val, host->ioaddr + reg); 6794e4141a5SAnton Vorontsov } 6804e4141a5SAnton Vorontsov 6814e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg) 6824e4141a5SAnton Vorontsov { 6834e4141a5SAnton Vorontsov writeb(val, host->ioaddr + reg); 6844e4141a5SAnton Vorontsov } 6854e4141a5SAnton Vorontsov 6864e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg) 6874e4141a5SAnton Vorontsov { 6884e4141a5SAnton Vorontsov return readl(host->ioaddr + reg); 6894e4141a5SAnton Vorontsov } 6904e4141a5SAnton Vorontsov 6914e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg) 6924e4141a5SAnton Vorontsov { 6934e4141a5SAnton Vorontsov return readw(host->ioaddr + reg); 6944e4141a5SAnton Vorontsov } 6954e4141a5SAnton Vorontsov 6964e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg) 6974e4141a5SAnton Vorontsov { 6984e4141a5SAnton Vorontsov return readb(host->ioaddr + reg); 6994e4141a5SAnton Vorontsov } 7004e4141a5SAnton Vorontsov 7014e4141a5SAnton Vorontsov #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */ 702b8c86fc5SPierre Ossman 70315becf68SAdrian Hunter struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size); 70415becf68SAdrian Hunter void sdhci_free_host(struct sdhci_host *host); 705b8c86fc5SPierre Ossman 706b8c86fc5SPierre Ossman static inline void *sdhci_priv(struct sdhci_host *host) 707b8c86fc5SPierre Ossman { 708178b0fa0SMasahiro Yamada return host->private; 709b8c86fc5SPierre Ossman } 710b8c86fc5SPierre Ossman 71115becf68SAdrian Hunter void sdhci_card_detect(struct sdhci_host *host); 71215becf68SAdrian Hunter void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, 7136132a3bfSAdrian Hunter u32 *caps1); 71415becf68SAdrian Hunter int sdhci_setup_host(struct sdhci_host *host); 7154180ffa8SAdrian Hunter void sdhci_cleanup_host(struct sdhci_host *host); 71615becf68SAdrian Hunter int __sdhci_add_host(struct sdhci_host *host); 71715becf68SAdrian Hunter int sdhci_add_host(struct sdhci_host *host); 71815becf68SAdrian Hunter void sdhci_remove_host(struct sdhci_host *host, int dead); 71915becf68SAdrian Hunter void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd); 720b8c86fc5SPierre Ossman 7216132a3bfSAdrian Hunter static inline void sdhci_read_caps(struct sdhci_host *host) 7226132a3bfSAdrian Hunter { 7236132a3bfSAdrian Hunter __sdhci_read_caps(host, NULL, NULL, NULL); 7246132a3bfSAdrian Hunter } 7256132a3bfSAdrian Hunter 726be138554SRussell King static inline bool sdhci_sdio_irq_enabled(struct sdhci_host *host) 727be138554SRussell King { 728be138554SRussell King return !!(host->flags & SDHCI_SDIO_IRQ_ENABLED); 729be138554SRussell King } 730be138554SRussell King 731fb9ee047SLudovic Desroches u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock, 732fb9ee047SLudovic Desroches unsigned int *actual_clock); 7331771059cSRussell King void sdhci_set_clock(struct sdhci_host *host, unsigned int clock); 734fec79673SRitesh Harjani void sdhci_enable_clk(struct sdhci_host *host, u16 clk); 7351dceb041SAdrian Hunter void sdhci_set_power(struct sdhci_host *host, unsigned char mode, 7361dceb041SAdrian Hunter unsigned short vdd); 737606d3131SAdrian Hunter void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode, 738606d3131SAdrian Hunter unsigned short vdd); 739d462c1b4SAapo Vienamo void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq); 7402317f56cSRussell King void sdhci_set_bus_width(struct sdhci_host *host, int width); 74103231f9bSRussell King void sdhci_reset(struct sdhci_host *host, u8 mask); 74296d7b78cSRussell King void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing); 74385a882c2SMasahiro Yamada int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode); 7446a6d4cebSHu Ziji void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios); 745c376ea9eSHu Ziji int sdhci_start_signal_voltage_switch(struct mmc_host *mmc, 746c376ea9eSHu Ziji struct mmc_ios *ios); 7472f05b6abSHu Ziji void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable); 74854552e49SJisheng Zhang void sdhci_adma_write_desc(struct sdhci_host *host, void **desc, 74954552e49SJisheng Zhang dma_addr_t addr, int len, unsigned int cmd); 7502317f56cSRussell King 751b8c86fc5SPierre Ossman #ifdef CONFIG_PM 75215becf68SAdrian Hunter int sdhci_suspend_host(struct sdhci_host *host); 75315becf68SAdrian Hunter int sdhci_resume_host(struct sdhci_host *host); 75415becf68SAdrian Hunter int sdhci_runtime_suspend_host(struct sdhci_host *host); 75515becf68SAdrian Hunter int sdhci_runtime_resume_host(struct sdhci_host *host); 75666fd8ad5SAdrian Hunter #endif 75766fd8ad5SAdrian Hunter 758f12e39dbSAdrian Hunter void sdhci_cqe_enable(struct mmc_host *mmc); 759f12e39dbSAdrian Hunter void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery); 760f12e39dbSAdrian Hunter bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error, 761f12e39dbSAdrian Hunter int *data_error); 762f12e39dbSAdrian Hunter 763d2898172SAdrian Hunter void sdhci_dumpregs(struct sdhci_host *host); 764b3f80b43SChunyan Zhang void sdhci_enable_v4_mode(struct sdhci_host *host); 765d2898172SAdrian Hunter 7666663c419Sernest.zhang void sdhci_start_tuning(struct sdhci_host *host); 7676663c419Sernest.zhang void sdhci_end_tuning(struct sdhci_host *host); 7686663c419Sernest.zhang void sdhci_reset_tuning(struct sdhci_host *host); 7696663c419Sernest.zhang void sdhci_send_tuning(struct sdhci_host *host, u32 opcode); 7706663c419Sernest.zhang 7711978fda8SGiuseppe Cavallaro #endif /* __SDHCI_HW_H */ 772