xref: /openbmc/linux/drivers/mmc/host/sdhci.h (revision 22113efd)
11c6a0718SPierre Ossman /*
270f10482SPierre Ossman  *  linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
31c6a0718SPierre Ossman  *
41978fda8SGiuseppe Cavallaro  * Header file for Host Controller registers and I/O accessors.
51978fda8SGiuseppe Cavallaro  *
6b69c9058SPierre Ossman  *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
71c6a0718SPierre Ossman  *
81c6a0718SPierre Ossman  * This program is free software; you can redistribute it and/or modify
91c6a0718SPierre Ossman  * it under the terms of the GNU General Public License as published by
101c6a0718SPierre Ossman  * the Free Software Foundation; either version 2 of the License, or (at
111c6a0718SPierre Ossman  * your option) any later version.
121c6a0718SPierre Ossman  */
131978fda8SGiuseppe Cavallaro #ifndef __SDHCI_HW_H
141978fda8SGiuseppe Cavallaro #define __SDHCI_HW_H
151c6a0718SPierre Ossman 
160c7ad106SAndrew Morton #include <linux/scatterlist.h>
174e4141a5SAnton Vorontsov #include <linux/compiler.h>
184e4141a5SAnton Vorontsov #include <linux/types.h>
194e4141a5SAnton Vorontsov #include <linux/io.h>
200c7ad106SAndrew Morton 
211978fda8SGiuseppe Cavallaro #include <linux/mmc/sdhci.h>
221978fda8SGiuseppe Cavallaro 
231c6a0718SPierre Ossman /*
241c6a0718SPierre Ossman  * Controller registers
251c6a0718SPierre Ossman  */
261c6a0718SPierre Ossman 
271c6a0718SPierre Ossman #define SDHCI_DMA_ADDRESS	0x00
281c6a0718SPierre Ossman 
291c6a0718SPierre Ossman #define SDHCI_BLOCK_SIZE	0x04
301c6a0718SPierre Ossman #define  SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
311c6a0718SPierre Ossman 
321c6a0718SPierre Ossman #define SDHCI_BLOCK_COUNT	0x06
331c6a0718SPierre Ossman 
341c6a0718SPierre Ossman #define SDHCI_ARGUMENT		0x08
351c6a0718SPierre Ossman 
361c6a0718SPierre Ossman #define SDHCI_TRANSFER_MODE	0x0C
371c6a0718SPierre Ossman #define  SDHCI_TRNS_DMA		0x01
381c6a0718SPierre Ossman #define  SDHCI_TRNS_BLK_CNT_EN	0x02
391c6a0718SPierre Ossman #define  SDHCI_TRNS_ACMD12	0x04
401c6a0718SPierre Ossman #define  SDHCI_TRNS_READ	0x10
411c6a0718SPierre Ossman #define  SDHCI_TRNS_MULTI	0x20
421c6a0718SPierre Ossman 
431c6a0718SPierre Ossman #define SDHCI_COMMAND		0x0E
441c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_MASK	0x03
451c6a0718SPierre Ossman #define  SDHCI_CMD_CRC		0x08
461c6a0718SPierre Ossman #define  SDHCI_CMD_INDEX	0x10
471c6a0718SPierre Ossman #define  SDHCI_CMD_DATA		0x20
481c6a0718SPierre Ossman 
491c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_NONE	0x00
501c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_LONG	0x01
511c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_SHORT	0x02
521c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_SHORT_BUSY 0x03
531c6a0718SPierre Ossman 
541c6a0718SPierre Ossman #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
5522113efdSAries Lee #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
561c6a0718SPierre Ossman 
571c6a0718SPierre Ossman #define SDHCI_RESPONSE		0x10
581c6a0718SPierre Ossman 
591c6a0718SPierre Ossman #define SDHCI_BUFFER		0x20
601c6a0718SPierre Ossman 
611c6a0718SPierre Ossman #define SDHCI_PRESENT_STATE	0x24
621c6a0718SPierre Ossman #define  SDHCI_CMD_INHIBIT	0x00000001
631c6a0718SPierre Ossman #define  SDHCI_DATA_INHIBIT	0x00000002
641c6a0718SPierre Ossman #define  SDHCI_DOING_WRITE	0x00000100
651c6a0718SPierre Ossman #define  SDHCI_DOING_READ	0x00000200
661c6a0718SPierre Ossman #define  SDHCI_SPACE_AVAILABLE	0x00000400
671c6a0718SPierre Ossman #define  SDHCI_DATA_AVAILABLE	0x00000800
681c6a0718SPierre Ossman #define  SDHCI_CARD_PRESENT	0x00010000
691c6a0718SPierre Ossman #define  SDHCI_WRITE_PROTECT	0x00080000
701c6a0718SPierre Ossman 
711c6a0718SPierre Ossman #define SDHCI_HOST_CONTROL 	0x28
721c6a0718SPierre Ossman #define  SDHCI_CTRL_LED		0x01
731c6a0718SPierre Ossman #define  SDHCI_CTRL_4BITBUS	0x02
741c6a0718SPierre Ossman #define  SDHCI_CTRL_HISPD	0x04
752134a922SPierre Ossman #define  SDHCI_CTRL_DMA_MASK	0x18
762134a922SPierre Ossman #define   SDHCI_CTRL_SDMA	0x00
772134a922SPierre Ossman #define   SDHCI_CTRL_ADMA1	0x08
782134a922SPierre Ossman #define   SDHCI_CTRL_ADMA32	0x10
792134a922SPierre Ossman #define   SDHCI_CTRL_ADMA64	0x18
80ae6d6c92SKyungmin Park #define   SDHCI_CTRL_8BITBUS	0x20
811c6a0718SPierre Ossman 
821c6a0718SPierre Ossman #define SDHCI_POWER_CONTROL	0x29
831c6a0718SPierre Ossman #define  SDHCI_POWER_ON		0x01
841c6a0718SPierre Ossman #define  SDHCI_POWER_180	0x0A
851c6a0718SPierre Ossman #define  SDHCI_POWER_300	0x0C
861c6a0718SPierre Ossman #define  SDHCI_POWER_330	0x0E
871c6a0718SPierre Ossman 
881c6a0718SPierre Ossman #define SDHCI_BLOCK_GAP_CONTROL	0x2A
891c6a0718SPierre Ossman 
902df3b71bSNicolas Pitre #define SDHCI_WAKE_UP_CONTROL	0x2B
915f619704SDaniel Drake #define  SDHCI_WAKE_ON_INT	0x01
925f619704SDaniel Drake #define  SDHCI_WAKE_ON_INSERT	0x02
935f619704SDaniel Drake #define  SDHCI_WAKE_ON_REMOVE	0x04
941c6a0718SPierre Ossman 
951c6a0718SPierre Ossman #define SDHCI_CLOCK_CONTROL	0x2C
961c6a0718SPierre Ossman #define  SDHCI_DIVIDER_SHIFT	8
9785105c53SZhangfei Gao #define  SDHCI_DIVIDER_HI_SHIFT	6
9885105c53SZhangfei Gao #define  SDHCI_DIV_MASK	0xFF
9985105c53SZhangfei Gao #define  SDHCI_DIV_MASK_LEN	8
10085105c53SZhangfei Gao #define  SDHCI_DIV_HI_MASK	0x300
1011c6a0718SPierre Ossman #define  SDHCI_CLOCK_CARD_EN	0x0004
1021c6a0718SPierre Ossman #define  SDHCI_CLOCK_INT_STABLE	0x0002
1031c6a0718SPierre Ossman #define  SDHCI_CLOCK_INT_EN	0x0001
1041c6a0718SPierre Ossman 
1051c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CONTROL	0x2E
1061c6a0718SPierre Ossman 
1071c6a0718SPierre Ossman #define SDHCI_SOFTWARE_RESET	0x2F
1081c6a0718SPierre Ossman #define  SDHCI_RESET_ALL	0x01
1091c6a0718SPierre Ossman #define  SDHCI_RESET_CMD	0x02
1101c6a0718SPierre Ossman #define  SDHCI_RESET_DATA	0x04
1111c6a0718SPierre Ossman 
1121c6a0718SPierre Ossman #define SDHCI_INT_STATUS	0x30
1131c6a0718SPierre Ossman #define SDHCI_INT_ENABLE	0x34
1141c6a0718SPierre Ossman #define SDHCI_SIGNAL_ENABLE	0x38
1151c6a0718SPierre Ossman #define  SDHCI_INT_RESPONSE	0x00000001
1161c6a0718SPierre Ossman #define  SDHCI_INT_DATA_END	0x00000002
1171c6a0718SPierre Ossman #define  SDHCI_INT_DMA_END	0x00000008
1181c6a0718SPierre Ossman #define  SDHCI_INT_SPACE_AVAIL	0x00000010
1191c6a0718SPierre Ossman #define  SDHCI_INT_DATA_AVAIL	0x00000020
1201c6a0718SPierre Ossman #define  SDHCI_INT_CARD_INSERT	0x00000040
1211c6a0718SPierre Ossman #define  SDHCI_INT_CARD_REMOVE	0x00000080
1221c6a0718SPierre Ossman #define  SDHCI_INT_CARD_INT	0x00000100
123964f9ce2SPierre Ossman #define  SDHCI_INT_ERROR	0x00008000
1241c6a0718SPierre Ossman #define  SDHCI_INT_TIMEOUT	0x00010000
1251c6a0718SPierre Ossman #define  SDHCI_INT_CRC		0x00020000
1261c6a0718SPierre Ossman #define  SDHCI_INT_END_BIT	0x00040000
1271c6a0718SPierre Ossman #define  SDHCI_INT_INDEX	0x00080000
1281c6a0718SPierre Ossman #define  SDHCI_INT_DATA_TIMEOUT	0x00100000
1291c6a0718SPierre Ossman #define  SDHCI_INT_DATA_CRC	0x00200000
1301c6a0718SPierre Ossman #define  SDHCI_INT_DATA_END_BIT	0x00400000
1311c6a0718SPierre Ossman #define  SDHCI_INT_BUS_POWER	0x00800000
1321c6a0718SPierre Ossman #define  SDHCI_INT_ACMD12ERR	0x01000000
1332134a922SPierre Ossman #define  SDHCI_INT_ADMA_ERROR	0x02000000
1341c6a0718SPierre Ossman 
1351c6a0718SPierre Ossman #define  SDHCI_INT_NORMAL_MASK	0x00007FFF
1361c6a0718SPierre Ossman #define  SDHCI_INT_ERROR_MASK	0xFFFF8000
1371c6a0718SPierre Ossman 
1381c6a0718SPierre Ossman #define  SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
1391c6a0718SPierre Ossman 		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
1401c6a0718SPierre Ossman #define  SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
1411c6a0718SPierre Ossman 		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
1421c6a0718SPierre Ossman 		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
143a751a7d6SZhangfei Gao 		SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
1447260cf5eSAnton Vorontsov #define SDHCI_INT_ALL_MASK	((unsigned int)-1)
1451c6a0718SPierre Ossman 
1461c6a0718SPierre Ossman #define SDHCI_ACMD12_ERR	0x3C
1471c6a0718SPierre Ossman 
1481c6a0718SPierre Ossman /* 3E-3F reserved */
1491c6a0718SPierre Ossman 
1501c6a0718SPierre Ossman #define SDHCI_CAPABILITIES	0x40
1511c6a0718SPierre Ossman #define  SDHCI_TIMEOUT_CLK_MASK	0x0000003F
1521c6a0718SPierre Ossman #define  SDHCI_TIMEOUT_CLK_SHIFT 0
1531c6a0718SPierre Ossman #define  SDHCI_TIMEOUT_CLK_UNIT	0x00000080
1541c6a0718SPierre Ossman #define  SDHCI_CLOCK_BASE_MASK	0x00003F00
155c4687d5fSZhangfei Gao #define  SDHCI_CLOCK_V3_BASE_MASK	0x0000FF00
1561c6a0718SPierre Ossman #define  SDHCI_CLOCK_BASE_SHIFT	8
1571c6a0718SPierre Ossman #define  SDHCI_MAX_BLOCK_MASK	0x00030000
1581c6a0718SPierre Ossman #define  SDHCI_MAX_BLOCK_SHIFT  16
15915ec4461SPhilip Rakity #define  SDHCI_CAN_DO_8BIT	0x00040000
1602134a922SPierre Ossman #define  SDHCI_CAN_DO_ADMA2	0x00080000
1612134a922SPierre Ossman #define  SDHCI_CAN_DO_ADMA1	0x00100000
1621c6a0718SPierre Ossman #define  SDHCI_CAN_DO_HISPD	0x00200000
163a13abc7bSRichard Röjfors #define  SDHCI_CAN_DO_SDMA	0x00400000
1641c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_330	0x01000000
1651c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_300	0x02000000
1661c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_180	0x04000000
1672134a922SPierre Ossman #define  SDHCI_CAN_64BIT	0x10000000
1681c6a0718SPierre Ossman 
169e8120ad1SPhilip Rakity #define SDHCI_CAPABILITIES_1	0x44
1701c6a0718SPierre Ossman 
1711c6a0718SPierre Ossman #define SDHCI_MAX_CURRENT	0x48
1721c6a0718SPierre Ossman 
1731c6a0718SPierre Ossman /* 4C-4F reserved for more max current */
1741c6a0718SPierre Ossman 
1752134a922SPierre Ossman #define SDHCI_SET_ACMD12_ERROR	0x50
1762134a922SPierre Ossman #define SDHCI_SET_INT_ERROR	0x52
1772134a922SPierre Ossman 
1782134a922SPierre Ossman #define SDHCI_ADMA_ERROR	0x54
1792134a922SPierre Ossman 
1802134a922SPierre Ossman /* 55-57 reserved */
1812134a922SPierre Ossman 
1822134a922SPierre Ossman #define SDHCI_ADMA_ADDRESS	0x58
1832134a922SPierre Ossman 
1842134a922SPierre Ossman /* 60-FB reserved */
1851c6a0718SPierre Ossman 
1861c6a0718SPierre Ossman #define SDHCI_SLOT_INT_STATUS	0xFC
1871c6a0718SPierre Ossman 
1881c6a0718SPierre Ossman #define SDHCI_HOST_VERSION	0xFE
1891c6a0718SPierre Ossman #define  SDHCI_VENDOR_VER_MASK	0xFF00
1901c6a0718SPierre Ossman #define  SDHCI_VENDOR_VER_SHIFT	8
1911c6a0718SPierre Ossman #define  SDHCI_SPEC_VER_MASK	0x00FF
1921c6a0718SPierre Ossman #define  SDHCI_SPEC_VER_SHIFT	0
1932134a922SPierre Ossman #define   SDHCI_SPEC_100	0
1942134a922SPierre Ossman #define   SDHCI_SPEC_200	1
19585105c53SZhangfei Gao #define   SDHCI_SPEC_300	2
1961c6a0718SPierre Ossman 
1970397526dSZhangfei Gao /*
1980397526dSZhangfei Gao  * End of controller registers.
1990397526dSZhangfei Gao  */
2000397526dSZhangfei Gao 
2010397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_200	256
2020397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_300	2046
2030397526dSZhangfei Gao 
204b8c86fc5SPierre Ossman struct sdhci_ops {
2054e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
206dc297c92SMatt Fleming 	u32		(*read_l)(struct sdhci_host *host, int reg);
207dc297c92SMatt Fleming 	u16		(*read_w)(struct sdhci_host *host, int reg);
208dc297c92SMatt Fleming 	u8		(*read_b)(struct sdhci_host *host, int reg);
209dc297c92SMatt Fleming 	void		(*write_l)(struct sdhci_host *host, u32 val, int reg);
210dc297c92SMatt Fleming 	void		(*write_w)(struct sdhci_host *host, u16 val, int reg);
211dc297c92SMatt Fleming 	void		(*write_b)(struct sdhci_host *host, u8 val, int reg);
2124e4141a5SAnton Vorontsov #endif
2134e4141a5SAnton Vorontsov 
2148114634cSAnton Vorontsov 	void	(*set_clock)(struct sdhci_host *host, unsigned int clock);
2158114634cSAnton Vorontsov 
216b8c86fc5SPierre Ossman 	int		(*enable_dma)(struct sdhci_host *host);
2174240ff0aSBen Dooks 	unsigned int	(*get_max_clock)(struct sdhci_host *host);
218a9e58f25SAnton Vorontsov 	unsigned int	(*get_min_clock)(struct sdhci_host *host);
2194240ff0aSBen Dooks 	unsigned int	(*get_timeout_clock)(struct sdhci_host *host);
22015ec4461SPhilip Rakity 	int		(*platform_8bit_width)(struct sdhci_host *host,
22115ec4461SPhilip Rakity 					       int width);
222643a81ffSPhilip Rakity 	void (*platform_send_init_74_clocks)(struct sdhci_host *host,
223643a81ffSPhilip Rakity 					     u8 power_mode);
2242dfb579cSWolfram Sang 	unsigned int    (*get_ro)(struct sdhci_host *host);
2251c6a0718SPierre Ossman };
226b8c86fc5SPierre Ossman 
2274e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
2284e4141a5SAnton Vorontsov 
2294e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
2304e4141a5SAnton Vorontsov {
231dc297c92SMatt Fleming 	if (unlikely(host->ops->write_l))
232dc297c92SMatt Fleming 		host->ops->write_l(host, val, reg);
2334e4141a5SAnton Vorontsov 	else
2344e4141a5SAnton Vorontsov 		writel(val, host->ioaddr + reg);
2354e4141a5SAnton Vorontsov }
2364e4141a5SAnton Vorontsov 
2374e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
2384e4141a5SAnton Vorontsov {
239dc297c92SMatt Fleming 	if (unlikely(host->ops->write_w))
240dc297c92SMatt Fleming 		host->ops->write_w(host, val, reg);
2414e4141a5SAnton Vorontsov 	else
2424e4141a5SAnton Vorontsov 		writew(val, host->ioaddr + reg);
2434e4141a5SAnton Vorontsov }
2444e4141a5SAnton Vorontsov 
2454e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
2464e4141a5SAnton Vorontsov {
247dc297c92SMatt Fleming 	if (unlikely(host->ops->write_b))
248dc297c92SMatt Fleming 		host->ops->write_b(host, val, reg);
2494e4141a5SAnton Vorontsov 	else
2504e4141a5SAnton Vorontsov 		writeb(val, host->ioaddr + reg);
2514e4141a5SAnton Vorontsov }
2524e4141a5SAnton Vorontsov 
2534e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
2544e4141a5SAnton Vorontsov {
255dc297c92SMatt Fleming 	if (unlikely(host->ops->read_l))
256dc297c92SMatt Fleming 		return host->ops->read_l(host, reg);
2574e4141a5SAnton Vorontsov 	else
2584e4141a5SAnton Vorontsov 		return readl(host->ioaddr + reg);
2594e4141a5SAnton Vorontsov }
2604e4141a5SAnton Vorontsov 
2614e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
2624e4141a5SAnton Vorontsov {
263dc297c92SMatt Fleming 	if (unlikely(host->ops->read_w))
264dc297c92SMatt Fleming 		return host->ops->read_w(host, reg);
2654e4141a5SAnton Vorontsov 	else
2664e4141a5SAnton Vorontsov 		return readw(host->ioaddr + reg);
2674e4141a5SAnton Vorontsov }
2684e4141a5SAnton Vorontsov 
2694e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
2704e4141a5SAnton Vorontsov {
271dc297c92SMatt Fleming 	if (unlikely(host->ops->read_b))
272dc297c92SMatt Fleming 		return host->ops->read_b(host, reg);
2734e4141a5SAnton Vorontsov 	else
2744e4141a5SAnton Vorontsov 		return readb(host->ioaddr + reg);
2754e4141a5SAnton Vorontsov }
2764e4141a5SAnton Vorontsov 
2774e4141a5SAnton Vorontsov #else
2784e4141a5SAnton Vorontsov 
2794e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
2804e4141a5SAnton Vorontsov {
2814e4141a5SAnton Vorontsov 	writel(val, host->ioaddr + reg);
2824e4141a5SAnton Vorontsov }
2834e4141a5SAnton Vorontsov 
2844e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
2854e4141a5SAnton Vorontsov {
2864e4141a5SAnton Vorontsov 	writew(val, host->ioaddr + reg);
2874e4141a5SAnton Vorontsov }
2884e4141a5SAnton Vorontsov 
2894e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
2904e4141a5SAnton Vorontsov {
2914e4141a5SAnton Vorontsov 	writeb(val, host->ioaddr + reg);
2924e4141a5SAnton Vorontsov }
2934e4141a5SAnton Vorontsov 
2944e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
2954e4141a5SAnton Vorontsov {
2964e4141a5SAnton Vorontsov 	return readl(host->ioaddr + reg);
2974e4141a5SAnton Vorontsov }
2984e4141a5SAnton Vorontsov 
2994e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
3004e4141a5SAnton Vorontsov {
3014e4141a5SAnton Vorontsov 	return readw(host->ioaddr + reg);
3024e4141a5SAnton Vorontsov }
3034e4141a5SAnton Vorontsov 
3044e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
3054e4141a5SAnton Vorontsov {
3064e4141a5SAnton Vorontsov 	return readb(host->ioaddr + reg);
3074e4141a5SAnton Vorontsov }
3084e4141a5SAnton Vorontsov 
3094e4141a5SAnton Vorontsov #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
310b8c86fc5SPierre Ossman 
311b8c86fc5SPierre Ossman extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
312b8c86fc5SPierre Ossman 	size_t priv_size);
313b8c86fc5SPierre Ossman extern void sdhci_free_host(struct sdhci_host *host);
314b8c86fc5SPierre Ossman 
315b8c86fc5SPierre Ossman static inline void *sdhci_priv(struct sdhci_host *host)
316b8c86fc5SPierre Ossman {
317b8c86fc5SPierre Ossman 	return (void *)host->private;
318b8c86fc5SPierre Ossman }
319b8c86fc5SPierre Ossman 
32017866e14SMarek Szyprowski extern void sdhci_card_detect(struct sdhci_host *host);
321b8c86fc5SPierre Ossman extern int sdhci_add_host(struct sdhci_host *host);
3221e72859eSPierre Ossman extern void sdhci_remove_host(struct sdhci_host *host, int dead);
323b8c86fc5SPierre Ossman 
324b8c86fc5SPierre Ossman #ifdef CONFIG_PM
325b8c86fc5SPierre Ossman extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
326b8c86fc5SPierre Ossman extern int sdhci_resume_host(struct sdhci_host *host);
3275f619704SDaniel Drake extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
328b8c86fc5SPierre Ossman #endif
329c0bba0d2SAlbert Herranz 
3301978fda8SGiuseppe Cavallaro #endif /* __SDHCI_HW_H */
331