xref: /openbmc/linux/drivers/mmc/host/sdhci.h (revision d9ae0aa8)
12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
21c6a0718SPierre Ossman /*
370f10482SPierre Ossman  *  linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
41c6a0718SPierre Ossman  *
51978fda8SGiuseppe Cavallaro  * Header file for Host Controller registers and I/O accessors.
61978fda8SGiuseppe Cavallaro  *
7b69c9058SPierre Ossman  *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
81c6a0718SPierre Ossman  */
91978fda8SGiuseppe Cavallaro #ifndef __SDHCI_HW_H
101978fda8SGiuseppe Cavallaro #define __SDHCI_HW_H
111c6a0718SPierre Ossman 
12fa091010SMasahiro Yamada #include <linux/bits.h>
130c7ad106SAndrew Morton #include <linux/scatterlist.h>
144e4141a5SAnton Vorontsov #include <linux/compiler.h>
154e4141a5SAnton Vorontsov #include <linux/types.h>
164e4141a5SAnton Vorontsov #include <linux/io.h>
17210583f4SUlf Hansson #include <linux/leds.h>
18b8789ec4SUlf Hansson #include <linux/interrupt.h>
190c7ad106SAndrew Morton 
2083f13cc9SUlf Hansson #include <linux/mmc/host.h>
211978fda8SGiuseppe Cavallaro 
221c6a0718SPierre Ossman /*
231c6a0718SPierre Ossman  * Controller registers
241c6a0718SPierre Ossman  */
251c6a0718SPierre Ossman 
261c6a0718SPierre Ossman #define SDHCI_DMA_ADDRESS	0x00
278edf6371SAndrei Warkentin #define SDHCI_ARGUMENT2		SDHCI_DMA_ADDRESS
28e65953d4SChunyan Zhang #define SDHCI_32BIT_BLK_CNT	SDHCI_DMA_ADDRESS
291c6a0718SPierre Ossman 
301c6a0718SPierre Ossman #define SDHCI_BLOCK_SIZE	0x04
311c6a0718SPierre Ossman #define  SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
321c6a0718SPierre Ossman 
331c6a0718SPierre Ossman #define SDHCI_BLOCK_COUNT	0x06
341c6a0718SPierre Ossman 
351c6a0718SPierre Ossman #define SDHCI_ARGUMENT		0x08
361c6a0718SPierre Ossman 
371c6a0718SPierre Ossman #define SDHCI_TRANSFER_MODE	0x0C
381c6a0718SPierre Ossman #define  SDHCI_TRNS_DMA		0x01
391c6a0718SPierre Ossman #define  SDHCI_TRNS_BLK_CNT_EN	0x02
40e89d456fSAndrei Warkentin #define  SDHCI_TRNS_AUTO_CMD12	0x04
418edf6371SAndrei Warkentin #define  SDHCI_TRNS_AUTO_CMD23	0x08
42427b6514SChunyan Zhang #define  SDHCI_TRNS_AUTO_SEL	0x0C
431c6a0718SPierre Ossman #define  SDHCI_TRNS_READ	0x10
441c6a0718SPierre Ossman #define  SDHCI_TRNS_MULTI	0x20
451c6a0718SPierre Ossman 
461c6a0718SPierre Ossman #define SDHCI_COMMAND		0x0E
471c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_MASK	0x03
481c6a0718SPierre Ossman #define  SDHCI_CMD_CRC		0x08
491c6a0718SPierre Ossman #define  SDHCI_CMD_INDEX	0x10
501c6a0718SPierre Ossman #define  SDHCI_CMD_DATA		0x20
51574e3f56SRichard Zhu #define  SDHCI_CMD_ABORTCMD	0xC0
521c6a0718SPierre Ossman 
531c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_NONE	0x00
541c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_LONG	0x01
551c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_SHORT	0x02
561c6a0718SPierre Ossman #define  SDHCI_CMD_RESP_SHORT_BUSY 0x03
571c6a0718SPierre Ossman 
581c6a0718SPierre Ossman #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
5922113efdSAries Lee #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
601c6a0718SPierre Ossman 
611c6a0718SPierre Ossman #define SDHCI_RESPONSE		0x10
621c6a0718SPierre Ossman 
631c6a0718SPierre Ossman #define SDHCI_BUFFER		0x20
641c6a0718SPierre Ossman 
651c6a0718SPierre Ossman #define SDHCI_PRESENT_STATE	0x24
661c6a0718SPierre Ossman #define  SDHCI_CMD_INHIBIT	0x00000001
671c6a0718SPierre Ossman #define  SDHCI_DATA_INHIBIT	0x00000002
681c6a0718SPierre Ossman #define  SDHCI_DOING_WRITE	0x00000100
691c6a0718SPierre Ossman #define  SDHCI_DOING_READ	0x00000200
701c6a0718SPierre Ossman #define  SDHCI_SPACE_AVAILABLE	0x00000400
711c6a0718SPierre Ossman #define  SDHCI_DATA_AVAILABLE	0x00000800
721c6a0718SPierre Ossman #define  SDHCI_CARD_PRESENT	0x00010000
7369d91ed1SErnest Zhang(WH) #define   SDHCI_CARD_PRES_SHIFT	16
7469d91ed1SErnest Zhang(WH) #define  SDHCI_CD_STABLE	0x00020000
7569d91ed1SErnest Zhang(WH) #define  SDHCI_CD_LVL		0x00040000
7669d91ed1SErnest Zhang(WH) #define   SDHCI_CD_LVL_SHIFT	18
771c6a0718SPierre Ossman #define  SDHCI_WRITE_PROTECT	0x00080000
78f2119df6SArindam Nath #define  SDHCI_DATA_LVL_MASK	0x00F00000
79f2119df6SArindam Nath #define   SDHCI_DATA_LVL_SHIFT	20
807756a96dSYi Sun #define   SDHCI_DATA_0_LVL_MASK	0x00100000
81b0921d5cSMichael Walle #define  SDHCI_CMD_LVL		0x01000000
821c6a0718SPierre Ossman 
831c6a0718SPierre Ossman #define SDHCI_HOST_CONTROL	0x28
841c6a0718SPierre Ossman #define  SDHCI_CTRL_LED		0x01
851c6a0718SPierre Ossman #define  SDHCI_CTRL_4BITBUS	0x02
861c6a0718SPierre Ossman #define  SDHCI_CTRL_HISPD	0x04
872134a922SPierre Ossman #define  SDHCI_CTRL_DMA_MASK	0x18
882134a922SPierre Ossman #define   SDHCI_CTRL_SDMA	0x00
892134a922SPierre Ossman #define   SDHCI_CTRL_ADMA1	0x08
902134a922SPierre Ossman #define   SDHCI_CTRL_ADMA32	0x10
912134a922SPierre Ossman #define   SDHCI_CTRL_ADMA64	0x18
924c4faff6SSowjanya Komatineni #define   SDHCI_CTRL_ADMA3	0x18
93ae6d6c92SKyungmin Park #define  SDHCI_CTRL_8BITBUS	0x20
943794c542SZach Brown #define  SDHCI_CTRL_CDTEST_INS	0x40
953794c542SZach Brown #define  SDHCI_CTRL_CDTEST_EN	0x80
961c6a0718SPierre Ossman 
971c6a0718SPierre Ossman #define SDHCI_POWER_CONTROL	0x29
981c6a0718SPierre Ossman #define  SDHCI_POWER_ON		0x01
991c6a0718SPierre Ossman #define  SDHCI_POWER_180	0x0A
1001c6a0718SPierre Ossman #define  SDHCI_POWER_300	0x0C
1011c6a0718SPierre Ossman #define  SDHCI_POWER_330	0x0E
10217b49211SVictor Shih /*
10317b49211SVictor Shih  * VDD2 - UHS2 or PCIe/NVMe
10417b49211SVictor Shih  * VDD2 power on/off and voltage select
10517b49211SVictor Shih  */
10617b49211SVictor Shih #define  SDHCI_VDD2_POWER_ON	0x10
10717b49211SVictor Shih #define  SDHCI_VDD2_POWER_120	0x80
10817b49211SVictor Shih #define  SDHCI_VDD2_POWER_180	0xA0
1091c6a0718SPierre Ossman 
1101c6a0718SPierre Ossman #define SDHCI_BLOCK_GAP_CONTROL	0x2A
1111c6a0718SPierre Ossman 
1122df3b71bSNicolas Pitre #define SDHCI_WAKE_UP_CONTROL	0x2B
1135f619704SDaniel Drake #define  SDHCI_WAKE_ON_INT	0x01
1145f619704SDaniel Drake #define  SDHCI_WAKE_ON_INSERT	0x02
1155f619704SDaniel Drake #define  SDHCI_WAKE_ON_REMOVE	0x04
1161c6a0718SPierre Ossman 
1171c6a0718SPierre Ossman #define SDHCI_CLOCK_CONTROL	0x2C
1181c6a0718SPierre Ossman #define  SDHCI_DIVIDER_SHIFT	8
11985105c53SZhangfei Gao #define  SDHCI_DIVIDER_HI_SHIFT	6
12085105c53SZhangfei Gao #define  SDHCI_DIV_MASK	0xFF
12185105c53SZhangfei Gao #define  SDHCI_DIV_MASK_LEN	8
12285105c53SZhangfei Gao #define  SDHCI_DIV_HI_MASK	0x300
123c3ed3877SArindam Nath #define  SDHCI_PROG_CLOCK_MODE	0x0020
1241c6a0718SPierre Ossman #define  SDHCI_CLOCK_CARD_EN	0x0004
1251beabbdbSBen Chuang #define  SDHCI_CLOCK_PLL_EN	0x0008
1261c6a0718SPierre Ossman #define  SDHCI_CLOCK_INT_STABLE	0x0002
1271c6a0718SPierre Ossman #define  SDHCI_CLOCK_INT_EN	0x0001
1281c6a0718SPierre Ossman 
1291c6a0718SPierre Ossman #define SDHCI_TIMEOUT_CONTROL	0x2E
1301c6a0718SPierre Ossman 
1311c6a0718SPierre Ossman #define SDHCI_SOFTWARE_RESET	0x2F
1321c6a0718SPierre Ossman #define  SDHCI_RESET_ALL	0x01
1331c6a0718SPierre Ossman #define  SDHCI_RESET_CMD	0x02
1341c6a0718SPierre Ossman #define  SDHCI_RESET_DATA	0x04
1351c6a0718SPierre Ossman 
1361c6a0718SPierre Ossman #define SDHCI_INT_STATUS	0x30
1371c6a0718SPierre Ossman #define SDHCI_INT_ENABLE	0x34
1381c6a0718SPierre Ossman #define SDHCI_SIGNAL_ENABLE	0x38
1391c6a0718SPierre Ossman #define  SDHCI_INT_RESPONSE	0x00000001
1401c6a0718SPierre Ossman #define  SDHCI_INT_DATA_END	0x00000002
141a4071fbbSHaijun Zhang #define  SDHCI_INT_BLK_GAP	0x00000004
1421c6a0718SPierre Ossman #define  SDHCI_INT_DMA_END	0x00000008
1431c6a0718SPierre Ossman #define  SDHCI_INT_SPACE_AVAIL	0x00000010
1441c6a0718SPierre Ossman #define  SDHCI_INT_DATA_AVAIL	0x00000020
1451c6a0718SPierre Ossman #define  SDHCI_INT_CARD_INSERT	0x00000040
1461c6a0718SPierre Ossman #define  SDHCI_INT_CARD_REMOVE	0x00000080
1471c6a0718SPierre Ossman #define  SDHCI_INT_CARD_INT	0x00000100
148f37b20ebSDong Aisheng #define  SDHCI_INT_RETUNE	0x00001000
149f12e39dbSAdrian Hunter #define  SDHCI_INT_CQE		0x00004000
150964f9ce2SPierre Ossman #define  SDHCI_INT_ERROR	0x00008000
1511c6a0718SPierre Ossman #define  SDHCI_INT_TIMEOUT	0x00010000
1521c6a0718SPierre Ossman #define  SDHCI_INT_CRC		0x00020000
1531c6a0718SPierre Ossman #define  SDHCI_INT_END_BIT	0x00040000
1541c6a0718SPierre Ossman #define  SDHCI_INT_INDEX	0x00080000
1551c6a0718SPierre Ossman #define  SDHCI_INT_DATA_TIMEOUT	0x00100000
1561c6a0718SPierre Ossman #define  SDHCI_INT_DATA_CRC	0x00200000
1571c6a0718SPierre Ossman #define  SDHCI_INT_DATA_END_BIT	0x00400000
1581c6a0718SPierre Ossman #define  SDHCI_INT_BUS_POWER	0x00800000
159869f8a69SAdrian Hunter #define  SDHCI_INT_AUTO_CMD_ERR	0x01000000
1602134a922SPierre Ossman #define  SDHCI_INT_ADMA_ERROR	0x02000000
161d9ae0aa8SAdrian Hunter #define  SDHCI_INT_TUNING_ERROR	0x04000000
1621c6a0718SPierre Ossman 
1631c6a0718SPierre Ossman #define  SDHCI_INT_NORMAL_MASK	0x00007FFF
1641c6a0718SPierre Ossman #define  SDHCI_INT_ERROR_MASK	0xFFFF8000
1651c6a0718SPierre Ossman 
1661c6a0718SPierre Ossman #define  SDHCI_INT_CMD_MASK	(SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
167af849c86SAdrian Hunter 		SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX | \
168af849c86SAdrian Hunter 		SDHCI_INT_AUTO_CMD_ERR)
1691c6a0718SPierre Ossman #define  SDHCI_INT_DATA_MASK	(SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
1701c6a0718SPierre Ossman 		SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
1711c6a0718SPierre Ossman 		SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
172a4071fbbSHaijun Zhang 		SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR | \
173d9ae0aa8SAdrian Hunter 		SDHCI_INT_BLK_GAP | SDHCI_INT_TUNING_ERROR)
1747260cf5eSAnton Vorontsov #define SDHCI_INT_ALL_MASK	((unsigned int)-1)
1751c6a0718SPierre Ossman 
176f12e39dbSAdrian Hunter #define SDHCI_CQE_INT_ERR_MASK ( \
177f12e39dbSAdrian Hunter 	SDHCI_INT_ADMA_ERROR | SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT | \
178f12e39dbSAdrian Hunter 	SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX | \
179f12e39dbSAdrian Hunter 	SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)
180f12e39dbSAdrian Hunter 
181f12e39dbSAdrian Hunter #define SDHCI_CQE_INT_MASK (SDHCI_CQE_INT_ERR_MASK | SDHCI_INT_CQE)
182f12e39dbSAdrian Hunter 
183869f8a69SAdrian Hunter #define SDHCI_AUTO_CMD_STATUS	0x3C
184af849c86SAdrian Hunter #define  SDHCI_AUTO_CMD_TIMEOUT	0x00000002
185af849c86SAdrian Hunter #define  SDHCI_AUTO_CMD_CRC	0x00000004
186af849c86SAdrian Hunter #define  SDHCI_AUTO_CMD_END_BIT	0x00000008
187af849c86SAdrian Hunter #define  SDHCI_AUTO_CMD_INDEX	0x00000010
1881c6a0718SPierre Ossman 
189f2119df6SArindam Nath #define SDHCI_HOST_CONTROL2		0x3E
19049c468fcSArindam Nath #define  SDHCI_CTRL_UHS_MASK		0x0007
19149c468fcSArindam Nath #define   SDHCI_CTRL_UHS_SDR12		0x0000
19249c468fcSArindam Nath #define   SDHCI_CTRL_UHS_SDR25		0x0001
19349c468fcSArindam Nath #define   SDHCI_CTRL_UHS_SDR50		0x0002
19449c468fcSArindam Nath #define   SDHCI_CTRL_UHS_SDR104		0x0003
19549c468fcSArindam Nath #define   SDHCI_CTRL_UHS_DDR50		0x0004
196e9fb05d5SAdrian Hunter #define   SDHCI_CTRL_HS400		0x0005 /* Non-standard */
197f2119df6SArindam Nath #define  SDHCI_CTRL_VDD_180		0x0008
198d6d50a15SArindam Nath #define  SDHCI_CTRL_DRV_TYPE_MASK	0x0030
199d6d50a15SArindam Nath #define   SDHCI_CTRL_DRV_TYPE_B		0x0000
200d6d50a15SArindam Nath #define   SDHCI_CTRL_DRV_TYPE_A		0x0010
201d6d50a15SArindam Nath #define   SDHCI_CTRL_DRV_TYPE_C		0x0020
202d6d50a15SArindam Nath #define   SDHCI_CTRL_DRV_TYPE_D		0x0030
203b513ea25SArindam Nath #define  SDHCI_CTRL_EXEC_TUNING		0x0040
204b513ea25SArindam Nath #define  SDHCI_CTRL_TUNED_CLK		0x0080
205427b6514SChunyan Zhang #define  SDHCI_CMD23_ENABLE		0x0800
206b3f80b43SChunyan Zhang #define  SDHCI_CTRL_V4_MODE		0x1000
207685e444bSChunyan Zhang #define  SDHCI_CTRL_64BIT_ADDR		0x2000
208d6d50a15SArindam Nath #define  SDHCI_CTRL_PRESET_VAL_ENABLE	0x8000
2091c6a0718SPierre Ossman 
2101c6a0718SPierre Ossman #define SDHCI_CAPABILITIES	0x40
211a8e809ecSMasahiro Yamada #define  SDHCI_TIMEOUT_CLK_MASK		GENMASK(5, 0)
21298b5ce4cSAl Cooper #define  SDHCI_TIMEOUT_CLK_SHIFT 0
2131c6a0718SPierre Ossman #define  SDHCI_TIMEOUT_CLK_UNIT	0x00000080
214a8e809ecSMasahiro Yamada #define  SDHCI_CLOCK_BASE_MASK		GENMASK(13, 8)
21598b5ce4cSAl Cooper #define  SDHCI_CLOCK_BASE_SHIFT	8
216a8e809ecSMasahiro Yamada #define  SDHCI_CLOCK_V3_BASE_MASK	GENMASK(15, 8)
2171c6a0718SPierre Ossman #define  SDHCI_MAX_BLOCK_MASK	0x00030000
2181c6a0718SPierre Ossman #define  SDHCI_MAX_BLOCK_SHIFT  16
21915ec4461SPhilip Rakity #define  SDHCI_CAN_DO_8BIT	0x00040000
2202134a922SPierre Ossman #define  SDHCI_CAN_DO_ADMA2	0x00080000
2212134a922SPierre Ossman #define  SDHCI_CAN_DO_ADMA1	0x00100000
2221c6a0718SPierre Ossman #define  SDHCI_CAN_DO_HISPD	0x00200000
223a13abc7bSRichard Röjfors #define  SDHCI_CAN_DO_SDMA	0x00400000
224e71d4b81SStefan Wahren #define  SDHCI_CAN_DO_SUSPEND	0x00800000
2251c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_330	0x01000000
2261c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_300	0x02000000
2271c6a0718SPierre Ossman #define  SDHCI_CAN_VDD_180	0x04000000
228685e444bSChunyan Zhang #define  SDHCI_CAN_64BIT_V4	0x08000000
2292134a922SPierre Ossman #define  SDHCI_CAN_64BIT	0x10000000
2301c6a0718SPierre Ossman 
2312941e4caSMasahiro Yamada #define SDHCI_CAPABILITIES_1	0x44
232f2119df6SArindam Nath #define  SDHCI_SUPPORT_SDR50	0x00000001
233f2119df6SArindam Nath #define  SDHCI_SUPPORT_SDR104	0x00000002
234f2119df6SArindam Nath #define  SDHCI_SUPPORT_DDR50	0x00000004
235d6d50a15SArindam Nath #define  SDHCI_DRIVER_TYPE_A	0x00000010
236d6d50a15SArindam Nath #define  SDHCI_DRIVER_TYPE_C	0x00000020
237d6d50a15SArindam Nath #define  SDHCI_DRIVER_TYPE_D	0x00000040
238a8e809ecSMasahiro Yamada #define  SDHCI_RETUNING_TIMER_COUNT_MASK	GENMASK(11, 8)
239b513ea25SArindam Nath #define  SDHCI_USE_SDR50_TUNING			0x00002000
240a8e809ecSMasahiro Yamada #define  SDHCI_RETUNING_MODE_MASK		GENMASK(15, 14)
241a8e809ecSMasahiro Yamada #define  SDHCI_CLOCK_MUL_MASK			GENMASK(23, 16)
2424c4faff6SSowjanya Komatineni #define  SDHCI_CAN_DO_ADMA3	0x08000000
243e9fb05d5SAdrian Hunter #define  SDHCI_SUPPORT_HS400	0x80000000 /* Non-standard */
244f2119df6SArindam Nath 
2451c6a0718SPierre Ossman #define SDHCI_MAX_CURRENT		0x48
246804a65b3SMasahiro Yamada #define  SDHCI_MAX_CURRENT_LIMIT	GENMASK(7, 0)
247804a65b3SMasahiro Yamada #define  SDHCI_MAX_CURRENT_330_MASK	GENMASK(7, 0)
248804a65b3SMasahiro Yamada #define  SDHCI_MAX_CURRENT_300_MASK	GENMASK(15, 8)
249804a65b3SMasahiro Yamada #define  SDHCI_MAX_CURRENT_180_MASK	GENMASK(23, 16)
250f2119df6SArindam Nath #define   SDHCI_MAX_CURRENT_MULTIPLIER	4
2511c6a0718SPierre Ossman 
2521c6a0718SPierre Ossman /* 4C-4F reserved for more max current */
2531c6a0718SPierre Ossman 
2542134a922SPierre Ossman #define SDHCI_SET_ACMD12_ERROR	0x50
2552134a922SPierre Ossman #define SDHCI_SET_INT_ERROR	0x52
2562134a922SPierre Ossman 
2572134a922SPierre Ossman #define SDHCI_ADMA_ERROR	0x54
2582134a922SPierre Ossman 
2592134a922SPierre Ossman /* 55-57 reserved */
2602134a922SPierre Ossman 
2612134a922SPierre Ossman #define SDHCI_ADMA_ADDRESS	0x58
262e57a5f61SAdrian Hunter #define SDHCI_ADMA_ADDRESS_HI	0x5C
2632134a922SPierre Ossman 
2642134a922SPierre Ossman /* 60-FB reserved */
2651c6a0718SPierre Ossman 
266d0244847SAl Cooper #define SDHCI_PRESET_FOR_HIGH_SPEED	0x64
26752983382SKevin Liu #define SDHCI_PRESET_FOR_SDR12 0x66
26852983382SKevin Liu #define SDHCI_PRESET_FOR_SDR25 0x68
26952983382SKevin Liu #define SDHCI_PRESET_FOR_SDR50 0x6A
27052983382SKevin Liu #define SDHCI_PRESET_FOR_SDR104        0x6C
27152983382SKevin Liu #define SDHCI_PRESET_FOR_DDR50 0x6E
272e9fb05d5SAdrian Hunter #define SDHCI_PRESET_FOR_HS400 0x74 /* Non-standard */
273fa091010SMasahiro Yamada #define SDHCI_PRESET_DRV_MASK		GENMASK(15, 14)
274fa091010SMasahiro Yamada #define SDHCI_PRESET_CLKGEN_SEL		BIT(10)
275fa091010SMasahiro Yamada #define SDHCI_PRESET_SDCLK_FREQ_MASK	GENMASK(9, 0)
27652983382SKevin Liu 
2771c6a0718SPierre Ossman #define SDHCI_SLOT_INT_STATUS	0xFC
2781c6a0718SPierre Ossman 
2791c6a0718SPierre Ossman #define SDHCI_HOST_VERSION	0xFE
2801c6a0718SPierre Ossman #define  SDHCI_VENDOR_VER_MASK	0xFF00
2811c6a0718SPierre Ossman #define  SDHCI_VENDOR_VER_SHIFT	8
2821c6a0718SPierre Ossman #define  SDHCI_SPEC_VER_MASK	0x00FF
2831c6a0718SPierre Ossman #define  SDHCI_SPEC_VER_SHIFT	0
2842134a922SPierre Ossman #define   SDHCI_SPEC_100	0
2852134a922SPierre Ossman #define   SDHCI_SPEC_200	1
28685105c53SZhangfei Gao #define   SDHCI_SPEC_300	2
28718da1990SChunyan Zhang #define   SDHCI_SPEC_400	3
28818da1990SChunyan Zhang #define   SDHCI_SPEC_410	4
28918da1990SChunyan Zhang #define   SDHCI_SPEC_420	5
2901c6a0718SPierre Ossman 
2910397526dSZhangfei Gao /*
2920397526dSZhangfei Gao  * End of controller registers.
2930397526dSZhangfei Gao  */
2940397526dSZhangfei Gao 
2950397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_200	256
2960397526dSZhangfei Gao #define SDHCI_MAX_DIV_SPEC_300	2046
2970397526dSZhangfei Gao 
298f6a03cbfSMikko Vinni /*
299f6a03cbfSMikko Vinni  * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
300f6a03cbfSMikko Vinni  */
301f6a03cbfSMikko Vinni #define SDHCI_DEFAULT_BOUNDARY_SIZE  (512 * 1024)
302f6a03cbfSMikko Vinni #define SDHCI_DEFAULT_BOUNDARY_ARG   (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
303f6a03cbfSMikko Vinni 
304739d46dcSAdrian Hunter /* ADMA2 32-bit DMA descriptor size */
305739d46dcSAdrian Hunter #define SDHCI_ADMA2_32_DESC_SZ	8
306739d46dcSAdrian Hunter 
3070545230fSAdrian Hunter /* ADMA2 32-bit descriptor */
3080545230fSAdrian Hunter struct sdhci_adma2_32_desc {
3090545230fSAdrian Hunter 	__le16	cmd;
3100545230fSAdrian Hunter 	__le16	len;
3110545230fSAdrian Hunter 	__le32	addr;
31204a5ae6fSAdrian Hunter }  __packed __aligned(4);
31304a5ae6fSAdrian Hunter 
31404a5ae6fSAdrian Hunter /* ADMA2 data alignment */
31504a5ae6fSAdrian Hunter #define SDHCI_ADMA2_ALIGN	4
31604a5ae6fSAdrian Hunter #define SDHCI_ADMA2_MASK	(SDHCI_ADMA2_ALIGN - 1)
31704a5ae6fSAdrian Hunter 
31804a5ae6fSAdrian Hunter /*
31904a5ae6fSAdrian Hunter  * ADMA2 descriptor alignment.  Some controllers (e.g. Intel) require 8 byte
32004a5ae6fSAdrian Hunter  * alignment for the descriptor table even in 32-bit DMA mode.  Memory
32104a5ae6fSAdrian Hunter  * allocation is at least 8 byte aligned anyway, so just stipulate 8 always.
32204a5ae6fSAdrian Hunter  */
32304a5ae6fSAdrian Hunter #define SDHCI_ADMA2_DESC_ALIGN	8
3240545230fSAdrian Hunter 
325685e444bSChunyan Zhang /*
326685e444bSChunyan Zhang  * ADMA2 64-bit DMA descriptor size
327685e444bSChunyan Zhang  * According to SD Host Controller spec v4.10, there are two kinds of
328685e444bSChunyan Zhang  * descriptors for 64-bit addressing mode: 96-bit Descriptor and 128-bit
329685e444bSChunyan Zhang  * Descriptor, if Host Version 4 Enable is set in the Host Control 2
330685e444bSChunyan Zhang  * register, 128-bit Descriptor will be selected.
331685e444bSChunyan Zhang  */
332685e444bSChunyan Zhang #define SDHCI_ADMA2_64_DESC_SZ(host)	((host)->v4_mode ? 16 : 12)
333e57a5f61SAdrian Hunter 
334e57a5f61SAdrian Hunter /*
335e57a5f61SAdrian Hunter  * ADMA2 64-bit descriptor. Note 12-byte descriptor can't always be 8-byte
336e57a5f61SAdrian Hunter  * aligned.
337e57a5f61SAdrian Hunter  */
338e57a5f61SAdrian Hunter struct sdhci_adma2_64_desc {
339e57a5f61SAdrian Hunter 	__le16	cmd;
340e57a5f61SAdrian Hunter 	__le16	len;
341e57a5f61SAdrian Hunter 	__le32	addr_lo;
342e57a5f61SAdrian Hunter 	__le32	addr_hi;
343e57a5f61SAdrian Hunter }  __packed __aligned(4);
344e57a5f61SAdrian Hunter 
345739d46dcSAdrian Hunter #define ADMA2_TRAN_VALID	0x21
346739d46dcSAdrian Hunter #define ADMA2_NOP_END_VALID	0x3
347739d46dcSAdrian Hunter #define ADMA2_END		0x2
348739d46dcSAdrian Hunter 
3494fb213f8SAdrian Hunter /*
3504fb213f8SAdrian Hunter  * Maximum segments assuming a 512KiB maximum requisition size and a minimum
3513d7c194bSAdrian Hunter  * 4KiB page size. Note this also allows enough for multiple descriptors in
3523d7c194bSAdrian Hunter  * case of PAGE_SIZE >= 64KiB.
3534fb213f8SAdrian Hunter  */
3544fb213f8SAdrian Hunter #define SDHCI_MAX_SEGS		128
3554fb213f8SAdrian Hunter 
356ff50df9aSAdrian Hunter /* Allow for a command request and a data request at the same time */
3574e9f8fe5SAdrian Hunter #define SDHCI_MAX_MRQS		2
3584e9f8fe5SAdrian Hunter 
359fc1fa1b7SKishon Vijay Abraham I /*
360fc1fa1b7SKishon Vijay Abraham I  * 48bit command and 136 bit response in 100KHz clock could take upto 2.48ms.
361fc1fa1b7SKishon Vijay Abraham I  * However since the start time of the command, the time between
362fc1fa1b7SKishon Vijay Abraham I  * command and response, and the time between response and start of data is
363fc1fa1b7SKishon Vijay Abraham I  * not known, set the command transfer time to 10ms.
364fc1fa1b7SKishon Vijay Abraham I  */
365fc1fa1b7SKishon Vijay Abraham I #define MMC_CMD_TRANSFER_TIME	(10 * NSEC_PER_MSEC) /* max 10 ms */
366fc1fa1b7SKishon Vijay Abraham I 
367efe8f5c9SShaik Sajida Bhanu #define sdhci_err_stats_inc(host, err_name) \
368efe8f5c9SShaik Sajida Bhanu 	mmc_debugfs_err_stats_inc((host)->mmc, MMC_ERR_##err_name)
369efe8f5c9SShaik Sajida Bhanu 
370d31911b9SHaibo Chen enum sdhci_cookie {
371d31911b9SHaibo Chen 	COOKIE_UNMAPPED,
37294538e51SRussell King 	COOKIE_PRE_MAPPED,	/* mapped by sdhci_pre_req() */
37394538e51SRussell King 	COOKIE_MAPPED,		/* mapped by sdhci_prepare_data() */
37483f13cc9SUlf Hansson };
37583f13cc9SUlf Hansson 
37683f13cc9SUlf Hansson struct sdhci_host {
37783f13cc9SUlf Hansson 	/* Data set by hardware interface driver */
37883f13cc9SUlf Hansson 	const char *hw_name;	/* Hardware bus name */
37983f13cc9SUlf Hansson 
38083f13cc9SUlf Hansson 	unsigned int quirks;	/* Deviations from spec. */
38183f13cc9SUlf Hansson 
38283f13cc9SUlf Hansson /* Controller doesn't honor resets unless we touch the clock register */
38383f13cc9SUlf Hansson #define SDHCI_QUIRK_CLOCK_BEFORE_RESET			(1<<0)
38483f13cc9SUlf Hansson /* Controller has bad caps bits, but really supports DMA */
38583f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_DMA				(1<<1)
38683f13cc9SUlf Hansson /* Controller doesn't like to be reset when there is no card inserted. */
38783f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_CARD_NO_RESET			(1<<2)
38883f13cc9SUlf Hansson /* Controller doesn't like clearing the power reg before a change */
38983f13cc9SUlf Hansson #define SDHCI_QUIRK_SINGLE_POWER_WRITE			(1<<3)
39083f13cc9SUlf Hansson /* Controller has an unusable DMA engine */
39183f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_DMA				(1<<5)
39283f13cc9SUlf Hansson /* Controller has an unusable ADMA engine */
39383f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_ADMA				(1<<6)
39483f13cc9SUlf Hansson /* Controller can only DMA from 32-bit aligned addresses */
39583f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_DMA_ADDR			(1<<7)
39683f13cc9SUlf Hansson /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
39783f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_DMA_SIZE			(1<<8)
39883f13cc9SUlf Hansson /* Controller can only ADMA chunks that are a multiple of 32 bits */
39983f13cc9SUlf Hansson #define SDHCI_QUIRK_32BIT_ADMA_SIZE			(1<<9)
40083f13cc9SUlf Hansson /* Controller needs to be reset after each request to stay stable */
40183f13cc9SUlf Hansson #define SDHCI_QUIRK_RESET_AFTER_REQUEST			(1<<10)
40283f13cc9SUlf Hansson /* Controller needs voltage and power writes to happen separately */
40383f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER		(1<<11)
40483f13cc9SUlf Hansson /* Controller provides an incorrect timeout value for transfers */
40583f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_TIMEOUT_VAL			(1<<12)
40683f13cc9SUlf Hansson /* Controller has an issue with buffer bits for small transfers */
40783f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_SMALL_PIO			(1<<13)
40883f13cc9SUlf Hansson /* Controller does not provide transfer-complete interrupt when not busy */
40983f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_BUSY_IRQ				(1<<14)
41083f13cc9SUlf Hansson /* Controller has unreliable card detection */
41183f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_CARD_DETECTION		(1<<15)
41283f13cc9SUlf Hansson /* Controller reports inverted write-protect state */
41383f13cc9SUlf Hansson #define SDHCI_QUIRK_INVERTED_WRITE_PROTECT		(1<<16)
41475d27ea1SAdrian Hunter /* Controller has unusable command queue engine */
41575d27ea1SAdrian Hunter #define SDHCI_QUIRK_BROKEN_CQE				(1<<17)
41683f13cc9SUlf Hansson /* Controller does not like fast PIO transfers */
41783f13cc9SUlf Hansson #define SDHCI_QUIRK_PIO_NEEDS_DELAY			(1<<18)
418bd29f58bSAdrian Hunter /* Controller does not have a LED */
419bd29f58bSAdrian Hunter #define SDHCI_QUIRK_NO_LED				(1<<19)
42083f13cc9SUlf Hansson /* Controller has to be forced to use block size of 2048 bytes */
42183f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_BLK_SZ_2048			(1<<20)
42283f13cc9SUlf Hansson /* Controller cannot do multi-block transfers */
42383f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_MULTIBLOCK			(1<<21)
42483f13cc9SUlf Hansson /* Controller can only handle 1-bit data transfers */
42583f13cc9SUlf Hansson #define SDHCI_QUIRK_FORCE_1_BIT_DATA			(1<<22)
42683f13cc9SUlf Hansson /* Controller needs 10ms delay between applying power and clock */
42783f13cc9SUlf Hansson #define SDHCI_QUIRK_DELAY_AFTER_POWER			(1<<23)
42883f13cc9SUlf Hansson /* Controller uses SDCLK instead of TMCLK for data timeouts */
42983f13cc9SUlf Hansson #define SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK		(1<<24)
43083f13cc9SUlf Hansson /* Controller reports wrong base clock capability */
43183f13cc9SUlf Hansson #define SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN		(1<<25)
43283f13cc9SUlf Hansson /* Controller cannot support End Attribute in NOP ADMA descriptor */
43383f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC		(1<<26)
43483f13cc9SUlf Hansson /* Controller uses Auto CMD12 command to stop the transfer */
43583f13cc9SUlf Hansson #define SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12		(1<<28)
43683f13cc9SUlf Hansson /* Controller doesn't have HISPD bit field in HI-SPEED SD card */
43783f13cc9SUlf Hansson #define SDHCI_QUIRK_NO_HISPD_BIT			(1<<29)
43883f13cc9SUlf Hansson /* Controller treats ADMA descriptors with length 0000h incorrectly */
43983f13cc9SUlf Hansson #define SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC		(1<<30)
44083f13cc9SUlf Hansson /* The read-only detection via SDHCI_PRESENT_STATE register is unstable */
44183f13cc9SUlf Hansson #define SDHCI_QUIRK_UNSTABLE_RO_DETECT			(1<<31)
44283f13cc9SUlf Hansson 
44383f13cc9SUlf Hansson 	unsigned int quirks2;	/* More deviations from spec. */
44483f13cc9SUlf Hansson 
44583f13cc9SUlf Hansson #define SDHCI_QUIRK2_HOST_OFF_CARD_ON			(1<<0)
44683f13cc9SUlf Hansson #define SDHCI_QUIRK2_HOST_NO_CMD23			(1<<1)
44783f13cc9SUlf Hansson /* The system physically doesn't support 1.8v, even if the host does */
44883f13cc9SUlf Hansson #define SDHCI_QUIRK2_NO_1_8_V				(1<<2)
44983f13cc9SUlf Hansson #define SDHCI_QUIRK2_PRESET_VALUE_BROKEN		(1<<3)
45083f13cc9SUlf Hansson #define SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON		(1<<4)
45183f13cc9SUlf Hansson /* Controller has a non-standard host control register */
45283f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_HOST_CONTROL		(1<<5)
45383f13cc9SUlf Hansson /* Controller does not support HS200 */
45483f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_HS200			(1<<6)
45583f13cc9SUlf Hansson /* Controller does not support DDR50 */
45683f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_DDR50			(1<<7)
45783f13cc9SUlf Hansson /* Stop command (CMD12) can set Transfer Complete when not using MMC_RSP_BUSY */
45883f13cc9SUlf Hansson #define SDHCI_QUIRK2_STOP_WITH_TC			(1<<8)
45983f13cc9SUlf Hansson /* Controller does not support 64-bit DMA */
46083f13cc9SUlf Hansson #define SDHCI_QUIRK2_BROKEN_64_BIT_DMA			(1<<9)
46183f13cc9SUlf Hansson /* need clear transfer mode register before send cmd */
46283f13cc9SUlf Hansson #define SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD	(1<<10)
46383f13cc9SUlf Hansson /* Capability register bit-63 indicates HS400 support */
46483f13cc9SUlf Hansson #define SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400		(1<<11)
46583f13cc9SUlf Hansson /* forced tuned clock */
46683f13cc9SUlf Hansson #define SDHCI_QUIRK2_TUNING_WORK_AROUND			(1<<12)
46783f13cc9SUlf Hansson /* disable the block count for single block transactions */
46883f13cc9SUlf Hansson #define SDHCI_QUIRK2_SUPPORT_SINGLE			(1<<13)
46983f13cc9SUlf Hansson /* Controller broken with using ACMD23 */
47083f13cc9SUlf Hansson #define SDHCI_QUIRK2_ACMD23_BROKEN			(1<<14)
471d1955c3aSSuneel Garapati /* Broken Clock divider zero in controller */
472d1955c3aSSuneel Garapati #define SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN		(1<<15)
4731284c248SKishon Vijay Abraham I /* Controller has CRC in 136 bit Command Response */
4741284c248SKishon Vijay Abraham I #define SDHCI_QUIRK2_RSP_136_HAS_CRC			(1<<16)
475a999fd93SAdrian Hunter /*
476a999fd93SAdrian Hunter  * Disable HW timeout if the requested timeout is more than the maximum
477a999fd93SAdrian Hunter  * obtainable timeout.
478a999fd93SAdrian Hunter  */
479a999fd93SAdrian Hunter #define SDHCI_QUIRK2_DISABLE_HW_TIMEOUT			(1<<17)
480e65953d4SChunyan Zhang /*
481e65953d4SChunyan Zhang  * 32-bit block count may not support eMMC where upper bits of CMD23 are used
482e65953d4SChunyan Zhang  * for other purposes.  Consequently we support 16-bit block count by default.
483e65953d4SChunyan Zhang  * Otherwise, SDHCI_QUIRK2_USE_32BIT_BLK_CNT can be selected to use 32-bit
484e65953d4SChunyan Zhang  * block count.
485e65953d4SChunyan Zhang  */
486e65953d4SChunyan Zhang #define SDHCI_QUIRK2_USE_32BIT_BLK_CNT			(1<<18)
487acc13958SPrathamesh Shete /* Issue CMD and DATA reset together */
488acc13958SPrathamesh Shete #define SDHCI_QUIRK2_ISSUE_CMD_DAT_RESET_TOGETHER	(1<<19)
48983f13cc9SUlf Hansson 
49083f13cc9SUlf Hansson 	int irq;		/* Device IRQ */
49183f13cc9SUlf Hansson 	void __iomem *ioaddr;	/* Mapped address */
49218e762e3SChunyan Zhang 	phys_addr_t mapbase;	/* physical address base */
493bd9b9027SLinus Walleij 	char *bounce_buffer;	/* For packing SDMA reads/writes */
494bd9b9027SLinus Walleij 	dma_addr_t bounce_addr;
495bd9b9027SLinus Walleij 	unsigned int bounce_buffer_size;
49683f13cc9SUlf Hansson 
49783f13cc9SUlf Hansson 	const struct sdhci_ops *ops;	/* Low level hw interface */
49883f13cc9SUlf Hansson 
49983f13cc9SUlf Hansson 	/* Internal data */
50083f13cc9SUlf Hansson 	struct mmc_host *mmc;	/* MMC structure */
501bf60e592SAdrian Hunter 	struct mmc_host_ops mmc_host_ops;	/* MMC host ops */
50283f13cc9SUlf Hansson 	u64 dma_mask;		/* custom DMA mask */
50383f13cc9SUlf Hansson 
50474479c5dSMasahiro Yamada #if IS_ENABLED(CONFIG_LEDS_CLASS)
50583f13cc9SUlf Hansson 	struct led_classdev led;	/* LED control */
50683f13cc9SUlf Hansson 	char led_name[32];
50783f13cc9SUlf Hansson #endif
50883f13cc9SUlf Hansson 
50983f13cc9SUlf Hansson 	spinlock_t lock;	/* Mutex */
51083f13cc9SUlf Hansson 
51183f13cc9SUlf Hansson 	int flags;		/* Host attributes */
51283f13cc9SUlf Hansson #define SDHCI_USE_SDMA		(1<<0)	/* Host is SDMA capable */
51383f13cc9SUlf Hansson #define SDHCI_USE_ADMA		(1<<1)	/* Host is ADMA capable */
51483f13cc9SUlf Hansson #define SDHCI_REQ_USE_DMA	(1<<2)	/* Use DMA for this req. */
51583f13cc9SUlf Hansson #define SDHCI_DEVICE_DEAD	(1<<3)	/* Device unresponsive */
51683f13cc9SUlf Hansson #define SDHCI_SDR50_NEEDS_TUNING (1<<4)	/* SDR50 needs tuning */
51783f13cc9SUlf Hansson #define SDHCI_AUTO_CMD12	(1<<6)	/* Auto CMD12 support */
51883f13cc9SUlf Hansson #define SDHCI_AUTO_CMD23	(1<<7)	/* Auto CMD23 support */
51983f13cc9SUlf Hansson #define SDHCI_PV_ENABLED	(1<<8)	/* Preset value enabled */
52083f13cc9SUlf Hansson #define SDHCI_USE_64_BIT_DMA	(1<<12)	/* Use 64-bit DMA */
52183f13cc9SUlf Hansson #define SDHCI_HS400_TUNING	(1<<13)	/* Tuning for HS400 */
5228cb851a4SAdrian Hunter #define SDHCI_SIGNALING_330	(1<<14)	/* Host is capable of 3.3V signaling */
5238cb851a4SAdrian Hunter #define SDHCI_SIGNALING_180	(1<<15)	/* Host is capable of 1.8V signaling */
5248cb851a4SAdrian Hunter #define SDHCI_SIGNALING_120	(1<<16)	/* Host is capable of 1.2V signaling */
52583f13cc9SUlf Hansson 
52683f13cc9SUlf Hansson 	unsigned int version;	/* SDHCI spec. version */
52783f13cc9SUlf Hansson 
52883f13cc9SUlf Hansson 	unsigned int max_clk;	/* Max possible freq (MHz) */
52983f13cc9SUlf Hansson 	unsigned int timeout_clk;	/* Timeout freq (KHz) */
530e30314f2SSarthak Garg 	u8 max_timeout_count;	/* Vendor specific max timeout count */
53183f13cc9SUlf Hansson 	unsigned int clk_mul;	/* Clock Muliplier value */
53283f13cc9SUlf Hansson 
53383f13cc9SUlf Hansson 	unsigned int clock;	/* Current clock (MHz) */
53483f13cc9SUlf Hansson 	u8 pwr;			/* Current voltage */
535c981cdfbSAdrian Hunter 	u8 drv_type;		/* Current UHS-I driver type */
536c981cdfbSAdrian Hunter 	bool reinit_uhs;	/* Force UHS-related re-initialization */
53783f13cc9SUlf Hansson 
53883f13cc9SUlf Hansson 	bool runtime_suspended;	/* Host is runtime suspended */
53983f13cc9SUlf Hansson 	bool bus_on;		/* Bus power prevents runtime suspend */
54083f13cc9SUlf Hansson 	bool preset_enabled;	/* Preset is enabled */
541ed1563deSAdrian Hunter 	bool pending_reset;	/* Cmd/data reset is pending */
54258e79b60SAdrian Hunter 	bool irq_wake_enabled;	/* IRQ wakeup is enabled */
543b3f80b43SChunyan Zhang 	bool v4_mode;		/* Host Version 4 Enable */
54418e762e3SChunyan Zhang 	bool use_external_dma;	/* Host selects to use external DMA */
5454730831cSBaolin Wang 	bool always_defer_done;	/* Always defer to complete requests */
54683f13cc9SUlf Hansson 
5474e9f8fe5SAdrian Hunter 	struct mmc_request *mrqs_done[SDHCI_MAX_MRQS];	/* Requests done */
54883f13cc9SUlf Hansson 	struct mmc_command *cmd;	/* Current command */
5497c89a3d9SAdrian Hunter 	struct mmc_command *data_cmd;	/* Current data command */
550845c939eSAdrian Hunter 	struct mmc_command *deferred_cmd;	/* Deferred command */
55183f13cc9SUlf Hansson 	struct mmc_data *data;	/* Current data request */
55283f13cc9SUlf Hansson 	unsigned int data_early:1;	/* Data finished before cmd */
55383f13cc9SUlf Hansson 
55483f13cc9SUlf Hansson 	struct sg_mapping_iter sg_miter;	/* SG state for PIO */
55583f13cc9SUlf Hansson 	unsigned int blocks;	/* remaining PIO blocks */
55683f13cc9SUlf Hansson 
55783f13cc9SUlf Hansson 	int sg_count;		/* Mapped sg entries */
5583d7c194bSAdrian Hunter 	int max_adma;		/* Max. length in ADMA descriptor */
55983f13cc9SUlf Hansson 
56083f13cc9SUlf Hansson 	void *adma_table;	/* ADMA descriptor table */
56183f13cc9SUlf Hansson 	void *align_buffer;	/* Bounce buffer */
56283f13cc9SUlf Hansson 
56383f13cc9SUlf Hansson 	size_t adma_table_sz;	/* ADMA descriptor table size */
56483f13cc9SUlf Hansson 	size_t align_buffer_sz;	/* Bounce buffer size */
56583f13cc9SUlf Hansson 
56683f13cc9SUlf Hansson 	dma_addr_t adma_addr;	/* Mapped ADMA descr. table */
56783f13cc9SUlf Hansson 	dma_addr_t align_addr;	/* Mapped bounce buffer */
56883f13cc9SUlf Hansson 
569a663f64bSVeerabhadrarao Badiganti 	unsigned int desc_sz;	/* ADMA current descriptor size */
570a663f64bSVeerabhadrarao Badiganti 	unsigned int alloc_desc_sz;	/* ADMA descr. max size host supports */
57183f13cc9SUlf Hansson 
572c07a48c2SAdrian Hunter 	struct workqueue_struct *complete_wq;	/* Request completion wq */
573c07a48c2SAdrian Hunter 	struct work_struct	complete_work;	/* Request completion work */
57483f13cc9SUlf Hansson 
57583f13cc9SUlf Hansson 	struct timer_list timer;	/* Timer for timeouts */
576d7422fb4SAdrian Hunter 	struct timer_list data_timer;	/* Timer for data timeouts */
57783f13cc9SUlf Hansson 
57818e762e3SChunyan Zhang #if IS_ENABLED(CONFIG_MMC_SDHCI_EXTERNAL_DMA)
57918e762e3SChunyan Zhang 	struct dma_chan *rx_chan;
58018e762e3SChunyan Zhang 	struct dma_chan *tx_chan;
58118e762e3SChunyan Zhang #endif
58218e762e3SChunyan Zhang 
58328da3589SAdrian Hunter 	u32 caps;		/* CAPABILITY_0 */
58428da3589SAdrian Hunter 	u32 caps1;		/* CAPABILITY_1 */
5856132a3bfSAdrian Hunter 	bool read_caps;		/* Capability flags have been read */
58683f13cc9SUlf Hansson 
5870fcb031eSVijay Viswanath 	bool sdhci_core_to_disable_vqmmc;  /* sdhci core can disable vqmmc */
58883f13cc9SUlf Hansson 	unsigned int            ocr_avail_sdio;	/* OCR bit masks */
58983f13cc9SUlf Hansson 	unsigned int            ocr_avail_sd;
59083f13cc9SUlf Hansson 	unsigned int            ocr_avail_mmc;
59183f13cc9SUlf Hansson 	u32 ocr_mask;		/* available voltages */
59283f13cc9SUlf Hansson 
59383f13cc9SUlf Hansson 	unsigned		timing;		/* Current timing */
59483f13cc9SUlf Hansson 
59583f13cc9SUlf Hansson 	u32			thread_isr;
59683f13cc9SUlf Hansson 
59783f13cc9SUlf Hansson 	/* cached registers */
59883f13cc9SUlf Hansson 	u32			ier;
59983f13cc9SUlf Hansson 
600f12e39dbSAdrian Hunter 	bool			cqe_on;		/* CQE is operating */
601f12e39dbSAdrian Hunter 	u32			cqe_ier;	/* CQE interrupt mask */
602f12e39dbSAdrian Hunter 	u32			cqe_err_ier;	/* CQE error interrupt mask */
603f12e39dbSAdrian Hunter 
60483f13cc9SUlf Hansson 	wait_queue_head_t	buf_ready_int;	/* Waitqueue for Buffer Read Ready interrupt */
60583f13cc9SUlf Hansson 	unsigned int		tuning_done;	/* Condition flag set when CMD19 succeeds */
60683f13cc9SUlf Hansson 
60783f13cc9SUlf Hansson 	unsigned int		tuning_count;	/* Timer count for re-tuning */
60883f13cc9SUlf Hansson 	unsigned int		tuning_mode;	/* Re-tuning mode supported by host */
6097d8bb1f4SYinbo Zhu 	unsigned int		tuning_err;	/* Error code for re-tuning */
61083f13cc9SUlf Hansson #define SDHCI_TUNING_MODE_1	0
611f37b20ebSDong Aisheng #define SDHCI_TUNING_MODE_2	1
612f37b20ebSDong Aisheng #define SDHCI_TUNING_MODE_3	2
61383b600b8SAdrian Hunter 	/* Delay (ms) between tuning commands */
61483b600b8SAdrian Hunter 	int			tuning_delay;
6151d8cd065SSowjanya Komatineni 	int			tuning_loop_count;
61683f13cc9SUlf Hansson 
617c846a00fSSrinivas Kandagatla 	/* Host SDMA buffer boundary. */
618c846a00fSSrinivas Kandagatla 	u32			sdma_boundary;
619c846a00fSSrinivas Kandagatla 
620e93be38aSJisheng Zhang 	/* Host ADMA table count */
621e93be38aSJisheng Zhang 	u32			adma_table_cnt;
622e93be38aSJisheng Zhang 
623fc1fa1b7SKishon Vijay Abraham I 	u64			data_timeout;
624fc1fa1b7SKishon Vijay Abraham I 
6251a91a36aSGustavo A. R. Silva 	unsigned long private[] ____cacheline_aligned;
62683f13cc9SUlf Hansson };
62783f13cc9SUlf Hansson 
628b8c86fc5SPierre Ossman struct sdhci_ops {
6294e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
630dc297c92SMatt Fleming 	u32		(*read_l)(struct sdhci_host *host, int reg);
631dc297c92SMatt Fleming 	u16		(*read_w)(struct sdhci_host *host, int reg);
632dc297c92SMatt Fleming 	u8		(*read_b)(struct sdhci_host *host, int reg);
633dc297c92SMatt Fleming 	void		(*write_l)(struct sdhci_host *host, u32 val, int reg);
634dc297c92SMatt Fleming 	void		(*write_w)(struct sdhci_host *host, u16 val, int reg);
635dc297c92SMatt Fleming 	void		(*write_b)(struct sdhci_host *host, u8 val, int reg);
6364e4141a5SAnton Vorontsov #endif
6374e4141a5SAnton Vorontsov 
6388114634cSAnton Vorontsov 	void	(*set_clock)(struct sdhci_host *host, unsigned int clock);
6391dceb041SAdrian Hunter 	void	(*set_power)(struct sdhci_host *host, unsigned char mode,
6401dceb041SAdrian Hunter 			     unsigned short vdd);
6418114634cSAnton Vorontsov 
642f12e39dbSAdrian Hunter 	u32		(*irq)(struct sdhci_host *host, u32 intmask);
643f12e39dbSAdrian Hunter 
6444ee7dde4SAdrian Hunter 	int		(*set_dma_mask)(struct sdhci_host *host);
645b8c86fc5SPierre Ossman 	int		(*enable_dma)(struct sdhci_host *host);
6464240ff0aSBen Dooks 	unsigned int	(*get_max_clock)(struct sdhci_host *host);
647a9e58f25SAnton Vorontsov 	unsigned int	(*get_min_clock)(struct sdhci_host *host);
6488cc35289SShawn Lin 	/* get_timeout_clock should return clk rate in unit of Hz */
6494240ff0aSBen Dooks 	unsigned int	(*get_timeout_clock)(struct sdhci_host *host);
650a6ff5aebSAisheng Dong 	unsigned int	(*get_max_timeout_count)(struct sdhci_host *host);
651b45e668aSAisheng Dong 	void		(*set_timeout)(struct sdhci_host *host,
652b45e668aSAisheng Dong 				       struct mmc_command *cmd);
6532317f56cSRussell King 	void		(*set_bus_width)(struct sdhci_host *host, int width);
654643a81ffSPhilip Rakity 	void (*platform_send_init_74_clocks)(struct sdhci_host *host,
655643a81ffSPhilip Rakity 					     u8 power_mode);
6562dfb579cSWolfram Sang 	unsigned int    (*get_ro)(struct sdhci_host *host);
65703231f9bSRussell King 	void		(*reset)(struct sdhci_host *host, u8 mask);
65845251812SDong Aisheng 	int	(*platform_execute_tuning)(struct sdhci_host *host, u32 opcode);
65913e64501SRussell King 	void	(*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
66020758b66SAdrian Hunter 	void	(*hw_reset)(struct sdhci_host *host);
661a4071fbbSHaijun Zhang 	void    (*adma_workaround)(struct sdhci_host *host, u32 intmask);
662722e1280SChristian Daudt 	void    (*card_event)(struct sdhci_host *host);
6639d967a61SVincent Yang 	void	(*voltage_switch)(struct sdhci_host *host);
66454552e49SJisheng Zhang 	void	(*adma_write_desc)(struct sdhci_host *host, void **desc,
66554552e49SJisheng Zhang 				   dma_addr_t addr, int len, unsigned int cmd);
666e93577ecSAngelo Dureghello 	void	(*copy_to_bounce_buffer)(struct sdhci_host *host,
667e93577ecSAngelo Dureghello 					 struct mmc_data *data,
668e93577ecSAngelo Dureghello 					 unsigned int length);
6691774b002SBaolin Wang 	void	(*request_done)(struct sdhci_host *host,
6701774b002SBaolin Wang 				struct mmc_request *mrq);
671d1fe0762SSarthak Garg 	void    (*dump_vendor_regs)(struct sdhci_host *host);
6721c6a0718SPierre Ossman };
673b8c86fc5SPierre Ossman 
6744e4141a5SAnton Vorontsov #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
6754e4141a5SAnton Vorontsov 
sdhci_writel(struct sdhci_host * host,u32 val,int reg)6764e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
6774e4141a5SAnton Vorontsov {
678dc297c92SMatt Fleming 	if (unlikely(host->ops->write_l))
679dc297c92SMatt Fleming 		host->ops->write_l(host, val, reg);
6804e4141a5SAnton Vorontsov 	else
6814e4141a5SAnton Vorontsov 		writel(val, host->ioaddr + reg);
6824e4141a5SAnton Vorontsov }
6834e4141a5SAnton Vorontsov 
sdhci_writew(struct sdhci_host * host,u16 val,int reg)6844e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
6854e4141a5SAnton Vorontsov {
686dc297c92SMatt Fleming 	if (unlikely(host->ops->write_w))
687dc297c92SMatt Fleming 		host->ops->write_w(host, val, reg);
6884e4141a5SAnton Vorontsov 	else
6894e4141a5SAnton Vorontsov 		writew(val, host->ioaddr + reg);
6904e4141a5SAnton Vorontsov }
6914e4141a5SAnton Vorontsov 
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)6924e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
6934e4141a5SAnton Vorontsov {
694dc297c92SMatt Fleming 	if (unlikely(host->ops->write_b))
695dc297c92SMatt Fleming 		host->ops->write_b(host, val, reg);
6964e4141a5SAnton Vorontsov 	else
6974e4141a5SAnton Vorontsov 		writeb(val, host->ioaddr + reg);
6984e4141a5SAnton Vorontsov }
6994e4141a5SAnton Vorontsov 
sdhci_readl(struct sdhci_host * host,int reg)7004e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
7014e4141a5SAnton Vorontsov {
702dc297c92SMatt Fleming 	if (unlikely(host->ops->read_l))
703dc297c92SMatt Fleming 		return host->ops->read_l(host, reg);
7044e4141a5SAnton Vorontsov 	else
7054e4141a5SAnton Vorontsov 		return readl(host->ioaddr + reg);
7064e4141a5SAnton Vorontsov }
7074e4141a5SAnton Vorontsov 
sdhci_readw(struct sdhci_host * host,int reg)7084e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
7094e4141a5SAnton Vorontsov {
710dc297c92SMatt Fleming 	if (unlikely(host->ops->read_w))
711dc297c92SMatt Fleming 		return host->ops->read_w(host, reg);
7124e4141a5SAnton Vorontsov 	else
7134e4141a5SAnton Vorontsov 		return readw(host->ioaddr + reg);
7144e4141a5SAnton Vorontsov }
7154e4141a5SAnton Vorontsov 
sdhci_readb(struct sdhci_host * host,int reg)7164e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
7174e4141a5SAnton Vorontsov {
718dc297c92SMatt Fleming 	if (unlikely(host->ops->read_b))
719dc297c92SMatt Fleming 		return host->ops->read_b(host, reg);
7204e4141a5SAnton Vorontsov 	else
7214e4141a5SAnton Vorontsov 		return readb(host->ioaddr + reg);
7224e4141a5SAnton Vorontsov }
7234e4141a5SAnton Vorontsov 
7244e4141a5SAnton Vorontsov #else
7254e4141a5SAnton Vorontsov 
sdhci_writel(struct sdhci_host * host,u32 val,int reg)7264e4141a5SAnton Vorontsov static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
7274e4141a5SAnton Vorontsov {
7284e4141a5SAnton Vorontsov 	writel(val, host->ioaddr + reg);
7294e4141a5SAnton Vorontsov }
7304e4141a5SAnton Vorontsov 
sdhci_writew(struct sdhci_host * host,u16 val,int reg)7314e4141a5SAnton Vorontsov static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
7324e4141a5SAnton Vorontsov {
7334e4141a5SAnton Vorontsov 	writew(val, host->ioaddr + reg);
7344e4141a5SAnton Vorontsov }
7354e4141a5SAnton Vorontsov 
sdhci_writeb(struct sdhci_host * host,u8 val,int reg)7364e4141a5SAnton Vorontsov static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
7374e4141a5SAnton Vorontsov {
7384e4141a5SAnton Vorontsov 	writeb(val, host->ioaddr + reg);
7394e4141a5SAnton Vorontsov }
7404e4141a5SAnton Vorontsov 
sdhci_readl(struct sdhci_host * host,int reg)7414e4141a5SAnton Vorontsov static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
7424e4141a5SAnton Vorontsov {
7434e4141a5SAnton Vorontsov 	return readl(host->ioaddr + reg);
7444e4141a5SAnton Vorontsov }
7454e4141a5SAnton Vorontsov 
sdhci_readw(struct sdhci_host * host,int reg)7464e4141a5SAnton Vorontsov static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
7474e4141a5SAnton Vorontsov {
7484e4141a5SAnton Vorontsov 	return readw(host->ioaddr + reg);
7494e4141a5SAnton Vorontsov }
7504e4141a5SAnton Vorontsov 
sdhci_readb(struct sdhci_host * host,int reg)7514e4141a5SAnton Vorontsov static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
7524e4141a5SAnton Vorontsov {
7534e4141a5SAnton Vorontsov 	return readb(host->ioaddr + reg);
7544e4141a5SAnton Vorontsov }
7554e4141a5SAnton Vorontsov 
7564e4141a5SAnton Vorontsov #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
757b8c86fc5SPierre Ossman 
75815becf68SAdrian Hunter struct sdhci_host *sdhci_alloc_host(struct device *dev, size_t priv_size);
75915becf68SAdrian Hunter void sdhci_free_host(struct sdhci_host *host);
760b8c86fc5SPierre Ossman 
sdhci_priv(struct sdhci_host * host)761b8c86fc5SPierre Ossman static inline void *sdhci_priv(struct sdhci_host *host)
762b8c86fc5SPierre Ossman {
763178b0fa0SMasahiro Yamada 	return host->private;
764b8c86fc5SPierre Ossman }
765b8c86fc5SPierre Ossman 
7668784edc8SMasahiro Yamada void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
7678784edc8SMasahiro Yamada 		       const u32 *caps, const u32 *caps1);
76815becf68SAdrian Hunter int sdhci_setup_host(struct sdhci_host *host);
7694180ffa8SAdrian Hunter void sdhci_cleanup_host(struct sdhci_host *host);
77015becf68SAdrian Hunter int __sdhci_add_host(struct sdhci_host *host);
77115becf68SAdrian Hunter int sdhci_add_host(struct sdhci_host *host);
77215becf68SAdrian Hunter void sdhci_remove_host(struct sdhci_host *host, int dead);
773b8c86fc5SPierre Ossman 
sdhci_read_caps(struct sdhci_host * host)7746132a3bfSAdrian Hunter static inline void sdhci_read_caps(struct sdhci_host *host)
7756132a3bfSAdrian Hunter {
7766132a3bfSAdrian Hunter 	__sdhci_read_caps(host, NULL, NULL, NULL);
7776132a3bfSAdrian Hunter }
7786132a3bfSAdrian Hunter 
779fb9ee047SLudovic Desroches u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
780fb9ee047SLudovic Desroches 		   unsigned int *actual_clock);
7811771059cSRussell King void sdhci_set_clock(struct sdhci_host *host, unsigned int clock);
782fec79673SRitesh Harjani void sdhci_enable_clk(struct sdhci_host *host, u16 clk);
7831dceb041SAdrian Hunter void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
7841dceb041SAdrian Hunter 		     unsigned short vdd);
7856c92ae1eSNicolas Saenz Julienne void sdhci_set_power_and_bus_voltage(struct sdhci_host *host,
7866c92ae1eSNicolas Saenz Julienne 				     unsigned char mode,
7876c92ae1eSNicolas Saenz Julienne 				     unsigned short vdd);
788606d3131SAdrian Hunter void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
789606d3131SAdrian Hunter 			   unsigned short vdd);
7902caa11bcSAndy Shevchenko int sdhci_get_cd_nogpio(struct mmc_host *mmc);
791d462c1b4SAapo Vienamo void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq);
79248ef8a2aSBaolin Wang int sdhci_request_atomic(struct mmc_host *mmc, struct mmc_request *mrq);
7932317f56cSRussell King void sdhci_set_bus_width(struct sdhci_host *host, int width);
79403231f9bSRussell King void sdhci_reset(struct sdhci_host *host, u8 mask);
79596d7b78cSRussell King void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing);
79685a882c2SMasahiro Yamada int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
7976a6d4cebSHu Ziji void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
798c376ea9eSHu Ziji int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
799c376ea9eSHu Ziji 				      struct mmc_ios *ios);
8002f05b6abSHu Ziji void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable);
80154552e49SJisheng Zhang void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
80254552e49SJisheng Zhang 			   dma_addr_t addr, int len, unsigned int cmd);
8032317f56cSRussell King 
804b8c86fc5SPierre Ossman #ifdef CONFIG_PM
80515becf68SAdrian Hunter int sdhci_suspend_host(struct sdhci_host *host);
80615becf68SAdrian Hunter int sdhci_resume_host(struct sdhci_host *host);
80715becf68SAdrian Hunter int sdhci_runtime_suspend_host(struct sdhci_host *host);
808c6303c5dSBaolin Wang int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset);
80966fd8ad5SAdrian Hunter #endif
81066fd8ad5SAdrian Hunter 
811f12e39dbSAdrian Hunter void sdhci_cqe_enable(struct mmc_host *mmc);
812f12e39dbSAdrian Hunter void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery);
813f12e39dbSAdrian Hunter bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
814f12e39dbSAdrian Hunter 		   int *data_error);
815f12e39dbSAdrian Hunter 
816d2898172SAdrian Hunter void sdhci_dumpregs(struct sdhci_host *host);
817b3f80b43SChunyan Zhang void sdhci_enable_v4_mode(struct sdhci_host *host);
818d2898172SAdrian Hunter 
8196663c419Sernest.zhang void sdhci_start_tuning(struct sdhci_host *host);
8206663c419Sernest.zhang void sdhci_end_tuning(struct sdhci_host *host);
8216663c419Sernest.zhang void sdhci_reset_tuning(struct sdhci_host *host);
8226663c419Sernest.zhang void sdhci_send_tuning(struct sdhci_host *host, u32 opcode);
8237353788cSBen Chuang void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode);
82418e762e3SChunyan Zhang void sdhci_switch_external_dma(struct sdhci_host *host, bool en);
8257907ebe7SFaiz Abbas void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable);
8267d76ed77SFaiz Abbas void __sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd);
8276663c419Sernest.zhang 
8281978fda8SGiuseppe Cavallaro #endif /* __SDHCI_HW_H */
829