xref: /openbmc/linux/drivers/mmc/host/sdhci-xenon.h (revision bb16ea17)
13a3748dbSHu Ziji /*
23a3748dbSHu Ziji  * Copyright (C) 2016 Marvell, All Rights Reserved.
33a3748dbSHu Ziji  *
43a3748dbSHu Ziji  * Author:	Hu Ziji <huziji@marvell.com>
53a3748dbSHu Ziji  * Date:	2016-8-24
63a3748dbSHu Ziji  *
73a3748dbSHu Ziji  * This program is free software; you can redistribute it and/or
83a3748dbSHu Ziji  * modify it under the terms of the GNU General Public License as
93a3748dbSHu Ziji  * published by the Free Software Foundation version 2.
103a3748dbSHu Ziji  */
113a3748dbSHu Ziji #ifndef SDHCI_XENON_H_
123a3748dbSHu Ziji #define SDHCI_XENON_H_
133a3748dbSHu Ziji 
143a3748dbSHu Ziji /* Register Offset of Xenon SDHC self-defined register */
153a3748dbSHu Ziji #define XENON_SYS_CFG_INFO			0x0104
163a3748dbSHu Ziji #define XENON_SLOT_TYPE_SDIO_SHIFT		24
173a3748dbSHu Ziji #define XENON_NR_SUPPORTED_SLOT_MASK		0x7
183a3748dbSHu Ziji 
193a3748dbSHu Ziji #define XENON_SYS_OP_CTRL			0x0108
203a3748dbSHu Ziji #define XENON_AUTO_CLKGATE_DISABLE_MASK		BIT(20)
213a3748dbSHu Ziji #define XENON_SDCLK_IDLEOFF_ENABLE_SHIFT	8
223a3748dbSHu Ziji #define XENON_SLOT_ENABLE_SHIFT			0
233a3748dbSHu Ziji 
243a3748dbSHu Ziji #define XENON_SYS_EXT_OP_CTRL			0x010C
253a3748dbSHu Ziji #define XENON_MASK_CMD_CONFLICT_ERR		BIT(8)
263a3748dbSHu Ziji 
2706c8b667SHu Ziji #define XENON_SLOT_OP_STATUS_CTRL		0x0128
2806c8b667SHu Ziji #define XENON_TUN_CONSECUTIVE_TIMES_SHIFT	16
2906c8b667SHu Ziji #define XENON_TUN_CONSECUTIVE_TIMES_MASK	0x7
3006c8b667SHu Ziji #define XENON_TUN_CONSECUTIVE_TIMES		0x4
3106c8b667SHu Ziji #define XENON_TUNING_STEP_SHIFT			12
3206c8b667SHu Ziji #define XENON_TUNING_STEP_MASK			0xF
3306c8b667SHu Ziji #define XENON_TUNING_STEP_DIVIDER		BIT(6)
3406c8b667SHu Ziji 
3506c8b667SHu Ziji #define XENON_SLOT_EMMC_CTRL			0x0130
36aab6e25aSHu Ziji #define XENON_ENABLE_RESP_STROBE		BIT(25)
3706c8b667SHu Ziji #define XENON_ENABLE_DATA_STROBE		BIT(24)
3806c8b667SHu Ziji 
393a3748dbSHu Ziji #define XENON_SLOT_RETUNING_REQ_CTRL		0x0144
403a3748dbSHu Ziji /* retuning compatible */
413a3748dbSHu Ziji #define XENON_RETUNING_COMPATIBLE		0x1
423a3748dbSHu Ziji 
4306c8b667SHu Ziji #define XENON_SLOT_EXT_PRESENT_STATE		0x014C
4406c8b667SHu Ziji #define XENON_DLL_LOCK_STATE			0x1
4506c8b667SHu Ziji 
4606c8b667SHu Ziji #define XENON_SLOT_DLL_CUR_DLY_VAL		0x0150
4706c8b667SHu Ziji 
483a3748dbSHu Ziji /* Tuning Parameter */
493a3748dbSHu Ziji #define XENON_TMR_RETUN_NO_PRESENT		0xF
503a3748dbSHu Ziji #define XENON_DEF_TUNING_COUNT			0x9
513a3748dbSHu Ziji 
523a3748dbSHu Ziji #define XENON_DEFAULT_SDCLK_FREQ		400000
5306c8b667SHu Ziji #define XENON_LOWEST_SDCLK_FREQ			100000
543a3748dbSHu Ziji 
553a3748dbSHu Ziji /* Xenon specific Mode Select value */
563a3748dbSHu Ziji #define XENON_CTRL_HS200			0x5
573a3748dbSHu Ziji #define XENON_CTRL_HS400			0x6
583a3748dbSHu Ziji 
593a3748dbSHu Ziji struct xenon_priv {
603a3748dbSHu Ziji 	unsigned char	tuning_count;
613a3748dbSHu Ziji 	/* idx of SDHC */
623a3748dbSHu Ziji 	u8		sdhc_id;
633a3748dbSHu Ziji 
643a3748dbSHu Ziji 	/*
653a3748dbSHu Ziji 	 * eMMC/SD/SDIO require different register settings.
663a3748dbSHu Ziji 	 * Xenon driver has to recognize card type
673a3748dbSHu Ziji 	 * before mmc_host->card is not available.
683a3748dbSHu Ziji 	 * This field records the card type during init.
693a3748dbSHu Ziji 	 * It is updated in xenon_init_card().
703a3748dbSHu Ziji 	 *
713a3748dbSHu Ziji 	 * It is only valid during initialization after it is updated.
723a3748dbSHu Ziji 	 * Do not access this variable in normal transfers after
733a3748dbSHu Ziji 	 * initialization completes.
743a3748dbSHu Ziji 	 */
753a3748dbSHu Ziji 	unsigned int	init_card_type;
7606c8b667SHu Ziji 
7706c8b667SHu Ziji 	/*
7806c8b667SHu Ziji 	 * The bus_width, timing, and clock fields in below
7906c8b667SHu Ziji 	 * record the current ios setting of Xenon SDHC.
8006c8b667SHu Ziji 	 * Driver will adjust PHY setting if any change to
8106c8b667SHu Ziji 	 * ios affects PHY timing.
8206c8b667SHu Ziji 	 */
8306c8b667SHu Ziji 	unsigned char	bus_width;
8406c8b667SHu Ziji 	unsigned char	timing;
8506c8b667SHu Ziji 	unsigned int	clock;
86bb16ea17SGregory CLEMENT 	struct clk      *axi_clk;
8706c8b667SHu Ziji 
8806c8b667SHu Ziji 	int		phy_type;
8906c8b667SHu Ziji 	/*
9006c8b667SHu Ziji 	 * Contains board-specific PHY parameters
9106c8b667SHu Ziji 	 * passed from device tree.
9206c8b667SHu Ziji 	 */
9306c8b667SHu Ziji 	void		*phy_params;
9406c8b667SHu Ziji 	struct xenon_emmc_phy_regs *emmc_phy_regs;
95a027b2c5SZhoujie Wu 	bool restore_needed;
963a3748dbSHu Ziji };
973a3748dbSHu Ziji 
9806c8b667SHu Ziji int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios);
9906c8b667SHu Ziji int xenon_phy_parse_dt(struct device_node *np,
10006c8b667SHu Ziji 		       struct sdhci_host *host);
101298269c6SHu Ziji void xenon_soc_pad_ctrl(struct sdhci_host *host,
102298269c6SHu Ziji 			unsigned char signal_voltage);
1033a3748dbSHu Ziji #endif
104