106c8b667SHu Ziji /*
206c8b667SHu Ziji  * PHY support for Xenon SDHC
306c8b667SHu Ziji  *
406c8b667SHu Ziji  * Copyright (C) 2016 Marvell, All Rights Reserved.
506c8b667SHu Ziji  *
606c8b667SHu Ziji  * Author:	Hu Ziji <huziji@marvell.com>
706c8b667SHu Ziji  * Date:	2016-8-24
806c8b667SHu Ziji  *
906c8b667SHu Ziji  * This program is free software; you can redistribute it and/or
1006c8b667SHu Ziji  * modify it under the terms of the GNU General Public License as
1106c8b667SHu Ziji  * published by the Free Software Foundation version 2.
1206c8b667SHu Ziji  */
1306c8b667SHu Ziji 
1406c8b667SHu Ziji #include <linux/slab.h>
1506c8b667SHu Ziji #include <linux/delay.h>
1606c8b667SHu Ziji #include <linux/ktime.h>
1706c8b667SHu Ziji #include <linux/of_address.h>
1806c8b667SHu Ziji 
1906c8b667SHu Ziji #include "sdhci-pltfm.h"
2006c8b667SHu Ziji #include "sdhci-xenon.h"
2106c8b667SHu Ziji 
2206c8b667SHu Ziji /* Register base for eMMC PHY 5.0 Version */
2306c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_REG_BASE		0x0160
2406c8b667SHu Ziji /* Register base for eMMC PHY 5.1 Version */
2506c8b667SHu Ziji #define XENON_EMMC_PHY_REG_BASE			0x0170
2606c8b667SHu Ziji 
2706c8b667SHu Ziji #define XENON_EMMC_PHY_TIMING_ADJUST		XENON_EMMC_PHY_REG_BASE
2806c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_TIMING_ADJUST	XENON_EMMC_5_0_PHY_REG_BASE
2906c8b667SHu Ziji #define XENON_TIMING_ADJUST_SLOW_MODE		BIT(29)
3006c8b667SHu Ziji #define XENON_TIMING_ADJUST_SDIO_MODE		BIT(28)
3106c8b667SHu Ziji #define XENON_SAMPL_INV_QSP_PHASE_SELECT	BIT(18)
3206c8b667SHu Ziji #define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT	18
3306c8b667SHu Ziji #define XENON_PHY_INITIALIZAION			BIT(31)
3406c8b667SHu Ziji #define XENON_WAIT_CYCLE_BEFORE_USING_MASK	0xF
3506c8b667SHu Ziji #define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT	12
3606c8b667SHu Ziji #define XENON_FC_SYNC_EN_DURATION_MASK		0xF
3706c8b667SHu Ziji #define XENON_FC_SYNC_EN_DURATION_SHIFT		8
3806c8b667SHu Ziji #define XENON_FC_SYNC_RST_EN_DURATION_MASK	0xF
3906c8b667SHu Ziji #define XENON_FC_SYNC_RST_EN_DURATION_SHIFT	4
4006c8b667SHu Ziji #define XENON_FC_SYNC_RST_DURATION_MASK		0xF
4106c8b667SHu Ziji #define XENON_FC_SYNC_RST_DURATION_SHIFT	0
4206c8b667SHu Ziji 
4306c8b667SHu Ziji #define XENON_EMMC_PHY_FUNC_CONTROL		(XENON_EMMC_PHY_REG_BASE + 0x4)
4406c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_FUNC_CONTROL		\
4506c8b667SHu Ziji 	(XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
4606c8b667SHu Ziji #define XENON_ASYNC_DDRMODE_MASK		BIT(23)
4706c8b667SHu Ziji #define XENON_ASYNC_DDRMODE_SHIFT		23
4806c8b667SHu Ziji #define XENON_CMD_DDR_MODE			BIT(16)
4906c8b667SHu Ziji #define XENON_DQ_DDR_MODE_SHIFT			8
5006c8b667SHu Ziji #define XENON_DQ_DDR_MODE_MASK			0xFF
5106c8b667SHu Ziji #define XENON_DQ_ASYNC_MODE			BIT(4)
5206c8b667SHu Ziji 
5306c8b667SHu Ziji #define XENON_EMMC_PHY_PAD_CONTROL		(XENON_EMMC_PHY_REG_BASE + 0x8)
5406c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_PAD_CONTROL		\
5506c8b667SHu Ziji 	(XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
5606c8b667SHu Ziji #define XENON_REC_EN_SHIFT			24
5706c8b667SHu Ziji #define XENON_REC_EN_MASK			0xF
5806c8b667SHu Ziji #define XENON_FC_DQ_RECEN			BIT(24)
5906c8b667SHu Ziji #define XENON_FC_CMD_RECEN			BIT(25)
6006c8b667SHu Ziji #define XENON_FC_QSP_RECEN			BIT(26)
6106c8b667SHu Ziji #define XENON_FC_QSN_RECEN			BIT(27)
6206c8b667SHu Ziji #define XENON_OEN_QSN				BIT(28)
6306c8b667SHu Ziji #define XENON_AUTO_RECEN_CTRL			BIT(30)
6406c8b667SHu Ziji #define XENON_FC_ALL_CMOS_RECEIVER		0xF000
6506c8b667SHu Ziji 
6606c8b667SHu Ziji #define XENON_EMMC5_FC_QSP_PD			BIT(18)
6706c8b667SHu Ziji #define XENON_EMMC5_FC_QSP_PU			BIT(22)
6806c8b667SHu Ziji #define XENON_EMMC5_FC_CMD_PD			BIT(17)
6906c8b667SHu Ziji #define XENON_EMMC5_FC_CMD_PU			BIT(21)
7006c8b667SHu Ziji #define XENON_EMMC5_FC_DQ_PD			BIT(16)
7106c8b667SHu Ziji #define XENON_EMMC5_FC_DQ_PU			BIT(20)
7206c8b667SHu Ziji 
7306c8b667SHu Ziji #define XENON_EMMC_PHY_PAD_CONTROL1		(XENON_EMMC_PHY_REG_BASE + 0xC)
7406c8b667SHu Ziji #define XENON_EMMC5_1_FC_QSP_PD			BIT(9)
7506c8b667SHu Ziji #define XENON_EMMC5_1_FC_QSP_PU			BIT(25)
7606c8b667SHu Ziji #define XENON_EMMC5_1_FC_CMD_PD			BIT(8)
7706c8b667SHu Ziji #define XENON_EMMC5_1_FC_CMD_PU			BIT(24)
7806c8b667SHu Ziji #define XENON_EMMC5_1_FC_DQ_PD			0xFF
7906c8b667SHu Ziji #define XENON_EMMC5_1_FC_DQ_PU			(0xFF << 16)
8006c8b667SHu Ziji 
8106c8b667SHu Ziji #define XENON_EMMC_PHY_PAD_CONTROL2		(XENON_EMMC_PHY_REG_BASE + 0x10)
8206c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_PAD_CONTROL2		\
8306c8b667SHu Ziji 	(XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
8406c8b667SHu Ziji #define XENON_ZNR_MASK				0x1F
8506c8b667SHu Ziji #define XENON_ZNR_SHIFT				8
8606c8b667SHu Ziji #define XENON_ZPR_MASK				0x1F
8706c8b667SHu Ziji /* Preferred ZNR and ZPR value vary between different boards.
8806c8b667SHu Ziji  * The specific ZNR and ZPR value should be defined here
8906c8b667SHu Ziji  * according to board actual timing.
9006c8b667SHu Ziji  */
9106c8b667SHu Ziji #define XENON_ZNR_DEF_VALUE			0xF
9206c8b667SHu Ziji #define XENON_ZPR_DEF_VALUE			0xF
9306c8b667SHu Ziji 
9406c8b667SHu Ziji #define XENON_EMMC_PHY_DLL_CONTROL		(XENON_EMMC_PHY_REG_BASE + 0x14)
9506c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_DLL_CONTROL		\
9606c8b667SHu Ziji 	(XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
9706c8b667SHu Ziji #define XENON_DLL_ENABLE			BIT(31)
9806c8b667SHu Ziji #define XENON_DLL_UPDATE_STROBE_5_0		BIT(30)
9906c8b667SHu Ziji #define XENON_DLL_REFCLK_SEL			BIT(30)
10006c8b667SHu Ziji #define XENON_DLL_UPDATE			BIT(23)
10106c8b667SHu Ziji #define XENON_DLL_PHSEL1_SHIFT			24
10206c8b667SHu Ziji #define XENON_DLL_PHSEL0_SHIFT			16
10306c8b667SHu Ziji #define XENON_DLL_PHASE_MASK			0x3F
10406c8b667SHu Ziji #define XENON_DLL_PHASE_90_DEGREE		0x1F
10506c8b667SHu Ziji #define XENON_DLL_FAST_LOCK			BIT(5)
10606c8b667SHu Ziji #define XENON_DLL_GAIN2X			BIT(3)
10706c8b667SHu Ziji #define XENON_DLL_BYPASS_EN			BIT(0)
10806c8b667SHu Ziji 
10906c8b667SHu Ziji #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST	\
11006c8b667SHu Ziji 	(XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
11106c8b667SHu Ziji #define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST	(XENON_EMMC_PHY_REG_BASE + 0x18)
11206c8b667SHu Ziji #define XENON_LOGIC_TIMING_VALUE		0x00AA8977
11306c8b667SHu Ziji 
11406c8b667SHu Ziji /*
11506c8b667SHu Ziji  * List offset of PHY registers and some special register values
11606c8b667SHu Ziji  * in eMMC PHY 5.0 or eMMC PHY 5.1
11706c8b667SHu Ziji  */
11806c8b667SHu Ziji struct xenon_emmc_phy_regs {
11906c8b667SHu Ziji 	/* Offset of Timing Adjust register */
12006c8b667SHu Ziji 	u16 timing_adj;
12106c8b667SHu Ziji 	/* Offset of Func Control register */
12206c8b667SHu Ziji 	u16 func_ctrl;
12306c8b667SHu Ziji 	/* Offset of Pad Control register */
12406c8b667SHu Ziji 	u16 pad_ctrl;
12506c8b667SHu Ziji 	/* Offset of Pad Control register 2 */
12606c8b667SHu Ziji 	u16 pad_ctrl2;
12706c8b667SHu Ziji 	/* Offset of DLL Control register */
12806c8b667SHu Ziji 	u16 dll_ctrl;
12906c8b667SHu Ziji 	/* Offset of Logic Timing Adjust register */
13006c8b667SHu Ziji 	u16 logic_timing_adj;
13106c8b667SHu Ziji 	/* DLL Update Enable bit */
13206c8b667SHu Ziji 	u32 dll_update;
13306c8b667SHu Ziji };
13406c8b667SHu Ziji 
13506c8b667SHu Ziji static const char * const phy_types[] = {
13606c8b667SHu Ziji 	"emmc 5.0 phy",
13706c8b667SHu Ziji 	"emmc 5.1 phy"
13806c8b667SHu Ziji };
13906c8b667SHu Ziji 
14006c8b667SHu Ziji enum xenon_phy_type_enum {
14106c8b667SHu Ziji 	EMMC_5_0_PHY,
14206c8b667SHu Ziji 	EMMC_5_1_PHY,
14306c8b667SHu Ziji 	NR_PHY_TYPES
14406c8b667SHu Ziji };
14506c8b667SHu Ziji 
14606c8b667SHu Ziji static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
14706c8b667SHu Ziji 	.timing_adj	= XENON_EMMC_5_0_PHY_TIMING_ADJUST,
14806c8b667SHu Ziji 	.func_ctrl	= XENON_EMMC_5_0_PHY_FUNC_CONTROL,
14906c8b667SHu Ziji 	.pad_ctrl	= XENON_EMMC_5_0_PHY_PAD_CONTROL,
15006c8b667SHu Ziji 	.pad_ctrl2	= XENON_EMMC_5_0_PHY_PAD_CONTROL2,
15106c8b667SHu Ziji 	.dll_ctrl	= XENON_EMMC_5_0_PHY_DLL_CONTROL,
15206c8b667SHu Ziji 	.logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
15306c8b667SHu Ziji 	.dll_update	= XENON_DLL_UPDATE_STROBE_5_0,
15406c8b667SHu Ziji };
15506c8b667SHu Ziji 
15606c8b667SHu Ziji static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
15706c8b667SHu Ziji 	.timing_adj	= XENON_EMMC_PHY_TIMING_ADJUST,
15806c8b667SHu Ziji 	.func_ctrl	= XENON_EMMC_PHY_FUNC_CONTROL,
15906c8b667SHu Ziji 	.pad_ctrl	= XENON_EMMC_PHY_PAD_CONTROL,
16006c8b667SHu Ziji 	.pad_ctrl2	= XENON_EMMC_PHY_PAD_CONTROL2,
16106c8b667SHu Ziji 	.dll_ctrl	= XENON_EMMC_PHY_DLL_CONTROL,
16206c8b667SHu Ziji 	.logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
16306c8b667SHu Ziji 	.dll_update	= XENON_DLL_UPDATE,
16406c8b667SHu Ziji };
16506c8b667SHu Ziji 
16606c8b667SHu Ziji /*
16706c8b667SHu Ziji  * eMMC PHY configuration and operations
16806c8b667SHu Ziji  */
16906c8b667SHu Ziji struct xenon_emmc_phy_params {
17006c8b667SHu Ziji 	bool	slow_mode;
17106c8b667SHu Ziji 
17206c8b667SHu Ziji 	u8	znr;
17306c8b667SHu Ziji 	u8	zpr;
17406c8b667SHu Ziji 
17506c8b667SHu Ziji 	/* Nr of consecutive Sampling Points of a Valid Sampling Window */
17606c8b667SHu Ziji 	u8	nr_tun_times;
17706c8b667SHu Ziji 	/* Divider for calculating Tuning Step */
17806c8b667SHu Ziji 	u8	tun_step_divider;
17906c8b667SHu Ziji };
18006c8b667SHu Ziji 
18106c8b667SHu Ziji static int xenon_alloc_emmc_phy(struct sdhci_host *host)
18206c8b667SHu Ziji {
18306c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
18406c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
18506c8b667SHu Ziji 	struct xenon_emmc_phy_params *params;
18606c8b667SHu Ziji 
18706c8b667SHu Ziji 	params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
18806c8b667SHu Ziji 	if (!params)
18906c8b667SHu Ziji 		return -ENOMEM;
19006c8b667SHu Ziji 
19106c8b667SHu Ziji 	priv->phy_params = params;
19206c8b667SHu Ziji 	if (priv->phy_type == EMMC_5_0_PHY)
19306c8b667SHu Ziji 		priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
19406c8b667SHu Ziji 	else
19506c8b667SHu Ziji 		priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
19606c8b667SHu Ziji 
19706c8b667SHu Ziji 	return 0;
19806c8b667SHu Ziji }
19906c8b667SHu Ziji 
20006c8b667SHu Ziji /*
20106c8b667SHu Ziji  * eMMC 5.0/5.1 PHY init/re-init.
20206c8b667SHu Ziji  * eMMC PHY init should be executed after:
20306c8b667SHu Ziji  * 1. SDCLK frequency changes.
20406c8b667SHu Ziji  * 2. SDCLK is stopped and re-enabled.
20506c8b667SHu Ziji  * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
20606c8b667SHu Ziji  * are changed
20706c8b667SHu Ziji  */
20806c8b667SHu Ziji static int xenon_emmc_phy_init(struct sdhci_host *host)
20906c8b667SHu Ziji {
21006c8b667SHu Ziji 	u32 reg;
21106c8b667SHu Ziji 	u32 wait, clock;
21206c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
21306c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
21406c8b667SHu Ziji 	struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
21506c8b667SHu Ziji 
21606c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->timing_adj);
21706c8b667SHu Ziji 	reg |= XENON_PHY_INITIALIZAION;
21806c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->timing_adj);
21906c8b667SHu Ziji 
22006c8b667SHu Ziji 	/* Add duration of FC_SYNC_RST */
22106c8b667SHu Ziji 	wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
22206c8b667SHu Ziji 			XENON_FC_SYNC_RST_DURATION_MASK);
22306c8b667SHu Ziji 	/* Add interval between FC_SYNC_EN and FC_SYNC_RST */
22406c8b667SHu Ziji 	wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
22506c8b667SHu Ziji 			XENON_FC_SYNC_RST_EN_DURATION_MASK);
22606c8b667SHu Ziji 	/* Add duration of asserting FC_SYNC_EN */
22706c8b667SHu Ziji 	wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
22806c8b667SHu Ziji 			XENON_FC_SYNC_EN_DURATION_MASK);
22906c8b667SHu Ziji 	/* Add duration of waiting for PHY */
23006c8b667SHu Ziji 	wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
23106c8b667SHu Ziji 			XENON_WAIT_CYCLE_BEFORE_USING_MASK);
23206c8b667SHu Ziji 	/* 4 additional bus clock and 4 AXI bus clock are required */
23306c8b667SHu Ziji 	wait += 8;
23406c8b667SHu Ziji 	wait <<= 20;
23506c8b667SHu Ziji 
23606c8b667SHu Ziji 	clock = host->clock;
23706c8b667SHu Ziji 	if (!clock)
23806c8b667SHu Ziji 		/* Use the possibly slowest bus frequency value */
23906c8b667SHu Ziji 		clock = XENON_LOWEST_SDCLK_FREQ;
24006c8b667SHu Ziji 	/* get the wait time */
24106c8b667SHu Ziji 	wait /= clock;
24206c8b667SHu Ziji 	wait++;
24306c8b667SHu Ziji 	/* wait for host eMMC PHY init completes */
24406c8b667SHu Ziji 	udelay(wait);
24506c8b667SHu Ziji 
24606c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->timing_adj);
24706c8b667SHu Ziji 	reg &= XENON_PHY_INITIALIZAION;
24806c8b667SHu Ziji 	if (reg) {
24906c8b667SHu Ziji 		dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
25006c8b667SHu Ziji 			wait);
25106c8b667SHu Ziji 		return -ETIMEDOUT;
25206c8b667SHu Ziji 	}
25306c8b667SHu Ziji 
25406c8b667SHu Ziji 	return 0;
25506c8b667SHu Ziji }
25606c8b667SHu Ziji 
25706c8b667SHu Ziji /*
25806c8b667SHu Ziji  * Enable eMMC PHY HW DLL
25906c8b667SHu Ziji  * DLL should be enabled and stable before HS200/SDR104 tuning,
26006c8b667SHu Ziji  * and before HS400 data strobe setting.
26106c8b667SHu Ziji  */
26206c8b667SHu Ziji static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
26306c8b667SHu Ziji {
26406c8b667SHu Ziji 	u32 reg;
26506c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
26606c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
26706c8b667SHu Ziji 	struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
26806c8b667SHu Ziji 	ktime_t timeout;
26906c8b667SHu Ziji 
27006c8b667SHu Ziji 	if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
27106c8b667SHu Ziji 		return -EINVAL;
27206c8b667SHu Ziji 
27306c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->dll_ctrl);
27406c8b667SHu Ziji 	if (reg & XENON_DLL_ENABLE)
27506c8b667SHu Ziji 		return 0;
27606c8b667SHu Ziji 
27706c8b667SHu Ziji 	/* Enable DLL */
27806c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->dll_ctrl);
27906c8b667SHu Ziji 	reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
28006c8b667SHu Ziji 
28106c8b667SHu Ziji 	/*
28206c8b667SHu Ziji 	 * Set Phase as 90 degree, which is most common value.
28306c8b667SHu Ziji 	 * Might set another value if necessary.
28406c8b667SHu Ziji 	 * The granularity is 1 degree.
28506c8b667SHu Ziji 	 */
28606c8b667SHu Ziji 	reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
28706c8b667SHu Ziji 		 (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
28806c8b667SHu Ziji 	reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
28906c8b667SHu Ziji 		(XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
29006c8b667SHu Ziji 
29106c8b667SHu Ziji 	reg &= ~XENON_DLL_BYPASS_EN;
29206c8b667SHu Ziji 	reg |= phy_regs->dll_update;
29306c8b667SHu Ziji 	if (priv->phy_type == EMMC_5_1_PHY)
29406c8b667SHu Ziji 		reg &= ~XENON_DLL_REFCLK_SEL;
29506c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->dll_ctrl);
29606c8b667SHu Ziji 
29706c8b667SHu Ziji 	/* Wait max 32 ms */
29806c8b667SHu Ziji 	timeout = ktime_add_ms(ktime_get(), 32);
29906c8b667SHu Ziji 	while (!(sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
30006c8b667SHu Ziji 		XENON_DLL_LOCK_STATE)) {
30106c8b667SHu Ziji 		if (ktime_after(ktime_get(), timeout)) {
30206c8b667SHu Ziji 			dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
30306c8b667SHu Ziji 			return -ETIMEDOUT;
30406c8b667SHu Ziji 		}
30506c8b667SHu Ziji 		udelay(100);
30606c8b667SHu Ziji 	}
30706c8b667SHu Ziji 	return 0;
30806c8b667SHu Ziji }
30906c8b667SHu Ziji 
31006c8b667SHu Ziji /*
31106c8b667SHu Ziji  * Config to eMMC PHY to prepare for tuning.
31206c8b667SHu Ziji  * Enable HW DLL and set the TUNING_STEP
31306c8b667SHu Ziji  */
31406c8b667SHu Ziji static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
31506c8b667SHu Ziji {
31606c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
31706c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
31806c8b667SHu Ziji 	struct xenon_emmc_phy_params *params = priv->phy_params;
31906c8b667SHu Ziji 	u32 reg, tuning_step;
32006c8b667SHu Ziji 	int ret;
32106c8b667SHu Ziji 
32206c8b667SHu Ziji 	if (host->clock <= MMC_HIGH_52_MAX_DTR)
32306c8b667SHu Ziji 		return -EINVAL;
32406c8b667SHu Ziji 
32506c8b667SHu Ziji 	ret = xenon_emmc_phy_enable_dll(host);
32606c8b667SHu Ziji 	if (ret)
32706c8b667SHu Ziji 		return ret;
32806c8b667SHu Ziji 
32906c8b667SHu Ziji 	/* Achieve TUNING_STEP with HW DLL help */
33006c8b667SHu Ziji 	reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
33106c8b667SHu Ziji 	tuning_step = reg / params->tun_step_divider;
33206c8b667SHu Ziji 	if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
33306c8b667SHu Ziji 		dev_warn(mmc_dev(host->mmc),
33406c8b667SHu Ziji 			 "HS200 TUNING_STEP %d is larger than MAX value\n",
33506c8b667SHu Ziji 			 tuning_step);
33606c8b667SHu Ziji 		tuning_step = XENON_TUNING_STEP_MASK;
33706c8b667SHu Ziji 	}
33806c8b667SHu Ziji 
33906c8b667SHu Ziji 	/* Set TUNING_STEP for later tuning */
34006c8b667SHu Ziji 	reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
34106c8b667SHu Ziji 	reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
34206c8b667SHu Ziji 		 XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
34306c8b667SHu Ziji 	reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
34406c8b667SHu Ziji 	reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
34506c8b667SHu Ziji 	reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
34606c8b667SHu Ziji 	sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
34706c8b667SHu Ziji 
34806c8b667SHu Ziji 	return 0;
34906c8b667SHu Ziji }
35006c8b667SHu Ziji 
35106c8b667SHu Ziji static void xenon_emmc_phy_disable_data_strobe(struct sdhci_host *host)
35206c8b667SHu Ziji {
35306c8b667SHu Ziji 	u32 reg;
35406c8b667SHu Ziji 
35506c8b667SHu Ziji 	/* Disable SDHC Data Strobe */
35606c8b667SHu Ziji 	reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
35706c8b667SHu Ziji 	reg &= ~XENON_ENABLE_DATA_STROBE;
35806c8b667SHu Ziji 	sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
35906c8b667SHu Ziji }
36006c8b667SHu Ziji 
36106c8b667SHu Ziji /* Set HS400 Data Strobe */
36206c8b667SHu Ziji static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
36306c8b667SHu Ziji {
36406c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
36506c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
36606c8b667SHu Ziji 	u32 reg;
36706c8b667SHu Ziji 
36806c8b667SHu Ziji 	if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
36906c8b667SHu Ziji 		return;
37006c8b667SHu Ziji 
37106c8b667SHu Ziji 	if (host->clock <= MMC_HIGH_52_MAX_DTR)
37206c8b667SHu Ziji 		return;
37306c8b667SHu Ziji 
37406c8b667SHu Ziji 	dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
37506c8b667SHu Ziji 
37606c8b667SHu Ziji 	xenon_emmc_phy_enable_dll(host);
37706c8b667SHu Ziji 
37806c8b667SHu Ziji 	/* Enable SDHC Data Strobe */
37906c8b667SHu Ziji 	reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
38006c8b667SHu Ziji 	reg |= XENON_ENABLE_DATA_STROBE;
38106c8b667SHu Ziji 	sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
38206c8b667SHu Ziji 
38306c8b667SHu Ziji 	/* Set Data Strobe Pull down */
38406c8b667SHu Ziji 	if (priv->phy_type == EMMC_5_0_PHY) {
38506c8b667SHu Ziji 		reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
38606c8b667SHu Ziji 		reg |= XENON_EMMC5_FC_QSP_PD;
38706c8b667SHu Ziji 		reg &= ~XENON_EMMC5_FC_QSP_PU;
38806c8b667SHu Ziji 		sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
38906c8b667SHu Ziji 	} else {
39006c8b667SHu Ziji 		reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
39106c8b667SHu Ziji 		reg |= XENON_EMMC5_1_FC_QSP_PD;
39206c8b667SHu Ziji 		reg &= ~XENON_EMMC5_1_FC_QSP_PU;
39306c8b667SHu Ziji 		sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
39406c8b667SHu Ziji 	}
39506c8b667SHu Ziji }
39606c8b667SHu Ziji 
39706c8b667SHu Ziji /*
39806c8b667SHu Ziji  * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
39906c8b667SHu Ziji  * in SDR mode, enable Slow Mode to bypass eMMC PHY.
40006c8b667SHu Ziji  * SDIO slower SDR mode also requires Slow Mode.
40106c8b667SHu Ziji  *
40206c8b667SHu Ziji  * If Slow Mode is enabled, return true.
40306c8b667SHu Ziji  * Otherwise, return false.
40406c8b667SHu Ziji  */
40506c8b667SHu Ziji static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
40606c8b667SHu Ziji 				     unsigned char timing)
40706c8b667SHu Ziji {
40806c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
40906c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
41006c8b667SHu Ziji 	struct xenon_emmc_phy_params *params = priv->phy_params;
41106c8b667SHu Ziji 	struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
41206c8b667SHu Ziji 	u32 reg;
41306c8b667SHu Ziji 	int ret;
41406c8b667SHu Ziji 
41506c8b667SHu Ziji 	if (host->clock > MMC_HIGH_52_MAX_DTR)
41606c8b667SHu Ziji 		return false;
41706c8b667SHu Ziji 
41806c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->timing_adj);
41906c8b667SHu Ziji 	/* When in slower SDR mode, enable Slow Mode for SDIO
42006c8b667SHu Ziji 	 * or when Slow Mode flag is set
42106c8b667SHu Ziji 	 */
42206c8b667SHu Ziji 	switch (timing) {
42306c8b667SHu Ziji 	case MMC_TIMING_LEGACY:
42406c8b667SHu Ziji 		/*
42506c8b667SHu Ziji 		 * If Slow Mode is required, enable Slow Mode by default
42606c8b667SHu Ziji 		 * in early init phase to avoid any potential issue.
42706c8b667SHu Ziji 		 */
42806c8b667SHu Ziji 		if (params->slow_mode) {
42906c8b667SHu Ziji 			reg |= XENON_TIMING_ADJUST_SLOW_MODE;
43006c8b667SHu Ziji 			ret = true;
43106c8b667SHu Ziji 		} else {
43206c8b667SHu Ziji 			reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
43306c8b667SHu Ziji 			ret = false;
43406c8b667SHu Ziji 		}
43506c8b667SHu Ziji 		break;
43606c8b667SHu Ziji 	case MMC_TIMING_UHS_SDR25:
43706c8b667SHu Ziji 	case MMC_TIMING_UHS_SDR12:
43806c8b667SHu Ziji 	case MMC_TIMING_SD_HS:
43906c8b667SHu Ziji 	case MMC_TIMING_MMC_HS:
44006c8b667SHu Ziji 		if ((priv->init_card_type == MMC_TYPE_SDIO) ||
44106c8b667SHu Ziji 		    params->slow_mode) {
44206c8b667SHu Ziji 			reg |= XENON_TIMING_ADJUST_SLOW_MODE;
44306c8b667SHu Ziji 			ret = true;
44406c8b667SHu Ziji 			break;
44506c8b667SHu Ziji 		}
44606c8b667SHu Ziji 	default:
44706c8b667SHu Ziji 		reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
44806c8b667SHu Ziji 		ret = false;
44906c8b667SHu Ziji 	}
45006c8b667SHu Ziji 
45106c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->timing_adj);
45206c8b667SHu Ziji 	return ret;
45306c8b667SHu Ziji }
45406c8b667SHu Ziji 
45506c8b667SHu Ziji /*
45606c8b667SHu Ziji  * Set-up eMMC 5.0/5.1 PHY.
45706c8b667SHu Ziji  * Specific configuration depends on the current speed mode in use.
45806c8b667SHu Ziji  */
45906c8b667SHu Ziji static void xenon_emmc_phy_set(struct sdhci_host *host,
46006c8b667SHu Ziji 			       unsigned char timing)
46106c8b667SHu Ziji {
46206c8b667SHu Ziji 	u32 reg;
46306c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
46406c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
46506c8b667SHu Ziji 	struct xenon_emmc_phy_params *params = priv->phy_params;
46606c8b667SHu Ziji 	struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
46706c8b667SHu Ziji 
46806c8b667SHu Ziji 	dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
46906c8b667SHu Ziji 
47006c8b667SHu Ziji 	/* Setup pad, set bit[28] and bits[26:24] */
47106c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->pad_ctrl);
47206c8b667SHu Ziji 	reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
47306c8b667SHu Ziji 		XENON_FC_QSP_RECEN | XENON_OEN_QSN);
47406c8b667SHu Ziji 	/* All FC_XX_RECEIVCE should be set as CMOS Type */
47506c8b667SHu Ziji 	reg |= XENON_FC_ALL_CMOS_RECEIVER;
47606c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->pad_ctrl);
47706c8b667SHu Ziji 
47806c8b667SHu Ziji 	/* Set CMD and DQ Pull Up */
47906c8b667SHu Ziji 	if (priv->phy_type == EMMC_5_0_PHY) {
48006c8b667SHu Ziji 		reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
48106c8b667SHu Ziji 		reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
48206c8b667SHu Ziji 		reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
48306c8b667SHu Ziji 		sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
48406c8b667SHu Ziji 	} else {
48506c8b667SHu Ziji 		reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
48606c8b667SHu Ziji 		reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
48706c8b667SHu Ziji 		reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
48806c8b667SHu Ziji 		sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
48906c8b667SHu Ziji 	}
49006c8b667SHu Ziji 
49106c8b667SHu Ziji 	if (timing == MMC_TIMING_LEGACY) {
49206c8b667SHu Ziji 		xenon_emmc_phy_slow_mode(host, timing);
49306c8b667SHu Ziji 		goto phy_init;
49406c8b667SHu Ziji 	}
49506c8b667SHu Ziji 
49606c8b667SHu Ziji 	/*
49706c8b667SHu Ziji 	 * If SDIO card, set SDIO Mode
49806c8b667SHu Ziji 	 * Otherwise, clear SDIO Mode
49906c8b667SHu Ziji 	 */
50006c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->timing_adj);
50106c8b667SHu Ziji 	if (priv->init_card_type == MMC_TYPE_SDIO)
50206c8b667SHu Ziji 		reg |= XENON_TIMING_ADJUST_SDIO_MODE;
50306c8b667SHu Ziji 	else
50406c8b667SHu Ziji 		reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
50506c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->timing_adj);
50606c8b667SHu Ziji 
50706c8b667SHu Ziji 	if (xenon_emmc_phy_slow_mode(host, timing))
50806c8b667SHu Ziji 		goto phy_init;
50906c8b667SHu Ziji 
51006c8b667SHu Ziji 	/*
51106c8b667SHu Ziji 	 * Set preferred ZNR and ZPR value
51206c8b667SHu Ziji 	 * The ZNR and ZPR value vary between different boards.
51306c8b667SHu Ziji 	 * Define them both in sdhci-xenon-emmc-phy.h.
51406c8b667SHu Ziji 	 */
51506c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->pad_ctrl2);
51606c8b667SHu Ziji 	reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
51706c8b667SHu Ziji 	reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
51806c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->pad_ctrl2);
51906c8b667SHu Ziji 
52006c8b667SHu Ziji 	/*
52106c8b667SHu Ziji 	 * When setting EMMC_PHY_FUNC_CONTROL register,
52206c8b667SHu Ziji 	 * SD clock should be disabled
52306c8b667SHu Ziji 	 */
52406c8b667SHu Ziji 	reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
52506c8b667SHu Ziji 	reg &= ~SDHCI_CLOCK_CARD_EN;
52606c8b667SHu Ziji 	sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
52706c8b667SHu Ziji 
52806c8b667SHu Ziji 	reg = sdhci_readl(host, phy_regs->func_ctrl);
52906c8b667SHu Ziji 	switch (timing) {
53006c8b667SHu Ziji 	case MMC_TIMING_MMC_HS400:
53106c8b667SHu Ziji 		reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
53206c8b667SHu Ziji 		       XENON_CMD_DDR_MODE;
53306c8b667SHu Ziji 		reg &= ~XENON_DQ_ASYNC_MODE;
53406c8b667SHu Ziji 		break;
53506c8b667SHu Ziji 	case MMC_TIMING_UHS_DDR50:
53606c8b667SHu Ziji 	case MMC_TIMING_MMC_DDR52:
53706c8b667SHu Ziji 		reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
53806c8b667SHu Ziji 		       XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
53906c8b667SHu Ziji 		break;
54006c8b667SHu Ziji 	default:
54106c8b667SHu Ziji 		reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
54206c8b667SHu Ziji 			 XENON_CMD_DDR_MODE);
54306c8b667SHu Ziji 		reg |= XENON_DQ_ASYNC_MODE;
54406c8b667SHu Ziji 	}
54506c8b667SHu Ziji 	sdhci_writel(host, reg, phy_regs->func_ctrl);
54606c8b667SHu Ziji 
54706c8b667SHu Ziji 	/* Enable bus clock */
54806c8b667SHu Ziji 	reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
54906c8b667SHu Ziji 	reg |= SDHCI_CLOCK_CARD_EN;
55006c8b667SHu Ziji 	sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
55106c8b667SHu Ziji 
55206c8b667SHu Ziji 	if (timing == MMC_TIMING_MMC_HS400)
55306c8b667SHu Ziji 		/* Hardware team recommend a value for HS400 */
55406c8b667SHu Ziji 		sdhci_writel(host, XENON_LOGIC_TIMING_VALUE,
55506c8b667SHu Ziji 			     phy_regs->logic_timing_adj);
55606c8b667SHu Ziji 	else
55706c8b667SHu Ziji 		xenon_emmc_phy_disable_data_strobe(host);
55806c8b667SHu Ziji 
55906c8b667SHu Ziji phy_init:
56006c8b667SHu Ziji 	xenon_emmc_phy_init(host);
56106c8b667SHu Ziji 
56206c8b667SHu Ziji 	dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
56306c8b667SHu Ziji }
56406c8b667SHu Ziji 
56506c8b667SHu Ziji static int xenon_emmc_phy_parse_param_dt(struct sdhci_host *host,
56606c8b667SHu Ziji 					 struct device_node *np,
56706c8b667SHu Ziji 					 struct xenon_emmc_phy_params *params)
56806c8b667SHu Ziji {
56906c8b667SHu Ziji 	u32 value;
57006c8b667SHu Ziji 
57106c8b667SHu Ziji 	params->slow_mode = false;
57206c8b667SHu Ziji 	if (of_property_read_bool(np, "marvell,xenon-phy-slow-mode"))
57306c8b667SHu Ziji 		params->slow_mode = true;
57406c8b667SHu Ziji 
57506c8b667SHu Ziji 	params->znr = XENON_ZNR_DEF_VALUE;
57606c8b667SHu Ziji 	if (!of_property_read_u32(np, "marvell,xenon-phy-znr", &value))
57706c8b667SHu Ziji 		params->znr = value & XENON_ZNR_MASK;
57806c8b667SHu Ziji 
57906c8b667SHu Ziji 	params->zpr = XENON_ZPR_DEF_VALUE;
58006c8b667SHu Ziji 	if (!of_property_read_u32(np, "marvell,xenon-phy-zpr", &value))
58106c8b667SHu Ziji 		params->zpr = value & XENON_ZPR_MASK;
58206c8b667SHu Ziji 
58306c8b667SHu Ziji 	params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
58406c8b667SHu Ziji 	if (!of_property_read_u32(np, "marvell,xenon-phy-nr-success-tun",
58506c8b667SHu Ziji 				  &value))
58606c8b667SHu Ziji 		params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
58706c8b667SHu Ziji 
58806c8b667SHu Ziji 	params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
58906c8b667SHu Ziji 	if (!of_property_read_u32(np, "marvell,xenon-phy-tun-step-divider",
59006c8b667SHu Ziji 				  &value))
59106c8b667SHu Ziji 		params->tun_step_divider = value & 0xFF;
59206c8b667SHu Ziji 
59306c8b667SHu Ziji 	return 0;
59406c8b667SHu Ziji }
59506c8b667SHu Ziji 
59606c8b667SHu Ziji /*
59706c8b667SHu Ziji  * Setting PHY when card is working in High Speed Mode.
59806c8b667SHu Ziji  * HS400 set data strobe line.
59906c8b667SHu Ziji  * HS200/SDR104 set tuning config to prepare for tuning.
60006c8b667SHu Ziji  */
60106c8b667SHu Ziji static int xenon_hs_delay_adj(struct sdhci_host *host)
60206c8b667SHu Ziji {
60306c8b667SHu Ziji 	int ret = 0;
60406c8b667SHu Ziji 
60506c8b667SHu Ziji 	if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
60606c8b667SHu Ziji 		return -EINVAL;
60706c8b667SHu Ziji 
60806c8b667SHu Ziji 	switch (host->timing) {
60906c8b667SHu Ziji 	case MMC_TIMING_MMC_HS400:
61006c8b667SHu Ziji 		xenon_emmc_phy_strobe_delay_adj(host);
61106c8b667SHu Ziji 		return 0;
61206c8b667SHu Ziji 	case MMC_TIMING_MMC_HS200:
61306c8b667SHu Ziji 	case MMC_TIMING_UHS_SDR104:
61406c8b667SHu Ziji 		return xenon_emmc_phy_config_tuning(host);
61506c8b667SHu Ziji 	case MMC_TIMING_MMC_DDR52:
61606c8b667SHu Ziji 	case MMC_TIMING_UHS_DDR50:
61706c8b667SHu Ziji 		/*
61806c8b667SHu Ziji 		 * DDR Mode requires driver to scan Sampling Fixed Delay Line,
61906c8b667SHu Ziji 		 * to find out a perfect operation sampling point.
62006c8b667SHu Ziji 		 * It is hard to implement such a scan in host driver
62106c8b667SHu Ziji 		 * since initiating commands by host driver is not safe.
62206c8b667SHu Ziji 		 * Thus so far just keep PHY Sampling Fixed Delay in
62306c8b667SHu Ziji 		 * default value of DDR mode.
62406c8b667SHu Ziji 		 *
62506c8b667SHu Ziji 		 * If any timing issue occurs in DDR mode on Marvell products,
62606c8b667SHu Ziji 		 * please contact maintainer for internal support in Marvell.
62706c8b667SHu Ziji 		 */
62806c8b667SHu Ziji 		dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
62906c8b667SHu Ziji 		return 0;
63006c8b667SHu Ziji 	}
63106c8b667SHu Ziji 
63206c8b667SHu Ziji 	return ret;
63306c8b667SHu Ziji }
63406c8b667SHu Ziji 
63506c8b667SHu Ziji /*
63606c8b667SHu Ziji  * Adjust PHY setting.
63706c8b667SHu Ziji  * PHY setting should be adjusted when SDCLK frequency, Bus Width
63806c8b667SHu Ziji  * or Speed Mode is changed.
63906c8b667SHu Ziji  * Additional config are required when card is working in High Speed mode,
64006c8b667SHu Ziji  * after leaving Legacy Mode.
64106c8b667SHu Ziji  */
64206c8b667SHu Ziji int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
64306c8b667SHu Ziji {
64406c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
64506c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
64606c8b667SHu Ziji 	int ret = 0;
64706c8b667SHu Ziji 
64806c8b667SHu Ziji 	if (!host->clock) {
64906c8b667SHu Ziji 		priv->clock = 0;
65006c8b667SHu Ziji 		return 0;
65106c8b667SHu Ziji 	}
65206c8b667SHu Ziji 
65306c8b667SHu Ziji 	/*
65406c8b667SHu Ziji 	 * The timing, frequency or bus width is changed,
65506c8b667SHu Ziji 	 * better to set eMMC PHY based on current setting
65606c8b667SHu Ziji 	 * and adjust Xenon SDHC delay.
65706c8b667SHu Ziji 	 */
65806c8b667SHu Ziji 	if ((host->clock == priv->clock) &&
65906c8b667SHu Ziji 	    (ios->bus_width == priv->bus_width) &&
66006c8b667SHu Ziji 	    (ios->timing == priv->timing))
66106c8b667SHu Ziji 		return 0;
66206c8b667SHu Ziji 
66306c8b667SHu Ziji 	xenon_emmc_phy_set(host, ios->timing);
66406c8b667SHu Ziji 
66506c8b667SHu Ziji 	/* Update the record */
66606c8b667SHu Ziji 	priv->bus_width = ios->bus_width;
66706c8b667SHu Ziji 
66806c8b667SHu Ziji 	priv->timing = ios->timing;
66906c8b667SHu Ziji 	priv->clock = host->clock;
67006c8b667SHu Ziji 
67106c8b667SHu Ziji 	/* Legacy mode is a special case */
67206c8b667SHu Ziji 	if (ios->timing == MMC_TIMING_LEGACY)
67306c8b667SHu Ziji 		return 0;
67406c8b667SHu Ziji 
67506c8b667SHu Ziji 	if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
67606c8b667SHu Ziji 		ret = xenon_hs_delay_adj(host);
67706c8b667SHu Ziji 	return ret;
67806c8b667SHu Ziji }
67906c8b667SHu Ziji 
68006c8b667SHu Ziji void xenon_clean_phy(struct sdhci_host *host)
68106c8b667SHu Ziji {
68206c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
68306c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
68406c8b667SHu Ziji 
68506c8b667SHu Ziji 	kfree(priv->phy_params);
68606c8b667SHu Ziji }
68706c8b667SHu Ziji 
68806c8b667SHu Ziji static int xenon_add_phy(struct device_node *np, struct sdhci_host *host,
68906c8b667SHu Ziji 			 const char *phy_name)
69006c8b667SHu Ziji {
69106c8b667SHu Ziji 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
69206c8b667SHu Ziji 	struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
69306c8b667SHu Ziji 	int i, ret;
69406c8b667SHu Ziji 
69506c8b667SHu Ziji 	for (i = 0; i < NR_PHY_TYPES; i++) {
69606c8b667SHu Ziji 		if (!strcmp(phy_name, phy_types[i])) {
69706c8b667SHu Ziji 			priv->phy_type = i;
69806c8b667SHu Ziji 			break;
69906c8b667SHu Ziji 		}
70006c8b667SHu Ziji 	}
70106c8b667SHu Ziji 	if (i == NR_PHY_TYPES) {
70206c8b667SHu Ziji 		dev_err(mmc_dev(host->mmc),
70306c8b667SHu Ziji 			"Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
70406c8b667SHu Ziji 			phy_name);
70506c8b667SHu Ziji 		priv->phy_type = EMMC_5_1_PHY;
70606c8b667SHu Ziji 	}
70706c8b667SHu Ziji 
70806c8b667SHu Ziji 	ret = xenon_alloc_emmc_phy(host);
70906c8b667SHu Ziji 	if (ret)
71006c8b667SHu Ziji 		return ret;
71106c8b667SHu Ziji 
71206c8b667SHu Ziji 	ret = xenon_emmc_phy_parse_param_dt(host, np, priv->phy_params);
71306c8b667SHu Ziji 	if (ret)
71406c8b667SHu Ziji 		xenon_clean_phy(host);
71506c8b667SHu Ziji 
71606c8b667SHu Ziji 	return ret;
71706c8b667SHu Ziji }
71806c8b667SHu Ziji 
71906c8b667SHu Ziji int xenon_phy_parse_dt(struct device_node *np, struct sdhci_host *host)
72006c8b667SHu Ziji {
72106c8b667SHu Ziji 	const char *phy_type = NULL;
72206c8b667SHu Ziji 
72306c8b667SHu Ziji 	if (!of_property_read_string(np, "marvell,xenon-phy-type", &phy_type))
72406c8b667SHu Ziji 		return xenon_add_phy(np, host, phy_type);
72506c8b667SHu Ziji 
72606c8b667SHu Ziji 	return xenon_add_phy(np, host, "emmc 5.1 phy");
72706c8b667SHu Ziji }
728