xref: /openbmc/linux/drivers/mmc/host/sdhci-s3c.c (revision d5e9c02c)
10d1bb41aSBen Dooks /* linux/drivers/mmc/host/sdhci-s3c.c
20d1bb41aSBen Dooks  *
30d1bb41aSBen Dooks  * Copyright 2008 Openmoko Inc.
40d1bb41aSBen Dooks  * Copyright 2008 Simtec Electronics
50d1bb41aSBen Dooks  *      Ben Dooks <ben@simtec.co.uk>
60d1bb41aSBen Dooks  *      http://armlinux.simtec.co.uk/
70d1bb41aSBen Dooks  *
80d1bb41aSBen Dooks  * SDHCI (HSMMC) support for Samsung SoC
90d1bb41aSBen Dooks  *
100d1bb41aSBen Dooks  * This program is free software; you can redistribute it and/or modify
110d1bb41aSBen Dooks  * it under the terms of the GNU General Public License version 2 as
120d1bb41aSBen Dooks  * published by the Free Software Foundation.
130d1bb41aSBen Dooks  */
140d1bb41aSBen Dooks 
150d1bb41aSBen Dooks #include <linux/delay.h>
160d1bb41aSBen Dooks #include <linux/dma-mapping.h>
170d1bb41aSBen Dooks #include <linux/platform_device.h>
185a0e3ad6STejun Heo #include <linux/slab.h>
190d1bb41aSBen Dooks #include <linux/clk.h>
200d1bb41aSBen Dooks #include <linux/io.h>
2117866e14SMarek Szyprowski #include <linux/gpio.h>
2255156d24SMark Brown #include <linux/module.h>
23d5e9c02cSMark Brown #include <linux/of.h>
24d5e9c02cSMark Brown #include <linux/of_gpio.h>
25d5e9c02cSMark Brown #include <linux/pm.h>
260d1bb41aSBen Dooks 
270d1bb41aSBen Dooks #include <linux/mmc/host.h>
280d1bb41aSBen Dooks 
290d1bb41aSBen Dooks #include <plat/sdhci.h>
300d1bb41aSBen Dooks #include <plat/regs-sdhci.h>
310d1bb41aSBen Dooks 
320d1bb41aSBen Dooks #include "sdhci.h"
330d1bb41aSBen Dooks 
340d1bb41aSBen Dooks #define MAX_BUS_CLK	(4)
350d1bb41aSBen Dooks 
360d1bb41aSBen Dooks /**
370d1bb41aSBen Dooks  * struct sdhci_s3c - S3C SDHCI instance
380d1bb41aSBen Dooks  * @host: The SDHCI host created
390d1bb41aSBen Dooks  * @pdev: The platform device we where created from.
400d1bb41aSBen Dooks  * @ioarea: The resource created when we claimed the IO area.
410d1bb41aSBen Dooks  * @pdata: The platform data for this controller.
420d1bb41aSBen Dooks  * @cur_clk: The index of the current bus clock.
430d1bb41aSBen Dooks  * @clk_io: The clock for the internal bus interface.
440d1bb41aSBen Dooks  * @clk_bus: The clocks that are available for the SD/MMC bus clock.
450d1bb41aSBen Dooks  */
460d1bb41aSBen Dooks struct sdhci_s3c {
470d1bb41aSBen Dooks 	struct sdhci_host	*host;
480d1bb41aSBen Dooks 	struct platform_device	*pdev;
490d1bb41aSBen Dooks 	struct resource		*ioarea;
500d1bb41aSBen Dooks 	struct s3c_sdhci_platdata *pdata;
510d1bb41aSBen Dooks 	unsigned int		cur_clk;
5217866e14SMarek Szyprowski 	int			ext_cd_irq;
5317866e14SMarek Szyprowski 	int			ext_cd_gpio;
540d1bb41aSBen Dooks 
550d1bb41aSBen Dooks 	struct clk		*clk_io;
560d1bb41aSBen Dooks 	struct clk		*clk_bus[MAX_BUS_CLK];
570d1bb41aSBen Dooks };
580d1bb41aSBen Dooks 
593119936aSThomas Abraham /**
603119936aSThomas Abraham  * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
613119936aSThomas Abraham  * @sdhci_quirks: sdhci host specific quirks.
623119936aSThomas Abraham  *
633119936aSThomas Abraham  * Specifies platform specific configuration of sdhci controller.
643119936aSThomas Abraham  * Note: A structure for driver specific platform data is used for future
653119936aSThomas Abraham  * expansion of its usage.
663119936aSThomas Abraham  */
673119936aSThomas Abraham struct sdhci_s3c_drv_data {
683119936aSThomas Abraham 	unsigned int	sdhci_quirks;
693119936aSThomas Abraham };
703119936aSThomas Abraham 
710d1bb41aSBen Dooks static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
720d1bb41aSBen Dooks {
730d1bb41aSBen Dooks 	return sdhci_priv(host);
740d1bb41aSBen Dooks }
750d1bb41aSBen Dooks 
760d1bb41aSBen Dooks /**
770d1bb41aSBen Dooks  * get_curclk - convert ctrl2 register to clock source number
780d1bb41aSBen Dooks  * @ctrl2: Control2 register value.
790d1bb41aSBen Dooks  */
800d1bb41aSBen Dooks static u32 get_curclk(u32 ctrl2)
810d1bb41aSBen Dooks {
820d1bb41aSBen Dooks 	ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
830d1bb41aSBen Dooks 	ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
840d1bb41aSBen Dooks 
850d1bb41aSBen Dooks 	return ctrl2;
860d1bb41aSBen Dooks }
870d1bb41aSBen Dooks 
880d1bb41aSBen Dooks static void sdhci_s3c_check_sclk(struct sdhci_host *host)
890d1bb41aSBen Dooks {
900d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
910d1bb41aSBen Dooks 	u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
920d1bb41aSBen Dooks 
930d1bb41aSBen Dooks 	if (get_curclk(tmp) != ourhost->cur_clk) {
940d1bb41aSBen Dooks 		dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
950d1bb41aSBen Dooks 
960d1bb41aSBen Dooks 		tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
970d1bb41aSBen Dooks 		tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
987003fecbSJingoo Han 		writel(tmp, host->ioaddr + S3C_SDHCI_CONTROL2);
990d1bb41aSBen Dooks 	}
1000d1bb41aSBen Dooks }
1010d1bb41aSBen Dooks 
1020d1bb41aSBen Dooks /**
1030d1bb41aSBen Dooks  * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
1040d1bb41aSBen Dooks  * @host: The SDHCI host instance.
1050d1bb41aSBen Dooks  *
1060d1bb41aSBen Dooks  * Callback to return the maximum clock rate acheivable by the controller.
1070d1bb41aSBen Dooks */
1080d1bb41aSBen Dooks static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
1090d1bb41aSBen Dooks {
1100d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
1110d1bb41aSBen Dooks 	struct clk *busclk;
1120d1bb41aSBen Dooks 	unsigned int rate, max;
1130d1bb41aSBen Dooks 	int clk;
1140d1bb41aSBen Dooks 
1150d1bb41aSBen Dooks 	/* note, a reset will reset the clock source */
1160d1bb41aSBen Dooks 
1170d1bb41aSBen Dooks 	sdhci_s3c_check_sclk(host);
1180d1bb41aSBen Dooks 
1190d1bb41aSBen Dooks 	for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
1200d1bb41aSBen Dooks 		busclk = ourhost->clk_bus[clk];
1210d1bb41aSBen Dooks 		if (!busclk)
1220d1bb41aSBen Dooks 			continue;
1230d1bb41aSBen Dooks 
1240d1bb41aSBen Dooks 		rate = clk_get_rate(busclk);
1250d1bb41aSBen Dooks 		if (rate > max)
1260d1bb41aSBen Dooks 			max = rate;
1270d1bb41aSBen Dooks 	}
1280d1bb41aSBen Dooks 
1290d1bb41aSBen Dooks 	return max;
1300d1bb41aSBen Dooks }
1310d1bb41aSBen Dooks 
1320d1bb41aSBen Dooks /**
1330d1bb41aSBen Dooks  * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
1340d1bb41aSBen Dooks  * @ourhost: Our SDHCI instance.
1350d1bb41aSBen Dooks  * @src: The source clock index.
1360d1bb41aSBen Dooks  * @wanted: The clock frequency wanted.
1370d1bb41aSBen Dooks  */
1380d1bb41aSBen Dooks static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
1390d1bb41aSBen Dooks 					     unsigned int src,
1400d1bb41aSBen Dooks 					     unsigned int wanted)
1410d1bb41aSBen Dooks {
1420d1bb41aSBen Dooks 	unsigned long rate;
1430d1bb41aSBen Dooks 	struct clk *clksrc = ourhost->clk_bus[src];
1440d1bb41aSBen Dooks 	int div;
1450d1bb41aSBen Dooks 
1460d1bb41aSBen Dooks 	if (!clksrc)
1470d1bb41aSBen Dooks 		return UINT_MAX;
1480d1bb41aSBen Dooks 
149253e0a7cSJeongbae Seo 	/*
1503119936aSThomas Abraham 	 * If controller uses a non-standard clock division, find the best clock
1513119936aSThomas Abraham 	 * speed possible with selected clock source and skip the division.
152253e0a7cSJeongbae Seo 	 */
1533119936aSThomas Abraham 	if (ourhost->host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
154253e0a7cSJeongbae Seo 		rate = clk_round_rate(clksrc, wanted);
155253e0a7cSJeongbae Seo 		return wanted - rate;
156253e0a7cSJeongbae Seo 	}
157253e0a7cSJeongbae Seo 
1580d1bb41aSBen Dooks 	rate = clk_get_rate(clksrc);
1590d1bb41aSBen Dooks 
1600d1bb41aSBen Dooks 	for (div = 1; div < 256; div *= 2) {
1610d1bb41aSBen Dooks 		if ((rate / div) <= wanted)
1620d1bb41aSBen Dooks 			break;
1630d1bb41aSBen Dooks 	}
1640d1bb41aSBen Dooks 
1650d1bb41aSBen Dooks 	dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
1660d1bb41aSBen Dooks 		src, rate, wanted, rate / div);
1670d1bb41aSBen Dooks 
1680d1bb41aSBen Dooks 	return (wanted - (rate / div));
1690d1bb41aSBen Dooks }
1700d1bb41aSBen Dooks 
1710d1bb41aSBen Dooks /**
1720d1bb41aSBen Dooks  * sdhci_s3c_set_clock - callback on clock change
1730d1bb41aSBen Dooks  * @host: The SDHCI host being changed
1740d1bb41aSBen Dooks  * @clock: The clock rate being requested.
1750d1bb41aSBen Dooks  *
1760d1bb41aSBen Dooks  * When the card's clock is going to be changed, look at the new frequency
1770d1bb41aSBen Dooks  * and find the best clock source to go with it.
1780d1bb41aSBen Dooks */
1790d1bb41aSBen Dooks static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
1800d1bb41aSBen Dooks {
1810d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
1820d1bb41aSBen Dooks 	unsigned int best = UINT_MAX;
1830d1bb41aSBen Dooks 	unsigned int delta;
1840d1bb41aSBen Dooks 	int best_src = 0;
1850d1bb41aSBen Dooks 	int src;
1860d1bb41aSBen Dooks 	u32 ctrl;
1870d1bb41aSBen Dooks 
1880d1bb41aSBen Dooks 	/* don't bother if the clock is going off. */
1890d1bb41aSBen Dooks 	if (clock == 0)
1900d1bb41aSBen Dooks 		return;
1910d1bb41aSBen Dooks 
1920d1bb41aSBen Dooks 	for (src = 0; src < MAX_BUS_CLK; src++) {
1930d1bb41aSBen Dooks 		delta = sdhci_s3c_consider_clock(ourhost, src, clock);
1940d1bb41aSBen Dooks 		if (delta < best) {
1950d1bb41aSBen Dooks 			best = delta;
1960d1bb41aSBen Dooks 			best_src = src;
1970d1bb41aSBen Dooks 		}
1980d1bb41aSBen Dooks 	}
1990d1bb41aSBen Dooks 
2000d1bb41aSBen Dooks 	dev_dbg(&ourhost->pdev->dev,
2010d1bb41aSBen Dooks 		"selected source %d, clock %d, delta %d\n",
2020d1bb41aSBen Dooks 		 best_src, clock, best);
2030d1bb41aSBen Dooks 
2040d1bb41aSBen Dooks 	/* select the new clock source */
2050d1bb41aSBen Dooks 
2060d1bb41aSBen Dooks 	if (ourhost->cur_clk != best_src) {
2070d1bb41aSBen Dooks 		struct clk *clk = ourhost->clk_bus[best_src];
2080d1bb41aSBen Dooks 
2090d1bb41aSBen Dooks 		/* turn clock off to card before changing clock source */
2100d1bb41aSBen Dooks 		writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
2110d1bb41aSBen Dooks 
2120d1bb41aSBen Dooks 		ourhost->cur_clk = best_src;
2130d1bb41aSBen Dooks 		host->max_clk = clk_get_rate(clk);
2140d1bb41aSBen Dooks 
2150d1bb41aSBen Dooks 		ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
2160d1bb41aSBen Dooks 		ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
2170d1bb41aSBen Dooks 		ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
2180d1bb41aSBen Dooks 		writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
2190d1bb41aSBen Dooks 	}
2200d1bb41aSBen Dooks 
2216fe47179SThomas Abraham 	/* reprogram default hardware configuration */
2226fe47179SThomas Abraham 	writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
2236fe47179SThomas Abraham 		host->ioaddr + S3C64XX_SDHCI_CONTROL4);
2240d1bb41aSBen Dooks 
2256fe47179SThomas Abraham 	ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
2266fe47179SThomas Abraham 	ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
2276fe47179SThomas Abraham 		  S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
2286fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_ENFBCLKRX |
2296fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_DFCNT_NONE |
2306fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
2316fe47179SThomas Abraham 	writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
2320d1bb41aSBen Dooks 
2336fe47179SThomas Abraham 	/* reconfigure the controller for new clock rate */
2346fe47179SThomas Abraham 	ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
2356fe47179SThomas Abraham 	if (clock < 25 * 1000000)
2366fe47179SThomas Abraham 		ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
2376fe47179SThomas Abraham 	writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
2380d1bb41aSBen Dooks }
2390d1bb41aSBen Dooks 
240ce5f036bSMarek Szyprowski /**
241ce5f036bSMarek Szyprowski  * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
242ce5f036bSMarek Szyprowski  * @host: The SDHCI host being queried
243ce5f036bSMarek Szyprowski  *
244ce5f036bSMarek Szyprowski  * To init mmc host properly a minimal clock value is needed. For high system
245ce5f036bSMarek Szyprowski  * bus clock's values the standard formula gives values out of allowed range.
246ce5f036bSMarek Szyprowski  * The clock still can be set to lower values, if clock source other then
247ce5f036bSMarek Szyprowski  * system bus is selected.
248ce5f036bSMarek Szyprowski */
249ce5f036bSMarek Szyprowski static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
250ce5f036bSMarek Szyprowski {
251ce5f036bSMarek Szyprowski 	struct sdhci_s3c *ourhost = to_s3c(host);
252ce5f036bSMarek Szyprowski 	unsigned int delta, min = UINT_MAX;
253ce5f036bSMarek Szyprowski 	int src;
254ce5f036bSMarek Szyprowski 
255ce5f036bSMarek Szyprowski 	for (src = 0; src < MAX_BUS_CLK; src++) {
256ce5f036bSMarek Szyprowski 		delta = sdhci_s3c_consider_clock(ourhost, src, 0);
257ce5f036bSMarek Szyprowski 		if (delta == UINT_MAX)
258ce5f036bSMarek Szyprowski 			continue;
259ce5f036bSMarek Szyprowski 		/* delta is a negative value in this case */
260ce5f036bSMarek Szyprowski 		if (-delta < min)
261ce5f036bSMarek Szyprowski 			min = -delta;
262ce5f036bSMarek Szyprowski 	}
263ce5f036bSMarek Szyprowski 	return min;
264ce5f036bSMarek Szyprowski }
265ce5f036bSMarek Szyprowski 
266253e0a7cSJeongbae Seo /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
267253e0a7cSJeongbae Seo static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
268253e0a7cSJeongbae Seo {
269253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
270253e0a7cSJeongbae Seo 
271253e0a7cSJeongbae Seo 	return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
272253e0a7cSJeongbae Seo }
273253e0a7cSJeongbae Seo 
274253e0a7cSJeongbae Seo /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
275253e0a7cSJeongbae Seo static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
276253e0a7cSJeongbae Seo {
277253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
278253e0a7cSJeongbae Seo 
279253e0a7cSJeongbae Seo 	/*
280253e0a7cSJeongbae Seo 	 * initial clock can be in the frequency range of
281253e0a7cSJeongbae Seo 	 * 100KHz-400KHz, so we set it as max value.
282253e0a7cSJeongbae Seo 	 */
283253e0a7cSJeongbae Seo 	return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
284253e0a7cSJeongbae Seo }
285253e0a7cSJeongbae Seo 
286253e0a7cSJeongbae Seo /* sdhci_cmu_set_clock - callback on clock change.*/
287253e0a7cSJeongbae Seo static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
288253e0a7cSJeongbae Seo {
289253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
2903119936aSThomas Abraham 	unsigned long timeout;
2913119936aSThomas Abraham 	u16 clk = 0;
292253e0a7cSJeongbae Seo 
293253e0a7cSJeongbae Seo 	/* don't bother if the clock is going off */
294253e0a7cSJeongbae Seo 	if (clock == 0)
295253e0a7cSJeongbae Seo 		return;
296253e0a7cSJeongbae Seo 
297253e0a7cSJeongbae Seo 	sdhci_s3c_set_clock(host, clock);
298253e0a7cSJeongbae Seo 
299253e0a7cSJeongbae Seo 	clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
300253e0a7cSJeongbae Seo 
301253e0a7cSJeongbae Seo 	host->clock = clock;
3023119936aSThomas Abraham 
3033119936aSThomas Abraham 	clk = SDHCI_CLOCK_INT_EN;
3043119936aSThomas Abraham 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
3053119936aSThomas Abraham 
3063119936aSThomas Abraham 	/* Wait max 20 ms */
3073119936aSThomas Abraham 	timeout = 20;
3083119936aSThomas Abraham 	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
3093119936aSThomas Abraham 		& SDHCI_CLOCK_INT_STABLE)) {
3103119936aSThomas Abraham 		if (timeout == 0) {
3113119936aSThomas Abraham 			printk(KERN_ERR "%s: Internal clock never "
3123119936aSThomas Abraham 				"stabilised.\n", mmc_hostname(host->mmc));
3133119936aSThomas Abraham 			return;
3143119936aSThomas Abraham 		}
3153119936aSThomas Abraham 		timeout--;
3163119936aSThomas Abraham 		mdelay(1);
3173119936aSThomas Abraham 	}
3183119936aSThomas Abraham 
3193119936aSThomas Abraham 	clk |= SDHCI_CLOCK_CARD_EN;
3203119936aSThomas Abraham 	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
321253e0a7cSJeongbae Seo }
322253e0a7cSJeongbae Seo 
323548f07d2SJaehoon Chung /**
324548f07d2SJaehoon Chung  * sdhci_s3c_platform_8bit_width - support 8bit buswidth
325548f07d2SJaehoon Chung  * @host: The SDHCI host being queried
326548f07d2SJaehoon Chung  * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
327548f07d2SJaehoon Chung  *
328548f07d2SJaehoon Chung  * We have 8-bit width support but is not a v3 controller.
329548f07d2SJaehoon Chung  * So we add platform_8bit_width() and support 8bit width.
330548f07d2SJaehoon Chung  */
331548f07d2SJaehoon Chung static int sdhci_s3c_platform_8bit_width(struct sdhci_host *host, int width)
332548f07d2SJaehoon Chung {
333548f07d2SJaehoon Chung 	u8 ctrl;
334548f07d2SJaehoon Chung 
335548f07d2SJaehoon Chung 	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
336548f07d2SJaehoon Chung 
337548f07d2SJaehoon Chung 	switch (width) {
338548f07d2SJaehoon Chung 	case MMC_BUS_WIDTH_8:
339548f07d2SJaehoon Chung 		ctrl |= SDHCI_CTRL_8BITBUS;
340548f07d2SJaehoon Chung 		ctrl &= ~SDHCI_CTRL_4BITBUS;
341548f07d2SJaehoon Chung 		break;
342548f07d2SJaehoon Chung 	case MMC_BUS_WIDTH_4:
343548f07d2SJaehoon Chung 		ctrl |= SDHCI_CTRL_4BITBUS;
344548f07d2SJaehoon Chung 		ctrl &= ~SDHCI_CTRL_8BITBUS;
345548f07d2SJaehoon Chung 		break;
346548f07d2SJaehoon Chung 	default:
34749bb1e61SGirish K S 		ctrl &= ~SDHCI_CTRL_4BITBUS;
34849bb1e61SGirish K S 		ctrl &= ~SDHCI_CTRL_8BITBUS;
349548f07d2SJaehoon Chung 		break;
350548f07d2SJaehoon Chung 	}
351548f07d2SJaehoon Chung 
352548f07d2SJaehoon Chung 	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
353548f07d2SJaehoon Chung 
354548f07d2SJaehoon Chung 	return 0;
355548f07d2SJaehoon Chung }
356548f07d2SJaehoon Chung 
3570d1bb41aSBen Dooks static struct sdhci_ops sdhci_s3c_ops = {
3580d1bb41aSBen Dooks 	.get_max_clock		= sdhci_s3c_get_max_clk,
3590d1bb41aSBen Dooks 	.set_clock		= sdhci_s3c_set_clock,
360ce5f036bSMarek Szyprowski 	.get_min_clock		= sdhci_s3c_get_min_clock,
361548f07d2SJaehoon Chung 	.platform_8bit_width	= sdhci_s3c_platform_8bit_width,
3620d1bb41aSBen Dooks };
3630d1bb41aSBen Dooks 
36417866e14SMarek Szyprowski static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
36517866e14SMarek Szyprowski {
36617866e14SMarek Szyprowski 	struct sdhci_host *host = platform_get_drvdata(dev);
36706fe577fSMarek Szyprowski 	unsigned long flags;
36806fe577fSMarek Szyprowski 
36917866e14SMarek Szyprowski 	if (host) {
37006fe577fSMarek Szyprowski 		spin_lock_irqsave(&host->lock, flags);
37117866e14SMarek Szyprowski 		if (state) {
37217866e14SMarek Szyprowski 			dev_dbg(&dev->dev, "card inserted.\n");
37317866e14SMarek Szyprowski 			host->flags &= ~SDHCI_DEVICE_DEAD;
37417866e14SMarek Szyprowski 			host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
37517866e14SMarek Szyprowski 		} else {
37617866e14SMarek Szyprowski 			dev_dbg(&dev->dev, "card removed.\n");
37717866e14SMarek Szyprowski 			host->flags |= SDHCI_DEVICE_DEAD;
37817866e14SMarek Szyprowski 			host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
37917866e14SMarek Szyprowski 		}
380f522886eSKyungmin Park 		tasklet_schedule(&host->card_tasklet);
38106fe577fSMarek Szyprowski 		spin_unlock_irqrestore(&host->lock, flags);
38217866e14SMarek Szyprowski 	}
38317866e14SMarek Szyprowski }
38417866e14SMarek Szyprowski 
38517866e14SMarek Szyprowski static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
38617866e14SMarek Szyprowski {
38717866e14SMarek Szyprowski 	struct sdhci_s3c *sc = dev_id;
38817866e14SMarek Szyprowski 	int status = gpio_get_value(sc->ext_cd_gpio);
38917866e14SMarek Szyprowski 	if (sc->pdata->ext_cd_gpio_invert)
39017866e14SMarek Szyprowski 		status = !status;
39117866e14SMarek Szyprowski 	sdhci_s3c_notify_change(sc->pdev, status);
39217866e14SMarek Szyprowski 	return IRQ_HANDLED;
39317866e14SMarek Szyprowski }
39417866e14SMarek Szyprowski 
39517866e14SMarek Szyprowski static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
39617866e14SMarek Szyprowski {
39717866e14SMarek Szyprowski 	struct s3c_sdhci_platdata *pdata = sc->pdata;
39817866e14SMarek Szyprowski 	struct device *dev = &sc->pdev->dev;
39917866e14SMarek Szyprowski 
40017866e14SMarek Szyprowski 	if (gpio_request(pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
40117866e14SMarek Szyprowski 		sc->ext_cd_gpio = pdata->ext_cd_gpio;
40217866e14SMarek Szyprowski 		sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
40317866e14SMarek Szyprowski 		if (sc->ext_cd_irq &&
40417866e14SMarek Szyprowski 		    request_threaded_irq(sc->ext_cd_irq, NULL,
40517866e14SMarek Szyprowski 					 sdhci_s3c_gpio_card_detect_thread,
40617866e14SMarek Szyprowski 					 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
40717866e14SMarek Szyprowski 					 dev_name(dev), sc) == 0) {
40817866e14SMarek Szyprowski 			int status = gpio_get_value(sc->ext_cd_gpio);
40917866e14SMarek Szyprowski 			if (pdata->ext_cd_gpio_invert)
41017866e14SMarek Szyprowski 				status = !status;
41117866e14SMarek Szyprowski 			sdhci_s3c_notify_change(sc->pdev, status);
41217866e14SMarek Szyprowski 		} else {
41317866e14SMarek Szyprowski 			dev_warn(dev, "cannot request irq for card detect\n");
41417866e14SMarek Szyprowski 			sc->ext_cd_irq = 0;
41517866e14SMarek Szyprowski 		}
41617866e14SMarek Szyprowski 	} else {
41717866e14SMarek Szyprowski 		dev_err(dev, "cannot request gpio for card detect\n");
41817866e14SMarek Szyprowski 	}
41917866e14SMarek Szyprowski }
42017866e14SMarek Szyprowski 
4213119936aSThomas Abraham static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
4223119936aSThomas Abraham 			struct platform_device *pdev)
4233119936aSThomas Abraham {
4243119936aSThomas Abraham 	return (struct sdhci_s3c_drv_data *)
4253119936aSThomas Abraham 			platform_get_device_id(pdev)->driver_data;
4263119936aSThomas Abraham }
4273119936aSThomas Abraham 
4280d1bb41aSBen Dooks static int __devinit sdhci_s3c_probe(struct platform_device *pdev)
4290d1bb41aSBen Dooks {
4301d4dc338SThomas Abraham 	struct s3c_sdhci_platdata *pdata;
4313119936aSThomas Abraham 	struct sdhci_s3c_drv_data *drv_data;
4320d1bb41aSBen Dooks 	struct device *dev = &pdev->dev;
4330d1bb41aSBen Dooks 	struct sdhci_host *host;
4340d1bb41aSBen Dooks 	struct sdhci_s3c *sc;
4350d1bb41aSBen Dooks 	struct resource *res;
4360d1bb41aSBen Dooks 	int ret, irq, ptr, clks;
4370d1bb41aSBen Dooks 
4381d4dc338SThomas Abraham 	if (!pdev->dev.platform_data) {
4390d1bb41aSBen Dooks 		dev_err(dev, "no device data specified\n");
4400d1bb41aSBen Dooks 		return -ENOENT;
4410d1bb41aSBen Dooks 	}
4420d1bb41aSBen Dooks 
4430d1bb41aSBen Dooks 	irq = platform_get_irq(pdev, 0);
4440d1bb41aSBen Dooks 	if (irq < 0) {
4450d1bb41aSBen Dooks 		dev_err(dev, "no irq specified\n");
4460d1bb41aSBen Dooks 		return irq;
4470d1bb41aSBen Dooks 	}
4480d1bb41aSBen Dooks 
4490d1bb41aSBen Dooks 	host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
4500d1bb41aSBen Dooks 	if (IS_ERR(host)) {
4510d1bb41aSBen Dooks 		dev_err(dev, "sdhci_alloc_host() failed\n");
4520d1bb41aSBen Dooks 		return PTR_ERR(host);
4530d1bb41aSBen Dooks 	}
4540d1bb41aSBen Dooks 
4551d4dc338SThomas Abraham 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
4561d4dc338SThomas Abraham 	if (!pdata) {
4571d4dc338SThomas Abraham 		ret = -ENOMEM;
4581d4dc338SThomas Abraham 		goto err_io_clk;
4591d4dc338SThomas Abraham 	}
4601d4dc338SThomas Abraham 	memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
4611d4dc338SThomas Abraham 
4623119936aSThomas Abraham 	drv_data = sdhci_s3c_get_driver_data(pdev);
4630d1bb41aSBen Dooks 	sc = sdhci_priv(host);
4640d1bb41aSBen Dooks 
4650d1bb41aSBen Dooks 	sc->host = host;
4660d1bb41aSBen Dooks 	sc->pdev = pdev;
4670d1bb41aSBen Dooks 	sc->pdata = pdata;
46817866e14SMarek Szyprowski 	sc->ext_cd_gpio = -1; /* invalid gpio number */
4690d1bb41aSBen Dooks 
4700d1bb41aSBen Dooks 	platform_set_drvdata(pdev, host);
4710d1bb41aSBen Dooks 
4720d1bb41aSBen Dooks 	sc->clk_io = clk_get(dev, "hsmmc");
4730d1bb41aSBen Dooks 	if (IS_ERR(sc->clk_io)) {
4740d1bb41aSBen Dooks 		dev_err(dev, "failed to get io clock\n");
4750d1bb41aSBen Dooks 		ret = PTR_ERR(sc->clk_io);
4760d1bb41aSBen Dooks 		goto err_io_clk;
4770d1bb41aSBen Dooks 	}
4780d1bb41aSBen Dooks 
4790d1bb41aSBen Dooks 	/* enable the local io clock and keep it running for the moment. */
4800d1bb41aSBen Dooks 	clk_enable(sc->clk_io);
4810d1bb41aSBen Dooks 
4820d1bb41aSBen Dooks 	for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
4830d1bb41aSBen Dooks 		struct clk *clk;
4844346b6d9SRajeshwari Shinde 		char name[14];
4850d1bb41aSBen Dooks 
4864346b6d9SRajeshwari Shinde 		snprintf(name, 14, "mmc_busclk.%d", ptr);
4870d1bb41aSBen Dooks 		clk = clk_get(dev, name);
4880d1bb41aSBen Dooks 		if (IS_ERR(clk)) {
4890d1bb41aSBen Dooks 			continue;
4900d1bb41aSBen Dooks 		}
4910d1bb41aSBen Dooks 
4920d1bb41aSBen Dooks 		clks++;
4930d1bb41aSBen Dooks 		sc->clk_bus[ptr] = clk;
494253e0a7cSJeongbae Seo 
495253e0a7cSJeongbae Seo 		/*
496253e0a7cSJeongbae Seo 		 * save current clock index to know which clock bus
497253e0a7cSJeongbae Seo 		 * is used later in overriding functions.
498253e0a7cSJeongbae Seo 		 */
499253e0a7cSJeongbae Seo 		sc->cur_clk = ptr;
500253e0a7cSJeongbae Seo 
5010d1bb41aSBen Dooks 		clk_enable(clk);
5020d1bb41aSBen Dooks 
5030d1bb41aSBen Dooks 		dev_info(dev, "clock source %d: %s (%ld Hz)\n",
5040d1bb41aSBen Dooks 			 ptr, name, clk_get_rate(clk));
5050d1bb41aSBen Dooks 	}
5060d1bb41aSBen Dooks 
5070d1bb41aSBen Dooks 	if (clks == 0) {
5080d1bb41aSBen Dooks 		dev_err(dev, "failed to find any bus clocks\n");
5090d1bb41aSBen Dooks 		ret = -ENOENT;
5100d1bb41aSBen Dooks 		goto err_no_busclks;
5110d1bb41aSBen Dooks 	}
5120d1bb41aSBen Dooks 
5139bda6da7SJulia Lawall 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
5149bda6da7SJulia Lawall 	host->ioaddr = devm_request_and_ioremap(&pdev->dev, res);
5150d1bb41aSBen Dooks 	if (!host->ioaddr) {
5160d1bb41aSBen Dooks 		dev_err(dev, "failed to map registers\n");
5170d1bb41aSBen Dooks 		ret = -ENXIO;
5180d1bb41aSBen Dooks 		goto err_req_regs;
5190d1bb41aSBen Dooks 	}
5200d1bb41aSBen Dooks 
5210d1bb41aSBen Dooks 	/* Ensure we have minimal gpio selected CMD/CLK/Detect */
5220d1bb41aSBen Dooks 	if (pdata->cfg_gpio)
5230d1bb41aSBen Dooks 		pdata->cfg_gpio(pdev, pdata->max_width);
5240d1bb41aSBen Dooks 
5250d1bb41aSBen Dooks 	host->hw_name = "samsung-hsmmc";
5260d1bb41aSBen Dooks 	host->ops = &sdhci_s3c_ops;
5270d1bb41aSBen Dooks 	host->quirks = 0;
5280d1bb41aSBen Dooks 	host->irq = irq;
5290d1bb41aSBen Dooks 
5300d1bb41aSBen Dooks 	/* Setup quirks for the controller */
531b2e75effSThomas Abraham 	host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
532a1d56460SMarek Szyprowski 	host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
5333119936aSThomas Abraham 	if (drv_data)
5343119936aSThomas Abraham 		host->quirks |= drv_data->sdhci_quirks;
5350d1bb41aSBen Dooks 
5360d1bb41aSBen Dooks #ifndef CONFIG_MMC_SDHCI_S3C_DMA
5370d1bb41aSBen Dooks 
5380d1bb41aSBen Dooks 	/* we currently see overruns on errors, so disable the SDMA
5390d1bb41aSBen Dooks 	 * support as well. */
5400d1bb41aSBen Dooks 	host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
5410d1bb41aSBen Dooks 
5420d1bb41aSBen Dooks #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
5430d1bb41aSBen Dooks 
5440d1bb41aSBen Dooks 	/* It seems we do not get an DATA transfer complete on non-busy
5450d1bb41aSBen Dooks 	 * transfers, not sure if this is a problem with this specific
5460d1bb41aSBen Dooks 	 * SDHCI block, or a missing configuration that needs to be set. */
5470d1bb41aSBen Dooks 	host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
5480d1bb41aSBen Dooks 
549732f0e31SKyungmin Park 	/* This host supports the Auto CMD12 */
550732f0e31SKyungmin Park 	host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
551732f0e31SKyungmin Park 
5527199e2b6SJaehoon Chung 	/* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
5537199e2b6SJaehoon Chung 	host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
5547199e2b6SJaehoon Chung 
55517866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
55617866e14SMarek Szyprowski 	    pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
55717866e14SMarek Szyprowski 		host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
55817866e14SMarek Szyprowski 
55917866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
56017866e14SMarek Szyprowski 		host->mmc->caps = MMC_CAP_NONREMOVABLE;
56117866e14SMarek Szyprowski 
5620d22c770SThomas Abraham 	switch (pdata->max_width) {
5630d22c770SThomas Abraham 	case 8:
5640d22c770SThomas Abraham 		host->mmc->caps |= MMC_CAP_8_BIT_DATA;
5650d22c770SThomas Abraham 	case 4:
5660d22c770SThomas Abraham 		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
5670d22c770SThomas Abraham 		break;
5680d22c770SThomas Abraham 	}
5690d22c770SThomas Abraham 
570fa1773ccSSangwook Lee 	if (pdata->pm_caps)
571fa1773ccSSangwook Lee 		host->mmc->pm_caps |= pdata->pm_caps;
572fa1773ccSSangwook Lee 
5730d1bb41aSBen Dooks 	host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
5740d1bb41aSBen Dooks 			 SDHCI_QUIRK_32BIT_DMA_SIZE);
5750d1bb41aSBen Dooks 
5763fe42e07SHyuk Lee 	/* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
5773fe42e07SHyuk Lee 	host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
5783fe42e07SHyuk Lee 
579253e0a7cSJeongbae Seo 	/*
580253e0a7cSJeongbae Seo 	 * If controller does not have internal clock divider,
581253e0a7cSJeongbae Seo 	 * we can use overriding functions instead of default.
582253e0a7cSJeongbae Seo 	 */
5833119936aSThomas Abraham 	if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK) {
584253e0a7cSJeongbae Seo 		sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
585253e0a7cSJeongbae Seo 		sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
586253e0a7cSJeongbae Seo 		sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
587253e0a7cSJeongbae Seo 	}
588253e0a7cSJeongbae Seo 
589b3824f2cSJeongbae Seo 	/* It supports additional host capabilities if needed */
590b3824f2cSJeongbae Seo 	if (pdata->host_caps)
591b3824f2cSJeongbae Seo 		host->mmc->caps |= pdata->host_caps;
592b3824f2cSJeongbae Seo 
593c1c4b66dSJaehoon Chung 	if (pdata->host_caps2)
594c1c4b66dSJaehoon Chung 		host->mmc->caps2 |= pdata->host_caps2;
595c1c4b66dSJaehoon Chung 
5960d1bb41aSBen Dooks 	ret = sdhci_add_host(host);
5970d1bb41aSBen Dooks 	if (ret) {
5980d1bb41aSBen Dooks 		dev_err(dev, "sdhci_add_host() failed\n");
5999bda6da7SJulia Lawall 		goto err_req_regs;
6000d1bb41aSBen Dooks 	}
6010d1bb41aSBen Dooks 
60217866e14SMarek Szyprowski 	/* The following two methods of card detection might call
60317866e14SMarek Szyprowski 	   sdhci_s3c_notify_change() immediately, so they can be called
60417866e14SMarek Szyprowski 	   only after sdhci_add_host(). Setup errors are ignored. */
60517866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
60617866e14SMarek Szyprowski 		pdata->ext_cd_init(&sdhci_s3c_notify_change);
60717866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
60817866e14SMarek Szyprowski 	    gpio_is_valid(pdata->ext_cd_gpio))
60917866e14SMarek Szyprowski 		sdhci_s3c_setup_card_detect_gpio(sc);
61017866e14SMarek Szyprowski 
6110d1bb41aSBen Dooks 	return 0;
6120d1bb41aSBen Dooks 
6130d1bb41aSBen Dooks  err_req_regs:
6140d1bb41aSBen Dooks 	for (ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
615326adda5SJaehoon Chung 		if (sc->clk_bus[ptr]) {
6160d1bb41aSBen Dooks 			clk_disable(sc->clk_bus[ptr]);
6170d1bb41aSBen Dooks 			clk_put(sc->clk_bus[ptr]);
6180d1bb41aSBen Dooks 		}
619326adda5SJaehoon Chung 	}
6200d1bb41aSBen Dooks 
6210d1bb41aSBen Dooks  err_no_busclks:
6220d1bb41aSBen Dooks 	clk_disable(sc->clk_io);
6230d1bb41aSBen Dooks 	clk_put(sc->clk_io);
6240d1bb41aSBen Dooks 
6250d1bb41aSBen Dooks  err_io_clk:
6260d1bb41aSBen Dooks 	sdhci_free_host(host);
6270d1bb41aSBen Dooks 
6280d1bb41aSBen Dooks 	return ret;
6290d1bb41aSBen Dooks }
6300d1bb41aSBen Dooks 
6310d1bb41aSBen Dooks static int __devexit sdhci_s3c_remove(struct platform_device *pdev)
6320d1bb41aSBen Dooks {
63317866e14SMarek Szyprowski 	struct s3c_sdhci_platdata *pdata = pdev->dev.platform_data;
6349d51a6b2SMarek Szyprowski 	struct sdhci_host *host =  platform_get_drvdata(pdev);
6359d51a6b2SMarek Szyprowski 	struct sdhci_s3c *sc = sdhci_priv(host);
6369d51a6b2SMarek Szyprowski 	int ptr;
6379d51a6b2SMarek Szyprowski 
63817866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
63917866e14SMarek Szyprowski 		pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
64017866e14SMarek Szyprowski 
64117866e14SMarek Szyprowski 	if (sc->ext_cd_irq)
64217866e14SMarek Szyprowski 		free_irq(sc->ext_cd_irq, sc);
64317866e14SMarek Szyprowski 
64417866e14SMarek Szyprowski 	if (gpio_is_valid(sc->ext_cd_gpio))
64517866e14SMarek Szyprowski 		gpio_free(sc->ext_cd_gpio);
64617866e14SMarek Szyprowski 
6479d51a6b2SMarek Szyprowski 	sdhci_remove_host(host, 1);
6489d51a6b2SMarek Szyprowski 
6499d51a6b2SMarek Szyprowski 	for (ptr = 0; ptr < 3; ptr++) {
6509320f7cbSMarek Szyprowski 		if (sc->clk_bus[ptr]) {
6519d51a6b2SMarek Szyprowski 			clk_disable(sc->clk_bus[ptr]);
6529d51a6b2SMarek Szyprowski 			clk_put(sc->clk_bus[ptr]);
6539d51a6b2SMarek Szyprowski 		}
6549320f7cbSMarek Szyprowski 	}
6559d51a6b2SMarek Szyprowski 	clk_disable(sc->clk_io);
6569d51a6b2SMarek Szyprowski 	clk_put(sc->clk_io);
6579d51a6b2SMarek Szyprowski 
6589d51a6b2SMarek Szyprowski 	sdhci_free_host(host);
6599d51a6b2SMarek Szyprowski 	platform_set_drvdata(pdev, NULL);
6609d51a6b2SMarek Szyprowski 
6610d1bb41aSBen Dooks 	return 0;
6620d1bb41aSBen Dooks }
6630d1bb41aSBen Dooks 
664d5e9c02cSMark Brown #ifdef CONFIG_PM_SLEEP
66529495aa0SManuel Lauss static int sdhci_s3c_suspend(struct device *dev)
6660d1bb41aSBen Dooks {
66729495aa0SManuel Lauss 	struct sdhci_host *host = dev_get_drvdata(dev);
6680d1bb41aSBen Dooks 
66929495aa0SManuel Lauss 	return sdhci_suspend_host(host);
6700d1bb41aSBen Dooks }
6710d1bb41aSBen Dooks 
67229495aa0SManuel Lauss static int sdhci_s3c_resume(struct device *dev)
6730d1bb41aSBen Dooks {
67429495aa0SManuel Lauss 	struct sdhci_host *host = dev_get_drvdata(dev);
6750d1bb41aSBen Dooks 
67665d13516SWonil Choi 	return sdhci_resume_host(host);
6770d1bb41aSBen Dooks }
678d5e9c02cSMark Brown #endif
6790d1bb41aSBen Dooks 
680d5e9c02cSMark Brown #ifdef CONFIG_PM
68129495aa0SManuel Lauss static const struct dev_pm_ops sdhci_s3c_pmops = {
682d5e9c02cSMark Brown 	SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
68329495aa0SManuel Lauss };
68429495aa0SManuel Lauss 
68529495aa0SManuel Lauss #define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
68629495aa0SManuel Lauss 
6870d1bb41aSBen Dooks #else
68829495aa0SManuel Lauss #define SDHCI_S3C_PMOPS NULL
6890d1bb41aSBen Dooks #endif
6900d1bb41aSBen Dooks 
6913119936aSThomas Abraham #if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
6923119936aSThomas Abraham static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
6933119936aSThomas Abraham 	.sdhci_quirks = SDHCI_QUIRK_NONSTANDARD_CLOCK,
6943119936aSThomas Abraham };
6953119936aSThomas Abraham #define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
6963119936aSThomas Abraham #else
6973119936aSThomas Abraham #define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
6983119936aSThomas Abraham #endif
6993119936aSThomas Abraham 
7003119936aSThomas Abraham static struct platform_device_id sdhci_s3c_driver_ids[] = {
7013119936aSThomas Abraham 	{
7023119936aSThomas Abraham 		.name		= "s3c-sdhci",
7033119936aSThomas Abraham 		.driver_data	= (kernel_ulong_t)NULL,
7043119936aSThomas Abraham 	}, {
7053119936aSThomas Abraham 		.name		= "exynos4-sdhci",
7063119936aSThomas Abraham 		.driver_data	= EXYNOS4_SDHCI_DRV_DATA,
7073119936aSThomas Abraham 	},
7083119936aSThomas Abraham 	{ }
7093119936aSThomas Abraham };
7103119936aSThomas Abraham MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
7113119936aSThomas Abraham 
7120d1bb41aSBen Dooks static struct platform_driver sdhci_s3c_driver = {
7130d1bb41aSBen Dooks 	.probe		= sdhci_s3c_probe,
7140d1bb41aSBen Dooks 	.remove		= __devexit_p(sdhci_s3c_remove),
7153119936aSThomas Abraham 	.id_table	= sdhci_s3c_driver_ids,
7160d1bb41aSBen Dooks 	.driver		= {
7170d1bb41aSBen Dooks 		.owner	= THIS_MODULE,
7180d1bb41aSBen Dooks 		.name	= "s3c-sdhci",
71929495aa0SManuel Lauss 		.pm	= SDHCI_S3C_PMOPS,
7200d1bb41aSBen Dooks 	},
7210d1bb41aSBen Dooks };
7220d1bb41aSBen Dooks 
723d1f81a64SAxel Lin module_platform_driver(sdhci_s3c_driver);
7240d1bb41aSBen Dooks 
7250d1bb41aSBen Dooks MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
7260d1bb41aSBen Dooks MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
7270d1bb41aSBen Dooks MODULE_LICENSE("GPL v2");
7280d1bb41aSBen Dooks MODULE_ALIAS("platform:s3c-sdhci");
729