xref: /openbmc/linux/drivers/mmc/host/sdhci-s3c.c (revision d1f81a64)
10d1bb41aSBen Dooks /* linux/drivers/mmc/host/sdhci-s3c.c
20d1bb41aSBen Dooks  *
30d1bb41aSBen Dooks  * Copyright 2008 Openmoko Inc.
40d1bb41aSBen Dooks  * Copyright 2008 Simtec Electronics
50d1bb41aSBen Dooks  *      Ben Dooks <ben@simtec.co.uk>
60d1bb41aSBen Dooks  *      http://armlinux.simtec.co.uk/
70d1bb41aSBen Dooks  *
80d1bb41aSBen Dooks  * SDHCI (HSMMC) support for Samsung SoC
90d1bb41aSBen Dooks  *
100d1bb41aSBen Dooks  * This program is free software; you can redistribute it and/or modify
110d1bb41aSBen Dooks  * it under the terms of the GNU General Public License version 2 as
120d1bb41aSBen Dooks  * published by the Free Software Foundation.
130d1bb41aSBen Dooks  */
140d1bb41aSBen Dooks 
150d1bb41aSBen Dooks #include <linux/delay.h>
160d1bb41aSBen Dooks #include <linux/dma-mapping.h>
170d1bb41aSBen Dooks #include <linux/platform_device.h>
185a0e3ad6STejun Heo #include <linux/slab.h>
190d1bb41aSBen Dooks #include <linux/clk.h>
200d1bb41aSBen Dooks #include <linux/io.h>
2117866e14SMarek Szyprowski #include <linux/gpio.h>
2255156d24SMark Brown #include <linux/module.h>
230d1bb41aSBen Dooks 
240d1bb41aSBen Dooks #include <linux/mmc/host.h>
250d1bb41aSBen Dooks 
260d1bb41aSBen Dooks #include <plat/sdhci.h>
270d1bb41aSBen Dooks #include <plat/regs-sdhci.h>
280d1bb41aSBen Dooks 
290d1bb41aSBen Dooks #include "sdhci.h"
300d1bb41aSBen Dooks 
310d1bb41aSBen Dooks #define MAX_BUS_CLK	(4)
320d1bb41aSBen Dooks 
330d1bb41aSBen Dooks /**
340d1bb41aSBen Dooks  * struct sdhci_s3c - S3C SDHCI instance
350d1bb41aSBen Dooks  * @host: The SDHCI host created
360d1bb41aSBen Dooks  * @pdev: The platform device we where created from.
370d1bb41aSBen Dooks  * @ioarea: The resource created when we claimed the IO area.
380d1bb41aSBen Dooks  * @pdata: The platform data for this controller.
390d1bb41aSBen Dooks  * @cur_clk: The index of the current bus clock.
400d1bb41aSBen Dooks  * @clk_io: The clock for the internal bus interface.
410d1bb41aSBen Dooks  * @clk_bus: The clocks that are available for the SD/MMC bus clock.
420d1bb41aSBen Dooks  */
430d1bb41aSBen Dooks struct sdhci_s3c {
440d1bb41aSBen Dooks 	struct sdhci_host	*host;
450d1bb41aSBen Dooks 	struct platform_device	*pdev;
460d1bb41aSBen Dooks 	struct resource		*ioarea;
470d1bb41aSBen Dooks 	struct s3c_sdhci_platdata *pdata;
480d1bb41aSBen Dooks 	unsigned int		cur_clk;
4917866e14SMarek Szyprowski 	int			ext_cd_irq;
5017866e14SMarek Szyprowski 	int			ext_cd_gpio;
510d1bb41aSBen Dooks 
520d1bb41aSBen Dooks 	struct clk		*clk_io;
530d1bb41aSBen Dooks 	struct clk		*clk_bus[MAX_BUS_CLK];
540d1bb41aSBen Dooks };
550d1bb41aSBen Dooks 
560d1bb41aSBen Dooks static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
570d1bb41aSBen Dooks {
580d1bb41aSBen Dooks 	return sdhci_priv(host);
590d1bb41aSBen Dooks }
600d1bb41aSBen Dooks 
610d1bb41aSBen Dooks /**
620d1bb41aSBen Dooks  * get_curclk - convert ctrl2 register to clock source number
630d1bb41aSBen Dooks  * @ctrl2: Control2 register value.
640d1bb41aSBen Dooks  */
650d1bb41aSBen Dooks static u32 get_curclk(u32 ctrl2)
660d1bb41aSBen Dooks {
670d1bb41aSBen Dooks 	ctrl2 &= S3C_SDHCI_CTRL2_SELBASECLK_MASK;
680d1bb41aSBen Dooks 	ctrl2 >>= S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
690d1bb41aSBen Dooks 
700d1bb41aSBen Dooks 	return ctrl2;
710d1bb41aSBen Dooks }
720d1bb41aSBen Dooks 
730d1bb41aSBen Dooks static void sdhci_s3c_check_sclk(struct sdhci_host *host)
740d1bb41aSBen Dooks {
750d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
760d1bb41aSBen Dooks 	u32 tmp = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
770d1bb41aSBen Dooks 
780d1bb41aSBen Dooks 	if (get_curclk(tmp) != ourhost->cur_clk) {
790d1bb41aSBen Dooks 		dev_dbg(&ourhost->pdev->dev, "restored ctrl2 clock setting\n");
800d1bb41aSBen Dooks 
810d1bb41aSBen Dooks 		tmp &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
820d1bb41aSBen Dooks 		tmp |= ourhost->cur_clk << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
830d1bb41aSBen Dooks 		writel(tmp, host->ioaddr + 0x80);
840d1bb41aSBen Dooks 	}
850d1bb41aSBen Dooks }
860d1bb41aSBen Dooks 
870d1bb41aSBen Dooks /**
880d1bb41aSBen Dooks  * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
890d1bb41aSBen Dooks  * @host: The SDHCI host instance.
900d1bb41aSBen Dooks  *
910d1bb41aSBen Dooks  * Callback to return the maximum clock rate acheivable by the controller.
920d1bb41aSBen Dooks */
930d1bb41aSBen Dooks static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
940d1bb41aSBen Dooks {
950d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
960d1bb41aSBen Dooks 	struct clk *busclk;
970d1bb41aSBen Dooks 	unsigned int rate, max;
980d1bb41aSBen Dooks 	int clk;
990d1bb41aSBen Dooks 
1000d1bb41aSBen Dooks 	/* note, a reset will reset the clock source */
1010d1bb41aSBen Dooks 
1020d1bb41aSBen Dooks 	sdhci_s3c_check_sclk(host);
1030d1bb41aSBen Dooks 
1040d1bb41aSBen Dooks 	for (max = 0, clk = 0; clk < MAX_BUS_CLK; clk++) {
1050d1bb41aSBen Dooks 		busclk = ourhost->clk_bus[clk];
1060d1bb41aSBen Dooks 		if (!busclk)
1070d1bb41aSBen Dooks 			continue;
1080d1bb41aSBen Dooks 
1090d1bb41aSBen Dooks 		rate = clk_get_rate(busclk);
1100d1bb41aSBen Dooks 		if (rate > max)
1110d1bb41aSBen Dooks 			max = rate;
1120d1bb41aSBen Dooks 	}
1130d1bb41aSBen Dooks 
1140d1bb41aSBen Dooks 	return max;
1150d1bb41aSBen Dooks }
1160d1bb41aSBen Dooks 
1170d1bb41aSBen Dooks /**
1180d1bb41aSBen Dooks  * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
1190d1bb41aSBen Dooks  * @ourhost: Our SDHCI instance.
1200d1bb41aSBen Dooks  * @src: The source clock index.
1210d1bb41aSBen Dooks  * @wanted: The clock frequency wanted.
1220d1bb41aSBen Dooks  */
1230d1bb41aSBen Dooks static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
1240d1bb41aSBen Dooks 					     unsigned int src,
1250d1bb41aSBen Dooks 					     unsigned int wanted)
1260d1bb41aSBen Dooks {
1270d1bb41aSBen Dooks 	unsigned long rate;
1280d1bb41aSBen Dooks 	struct clk *clksrc = ourhost->clk_bus[src];
1290d1bb41aSBen Dooks 	int div;
1300d1bb41aSBen Dooks 
1310d1bb41aSBen Dooks 	if (!clksrc)
1320d1bb41aSBen Dooks 		return UINT_MAX;
1330d1bb41aSBen Dooks 
134253e0a7cSJeongbae Seo 	/*
135253e0a7cSJeongbae Seo 	 * Clock divider's step is different as 1 from that of host controller
136253e0a7cSJeongbae Seo 	 * when 'clk_type' is S3C_SDHCI_CLK_DIV_EXTERNAL.
137253e0a7cSJeongbae Seo 	 */
138253e0a7cSJeongbae Seo 	if (ourhost->pdata->clk_type) {
139253e0a7cSJeongbae Seo 		rate = clk_round_rate(clksrc, wanted);
140253e0a7cSJeongbae Seo 		return wanted - rate;
141253e0a7cSJeongbae Seo 	}
142253e0a7cSJeongbae Seo 
1430d1bb41aSBen Dooks 	rate = clk_get_rate(clksrc);
1440d1bb41aSBen Dooks 
1450d1bb41aSBen Dooks 	for (div = 1; div < 256; div *= 2) {
1460d1bb41aSBen Dooks 		if ((rate / div) <= wanted)
1470d1bb41aSBen Dooks 			break;
1480d1bb41aSBen Dooks 	}
1490d1bb41aSBen Dooks 
1500d1bb41aSBen Dooks 	dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
1510d1bb41aSBen Dooks 		src, rate, wanted, rate / div);
1520d1bb41aSBen Dooks 
1530d1bb41aSBen Dooks 	return (wanted - (rate / div));
1540d1bb41aSBen Dooks }
1550d1bb41aSBen Dooks 
1560d1bb41aSBen Dooks /**
1570d1bb41aSBen Dooks  * sdhci_s3c_set_clock - callback on clock change
1580d1bb41aSBen Dooks  * @host: The SDHCI host being changed
1590d1bb41aSBen Dooks  * @clock: The clock rate being requested.
1600d1bb41aSBen Dooks  *
1610d1bb41aSBen Dooks  * When the card's clock is going to be changed, look at the new frequency
1620d1bb41aSBen Dooks  * and find the best clock source to go with it.
1630d1bb41aSBen Dooks */
1640d1bb41aSBen Dooks static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
1650d1bb41aSBen Dooks {
1660d1bb41aSBen Dooks 	struct sdhci_s3c *ourhost = to_s3c(host);
1670d1bb41aSBen Dooks 	unsigned int best = UINT_MAX;
1680d1bb41aSBen Dooks 	unsigned int delta;
1690d1bb41aSBen Dooks 	int best_src = 0;
1700d1bb41aSBen Dooks 	int src;
1710d1bb41aSBen Dooks 	u32 ctrl;
1720d1bb41aSBen Dooks 
1730d1bb41aSBen Dooks 	/* don't bother if the clock is going off. */
1740d1bb41aSBen Dooks 	if (clock == 0)
1750d1bb41aSBen Dooks 		return;
1760d1bb41aSBen Dooks 
1770d1bb41aSBen Dooks 	for (src = 0; src < MAX_BUS_CLK; src++) {
1780d1bb41aSBen Dooks 		delta = sdhci_s3c_consider_clock(ourhost, src, clock);
1790d1bb41aSBen Dooks 		if (delta < best) {
1800d1bb41aSBen Dooks 			best = delta;
1810d1bb41aSBen Dooks 			best_src = src;
1820d1bb41aSBen Dooks 		}
1830d1bb41aSBen Dooks 	}
1840d1bb41aSBen Dooks 
1850d1bb41aSBen Dooks 	dev_dbg(&ourhost->pdev->dev,
1860d1bb41aSBen Dooks 		"selected source %d, clock %d, delta %d\n",
1870d1bb41aSBen Dooks 		 best_src, clock, best);
1880d1bb41aSBen Dooks 
1890d1bb41aSBen Dooks 	/* select the new clock source */
1900d1bb41aSBen Dooks 
1910d1bb41aSBen Dooks 	if (ourhost->cur_clk != best_src) {
1920d1bb41aSBen Dooks 		struct clk *clk = ourhost->clk_bus[best_src];
1930d1bb41aSBen Dooks 
1940d1bb41aSBen Dooks 		/* turn clock off to card before changing clock source */
1950d1bb41aSBen Dooks 		writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
1960d1bb41aSBen Dooks 
1970d1bb41aSBen Dooks 		ourhost->cur_clk = best_src;
1980d1bb41aSBen Dooks 		host->max_clk = clk_get_rate(clk);
1990d1bb41aSBen Dooks 
2000d1bb41aSBen Dooks 		ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
2010d1bb41aSBen Dooks 		ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
2020d1bb41aSBen Dooks 		ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
2030d1bb41aSBen Dooks 		writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
2040d1bb41aSBen Dooks 	}
2050d1bb41aSBen Dooks 
2066fe47179SThomas Abraham 	/* reprogram default hardware configuration */
2076fe47179SThomas Abraham 	writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
2086fe47179SThomas Abraham 		host->ioaddr + S3C64XX_SDHCI_CONTROL4);
2090d1bb41aSBen Dooks 
2106fe47179SThomas Abraham 	ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
2116fe47179SThomas Abraham 	ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
2126fe47179SThomas Abraham 		  S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
2136fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_ENFBCLKRX |
2146fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_DFCNT_NONE |
2156fe47179SThomas Abraham 		  S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
2166fe47179SThomas Abraham 	writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
2170d1bb41aSBen Dooks 
2186fe47179SThomas Abraham 	/* reconfigure the controller for new clock rate */
2196fe47179SThomas Abraham 	ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
2206fe47179SThomas Abraham 	if (clock < 25 * 1000000)
2216fe47179SThomas Abraham 		ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
2226fe47179SThomas Abraham 	writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
2230d1bb41aSBen Dooks }
2240d1bb41aSBen Dooks 
225ce5f036bSMarek Szyprowski /**
226ce5f036bSMarek Szyprowski  * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
227ce5f036bSMarek Szyprowski  * @host: The SDHCI host being queried
228ce5f036bSMarek Szyprowski  *
229ce5f036bSMarek Szyprowski  * To init mmc host properly a minimal clock value is needed. For high system
230ce5f036bSMarek Szyprowski  * bus clock's values the standard formula gives values out of allowed range.
231ce5f036bSMarek Szyprowski  * The clock still can be set to lower values, if clock source other then
232ce5f036bSMarek Szyprowski  * system bus is selected.
233ce5f036bSMarek Szyprowski */
234ce5f036bSMarek Szyprowski static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
235ce5f036bSMarek Szyprowski {
236ce5f036bSMarek Szyprowski 	struct sdhci_s3c *ourhost = to_s3c(host);
237ce5f036bSMarek Szyprowski 	unsigned int delta, min = UINT_MAX;
238ce5f036bSMarek Szyprowski 	int src;
239ce5f036bSMarek Szyprowski 
240ce5f036bSMarek Szyprowski 	for (src = 0; src < MAX_BUS_CLK; src++) {
241ce5f036bSMarek Szyprowski 		delta = sdhci_s3c_consider_clock(ourhost, src, 0);
242ce5f036bSMarek Szyprowski 		if (delta == UINT_MAX)
243ce5f036bSMarek Szyprowski 			continue;
244ce5f036bSMarek Szyprowski 		/* delta is a negative value in this case */
245ce5f036bSMarek Szyprowski 		if (-delta < min)
246ce5f036bSMarek Szyprowski 			min = -delta;
247ce5f036bSMarek Szyprowski 	}
248ce5f036bSMarek Szyprowski 	return min;
249ce5f036bSMarek Szyprowski }
250ce5f036bSMarek Szyprowski 
251253e0a7cSJeongbae Seo /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
252253e0a7cSJeongbae Seo static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
253253e0a7cSJeongbae Seo {
254253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
255253e0a7cSJeongbae Seo 
256253e0a7cSJeongbae Seo 	return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], UINT_MAX);
257253e0a7cSJeongbae Seo }
258253e0a7cSJeongbae Seo 
259253e0a7cSJeongbae Seo /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
260253e0a7cSJeongbae Seo static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
261253e0a7cSJeongbae Seo {
262253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
263253e0a7cSJeongbae Seo 
264253e0a7cSJeongbae Seo 	/*
265253e0a7cSJeongbae Seo 	 * initial clock can be in the frequency range of
266253e0a7cSJeongbae Seo 	 * 100KHz-400KHz, so we set it as max value.
267253e0a7cSJeongbae Seo 	 */
268253e0a7cSJeongbae Seo 	return clk_round_rate(ourhost->clk_bus[ourhost->cur_clk], 400000);
269253e0a7cSJeongbae Seo }
270253e0a7cSJeongbae Seo 
271253e0a7cSJeongbae Seo /* sdhci_cmu_set_clock - callback on clock change.*/
272253e0a7cSJeongbae Seo static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
273253e0a7cSJeongbae Seo {
274253e0a7cSJeongbae Seo 	struct sdhci_s3c *ourhost = to_s3c(host);
275253e0a7cSJeongbae Seo 
276253e0a7cSJeongbae Seo 	/* don't bother if the clock is going off */
277253e0a7cSJeongbae Seo 	if (clock == 0)
278253e0a7cSJeongbae Seo 		return;
279253e0a7cSJeongbae Seo 
280253e0a7cSJeongbae Seo 	sdhci_s3c_set_clock(host, clock);
281253e0a7cSJeongbae Seo 
282253e0a7cSJeongbae Seo 	clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
283253e0a7cSJeongbae Seo 
284253e0a7cSJeongbae Seo 	host->clock = clock;
285253e0a7cSJeongbae Seo }
286253e0a7cSJeongbae Seo 
287548f07d2SJaehoon Chung /**
288548f07d2SJaehoon Chung  * sdhci_s3c_platform_8bit_width - support 8bit buswidth
289548f07d2SJaehoon Chung  * @host: The SDHCI host being queried
290548f07d2SJaehoon Chung  * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
291548f07d2SJaehoon Chung  *
292548f07d2SJaehoon Chung  * We have 8-bit width support but is not a v3 controller.
293548f07d2SJaehoon Chung  * So we add platform_8bit_width() and support 8bit width.
294548f07d2SJaehoon Chung  */
295548f07d2SJaehoon Chung static int sdhci_s3c_platform_8bit_width(struct sdhci_host *host, int width)
296548f07d2SJaehoon Chung {
297548f07d2SJaehoon Chung 	u8 ctrl;
298548f07d2SJaehoon Chung 
299548f07d2SJaehoon Chung 	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
300548f07d2SJaehoon Chung 
301548f07d2SJaehoon Chung 	switch (width) {
302548f07d2SJaehoon Chung 	case MMC_BUS_WIDTH_8:
303548f07d2SJaehoon Chung 		ctrl |= SDHCI_CTRL_8BITBUS;
304548f07d2SJaehoon Chung 		ctrl &= ~SDHCI_CTRL_4BITBUS;
305548f07d2SJaehoon Chung 		break;
306548f07d2SJaehoon Chung 	case MMC_BUS_WIDTH_4:
307548f07d2SJaehoon Chung 		ctrl |= SDHCI_CTRL_4BITBUS;
308548f07d2SJaehoon Chung 		ctrl &= ~SDHCI_CTRL_8BITBUS;
309548f07d2SJaehoon Chung 		break;
310548f07d2SJaehoon Chung 	default:
31149bb1e61SGirish K S 		ctrl &= ~SDHCI_CTRL_4BITBUS;
31249bb1e61SGirish K S 		ctrl &= ~SDHCI_CTRL_8BITBUS;
313548f07d2SJaehoon Chung 		break;
314548f07d2SJaehoon Chung 	}
315548f07d2SJaehoon Chung 
316548f07d2SJaehoon Chung 	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
317548f07d2SJaehoon Chung 
318548f07d2SJaehoon Chung 	return 0;
319548f07d2SJaehoon Chung }
320548f07d2SJaehoon Chung 
3210d1bb41aSBen Dooks static struct sdhci_ops sdhci_s3c_ops = {
3220d1bb41aSBen Dooks 	.get_max_clock		= sdhci_s3c_get_max_clk,
3230d1bb41aSBen Dooks 	.set_clock		= sdhci_s3c_set_clock,
324ce5f036bSMarek Szyprowski 	.get_min_clock		= sdhci_s3c_get_min_clock,
325548f07d2SJaehoon Chung 	.platform_8bit_width	= sdhci_s3c_platform_8bit_width,
3260d1bb41aSBen Dooks };
3270d1bb41aSBen Dooks 
32817866e14SMarek Szyprowski static void sdhci_s3c_notify_change(struct platform_device *dev, int state)
32917866e14SMarek Szyprowski {
33017866e14SMarek Szyprowski 	struct sdhci_host *host = platform_get_drvdata(dev);
33106fe577fSMarek Szyprowski 	unsigned long flags;
33206fe577fSMarek Szyprowski 
33317866e14SMarek Szyprowski 	if (host) {
33406fe577fSMarek Szyprowski 		spin_lock_irqsave(&host->lock, flags);
33517866e14SMarek Szyprowski 		if (state) {
33617866e14SMarek Szyprowski 			dev_dbg(&dev->dev, "card inserted.\n");
33717866e14SMarek Szyprowski 			host->flags &= ~SDHCI_DEVICE_DEAD;
33817866e14SMarek Szyprowski 			host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
33917866e14SMarek Szyprowski 		} else {
34017866e14SMarek Szyprowski 			dev_dbg(&dev->dev, "card removed.\n");
34117866e14SMarek Szyprowski 			host->flags |= SDHCI_DEVICE_DEAD;
34217866e14SMarek Szyprowski 			host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
34317866e14SMarek Szyprowski 		}
344f522886eSKyungmin Park 		tasklet_schedule(&host->card_tasklet);
34506fe577fSMarek Szyprowski 		spin_unlock_irqrestore(&host->lock, flags);
34617866e14SMarek Szyprowski 	}
34717866e14SMarek Szyprowski }
34817866e14SMarek Szyprowski 
34917866e14SMarek Szyprowski static irqreturn_t sdhci_s3c_gpio_card_detect_thread(int irq, void *dev_id)
35017866e14SMarek Szyprowski {
35117866e14SMarek Szyprowski 	struct sdhci_s3c *sc = dev_id;
35217866e14SMarek Szyprowski 	int status = gpio_get_value(sc->ext_cd_gpio);
35317866e14SMarek Szyprowski 	if (sc->pdata->ext_cd_gpio_invert)
35417866e14SMarek Szyprowski 		status = !status;
35517866e14SMarek Szyprowski 	sdhci_s3c_notify_change(sc->pdev, status);
35617866e14SMarek Szyprowski 	return IRQ_HANDLED;
35717866e14SMarek Szyprowski }
35817866e14SMarek Szyprowski 
35917866e14SMarek Szyprowski static void sdhci_s3c_setup_card_detect_gpio(struct sdhci_s3c *sc)
36017866e14SMarek Szyprowski {
36117866e14SMarek Szyprowski 	struct s3c_sdhci_platdata *pdata = sc->pdata;
36217866e14SMarek Szyprowski 	struct device *dev = &sc->pdev->dev;
36317866e14SMarek Szyprowski 
36417866e14SMarek Szyprowski 	if (gpio_request(pdata->ext_cd_gpio, "SDHCI EXT CD") == 0) {
36517866e14SMarek Szyprowski 		sc->ext_cd_gpio = pdata->ext_cd_gpio;
36617866e14SMarek Szyprowski 		sc->ext_cd_irq = gpio_to_irq(pdata->ext_cd_gpio);
36717866e14SMarek Szyprowski 		if (sc->ext_cd_irq &&
36817866e14SMarek Szyprowski 		    request_threaded_irq(sc->ext_cd_irq, NULL,
36917866e14SMarek Szyprowski 					 sdhci_s3c_gpio_card_detect_thread,
37017866e14SMarek Szyprowski 					 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
37117866e14SMarek Szyprowski 					 dev_name(dev), sc) == 0) {
37217866e14SMarek Szyprowski 			int status = gpio_get_value(sc->ext_cd_gpio);
37317866e14SMarek Szyprowski 			if (pdata->ext_cd_gpio_invert)
37417866e14SMarek Szyprowski 				status = !status;
37517866e14SMarek Szyprowski 			sdhci_s3c_notify_change(sc->pdev, status);
37617866e14SMarek Szyprowski 		} else {
37717866e14SMarek Szyprowski 			dev_warn(dev, "cannot request irq for card detect\n");
37817866e14SMarek Szyprowski 			sc->ext_cd_irq = 0;
37917866e14SMarek Szyprowski 		}
38017866e14SMarek Szyprowski 	} else {
38117866e14SMarek Szyprowski 		dev_err(dev, "cannot request gpio for card detect\n");
38217866e14SMarek Szyprowski 	}
38317866e14SMarek Szyprowski }
38417866e14SMarek Szyprowski 
3850d1bb41aSBen Dooks static int __devinit sdhci_s3c_probe(struct platform_device *pdev)
3860d1bb41aSBen Dooks {
3870d1bb41aSBen Dooks 	struct s3c_sdhci_platdata *pdata = pdev->dev.platform_data;
3880d1bb41aSBen Dooks 	struct device *dev = &pdev->dev;
3890d1bb41aSBen Dooks 	struct sdhci_host *host;
3900d1bb41aSBen Dooks 	struct sdhci_s3c *sc;
3910d1bb41aSBen Dooks 	struct resource *res;
3920d1bb41aSBen Dooks 	int ret, irq, ptr, clks;
3930d1bb41aSBen Dooks 
3940d1bb41aSBen Dooks 	if (!pdata) {
3950d1bb41aSBen Dooks 		dev_err(dev, "no device data specified\n");
3960d1bb41aSBen Dooks 		return -ENOENT;
3970d1bb41aSBen Dooks 	}
3980d1bb41aSBen Dooks 
3990d1bb41aSBen Dooks 	irq = platform_get_irq(pdev, 0);
4000d1bb41aSBen Dooks 	if (irq < 0) {
4010d1bb41aSBen Dooks 		dev_err(dev, "no irq specified\n");
4020d1bb41aSBen Dooks 		return irq;
4030d1bb41aSBen Dooks 	}
4040d1bb41aSBen Dooks 
4050d1bb41aSBen Dooks 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4060d1bb41aSBen Dooks 	if (!res) {
4070d1bb41aSBen Dooks 		dev_err(dev, "no memory specified\n");
4080d1bb41aSBen Dooks 		return -ENOENT;
4090d1bb41aSBen Dooks 	}
4100d1bb41aSBen Dooks 
4110d1bb41aSBen Dooks 	host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
4120d1bb41aSBen Dooks 	if (IS_ERR(host)) {
4130d1bb41aSBen Dooks 		dev_err(dev, "sdhci_alloc_host() failed\n");
4140d1bb41aSBen Dooks 		return PTR_ERR(host);
4150d1bb41aSBen Dooks 	}
4160d1bb41aSBen Dooks 
4170d1bb41aSBen Dooks 	sc = sdhci_priv(host);
4180d1bb41aSBen Dooks 
4190d1bb41aSBen Dooks 	sc->host = host;
4200d1bb41aSBen Dooks 	sc->pdev = pdev;
4210d1bb41aSBen Dooks 	sc->pdata = pdata;
42217866e14SMarek Szyprowski 	sc->ext_cd_gpio = -1; /* invalid gpio number */
4230d1bb41aSBen Dooks 
4240d1bb41aSBen Dooks 	platform_set_drvdata(pdev, host);
4250d1bb41aSBen Dooks 
4260d1bb41aSBen Dooks 	sc->clk_io = clk_get(dev, "hsmmc");
4270d1bb41aSBen Dooks 	if (IS_ERR(sc->clk_io)) {
4280d1bb41aSBen Dooks 		dev_err(dev, "failed to get io clock\n");
4290d1bb41aSBen Dooks 		ret = PTR_ERR(sc->clk_io);
4300d1bb41aSBen Dooks 		goto err_io_clk;
4310d1bb41aSBen Dooks 	}
4320d1bb41aSBen Dooks 
4330d1bb41aSBen Dooks 	/* enable the local io clock and keep it running for the moment. */
4340d1bb41aSBen Dooks 	clk_enable(sc->clk_io);
4350d1bb41aSBen Dooks 
4360d1bb41aSBen Dooks 	for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
4370d1bb41aSBen Dooks 		struct clk *clk;
4380d1bb41aSBen Dooks 		char *name = pdata->clocks[ptr];
4390d1bb41aSBen Dooks 
4400d1bb41aSBen Dooks 		if (name == NULL)
4410d1bb41aSBen Dooks 			continue;
4420d1bb41aSBen Dooks 
4430d1bb41aSBen Dooks 		clk = clk_get(dev, name);
4440d1bb41aSBen Dooks 		if (IS_ERR(clk)) {
4450d1bb41aSBen Dooks 			dev_err(dev, "failed to get clock %s\n", name);
4460d1bb41aSBen Dooks 			continue;
4470d1bb41aSBen Dooks 		}
4480d1bb41aSBen Dooks 
4490d1bb41aSBen Dooks 		clks++;
4500d1bb41aSBen Dooks 		sc->clk_bus[ptr] = clk;
451253e0a7cSJeongbae Seo 
452253e0a7cSJeongbae Seo 		/*
453253e0a7cSJeongbae Seo 		 * save current clock index to know which clock bus
454253e0a7cSJeongbae Seo 		 * is used later in overriding functions.
455253e0a7cSJeongbae Seo 		 */
456253e0a7cSJeongbae Seo 		sc->cur_clk = ptr;
457253e0a7cSJeongbae Seo 
4580d1bb41aSBen Dooks 		clk_enable(clk);
4590d1bb41aSBen Dooks 
4600d1bb41aSBen Dooks 		dev_info(dev, "clock source %d: %s (%ld Hz)\n",
4610d1bb41aSBen Dooks 			 ptr, name, clk_get_rate(clk));
4620d1bb41aSBen Dooks 	}
4630d1bb41aSBen Dooks 
4640d1bb41aSBen Dooks 	if (clks == 0) {
4650d1bb41aSBen Dooks 		dev_err(dev, "failed to find any bus clocks\n");
4660d1bb41aSBen Dooks 		ret = -ENOENT;
4670d1bb41aSBen Dooks 		goto err_no_busclks;
4680d1bb41aSBen Dooks 	}
4690d1bb41aSBen Dooks 
4700d1bb41aSBen Dooks 	sc->ioarea = request_mem_region(res->start, resource_size(res),
4710d1bb41aSBen Dooks 					mmc_hostname(host->mmc));
4720d1bb41aSBen Dooks 	if (!sc->ioarea) {
4730d1bb41aSBen Dooks 		dev_err(dev, "failed to reserve register area\n");
4740d1bb41aSBen Dooks 		ret = -ENXIO;
4750d1bb41aSBen Dooks 		goto err_req_regs;
4760d1bb41aSBen Dooks 	}
4770d1bb41aSBen Dooks 
4780d1bb41aSBen Dooks 	host->ioaddr = ioremap_nocache(res->start, resource_size(res));
4790d1bb41aSBen Dooks 	if (!host->ioaddr) {
4800d1bb41aSBen Dooks 		dev_err(dev, "failed to map registers\n");
4810d1bb41aSBen Dooks 		ret = -ENXIO;
4820d1bb41aSBen Dooks 		goto err_req_regs;
4830d1bb41aSBen Dooks 	}
4840d1bb41aSBen Dooks 
4850d1bb41aSBen Dooks 	/* Ensure we have minimal gpio selected CMD/CLK/Detect */
4860d1bb41aSBen Dooks 	if (pdata->cfg_gpio)
4870d1bb41aSBen Dooks 		pdata->cfg_gpio(pdev, pdata->max_width);
4880d1bb41aSBen Dooks 
4890d1bb41aSBen Dooks 	host->hw_name = "samsung-hsmmc";
4900d1bb41aSBen Dooks 	host->ops = &sdhci_s3c_ops;
4910d1bb41aSBen Dooks 	host->quirks = 0;
4920d1bb41aSBen Dooks 	host->irq = irq;
4930d1bb41aSBen Dooks 
4940d1bb41aSBen Dooks 	/* Setup quirks for the controller */
495b2e75effSThomas Abraham 	host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
496a1d56460SMarek Szyprowski 	host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
4970d1bb41aSBen Dooks 
4980d1bb41aSBen Dooks #ifndef CONFIG_MMC_SDHCI_S3C_DMA
4990d1bb41aSBen Dooks 
5000d1bb41aSBen Dooks 	/* we currently see overruns on errors, so disable the SDMA
5010d1bb41aSBen Dooks 	 * support as well. */
5020d1bb41aSBen Dooks 	host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
5030d1bb41aSBen Dooks 
5040d1bb41aSBen Dooks #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
5050d1bb41aSBen Dooks 
5060d1bb41aSBen Dooks 	/* It seems we do not get an DATA transfer complete on non-busy
5070d1bb41aSBen Dooks 	 * transfers, not sure if this is a problem with this specific
5080d1bb41aSBen Dooks 	 * SDHCI block, or a missing configuration that needs to be set. */
5090d1bb41aSBen Dooks 	host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
5100d1bb41aSBen Dooks 
511732f0e31SKyungmin Park 	/* This host supports the Auto CMD12 */
512732f0e31SKyungmin Park 	host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
513732f0e31SKyungmin Park 
5147199e2b6SJaehoon Chung 	/* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
5157199e2b6SJaehoon Chung 	host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
5167199e2b6SJaehoon Chung 
51717866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
51817866e14SMarek Szyprowski 	    pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
51917866e14SMarek Szyprowski 		host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
52017866e14SMarek Szyprowski 
52117866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
52217866e14SMarek Szyprowski 		host->mmc->caps = MMC_CAP_NONREMOVABLE;
52317866e14SMarek Szyprowski 
524548f07d2SJaehoon Chung 	if (pdata->host_caps)
525548f07d2SJaehoon Chung 		host->mmc->caps |= pdata->host_caps;
526548f07d2SJaehoon Chung 
5270d1bb41aSBen Dooks 	host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
5280d1bb41aSBen Dooks 			 SDHCI_QUIRK_32BIT_DMA_SIZE);
5290d1bb41aSBen Dooks 
5303fe42e07SHyuk Lee 	/* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
5313fe42e07SHyuk Lee 	host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
5323fe42e07SHyuk Lee 
533253e0a7cSJeongbae Seo 	/*
534253e0a7cSJeongbae Seo 	 * If controller does not have internal clock divider,
535253e0a7cSJeongbae Seo 	 * we can use overriding functions instead of default.
536253e0a7cSJeongbae Seo 	 */
537253e0a7cSJeongbae Seo 	if (pdata->clk_type) {
538253e0a7cSJeongbae Seo 		sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
539253e0a7cSJeongbae Seo 		sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
540253e0a7cSJeongbae Seo 		sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
541253e0a7cSJeongbae Seo 	}
542253e0a7cSJeongbae Seo 
543b3824f2cSJeongbae Seo 	/* It supports additional host capabilities if needed */
544b3824f2cSJeongbae Seo 	if (pdata->host_caps)
545b3824f2cSJeongbae Seo 		host->mmc->caps |= pdata->host_caps;
546b3824f2cSJeongbae Seo 
5470d1bb41aSBen Dooks 	ret = sdhci_add_host(host);
5480d1bb41aSBen Dooks 	if (ret) {
5490d1bb41aSBen Dooks 		dev_err(dev, "sdhci_add_host() failed\n");
5500d1bb41aSBen Dooks 		goto err_add_host;
5510d1bb41aSBen Dooks 	}
5520d1bb41aSBen Dooks 
55317866e14SMarek Szyprowski 	/* The following two methods of card detection might call
55417866e14SMarek Szyprowski 	   sdhci_s3c_notify_change() immediately, so they can be called
55517866e14SMarek Szyprowski 	   only after sdhci_add_host(). Setup errors are ignored. */
55617866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_init)
55717866e14SMarek Szyprowski 		pdata->ext_cd_init(&sdhci_s3c_notify_change);
55817866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_GPIO &&
55917866e14SMarek Szyprowski 	    gpio_is_valid(pdata->ext_cd_gpio))
56017866e14SMarek Szyprowski 		sdhci_s3c_setup_card_detect_gpio(sc);
56117866e14SMarek Szyprowski 
5620d1bb41aSBen Dooks 	return 0;
5630d1bb41aSBen Dooks 
5640d1bb41aSBen Dooks  err_add_host:
5650d1bb41aSBen Dooks 	release_resource(sc->ioarea);
5660d1bb41aSBen Dooks 	kfree(sc->ioarea);
5670d1bb41aSBen Dooks 
5680d1bb41aSBen Dooks  err_req_regs:
5690d1bb41aSBen Dooks 	for (ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
570326adda5SJaehoon Chung 		if (sc->clk_bus[ptr]) {
5710d1bb41aSBen Dooks 			clk_disable(sc->clk_bus[ptr]);
5720d1bb41aSBen Dooks 			clk_put(sc->clk_bus[ptr]);
5730d1bb41aSBen Dooks 		}
574326adda5SJaehoon Chung 	}
5750d1bb41aSBen Dooks 
5760d1bb41aSBen Dooks  err_no_busclks:
5770d1bb41aSBen Dooks 	clk_disable(sc->clk_io);
5780d1bb41aSBen Dooks 	clk_put(sc->clk_io);
5790d1bb41aSBen Dooks 
5800d1bb41aSBen Dooks  err_io_clk:
5810d1bb41aSBen Dooks 	sdhci_free_host(host);
5820d1bb41aSBen Dooks 
5830d1bb41aSBen Dooks 	return ret;
5840d1bb41aSBen Dooks }
5850d1bb41aSBen Dooks 
5860d1bb41aSBen Dooks static int __devexit sdhci_s3c_remove(struct platform_device *pdev)
5870d1bb41aSBen Dooks {
58817866e14SMarek Szyprowski 	struct s3c_sdhci_platdata *pdata = pdev->dev.platform_data;
5899d51a6b2SMarek Szyprowski 	struct sdhci_host *host =  platform_get_drvdata(pdev);
5909d51a6b2SMarek Szyprowski 	struct sdhci_s3c *sc = sdhci_priv(host);
5919d51a6b2SMarek Szyprowski 	int ptr;
5929d51a6b2SMarek Szyprowski 
59317866e14SMarek Szyprowski 	if (pdata->cd_type == S3C_SDHCI_CD_EXTERNAL && pdata->ext_cd_cleanup)
59417866e14SMarek Szyprowski 		pdata->ext_cd_cleanup(&sdhci_s3c_notify_change);
59517866e14SMarek Szyprowski 
59617866e14SMarek Szyprowski 	if (sc->ext_cd_irq)
59717866e14SMarek Szyprowski 		free_irq(sc->ext_cd_irq, sc);
59817866e14SMarek Szyprowski 
59917866e14SMarek Szyprowski 	if (gpio_is_valid(sc->ext_cd_gpio))
60017866e14SMarek Szyprowski 		gpio_free(sc->ext_cd_gpio);
60117866e14SMarek Szyprowski 
6029d51a6b2SMarek Szyprowski 	sdhci_remove_host(host, 1);
6039d51a6b2SMarek Szyprowski 
6049d51a6b2SMarek Szyprowski 	for (ptr = 0; ptr < 3; ptr++) {
6059320f7cbSMarek Szyprowski 		if (sc->clk_bus[ptr]) {
6069d51a6b2SMarek Szyprowski 			clk_disable(sc->clk_bus[ptr]);
6079d51a6b2SMarek Szyprowski 			clk_put(sc->clk_bus[ptr]);
6089d51a6b2SMarek Szyprowski 		}
6099320f7cbSMarek Szyprowski 	}
6109d51a6b2SMarek Szyprowski 	clk_disable(sc->clk_io);
6119d51a6b2SMarek Szyprowski 	clk_put(sc->clk_io);
6129d51a6b2SMarek Szyprowski 
6139d51a6b2SMarek Szyprowski 	iounmap(host->ioaddr);
6149d51a6b2SMarek Szyprowski 	release_resource(sc->ioarea);
6159d51a6b2SMarek Szyprowski 	kfree(sc->ioarea);
6169d51a6b2SMarek Szyprowski 
6179d51a6b2SMarek Szyprowski 	sdhci_free_host(host);
6189d51a6b2SMarek Szyprowski 	platform_set_drvdata(pdev, NULL);
6199d51a6b2SMarek Szyprowski 
6200d1bb41aSBen Dooks 	return 0;
6210d1bb41aSBen Dooks }
6220d1bb41aSBen Dooks 
6230d1bb41aSBen Dooks #ifdef CONFIG_PM
6240d1bb41aSBen Dooks 
62529495aa0SManuel Lauss static int sdhci_s3c_suspend(struct device *dev)
6260d1bb41aSBen Dooks {
62729495aa0SManuel Lauss 	struct sdhci_host *host = dev_get_drvdata(dev);
6280d1bb41aSBen Dooks 
62929495aa0SManuel Lauss 	return sdhci_suspend_host(host);
6300d1bb41aSBen Dooks }
6310d1bb41aSBen Dooks 
63229495aa0SManuel Lauss static int sdhci_s3c_resume(struct device *dev)
6330d1bb41aSBen Dooks {
63429495aa0SManuel Lauss 	struct sdhci_host *host = dev_get_drvdata(dev);
6350d1bb41aSBen Dooks 
63665d13516SWonil Choi 	return sdhci_resume_host(host);
6370d1bb41aSBen Dooks }
6380d1bb41aSBen Dooks 
63929495aa0SManuel Lauss static const struct dev_pm_ops sdhci_s3c_pmops = {
64029495aa0SManuel Lauss 	.suspend	= sdhci_s3c_suspend,
64129495aa0SManuel Lauss 	.resume		= sdhci_s3c_resume,
64229495aa0SManuel Lauss };
64329495aa0SManuel Lauss 
64429495aa0SManuel Lauss #define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
64529495aa0SManuel Lauss 
6460d1bb41aSBen Dooks #else
64729495aa0SManuel Lauss #define SDHCI_S3C_PMOPS NULL
6480d1bb41aSBen Dooks #endif
6490d1bb41aSBen Dooks 
6500d1bb41aSBen Dooks static struct platform_driver sdhci_s3c_driver = {
6510d1bb41aSBen Dooks 	.probe		= sdhci_s3c_probe,
6520d1bb41aSBen Dooks 	.remove		= __devexit_p(sdhci_s3c_remove),
6530d1bb41aSBen Dooks 	.driver		= {
6540d1bb41aSBen Dooks 		.owner	= THIS_MODULE,
6550d1bb41aSBen Dooks 		.name	= "s3c-sdhci",
65629495aa0SManuel Lauss 		.pm	= SDHCI_S3C_PMOPS,
6570d1bb41aSBen Dooks 	},
6580d1bb41aSBen Dooks };
6590d1bb41aSBen Dooks 
660d1f81a64SAxel Lin module_platform_driver(sdhci_s3c_driver);
6610d1bb41aSBen Dooks 
6620d1bb41aSBen Dooks MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
6630d1bb41aSBen Dooks MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
6640d1bb41aSBen Dooks MODULE_LICENSE("GPL v2");
6650d1bb41aSBen Dooks MODULE_ALIAS("platform:s3c-sdhci");
666