xref: /openbmc/linux/drivers/mmc/host/sdhci-pxav3.c (revision b650352d)
1a702c8abSZhangfei Gao /*
2a702c8abSZhangfei Gao  * Copyright (C) 2010 Marvell International Ltd.
3a702c8abSZhangfei Gao  *		Zhangfei Gao <zhangfei.gao@marvell.com>
4a702c8abSZhangfei Gao  *		Kevin Wang <dwang4@marvell.com>
5a702c8abSZhangfei Gao  *		Mingwei Wang <mwwang@marvell.com>
6a702c8abSZhangfei Gao  *		Philip Rakity <prakity@marvell.com>
7a702c8abSZhangfei Gao  *		Mark Brown <markb@marvell.com>
8a702c8abSZhangfei Gao  *
9a702c8abSZhangfei Gao  * This software is licensed under the terms of the GNU General Public
10a702c8abSZhangfei Gao  * License version 2, as published by the Free Software Foundation, and
11a702c8abSZhangfei Gao  * may be copied, distributed, and modified under those terms.
12a702c8abSZhangfei Gao  *
13a702c8abSZhangfei Gao  * This program is distributed in the hope that it will be useful,
14a702c8abSZhangfei Gao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a702c8abSZhangfei Gao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a702c8abSZhangfei Gao  * GNU General Public License for more details.
17a702c8abSZhangfei Gao  *
18a702c8abSZhangfei Gao  */
19a702c8abSZhangfei Gao #include <linux/err.h>
20a702c8abSZhangfei Gao #include <linux/init.h>
21a702c8abSZhangfei Gao #include <linux/platform_device.h>
22a702c8abSZhangfei Gao #include <linux/clk.h>
23a702c8abSZhangfei Gao #include <linux/io.h>
24a702c8abSZhangfei Gao #include <linux/gpio.h>
25a702c8abSZhangfei Gao #include <linux/mmc/card.h>
26a702c8abSZhangfei Gao #include <linux/mmc/host.h>
27bfed345eSZhangfei Gao #include <linux/platform_data/pxa_sdhci.h>
28a702c8abSZhangfei Gao #include <linux/slab.h>
29a702c8abSZhangfei Gao #include <linux/delay.h>
3088b47679SPaul Gortmaker #include <linux/module.h>
31b650352dSChris Ball #include <linux/of.h>
32b650352dSChris Ball #include <linux/of_device.h>
33b650352dSChris Ball 
34a702c8abSZhangfei Gao #include "sdhci.h"
35a702c8abSZhangfei Gao #include "sdhci-pltfm.h"
36a702c8abSZhangfei Gao 
37a702c8abSZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP		0x10A
38a702c8abSZhangfei Gao #define SDCLK_SEL	0x100
39a702c8abSZhangfei Gao #define SDCLK_DELAY_SHIFT	9
40a702c8abSZhangfei Gao #define SDCLK_DELAY_MASK	0x1f
41a702c8abSZhangfei Gao 
42a702c8abSZhangfei Gao #define SD_CFG_FIFO_PARAM       0x100
43a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_ON	(1<<6)
44a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_MASK	0xFF
45a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_SHIFT	24
46a702c8abSZhangfei Gao 
47a702c8abSZhangfei Gao #define SD_SPI_MODE          0x108
48a702c8abSZhangfei Gao #define SD_CE_ATA_1          0x10C
49a702c8abSZhangfei Gao 
50a702c8abSZhangfei Gao #define SD_CE_ATA_2          0x10E
51a702c8abSZhangfei Gao #define SDCE_MISC_INT		(1<<2)
52a702c8abSZhangfei Gao #define SDCE_MISC_INT_EN	(1<<1)
53a702c8abSZhangfei Gao 
54a702c8abSZhangfei Gao static void pxav3_set_private_registers(struct sdhci_host *host, u8 mask)
55a702c8abSZhangfei Gao {
56a702c8abSZhangfei Gao 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
57a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
58a702c8abSZhangfei Gao 
59a702c8abSZhangfei Gao 	if (mask == SDHCI_RESET_ALL) {
60a702c8abSZhangfei Gao 		/*
61a702c8abSZhangfei Gao 		 * tune timing of read data/command when crc error happen
62a702c8abSZhangfei Gao 		 * no performance impact
63a702c8abSZhangfei Gao 		 */
64a702c8abSZhangfei Gao 		if (pdata && 0 != pdata->clk_delay_cycles) {
65a702c8abSZhangfei Gao 			u16 tmp;
66a702c8abSZhangfei Gao 
67a702c8abSZhangfei Gao 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
68a702c8abSZhangfei Gao 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
69a702c8abSZhangfei Gao 				<< SDCLK_DELAY_SHIFT;
70a702c8abSZhangfei Gao 			tmp |= SDCLK_SEL;
71a702c8abSZhangfei Gao 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
72a702c8abSZhangfei Gao 		}
73a702c8abSZhangfei Gao 	}
74a702c8abSZhangfei Gao }
75a702c8abSZhangfei Gao 
76a702c8abSZhangfei Gao #define MAX_WAIT_COUNT 5
77a702c8abSZhangfei Gao static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
78a702c8abSZhangfei Gao {
79a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
80a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
81a702c8abSZhangfei Gao 	u16 tmp;
82a702c8abSZhangfei Gao 	int count;
83a702c8abSZhangfei Gao 
84a702c8abSZhangfei Gao 	if (pxa->power_mode == MMC_POWER_UP
85a702c8abSZhangfei Gao 			&& power_mode == MMC_POWER_ON) {
86a702c8abSZhangfei Gao 
87a702c8abSZhangfei Gao 		dev_dbg(mmc_dev(host->mmc),
88a702c8abSZhangfei Gao 				"%s: slot->power_mode = %d,"
89a702c8abSZhangfei Gao 				"ios->power_mode = %d\n",
90a702c8abSZhangfei Gao 				__func__,
91a702c8abSZhangfei Gao 				pxa->power_mode,
92a702c8abSZhangfei Gao 				power_mode);
93a702c8abSZhangfei Gao 
94a702c8abSZhangfei Gao 		/* set we want notice of when 74 clocks are sent */
95a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
96a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT_EN;
97a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
98a702c8abSZhangfei Gao 
99a702c8abSZhangfei Gao 		/* start sending the 74 clocks */
100a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
101a702c8abSZhangfei Gao 		tmp |= SDCFG_GEN_PAD_CLK_ON;
102a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
103a702c8abSZhangfei Gao 
104a702c8abSZhangfei Gao 		/* slowest speed is about 100KHz or 10usec per clock */
105a702c8abSZhangfei Gao 		udelay(740);
106a702c8abSZhangfei Gao 		count = 0;
107a702c8abSZhangfei Gao 
108a702c8abSZhangfei Gao 		while (count++ < MAX_WAIT_COUNT) {
109a702c8abSZhangfei Gao 			if ((readw(host->ioaddr + SD_CE_ATA_2)
110a702c8abSZhangfei Gao 						& SDCE_MISC_INT) == 0)
111a702c8abSZhangfei Gao 				break;
112a702c8abSZhangfei Gao 			udelay(10);
113a702c8abSZhangfei Gao 		}
114a702c8abSZhangfei Gao 
115a702c8abSZhangfei Gao 		if (count == MAX_WAIT_COUNT)
116a702c8abSZhangfei Gao 			dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
117a702c8abSZhangfei Gao 
118a702c8abSZhangfei Gao 		/* clear the interrupt bit if posted */
119a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
120a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT;
121a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
122a702c8abSZhangfei Gao 	}
123a702c8abSZhangfei Gao 	pxa->power_mode = power_mode;
124a702c8abSZhangfei Gao }
125a702c8abSZhangfei Gao 
126a702c8abSZhangfei Gao static int pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
127a702c8abSZhangfei Gao {
128a702c8abSZhangfei Gao 	u16 ctrl_2;
129a702c8abSZhangfei Gao 
130a702c8abSZhangfei Gao 	/*
131a702c8abSZhangfei Gao 	 * Set V18_EN -- UHS modes do not work without this.
132a702c8abSZhangfei Gao 	 * does not change signaling voltage
133a702c8abSZhangfei Gao 	 */
134a702c8abSZhangfei Gao 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
135a702c8abSZhangfei Gao 
136a702c8abSZhangfei Gao 	/* Select Bus Speed Mode for host */
137a702c8abSZhangfei Gao 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
138a702c8abSZhangfei Gao 	switch (uhs) {
139a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR12:
140a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
141a702c8abSZhangfei Gao 		break;
142a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR25:
143a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
144a702c8abSZhangfei Gao 		break;
145a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR50:
146a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
147a702c8abSZhangfei Gao 		break;
148a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR104:
149a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
150a702c8abSZhangfei Gao 		break;
151a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_DDR50:
152a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
153a702c8abSZhangfei Gao 		break;
154a702c8abSZhangfei Gao 	}
155a702c8abSZhangfei Gao 
156a702c8abSZhangfei Gao 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
157a702c8abSZhangfei Gao 	dev_dbg(mmc_dev(host->mmc),
158a702c8abSZhangfei Gao 		"%s uhs = %d, ctrl_2 = %04X\n",
159a702c8abSZhangfei Gao 		__func__, uhs, ctrl_2);
160a702c8abSZhangfei Gao 
161a702c8abSZhangfei Gao 	return 0;
162a702c8abSZhangfei Gao }
163a702c8abSZhangfei Gao 
164a702c8abSZhangfei Gao static struct sdhci_ops pxav3_sdhci_ops = {
165a702c8abSZhangfei Gao 	.platform_reset_exit = pxav3_set_private_registers,
166a702c8abSZhangfei Gao 	.set_uhs_signaling = pxav3_set_uhs_signaling,
167a702c8abSZhangfei Gao 	.platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
168a702c8abSZhangfei Gao };
169a702c8abSZhangfei Gao 
170b650352dSChris Ball #ifdef CONFIG_OF
171b650352dSChris Ball static const struct of_device_id sdhci_pxav3_of_match[] = {
172b650352dSChris Ball 	{
173b650352dSChris Ball 		.compatible = "mrvl,pxav3-mmc",
174b650352dSChris Ball 	},
175b650352dSChris Ball 	{},
176b650352dSChris Ball };
177b650352dSChris Ball MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
178b650352dSChris Ball 
179b650352dSChris Ball static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
180b650352dSChris Ball {
181b650352dSChris Ball 	struct sdhci_pxa_platdata *pdata;
182b650352dSChris Ball 	struct device_node *np = dev->of_node;
183b650352dSChris Ball 	u32 bus_width;
184b650352dSChris Ball 	u32 clk_delay_cycles;
185b650352dSChris Ball 
186b650352dSChris Ball 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
187b650352dSChris Ball 	if (!pdata)
188b650352dSChris Ball 		return NULL;
189b650352dSChris Ball 
190b650352dSChris Ball 	if (of_find_property(np, "non-removable", NULL))
191b650352dSChris Ball 		pdata->flags |= PXA_FLAG_CARD_PERMANENT;
192b650352dSChris Ball 
193b650352dSChris Ball 	of_property_read_u32(np, "bus-width", &bus_width);
194b650352dSChris Ball 	if (bus_width == 8)
195b650352dSChris Ball 		pdata->flags |= PXA_FLAG_SD_8_BIT_CAPABLE_SLOT;
196b650352dSChris Ball 
197b650352dSChris Ball 	of_property_read_u32(np, "mrvl,clk-delay-cycles", &clk_delay_cycles);
198b650352dSChris Ball 	if (clk_delay_cycles > 0)
199b650352dSChris Ball 		pdata->clk_delay_cycles = clk_delay_cycles;
200b650352dSChris Ball 
201b650352dSChris Ball 	return pdata;
202b650352dSChris Ball }
203b650352dSChris Ball #else
204b650352dSChris Ball static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
205b650352dSChris Ball {
206b650352dSChris Ball 	return NULL;
207b650352dSChris Ball }
208b650352dSChris Ball #endif
209b650352dSChris Ball 
210a702c8abSZhangfei Gao static int __devinit sdhci_pxav3_probe(struct platform_device *pdev)
211a702c8abSZhangfei Gao {
212a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host;
213a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
214a702c8abSZhangfei Gao 	struct device *dev = &pdev->dev;
215a702c8abSZhangfei Gao 	struct sdhci_host *host = NULL;
216a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = NULL;
217b650352dSChris Ball 	const struct of_device_id *match;
218b650352dSChris Ball 
219a702c8abSZhangfei Gao 	int ret;
220a702c8abSZhangfei Gao 	struct clk *clk;
221a702c8abSZhangfei Gao 
222a702c8abSZhangfei Gao 	pxa = kzalloc(sizeof(struct sdhci_pxa), GFP_KERNEL);
223a702c8abSZhangfei Gao 	if (!pxa)
224a702c8abSZhangfei Gao 		return -ENOMEM;
225a702c8abSZhangfei Gao 
226a702c8abSZhangfei Gao 	host = sdhci_pltfm_init(pdev, NULL);
227a702c8abSZhangfei Gao 	if (IS_ERR(host)) {
228a702c8abSZhangfei Gao 		kfree(pxa);
229a702c8abSZhangfei Gao 		return PTR_ERR(host);
230a702c8abSZhangfei Gao 	}
231a702c8abSZhangfei Gao 	pltfm_host = sdhci_priv(host);
232a702c8abSZhangfei Gao 	pltfm_host->priv = pxa;
233a702c8abSZhangfei Gao 
234a702c8abSZhangfei Gao 	clk = clk_get(dev, "PXA-SDHCLK");
235a702c8abSZhangfei Gao 	if (IS_ERR(clk)) {
236a702c8abSZhangfei Gao 		dev_err(dev, "failed to get io clock\n");
237a702c8abSZhangfei Gao 		ret = PTR_ERR(clk);
238a702c8abSZhangfei Gao 		goto err_clk_get;
239a702c8abSZhangfei Gao 	}
240a702c8abSZhangfei Gao 	pltfm_host->clk = clk;
241a702c8abSZhangfei Gao 	clk_enable(clk);
242a702c8abSZhangfei Gao 
243a702c8abSZhangfei Gao 	host->quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL
244606a15e4SPhilip Rakity 		| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
245606a15e4SPhilip Rakity 		| SDHCI_QUIRK_32BIT_ADMA_SIZE;
246a702c8abSZhangfei Gao 
247a702c8abSZhangfei Gao 	/* enable 1/8V DDR capable */
248a702c8abSZhangfei Gao 	host->mmc->caps |= MMC_CAP_1_8V_DDR;
249a702c8abSZhangfei Gao 
250b650352dSChris Ball 	match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
251b650352dSChris Ball 	if (match)
252b650352dSChris Ball 		pdata = pxav3_get_mmc_pdata(dev);
253b650352dSChris Ball 
254a702c8abSZhangfei Gao 	if (pdata) {
255a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT) {
256a702c8abSZhangfei Gao 			/* on-chip device */
257a702c8abSZhangfei Gao 			host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
258a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
259a702c8abSZhangfei Gao 		}
260a702c8abSZhangfei Gao 
261a702c8abSZhangfei Gao 		/* If slot design supports 8 bit data, indicate this to MMC. */
262a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
263a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
264a702c8abSZhangfei Gao 
265a702c8abSZhangfei Gao 		if (pdata->quirks)
266a702c8abSZhangfei Gao 			host->quirks |= pdata->quirks;
267a702c8abSZhangfei Gao 		if (pdata->host_caps)
268a702c8abSZhangfei Gao 			host->mmc->caps |= pdata->host_caps;
269a702c8abSZhangfei Gao 		if (pdata->pm_caps)
270a702c8abSZhangfei Gao 			host->mmc->pm_caps |= pdata->pm_caps;
271a702c8abSZhangfei Gao 	}
272a702c8abSZhangfei Gao 
273a702c8abSZhangfei Gao 	host->ops = &pxav3_sdhci_ops;
274a702c8abSZhangfei Gao 
275a702c8abSZhangfei Gao 	ret = sdhci_add_host(host);
276a702c8abSZhangfei Gao 	if (ret) {
277a702c8abSZhangfei Gao 		dev_err(&pdev->dev, "failed to add host\n");
278a702c8abSZhangfei Gao 		goto err_add_host;
279a702c8abSZhangfei Gao 	}
280a702c8abSZhangfei Gao 
281a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, host);
282a702c8abSZhangfei Gao 
283a702c8abSZhangfei Gao 	return 0;
284a702c8abSZhangfei Gao 
285a702c8abSZhangfei Gao err_add_host:
286a702c8abSZhangfei Gao 	clk_disable(clk);
287a702c8abSZhangfei Gao 	clk_put(clk);
288a702c8abSZhangfei Gao err_clk_get:
289a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
290a702c8abSZhangfei Gao 	kfree(pxa);
291a702c8abSZhangfei Gao 	return ret;
292a702c8abSZhangfei Gao }
293a702c8abSZhangfei Gao 
294a702c8abSZhangfei Gao static int __devexit sdhci_pxav3_remove(struct platform_device *pdev)
295a702c8abSZhangfei Gao {
296a702c8abSZhangfei Gao 	struct sdhci_host *host = platform_get_drvdata(pdev);
297a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
298a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
299a702c8abSZhangfei Gao 
300a702c8abSZhangfei Gao 	sdhci_remove_host(host, 1);
301a702c8abSZhangfei Gao 
302a702c8abSZhangfei Gao 	clk_disable(pltfm_host->clk);
303a702c8abSZhangfei Gao 	clk_put(pltfm_host->clk);
304a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
305a702c8abSZhangfei Gao 	kfree(pxa);
306a702c8abSZhangfei Gao 
307a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, NULL);
308a702c8abSZhangfei Gao 
309a702c8abSZhangfei Gao 	return 0;
310a702c8abSZhangfei Gao }
311a702c8abSZhangfei Gao 
312a702c8abSZhangfei Gao static struct platform_driver sdhci_pxav3_driver = {
313a702c8abSZhangfei Gao 	.driver		= {
314a702c8abSZhangfei Gao 		.name	= "sdhci-pxav3",
315b650352dSChris Ball #ifdef CONFIG_OF
316b650352dSChris Ball 		.of_match_table = sdhci_pxav3_of_match,
317b650352dSChris Ball #endif
318a702c8abSZhangfei Gao 		.owner	= THIS_MODULE,
31929495aa0SManuel Lauss 		.pm	= SDHCI_PLTFM_PMOPS,
320a702c8abSZhangfei Gao 	},
321a702c8abSZhangfei Gao 	.probe		= sdhci_pxav3_probe,
322a702c8abSZhangfei Gao 	.remove		= __devexit_p(sdhci_pxav3_remove),
323a702c8abSZhangfei Gao };
324a702c8abSZhangfei Gao 
325d1f81a64SAxel Lin module_platform_driver(sdhci_pxav3_driver);
326a702c8abSZhangfei Gao 
327a702c8abSZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav3");
328a702c8abSZhangfei Gao MODULE_AUTHOR("Marvell International Ltd.");
329a702c8abSZhangfei Gao MODULE_LICENSE("GPL v2");
330a702c8abSZhangfei Gao 
331