xref: /openbmc/linux/drivers/mmc/host/sdhci-pxav2.c (revision 21b2cec6)
19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29f5d71e4SZhangfei Gao /*
39f5d71e4SZhangfei Gao  * Copyright (C) 2010 Marvell International Ltd.
49f5d71e4SZhangfei Gao  *		Zhangfei Gao <zhangfei.gao@marvell.com>
59f5d71e4SZhangfei Gao  *		Kevin Wang <dwang4@marvell.com>
69f5d71e4SZhangfei Gao  *		Jun Nie <njun@marvell.com>
79f5d71e4SZhangfei Gao  *		Qiming Wu <wuqm@marvell.com>
89f5d71e4SZhangfei Gao  *		Philip Rakity <prakity@marvell.com>
99f5d71e4SZhangfei Gao  */
109f5d71e4SZhangfei Gao 
119f5d71e4SZhangfei Gao #include <linux/err.h>
129f5d71e4SZhangfei Gao #include <linux/init.h>
139f5d71e4SZhangfei Gao #include <linux/platform_device.h>
149f5d71e4SZhangfei Gao #include <linux/clk.h>
1588b47679SPaul Gortmaker #include <linux/module.h>
169f5d71e4SZhangfei Gao #include <linux/io.h>
179f5d71e4SZhangfei Gao #include <linux/mmc/card.h>
189f5d71e4SZhangfei Gao #include <linux/mmc/host.h>
19bfed345eSZhangfei Gao #include <linux/platform_data/pxa_sdhci.h>
209f5d71e4SZhangfei Gao #include <linux/slab.h>
21b650352dSChris Ball #include <linux/of.h>
22b650352dSChris Ball #include <linux/of_device.h>
23b650352dSChris Ball 
249f5d71e4SZhangfei Gao #include "sdhci.h"
259f5d71e4SZhangfei Gao #include "sdhci-pltfm.h"
269f5d71e4SZhangfei Gao 
279f5d71e4SZhangfei Gao #define SD_FIFO_PARAM		0xe0
289f5d71e4SZhangfei Gao #define DIS_PAD_SD_CLK_GATE	0x0400 /* Turn on/off Dynamic SD Clock Gating */
299f5d71e4SZhangfei Gao #define CLK_GATE_ON		0x0200 /* Disable/enable Clock Gate */
309f5d71e4SZhangfei Gao #define CLK_GATE_CTL		0x0100 /* Clock Gate Control */
319f5d71e4SZhangfei Gao #define CLK_GATE_SETTING_BITS	(DIS_PAD_SD_CLK_GATE | \
329f5d71e4SZhangfei Gao 		CLK_GATE_ON | CLK_GATE_CTL)
339f5d71e4SZhangfei Gao 
349f5d71e4SZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP	0xe6
359f5d71e4SZhangfei Gao #define SDCLK_SEL_SHIFT		8
369f5d71e4SZhangfei Gao #define SDCLK_SEL_MASK		0x3
379f5d71e4SZhangfei Gao #define SDCLK_DELAY_SHIFT	10
389f5d71e4SZhangfei Gao #define SDCLK_DELAY_MASK	0x3c
399f5d71e4SZhangfei Gao 
409f5d71e4SZhangfei Gao #define SD_CE_ATA_2		0xea
419f5d71e4SZhangfei Gao #define MMC_CARD		0x1000
429f5d71e4SZhangfei Gao #define MMC_WIDTH		0x0100
439f5d71e4SZhangfei Gao 
4403231f9bSRussell King static void pxav2_reset(struct sdhci_host *host, u8 mask)
459f5d71e4SZhangfei Gao {
469f5d71e4SZhangfei Gao 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
479f5d71e4SZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
489f5d71e4SZhangfei Gao 
4903231f9bSRussell King 	sdhci_reset(host, mask);
5003231f9bSRussell King 
519f5d71e4SZhangfei Gao 	if (mask == SDHCI_RESET_ALL) {
529f5d71e4SZhangfei Gao 		u16 tmp = 0;
539f5d71e4SZhangfei Gao 
549f5d71e4SZhangfei Gao 		/*
559f5d71e4SZhangfei Gao 		 * tune timing of read data/command when crc error happen
569f5d71e4SZhangfei Gao 		 * no performance impact
579f5d71e4SZhangfei Gao 		 */
58329f2237STanmay Upadhyay 		if (pdata && pdata->clk_delay_sel == 1) {
599f5d71e4SZhangfei Gao 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
609f5d71e4SZhangfei Gao 
619f5d71e4SZhangfei Gao 			tmp &= ~(SDCLK_DELAY_MASK << SDCLK_DELAY_SHIFT);
629f5d71e4SZhangfei Gao 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
639f5d71e4SZhangfei Gao 				<< SDCLK_DELAY_SHIFT;
649f5d71e4SZhangfei Gao 			tmp &= ~(SDCLK_SEL_MASK << SDCLK_SEL_SHIFT);
659f5d71e4SZhangfei Gao 			tmp |= (1 & SDCLK_SEL_MASK) << SDCLK_SEL_SHIFT;
669f5d71e4SZhangfei Gao 
679f5d71e4SZhangfei Gao 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
689f5d71e4SZhangfei Gao 		}
699f5d71e4SZhangfei Gao 
70329f2237STanmay Upadhyay 		if (pdata && (pdata->flags & PXA_FLAG_ENABLE_CLOCK_GATING)) {
719f5d71e4SZhangfei Gao 			tmp = readw(host->ioaddr + SD_FIFO_PARAM);
729f5d71e4SZhangfei Gao 			tmp &= ~CLK_GATE_SETTING_BITS;
739f5d71e4SZhangfei Gao 			writew(tmp, host->ioaddr + SD_FIFO_PARAM);
749f5d71e4SZhangfei Gao 		} else {
759f5d71e4SZhangfei Gao 			tmp = readw(host->ioaddr + SD_FIFO_PARAM);
769f5d71e4SZhangfei Gao 			tmp &= ~CLK_GATE_SETTING_BITS;
779f5d71e4SZhangfei Gao 			tmp |= CLK_GATE_SETTING_BITS;
789f5d71e4SZhangfei Gao 			writew(tmp, host->ioaddr + SD_FIFO_PARAM);
799f5d71e4SZhangfei Gao 		}
809f5d71e4SZhangfei Gao 	}
819f5d71e4SZhangfei Gao }
829f5d71e4SZhangfei Gao 
832317f56cSRussell King static void pxav2_mmc_set_bus_width(struct sdhci_host *host, int width)
849f5d71e4SZhangfei Gao {
859f5d71e4SZhangfei Gao 	u8 ctrl;
869f5d71e4SZhangfei Gao 	u16 tmp;
879f5d71e4SZhangfei Gao 
889f5d71e4SZhangfei Gao 	ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
899f5d71e4SZhangfei Gao 	tmp = readw(host->ioaddr + SD_CE_ATA_2);
909f5d71e4SZhangfei Gao 	if (width == MMC_BUS_WIDTH_8) {
919f5d71e4SZhangfei Gao 		ctrl &= ~SDHCI_CTRL_4BITBUS;
929f5d71e4SZhangfei Gao 		tmp |= MMC_CARD | MMC_WIDTH;
939f5d71e4SZhangfei Gao 	} else {
949f5d71e4SZhangfei Gao 		tmp &= ~(MMC_CARD | MMC_WIDTH);
959f5d71e4SZhangfei Gao 		if (width == MMC_BUS_WIDTH_4)
969f5d71e4SZhangfei Gao 			ctrl |= SDHCI_CTRL_4BITBUS;
979f5d71e4SZhangfei Gao 		else
989f5d71e4SZhangfei Gao 			ctrl &= ~SDHCI_CTRL_4BITBUS;
999f5d71e4SZhangfei Gao 	}
1009f5d71e4SZhangfei Gao 	writew(tmp, host->ioaddr + SD_CE_ATA_2);
1019f5d71e4SZhangfei Gao 	writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
1029f5d71e4SZhangfei Gao }
1039f5d71e4SZhangfei Gao 
104c915568dSLars-Peter Clausen static const struct sdhci_ops pxav2_sdhci_ops = {
1051771059cSRussell King 	.set_clock     = sdhci_set_clock,
106d005d943SLars-Peter Clausen 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
1072317f56cSRussell King 	.set_bus_width = pxav2_mmc_set_bus_width,
10803231f9bSRussell King 	.reset         = pxav2_reset,
10996d7b78cSRussell King 	.set_uhs_signaling = sdhci_set_uhs_signaling,
1109f5d71e4SZhangfei Gao };
1119f5d71e4SZhangfei Gao 
112b650352dSChris Ball #ifdef CONFIG_OF
113b650352dSChris Ball static const struct of_device_id sdhci_pxav2_of_match[] = {
114b650352dSChris Ball 	{
115b650352dSChris Ball 		.compatible = "mrvl,pxav2-mmc",
116b650352dSChris Ball 	},
117b650352dSChris Ball 	{},
118b650352dSChris Ball };
119b650352dSChris Ball MODULE_DEVICE_TABLE(of, sdhci_pxav2_of_match);
120b650352dSChris Ball 
121b650352dSChris Ball static struct sdhci_pxa_platdata *pxav2_get_mmc_pdata(struct device *dev)
122b650352dSChris Ball {
123b650352dSChris Ball 	struct sdhci_pxa_platdata *pdata;
124b650352dSChris Ball 	struct device_node *np = dev->of_node;
125b650352dSChris Ball 	u32 bus_width;
126b650352dSChris Ball 	u32 clk_delay_cycles;
127b650352dSChris Ball 
128b650352dSChris Ball 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
129b650352dSChris Ball 	if (!pdata)
130b650352dSChris Ball 		return NULL;
131b650352dSChris Ball 
132b650352dSChris Ball 	if (of_find_property(np, "non-removable", NULL))
133b650352dSChris Ball 		pdata->flags |= PXA_FLAG_CARD_PERMANENT;
134b650352dSChris Ball 
135b650352dSChris Ball 	of_property_read_u32(np, "bus-width", &bus_width);
136b650352dSChris Ball 	if (bus_width == 8)
137b650352dSChris Ball 		pdata->flags |= PXA_FLAG_SD_8_BIT_CAPABLE_SLOT;
138b650352dSChris Ball 
139b650352dSChris Ball 	of_property_read_u32(np, "mrvl,clk-delay-cycles", &clk_delay_cycles);
140b650352dSChris Ball 	if (clk_delay_cycles > 0) {
141b650352dSChris Ball 		pdata->clk_delay_sel = 1;
142b650352dSChris Ball 		pdata->clk_delay_cycles = clk_delay_cycles;
143b650352dSChris Ball 	}
144b650352dSChris Ball 
145b650352dSChris Ball 	return pdata;
146b650352dSChris Ball }
147b650352dSChris Ball #else
148b650352dSChris Ball static inline struct sdhci_pxa_platdata *pxav2_get_mmc_pdata(struct device *dev)
149b650352dSChris Ball {
150b650352dSChris Ball 	return NULL;
151b650352dSChris Ball }
152b650352dSChris Ball #endif
153b650352dSChris Ball 
154c3be1efdSBill Pemberton static int sdhci_pxav2_probe(struct platform_device *pdev)
1559f5d71e4SZhangfei Gao {
1569f5d71e4SZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host;
1579f5d71e4SZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
1589f5d71e4SZhangfei Gao 	struct device *dev = &pdev->dev;
1599f5d71e4SZhangfei Gao 	struct sdhci_host *host = NULL;
160b650352dSChris Ball 	const struct of_device_id *match;
161b650352dSChris Ball 
1629f5d71e4SZhangfei Gao 	int ret;
1639f5d71e4SZhangfei Gao 	struct clk *clk;
1649f5d71e4SZhangfei Gao 
1650e748234SChristian Daudt 	host = sdhci_pltfm_init(pdev, NULL, 0);
1666a686c31SSebastian Hesselbarth 	if (IS_ERR(host))
1679f5d71e4SZhangfei Gao 		return PTR_ERR(host);
1686a686c31SSebastian Hesselbarth 
1699f5d71e4SZhangfei Gao 	pltfm_host = sdhci_priv(host);
1709f5d71e4SZhangfei Gao 
1713fd1d86fSMasahiro Yamada 	clk = devm_clk_get(dev, "PXA-SDHCLK");
1729f5d71e4SZhangfei Gao 	if (IS_ERR(clk)) {
1739f5d71e4SZhangfei Gao 		dev_err(dev, "failed to get io clock\n");
1749f5d71e4SZhangfei Gao 		ret = PTR_ERR(clk);
1753fd1d86fSMasahiro Yamada 		goto free;
1769f5d71e4SZhangfei Gao 	}
1779f5d71e4SZhangfei Gao 	pltfm_host->clk = clk;
17821b22284SAlexey Khoroshilov 	ret = clk_prepare_enable(clk);
17921b22284SAlexey Khoroshilov 	if (ret) {
18021b22284SAlexey Khoroshilov 		dev_err(&pdev->dev, "failed to enable io clock\n");
1813fd1d86fSMasahiro Yamada 		goto free;
18221b22284SAlexey Khoroshilov 	}
1839f5d71e4SZhangfei Gao 
1849f5d71e4SZhangfei Gao 	host->quirks = SDHCI_QUIRK_BROKEN_ADMA
1859f5d71e4SZhangfei Gao 		| SDHCI_QUIRK_BROKEN_TIMEOUT_VAL
1869f5d71e4SZhangfei Gao 		| SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN;
1879f5d71e4SZhangfei Gao 
188b650352dSChris Ball 	match = of_match_device(of_match_ptr(sdhci_pxav2_of_match), &pdev->dev);
189b650352dSChris Ball 	if (match) {
190b650352dSChris Ball 		pdata = pxav2_get_mmc_pdata(dev);
191b650352dSChris Ball 	}
1929f5d71e4SZhangfei Gao 	if (pdata) {
1939f5d71e4SZhangfei Gao 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT) {
1949f5d71e4SZhangfei Gao 			/* on-chip device */
1959f5d71e4SZhangfei Gao 			host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1969f5d71e4SZhangfei Gao 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1979f5d71e4SZhangfei Gao 		}
1989f5d71e4SZhangfei Gao 
1999f5d71e4SZhangfei Gao 		/* If slot design supports 8 bit data, indicate this to MMC. */
2009f5d71e4SZhangfei Gao 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
2019f5d71e4SZhangfei Gao 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
2029f5d71e4SZhangfei Gao 
2039f5d71e4SZhangfei Gao 		if (pdata->quirks)
2049f5d71e4SZhangfei Gao 			host->quirks |= pdata->quirks;
2059f5d71e4SZhangfei Gao 		if (pdata->host_caps)
2069f5d71e4SZhangfei Gao 			host->mmc->caps |= pdata->host_caps;
2079f5d71e4SZhangfei Gao 		if (pdata->pm_caps)
2089f5d71e4SZhangfei Gao 			host->mmc->pm_caps |= pdata->pm_caps;
2099f5d71e4SZhangfei Gao 	}
2109f5d71e4SZhangfei Gao 
2119f5d71e4SZhangfei Gao 	host->ops = &pxav2_sdhci_ops;
2129f5d71e4SZhangfei Gao 
2139f5d71e4SZhangfei Gao 	ret = sdhci_add_host(host);
214fb8617e1SJisheng Zhang 	if (ret)
2153fd1d86fSMasahiro Yamada 		goto disable_clk;
2169f5d71e4SZhangfei Gao 
2179f5d71e4SZhangfei Gao 	return 0;
2189f5d71e4SZhangfei Gao 
2193fd1d86fSMasahiro Yamada disable_clk:
220164378efSChao Xie 	clk_disable_unprepare(clk);
2213fd1d86fSMasahiro Yamada free:
2229f5d71e4SZhangfei Gao 	sdhci_pltfm_free(pdev);
2239f5d71e4SZhangfei Gao 	return ret;
2249f5d71e4SZhangfei Gao }
2259f5d71e4SZhangfei Gao 
2269f5d71e4SZhangfei Gao static struct platform_driver sdhci_pxav2_driver = {
2279f5d71e4SZhangfei Gao 	.driver		= {
2289f5d71e4SZhangfei Gao 		.name	= "sdhci-pxav2",
22921b2cec6SDouglas Anderson 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
23059d22309SAxel Lin 		.of_match_table = of_match_ptr(sdhci_pxav2_of_match),
231fa243f64SUlf Hansson 		.pm	= &sdhci_pltfm_pmops,
2329f5d71e4SZhangfei Gao 	},
2339f5d71e4SZhangfei Gao 	.probe		= sdhci_pxav2_probe,
2343fd1d86fSMasahiro Yamada 	.remove		= sdhci_pltfm_unregister,
2359f5d71e4SZhangfei Gao };
2369f5d71e4SZhangfei Gao 
237d1f81a64SAxel Lin module_platform_driver(sdhci_pxav2_driver);
2389f5d71e4SZhangfei Gao 
2399f5d71e4SZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav2");
2409f5d71e4SZhangfei Gao MODULE_AUTHOR("Marvell International Ltd.");
2419f5d71e4SZhangfei Gao MODULE_LICENSE("GPL v2");
2429f5d71e4SZhangfei Gao 
243