xref: /openbmc/linux/drivers/mmc/host/sdhci-pci.h (revision e51df6ce)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2522624f9SAdam Lee #ifndef __SDHCI_PCI_H
3522624f9SAdam Lee #define __SDHCI_PCI_H
4522624f9SAdam Lee 
5522624f9SAdam Lee /*
6c949c907SMatthias Kraemer  * PCI device IDs, sub IDs
7522624f9SAdam Lee  */
8522624f9SAdam Lee 
9361eeda0SAdrian Hunter #define PCI_DEVICE_ID_O2_SDS0		0x8420
10361eeda0SAdrian Hunter #define PCI_DEVICE_ID_O2_SDS1		0x8421
11361eeda0SAdrian Hunter #define PCI_DEVICE_ID_O2_FUJIN2		0x8520
12361eeda0SAdrian Hunter #define PCI_DEVICE_ID_O2_SEABIRD0	0x8620
13361eeda0SAdrian Hunter #define PCI_DEVICE_ID_O2_SEABIRD1	0x8621
14361eeda0SAdrian Hunter 
15522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_PCH_SDIO0	0x8809
16522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_PCH_SDIO1	0x880a
17522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_EMMC	0x0f14
18522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_SDIO	0x0f15
19522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_SD	0x0f16
20522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_EMMC2	0x0f50
21066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_EMMC	0x2294
22066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_SDIO	0x2295
23066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_SD	0x2296
241f64cec2SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_MRFLD_MMC	0x1190
25522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO0	0x08f9
26522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO1	0x08fa
27522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO2	0x08fb
28522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_EMMC0	0x08e5
29522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_EMMC1	0x08e6
3043e968ceSDerek Browne #define PCI_DEVICE_ID_INTEL_QRK_SD	0x08A7
311f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_EMMC	0x9d2b
321f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_SDIO	0x9d2c
331f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_SD	0x9d2d
3406bf9c56SAdrian Hunter #define PCI_DEVICE_ID_INTEL_DNV_EMMC	0x19db
35cdaba732SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CDF_EMMC	0x18db
364fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_SD	0x0aca
374fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_EMMC	0x0acc
384fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_SDIO	0x0ad0
3901d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_SD	0x1aca
4001d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_EMMC	0x1acc
4101d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_SDIO	0x1ad0
424fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_SD	0x5aca
434fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_EMMC	0x5acc
444fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_SDIO	0x5ad0
452d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_SD	0x31ca
462d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_EMMC	0x31cc
472d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_SDIO	0x31d0
48bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNP_EMMC	0x9dc4
49bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNP_SD	0x9df5
50bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNPH_SD	0xa375
515637ffadSAdrian Hunter #define PCI_DEVICE_ID_INTEL_ICP_EMMC	0x34c4
525637ffadSAdrian Hunter #define PCI_DEVICE_ID_INTEL_ICP_SD	0x34f8
53cb3a7d4aSAdrian Hunter #define PCI_DEVICE_ID_INTEL_EHL_EMMC	0x4b47
54cb3a7d4aSAdrian Hunter #define PCI_DEVICE_ID_INTEL_EHL_SD	0x4b48
55765c5967SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CML_EMMC	0x02c4
56765c5967SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CML_SD	0x02f5
578f05eee6SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CMLH_SD	0x06f5
58522624f9SAdam Lee 
59c949c907SMatthias Kraemer #define PCI_DEVICE_ID_SYSKONNECT_8000	0x8000
60c949c907SMatthias Kraemer #define PCI_DEVICE_ID_VIA_95D0		0x95d0
61c949c907SMatthias Kraemer #define PCI_DEVICE_ID_REALTEK_5250	0x5250
62c949c907SMatthias Kraemer 
63c949c907SMatthias Kraemer #define PCI_SUBDEVICE_ID_NI_7884	0x7884
64bb26b841SKyle Roeschley #define PCI_SUBDEVICE_ID_NI_78E3	0x78e3
65c949c907SMatthias Kraemer 
66d72d72cdSAtul Garg #define PCI_VENDOR_ID_ARASAN		0x16e6
67d72d72cdSAtul Garg #define PCI_DEVICE_ID_ARASAN_PHY_EMMC	0x0670
68d72d72cdSAtul Garg 
69152f8204SPrabu Thangamuthu #define PCI_DEVICE_ID_SYNOPSYS_DWC_MSHC 0xc202
70152f8204SPrabu Thangamuthu 
71e51df6ceSBen Chuang #define PCI_DEVICE_ID_GLI_9755		0x9755
72e51df6ceSBen Chuang #define PCI_DEVICE_ID_GLI_9750		0x9750
73e51df6ceSBen Chuang 
74c949c907SMatthias Kraemer /*
75c949c907SMatthias Kraemer  * PCI device class and mask
76c949c907SMatthias Kraemer  */
77c949c907SMatthias Kraemer 
78c949c907SMatthias Kraemer #define SYSTEM_SDHCI			(PCI_CLASS_SYSTEM_SDHCI << 8)
79c949c907SMatthias Kraemer #define PCI_CLASS_MASK			0xFFFF00
80c949c907SMatthias Kraemer 
81c949c907SMatthias Kraemer /*
82c949c907SMatthias Kraemer  * Macros for PCI device-description
83c949c907SMatthias Kraemer  */
84c949c907SMatthias Kraemer 
85c949c907SMatthias Kraemer #define _PCI_VEND(vend) PCI_VENDOR_ID_##vend
86c949c907SMatthias Kraemer #define _PCI_DEV(vend, dev) PCI_DEVICE_ID_##vend##_##dev
87c949c907SMatthias Kraemer #define _PCI_SUBDEV(subvend, subdev) PCI_SUBDEVICE_ID_##subvend##_##subdev
88c949c907SMatthias Kraemer 
89c949c907SMatthias Kraemer #define SDHCI_PCI_DEVICE(vend, dev, cfg) { \
90c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
91c949c907SMatthias Kraemer 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
92c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
93c949c907SMatthias Kraemer }
94c949c907SMatthias Kraemer 
95c949c907SMatthias Kraemer #define SDHCI_PCI_SUBDEVICE(vend, dev, subvend, subdev, cfg) { \
96c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
97c949c907SMatthias Kraemer 	.subvendor = _PCI_VEND(subvend), \
98c949c907SMatthias Kraemer 	.subdevice = _PCI_SUBDEV(subvend, subdev), \
99c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
100c949c907SMatthias Kraemer }
101c949c907SMatthias Kraemer 
102c949c907SMatthias Kraemer #define SDHCI_PCI_DEVICE_CLASS(vend, cl, cl_msk, cfg) { \
103c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = PCI_ANY_ID, \
104c949c907SMatthias Kraemer 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
105c949c907SMatthias Kraemer 	.class = (cl), .class_mask = (cl_msk), \
106c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
107c949c907SMatthias Kraemer }
108c949c907SMatthias Kraemer 
109522624f9SAdam Lee /*
110522624f9SAdam Lee  * PCI registers
111522624f9SAdam Lee  */
112522624f9SAdam Lee 
113522624f9SAdam Lee #define PCI_SDHCI_IFPIO			0x00
114522624f9SAdam Lee #define PCI_SDHCI_IFDMA			0x01
115522624f9SAdam Lee #define PCI_SDHCI_IFVENDOR		0x02
116522624f9SAdam Lee 
117522624f9SAdam Lee #define PCI_SLOT_INFO			0x40	/* 8 bits */
118522624f9SAdam Lee #define  PCI_SLOT_INFO_SLOTS(x)		((x >> 4) & 7)
119522624f9SAdam Lee #define  PCI_SLOT_INFO_FIRST_BAR_MASK	0x07
120522624f9SAdam Lee 
121522624f9SAdam Lee #define MAX_SLOTS			8
122522624f9SAdam Lee 
123522624f9SAdam Lee struct sdhci_pci_chip;
124522624f9SAdam Lee struct sdhci_pci_slot;
125522624f9SAdam Lee 
126522624f9SAdam Lee struct sdhci_pci_fixes {
127522624f9SAdam Lee 	unsigned int		quirks;
128522624f9SAdam Lee 	unsigned int		quirks2;
129522624f9SAdam Lee 	bool			allow_runtime_pm;
13077a0122eSAdrian Hunter 	bool			own_cd_for_runtime_pm;
131522624f9SAdam Lee 
132522624f9SAdam Lee 	int			(*probe) (struct sdhci_pci_chip *);
133522624f9SAdam Lee 
134522624f9SAdam Lee 	int			(*probe_slot) (struct sdhci_pci_slot *);
13561c951deSAdrian Hunter 	int			(*add_host) (struct sdhci_pci_slot *);
136522624f9SAdam Lee 	void			(*remove_slot) (struct sdhci_pci_slot *, int);
137522624f9SAdam Lee 
138b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
139522624f9SAdam Lee 	int			(*suspend) (struct sdhci_pci_chip *);
140522624f9SAdam Lee 	int			(*resume) (struct sdhci_pci_chip *);
141b7813f0fSAdrian Hunter #endif
142966d696aSAdrian Hunter #ifdef CONFIG_PM
143966d696aSAdrian Hunter 	int			(*runtime_suspend) (struct sdhci_pci_chip *);
144966d696aSAdrian Hunter 	int			(*runtime_resume) (struct sdhci_pci_chip *);
145966d696aSAdrian Hunter #endif
1466bc09063SAdrian Hunter 
1476bc09063SAdrian Hunter 	const struct sdhci_ops	*ops;
148ac9f67b5SAdrian Hunter 	size_t			priv_size;
149522624f9SAdam Lee };
150522624f9SAdam Lee 
151522624f9SAdam Lee struct sdhci_pci_slot {
152522624f9SAdam Lee 	struct sdhci_pci_chip	*chip;
153522624f9SAdam Lee 	struct sdhci_host	*host;
154522624f9SAdam Lee 	struct sdhci_pci_data	*data;
155522624f9SAdam Lee 
156522624f9SAdam Lee 	int			rst_n_gpio;
157522624f9SAdam Lee 	int			cd_gpio;
158522624f9SAdam Lee 	int			cd_irq;
159522624f9SAdam Lee 
160ff59c520SAdrian Hunter 	int			cd_idx;
161ff59c520SAdrian Hunter 	bool			cd_override_level;
162ff59c520SAdrian Hunter 
163522624f9SAdam Lee 	void (*hw_reset)(struct sdhci_host *host);
164ac9f67b5SAdrian Hunter 	unsigned long		private[0] ____cacheline_aligned;
165522624f9SAdam Lee };
166522624f9SAdam Lee 
167522624f9SAdam Lee struct sdhci_pci_chip {
168522624f9SAdam Lee 	struct pci_dev		*pdev;
169522624f9SAdam Lee 
170522624f9SAdam Lee 	unsigned int		quirks;
171522624f9SAdam Lee 	unsigned int		quirks2;
172522624f9SAdam Lee 	bool			allow_runtime_pm;
173d38dcad4SAdrian Hunter 	bool			pm_retune;
174d38dcad4SAdrian Hunter 	bool			rpm_retune;
175522624f9SAdam Lee 	const struct sdhci_pci_fixes *fixes;
176522624f9SAdam Lee 
177522624f9SAdam Lee 	int			num_slots;	/* Slots on controller */
178522624f9SAdam Lee 	struct sdhci_pci_slot	*slots[MAX_SLOTS]; /* Pointers to host slots */
179522624f9SAdam Lee };
180522624f9SAdam Lee 
181ac9f67b5SAdrian Hunter static inline void *sdhci_pci_priv(struct sdhci_pci_slot *slot)
182ac9f67b5SAdrian Hunter {
183ac9f67b5SAdrian Hunter 	return (void *)slot->private;
184ac9f67b5SAdrian Hunter }
185ac9f67b5SAdrian Hunter 
18630cf2803SAdrian Hunter #ifdef CONFIG_PM_SLEEP
18730cf2803SAdrian Hunter int sdhci_pci_resume_host(struct sdhci_pci_chip *chip);
18830cf2803SAdrian Hunter #endif
189d72d72cdSAtul Garg int sdhci_pci_enable_dma(struct sdhci_host *host);
190361eeda0SAdrian Hunter 
191d72d72cdSAtul Garg extern const struct sdhci_pci_fixes sdhci_arasan;
192152f8204SPrabu Thangamuthu extern const struct sdhci_pci_fixes sdhci_snps;
193328be8beSErnest Zhang(WH) extern const struct sdhci_pci_fixes sdhci_o2;
194e51df6ceSBen Chuang extern const struct sdhci_pci_fixes sdhci_gl9750;
195e51df6ceSBen Chuang extern const struct sdhci_pci_fixes sdhci_gl9755;
196d72d72cdSAtul Garg 
197522624f9SAdam Lee #endif /* __SDHCI_PCI_H */
198