xref: /openbmc/linux/drivers/mmc/host/sdhci-pci.h (revision cdaba732)
1522624f9SAdam Lee #ifndef __SDHCI_PCI_H
2522624f9SAdam Lee #define __SDHCI_PCI_H
3522624f9SAdam Lee 
4522624f9SAdam Lee /*
5c949c907SMatthias Kraemer  * PCI device IDs, sub IDs
6522624f9SAdam Lee  */
7522624f9SAdam Lee 
8522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_PCH_SDIO0	0x8809
9522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_PCH_SDIO1	0x880a
10522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_EMMC	0x0f14
11522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_SDIO	0x0f15
12522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_SD	0x0f16
13522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_BYT_EMMC2	0x0f50
14066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_EMMC	0x2294
15066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_SDIO	0x2295
16066173b6SAlan Cox #define PCI_DEVICE_ID_INTEL_BSW_SD	0x2296
171f64cec2SAndy Shevchenko #define PCI_DEVICE_ID_INTEL_MRFLD_MMC	0x1190
18522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO0	0x08f9
19522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO1	0x08fa
20522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_SDIO2	0x08fb
21522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_EMMC0	0x08e5
22522624f9SAdam Lee #define PCI_DEVICE_ID_INTEL_CLV_EMMC1	0x08e6
2343e968ceSDerek Browne #define PCI_DEVICE_ID_INTEL_QRK_SD	0x08A7
241f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_EMMC	0x9d2b
251f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_SDIO	0x9d2c
261f7f2652SAdrian Hunter #define PCI_DEVICE_ID_INTEL_SPT_SD	0x9d2d
2706bf9c56SAdrian Hunter #define PCI_DEVICE_ID_INTEL_DNV_EMMC	0x19db
28cdaba732SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CDF_EMMC	0x18db
294fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_SD	0x0aca
304fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_EMMC	0x0acc
314fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXT_SDIO	0x0ad0
3201d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_SD	0x1aca
3301d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_EMMC	0x1acc
3401d6b2a4SAdrian Hunter #define PCI_DEVICE_ID_INTEL_BXTM_SDIO	0x1ad0
354fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_SD	0x5aca
364fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_EMMC	0x5acc
374fd4c065SAdrian Hunter #define PCI_DEVICE_ID_INTEL_APL_SDIO	0x5ad0
382d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_SD	0x31ca
392d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_EMMC	0x31cc
402d1956d0SAdrian Hunter #define PCI_DEVICE_ID_INTEL_GLK_SDIO	0x31d0
41bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNP_EMMC	0x9dc4
42bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNP_SD	0x9df5
43bc55dcd8SAdrian Hunter #define PCI_DEVICE_ID_INTEL_CNPH_SD	0xa375
44522624f9SAdam Lee 
45c949c907SMatthias Kraemer #define PCI_DEVICE_ID_SYSKONNECT_8000	0x8000
46c949c907SMatthias Kraemer #define PCI_DEVICE_ID_VIA_95D0		0x95d0
47c949c907SMatthias Kraemer #define PCI_DEVICE_ID_REALTEK_5250	0x5250
48c949c907SMatthias Kraemer 
49c949c907SMatthias Kraemer #define PCI_SUBDEVICE_ID_NI_7884	0x7884
50c949c907SMatthias Kraemer 
51c949c907SMatthias Kraemer /*
52c949c907SMatthias Kraemer  * PCI device class and mask
53c949c907SMatthias Kraemer  */
54c949c907SMatthias Kraemer 
55c949c907SMatthias Kraemer #define SYSTEM_SDHCI			(PCI_CLASS_SYSTEM_SDHCI << 8)
56c949c907SMatthias Kraemer #define PCI_CLASS_MASK			0xFFFF00
57c949c907SMatthias Kraemer 
58c949c907SMatthias Kraemer /*
59c949c907SMatthias Kraemer  * Macros for PCI device-description
60c949c907SMatthias Kraemer  */
61c949c907SMatthias Kraemer 
62c949c907SMatthias Kraemer #define _PCI_VEND(vend) PCI_VENDOR_ID_##vend
63c949c907SMatthias Kraemer #define _PCI_DEV(vend, dev) PCI_DEVICE_ID_##vend##_##dev
64c949c907SMatthias Kraemer #define _PCI_SUBDEV(subvend, subdev) PCI_SUBDEVICE_ID_##subvend##_##subdev
65c949c907SMatthias Kraemer 
66c949c907SMatthias Kraemer #define SDHCI_PCI_DEVICE(vend, dev, cfg) { \
67c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
68c949c907SMatthias Kraemer 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
69c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
70c949c907SMatthias Kraemer }
71c949c907SMatthias Kraemer 
72c949c907SMatthias Kraemer #define SDHCI_PCI_SUBDEVICE(vend, dev, subvend, subdev, cfg) { \
73c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = _PCI_DEV(vend, dev), \
74c949c907SMatthias Kraemer 	.subvendor = _PCI_VEND(subvend), \
75c949c907SMatthias Kraemer 	.subdevice = _PCI_SUBDEV(subvend, subdev), \
76c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
77c949c907SMatthias Kraemer }
78c949c907SMatthias Kraemer 
79c949c907SMatthias Kraemer #define SDHCI_PCI_DEVICE_CLASS(vend, cl, cl_msk, cfg) { \
80c949c907SMatthias Kraemer 	.vendor = _PCI_VEND(vend), .device = PCI_ANY_ID, \
81c949c907SMatthias Kraemer 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
82c949c907SMatthias Kraemer 	.class = (cl), .class_mask = (cl_msk), \
83c949c907SMatthias Kraemer 	.driver_data = (kernel_ulong_t)&(sdhci_##cfg) \
84c949c907SMatthias Kraemer }
85c949c907SMatthias Kraemer 
86522624f9SAdam Lee /*
87522624f9SAdam Lee  * PCI registers
88522624f9SAdam Lee  */
89522624f9SAdam Lee 
90522624f9SAdam Lee #define PCI_SDHCI_IFPIO			0x00
91522624f9SAdam Lee #define PCI_SDHCI_IFDMA			0x01
92522624f9SAdam Lee #define PCI_SDHCI_IFVENDOR		0x02
93522624f9SAdam Lee 
94522624f9SAdam Lee #define PCI_SLOT_INFO			0x40	/* 8 bits */
95522624f9SAdam Lee #define  PCI_SLOT_INFO_SLOTS(x)		((x >> 4) & 7)
96522624f9SAdam Lee #define  PCI_SLOT_INFO_FIRST_BAR_MASK	0x07
97522624f9SAdam Lee 
98522624f9SAdam Lee #define MAX_SLOTS			8
99522624f9SAdam Lee 
100522624f9SAdam Lee struct sdhci_pci_chip;
101522624f9SAdam Lee struct sdhci_pci_slot;
102522624f9SAdam Lee 
103522624f9SAdam Lee struct sdhci_pci_fixes {
104522624f9SAdam Lee 	unsigned int		quirks;
105522624f9SAdam Lee 	unsigned int		quirks2;
106522624f9SAdam Lee 	bool			allow_runtime_pm;
10777a0122eSAdrian Hunter 	bool			own_cd_for_runtime_pm;
108522624f9SAdam Lee 
109522624f9SAdam Lee 	int			(*probe) (struct sdhci_pci_chip *);
110522624f9SAdam Lee 
111522624f9SAdam Lee 	int			(*probe_slot) (struct sdhci_pci_slot *);
11261c951deSAdrian Hunter 	int			(*add_host) (struct sdhci_pci_slot *);
113522624f9SAdam Lee 	void			(*remove_slot) (struct sdhci_pci_slot *, int);
114522624f9SAdam Lee 
115b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
116522624f9SAdam Lee 	int			(*suspend) (struct sdhci_pci_chip *);
117522624f9SAdam Lee 	int			(*resume) (struct sdhci_pci_chip *);
118b7813f0fSAdrian Hunter #endif
119966d696aSAdrian Hunter #ifdef CONFIG_PM
120966d696aSAdrian Hunter 	int			(*runtime_suspend) (struct sdhci_pci_chip *);
121966d696aSAdrian Hunter 	int			(*runtime_resume) (struct sdhci_pci_chip *);
122966d696aSAdrian Hunter #endif
1236bc09063SAdrian Hunter 
1246bc09063SAdrian Hunter 	const struct sdhci_ops	*ops;
125ac9f67b5SAdrian Hunter 	size_t			priv_size;
126522624f9SAdam Lee };
127522624f9SAdam Lee 
128522624f9SAdam Lee struct sdhci_pci_slot {
129522624f9SAdam Lee 	struct sdhci_pci_chip	*chip;
130522624f9SAdam Lee 	struct sdhci_host	*host;
131522624f9SAdam Lee 	struct sdhci_pci_data	*data;
132522624f9SAdam Lee 
133522624f9SAdam Lee 	int			rst_n_gpio;
134522624f9SAdam Lee 	int			cd_gpio;
135522624f9SAdam Lee 	int			cd_irq;
136522624f9SAdam Lee 
137ff59c520SAdrian Hunter 	int			cd_idx;
138ff59c520SAdrian Hunter 	bool			cd_override_level;
139ff59c520SAdrian Hunter 
140522624f9SAdam Lee 	void (*hw_reset)(struct sdhci_host *host);
141ac9f67b5SAdrian Hunter 	unsigned long		private[0] ____cacheline_aligned;
142522624f9SAdam Lee };
143522624f9SAdam Lee 
144522624f9SAdam Lee struct sdhci_pci_chip {
145522624f9SAdam Lee 	struct pci_dev		*pdev;
146522624f9SAdam Lee 
147522624f9SAdam Lee 	unsigned int		quirks;
148522624f9SAdam Lee 	unsigned int		quirks2;
149522624f9SAdam Lee 	bool			allow_runtime_pm;
150d38dcad4SAdrian Hunter 	bool			pm_retune;
151d38dcad4SAdrian Hunter 	bool			rpm_retune;
152522624f9SAdam Lee 	const struct sdhci_pci_fixes *fixes;
153522624f9SAdam Lee 
154522624f9SAdam Lee 	int			num_slots;	/* Slots on controller */
155522624f9SAdam Lee 	struct sdhci_pci_slot	*slots[MAX_SLOTS]; /* Pointers to host slots */
156522624f9SAdam Lee };
157522624f9SAdam Lee 
158ac9f67b5SAdrian Hunter static inline void *sdhci_pci_priv(struct sdhci_pci_slot *slot)
159ac9f67b5SAdrian Hunter {
160ac9f67b5SAdrian Hunter 	return (void *)slot->private;
161ac9f67b5SAdrian Hunter }
162ac9f67b5SAdrian Hunter 
16330cf2803SAdrian Hunter #ifdef CONFIG_PM_SLEEP
16430cf2803SAdrian Hunter int sdhci_pci_resume_host(struct sdhci_pci_chip *chip);
16530cf2803SAdrian Hunter #endif
16630cf2803SAdrian Hunter 
167522624f9SAdam Lee #endif /* __SDHCI_PCI_H */
168