12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2659c9bc1SBen Hutchings /*  linux/drivers/mmc/host/sdhci-pci.c - SDHCI on PCI bus interface
3659c9bc1SBen Hutchings  *
4659c9bc1SBen Hutchings  *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5659c9bc1SBen Hutchings  *
6659c9bc1SBen Hutchings  * Thanks to the following companies for their support:
7659c9bc1SBen Hutchings  *
8659c9bc1SBen Hutchings  *     - JMicron (hardware and technical support)
9659c9bc1SBen Hutchings  */
10659c9bc1SBen Hutchings 
115305ec6aSAdrian Hunter #include <linux/bitfield.h>
12a72016a4SAdrian Hunter #include <linux/string.h>
13659c9bc1SBen Hutchings #include <linux/delay.h>
14659c9bc1SBen Hutchings #include <linux/highmem.h>
15659c9bc1SBen Hutchings #include <linux/module.h>
16659c9bc1SBen Hutchings #include <linux/pci.h>
17659c9bc1SBen Hutchings #include <linux/dma-mapping.h>
18659c9bc1SBen Hutchings #include <linux/slab.h>
19659c9bc1SBen Hutchings #include <linux/device.h>
20659c9bc1SBen Hutchings #include <linux/scatterlist.h>
21659c9bc1SBen Hutchings #include <linux/io.h>
227a869f00SRaul E Rangel #include <linux/iopoll.h>
23659c9bc1SBen Hutchings #include <linux/gpio.h>
24659c9bc1SBen Hutchings #include <linux/pm_runtime.h>
2546f4a69eSAdrian Hunter #include <linux/pm_qos.h>
2646f4a69eSAdrian Hunter #include <linux/debugfs.h>
273f23df72SZach Brown #include <linux/acpi.h>
28bedf9fc0SAdrian Hunter #include <linux/dmi.h>
29659c9bc1SBen Hutchings 
305c67aa59SAndy Shevchenko #include <linux/mmc/host.h>
315c67aa59SAndy Shevchenko #include <linux/mmc/mmc.h>
325c67aa59SAndy Shevchenko #include <linux/mmc/slot-gpio.h>
335c67aa59SAndy Shevchenko 
340a49a619SAdrian Hunter #ifdef CONFIG_X86
350a49a619SAdrian Hunter #include <asm/iosf_mbi.h>
360a49a619SAdrian Hunter #endif
370a49a619SAdrian Hunter 
388ee82bdaSAdrian Hunter #include "cqhci.h"
398ee82bdaSAdrian Hunter 
40659c9bc1SBen Hutchings #include "sdhci.h"
4108b863bbSBrian Norris #include "sdhci-cqhci.h"
42659c9bc1SBen Hutchings #include "sdhci-pci.h"
43659c9bc1SBen Hutchings 
44fee686b7SAdrian Hunter static void sdhci_pci_hw_reset(struct sdhci_host *host);
45fee686b7SAdrian Hunter 
4630cf2803SAdrian Hunter #ifdef CONFIG_PM_SLEEP
sdhci_pci_init_wakeup(struct sdhci_pci_chip * chip)4730cf2803SAdrian Hunter static int sdhci_pci_init_wakeup(struct sdhci_pci_chip *chip)
4830cf2803SAdrian Hunter {
4930cf2803SAdrian Hunter 	mmc_pm_flag_t pm_flags = 0;
50d56ee1ffSAdrian Hunter 	bool cap_cd_wake = false;
5130cf2803SAdrian Hunter 	int i;
5230cf2803SAdrian Hunter 
5330cf2803SAdrian Hunter 	for (i = 0; i < chip->num_slots; i++) {
5430cf2803SAdrian Hunter 		struct sdhci_pci_slot *slot = chip->slots[i];
5530cf2803SAdrian Hunter 
56d56ee1ffSAdrian Hunter 		if (slot) {
5730cf2803SAdrian Hunter 			pm_flags |= slot->host->mmc->pm_flags;
58d56ee1ffSAdrian Hunter 			if (slot->host->mmc->caps & MMC_CAP_CD_WAKE)
59d56ee1ffSAdrian Hunter 				cap_cd_wake = true;
60d56ee1ffSAdrian Hunter 		}
6130cf2803SAdrian Hunter 	}
6230cf2803SAdrian Hunter 
63d56ee1ffSAdrian Hunter 	if ((pm_flags & MMC_PM_KEEP_POWER) && (pm_flags & MMC_PM_WAKE_SDIO_IRQ))
64d56ee1ffSAdrian Hunter 		return device_wakeup_enable(&chip->pdev->dev);
65d56ee1ffSAdrian Hunter 	else if (!cap_cd_wake)
66d56ee1ffSAdrian Hunter 		return device_wakeup_disable(&chip->pdev->dev);
67d56ee1ffSAdrian Hunter 
68d56ee1ffSAdrian Hunter 	return 0;
6930cf2803SAdrian Hunter }
7030cf2803SAdrian Hunter 
sdhci_pci_suspend_host(struct sdhci_pci_chip * chip)7130cf2803SAdrian Hunter static int sdhci_pci_suspend_host(struct sdhci_pci_chip *chip)
7230cf2803SAdrian Hunter {
735c3c6126SAdrian Hunter 	int i, ret;
7430cf2803SAdrian Hunter 
7530cf2803SAdrian Hunter 	sdhci_pci_init_wakeup(chip);
7630cf2803SAdrian Hunter 
775c3c6126SAdrian Hunter 	for (i = 0; i < chip->num_slots; i++) {
785c3c6126SAdrian Hunter 		struct sdhci_pci_slot *slot = chip->slots[i];
795c3c6126SAdrian Hunter 		struct sdhci_host *host;
805c3c6126SAdrian Hunter 
815c3c6126SAdrian Hunter 		if (!slot)
825c3c6126SAdrian Hunter 			continue;
835c3c6126SAdrian Hunter 
845c3c6126SAdrian Hunter 		host = slot->host;
855c3c6126SAdrian Hunter 
865c3c6126SAdrian Hunter 		if (chip->pm_retune && host->tuning_mode != SDHCI_TUNING_MODE_3)
875c3c6126SAdrian Hunter 			mmc_retune_needed(host->mmc);
885c3c6126SAdrian Hunter 
895c3c6126SAdrian Hunter 		ret = sdhci_suspend_host(host);
905c3c6126SAdrian Hunter 		if (ret)
915c3c6126SAdrian Hunter 			goto err_pci_suspend;
92d56ee1ffSAdrian Hunter 
93d56ee1ffSAdrian Hunter 		if (device_may_wakeup(&chip->pdev->dev))
94d56ee1ffSAdrian Hunter 			mmc_gpio_set_cd_wake(host->mmc, true);
955c3c6126SAdrian Hunter 	}
965c3c6126SAdrian Hunter 
9730cf2803SAdrian Hunter 	return 0;
985c3c6126SAdrian Hunter 
995c3c6126SAdrian Hunter err_pci_suspend:
1005c3c6126SAdrian Hunter 	while (--i >= 0)
1015c3c6126SAdrian Hunter 		sdhci_resume_host(chip->slots[i]->host);
1025c3c6126SAdrian Hunter 	return ret;
10330cf2803SAdrian Hunter }
10430cf2803SAdrian Hunter 
sdhci_pci_resume_host(struct sdhci_pci_chip * chip)10530cf2803SAdrian Hunter int sdhci_pci_resume_host(struct sdhci_pci_chip *chip)
10630cf2803SAdrian Hunter {
10730cf2803SAdrian Hunter 	struct sdhci_pci_slot *slot;
10830cf2803SAdrian Hunter 	int i, ret;
10930cf2803SAdrian Hunter 
11030cf2803SAdrian Hunter 	for (i = 0; i < chip->num_slots; i++) {
11130cf2803SAdrian Hunter 		slot = chip->slots[i];
11230cf2803SAdrian Hunter 		if (!slot)
11330cf2803SAdrian Hunter 			continue;
11430cf2803SAdrian Hunter 
11530cf2803SAdrian Hunter 		ret = sdhci_resume_host(slot->host);
11630cf2803SAdrian Hunter 		if (ret)
11730cf2803SAdrian Hunter 			return ret;
118d56ee1ffSAdrian Hunter 
119d56ee1ffSAdrian Hunter 		mmc_gpio_set_cd_wake(slot->host->mmc, false);
12030cf2803SAdrian Hunter 	}
12130cf2803SAdrian Hunter 
12230cf2803SAdrian Hunter 	return 0;
12330cf2803SAdrian Hunter }
1248ee82bdaSAdrian Hunter 
sdhci_cqhci_suspend(struct sdhci_pci_chip * chip)1258ee82bdaSAdrian Hunter static int sdhci_cqhci_suspend(struct sdhci_pci_chip *chip)
1268ee82bdaSAdrian Hunter {
1278ee82bdaSAdrian Hunter 	int ret;
1288ee82bdaSAdrian Hunter 
1298ee82bdaSAdrian Hunter 	ret = cqhci_suspend(chip->slots[0]->host->mmc);
1308ee82bdaSAdrian Hunter 	if (ret)
1318ee82bdaSAdrian Hunter 		return ret;
1328ee82bdaSAdrian Hunter 
1338ee82bdaSAdrian Hunter 	return sdhci_pci_suspend_host(chip);
1348ee82bdaSAdrian Hunter }
1358ee82bdaSAdrian Hunter 
sdhci_cqhci_resume(struct sdhci_pci_chip * chip)1368ee82bdaSAdrian Hunter static int sdhci_cqhci_resume(struct sdhci_pci_chip *chip)
1378ee82bdaSAdrian Hunter {
1388ee82bdaSAdrian Hunter 	int ret;
1398ee82bdaSAdrian Hunter 
1408ee82bdaSAdrian Hunter 	ret = sdhci_pci_resume_host(chip);
1418ee82bdaSAdrian Hunter 	if (ret)
1428ee82bdaSAdrian Hunter 		return ret;
1438ee82bdaSAdrian Hunter 
1448ee82bdaSAdrian Hunter 	return cqhci_resume(chip->slots[0]->host->mmc);
1458ee82bdaSAdrian Hunter }
14630cf2803SAdrian Hunter #endif
14730cf2803SAdrian Hunter 
148966d696aSAdrian Hunter #ifdef CONFIG_PM
sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip * chip)149966d696aSAdrian Hunter static int sdhci_pci_runtime_suspend_host(struct sdhci_pci_chip *chip)
150966d696aSAdrian Hunter {
151966d696aSAdrian Hunter 	struct sdhci_pci_slot *slot;
152966d696aSAdrian Hunter 	struct sdhci_host *host;
153966d696aSAdrian Hunter 	int i, ret;
154966d696aSAdrian Hunter 
155966d696aSAdrian Hunter 	for (i = 0; i < chip->num_slots; i++) {
156966d696aSAdrian Hunter 		slot = chip->slots[i];
157966d696aSAdrian Hunter 		if (!slot)
158966d696aSAdrian Hunter 			continue;
159966d696aSAdrian Hunter 
160966d696aSAdrian Hunter 		host = slot->host;
161966d696aSAdrian Hunter 
162966d696aSAdrian Hunter 		ret = sdhci_runtime_suspend_host(host);
163966d696aSAdrian Hunter 		if (ret)
164966d696aSAdrian Hunter 			goto err_pci_runtime_suspend;
165966d696aSAdrian Hunter 
166966d696aSAdrian Hunter 		if (chip->rpm_retune &&
167966d696aSAdrian Hunter 		    host->tuning_mode != SDHCI_TUNING_MODE_3)
168966d696aSAdrian Hunter 			mmc_retune_needed(host->mmc);
169966d696aSAdrian Hunter 	}
170966d696aSAdrian Hunter 
171966d696aSAdrian Hunter 	return 0;
172966d696aSAdrian Hunter 
173966d696aSAdrian Hunter err_pci_runtime_suspend:
174966d696aSAdrian Hunter 	while (--i >= 0)
175c6303c5dSBaolin Wang 		sdhci_runtime_resume_host(chip->slots[i]->host, 0);
176966d696aSAdrian Hunter 	return ret;
177966d696aSAdrian Hunter }
178966d696aSAdrian Hunter 
sdhci_pci_runtime_resume_host(struct sdhci_pci_chip * chip)179966d696aSAdrian Hunter static int sdhci_pci_runtime_resume_host(struct sdhci_pci_chip *chip)
180966d696aSAdrian Hunter {
181966d696aSAdrian Hunter 	struct sdhci_pci_slot *slot;
182966d696aSAdrian Hunter 	int i, ret;
183966d696aSAdrian Hunter 
184966d696aSAdrian Hunter 	for (i = 0; i < chip->num_slots; i++) {
185966d696aSAdrian Hunter 		slot = chip->slots[i];
186966d696aSAdrian Hunter 		if (!slot)
187966d696aSAdrian Hunter 			continue;
188966d696aSAdrian Hunter 
189c6303c5dSBaolin Wang 		ret = sdhci_runtime_resume_host(slot->host, 0);
190966d696aSAdrian Hunter 		if (ret)
191966d696aSAdrian Hunter 			return ret;
192966d696aSAdrian Hunter 	}
193966d696aSAdrian Hunter 
194966d696aSAdrian Hunter 	return 0;
195966d696aSAdrian Hunter }
1968ee82bdaSAdrian Hunter 
sdhci_cqhci_runtime_suspend(struct sdhci_pci_chip * chip)1978ee82bdaSAdrian Hunter static int sdhci_cqhci_runtime_suspend(struct sdhci_pci_chip *chip)
1988ee82bdaSAdrian Hunter {
1998ee82bdaSAdrian Hunter 	int ret;
2008ee82bdaSAdrian Hunter 
2018ee82bdaSAdrian Hunter 	ret = cqhci_suspend(chip->slots[0]->host->mmc);
2028ee82bdaSAdrian Hunter 	if (ret)
2038ee82bdaSAdrian Hunter 		return ret;
2048ee82bdaSAdrian Hunter 
2058ee82bdaSAdrian Hunter 	return sdhci_pci_runtime_suspend_host(chip);
2068ee82bdaSAdrian Hunter }
2078ee82bdaSAdrian Hunter 
sdhci_cqhci_runtime_resume(struct sdhci_pci_chip * chip)2088ee82bdaSAdrian Hunter static int sdhci_cqhci_runtime_resume(struct sdhci_pci_chip *chip)
2098ee82bdaSAdrian Hunter {
2108ee82bdaSAdrian Hunter 	int ret;
2118ee82bdaSAdrian Hunter 
2128ee82bdaSAdrian Hunter 	ret = sdhci_pci_runtime_resume_host(chip);
2138ee82bdaSAdrian Hunter 	if (ret)
2148ee82bdaSAdrian Hunter 		return ret;
2158ee82bdaSAdrian Hunter 
2168ee82bdaSAdrian Hunter 	return cqhci_resume(chip->slots[0]->host->mmc);
2178ee82bdaSAdrian Hunter }
218966d696aSAdrian Hunter #endif
219966d696aSAdrian Hunter 
sdhci_cqhci_irq(struct sdhci_host * host,u32 intmask)2208ee82bdaSAdrian Hunter static u32 sdhci_cqhci_irq(struct sdhci_host *host, u32 intmask)
2218ee82bdaSAdrian Hunter {
2228ee82bdaSAdrian Hunter 	int cmd_error = 0;
2238ee82bdaSAdrian Hunter 	int data_error = 0;
2248ee82bdaSAdrian Hunter 
2258ee82bdaSAdrian Hunter 	if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error))
2268ee82bdaSAdrian Hunter 		return intmask;
2278ee82bdaSAdrian Hunter 
2288ee82bdaSAdrian Hunter 	cqhci_irq(host->mmc, intmask, cmd_error, data_error);
2298ee82bdaSAdrian Hunter 
2308ee82bdaSAdrian Hunter 	return 0;
2318ee82bdaSAdrian Hunter }
2328ee82bdaSAdrian Hunter 
sdhci_pci_dumpregs(struct mmc_host * mmc)2338ee82bdaSAdrian Hunter static void sdhci_pci_dumpregs(struct mmc_host *mmc)
2348ee82bdaSAdrian Hunter {
2358ee82bdaSAdrian Hunter 	sdhci_dumpregs(mmc_priv(mmc));
2368ee82bdaSAdrian Hunter }
2378ee82bdaSAdrian Hunter 
238659c9bc1SBen Hutchings /*****************************************************************************\
239659c9bc1SBen Hutchings  *                                                                           *
240659c9bc1SBen Hutchings  * Hardware specific quirk handling                                          *
241659c9bc1SBen Hutchings  *                                                                           *
242659c9bc1SBen Hutchings \*****************************************************************************/
243659c9bc1SBen Hutchings 
ricoh_probe(struct sdhci_pci_chip * chip)244659c9bc1SBen Hutchings static int ricoh_probe(struct sdhci_pci_chip *chip)
245659c9bc1SBen Hutchings {
246659c9bc1SBen Hutchings 	if (chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG ||
247659c9bc1SBen Hutchings 	    chip->pdev->subsystem_vendor == PCI_VENDOR_ID_SONY)
248659c9bc1SBen Hutchings 		chip->quirks |= SDHCI_QUIRK_NO_CARD_NO_RESET;
249659c9bc1SBen Hutchings 	return 0;
250659c9bc1SBen Hutchings }
251659c9bc1SBen Hutchings 
ricoh_mmc_probe_slot(struct sdhci_pci_slot * slot)252659c9bc1SBen Hutchings static int ricoh_mmc_probe_slot(struct sdhci_pci_slot *slot)
253659c9bc1SBen Hutchings {
2548e0ec111SAdrian Hunter 	u32 caps =
255a8e809ecSMasahiro Yamada 		FIELD_PREP(SDHCI_TIMEOUT_CLK_MASK, 0x21) |
256a8e809ecSMasahiro Yamada 		FIELD_PREP(SDHCI_CLOCK_BASE_MASK, 0x21) |
257659c9bc1SBen Hutchings 		SDHCI_TIMEOUT_CLK_UNIT |
258659c9bc1SBen Hutchings 		SDHCI_CAN_VDD_330 |
259659c9bc1SBen Hutchings 		SDHCI_CAN_DO_HISPD |
260659c9bc1SBen Hutchings 		SDHCI_CAN_DO_SDMA;
2618e0ec111SAdrian Hunter 	u32 caps1 = 0;
2628e0ec111SAdrian Hunter 
2638e0ec111SAdrian Hunter 	__sdhci_read_caps(slot->host, NULL, &caps, &caps1);
264659c9bc1SBen Hutchings 	return 0;
265659c9bc1SBen Hutchings }
266659c9bc1SBen Hutchings 
267b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
ricoh_mmc_resume(struct sdhci_pci_chip * chip)268659c9bc1SBen Hutchings static int ricoh_mmc_resume(struct sdhci_pci_chip *chip)
269659c9bc1SBen Hutchings {
270659c9bc1SBen Hutchings 	/* Apply a delay to allow controller to settle */
271659c9bc1SBen Hutchings 	/* Otherwise it becomes confused if card state changed
272659c9bc1SBen Hutchings 		during suspend */
273659c9bc1SBen Hutchings 	msleep(500);
27430cf2803SAdrian Hunter 	return sdhci_pci_resume_host(chip);
275659c9bc1SBen Hutchings }
276b7813f0fSAdrian Hunter #endif
277659c9bc1SBen Hutchings 
278659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_ricoh = {
279659c9bc1SBen Hutchings 	.probe		= ricoh_probe,
280659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_32BIT_DMA_ADDR |
281659c9bc1SBen Hutchings 			  SDHCI_QUIRK_FORCE_DMA |
282659c9bc1SBen Hutchings 			  SDHCI_QUIRK_CLOCK_BEFORE_RESET,
283659c9bc1SBen Hutchings };
284659c9bc1SBen Hutchings 
285659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_ricoh_mmc = {
286659c9bc1SBen Hutchings 	.probe_slot	= ricoh_mmc_probe_slot,
287b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
288659c9bc1SBen Hutchings 	.resume		= ricoh_mmc_resume,
289b7813f0fSAdrian Hunter #endif
290659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_32BIT_DMA_ADDR |
291659c9bc1SBen Hutchings 			  SDHCI_QUIRK_CLOCK_BEFORE_RESET |
2928e0ec111SAdrian Hunter 			  SDHCI_QUIRK_NO_CARD_NO_RESET,
293659c9bc1SBen Hutchings };
294659c9bc1SBen Hutchings 
ene_714_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)2956fbde9e9SAdrian Hunter static void ene_714_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
2966fbde9e9SAdrian Hunter {
2976fbde9e9SAdrian Hunter 	struct sdhci_host *host = mmc_priv(mmc);
2986fbde9e9SAdrian Hunter 
2996fbde9e9SAdrian Hunter 	sdhci_set_ios(mmc, ios);
3006fbde9e9SAdrian Hunter 
3016fbde9e9SAdrian Hunter 	/*
3026fbde9e9SAdrian Hunter 	 * Some (ENE) controllers misbehave on some ios operations,
3036fbde9e9SAdrian Hunter 	 * signalling timeout and CRC errors even on CMD0. Resetting
3046fbde9e9SAdrian Hunter 	 * it on each ios seems to solve the problem.
3056fbde9e9SAdrian Hunter 	 */
3066fbde9e9SAdrian Hunter 	if (!(host->flags & SDHCI_DEVICE_DEAD))
3076fbde9e9SAdrian Hunter 		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
3086fbde9e9SAdrian Hunter }
3096fbde9e9SAdrian Hunter 
ene_714_probe_slot(struct sdhci_pci_slot * slot)3106fbde9e9SAdrian Hunter static int ene_714_probe_slot(struct sdhci_pci_slot *slot)
3116fbde9e9SAdrian Hunter {
3126fbde9e9SAdrian Hunter 	slot->host->mmc_host_ops.set_ios = ene_714_set_ios;
3136fbde9e9SAdrian Hunter 	return 0;
3146fbde9e9SAdrian Hunter }
3156fbde9e9SAdrian Hunter 
316659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_ene_712 = {
317659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_SINGLE_POWER_WRITE |
318659c9bc1SBen Hutchings 			  SDHCI_QUIRK_BROKEN_DMA,
319659c9bc1SBen Hutchings };
320659c9bc1SBen Hutchings 
321659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_ene_714 = {
322659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_SINGLE_POWER_WRITE |
323659c9bc1SBen Hutchings 			  SDHCI_QUIRK_BROKEN_DMA,
3246fbde9e9SAdrian Hunter 	.probe_slot	= ene_714_probe_slot,
325659c9bc1SBen Hutchings };
326659c9bc1SBen Hutchings 
327659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_cafe = {
328659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER |
329659c9bc1SBen Hutchings 			  SDHCI_QUIRK_NO_BUSY_IRQ |
330659c9bc1SBen Hutchings 			  SDHCI_QUIRK_BROKEN_CARD_DETECTION |
331659c9bc1SBen Hutchings 			  SDHCI_QUIRK_BROKEN_TIMEOUT_VAL,
332659c9bc1SBen Hutchings };
333659c9bc1SBen Hutchings 
334659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_qrk = {
335659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_HISPD_BIT,
336659c9bc1SBen Hutchings };
337659c9bc1SBen Hutchings 
mrst_hc_probe_slot(struct sdhci_pci_slot * slot)338659c9bc1SBen Hutchings static int mrst_hc_probe_slot(struct sdhci_pci_slot *slot)
339659c9bc1SBen Hutchings {
340659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
341659c9bc1SBen Hutchings 	return 0;
342659c9bc1SBen Hutchings }
343659c9bc1SBen Hutchings 
344659c9bc1SBen Hutchings /*
345659c9bc1SBen Hutchings  * ADMA operation is disabled for Moorestown platform due to
346659c9bc1SBen Hutchings  * hardware bugs.
347659c9bc1SBen Hutchings  */
mrst_hc_probe(struct sdhci_pci_chip * chip)348659c9bc1SBen Hutchings static int mrst_hc_probe(struct sdhci_pci_chip *chip)
349659c9bc1SBen Hutchings {
350659c9bc1SBen Hutchings 	/*
351659c9bc1SBen Hutchings 	 * slots number is fixed here for MRST as SDIO3/5 are never used and
352659c9bc1SBen Hutchings 	 * have hardware bugs.
353659c9bc1SBen Hutchings 	 */
354659c9bc1SBen Hutchings 	chip->num_slots = 1;
355659c9bc1SBen Hutchings 	return 0;
356659c9bc1SBen Hutchings }
357659c9bc1SBen Hutchings 
pch_hc_probe_slot(struct sdhci_pci_slot * slot)358659c9bc1SBen Hutchings static int pch_hc_probe_slot(struct sdhci_pci_slot *slot)
359659c9bc1SBen Hutchings {
360659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA;
361659c9bc1SBen Hutchings 	return 0;
362659c9bc1SBen Hutchings }
363659c9bc1SBen Hutchings 
mfd_emmc_probe_slot(struct sdhci_pci_slot * slot)364659c9bc1SBen Hutchings static int mfd_emmc_probe_slot(struct sdhci_pci_slot *slot)
365659c9bc1SBen Hutchings {
366659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE;
367d2a47176SUlf Hansson 	slot->host->mmc->caps2 |= MMC_CAP2_BOOTPART_NOACC;
368659c9bc1SBen Hutchings 	return 0;
369659c9bc1SBen Hutchings }
370659c9bc1SBen Hutchings 
mfd_sdio_probe_slot(struct sdhci_pci_slot * slot)371659c9bc1SBen Hutchings static int mfd_sdio_probe_slot(struct sdhci_pci_slot *slot)
372659c9bc1SBen Hutchings {
373659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE;
374659c9bc1SBen Hutchings 	return 0;
375659c9bc1SBen Hutchings }
376659c9bc1SBen Hutchings 
377659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_mrst_hc0 = {
378659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
379659c9bc1SBen Hutchings 	.probe_slot	= mrst_hc_probe_slot,
380659c9bc1SBen Hutchings };
381659c9bc1SBen Hutchings 
382659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_mrst_hc1_hc2 = {
383659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_BROKEN_ADMA | SDHCI_QUIRK_NO_HISPD_BIT,
384659c9bc1SBen Hutchings 	.probe		= mrst_hc_probe,
385659c9bc1SBen Hutchings };
386659c9bc1SBen Hutchings 
387659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_mfd_sd = {
388659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
389659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
390659c9bc1SBen Hutchings 	.own_cd_for_runtime_pm = true,
391659c9bc1SBen Hutchings };
392659c9bc1SBen Hutchings 
393659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_mfd_sdio = {
394659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
395659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON,
396659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
397659c9bc1SBen Hutchings 	.probe_slot	= mfd_sdio_probe_slot,
398659c9bc1SBen Hutchings };
399659c9bc1SBen Hutchings 
400659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_mfd_emmc = {
401659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
402659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
403659c9bc1SBen Hutchings 	.probe_slot	= mfd_emmc_probe_slot,
404659c9bc1SBen Hutchings };
405659c9bc1SBen Hutchings 
406659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_pch_sdio = {
407659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_BROKEN_ADMA,
408659c9bc1SBen Hutchings 	.probe_slot	= pch_hc_probe_slot,
409659c9bc1SBen Hutchings };
410659c9bc1SBen Hutchings 
4110a49a619SAdrian Hunter #ifdef CONFIG_X86
4120a49a619SAdrian Hunter 
4130a49a619SAdrian Hunter #define BYT_IOSF_SCCEP			0x63
4140a49a619SAdrian Hunter #define BYT_IOSF_OCP_NETCTRL0		0x1078
4150a49a619SAdrian Hunter #define BYT_IOSF_OCP_TIMEOUT_BASE	GENMASK(10, 8)
4160a49a619SAdrian Hunter 
byt_ocp_setting(struct pci_dev * pdev)4170a49a619SAdrian Hunter static void byt_ocp_setting(struct pci_dev *pdev)
4180a49a619SAdrian Hunter {
4190a49a619SAdrian Hunter 	u32 val = 0;
4200a49a619SAdrian Hunter 
4210a49a619SAdrian Hunter 	if (pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC &&
4220a49a619SAdrian Hunter 	    pdev->device != PCI_DEVICE_ID_INTEL_BYT_SDIO &&
4230a49a619SAdrian Hunter 	    pdev->device != PCI_DEVICE_ID_INTEL_BYT_SD &&
4240a49a619SAdrian Hunter 	    pdev->device != PCI_DEVICE_ID_INTEL_BYT_EMMC2)
4250a49a619SAdrian Hunter 		return;
4260a49a619SAdrian Hunter 
4270a49a619SAdrian Hunter 	if (iosf_mbi_read(BYT_IOSF_SCCEP, MBI_CR_READ, BYT_IOSF_OCP_NETCTRL0,
4280a49a619SAdrian Hunter 			  &val)) {
4290a49a619SAdrian Hunter 		dev_err(&pdev->dev, "%s read error\n", __func__);
4300a49a619SAdrian Hunter 		return;
4310a49a619SAdrian Hunter 	}
4320a49a619SAdrian Hunter 
4330a49a619SAdrian Hunter 	if (!(val & BYT_IOSF_OCP_TIMEOUT_BASE))
4340a49a619SAdrian Hunter 		return;
4350a49a619SAdrian Hunter 
4360a49a619SAdrian Hunter 	val &= ~BYT_IOSF_OCP_TIMEOUT_BASE;
4370a49a619SAdrian Hunter 
4380a49a619SAdrian Hunter 	if (iosf_mbi_write(BYT_IOSF_SCCEP, MBI_CR_WRITE, BYT_IOSF_OCP_NETCTRL0,
4390a49a619SAdrian Hunter 			   val)) {
4400a49a619SAdrian Hunter 		dev_err(&pdev->dev, "%s write error\n", __func__);
4410a49a619SAdrian Hunter 		return;
4420a49a619SAdrian Hunter 	}
4430a49a619SAdrian Hunter 
4440a49a619SAdrian Hunter 	dev_dbg(&pdev->dev, "%s completed\n", __func__);
4450a49a619SAdrian Hunter }
4460a49a619SAdrian Hunter 
4470a49a619SAdrian Hunter #else
4480a49a619SAdrian Hunter 
byt_ocp_setting(struct pci_dev * pdev)4490a49a619SAdrian Hunter static inline void byt_ocp_setting(struct pci_dev *pdev)
4500a49a619SAdrian Hunter {
4510a49a619SAdrian Hunter }
4520a49a619SAdrian Hunter 
4530a49a619SAdrian Hunter #endif
4540a49a619SAdrian Hunter 
455c959a6b0SAdrian Hunter enum {
456c959a6b0SAdrian Hunter 	INTEL_DSM_FNS		=  0,
4576ae03368SAdrian Hunter 	INTEL_DSM_V18_SWITCH	=  3,
458be17355aSAdrian Hunter 	INTEL_DSM_V33_SWITCH	=  4,
45951ced59cSAdrian Hunter 	INTEL_DSM_DRV_STRENGTH	=  9,
460c959a6b0SAdrian Hunter 	INTEL_DSM_D3_RETUNE	= 10,
461c959a6b0SAdrian Hunter };
462c959a6b0SAdrian Hunter 
463c959a6b0SAdrian Hunter struct intel_host {
464c959a6b0SAdrian Hunter 	u32	dsm_fns;
46551ced59cSAdrian Hunter 	int	drv_strength;
466c959a6b0SAdrian Hunter 	bool	d3_retune;
4675305ec6aSAdrian Hunter 	bool	rpm_retune_ok;
4682970134bSAdrian Hunter 	bool	needs_pwr_off;
4695305ec6aSAdrian Hunter 	u32	glk_rx_ctrl1;
4705305ec6aSAdrian Hunter 	u32	glk_tun_val;
47146f4a69eSAdrian Hunter 	u32	active_ltr;
47246f4a69eSAdrian Hunter 	u32	idle_ltr;
473c959a6b0SAdrian Hunter };
474c959a6b0SAdrian Hunter 
475c37f69ffSColin Ian King static const guid_t intel_dsm_guid =
47694116f81SAndy Shevchenko 	GUID_INIT(0xF6C13EA5, 0x65CD, 0x461F,
47794116f81SAndy Shevchenko 		  0xAB, 0x7A, 0x29, 0xF7, 0xE8, 0xD5, 0xBD, 0x61);
478c959a6b0SAdrian Hunter 
__intel_dsm(struct intel_host * intel_host,struct device * dev,unsigned int fn,u32 * result)479c959a6b0SAdrian Hunter static int __intel_dsm(struct intel_host *intel_host, struct device *dev,
480c959a6b0SAdrian Hunter 		       unsigned int fn, u32 *result)
481c959a6b0SAdrian Hunter {
482c959a6b0SAdrian Hunter 	union acpi_object *obj;
483c959a6b0SAdrian Hunter 	int err = 0;
484a72016a4SAdrian Hunter 	size_t len;
485c959a6b0SAdrian Hunter 
48694116f81SAndy Shevchenko 	obj = acpi_evaluate_dsm(ACPI_HANDLE(dev), &intel_dsm_guid, 0, fn, NULL);
487c959a6b0SAdrian Hunter 	if (!obj)
488c959a6b0SAdrian Hunter 		return -EOPNOTSUPP;
489c959a6b0SAdrian Hunter 
490c959a6b0SAdrian Hunter 	if (obj->type != ACPI_TYPE_BUFFER || obj->buffer.length < 1) {
491c959a6b0SAdrian Hunter 		err = -EINVAL;
492c959a6b0SAdrian Hunter 		goto out;
493c959a6b0SAdrian Hunter 	}
494c959a6b0SAdrian Hunter 
495a72016a4SAdrian Hunter 	len = min_t(size_t, obj->buffer.length, 4);
496a72016a4SAdrian Hunter 
497a72016a4SAdrian Hunter 	*result = 0;
498a72016a4SAdrian Hunter 	memcpy(result, obj->buffer.pointer, len);
499c959a6b0SAdrian Hunter out:
500c959a6b0SAdrian Hunter 	ACPI_FREE(obj);
501c959a6b0SAdrian Hunter 
502c959a6b0SAdrian Hunter 	return err;
503c959a6b0SAdrian Hunter }
504c959a6b0SAdrian Hunter 
intel_dsm(struct intel_host * intel_host,struct device * dev,unsigned int fn,u32 * result)505c959a6b0SAdrian Hunter static int intel_dsm(struct intel_host *intel_host, struct device *dev,
506c959a6b0SAdrian Hunter 		     unsigned int fn, u32 *result)
507c959a6b0SAdrian Hunter {
508c959a6b0SAdrian Hunter 	if (fn > 31 || !(intel_host->dsm_fns & (1 << fn)))
509c959a6b0SAdrian Hunter 		return -EOPNOTSUPP;
510c959a6b0SAdrian Hunter 
511c959a6b0SAdrian Hunter 	return __intel_dsm(intel_host, dev, fn, result);
512c959a6b0SAdrian Hunter }
513c959a6b0SAdrian Hunter 
intel_dsm_init(struct intel_host * intel_host,struct device * dev,struct mmc_host * mmc)514c959a6b0SAdrian Hunter static void intel_dsm_init(struct intel_host *intel_host, struct device *dev,
515c959a6b0SAdrian Hunter 			   struct mmc_host *mmc)
516c959a6b0SAdrian Hunter {
517c959a6b0SAdrian Hunter 	int err;
518c959a6b0SAdrian Hunter 	u32 val;
519c959a6b0SAdrian Hunter 
520eb701ce1SAdrian Hunter 	intel_host->d3_retune = true;
521eb701ce1SAdrian Hunter 
522c959a6b0SAdrian Hunter 	err = __intel_dsm(intel_host, dev, INTEL_DSM_FNS, &intel_host->dsm_fns);
523c959a6b0SAdrian Hunter 	if (err) {
524c959a6b0SAdrian Hunter 		pr_debug("%s: DSM not supported, error %d\n",
525c959a6b0SAdrian Hunter 			 mmc_hostname(mmc), err);
526c959a6b0SAdrian Hunter 		return;
527c959a6b0SAdrian Hunter 	}
528c959a6b0SAdrian Hunter 
529c959a6b0SAdrian Hunter 	pr_debug("%s: DSM function mask %#x\n",
530c959a6b0SAdrian Hunter 		 mmc_hostname(mmc), intel_host->dsm_fns);
531c959a6b0SAdrian Hunter 
53251ced59cSAdrian Hunter 	err = intel_dsm(intel_host, dev, INTEL_DSM_DRV_STRENGTH, &val);
53351ced59cSAdrian Hunter 	intel_host->drv_strength = err ? 0 : val;
53451ced59cSAdrian Hunter 
535c959a6b0SAdrian Hunter 	err = intel_dsm(intel_host, dev, INTEL_DSM_D3_RETUNE, &val);
536c959a6b0SAdrian Hunter 	intel_host->d3_retune = err ? true : !!val;
537c959a6b0SAdrian Hunter }
538c959a6b0SAdrian Hunter 
sdhci_pci_int_hw_reset(struct sdhci_host * host)539659c9bc1SBen Hutchings static void sdhci_pci_int_hw_reset(struct sdhci_host *host)
540659c9bc1SBen Hutchings {
541659c9bc1SBen Hutchings 	u8 reg;
542659c9bc1SBen Hutchings 
543659c9bc1SBen Hutchings 	reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
544659c9bc1SBen Hutchings 	reg |= 0x10;
545659c9bc1SBen Hutchings 	sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
546659c9bc1SBen Hutchings 	/* For eMMC, minimum is 1us but give it 9us for good measure */
547659c9bc1SBen Hutchings 	udelay(9);
548659c9bc1SBen Hutchings 	reg &= ~0x10;
549659c9bc1SBen Hutchings 	sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
550659c9bc1SBen Hutchings 	/* For eMMC, minimum is 200us but give it 300us for good measure */
551659c9bc1SBen Hutchings 	usleep_range(300, 1000);
552659c9bc1SBen Hutchings }
553659c9bc1SBen Hutchings 
intel_select_drive_strength(struct mmc_card * card,unsigned int max_dtr,int host_drv,int card_drv,int * drv_type)55451ced59cSAdrian Hunter static int intel_select_drive_strength(struct mmc_card *card,
55551ced59cSAdrian Hunter 				       unsigned int max_dtr, int host_drv,
55651ced59cSAdrian Hunter 				       int card_drv, int *drv_type)
557659c9bc1SBen Hutchings {
55851ced59cSAdrian Hunter 	struct sdhci_host *host = mmc_priv(card->host);
55951ced59cSAdrian Hunter 	struct sdhci_pci_slot *slot = sdhci_priv(host);
56051ced59cSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
561659c9bc1SBen Hutchings 
5621a8eb6b3SAdrian Hunter 	if (!(mmc_driver_type_mask(intel_host->drv_strength) & card_drv))
5631a8eb6b3SAdrian Hunter 		return 0;
5641a8eb6b3SAdrian Hunter 
56551ced59cSAdrian Hunter 	return intel_host->drv_strength;
566659c9bc1SBen Hutchings }
567659c9bc1SBen Hutchings 
bxt_get_cd(struct mmc_host * mmc)5686ab4e2ebSAndy Shevchenko static int bxt_get_cd(struct mmc_host *mmc)
5696ab4e2ebSAndy Shevchenko {
5706ab4e2ebSAndy Shevchenko 	int gpio_cd = mmc_gpio_get_cd(mmc);
5716ab4e2ebSAndy Shevchenko 
5726ab4e2ebSAndy Shevchenko 	if (!gpio_cd)
5736ab4e2ebSAndy Shevchenko 		return 0;
5746ab4e2ebSAndy Shevchenko 
5756ab4e2ebSAndy Shevchenko 	return sdhci_get_cd_nogpio(mmc);
5766ab4e2ebSAndy Shevchenko }
5776ab4e2ebSAndy Shevchenko 
mrfld_get_cd(struct mmc_host * mmc)5786ab4e2ebSAndy Shevchenko static int mrfld_get_cd(struct mmc_host *mmc)
5796ab4e2ebSAndy Shevchenko {
5806ab4e2ebSAndy Shevchenko 	return sdhci_get_cd_nogpio(mmc);
5816ab4e2ebSAndy Shevchenko }
5826ab4e2ebSAndy Shevchenko 
58348d685a2SAdrian Hunter #define SDHCI_INTEL_PWR_TIMEOUT_CNT	20
58448d685a2SAdrian Hunter #define SDHCI_INTEL_PWR_TIMEOUT_UDELAY	100
58548d685a2SAdrian Hunter 
sdhci_intel_set_power(struct sdhci_host * host,unsigned char mode,unsigned short vdd)58648d685a2SAdrian Hunter static void sdhci_intel_set_power(struct sdhci_host *host, unsigned char mode,
58748d685a2SAdrian Hunter 				  unsigned short vdd)
58848d685a2SAdrian Hunter {
5892970134bSAdrian Hunter 	struct sdhci_pci_slot *slot = sdhci_priv(host);
5902970134bSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
59148d685a2SAdrian Hunter 	int cntr;
59248d685a2SAdrian Hunter 	u8 reg;
59348d685a2SAdrian Hunter 
5942970134bSAdrian Hunter 	/*
5952970134bSAdrian Hunter 	 * Bus power may control card power, but a full reset still may not
5962970134bSAdrian Hunter 	 * reset the power, whereas a direct write to SDHCI_POWER_CONTROL can.
5972970134bSAdrian Hunter 	 * That might be needed to initialize correctly, if the card was left
5982970134bSAdrian Hunter 	 * powered on previously.
5992970134bSAdrian Hunter 	 */
6002970134bSAdrian Hunter 	if (intel_host->needs_pwr_off) {
6012970134bSAdrian Hunter 		intel_host->needs_pwr_off = false;
6022970134bSAdrian Hunter 		if (mode != MMC_POWER_OFF) {
6032970134bSAdrian Hunter 			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
6042970134bSAdrian Hunter 			usleep_range(10000, 12500);
6052970134bSAdrian Hunter 		}
6062970134bSAdrian Hunter 	}
6072970134bSAdrian Hunter 
60848d685a2SAdrian Hunter 	sdhci_set_power(host, mode, vdd);
60948d685a2SAdrian Hunter 
61048d685a2SAdrian Hunter 	if (mode == MMC_POWER_OFF)
61148d685a2SAdrian Hunter 		return;
61248d685a2SAdrian Hunter 
61348d685a2SAdrian Hunter 	/*
61448d685a2SAdrian Hunter 	 * Bus power might not enable after D3 -> D0 transition due to the
61548d685a2SAdrian Hunter 	 * present state not yet having propagated. Retry for up to 2ms.
61648d685a2SAdrian Hunter 	 */
61748d685a2SAdrian Hunter 	for (cntr = 0; cntr < SDHCI_INTEL_PWR_TIMEOUT_CNT; cntr++) {
61848d685a2SAdrian Hunter 		reg = sdhci_readb(host, SDHCI_POWER_CONTROL);
61948d685a2SAdrian Hunter 		if (reg & SDHCI_POWER_ON)
62048d685a2SAdrian Hunter 			break;
62148d685a2SAdrian Hunter 		udelay(SDHCI_INTEL_PWR_TIMEOUT_UDELAY);
62248d685a2SAdrian Hunter 		reg |= SDHCI_POWER_ON;
62348d685a2SAdrian Hunter 		sdhci_writeb(host, reg, SDHCI_POWER_CONTROL);
62448d685a2SAdrian Hunter 	}
62548d685a2SAdrian Hunter }
62648d685a2SAdrian Hunter 
sdhci_intel_set_uhs_signaling(struct sdhci_host * host,unsigned int timing)62760d53566SAdrian Hunter static void sdhci_intel_set_uhs_signaling(struct sdhci_host *host,
62860d53566SAdrian Hunter 					  unsigned int timing)
62960d53566SAdrian Hunter {
63060d53566SAdrian Hunter 	/* Set UHS timing to SDR25 for High Speed mode */
63160d53566SAdrian Hunter 	if (timing == MMC_TIMING_MMC_HS || timing == MMC_TIMING_SD_HS)
63260d53566SAdrian Hunter 		timing = MMC_TIMING_UHS_SDR25;
63360d53566SAdrian Hunter 	sdhci_set_uhs_signaling(host, timing);
63460d53566SAdrian Hunter }
63560d53566SAdrian Hunter 
636bc55dcd8SAdrian Hunter #define INTEL_HS400_ES_REG 0x78
637bc55dcd8SAdrian Hunter #define INTEL_HS400_ES_BIT BIT(0)
638bc55dcd8SAdrian Hunter 
intel_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)639bc55dcd8SAdrian Hunter static void intel_hs400_enhanced_strobe(struct mmc_host *mmc,
640bc55dcd8SAdrian Hunter 					struct mmc_ios *ios)
641bc55dcd8SAdrian Hunter {
642bc55dcd8SAdrian Hunter 	struct sdhci_host *host = mmc_priv(mmc);
643bc55dcd8SAdrian Hunter 	u32 val;
644bc55dcd8SAdrian Hunter 
645bc55dcd8SAdrian Hunter 	val = sdhci_readl(host, INTEL_HS400_ES_REG);
646bc55dcd8SAdrian Hunter 	if (ios->enhanced_strobe)
647bc55dcd8SAdrian Hunter 		val |= INTEL_HS400_ES_BIT;
648bc55dcd8SAdrian Hunter 	else
649bc55dcd8SAdrian Hunter 		val &= ~INTEL_HS400_ES_BIT;
650bc55dcd8SAdrian Hunter 	sdhci_writel(host, val, INTEL_HS400_ES_REG);
651bc55dcd8SAdrian Hunter }
652bc55dcd8SAdrian Hunter 
intel_start_signal_voltage_switch(struct mmc_host * mmc,struct mmc_ios * ios)653be17355aSAdrian Hunter static int intel_start_signal_voltage_switch(struct mmc_host *mmc,
654be17355aSAdrian Hunter 					     struct mmc_ios *ios)
6556ae03368SAdrian Hunter {
656be17355aSAdrian Hunter 	struct device *dev = mmc_dev(mmc);
657be17355aSAdrian Hunter 	struct sdhci_host *host = mmc_priv(mmc);
6586ae03368SAdrian Hunter 	struct sdhci_pci_slot *slot = sdhci_priv(host);
6596ae03368SAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
660be17355aSAdrian Hunter 	unsigned int fn;
6616ae03368SAdrian Hunter 	u32 result = 0;
6626ae03368SAdrian Hunter 	int err;
6636ae03368SAdrian Hunter 
664be17355aSAdrian Hunter 	err = sdhci_start_signal_voltage_switch(mmc, ios);
665be17355aSAdrian Hunter 	if (err)
666be17355aSAdrian Hunter 		return err;
667be17355aSAdrian Hunter 
668be17355aSAdrian Hunter 	switch (ios->signal_voltage) {
669be17355aSAdrian Hunter 	case MMC_SIGNAL_VOLTAGE_330:
670be17355aSAdrian Hunter 		fn = INTEL_DSM_V33_SWITCH;
671be17355aSAdrian Hunter 		break;
672be17355aSAdrian Hunter 	case MMC_SIGNAL_VOLTAGE_180:
673be17355aSAdrian Hunter 		fn = INTEL_DSM_V18_SWITCH;
674be17355aSAdrian Hunter 		break;
675be17355aSAdrian Hunter 	default:
676be17355aSAdrian Hunter 		return 0;
677be17355aSAdrian Hunter 	}
678be17355aSAdrian Hunter 
679be17355aSAdrian Hunter 	err = intel_dsm(intel_host, dev, fn, &result);
680be17355aSAdrian Hunter 	pr_debug("%s: %s DSM fn %u error %d result %u\n",
681be17355aSAdrian Hunter 		 mmc_hostname(mmc), __func__, fn, err, result);
682be17355aSAdrian Hunter 
683be17355aSAdrian Hunter 	return 0;
6846ae03368SAdrian Hunter }
6856ae03368SAdrian Hunter 
68648d685a2SAdrian Hunter static const struct sdhci_ops sdhci_intel_byt_ops = {
68748d685a2SAdrian Hunter 	.set_clock		= sdhci_set_clock,
68848d685a2SAdrian Hunter 	.set_power		= sdhci_intel_set_power,
68948d685a2SAdrian Hunter 	.enable_dma		= sdhci_pci_enable_dma,
690adc16398SMichał Mirosław 	.set_bus_width		= sdhci_set_bus_width,
69148d685a2SAdrian Hunter 	.reset			= sdhci_reset,
69260d53566SAdrian Hunter 	.set_uhs_signaling	= sdhci_intel_set_uhs_signaling,
69348d685a2SAdrian Hunter 	.hw_reset		= sdhci_pci_hw_reset,
69448d685a2SAdrian Hunter };
69548d685a2SAdrian Hunter 
6968ee82bdaSAdrian Hunter static const struct sdhci_ops sdhci_intel_glk_ops = {
6978ee82bdaSAdrian Hunter 	.set_clock		= sdhci_set_clock,
6988ee82bdaSAdrian Hunter 	.set_power		= sdhci_intel_set_power,
6998ee82bdaSAdrian Hunter 	.enable_dma		= sdhci_pci_enable_dma,
7008ee82bdaSAdrian Hunter 	.set_bus_width		= sdhci_set_bus_width,
70108b863bbSBrian Norris 	.reset			= sdhci_and_cqhci_reset,
70260d53566SAdrian Hunter 	.set_uhs_signaling	= sdhci_intel_set_uhs_signaling,
7038ee82bdaSAdrian Hunter 	.hw_reset		= sdhci_pci_hw_reset,
7048ee82bdaSAdrian Hunter 	.irq			= sdhci_cqhci_irq,
7058ee82bdaSAdrian Hunter };
7068ee82bdaSAdrian Hunter 
byt_read_dsm(struct sdhci_pci_slot * slot)707c959a6b0SAdrian Hunter static void byt_read_dsm(struct sdhci_pci_slot *slot)
708c959a6b0SAdrian Hunter {
709c959a6b0SAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
710c959a6b0SAdrian Hunter 	struct device *dev = &slot->chip->pdev->dev;
711c959a6b0SAdrian Hunter 	struct mmc_host *mmc = slot->host->mmc;
712c959a6b0SAdrian Hunter 
713c959a6b0SAdrian Hunter 	intel_dsm_init(intel_host, dev, mmc);
714c959a6b0SAdrian Hunter 	slot->chip->rpm_retune = intel_host->d3_retune;
715c959a6b0SAdrian Hunter }
716c959a6b0SAdrian Hunter 
intel_execute_tuning(struct mmc_host * mmc,u32 opcode)717f8870ae6SAdrian Hunter static int intel_execute_tuning(struct mmc_host *mmc, u32 opcode)
718f8870ae6SAdrian Hunter {
719f8870ae6SAdrian Hunter 	int err = sdhci_execute_tuning(mmc, opcode);
720f8870ae6SAdrian Hunter 	struct sdhci_host *host = mmc_priv(mmc);
721f8870ae6SAdrian Hunter 
722f8870ae6SAdrian Hunter 	if (err)
723f8870ae6SAdrian Hunter 		return err;
724f8870ae6SAdrian Hunter 
725f8870ae6SAdrian Hunter 	/*
726f8870ae6SAdrian Hunter 	 * Tuning can leave the IP in an active state (Buffer Read Enable bit
727f8870ae6SAdrian Hunter 	 * set) which prevents the entry to low power states (i.e. S0i3). Data
728f8870ae6SAdrian Hunter 	 * reset will clear it.
729f8870ae6SAdrian Hunter 	 */
730f8870ae6SAdrian Hunter 	sdhci_reset(host, SDHCI_RESET_DATA);
731f8870ae6SAdrian Hunter 
732f8870ae6SAdrian Hunter 	return 0;
733f8870ae6SAdrian Hunter }
734f8870ae6SAdrian Hunter 
73546f4a69eSAdrian Hunter #define INTEL_ACTIVELTR		0x804
73646f4a69eSAdrian Hunter #define INTEL_IDLELTR		0x808
73746f4a69eSAdrian Hunter 
73846f4a69eSAdrian Hunter #define INTEL_LTR_REQ		BIT(15)
73946f4a69eSAdrian Hunter #define INTEL_LTR_SCALE_MASK	GENMASK(11, 10)
74046f4a69eSAdrian Hunter #define INTEL_LTR_SCALE_1US	(2 << 10)
74146f4a69eSAdrian Hunter #define INTEL_LTR_SCALE_32US	(3 << 10)
74246f4a69eSAdrian Hunter #define INTEL_LTR_VALUE_MASK	GENMASK(9, 0)
74346f4a69eSAdrian Hunter 
intel_cache_ltr(struct sdhci_pci_slot * slot)74446f4a69eSAdrian Hunter static void intel_cache_ltr(struct sdhci_pci_slot *slot)
74546f4a69eSAdrian Hunter {
74646f4a69eSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
74746f4a69eSAdrian Hunter 	struct sdhci_host *host = slot->host;
74846f4a69eSAdrian Hunter 
74946f4a69eSAdrian Hunter 	intel_host->active_ltr = readl(host->ioaddr + INTEL_ACTIVELTR);
75046f4a69eSAdrian Hunter 	intel_host->idle_ltr = readl(host->ioaddr + INTEL_IDLELTR);
75146f4a69eSAdrian Hunter }
75246f4a69eSAdrian Hunter 
intel_ltr_set(struct device * dev,s32 val)75346f4a69eSAdrian Hunter static void intel_ltr_set(struct device *dev, s32 val)
75446f4a69eSAdrian Hunter {
75546f4a69eSAdrian Hunter 	struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
75646f4a69eSAdrian Hunter 	struct sdhci_pci_slot *slot = chip->slots[0];
75746f4a69eSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
75846f4a69eSAdrian Hunter 	struct sdhci_host *host = slot->host;
75946f4a69eSAdrian Hunter 	u32 ltr;
76046f4a69eSAdrian Hunter 
76146f4a69eSAdrian Hunter 	pm_runtime_get_sync(dev);
76246f4a69eSAdrian Hunter 
76346f4a69eSAdrian Hunter 	/*
76446f4a69eSAdrian Hunter 	 * Program latency tolerance (LTR) accordingly what has been asked
76546f4a69eSAdrian Hunter 	 * by the PM QoS layer or disable it in case we were passed
76646f4a69eSAdrian Hunter 	 * negative value or PM_QOS_LATENCY_ANY.
76746f4a69eSAdrian Hunter 	 */
76846f4a69eSAdrian Hunter 	ltr = readl(host->ioaddr + INTEL_ACTIVELTR);
76946f4a69eSAdrian Hunter 
77046f4a69eSAdrian Hunter 	if (val == PM_QOS_LATENCY_ANY || val < 0) {
77146f4a69eSAdrian Hunter 		ltr &= ~INTEL_LTR_REQ;
77246f4a69eSAdrian Hunter 	} else {
77346f4a69eSAdrian Hunter 		ltr |= INTEL_LTR_REQ;
77446f4a69eSAdrian Hunter 		ltr &= ~INTEL_LTR_SCALE_MASK;
77546f4a69eSAdrian Hunter 		ltr &= ~INTEL_LTR_VALUE_MASK;
77646f4a69eSAdrian Hunter 
77746f4a69eSAdrian Hunter 		if (val > INTEL_LTR_VALUE_MASK) {
77846f4a69eSAdrian Hunter 			val >>= 5;
77946f4a69eSAdrian Hunter 			if (val > INTEL_LTR_VALUE_MASK)
78046f4a69eSAdrian Hunter 				val = INTEL_LTR_VALUE_MASK;
78146f4a69eSAdrian Hunter 			ltr |= INTEL_LTR_SCALE_32US | val;
78246f4a69eSAdrian Hunter 		} else {
78346f4a69eSAdrian Hunter 			ltr |= INTEL_LTR_SCALE_1US | val;
78446f4a69eSAdrian Hunter 		}
78546f4a69eSAdrian Hunter 	}
78646f4a69eSAdrian Hunter 
78746f4a69eSAdrian Hunter 	if (ltr == intel_host->active_ltr)
78846f4a69eSAdrian Hunter 		goto out;
78946f4a69eSAdrian Hunter 
79046f4a69eSAdrian Hunter 	writel(ltr, host->ioaddr + INTEL_ACTIVELTR);
79146f4a69eSAdrian Hunter 	writel(ltr, host->ioaddr + INTEL_IDLELTR);
79246f4a69eSAdrian Hunter 
79346f4a69eSAdrian Hunter 	/* Cache the values into lpss structure */
79446f4a69eSAdrian Hunter 	intel_cache_ltr(slot);
79546f4a69eSAdrian Hunter out:
79646f4a69eSAdrian Hunter 	pm_runtime_put_autosuspend(dev);
79746f4a69eSAdrian Hunter }
79846f4a69eSAdrian Hunter 
intel_use_ltr(struct sdhci_pci_chip * chip)79946f4a69eSAdrian Hunter static bool intel_use_ltr(struct sdhci_pci_chip *chip)
80046f4a69eSAdrian Hunter {
80146f4a69eSAdrian Hunter 	switch (chip->pdev->device) {
80246f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BYT_EMMC:
80346f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BYT_EMMC2:
80446f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BYT_SDIO:
80546f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BYT_SD:
80646f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BSW_EMMC:
80746f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BSW_SDIO:
80846f4a69eSAdrian Hunter 	case PCI_DEVICE_ID_INTEL_BSW_SD:
80946f4a69eSAdrian Hunter 		return false;
81046f4a69eSAdrian Hunter 	default:
81146f4a69eSAdrian Hunter 		return true;
81246f4a69eSAdrian Hunter 	}
81346f4a69eSAdrian Hunter }
81446f4a69eSAdrian Hunter 
intel_ltr_expose(struct sdhci_pci_chip * chip)81546f4a69eSAdrian Hunter static void intel_ltr_expose(struct sdhci_pci_chip *chip)
81646f4a69eSAdrian Hunter {
81746f4a69eSAdrian Hunter 	struct device *dev = &chip->pdev->dev;
81846f4a69eSAdrian Hunter 
81946f4a69eSAdrian Hunter 	if (!intel_use_ltr(chip))
82046f4a69eSAdrian Hunter 		return;
82146f4a69eSAdrian Hunter 
82246f4a69eSAdrian Hunter 	dev->power.set_latency_tolerance = intel_ltr_set;
82346f4a69eSAdrian Hunter 	dev_pm_qos_expose_latency_tolerance(dev);
82446f4a69eSAdrian Hunter }
82546f4a69eSAdrian Hunter 
intel_ltr_hide(struct sdhci_pci_chip * chip)82646f4a69eSAdrian Hunter static void intel_ltr_hide(struct sdhci_pci_chip *chip)
82746f4a69eSAdrian Hunter {
82846f4a69eSAdrian Hunter 	struct device *dev = &chip->pdev->dev;
82946f4a69eSAdrian Hunter 
83046f4a69eSAdrian Hunter 	if (!intel_use_ltr(chip))
83146f4a69eSAdrian Hunter 		return;
83246f4a69eSAdrian Hunter 
83346f4a69eSAdrian Hunter 	dev_pm_qos_hide_latency_tolerance(dev);
83446f4a69eSAdrian Hunter 	dev->power.set_latency_tolerance = NULL;
83546f4a69eSAdrian Hunter }
83646f4a69eSAdrian Hunter 
byt_probe_slot(struct sdhci_pci_slot * slot)837f8870ae6SAdrian Hunter static void byt_probe_slot(struct sdhci_pci_slot *slot)
838f8870ae6SAdrian Hunter {
839f8870ae6SAdrian Hunter 	struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
840809090e8SAdrian Hunter 	struct device *dev = &slot->chip->pdev->dev;
841809090e8SAdrian Hunter 	struct mmc_host *mmc = slot->host->mmc;
842f8870ae6SAdrian Hunter 
843f8870ae6SAdrian Hunter 	byt_read_dsm(slot);
844f8870ae6SAdrian Hunter 
8450a49a619SAdrian Hunter 	byt_ocp_setting(slot->chip->pdev);
8460a49a619SAdrian Hunter 
847f8870ae6SAdrian Hunter 	ops->execute_tuning = intel_execute_tuning;
848be17355aSAdrian Hunter 	ops->start_signal_voltage_switch = intel_start_signal_voltage_switch;
849809090e8SAdrian Hunter 
850809090e8SAdrian Hunter 	device_property_read_u32(dev, "max-frequency", &mmc->f_max);
85146f4a69eSAdrian Hunter 
85246f4a69eSAdrian Hunter 	if (!mmc->slotno) {
85346f4a69eSAdrian Hunter 		slot->chip->slots[mmc->slotno] = slot;
85446f4a69eSAdrian Hunter 		intel_ltr_expose(slot->chip);
85546f4a69eSAdrian Hunter 	}
85646f4a69eSAdrian Hunter }
85746f4a69eSAdrian Hunter 
byt_add_debugfs(struct sdhci_pci_slot * slot)85846f4a69eSAdrian Hunter static void byt_add_debugfs(struct sdhci_pci_slot *slot)
85946f4a69eSAdrian Hunter {
86046f4a69eSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
86146f4a69eSAdrian Hunter 	struct mmc_host *mmc = slot->host->mmc;
86246f4a69eSAdrian Hunter 	struct dentry *dir = mmc->debugfs_root;
86346f4a69eSAdrian Hunter 
86446f4a69eSAdrian Hunter 	if (!intel_use_ltr(slot->chip))
86546f4a69eSAdrian Hunter 		return;
86646f4a69eSAdrian Hunter 
86746f4a69eSAdrian Hunter 	debugfs_create_x32("active_ltr", 0444, dir, &intel_host->active_ltr);
86846f4a69eSAdrian Hunter 	debugfs_create_x32("idle_ltr", 0444, dir, &intel_host->idle_ltr);
86946f4a69eSAdrian Hunter 
87046f4a69eSAdrian Hunter 	intel_cache_ltr(slot);
87146f4a69eSAdrian Hunter }
87246f4a69eSAdrian Hunter 
byt_add_host(struct sdhci_pci_slot * slot)87346f4a69eSAdrian Hunter static int byt_add_host(struct sdhci_pci_slot *slot)
87446f4a69eSAdrian Hunter {
87546f4a69eSAdrian Hunter 	int ret = sdhci_add_host(slot->host);
87646f4a69eSAdrian Hunter 
87746f4a69eSAdrian Hunter 	if (!ret)
87846f4a69eSAdrian Hunter 		byt_add_debugfs(slot);
87946f4a69eSAdrian Hunter 	return ret;
88046f4a69eSAdrian Hunter }
88146f4a69eSAdrian Hunter 
byt_remove_slot(struct sdhci_pci_slot * slot,int dead)88246f4a69eSAdrian Hunter static void byt_remove_slot(struct sdhci_pci_slot *slot, int dead)
88346f4a69eSAdrian Hunter {
88446f4a69eSAdrian Hunter 	struct mmc_host *mmc = slot->host->mmc;
88546f4a69eSAdrian Hunter 
88646f4a69eSAdrian Hunter 	if (!mmc->slotno)
88746f4a69eSAdrian Hunter 		intel_ltr_hide(slot->chip);
888f8870ae6SAdrian Hunter }
889f8870ae6SAdrian Hunter 
byt_emmc_probe_slot(struct sdhci_pci_slot * slot)890659c9bc1SBen Hutchings static int byt_emmc_probe_slot(struct sdhci_pci_slot *slot)
891659c9bc1SBen Hutchings {
892f8870ae6SAdrian Hunter 	byt_probe_slot(slot);
893659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_NONREMOVABLE |
894659c9bc1SBen Hutchings 				 MMC_CAP_HW_RESET | MMC_CAP_1_8V_DDR |
89532828857SAdrian Hunter 				 MMC_CAP_CMD_DURING_TFR |
896659c9bc1SBen Hutchings 				 MMC_CAP_WAIT_WHILE_BUSY;
897659c9bc1SBen Hutchings 	slot->hw_reset = sdhci_pci_int_hw_reset;
898659c9bc1SBen Hutchings 	if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BSW_EMMC)
899659c9bc1SBen Hutchings 		slot->host->timeout_clk = 1000; /* 1000 kHz i.e. 1 MHz */
90051ced59cSAdrian Hunter 	slot->host->mmc_host_ops.select_drive_strength =
90151ced59cSAdrian Hunter 						intel_select_drive_strength;
902659c9bc1SBen Hutchings 	return 0;
903659c9bc1SBen Hutchings }
904659c9bc1SBen Hutchings 
glk_broken_cqhci(struct sdhci_pci_slot * slot)905bedf9fc0SAdrian Hunter static bool glk_broken_cqhci(struct sdhci_pci_slot *slot)
906bedf9fc0SAdrian Hunter {
907bedf9fc0SAdrian Hunter 	return slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
908afd7f308SHans de Goede 	       (dmi_match(DMI_BIOS_VENDOR, "LENOVO") ||
909afd7f308SHans de Goede 		dmi_match(DMI_SYS_VENDOR, "IRBIS"));
910bedf9fc0SAdrian Hunter }
911bedf9fc0SAdrian Hunter 
jsl_broken_hs400es(struct sdhci_pci_slot * slot)9129dc0033eSPatrick Thompson static bool jsl_broken_hs400es(struct sdhci_pci_slot *slot)
9139dc0033eSPatrick Thompson {
9149dc0033eSPatrick Thompson 	return slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_JSL_EMMC &&
9159dc0033eSPatrick Thompson 			dmi_match(DMI_BIOS_VENDOR, "ASUSTeK COMPUTER INC.");
9169dc0033eSPatrick Thompson }
9179dc0033eSPatrick Thompson 
glk_emmc_probe_slot(struct sdhci_pci_slot * slot)918bc55dcd8SAdrian Hunter static int glk_emmc_probe_slot(struct sdhci_pci_slot *slot)
919bc55dcd8SAdrian Hunter {
920bc55dcd8SAdrian Hunter 	int ret = byt_emmc_probe_slot(slot);
921bc55dcd8SAdrian Hunter 
922bedf9fc0SAdrian Hunter 	if (!glk_broken_cqhci(slot))
9238ee82bdaSAdrian Hunter 		slot->host->mmc->caps2 |= MMC_CAP2_CQE;
9248ee82bdaSAdrian Hunter 
925bc55dcd8SAdrian Hunter 	if (slot->chip->pdev->device != PCI_DEVICE_ID_INTEL_GLK_EMMC) {
9269dc0033eSPatrick Thompson 		if (!jsl_broken_hs400es(slot)) {
927ba8734dfSJisheng Zhang 			slot->host->mmc->caps2 |= MMC_CAP2_HS400_ES;
928bc55dcd8SAdrian Hunter 			slot->host->mmc_host_ops.hs400_enhanced_strobe =
929bc55dcd8SAdrian Hunter 							intel_hs400_enhanced_strobe;
9309dc0033eSPatrick Thompson 		}
9318ee82bdaSAdrian Hunter 		slot->host->mmc->caps2 |= MMC_CAP2_CQE_DCMD;
932bc55dcd8SAdrian Hunter 	}
933bc55dcd8SAdrian Hunter 
934bc55dcd8SAdrian Hunter 	return ret;
935bc55dcd8SAdrian Hunter }
936bc55dcd8SAdrian Hunter 
9378ee82bdaSAdrian Hunter static const struct cqhci_host_ops glk_cqhci_ops = {
9387b7d57fdSAdrian Hunter 	.enable		= sdhci_cqe_enable,
9398ee82bdaSAdrian Hunter 	.disable	= sdhci_cqe_disable,
9408ee82bdaSAdrian Hunter 	.dumpregs	= sdhci_pci_dumpregs,
9418ee82bdaSAdrian Hunter };
9428ee82bdaSAdrian Hunter 
glk_emmc_add_host(struct sdhci_pci_slot * slot)9438ee82bdaSAdrian Hunter static int glk_emmc_add_host(struct sdhci_pci_slot *slot)
9448ee82bdaSAdrian Hunter {
9458ee82bdaSAdrian Hunter 	struct device *dev = &slot->chip->pdev->dev;
9468ee82bdaSAdrian Hunter 	struct sdhci_host *host = slot->host;
9478ee82bdaSAdrian Hunter 	struct cqhci_host *cq_host;
9488ee82bdaSAdrian Hunter 	bool dma64;
9498ee82bdaSAdrian Hunter 	int ret;
9508ee82bdaSAdrian Hunter 
9518ee82bdaSAdrian Hunter 	ret = sdhci_setup_host(host);
9528ee82bdaSAdrian Hunter 	if (ret)
9538ee82bdaSAdrian Hunter 		return ret;
9548ee82bdaSAdrian Hunter 
9558ee82bdaSAdrian Hunter 	cq_host = devm_kzalloc(dev, sizeof(*cq_host), GFP_KERNEL);
9568ee82bdaSAdrian Hunter 	if (!cq_host) {
9578ee82bdaSAdrian Hunter 		ret = -ENOMEM;
9588ee82bdaSAdrian Hunter 		goto cleanup;
9598ee82bdaSAdrian Hunter 	}
9608ee82bdaSAdrian Hunter 
9618ee82bdaSAdrian Hunter 	cq_host->mmio = host->ioaddr + 0x200;
9628ee82bdaSAdrian Hunter 	cq_host->quirks |= CQHCI_QUIRK_SHORT_TXFR_DESC_SZ;
9638ee82bdaSAdrian Hunter 	cq_host->ops = &glk_cqhci_ops;
9648ee82bdaSAdrian Hunter 
9658ee82bdaSAdrian Hunter 	dma64 = host->flags & SDHCI_USE_64_BIT_DMA;
9668ee82bdaSAdrian Hunter 	if (dma64)
9678ee82bdaSAdrian Hunter 		cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
9688ee82bdaSAdrian Hunter 
9698ee82bdaSAdrian Hunter 	ret = cqhci_init(cq_host, host->mmc, dma64);
9708ee82bdaSAdrian Hunter 	if (ret)
9718ee82bdaSAdrian Hunter 		goto cleanup;
9728ee82bdaSAdrian Hunter 
9738ee82bdaSAdrian Hunter 	ret = __sdhci_add_host(host);
9748ee82bdaSAdrian Hunter 	if (ret)
9758ee82bdaSAdrian Hunter 		goto cleanup;
9768ee82bdaSAdrian Hunter 
97746f4a69eSAdrian Hunter 	byt_add_debugfs(slot);
97846f4a69eSAdrian Hunter 
9798ee82bdaSAdrian Hunter 	return 0;
9808ee82bdaSAdrian Hunter 
9818ee82bdaSAdrian Hunter cleanup:
9828ee82bdaSAdrian Hunter 	sdhci_cleanup_host(host);
9838ee82bdaSAdrian Hunter 	return ret;
9848ee82bdaSAdrian Hunter }
9858ee82bdaSAdrian Hunter 
9865305ec6aSAdrian Hunter #ifdef CONFIG_PM
9875305ec6aSAdrian Hunter #define GLK_RX_CTRL1	0x834
9885305ec6aSAdrian Hunter #define GLK_TUN_VAL	0x840
9895305ec6aSAdrian Hunter #define GLK_PATH_PLL	GENMASK(13, 8)
9905305ec6aSAdrian Hunter #define GLK_DLY		GENMASK(6, 0)
9915305ec6aSAdrian Hunter /* Workaround firmware failing to restore the tuning value */
glk_rpm_retune_wa(struct sdhci_pci_chip * chip,bool susp)9925305ec6aSAdrian Hunter static void glk_rpm_retune_wa(struct sdhci_pci_chip *chip, bool susp)
9935305ec6aSAdrian Hunter {
9945305ec6aSAdrian Hunter 	struct sdhci_pci_slot *slot = chip->slots[0];
9955305ec6aSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
9965305ec6aSAdrian Hunter 	struct sdhci_host *host = slot->host;
9975305ec6aSAdrian Hunter 	u32 glk_rx_ctrl1;
9985305ec6aSAdrian Hunter 	u32 glk_tun_val;
9995305ec6aSAdrian Hunter 	u32 dly;
10005305ec6aSAdrian Hunter 
10015305ec6aSAdrian Hunter 	if (intel_host->rpm_retune_ok || !mmc_can_retune(host->mmc))
10025305ec6aSAdrian Hunter 		return;
10035305ec6aSAdrian Hunter 
10045305ec6aSAdrian Hunter 	glk_rx_ctrl1 = sdhci_readl(host, GLK_RX_CTRL1);
10055305ec6aSAdrian Hunter 	glk_tun_val = sdhci_readl(host, GLK_TUN_VAL);
10065305ec6aSAdrian Hunter 
10075305ec6aSAdrian Hunter 	if (susp) {
10085305ec6aSAdrian Hunter 		intel_host->glk_rx_ctrl1 = glk_rx_ctrl1;
10095305ec6aSAdrian Hunter 		intel_host->glk_tun_val = glk_tun_val;
10105305ec6aSAdrian Hunter 		return;
10115305ec6aSAdrian Hunter 	}
10125305ec6aSAdrian Hunter 
10135305ec6aSAdrian Hunter 	if (!intel_host->glk_tun_val)
10145305ec6aSAdrian Hunter 		return;
10155305ec6aSAdrian Hunter 
10165305ec6aSAdrian Hunter 	if (glk_rx_ctrl1 != intel_host->glk_rx_ctrl1) {
10175305ec6aSAdrian Hunter 		intel_host->rpm_retune_ok = true;
10185305ec6aSAdrian Hunter 		return;
10195305ec6aSAdrian Hunter 	}
10205305ec6aSAdrian Hunter 
10215305ec6aSAdrian Hunter 	dly = FIELD_PREP(GLK_DLY, FIELD_GET(GLK_PATH_PLL, glk_rx_ctrl1) +
10225305ec6aSAdrian Hunter 				  (intel_host->glk_tun_val << 1));
10235305ec6aSAdrian Hunter 	if (dly == FIELD_GET(GLK_DLY, glk_rx_ctrl1))
10245305ec6aSAdrian Hunter 		return;
10255305ec6aSAdrian Hunter 
10265305ec6aSAdrian Hunter 	glk_rx_ctrl1 = (glk_rx_ctrl1 & ~GLK_DLY) | dly;
10275305ec6aSAdrian Hunter 	sdhci_writel(host, glk_rx_ctrl1, GLK_RX_CTRL1);
10285305ec6aSAdrian Hunter 
10295305ec6aSAdrian Hunter 	intel_host->rpm_retune_ok = true;
10305305ec6aSAdrian Hunter 	chip->rpm_retune = true;
10315305ec6aSAdrian Hunter 	mmc_retune_needed(host->mmc);
10325305ec6aSAdrian Hunter 	pr_info("%s: Requiring re-tune after rpm resume", mmc_hostname(host->mmc));
10335305ec6aSAdrian Hunter }
10345305ec6aSAdrian Hunter 
glk_rpm_retune_chk(struct sdhci_pci_chip * chip,bool susp)10355305ec6aSAdrian Hunter static void glk_rpm_retune_chk(struct sdhci_pci_chip *chip, bool susp)
10365305ec6aSAdrian Hunter {
10375305ec6aSAdrian Hunter 	if (chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_EMMC &&
10385305ec6aSAdrian Hunter 	    !chip->rpm_retune)
10395305ec6aSAdrian Hunter 		glk_rpm_retune_wa(chip, susp);
10405305ec6aSAdrian Hunter }
10415305ec6aSAdrian Hunter 
glk_runtime_suspend(struct sdhci_pci_chip * chip)10425305ec6aSAdrian Hunter static int glk_runtime_suspend(struct sdhci_pci_chip *chip)
10435305ec6aSAdrian Hunter {
10445305ec6aSAdrian Hunter 	glk_rpm_retune_chk(chip, true);
10455305ec6aSAdrian Hunter 
10465305ec6aSAdrian Hunter 	return sdhci_cqhci_runtime_suspend(chip);
10475305ec6aSAdrian Hunter }
10485305ec6aSAdrian Hunter 
glk_runtime_resume(struct sdhci_pci_chip * chip)10495305ec6aSAdrian Hunter static int glk_runtime_resume(struct sdhci_pci_chip *chip)
10505305ec6aSAdrian Hunter {
10515305ec6aSAdrian Hunter 	glk_rpm_retune_chk(chip, false);
10525305ec6aSAdrian Hunter 
10535305ec6aSAdrian Hunter 	return sdhci_cqhci_runtime_resume(chip);
10545305ec6aSAdrian Hunter }
10555305ec6aSAdrian Hunter #endif
10565305ec6aSAdrian Hunter 
10573f23df72SZach Brown #ifdef CONFIG_ACPI
ni_set_max_freq(struct sdhci_pci_slot * slot)10583f23df72SZach Brown static int ni_set_max_freq(struct sdhci_pci_slot *slot)
10593f23df72SZach Brown {
10603f23df72SZach Brown 	acpi_status status;
10613f23df72SZach Brown 	unsigned long long max_freq;
10623f23df72SZach Brown 
10633f23df72SZach Brown 	status = acpi_evaluate_integer(ACPI_HANDLE(&slot->chip->pdev->dev),
10643f23df72SZach Brown 				       "MXFQ", NULL, &max_freq);
10653f23df72SZach Brown 	if (ACPI_FAILURE(status)) {
10663f23df72SZach Brown 		dev_err(&slot->chip->pdev->dev,
10673f23df72SZach Brown 			"MXFQ not found in acpi table\n");
10683f23df72SZach Brown 		return -EINVAL;
10693f23df72SZach Brown 	}
10703f23df72SZach Brown 
10713f23df72SZach Brown 	slot->host->mmc->f_max = max_freq * 1000000;
10723f23df72SZach Brown 
10733f23df72SZach Brown 	return 0;
10743f23df72SZach Brown }
10753f23df72SZach Brown #else
ni_set_max_freq(struct sdhci_pci_slot * slot)10763f23df72SZach Brown static inline int ni_set_max_freq(struct sdhci_pci_slot *slot)
10773f23df72SZach Brown {
10783f23df72SZach Brown 	return 0;
10793f23df72SZach Brown }
10803f23df72SZach Brown #endif
10813f23df72SZach Brown 
ni_byt_sdio_probe_slot(struct sdhci_pci_slot * slot)108242b06496SZach Brown static int ni_byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
108342b06496SZach Brown {
10843f23df72SZach Brown 	int err;
10853f23df72SZach Brown 
1086f8870ae6SAdrian Hunter 	byt_probe_slot(slot);
1087c959a6b0SAdrian Hunter 
10883f23df72SZach Brown 	err = ni_set_max_freq(slot);
10893f23df72SZach Brown 	if (err)
10903f23df72SZach Brown 		return err;
10913f23df72SZach Brown 
109242b06496SZach Brown 	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
109342b06496SZach Brown 				 MMC_CAP_WAIT_WHILE_BUSY;
109442b06496SZach Brown 	return 0;
109542b06496SZach Brown }
109642b06496SZach Brown 
byt_sdio_probe_slot(struct sdhci_pci_slot * slot)1097659c9bc1SBen Hutchings static int byt_sdio_probe_slot(struct sdhci_pci_slot *slot)
1098659c9bc1SBen Hutchings {
1099f8870ae6SAdrian Hunter 	byt_probe_slot(slot);
1100659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_POWER_OFF_CARD | MMC_CAP_NONREMOVABLE |
1101659c9bc1SBen Hutchings 				 MMC_CAP_WAIT_WHILE_BUSY;
1102659c9bc1SBen Hutchings 	return 0;
1103659c9bc1SBen Hutchings }
1104659c9bc1SBen Hutchings 
byt_needs_pwr_off(struct sdhci_pci_slot * slot)11052970134bSAdrian Hunter static void byt_needs_pwr_off(struct sdhci_pci_slot *slot)
11062970134bSAdrian Hunter {
11072970134bSAdrian Hunter 	struct intel_host *intel_host = sdhci_pci_priv(slot);
11082970134bSAdrian Hunter 	u8 reg = sdhci_readb(slot->host, SDHCI_POWER_CONTROL);
11092970134bSAdrian Hunter 
11102970134bSAdrian Hunter 	intel_host->needs_pwr_off = reg  & SDHCI_POWER_ON;
11112970134bSAdrian Hunter }
11122970134bSAdrian Hunter 
byt_sd_probe_slot(struct sdhci_pci_slot * slot)1113659c9bc1SBen Hutchings static int byt_sd_probe_slot(struct sdhci_pci_slot *slot)
1114659c9bc1SBen Hutchings {
1115f8870ae6SAdrian Hunter 	byt_probe_slot(slot);
1116c2c49a2eSAzhar Shaikh 	slot->host->mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY |
11176cf4156cSAdrian Hunter 				 MMC_CAP_AGGRESSIVE_PM | MMC_CAP_CD_WAKE;
1118659c9bc1SBen Hutchings 	slot->cd_idx = 0;
1119659c9bc1SBen Hutchings 	slot->cd_override_level = true;
1120163cbe31SAdrian Hunter 	if (slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXT_SD ||
112101d6b2a4SAdrian Hunter 	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_BXTM_SD ||
11222d1956d0SAdrian Hunter 	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_APL_SD ||
1123c2c49a2eSAzhar Shaikh 	    slot->chip->pdev->device == PCI_DEVICE_ID_INTEL_GLK_SD)
1124163cbe31SAdrian Hunter 		slot->host->mmc_host_ops.get_cd = bxt_get_cd;
1125163cbe31SAdrian Hunter 
1126bb26b841SKyle Roeschley 	if (slot->chip->pdev->subsystem_vendor == PCI_VENDOR_ID_NI &&
1127bb26b841SKyle Roeschley 	    slot->chip->pdev->subsystem_device == PCI_SUBDEVICE_ID_NI_78E3)
1128bb26b841SKyle Roeschley 		slot->host->mmc->caps2 |= MMC_CAP2_AVOID_3_3V;
1129bb26b841SKyle Roeschley 
11302970134bSAdrian Hunter 	byt_needs_pwr_off(slot);
11312970134bSAdrian Hunter 
1132659c9bc1SBen Hutchings 	return 0;
1133659c9bc1SBen Hutchings }
1134659c9bc1SBen Hutchings 
11350a49a619SAdrian Hunter #ifdef CONFIG_PM_SLEEP
11360a49a619SAdrian Hunter 
byt_resume(struct sdhci_pci_chip * chip)11370a49a619SAdrian Hunter static int byt_resume(struct sdhci_pci_chip *chip)
11380a49a619SAdrian Hunter {
11390a49a619SAdrian Hunter 	byt_ocp_setting(chip->pdev);
11400a49a619SAdrian Hunter 
11410a49a619SAdrian Hunter 	return sdhci_pci_resume_host(chip);
11420a49a619SAdrian Hunter }
11430a49a619SAdrian Hunter 
11440a49a619SAdrian Hunter #endif
11450a49a619SAdrian Hunter 
11460a49a619SAdrian Hunter #ifdef CONFIG_PM
11470a49a619SAdrian Hunter 
byt_runtime_resume(struct sdhci_pci_chip * chip)11480a49a619SAdrian Hunter static int byt_runtime_resume(struct sdhci_pci_chip *chip)
11490a49a619SAdrian Hunter {
11500a49a619SAdrian Hunter 	byt_ocp_setting(chip->pdev);
11510a49a619SAdrian Hunter 
11520a49a619SAdrian Hunter 	return sdhci_pci_runtime_resume_host(chip);
11530a49a619SAdrian Hunter }
11540a49a619SAdrian Hunter 
11550a49a619SAdrian Hunter #endif
11560a49a619SAdrian Hunter 
1157659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_byt_emmc = {
11580a49a619SAdrian Hunter #ifdef CONFIG_PM_SLEEP
11590a49a619SAdrian Hunter 	.resume		= byt_resume,
11600a49a619SAdrian Hunter #endif
11610a49a619SAdrian Hunter #ifdef CONFIG_PM
11620a49a619SAdrian Hunter 	.runtime_resume	= byt_runtime_resume,
11630a49a619SAdrian Hunter #endif
1164659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
1165659c9bc1SBen Hutchings 	.probe_slot	= byt_emmc_probe_slot,
116646f4a69eSAdrian Hunter 	.add_host	= byt_add_host,
116746f4a69eSAdrian Hunter 	.remove_slot	= byt_remove_slot,
1168aeae6ad3SAdrian Hunter 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1169aeae6ad3SAdrian Hunter 			  SDHCI_QUIRK_NO_LED,
1170659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1171659c9bc1SBen Hutchings 			  SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
1172659c9bc1SBen Hutchings 			  SDHCI_QUIRK2_STOP_WITH_TC,
1173fee686b7SAdrian Hunter 	.ops		= &sdhci_intel_byt_ops,
1174c959a6b0SAdrian Hunter 	.priv_size	= sizeof(struct intel_host),
1175659c9bc1SBen Hutchings };
1176659c9bc1SBen Hutchings 
1177bc55dcd8SAdrian Hunter static const struct sdhci_pci_fixes sdhci_intel_glk_emmc = {
1178bc55dcd8SAdrian Hunter 	.allow_runtime_pm	= true,
1179bc55dcd8SAdrian Hunter 	.probe_slot		= glk_emmc_probe_slot,
11808ee82bdaSAdrian Hunter 	.add_host		= glk_emmc_add_host,
118146f4a69eSAdrian Hunter 	.remove_slot		= byt_remove_slot,
11828ee82bdaSAdrian Hunter #ifdef CONFIG_PM_SLEEP
11838ee82bdaSAdrian Hunter 	.suspend		= sdhci_cqhci_suspend,
11848ee82bdaSAdrian Hunter 	.resume			= sdhci_cqhci_resume,
11858ee82bdaSAdrian Hunter #endif
11868ee82bdaSAdrian Hunter #ifdef CONFIG_PM
11875305ec6aSAdrian Hunter 	.runtime_suspend	= glk_runtime_suspend,
11885305ec6aSAdrian Hunter 	.runtime_resume		= glk_runtime_resume,
11898ee82bdaSAdrian Hunter #endif
1190aeae6ad3SAdrian Hunter 	.quirks			= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1191aeae6ad3SAdrian Hunter 				  SDHCI_QUIRK_NO_LED,
1192bc55dcd8SAdrian Hunter 	.quirks2		= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1193bc55dcd8SAdrian Hunter 				  SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 |
1194bc55dcd8SAdrian Hunter 				  SDHCI_QUIRK2_STOP_WITH_TC,
11958ee82bdaSAdrian Hunter 	.ops			= &sdhci_intel_glk_ops,
1196bc55dcd8SAdrian Hunter 	.priv_size		= sizeof(struct intel_host),
1197bc55dcd8SAdrian Hunter };
1198bc55dcd8SAdrian Hunter 
119942b06496SZach Brown static const struct sdhci_pci_fixes sdhci_ni_byt_sdio = {
12000a49a619SAdrian Hunter #ifdef CONFIG_PM_SLEEP
12010a49a619SAdrian Hunter 	.resume		= byt_resume,
12020a49a619SAdrian Hunter #endif
12030a49a619SAdrian Hunter #ifdef CONFIG_PM
12040a49a619SAdrian Hunter 	.runtime_resume	= byt_runtime_resume,
12050a49a619SAdrian Hunter #endif
1206aeae6ad3SAdrian Hunter 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1207aeae6ad3SAdrian Hunter 			  SDHCI_QUIRK_NO_LED,
120842b06496SZach Brown 	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON |
120942b06496SZach Brown 			  SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
121042b06496SZach Brown 	.allow_runtime_pm = true,
121142b06496SZach Brown 	.probe_slot	= ni_byt_sdio_probe_slot,
121246f4a69eSAdrian Hunter 	.add_host	= byt_add_host,
121346f4a69eSAdrian Hunter 	.remove_slot	= byt_remove_slot,
121442b06496SZach Brown 	.ops		= &sdhci_intel_byt_ops,
1215c959a6b0SAdrian Hunter 	.priv_size	= sizeof(struct intel_host),
121642b06496SZach Brown };
121742b06496SZach Brown 
1218659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_byt_sdio = {
12190a49a619SAdrian Hunter #ifdef CONFIG_PM_SLEEP
12200a49a619SAdrian Hunter 	.resume		= byt_resume,
12210a49a619SAdrian Hunter #endif
12220a49a619SAdrian Hunter #ifdef CONFIG_PM
12230a49a619SAdrian Hunter 	.runtime_resume	= byt_runtime_resume,
12240a49a619SAdrian Hunter #endif
1225aeae6ad3SAdrian Hunter 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1226aeae6ad3SAdrian Hunter 			  SDHCI_QUIRK_NO_LED,
1227659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_HOST_OFF_CARD_ON |
1228659c9bc1SBen Hutchings 			SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1229659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
1230659c9bc1SBen Hutchings 	.probe_slot	= byt_sdio_probe_slot,
123146f4a69eSAdrian Hunter 	.add_host	= byt_add_host,
123246f4a69eSAdrian Hunter 	.remove_slot	= byt_remove_slot,
1233fee686b7SAdrian Hunter 	.ops		= &sdhci_intel_byt_ops,
1234c959a6b0SAdrian Hunter 	.priv_size	= sizeof(struct intel_host),
1235659c9bc1SBen Hutchings };
1236659c9bc1SBen Hutchings 
1237659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_intel_byt_sd = {
12380a49a619SAdrian Hunter #ifdef CONFIG_PM_SLEEP
12390a49a619SAdrian Hunter 	.resume		= byt_resume,
12400a49a619SAdrian Hunter #endif
12410a49a619SAdrian Hunter #ifdef CONFIG_PM
12420a49a619SAdrian Hunter 	.runtime_resume	= byt_runtime_resume,
12430a49a619SAdrian Hunter #endif
1244aeae6ad3SAdrian Hunter 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
1245aeae6ad3SAdrian Hunter 			  SDHCI_QUIRK_NO_LED,
1246659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON |
1247659c9bc1SBen Hutchings 			  SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1248659c9bc1SBen Hutchings 			  SDHCI_QUIRK2_STOP_WITH_TC,
1249659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
1250659c9bc1SBen Hutchings 	.own_cd_for_runtime_pm = true,
1251659c9bc1SBen Hutchings 	.probe_slot	= byt_sd_probe_slot,
125246f4a69eSAdrian Hunter 	.add_host	= byt_add_host,
125346f4a69eSAdrian Hunter 	.remove_slot	= byt_remove_slot,
1254fee686b7SAdrian Hunter 	.ops		= &sdhci_intel_byt_ops,
1255c959a6b0SAdrian Hunter 	.priv_size	= sizeof(struct intel_host),
1256659c9bc1SBen Hutchings };
1257659c9bc1SBen Hutchings 
1258659c9bc1SBen Hutchings /* Define Host controllers for Intel Merrifield platform */
12591f64cec2SAndy Shevchenko #define INTEL_MRFLD_EMMC_0	0
12601f64cec2SAndy Shevchenko #define INTEL_MRFLD_EMMC_1	1
12614674b6c8SAndy Shevchenko #define INTEL_MRFLD_SD		2
1262d5565577SAndy Shevchenko #define INTEL_MRFLD_SDIO	3
1263659c9bc1SBen Hutchings 
12640e39220eSAndy Shevchenko #ifdef CONFIG_ACPI
intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot * slot)12650e39220eSAndy Shevchenko static void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot)
12660e39220eSAndy Shevchenko {
1267a22f18bdSRafael J. Wysocki 	struct acpi_device *device;
12680e39220eSAndy Shevchenko 
12690e39220eSAndy Shevchenko 	device = ACPI_COMPANION(&slot->chip->pdev->dev);
1270a22f18bdSRafael J. Wysocki 	if (device)
1271a22f18bdSRafael J. Wysocki 		acpi_device_fix_up_power_extended(device);
12720e39220eSAndy Shevchenko }
12730e39220eSAndy Shevchenko #else
intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot * slot)12740e39220eSAndy Shevchenko static inline void intel_mrfld_mmc_fix_up_power_slot(struct sdhci_pci_slot *slot) {}
12750e39220eSAndy Shevchenko #endif
12760e39220eSAndy Shevchenko 
intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot * slot)12771f64cec2SAndy Shevchenko static int intel_mrfld_mmc_probe_slot(struct sdhci_pci_slot *slot)
1278659c9bc1SBen Hutchings {
12792e57bbe2SAndy Shevchenko 	unsigned int func = PCI_FUNC(slot->chip->pdev->devfn);
12802e57bbe2SAndy Shevchenko 
12812e57bbe2SAndy Shevchenko 	switch (func) {
12822e57bbe2SAndy Shevchenko 	case INTEL_MRFLD_EMMC_0:
12832e57bbe2SAndy Shevchenko 	case INTEL_MRFLD_EMMC_1:
12842e57bbe2SAndy Shevchenko 		slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
12852e57bbe2SAndy Shevchenko 					 MMC_CAP_8_BIT_DATA |
12862e57bbe2SAndy Shevchenko 					 MMC_CAP_1_8V_DDR;
12872e57bbe2SAndy Shevchenko 		break;
12884674b6c8SAndy Shevchenko 	case INTEL_MRFLD_SD:
12896ab4e2ebSAndy Shevchenko 		slot->cd_idx = 0;
12906ab4e2ebSAndy Shevchenko 		slot->cd_override_level = true;
12916ab4e2ebSAndy Shevchenko 		/*
12926ab4e2ebSAndy Shevchenko 		 * There are two PCB designs of SD card slot with the opposite
12936ab4e2ebSAndy Shevchenko 		 * card detection sense. Quirk this out by ignoring GPIO state
12946ab4e2ebSAndy Shevchenko 		 * completely in the custom ->get_cd() callback.
12956ab4e2ebSAndy Shevchenko 		 */
12966ab4e2ebSAndy Shevchenko 		slot->host->mmc_host_ops.get_cd = mrfld_get_cd;
12974674b6c8SAndy Shevchenko 		slot->host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
12984674b6c8SAndy Shevchenko 		break;
1299d5565577SAndy Shevchenko 	case INTEL_MRFLD_SDIO:
13002a609abeSAndy Shevchenko 		/* Advertise 2.0v for compatibility with the SDIO card's OCR */
13012a609abeSAndy Shevchenko 		slot->host->ocr_mask = MMC_VDD_20_21 | MMC_VDD_165_195;
1302d5565577SAndy Shevchenko 		slot->host->mmc->caps |= MMC_CAP_NONREMOVABLE |
1303d5565577SAndy Shevchenko 					 MMC_CAP_POWER_OFF_CARD;
1304d5565577SAndy Shevchenko 		break;
13052e57bbe2SAndy Shevchenko 	default:
1306659c9bc1SBen Hutchings 		return -ENODEV;
13072e57bbe2SAndy Shevchenko 	}
13080e39220eSAndy Shevchenko 
13090e39220eSAndy Shevchenko 	intel_mrfld_mmc_fix_up_power_slot(slot);
1310659c9bc1SBen Hutchings 	return 0;
1311659c9bc1SBen Hutchings }
1312659c9bc1SBen Hutchings 
13131f64cec2SAndy Shevchenko static const struct sdhci_pci_fixes sdhci_intel_mrfld_mmc = {
1314659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
1315659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_BROKEN_HS200 |
1316659c9bc1SBen Hutchings 			SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
1317659c9bc1SBen Hutchings 	.allow_runtime_pm = true,
13181f64cec2SAndy Shevchenko 	.probe_slot	= intel_mrfld_mmc_probe_slot,
1319659c9bc1SBen Hutchings };
1320659c9bc1SBen Hutchings 
jmicron_pmos(struct sdhci_pci_chip * chip,int on)1321659c9bc1SBen Hutchings static int jmicron_pmos(struct sdhci_pci_chip *chip, int on)
1322659c9bc1SBen Hutchings {
1323659c9bc1SBen Hutchings 	u8 scratch;
1324659c9bc1SBen Hutchings 	int ret;
1325659c9bc1SBen Hutchings 
1326659c9bc1SBen Hutchings 	ret = pci_read_config_byte(chip->pdev, 0xAE, &scratch);
1327659c9bc1SBen Hutchings 	if (ret)
1328659c9bc1SBen Hutchings 		return ret;
1329659c9bc1SBen Hutchings 
1330659c9bc1SBen Hutchings 	/*
1331659c9bc1SBen Hutchings 	 * Turn PMOS on [bit 0], set over current detection to 2.4 V
1332659c9bc1SBen Hutchings 	 * [bit 1:2] and enable over current debouncing [bit 6].
1333659c9bc1SBen Hutchings 	 */
1334659c9bc1SBen Hutchings 	if (on)
1335659c9bc1SBen Hutchings 		scratch |= 0x47;
1336659c9bc1SBen Hutchings 	else
1337659c9bc1SBen Hutchings 		scratch &= ~0x47;
1338659c9bc1SBen Hutchings 
13397582041fSkbuild test robot 	return pci_write_config_byte(chip->pdev, 0xAE, scratch);
1340659c9bc1SBen Hutchings }
1341659c9bc1SBen Hutchings 
jmicron_probe(struct sdhci_pci_chip * chip)1342659c9bc1SBen Hutchings static int jmicron_probe(struct sdhci_pci_chip *chip)
1343659c9bc1SBen Hutchings {
1344659c9bc1SBen Hutchings 	int ret;
1345659c9bc1SBen Hutchings 	u16 mmcdev = 0;
1346659c9bc1SBen Hutchings 
1347659c9bc1SBen Hutchings 	if (chip->pdev->revision == 0) {
1348659c9bc1SBen Hutchings 		chip->quirks |= SDHCI_QUIRK_32BIT_DMA_ADDR |
1349659c9bc1SBen Hutchings 			  SDHCI_QUIRK_32BIT_DMA_SIZE |
1350659c9bc1SBen Hutchings 			  SDHCI_QUIRK_32BIT_ADMA_SIZE |
1351659c9bc1SBen Hutchings 			  SDHCI_QUIRK_RESET_AFTER_REQUEST |
1352659c9bc1SBen Hutchings 			  SDHCI_QUIRK_BROKEN_SMALL_PIO;
1353659c9bc1SBen Hutchings 	}
1354659c9bc1SBen Hutchings 
1355659c9bc1SBen Hutchings 	/*
1356659c9bc1SBen Hutchings 	 * JMicron chips can have two interfaces to the same hardware
1357659c9bc1SBen Hutchings 	 * in order to work around limitations in Microsoft's driver.
1358659c9bc1SBen Hutchings 	 * We need to make sure we only bind to one of them.
1359659c9bc1SBen Hutchings 	 *
1360659c9bc1SBen Hutchings 	 * This code assumes two things:
1361659c9bc1SBen Hutchings 	 *
1362659c9bc1SBen Hutchings 	 * 1. The PCI code adds subfunctions in order.
1363659c9bc1SBen Hutchings 	 *
1364659c9bc1SBen Hutchings 	 * 2. The MMC interface has a lower subfunction number
1365659c9bc1SBen Hutchings 	 *    than the SD interface.
1366659c9bc1SBen Hutchings 	 */
1367659c9bc1SBen Hutchings 	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_SD)
1368659c9bc1SBen Hutchings 		mmcdev = PCI_DEVICE_ID_JMICRON_JMB38X_MMC;
1369659c9bc1SBen Hutchings 	else if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD)
1370659c9bc1SBen Hutchings 		mmcdev = PCI_DEVICE_ID_JMICRON_JMB388_ESD;
1371659c9bc1SBen Hutchings 
1372659c9bc1SBen Hutchings 	if (mmcdev) {
1373659c9bc1SBen Hutchings 		struct pci_dev *sd_dev;
1374659c9bc1SBen Hutchings 
1375659c9bc1SBen Hutchings 		sd_dev = NULL;
1376659c9bc1SBen Hutchings 		while ((sd_dev = pci_get_device(PCI_VENDOR_ID_JMICRON,
1377659c9bc1SBen Hutchings 						mmcdev, sd_dev)) != NULL) {
1378659c9bc1SBen Hutchings 			if ((PCI_SLOT(chip->pdev->devfn) ==
1379659c9bc1SBen Hutchings 				PCI_SLOT(sd_dev->devfn)) &&
1380659c9bc1SBen Hutchings 				(chip->pdev->bus == sd_dev->bus))
1381659c9bc1SBen Hutchings 				break;
1382659c9bc1SBen Hutchings 		}
1383659c9bc1SBen Hutchings 
1384659c9bc1SBen Hutchings 		if (sd_dev) {
1385659c9bc1SBen Hutchings 			pci_dev_put(sd_dev);
1386659c9bc1SBen Hutchings 			dev_info(&chip->pdev->dev, "Refusing to bind to "
1387659c9bc1SBen Hutchings 				"secondary interface.\n");
1388659c9bc1SBen Hutchings 			return -ENODEV;
1389659c9bc1SBen Hutchings 		}
1390659c9bc1SBen Hutchings 	}
1391659c9bc1SBen Hutchings 
1392659c9bc1SBen Hutchings 	/*
1393659c9bc1SBen Hutchings 	 * JMicron chips need a bit of a nudge to enable the power
1394659c9bc1SBen Hutchings 	 * output pins.
1395659c9bc1SBen Hutchings 	 */
1396659c9bc1SBen Hutchings 	ret = jmicron_pmos(chip, 1);
1397659c9bc1SBen Hutchings 	if (ret) {
1398659c9bc1SBen Hutchings 		dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1399659c9bc1SBen Hutchings 		return ret;
1400659c9bc1SBen Hutchings 	}
1401659c9bc1SBen Hutchings 
1402659c9bc1SBen Hutchings 	/* quirk for unsable RO-detection on JM388 chips */
1403659c9bc1SBen Hutchings 	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_SD ||
1404659c9bc1SBen Hutchings 	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1405659c9bc1SBen Hutchings 		chip->quirks |= SDHCI_QUIRK_UNSTABLE_RO_DETECT;
1406659c9bc1SBen Hutchings 
1407659c9bc1SBen Hutchings 	return 0;
1408659c9bc1SBen Hutchings }
1409659c9bc1SBen Hutchings 
jmicron_enable_mmc(struct sdhci_host * host,int on)1410659c9bc1SBen Hutchings static void jmicron_enable_mmc(struct sdhci_host *host, int on)
1411659c9bc1SBen Hutchings {
1412659c9bc1SBen Hutchings 	u8 scratch;
1413659c9bc1SBen Hutchings 
1414659c9bc1SBen Hutchings 	scratch = readb(host->ioaddr + 0xC0);
1415659c9bc1SBen Hutchings 
1416659c9bc1SBen Hutchings 	if (on)
1417659c9bc1SBen Hutchings 		scratch |= 0x01;
1418659c9bc1SBen Hutchings 	else
1419659c9bc1SBen Hutchings 		scratch &= ~0x01;
1420659c9bc1SBen Hutchings 
1421659c9bc1SBen Hutchings 	writeb(scratch, host->ioaddr + 0xC0);
1422659c9bc1SBen Hutchings }
1423659c9bc1SBen Hutchings 
jmicron_probe_slot(struct sdhci_pci_slot * slot)1424659c9bc1SBen Hutchings static int jmicron_probe_slot(struct sdhci_pci_slot *slot)
1425659c9bc1SBen Hutchings {
1426659c9bc1SBen Hutchings 	if (slot->chip->pdev->revision == 0) {
1427659c9bc1SBen Hutchings 		u16 version;
1428659c9bc1SBen Hutchings 
1429659c9bc1SBen Hutchings 		version = readl(slot->host->ioaddr + SDHCI_HOST_VERSION);
1430659c9bc1SBen Hutchings 		version = (version & SDHCI_VENDOR_VER_MASK) >>
1431659c9bc1SBen Hutchings 			SDHCI_VENDOR_VER_SHIFT;
1432659c9bc1SBen Hutchings 
1433659c9bc1SBen Hutchings 		/*
1434659c9bc1SBen Hutchings 		 * Older versions of the chip have lots of nasty glitches
1435659c9bc1SBen Hutchings 		 * in the ADMA engine. It's best just to avoid it
1436659c9bc1SBen Hutchings 		 * completely.
1437659c9bc1SBen Hutchings 		 */
1438659c9bc1SBen Hutchings 		if (version < 0xAC)
1439659c9bc1SBen Hutchings 			slot->host->quirks |= SDHCI_QUIRK_BROKEN_ADMA;
1440659c9bc1SBen Hutchings 	}
1441659c9bc1SBen Hutchings 
1442659c9bc1SBen Hutchings 	/* JM388 MMC doesn't support 1.8V while SD supports it */
1443659c9bc1SBen Hutchings 	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1444659c9bc1SBen Hutchings 		slot->host->ocr_avail_sd = MMC_VDD_32_33 | MMC_VDD_33_34 |
1445659c9bc1SBen Hutchings 			MMC_VDD_29_30 | MMC_VDD_30_31 |
1446659c9bc1SBen Hutchings 			MMC_VDD_165_195; /* allow 1.8V */
1447659c9bc1SBen Hutchings 		slot->host->ocr_avail_mmc = MMC_VDD_32_33 | MMC_VDD_33_34 |
1448659c9bc1SBen Hutchings 			MMC_VDD_29_30 | MMC_VDD_30_31; /* no 1.8V for MMC */
1449659c9bc1SBen Hutchings 	}
1450659c9bc1SBen Hutchings 
1451659c9bc1SBen Hutchings 	/*
1452659c9bc1SBen Hutchings 	 * The secondary interface requires a bit set to get the
1453659c9bc1SBen Hutchings 	 * interrupts.
1454659c9bc1SBen Hutchings 	 */
1455659c9bc1SBen Hutchings 	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1456659c9bc1SBen Hutchings 	    slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1457659c9bc1SBen Hutchings 		jmicron_enable_mmc(slot->host, 1);
1458659c9bc1SBen Hutchings 
1459659c9bc1SBen Hutchings 	slot->host->mmc->caps |= MMC_CAP_BUS_WIDTH_TEST;
1460659c9bc1SBen Hutchings 
1461659c9bc1SBen Hutchings 	return 0;
1462659c9bc1SBen Hutchings }
1463659c9bc1SBen Hutchings 
jmicron_remove_slot(struct sdhci_pci_slot * slot,int dead)1464659c9bc1SBen Hutchings static void jmicron_remove_slot(struct sdhci_pci_slot *slot, int dead)
1465659c9bc1SBen Hutchings {
1466659c9bc1SBen Hutchings 	if (dead)
1467659c9bc1SBen Hutchings 		return;
1468659c9bc1SBen Hutchings 
1469659c9bc1SBen Hutchings 	if (slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1470659c9bc1SBen Hutchings 	    slot->chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD)
1471659c9bc1SBen Hutchings 		jmicron_enable_mmc(slot->host, 0);
1472659c9bc1SBen Hutchings }
1473659c9bc1SBen Hutchings 
1474b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
jmicron_suspend(struct sdhci_pci_chip * chip)1475659c9bc1SBen Hutchings static int jmicron_suspend(struct sdhci_pci_chip *chip)
1476659c9bc1SBen Hutchings {
147730cf2803SAdrian Hunter 	int i, ret;
147830cf2803SAdrian Hunter 
14795c3c6126SAdrian Hunter 	ret = sdhci_pci_suspend_host(chip);
148030cf2803SAdrian Hunter 	if (ret)
148130cf2803SAdrian Hunter 		return ret;
1482659c9bc1SBen Hutchings 
1483659c9bc1SBen Hutchings 	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1484659c9bc1SBen Hutchings 	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1485659c9bc1SBen Hutchings 		for (i = 0; i < chip->num_slots; i++)
1486659c9bc1SBen Hutchings 			jmicron_enable_mmc(chip->slots[i]->host, 0);
1487659c9bc1SBen Hutchings 	}
1488659c9bc1SBen Hutchings 
1489659c9bc1SBen Hutchings 	return 0;
1490659c9bc1SBen Hutchings }
1491659c9bc1SBen Hutchings 
jmicron_resume(struct sdhci_pci_chip * chip)1492659c9bc1SBen Hutchings static int jmicron_resume(struct sdhci_pci_chip *chip)
1493659c9bc1SBen Hutchings {
1494659c9bc1SBen Hutchings 	int ret, i;
1495659c9bc1SBen Hutchings 
1496659c9bc1SBen Hutchings 	if (chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB38X_MMC ||
1497659c9bc1SBen Hutchings 	    chip->pdev->device == PCI_DEVICE_ID_JMICRON_JMB388_ESD) {
1498659c9bc1SBen Hutchings 		for (i = 0; i < chip->num_slots; i++)
1499659c9bc1SBen Hutchings 			jmicron_enable_mmc(chip->slots[i]->host, 1);
1500659c9bc1SBen Hutchings 	}
1501659c9bc1SBen Hutchings 
1502659c9bc1SBen Hutchings 	ret = jmicron_pmos(chip, 1);
1503659c9bc1SBen Hutchings 	if (ret) {
1504659c9bc1SBen Hutchings 		dev_err(&chip->pdev->dev, "Failure enabling card power\n");
1505659c9bc1SBen Hutchings 		return ret;
1506659c9bc1SBen Hutchings 	}
1507659c9bc1SBen Hutchings 
150830cf2803SAdrian Hunter 	return sdhci_pci_resume_host(chip);
1509659c9bc1SBen Hutchings }
1510b7813f0fSAdrian Hunter #endif
1511659c9bc1SBen Hutchings 
1512659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_jmicron = {
1513659c9bc1SBen Hutchings 	.probe		= jmicron_probe,
1514659c9bc1SBen Hutchings 
1515659c9bc1SBen Hutchings 	.probe_slot	= jmicron_probe_slot,
1516659c9bc1SBen Hutchings 	.remove_slot	= jmicron_remove_slot,
1517659c9bc1SBen Hutchings 
1518b7813f0fSAdrian Hunter #ifdef CONFIG_PM_SLEEP
1519659c9bc1SBen Hutchings 	.suspend	= jmicron_suspend,
1520659c9bc1SBen Hutchings 	.resume		= jmicron_resume,
1521b7813f0fSAdrian Hunter #endif
1522659c9bc1SBen Hutchings };
1523659c9bc1SBen Hutchings 
1524659c9bc1SBen Hutchings /* SysKonnect CardBus2SDIO extra registers */
1525659c9bc1SBen Hutchings #define SYSKT_CTRL		0x200
1526659c9bc1SBen Hutchings #define SYSKT_RDFIFO_STAT	0x204
1527659c9bc1SBen Hutchings #define SYSKT_WRFIFO_STAT	0x208
1528659c9bc1SBen Hutchings #define SYSKT_POWER_DATA	0x20c
1529659c9bc1SBen Hutchings #define   SYSKT_POWER_330	0xef
1530659c9bc1SBen Hutchings #define   SYSKT_POWER_300	0xf8
1531659c9bc1SBen Hutchings #define   SYSKT_POWER_184	0xcc
1532659c9bc1SBen Hutchings #define SYSKT_POWER_CMD		0x20d
1533659c9bc1SBen Hutchings #define   SYSKT_POWER_START	(1 << 7)
1534659c9bc1SBen Hutchings #define SYSKT_POWER_STATUS	0x20e
1535659c9bc1SBen Hutchings #define   SYSKT_POWER_STATUS_OK	(1 << 0)
1536659c9bc1SBen Hutchings #define SYSKT_BOARD_REV		0x210
1537659c9bc1SBen Hutchings #define SYSKT_CHIP_REV		0x211
1538659c9bc1SBen Hutchings #define SYSKT_CONF_DATA		0x212
1539659c9bc1SBen Hutchings #define   SYSKT_CONF_DATA_1V8	(1 << 2)
1540659c9bc1SBen Hutchings #define   SYSKT_CONF_DATA_2V5	(1 << 1)
1541659c9bc1SBen Hutchings #define   SYSKT_CONF_DATA_3V3	(1 << 0)
1542659c9bc1SBen Hutchings 
syskt_probe(struct sdhci_pci_chip * chip)1543659c9bc1SBen Hutchings static int syskt_probe(struct sdhci_pci_chip *chip)
1544659c9bc1SBen Hutchings {
1545659c9bc1SBen Hutchings 	if ((chip->pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
1546659c9bc1SBen Hutchings 		chip->pdev->class &= ~0x0000FF;
1547659c9bc1SBen Hutchings 		chip->pdev->class |= PCI_SDHCI_IFDMA;
1548659c9bc1SBen Hutchings 	}
1549659c9bc1SBen Hutchings 	return 0;
1550659c9bc1SBen Hutchings }
1551659c9bc1SBen Hutchings 
syskt_probe_slot(struct sdhci_pci_slot * slot)1552659c9bc1SBen Hutchings static int syskt_probe_slot(struct sdhci_pci_slot *slot)
1553659c9bc1SBen Hutchings {
1554659c9bc1SBen Hutchings 	int tm, ps;
1555659c9bc1SBen Hutchings 
1556659c9bc1SBen Hutchings 	u8 board_rev = readb(slot->host->ioaddr + SYSKT_BOARD_REV);
1557659c9bc1SBen Hutchings 	u8  chip_rev = readb(slot->host->ioaddr + SYSKT_CHIP_REV);
1558659c9bc1SBen Hutchings 	dev_info(&slot->chip->pdev->dev, "SysKonnect CardBus2SDIO, "
1559659c9bc1SBen Hutchings 					 "board rev %d.%d, chip rev %d.%d\n",
1560659c9bc1SBen Hutchings 					 board_rev >> 4, board_rev & 0xf,
1561659c9bc1SBen Hutchings 					 chip_rev >> 4,  chip_rev & 0xf);
1562659c9bc1SBen Hutchings 	if (chip_rev >= 0x20)
1563659c9bc1SBen Hutchings 		slot->host->quirks |= SDHCI_QUIRK_FORCE_DMA;
1564659c9bc1SBen Hutchings 
1565659c9bc1SBen Hutchings 	writeb(SYSKT_POWER_330, slot->host->ioaddr + SYSKT_POWER_DATA);
1566659c9bc1SBen Hutchings 	writeb(SYSKT_POWER_START, slot->host->ioaddr + SYSKT_POWER_CMD);
1567659c9bc1SBen Hutchings 	udelay(50);
1568659c9bc1SBen Hutchings 	tm = 10;  /* Wait max 1 ms */
1569659c9bc1SBen Hutchings 	do {
1570659c9bc1SBen Hutchings 		ps = readw(slot->host->ioaddr + SYSKT_POWER_STATUS);
1571659c9bc1SBen Hutchings 		if (ps & SYSKT_POWER_STATUS_OK)
1572659c9bc1SBen Hutchings 			break;
1573659c9bc1SBen Hutchings 		udelay(100);
1574659c9bc1SBen Hutchings 	} while (--tm);
1575659c9bc1SBen Hutchings 	if (!tm) {
1576659c9bc1SBen Hutchings 		dev_err(&slot->chip->pdev->dev,
1577659c9bc1SBen Hutchings 			"power regulator never stabilized");
1578659c9bc1SBen Hutchings 		writeb(0, slot->host->ioaddr + SYSKT_POWER_CMD);
1579659c9bc1SBen Hutchings 		return -ENODEV;
1580659c9bc1SBen Hutchings 	}
1581659c9bc1SBen Hutchings 
1582659c9bc1SBen Hutchings 	return 0;
1583659c9bc1SBen Hutchings }
1584659c9bc1SBen Hutchings 
1585659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_syskt = {
1586659c9bc1SBen Hutchings 	.quirks		= SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER,
1587659c9bc1SBen Hutchings 	.probe		= syskt_probe,
1588659c9bc1SBen Hutchings 	.probe_slot	= syskt_probe_slot,
1589659c9bc1SBen Hutchings };
1590659c9bc1SBen Hutchings 
via_probe(struct sdhci_pci_chip * chip)1591659c9bc1SBen Hutchings static int via_probe(struct sdhci_pci_chip *chip)
1592659c9bc1SBen Hutchings {
1593659c9bc1SBen Hutchings 	if (chip->pdev->revision == 0x10)
1594659c9bc1SBen Hutchings 		chip->quirks |= SDHCI_QUIRK_DELAY_AFTER_POWER;
1595659c9bc1SBen Hutchings 
1596659c9bc1SBen Hutchings 	return 0;
1597659c9bc1SBen Hutchings }
1598659c9bc1SBen Hutchings 
1599659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_via = {
1600659c9bc1SBen Hutchings 	.probe		= via_probe,
1601659c9bc1SBen Hutchings };
1602659c9bc1SBen Hutchings 
rtsx_probe_slot(struct sdhci_pci_slot * slot)1603659c9bc1SBen Hutchings static int rtsx_probe_slot(struct sdhci_pci_slot *slot)
1604659c9bc1SBen Hutchings {
1605659c9bc1SBen Hutchings 	slot->host->mmc->caps2 |= MMC_CAP2_HS200;
1606659c9bc1SBen Hutchings 	return 0;
1607659c9bc1SBen Hutchings }
1608659c9bc1SBen Hutchings 
1609659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_rtsx = {
1610659c9bc1SBen Hutchings 	.quirks2	= SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
1611659c9bc1SBen Hutchings 			SDHCI_QUIRK2_BROKEN_64_BIT_DMA |
1612659c9bc1SBen Hutchings 			SDHCI_QUIRK2_BROKEN_DDR50,
1613659c9bc1SBen Hutchings 	.probe_slot	= rtsx_probe_slot,
1614659c9bc1SBen Hutchings };
1615659c9bc1SBen Hutchings 
1616659c9bc1SBen Hutchings /*AMD chipset generation*/
1617659c9bc1SBen Hutchings enum amd_chipset_gen {
1618659c9bc1SBen Hutchings 	AMD_CHIPSET_BEFORE_ML,
1619659c9bc1SBen Hutchings 	AMD_CHIPSET_CZ,
1620659c9bc1SBen Hutchings 	AMD_CHIPSET_NL,
1621659c9bc1SBen Hutchings 	AMD_CHIPSET_UNKNOWN,
1622659c9bc1SBen Hutchings };
1623659c9bc1SBen Hutchings 
1624c31165d7SShyam Sundar S K /* AMD registers */
1625c31165d7SShyam Sundar S K #define AMD_SD_AUTO_PATTERN		0xB8
1626c31165d7SShyam Sundar S K #define AMD_MSLEEP_DURATION		4
1627c31165d7SShyam Sundar S K #define AMD_SD_MISC_CONTROL		0xD0
1628c31165d7SShyam Sundar S K #define AMD_MAX_TUNE_VALUE		0x0B
1629c31165d7SShyam Sundar S K #define AMD_AUTO_TUNE_SEL		0x10800
1630c31165d7SShyam Sundar S K #define AMD_FIFO_PTR			0x30
1631c31165d7SShyam Sundar S K #define AMD_BIT_MASK			0x1F
1632c31165d7SShyam Sundar S K 
amd_tuning_reset(struct sdhci_host * host)1633c31165d7SShyam Sundar S K static void amd_tuning_reset(struct sdhci_host *host)
1634c31165d7SShyam Sundar S K {
1635c31165d7SShyam Sundar S K 	unsigned int val;
1636c31165d7SShyam Sundar S K 
1637c31165d7SShyam Sundar S K 	val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1638c31165d7SShyam Sundar S K 	val |= SDHCI_CTRL_PRESET_VAL_ENABLE | SDHCI_CTRL_EXEC_TUNING;
1639c31165d7SShyam Sundar S K 	sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1640c31165d7SShyam Sundar S K 
1641c31165d7SShyam Sundar S K 	val = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1642c31165d7SShyam Sundar S K 	val &= ~SDHCI_CTRL_EXEC_TUNING;
1643c31165d7SShyam Sundar S K 	sdhci_writew(host, val, SDHCI_HOST_CONTROL2);
1644c31165d7SShyam Sundar S K }
1645c31165d7SShyam Sundar S K 
amd_config_tuning_phase(struct pci_dev * pdev,u8 phase)1646c31165d7SShyam Sundar S K static void amd_config_tuning_phase(struct pci_dev *pdev, u8 phase)
1647c31165d7SShyam Sundar S K {
1648c31165d7SShyam Sundar S K 	unsigned int val;
1649c31165d7SShyam Sundar S K 
1650c31165d7SShyam Sundar S K 	pci_read_config_dword(pdev, AMD_SD_AUTO_PATTERN, &val);
1651c31165d7SShyam Sundar S K 	val &= ~AMD_BIT_MASK;
1652c31165d7SShyam Sundar S K 	val |= (AMD_AUTO_TUNE_SEL | (phase << 1));
1653c31165d7SShyam Sundar S K 	pci_write_config_dword(pdev, AMD_SD_AUTO_PATTERN, val);
1654c31165d7SShyam Sundar S K }
1655c31165d7SShyam Sundar S K 
amd_enable_manual_tuning(struct pci_dev * pdev)1656c31165d7SShyam Sundar S K static void amd_enable_manual_tuning(struct pci_dev *pdev)
1657c31165d7SShyam Sundar S K {
1658c31165d7SShyam Sundar S K 	unsigned int val;
1659c31165d7SShyam Sundar S K 
1660c31165d7SShyam Sundar S K 	pci_read_config_dword(pdev, AMD_SD_MISC_CONTROL, &val);
1661c31165d7SShyam Sundar S K 	val |= AMD_FIFO_PTR;
1662c31165d7SShyam Sundar S K 	pci_write_config_dword(pdev, AMD_SD_MISC_CONTROL, val);
1663c31165d7SShyam Sundar S K }
1664c31165d7SShyam Sundar S K 
amd_execute_tuning_hs200(struct sdhci_host * host,u32 opcode)1665300ad899SDaniel Kurtz static int amd_execute_tuning_hs200(struct sdhci_host *host, u32 opcode)
1666c31165d7SShyam Sundar S K {
1667c31165d7SShyam Sundar S K 	struct sdhci_pci_slot *slot = sdhci_priv(host);
1668c31165d7SShyam Sundar S K 	struct pci_dev *pdev = slot->chip->pdev;
1669c31165d7SShyam Sundar S K 	u8 valid_win = 0;
1670c31165d7SShyam Sundar S K 	u8 valid_win_max = 0;
1671c31165d7SShyam Sundar S K 	u8 valid_win_end = 0;
1672c31165d7SShyam Sundar S K 	u8 ctrl, tune_around;
1673c31165d7SShyam Sundar S K 
1674c31165d7SShyam Sundar S K 	amd_tuning_reset(host);
1675c31165d7SShyam Sundar S K 
1676c31165d7SShyam Sundar S K 	for (tune_around = 0; tune_around < 12; tune_around++) {
1677c31165d7SShyam Sundar S K 		amd_config_tuning_phase(pdev, tune_around);
1678c31165d7SShyam Sundar S K 
1679c31165d7SShyam Sundar S K 		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
1680c31165d7SShyam Sundar S K 			valid_win = 0;
1681c31165d7SShyam Sundar S K 			msleep(AMD_MSLEEP_DURATION);
1682c31165d7SShyam Sundar S K 			ctrl = SDHCI_RESET_CMD | SDHCI_RESET_DATA;
1683c31165d7SShyam Sundar S K 			sdhci_writeb(host, ctrl, SDHCI_SOFTWARE_RESET);
1684c31165d7SShyam Sundar S K 		} else if (++valid_win > valid_win_max) {
1685c31165d7SShyam Sundar S K 			valid_win_max = valid_win;
1686c31165d7SShyam Sundar S K 			valid_win_end = tune_around;
1687c31165d7SShyam Sundar S K 		}
1688c31165d7SShyam Sundar S K 	}
1689c31165d7SShyam Sundar S K 
1690c31165d7SShyam Sundar S K 	if (!valid_win_max) {
1691c31165d7SShyam Sundar S K 		dev_err(&pdev->dev, "no tuning point found\n");
1692c31165d7SShyam Sundar S K 		return -EIO;
1693c31165d7SShyam Sundar S K 	}
1694c31165d7SShyam Sundar S K 
1695c31165d7SShyam Sundar S K 	amd_config_tuning_phase(pdev, valid_win_end - valid_win_max / 2);
1696c31165d7SShyam Sundar S K 
1697c31165d7SShyam Sundar S K 	amd_enable_manual_tuning(pdev);
1698c31165d7SShyam Sundar S K 
1699c31165d7SShyam Sundar S K 	host->mmc->retune_period = 0;
1700c31165d7SShyam Sundar S K 
1701c31165d7SShyam Sundar S K 	return 0;
1702c31165d7SShyam Sundar S K }
1703c31165d7SShyam Sundar S K 
amd_execute_tuning(struct mmc_host * mmc,u32 opcode)1704300ad899SDaniel Kurtz static int amd_execute_tuning(struct mmc_host *mmc, u32 opcode)
1705300ad899SDaniel Kurtz {
1706300ad899SDaniel Kurtz 	struct sdhci_host *host = mmc_priv(mmc);
1707300ad899SDaniel Kurtz 
1708300ad899SDaniel Kurtz 	/* AMD requires custom HS200 tuning */
1709300ad899SDaniel Kurtz 	if (host->timing == MMC_TIMING_MMC_HS200)
1710300ad899SDaniel Kurtz 		return amd_execute_tuning_hs200(host, opcode);
1711300ad899SDaniel Kurtz 
1712300ad899SDaniel Kurtz 	/* Otherwise perform standard SDHCI tuning */
1713300ad899SDaniel Kurtz 	return sdhci_execute_tuning(mmc, opcode);
1714300ad899SDaniel Kurtz }
1715300ad899SDaniel Kurtz 
amd_probe_slot(struct sdhci_pci_slot * slot)1716300ad899SDaniel Kurtz static int amd_probe_slot(struct sdhci_pci_slot *slot)
1717300ad899SDaniel Kurtz {
1718300ad899SDaniel Kurtz 	struct mmc_host_ops *ops = &slot->host->mmc_host_ops;
1719300ad899SDaniel Kurtz 
1720300ad899SDaniel Kurtz 	ops->execute_tuning = amd_execute_tuning;
1721300ad899SDaniel Kurtz 
1722300ad899SDaniel Kurtz 	return 0;
1723300ad899SDaniel Kurtz }
1724300ad899SDaniel Kurtz 
amd_probe(struct sdhci_pci_chip * chip)1725659c9bc1SBen Hutchings static int amd_probe(struct sdhci_pci_chip *chip)
1726659c9bc1SBen Hutchings {
1727659c9bc1SBen Hutchings 	struct pci_dev	*smbus_dev;
1728659c9bc1SBen Hutchings 	enum amd_chipset_gen gen;
1729659c9bc1SBen Hutchings 
1730659c9bc1SBen Hutchings 	smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1731659c9bc1SBen Hutchings 			PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
1732659c9bc1SBen Hutchings 	if (smbus_dev) {
1733659c9bc1SBen Hutchings 		gen = AMD_CHIPSET_BEFORE_ML;
1734659c9bc1SBen Hutchings 	} else {
1735659c9bc1SBen Hutchings 		smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
1736659c9bc1SBen Hutchings 				PCI_DEVICE_ID_AMD_KERNCZ_SMBUS, NULL);
1737659c9bc1SBen Hutchings 		if (smbus_dev) {
1738659c9bc1SBen Hutchings 			if (smbus_dev->revision < 0x51)
1739659c9bc1SBen Hutchings 				gen = AMD_CHIPSET_CZ;
1740659c9bc1SBen Hutchings 			else
1741659c9bc1SBen Hutchings 				gen = AMD_CHIPSET_NL;
1742659c9bc1SBen Hutchings 		} else {
1743659c9bc1SBen Hutchings 			gen = AMD_CHIPSET_UNKNOWN;
1744659c9bc1SBen Hutchings 		}
1745659c9bc1SBen Hutchings 	}
1746659c9bc1SBen Hutchings 
1747222cfa01SXiongfeng Wang 	pci_dev_put(smbus_dev);
1748222cfa01SXiongfeng Wang 
1749c31165d7SShyam Sundar S K 	if (gen == AMD_CHIPSET_BEFORE_ML || gen == AMD_CHIPSET_CZ)
1750659c9bc1SBen Hutchings 		chip->quirks2 |= SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD;
1751659c9bc1SBen Hutchings 
1752659c9bc1SBen Hutchings 	return 0;
1753659c9bc1SBen Hutchings }
1754659c9bc1SBen Hutchings 
sdhci_read_present_state(struct sdhci_host * host)17557a869f00SRaul E Rangel static u32 sdhci_read_present_state(struct sdhci_host *host)
17567a869f00SRaul E Rangel {
17577a869f00SRaul E Rangel 	return sdhci_readl(host, SDHCI_PRESENT_STATE);
17587a869f00SRaul E Rangel }
17597a869f00SRaul E Rangel 
amd_sdhci_reset(struct sdhci_host * host,u8 mask)176038413ce3Szhengbin static void amd_sdhci_reset(struct sdhci_host *host, u8 mask)
17617a869f00SRaul E Rangel {
17627a869f00SRaul E Rangel 	struct sdhci_pci_slot *slot = sdhci_priv(host);
17637a869f00SRaul E Rangel 	struct pci_dev *pdev = slot->chip->pdev;
17647a869f00SRaul E Rangel 	u32 present_state;
17657a869f00SRaul E Rangel 
17667a869f00SRaul E Rangel 	/*
17677a869f00SRaul E Rangel 	 * SDHC 0x7906 requires a hard reset to clear all internal state.
17687a869f00SRaul E Rangel 	 * Otherwise it can get into a bad state where the DATA lines are always
17697a869f00SRaul E Rangel 	 * read as zeros.
17707a869f00SRaul E Rangel 	 */
17717a869f00SRaul E Rangel 	if (pdev->device == 0x7906 && (mask & SDHCI_RESET_ALL)) {
17727a869f00SRaul E Rangel 		pci_clear_master(pdev);
17737a869f00SRaul E Rangel 
17747a869f00SRaul E Rangel 		pci_save_state(pdev);
17757a869f00SRaul E Rangel 
17767a869f00SRaul E Rangel 		pci_set_power_state(pdev, PCI_D3cold);
17777a869f00SRaul E Rangel 		pr_debug("%s: power_state=%u\n", mmc_hostname(host->mmc),
17787a869f00SRaul E Rangel 			pdev->current_state);
17797a869f00SRaul E Rangel 		pci_set_power_state(pdev, PCI_D0);
17807a869f00SRaul E Rangel 
17817a869f00SRaul E Rangel 		pci_restore_state(pdev);
17827a869f00SRaul E Rangel 
17837a869f00SRaul E Rangel 		/*
17847a869f00SRaul E Rangel 		 * SDHCI_RESET_ALL says the card detect logic should not be
17857a869f00SRaul E Rangel 		 * reset, but since we need to reset the entire controller
17867a869f00SRaul E Rangel 		 * we should wait until the card detect logic has stabilized.
17877a869f00SRaul E Rangel 		 *
17887a869f00SRaul E Rangel 		 * This normally takes about 40ms.
17897a869f00SRaul E Rangel 		 */
17907a869f00SRaul E Rangel 		readx_poll_timeout(
17917a869f00SRaul E Rangel 			sdhci_read_present_state,
17927a869f00SRaul E Rangel 			host,
17937a869f00SRaul E Rangel 			present_state,
17947a869f00SRaul E Rangel 			present_state & SDHCI_CD_STABLE,
17957a869f00SRaul E Rangel 			10000,
17967a869f00SRaul E Rangel 			100000
17977a869f00SRaul E Rangel 		);
17987a869f00SRaul E Rangel 	}
17997a869f00SRaul E Rangel 
18007a869f00SRaul E Rangel 	return sdhci_reset(host, mask);
18017a869f00SRaul E Rangel }
18027a869f00SRaul E Rangel 
1803c31165d7SShyam Sundar S K static const struct sdhci_ops amd_sdhci_pci_ops = {
1804c31165d7SShyam Sundar S K 	.set_clock			= sdhci_set_clock,
1805c31165d7SShyam Sundar S K 	.enable_dma			= sdhci_pci_enable_dma,
1806adc16398SMichał Mirosław 	.set_bus_width			= sdhci_set_bus_width,
18077a869f00SRaul E Rangel 	.reset				= amd_sdhci_reset,
1808c31165d7SShyam Sundar S K 	.set_uhs_signaling		= sdhci_set_uhs_signaling,
1809c31165d7SShyam Sundar S K };
1810c31165d7SShyam Sundar S K 
1811659c9bc1SBen Hutchings static const struct sdhci_pci_fixes sdhci_amd = {
1812659c9bc1SBen Hutchings 	.probe		= amd_probe,
1813c31165d7SShyam Sundar S K 	.ops		= &amd_sdhci_pci_ops,
1814300ad899SDaniel Kurtz 	.probe_slot	= amd_probe_slot,
1815659c9bc1SBen Hutchings };
1816659c9bc1SBen Hutchings 
1817659c9bc1SBen Hutchings static const struct pci_device_id pci_ids[] = {
1818c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(RICOH, R5C822,  ricoh),
1819c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(RICOH, R5C843,  ricoh_mmc),
1820c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(RICOH, R5CE822, ricoh_mmc),
1821c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(RICOH, R5CE823, ricoh_mmc),
1822c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(ENE, CB712_SD,   ene_712),
1823c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(ENE, CB712_SD_2, ene_712),
1824c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(ENE, CB714_SD,   ene_714),
1825c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(ENE, CB714_SD_2, ene_714),
1826c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(MARVELL, 88ALP01_SD, cafe),
1827c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(JMICRON, JMB38X_SD,  jmicron),
1828c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(JMICRON, JMB38X_MMC, jmicron),
1829c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(JMICRON, JMB388_SD,  jmicron),
1830c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(JMICRON, JMB388_ESD, jmicron),
1831c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(SYSKONNECT, 8000, syskt),
1832c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(VIA, 95D0, via),
1833c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(REALTEK, 5250, rtsx),
1834c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, QRK_SD,    intel_qrk),
1835c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MRST_SD0,  intel_mrst_hc0),
1836c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MRST_SD1,  intel_mrst_hc1_hc2),
1837c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MRST_SD2,  intel_mrst_hc1_hc2),
1838c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MFD_SD,    intel_mfd_sd),
1839c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MFD_SDIO1, intel_mfd_sdio),
1840c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MFD_SDIO2, intel_mfd_sdio),
1841c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MFD_EMMC0, intel_mfd_emmc),
1842c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MFD_EMMC1, intel_mfd_emmc),
1843c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, PCH_SDIO0, intel_pch_sdio),
1844c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, PCH_SDIO1, intel_pch_sdio),
1845c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BYT_EMMC,  intel_byt_emmc),
1846c949c907SMatthias Kraemer 	SDHCI_PCI_SUBDEVICE(INTEL, BYT_SDIO, NI, 7884, ni_byt_sdio),
1847c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BYT_SDIO,  intel_byt_sdio),
1848c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BYT_SD,    intel_byt_sd),
1849c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BYT_EMMC2, intel_byt_emmc),
1850c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BSW_EMMC,  intel_byt_emmc),
1851c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BSW_SDIO,  intel_byt_sdio),
1852c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BSW_SD,    intel_byt_sd),
1853c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO0, intel_mfd_sd),
1854c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO1, intel_mfd_sdio),
1855c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, CLV_SDIO2, intel_mfd_sdio),
1856c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, CLV_EMMC0, intel_mfd_emmc),
1857c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, CLV_EMMC1, intel_mfd_emmc),
1858c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, MRFLD_MMC, intel_mrfld_mmc),
1859c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, SPT_EMMC,  intel_byt_emmc),
1860c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, SPT_SDIO,  intel_byt_sdio),
1861c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, SPT_SD,    intel_byt_sd),
1862c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, DNV_EMMC,  intel_byt_emmc),
1863cdaba732SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CDF_EMMC,  intel_glk_emmc),
1864c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXT_EMMC,  intel_byt_emmc),
1865c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXT_SDIO,  intel_byt_sdio),
1866c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXT_SD,    intel_byt_sd),
1867c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXTM_EMMC, intel_byt_emmc),
1868c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXTM_SDIO, intel_byt_sdio),
1869c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, BXTM_SD,   intel_byt_sd),
1870c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, APL_EMMC,  intel_byt_emmc),
1871c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, APL_SDIO,  intel_byt_sdio),
1872c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, APL_SD,    intel_byt_sd),
1873bc55dcd8SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, GLK_EMMC,  intel_glk_emmc),
1874c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, GLK_SDIO,  intel_byt_sdio),
1875c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(INTEL, GLK_SD,    intel_byt_sd),
1876bc55dcd8SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CNP_EMMC,  intel_glk_emmc),
1877bc55dcd8SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CNP_SD,    intel_byt_sd),
1878bc55dcd8SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CNPH_SD,   intel_byt_sd),
18795637ffadSAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, ICP_EMMC,  intel_glk_emmc),
18805637ffadSAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, ICP_SD,    intel_byt_sd),
1881cb3a7d4aSAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, EHL_EMMC,  intel_glk_emmc),
1882cb3a7d4aSAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, EHL_SD,    intel_byt_sd),
1883765c5967SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CML_EMMC,  intel_glk_emmc),
1884765c5967SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CML_SD,    intel_byt_sd),
18858f05eee6SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, CMLH_SD,   intel_byt_sd),
1886315e3bd7SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, JSL_EMMC,  intel_glk_emmc),
1887315e3bd7SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, JSL_SD,    intel_byt_sd),
1888ee629112SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, LKF_EMMC,  intel_glk_emmc),
1889ee629112SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, LKF_SD,    intel_byt_sd),
1890e53e97f8SAdrian Hunter 	SDHCI_PCI_DEVICE(INTEL, ADL_EMMC,  intel_glk_emmc),
1891c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, 8120,     o2),
1892c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, 8220,     o2),
1893c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, 8221,     o2),
1894c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, 8320,     o2),
1895c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, 8321,     o2),
1896c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, FUJIN2,   o2),
1897c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, SDS0,     o2),
1898c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, SDS1,     o2),
1899c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, SEABIRD0, o2),
1900c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE(O2, SEABIRD1, o2),
1901*3d757ddbSChevron Li 	SDHCI_PCI_DEVICE(O2, GG8_9860, o2),
1902*3d757ddbSChevron Li 	SDHCI_PCI_DEVICE(O2, GG8_9861, o2),
1903*3d757ddbSChevron Li 	SDHCI_PCI_DEVICE(O2, GG8_9862, o2),
1904*3d757ddbSChevron Li 	SDHCI_PCI_DEVICE(O2, GG8_9863, o2),
1905d72d72cdSAtul Garg 	SDHCI_PCI_DEVICE(ARASAN, PHY_EMMC, arasan),
1906152f8204SPrabu Thangamuthu 	SDHCI_PCI_DEVICE(SYNOPSYS, DWC_MSHC, snps),
1907e51df6ceSBen Chuang 	SDHCI_PCI_DEVICE(GLI, 9750, gl9750),
1908e51df6ceSBen Chuang 	SDHCI_PCI_DEVICE(GLI, 9755, gl9755),
19091ae1d2d6SBen Chuang 	SDHCI_PCI_DEVICE(GLI, 9763E, gl9763e),
1910f3a5b56cSVictor Shih 	SDHCI_PCI_DEVICE(GLI, 9767, gl9767),
1911c949c907SMatthias Kraemer 	SDHCI_PCI_DEVICE_CLASS(AMD, SYSTEM_SDHCI, PCI_CLASS_MASK, amd),
1912c949c907SMatthias Kraemer 	/* Generic SD host controller */
1913c949c907SMatthias Kraemer 	{PCI_DEVICE_CLASS(SYSTEM_SDHCI, PCI_CLASS_MASK)},
1914659c9bc1SBen Hutchings 	{ /* end: all zeroes */ },
1915659c9bc1SBen Hutchings };
1916659c9bc1SBen Hutchings 
1917659c9bc1SBen Hutchings MODULE_DEVICE_TABLE(pci, pci_ids);
1918659c9bc1SBen Hutchings 
1919659c9bc1SBen Hutchings /*****************************************************************************\
1920659c9bc1SBen Hutchings  *                                                                           *
1921659c9bc1SBen Hutchings  * SDHCI core callbacks                                                      *
1922659c9bc1SBen Hutchings  *                                                                           *
1923659c9bc1SBen Hutchings \*****************************************************************************/
1924659c9bc1SBen Hutchings 
sdhci_pci_enable_dma(struct sdhci_host * host)1925d72d72cdSAtul Garg int sdhci_pci_enable_dma(struct sdhci_host *host)
1926659c9bc1SBen Hutchings {
1927659c9bc1SBen Hutchings 	struct sdhci_pci_slot *slot;
1928659c9bc1SBen Hutchings 	struct pci_dev *pdev;
1929659c9bc1SBen Hutchings 
1930659c9bc1SBen Hutchings 	slot = sdhci_priv(host);
1931659c9bc1SBen Hutchings 	pdev = slot->chip->pdev;
1932659c9bc1SBen Hutchings 
1933659c9bc1SBen Hutchings 	if (((pdev->class & 0xFFFF00) == (PCI_CLASS_SYSTEM_SDHCI << 8)) &&
1934659c9bc1SBen Hutchings 		((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
1935659c9bc1SBen Hutchings 		(host->flags & SDHCI_USE_SDMA)) {
1936659c9bc1SBen Hutchings 		dev_warn(&pdev->dev, "Will use DMA mode even though HW "
1937659c9bc1SBen Hutchings 			"doesn't fully claim to support it.\n");
1938659c9bc1SBen Hutchings 	}
1939659c9bc1SBen Hutchings 
1940659c9bc1SBen Hutchings 	pci_set_master(pdev);
1941659c9bc1SBen Hutchings 
1942659c9bc1SBen Hutchings 	return 0;
1943659c9bc1SBen Hutchings }
1944659c9bc1SBen Hutchings 
sdhci_pci_hw_reset(struct sdhci_host * host)1945659c9bc1SBen Hutchings static void sdhci_pci_hw_reset(struct sdhci_host *host)
1946659c9bc1SBen Hutchings {
1947659c9bc1SBen Hutchings 	struct sdhci_pci_slot *slot = sdhci_priv(host);
1948659c9bc1SBen Hutchings 
1949659c9bc1SBen Hutchings 	if (slot->hw_reset)
1950659c9bc1SBen Hutchings 		slot->hw_reset(host);
1951659c9bc1SBen Hutchings }
1952659c9bc1SBen Hutchings 
1953659c9bc1SBen Hutchings static const struct sdhci_ops sdhci_pci_ops = {
1954659c9bc1SBen Hutchings 	.set_clock	= sdhci_set_clock,
1955659c9bc1SBen Hutchings 	.enable_dma	= sdhci_pci_enable_dma,
1956adc16398SMichał Mirosław 	.set_bus_width	= sdhci_set_bus_width,
1957659c9bc1SBen Hutchings 	.reset		= sdhci_reset,
1958659c9bc1SBen Hutchings 	.set_uhs_signaling = sdhci_set_uhs_signaling,
1959659c9bc1SBen Hutchings 	.hw_reset		= sdhci_pci_hw_reset,
1960659c9bc1SBen Hutchings };
1961659c9bc1SBen Hutchings 
1962659c9bc1SBen Hutchings /*****************************************************************************\
1963659c9bc1SBen Hutchings  *                                                                           *
1964659c9bc1SBen Hutchings  * Suspend/resume                                                            *
1965659c9bc1SBen Hutchings  *                                                                           *
1966659c9bc1SBen Hutchings \*****************************************************************************/
1967659c9bc1SBen Hutchings 
1968f9900f15SUlf Hansson #ifdef CONFIG_PM_SLEEP
sdhci_pci_suspend(struct device * dev)1969659c9bc1SBen Hutchings static int sdhci_pci_suspend(struct device *dev)
1970659c9bc1SBen Hutchings {
197190b51e3cSChuhong Yuan 	struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
1972659c9bc1SBen Hutchings 
1973659c9bc1SBen Hutchings 	if (!chip)
1974659c9bc1SBen Hutchings 		return 0;
1975659c9bc1SBen Hutchings 
197630cf2803SAdrian Hunter 	if (chip->fixes && chip->fixes->suspend)
197730cf2803SAdrian Hunter 		return chip->fixes->suspend(chip);
1978659c9bc1SBen Hutchings 
197930cf2803SAdrian Hunter 	return sdhci_pci_suspend_host(chip);
1980659c9bc1SBen Hutchings }
1981659c9bc1SBen Hutchings 
sdhci_pci_resume(struct device * dev)1982659c9bc1SBen Hutchings static int sdhci_pci_resume(struct device *dev)
1983659c9bc1SBen Hutchings {
198490b51e3cSChuhong Yuan 	struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
1985659c9bc1SBen Hutchings 
1986659c9bc1SBen Hutchings 	if (!chip)
1987659c9bc1SBen Hutchings 		return 0;
1988659c9bc1SBen Hutchings 
198930cf2803SAdrian Hunter 	if (chip->fixes && chip->fixes->resume)
199030cf2803SAdrian Hunter 		return chip->fixes->resume(chip);
1991659c9bc1SBen Hutchings 
199230cf2803SAdrian Hunter 	return sdhci_pci_resume_host(chip);
1993659c9bc1SBen Hutchings }
1994f9900f15SUlf Hansson #endif
1995659c9bc1SBen Hutchings 
1996f9900f15SUlf Hansson #ifdef CONFIG_PM
sdhci_pci_runtime_suspend(struct device * dev)1997659c9bc1SBen Hutchings static int sdhci_pci_runtime_suspend(struct device *dev)
1998659c9bc1SBen Hutchings {
199990b51e3cSChuhong Yuan 	struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2000659c9bc1SBen Hutchings 
2001659c9bc1SBen Hutchings 	if (!chip)
2002659c9bc1SBen Hutchings 		return 0;
2003659c9bc1SBen Hutchings 
2004966d696aSAdrian Hunter 	if (chip->fixes && chip->fixes->runtime_suspend)
2005966d696aSAdrian Hunter 		return chip->fixes->runtime_suspend(chip);
2006659c9bc1SBen Hutchings 
2007966d696aSAdrian Hunter 	return sdhci_pci_runtime_suspend_host(chip);
2008659c9bc1SBen Hutchings }
2009659c9bc1SBen Hutchings 
sdhci_pci_runtime_resume(struct device * dev)2010659c9bc1SBen Hutchings static int sdhci_pci_runtime_resume(struct device *dev)
2011659c9bc1SBen Hutchings {
201290b51e3cSChuhong Yuan 	struct sdhci_pci_chip *chip = dev_get_drvdata(dev);
2013659c9bc1SBen Hutchings 
2014659c9bc1SBen Hutchings 	if (!chip)
2015659c9bc1SBen Hutchings 		return 0;
2016659c9bc1SBen Hutchings 
2017966d696aSAdrian Hunter 	if (chip->fixes && chip->fixes->runtime_resume)
2018966d696aSAdrian Hunter 		return chip->fixes->runtime_resume(chip);
2019659c9bc1SBen Hutchings 
2020966d696aSAdrian Hunter 	return sdhci_pci_runtime_resume_host(chip);
2021659c9bc1SBen Hutchings }
2022f9900f15SUlf Hansson #endif
2023659c9bc1SBen Hutchings 
2024659c9bc1SBen Hutchings static const struct dev_pm_ops sdhci_pci_pm_ops = {
2025f9900f15SUlf Hansson 	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pci_suspend, sdhci_pci_resume)
2026659c9bc1SBen Hutchings 	SET_RUNTIME_PM_OPS(sdhci_pci_runtime_suspend,
2027659c9bc1SBen Hutchings 			sdhci_pci_runtime_resume, NULL)
2028659c9bc1SBen Hutchings };
2029659c9bc1SBen Hutchings 
2030659c9bc1SBen Hutchings /*****************************************************************************\
2031659c9bc1SBen Hutchings  *                                                                           *
2032659c9bc1SBen Hutchings  * Device probing/removal                                                    *
2033659c9bc1SBen Hutchings  *                                                                           *
2034659c9bc1SBen Hutchings \*****************************************************************************/
2035659c9bc1SBen Hutchings 
sdhci_pci_probe_slot(struct pci_dev * pdev,struct sdhci_pci_chip * chip,int first_bar,int slotno)2036659c9bc1SBen Hutchings static struct sdhci_pci_slot *sdhci_pci_probe_slot(
2037659c9bc1SBen Hutchings 	struct pci_dev *pdev, struct sdhci_pci_chip *chip, int first_bar,
2038659c9bc1SBen Hutchings 	int slotno)
2039659c9bc1SBen Hutchings {
2040659c9bc1SBen Hutchings 	struct sdhci_pci_slot *slot;
2041659c9bc1SBen Hutchings 	struct sdhci_host *host;
2042659c9bc1SBen Hutchings 	int ret, bar = first_bar + slotno;
2043ac9f67b5SAdrian Hunter 	size_t priv_size = chip->fixes ? chip->fixes->priv_size : 0;
2044659c9bc1SBen Hutchings 
2045659c9bc1SBen Hutchings 	if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
2046659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "BAR %d is not iomem. Aborting.\n", bar);
2047659c9bc1SBen Hutchings 		return ERR_PTR(-ENODEV);
2048659c9bc1SBen Hutchings 	}
2049659c9bc1SBen Hutchings 
2050659c9bc1SBen Hutchings 	if (pci_resource_len(pdev, bar) < 0x100) {
2051659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "Invalid iomem size. You may "
2052659c9bc1SBen Hutchings 			"experience problems.\n");
2053659c9bc1SBen Hutchings 	}
2054659c9bc1SBen Hutchings 
2055659c9bc1SBen Hutchings 	if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
2056659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "Vendor specific interface. Aborting.\n");
2057659c9bc1SBen Hutchings 		return ERR_PTR(-ENODEV);
2058659c9bc1SBen Hutchings 	}
2059659c9bc1SBen Hutchings 
2060659c9bc1SBen Hutchings 	if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
2061659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "Unknown interface. Aborting.\n");
2062659c9bc1SBen Hutchings 		return ERR_PTR(-ENODEV);
2063659c9bc1SBen Hutchings 	}
2064659c9bc1SBen Hutchings 
2065ac9f67b5SAdrian Hunter 	host = sdhci_alloc_host(&pdev->dev, sizeof(*slot) + priv_size);
2066659c9bc1SBen Hutchings 	if (IS_ERR(host)) {
2067659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "cannot allocate host\n");
2068659c9bc1SBen Hutchings 		return ERR_CAST(host);
2069659c9bc1SBen Hutchings 	}
2070659c9bc1SBen Hutchings 
2071659c9bc1SBen Hutchings 	slot = sdhci_priv(host);
2072659c9bc1SBen Hutchings 
2073659c9bc1SBen Hutchings 	slot->chip = chip;
2074659c9bc1SBen Hutchings 	slot->host = host;
2075659c9bc1SBen Hutchings 	slot->cd_idx = -1;
2076659c9bc1SBen Hutchings 
2077659c9bc1SBen Hutchings 	host->hw_name = "PCI";
20786bc09063SAdrian Hunter 	host->ops = chip->fixes && chip->fixes->ops ?
20796bc09063SAdrian Hunter 		    chip->fixes->ops :
20806bc09063SAdrian Hunter 		    &sdhci_pci_ops;
2081659c9bc1SBen Hutchings 	host->quirks = chip->quirks;
2082659c9bc1SBen Hutchings 	host->quirks2 = chip->quirks2;
2083659c9bc1SBen Hutchings 
2084659c9bc1SBen Hutchings 	host->irq = pdev->irq;
2085659c9bc1SBen Hutchings 
2086c10bc372SAndy Shevchenko 	ret = pcim_iomap_regions(pdev, BIT(bar), mmc_hostname(host->mmc));
2087659c9bc1SBen Hutchings 	if (ret) {
2088659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "cannot request region\n");
2089659c9bc1SBen Hutchings 		goto cleanup;
2090659c9bc1SBen Hutchings 	}
2091659c9bc1SBen Hutchings 
2092c10bc372SAndy Shevchenko 	host->ioaddr = pcim_iomap_table(pdev)[bar];
2093659c9bc1SBen Hutchings 
2094659c9bc1SBen Hutchings 	if (chip->fixes && chip->fixes->probe_slot) {
2095659c9bc1SBen Hutchings 		ret = chip->fixes->probe_slot(slot);
2096659c9bc1SBen Hutchings 		if (ret)
2097c10bc372SAndy Shevchenko 			goto cleanup;
2098659c9bc1SBen Hutchings 	}
2099659c9bc1SBen Hutchings 
2100e92cc35dSAdrian Hunter 	host->mmc->pm_caps = MMC_PM_KEEP_POWER;
2101659c9bc1SBen Hutchings 	host->mmc->slotno = slotno;
2102659c9bc1SBen Hutchings 	host->mmc->caps2 |= MMC_CAP2_NO_PRESCAN_POWERUP;
2103659c9bc1SBen Hutchings 
2104e92cc35dSAdrian Hunter 	if (device_can_wakeup(&pdev->dev))
2105e92cc35dSAdrian Hunter 		host->mmc->pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
2106e92cc35dSAdrian Hunter 
2107d56ee1ffSAdrian Hunter 	if (host->mmc->caps & MMC_CAP_CD_WAKE)
2108d56ee1ffSAdrian Hunter 		device_init_wakeup(&pdev->dev, true);
2109d56ee1ffSAdrian Hunter 
21108f743d03SDavid E. Box 	if (slot->cd_idx >= 0) {
2111cdcefe6bSRajat Jain 		ret = mmc_gpiod_request_cd(host->mmc, "cd", slot->cd_idx,
2112d0052ad9SMichał Mirosław 					   slot->cd_override_level, 0);
2113cdcefe6bSRajat Jain 		if (ret && ret != -EPROBE_DEFER)
2114cdcefe6bSRajat Jain 			ret = mmc_gpiod_request_cd(host->mmc, NULL,
2115cdcefe6bSRajat Jain 						   slot->cd_idx,
2116cdcefe6bSRajat Jain 						   slot->cd_override_level,
2117d0052ad9SMichał Mirosław 						   0);
21188f743d03SDavid E. Box 		if (ret == -EPROBE_DEFER)
21198f743d03SDavid E. Box 			goto remove;
21208f743d03SDavid E. Box 
21218f743d03SDavid E. Box 		if (ret) {
2122659c9bc1SBen Hutchings 			dev_warn(&pdev->dev, "failed to setup card detect gpio\n");
2123659c9bc1SBen Hutchings 			slot->cd_idx = -1;
2124659c9bc1SBen Hutchings 		}
21258f743d03SDavid E. Box 	}
2126659c9bc1SBen Hutchings 
212761c951deSAdrian Hunter 	if (chip->fixes && chip->fixes->add_host)
212861c951deSAdrian Hunter 		ret = chip->fixes->add_host(slot);
212961c951deSAdrian Hunter 	else
2130659c9bc1SBen Hutchings 		ret = sdhci_add_host(host);
2131659c9bc1SBen Hutchings 	if (ret)
2132659c9bc1SBen Hutchings 		goto remove;
2133659c9bc1SBen Hutchings 
2134659c9bc1SBen Hutchings 	/*
2135659c9bc1SBen Hutchings 	 * Check if the chip needs a separate GPIO for card detect to wake up
2136659c9bc1SBen Hutchings 	 * from runtime suspend.  If it is not there, don't allow runtime PM.
2137659c9bc1SBen Hutchings 	 */
213867f7296eSAndy Shevchenko 	if (chip->fixes && chip->fixes->own_cd_for_runtime_pm && slot->cd_idx < 0)
2139659c9bc1SBen Hutchings 		chip->allow_runtime_pm = false;
2140659c9bc1SBen Hutchings 
2141659c9bc1SBen Hutchings 	return slot;
2142659c9bc1SBen Hutchings 
2143659c9bc1SBen Hutchings remove:
2144659c9bc1SBen Hutchings 	if (chip->fixes && chip->fixes->remove_slot)
2145659c9bc1SBen Hutchings 		chip->fixes->remove_slot(slot, 0);
2146659c9bc1SBen Hutchings 
2147659c9bc1SBen Hutchings cleanup:
2148659c9bc1SBen Hutchings 	sdhci_free_host(host);
2149659c9bc1SBen Hutchings 
2150659c9bc1SBen Hutchings 	return ERR_PTR(ret);
2151659c9bc1SBen Hutchings }
2152659c9bc1SBen Hutchings 
sdhci_pci_remove_slot(struct sdhci_pci_slot * slot)2153659c9bc1SBen Hutchings static void sdhci_pci_remove_slot(struct sdhci_pci_slot *slot)
2154659c9bc1SBen Hutchings {
2155659c9bc1SBen Hutchings 	int dead;
2156659c9bc1SBen Hutchings 	u32 scratch;
2157659c9bc1SBen Hutchings 
2158659c9bc1SBen Hutchings 	dead = 0;
2159659c9bc1SBen Hutchings 	scratch = readl(slot->host->ioaddr + SDHCI_INT_STATUS);
2160659c9bc1SBen Hutchings 	if (scratch == (u32)-1)
2161659c9bc1SBen Hutchings 		dead = 1;
2162659c9bc1SBen Hutchings 
2163659c9bc1SBen Hutchings 	sdhci_remove_host(slot->host, dead);
2164659c9bc1SBen Hutchings 
2165659c9bc1SBen Hutchings 	if (slot->chip->fixes && slot->chip->fixes->remove_slot)
2166659c9bc1SBen Hutchings 		slot->chip->fixes->remove_slot(slot, dead);
2167659c9bc1SBen Hutchings 
2168659c9bc1SBen Hutchings 	sdhci_free_host(slot->host);
2169659c9bc1SBen Hutchings }
2170659c9bc1SBen Hutchings 
sdhci_pci_runtime_pm_allow(struct device * dev)2171659c9bc1SBen Hutchings static void sdhci_pci_runtime_pm_allow(struct device *dev)
2172659c9bc1SBen Hutchings {
217300884b61SAdrian Hunter 	pm_suspend_ignore_children(dev, 1);
2174659c9bc1SBen Hutchings 	pm_runtime_set_autosuspend_delay(dev, 50);
2175659c9bc1SBen Hutchings 	pm_runtime_use_autosuspend(dev);
217600884b61SAdrian Hunter 	pm_runtime_allow(dev);
217700884b61SAdrian Hunter 	/* Stay active until mmc core scans for a card */
217800884b61SAdrian Hunter 	pm_runtime_put_noidle(dev);
2179659c9bc1SBen Hutchings }
2180659c9bc1SBen Hutchings 
sdhci_pci_runtime_pm_forbid(struct device * dev)2181659c9bc1SBen Hutchings static void sdhci_pci_runtime_pm_forbid(struct device *dev)
2182659c9bc1SBen Hutchings {
2183659c9bc1SBen Hutchings 	pm_runtime_forbid(dev);
2184659c9bc1SBen Hutchings 	pm_runtime_get_noresume(dev);
2185659c9bc1SBen Hutchings }
2186659c9bc1SBen Hutchings 
sdhci_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)2187659c9bc1SBen Hutchings static int sdhci_pci_probe(struct pci_dev *pdev,
2188659c9bc1SBen Hutchings 				     const struct pci_device_id *ent)
2189659c9bc1SBen Hutchings {
2190659c9bc1SBen Hutchings 	struct sdhci_pci_chip *chip;
2191659c9bc1SBen Hutchings 	struct sdhci_pci_slot *slot;
2192659c9bc1SBen Hutchings 
2193659c9bc1SBen Hutchings 	u8 slots, first_bar;
2194659c9bc1SBen Hutchings 	int ret, i;
2195659c9bc1SBen Hutchings 
2196659c9bc1SBen Hutchings 	BUG_ON(pdev == NULL);
2197659c9bc1SBen Hutchings 	BUG_ON(ent == NULL);
2198659c9bc1SBen Hutchings 
2199659c9bc1SBen Hutchings 	dev_info(&pdev->dev, "SDHCI controller found [%04x:%04x] (rev %x)\n",
2200659c9bc1SBen Hutchings 		 (int)pdev->vendor, (int)pdev->device, (int)pdev->revision);
2201659c9bc1SBen Hutchings 
2202659c9bc1SBen Hutchings 	ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
2203659c9bc1SBen Hutchings 	if (ret)
2204659c9bc1SBen Hutchings 		return ret;
2205659c9bc1SBen Hutchings 
2206659c9bc1SBen Hutchings 	slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
2207659c9bc1SBen Hutchings 	dev_dbg(&pdev->dev, "found %d slot(s)\n", slots);
2208659c9bc1SBen Hutchings 
2209659c9bc1SBen Hutchings 	BUG_ON(slots > MAX_SLOTS);
2210659c9bc1SBen Hutchings 
2211659c9bc1SBen Hutchings 	ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
2212659c9bc1SBen Hutchings 	if (ret)
2213659c9bc1SBen Hutchings 		return ret;
2214659c9bc1SBen Hutchings 
2215659c9bc1SBen Hutchings 	first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
2216659c9bc1SBen Hutchings 
2217659c9bc1SBen Hutchings 	if (first_bar > 5) {
2218659c9bc1SBen Hutchings 		dev_err(&pdev->dev, "Invalid first BAR. Aborting.\n");
2219659c9bc1SBen Hutchings 		return -ENODEV;
2220659c9bc1SBen Hutchings 	}
2221659c9bc1SBen Hutchings 
222252ac7acfSAndy Shevchenko 	ret = pcim_enable_device(pdev);
2223659c9bc1SBen Hutchings 	if (ret)
2224659c9bc1SBen Hutchings 		return ret;
2225659c9bc1SBen Hutchings 
222652ac7acfSAndy Shevchenko 	chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
222752ac7acfSAndy Shevchenko 	if (!chip)
222852ac7acfSAndy Shevchenko 		return -ENOMEM;
2229659c9bc1SBen Hutchings 
2230659c9bc1SBen Hutchings 	chip->pdev = pdev;
2231659c9bc1SBen Hutchings 	chip->fixes = (const struct sdhci_pci_fixes *)ent->driver_data;
2232659c9bc1SBen Hutchings 	if (chip->fixes) {
2233659c9bc1SBen Hutchings 		chip->quirks = chip->fixes->quirks;
2234659c9bc1SBen Hutchings 		chip->quirks2 = chip->fixes->quirks2;
2235659c9bc1SBen Hutchings 		chip->allow_runtime_pm = chip->fixes->allow_runtime_pm;
2236659c9bc1SBen Hutchings 	}
2237659c9bc1SBen Hutchings 	chip->num_slots = slots;
2238d38dcad4SAdrian Hunter 	chip->pm_retune = true;
2239d38dcad4SAdrian Hunter 	chip->rpm_retune = true;
2240659c9bc1SBen Hutchings 
2241659c9bc1SBen Hutchings 	pci_set_drvdata(pdev, chip);
2242659c9bc1SBen Hutchings 
2243659c9bc1SBen Hutchings 	if (chip->fixes && chip->fixes->probe) {
2244659c9bc1SBen Hutchings 		ret = chip->fixes->probe(chip);
2245659c9bc1SBen Hutchings 		if (ret)
224652ac7acfSAndy Shevchenko 			return ret;
2247659c9bc1SBen Hutchings 	}
2248659c9bc1SBen Hutchings 
2249659c9bc1SBen Hutchings 	slots = chip->num_slots;	/* Quirk may have changed this */
2250659c9bc1SBen Hutchings 
2251659c9bc1SBen Hutchings 	for (i = 0; i < slots; i++) {
2252659c9bc1SBen Hutchings 		slot = sdhci_pci_probe_slot(pdev, chip, first_bar, i);
2253659c9bc1SBen Hutchings 		if (IS_ERR(slot)) {
2254659c9bc1SBen Hutchings 			for (i--; i >= 0; i--)
2255659c9bc1SBen Hutchings 				sdhci_pci_remove_slot(chip->slots[i]);
225652ac7acfSAndy Shevchenko 			return PTR_ERR(slot);
2257659c9bc1SBen Hutchings 		}
2258659c9bc1SBen Hutchings 
2259659c9bc1SBen Hutchings 		chip->slots[i] = slot;
2260659c9bc1SBen Hutchings 	}
2261659c9bc1SBen Hutchings 
2262659c9bc1SBen Hutchings 	if (chip->allow_runtime_pm)
2263659c9bc1SBen Hutchings 		sdhci_pci_runtime_pm_allow(&pdev->dev);
2264659c9bc1SBen Hutchings 
2265659c9bc1SBen Hutchings 	return 0;
2266659c9bc1SBen Hutchings }
2267659c9bc1SBen Hutchings 
sdhci_pci_remove(struct pci_dev * pdev)2268659c9bc1SBen Hutchings static void sdhci_pci_remove(struct pci_dev *pdev)
2269659c9bc1SBen Hutchings {
2270659c9bc1SBen Hutchings 	int i;
227152ac7acfSAndy Shevchenko 	struct sdhci_pci_chip *chip = pci_get_drvdata(pdev);
2272659c9bc1SBen Hutchings 
2273659c9bc1SBen Hutchings 	if (chip->allow_runtime_pm)
2274659c9bc1SBen Hutchings 		sdhci_pci_runtime_pm_forbid(&pdev->dev);
2275659c9bc1SBen Hutchings 
2276659c9bc1SBen Hutchings 	for (i = 0; i < chip->num_slots; i++)
2277659c9bc1SBen Hutchings 		sdhci_pci_remove_slot(chip->slots[i]);
2278659c9bc1SBen Hutchings }
2279659c9bc1SBen Hutchings 
2280659c9bc1SBen Hutchings static struct pci_driver sdhci_driver = {
2281659c9bc1SBen Hutchings 	.name =		"sdhci-pci",
2282659c9bc1SBen Hutchings 	.id_table =	pci_ids,
2283659c9bc1SBen Hutchings 	.probe =	sdhci_pci_probe,
2284659c9bc1SBen Hutchings 	.remove =	sdhci_pci_remove,
2285659c9bc1SBen Hutchings 	.driver =	{
2286dc4e9e2aSBrian Norris 		.pm =   &sdhci_pci_pm_ops,
2287dc4e9e2aSBrian Norris 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
2288659c9bc1SBen Hutchings 	},
2289659c9bc1SBen Hutchings };
2290659c9bc1SBen Hutchings 
2291659c9bc1SBen Hutchings module_pci_driver(sdhci_driver);
2292659c9bc1SBen Hutchings 
2293659c9bc1SBen Hutchings MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2294659c9bc1SBen Hutchings MODULE_DESCRIPTION("Secure Digital Host Controller Interface PCI driver");
2295659c9bc1SBen Hutchings MODULE_LICENSE("GPL");
2296