1bb7b8ec6SAndrew Jeffery // SPDX-License-Identifier: GPL-2.0-or-later
2bb7b8ec6SAndrew Jeffery /* Copyright (C) 2019 ASPEED Technology Inc. */
3bb7b8ec6SAndrew Jeffery /* Copyright (C) 2019 IBM Corp. */
4bb7b8ec6SAndrew Jeffery 
5bb7b8ec6SAndrew Jeffery #include <linux/clk.h>
6bb7b8ec6SAndrew Jeffery #include <linux/delay.h>
7bb7b8ec6SAndrew Jeffery #include <linux/device.h>
8bb7b8ec6SAndrew Jeffery #include <linux/io.h>
92fc88f92SAndrew Jeffery #include <linux/math64.h>
10bb7b8ec6SAndrew Jeffery #include <linux/mmc/host.h>
11bb7b8ec6SAndrew Jeffery #include <linux/module.h>
12bb7b8ec6SAndrew Jeffery #include <linux/of_address.h>
13bb7b8ec6SAndrew Jeffery #include <linux/of.h>
14bb7b8ec6SAndrew Jeffery #include <linux/of_platform.h>
15bb7b8ec6SAndrew Jeffery #include <linux/platform_device.h>
16bb7b8ec6SAndrew Jeffery #include <linux/spinlock.h>
17bb7b8ec6SAndrew Jeffery 
18bb7b8ec6SAndrew Jeffery #include "sdhci-pltfm.h"
19bb7b8ec6SAndrew Jeffery 
20bb7b8ec6SAndrew Jeffery #define ASPEED_SDC_INFO			0x00
212fc88f92SAndrew Jeffery #define   ASPEED_SDC_S1_MMC8		BIT(25)
222fc88f92SAndrew Jeffery #define   ASPEED_SDC_S0_MMC8		BIT(24)
232fc88f92SAndrew Jeffery #define ASPEED_SDC_PHASE		0xf4
242fc88f92SAndrew Jeffery #define   ASPEED_SDC_S1_PHASE_IN	GENMASK(25, 21)
252fc88f92SAndrew Jeffery #define   ASPEED_SDC_S0_PHASE_IN	GENMASK(20, 16)
262fc88f92SAndrew Jeffery #define   ASPEED_SDC_S1_PHASE_OUT	GENMASK(15, 11)
272fc88f92SAndrew Jeffery #define   ASPEED_SDC_S1_PHASE_IN_EN	BIT(10)
282fc88f92SAndrew Jeffery #define   ASPEED_SDC_S1_PHASE_OUT_EN	GENMASK(9, 8)
292fc88f92SAndrew Jeffery #define   ASPEED_SDC_S0_PHASE_OUT	GENMASK(7, 3)
302fc88f92SAndrew Jeffery #define   ASPEED_SDC_S0_PHASE_IN_EN	BIT(2)
312fc88f92SAndrew Jeffery #define   ASPEED_SDC_S0_PHASE_OUT_EN	GENMASK(1, 0)
322fc88f92SAndrew Jeffery #define   ASPEED_SDC_PHASE_MAX		31
33bb7b8ec6SAndrew Jeffery 
34dd646d98SSteven Lee /* SDIO{10,20} */
35dd646d98SSteven Lee #define ASPEED_SDC_CAP1_1_8V           (0 * 32 + 26)
36dd646d98SSteven Lee /* SDIO{14,24} */
37dd646d98SSteven Lee #define ASPEED_SDC_CAP2_SDR104         (1 * 32 + 1)
38dd646d98SSteven Lee 
39bb7b8ec6SAndrew Jeffery struct aspeed_sdc {
40bb7b8ec6SAndrew Jeffery 	struct clk *clk;
41bb7b8ec6SAndrew Jeffery 	struct resource *res;
42bb7b8ec6SAndrew Jeffery 
43bb7b8ec6SAndrew Jeffery 	spinlock_t lock;
44bb7b8ec6SAndrew Jeffery 	void __iomem *regs;
45bb7b8ec6SAndrew Jeffery };
46bb7b8ec6SAndrew Jeffery 
472fc88f92SAndrew Jeffery struct aspeed_sdhci_tap_param {
482fc88f92SAndrew Jeffery 	bool valid;
492fc88f92SAndrew Jeffery 
502fc88f92SAndrew Jeffery #define ASPEED_SDHCI_TAP_PARAM_INVERT_CLK	BIT(4)
512fc88f92SAndrew Jeffery 	u8 in;
522fc88f92SAndrew Jeffery 	u8 out;
532fc88f92SAndrew Jeffery };
542fc88f92SAndrew Jeffery 
552fc88f92SAndrew Jeffery struct aspeed_sdhci_tap_desc {
562fc88f92SAndrew Jeffery 	u32 tap_mask;
572fc88f92SAndrew Jeffery 	u32 enable_mask;
582fc88f92SAndrew Jeffery 	u8 enable_value;
592fc88f92SAndrew Jeffery };
602fc88f92SAndrew Jeffery 
612fc88f92SAndrew Jeffery struct aspeed_sdhci_phase_desc {
622fc88f92SAndrew Jeffery 	struct aspeed_sdhci_tap_desc in;
632fc88f92SAndrew Jeffery 	struct aspeed_sdhci_tap_desc out;
642fc88f92SAndrew Jeffery };
652fc88f92SAndrew Jeffery 
662fc88f92SAndrew Jeffery struct aspeed_sdhci_pdata {
670c53dc32SAndrew Jeffery 	unsigned int clk_div_start;
682fc88f92SAndrew Jeffery 	const struct aspeed_sdhci_phase_desc *phase_desc;
692fc88f92SAndrew Jeffery 	size_t nr_phase_descs;
702fc88f92SAndrew Jeffery };
712fc88f92SAndrew Jeffery 
72bb7b8ec6SAndrew Jeffery struct aspeed_sdhci {
732fc88f92SAndrew Jeffery 	const struct aspeed_sdhci_pdata *pdata;
74bb7b8ec6SAndrew Jeffery 	struct aspeed_sdc *parent;
75bb7b8ec6SAndrew Jeffery 	u32 width_mask;
762fc88f92SAndrew Jeffery 	struct mmc_clk_phase_map phase_map;
772fc88f92SAndrew Jeffery 	const struct aspeed_sdhci_phase_desc *phase_desc;
78bb7b8ec6SAndrew Jeffery };
79bb7b8ec6SAndrew Jeffery 
80dd646d98SSteven Lee /*
81dd646d98SSteven Lee  * The function sets the mirror register for updating
82dd646d98SSteven Lee  * capbilities of the current slot.
83dd646d98SSteven Lee  *
84dd646d98SSteven Lee  *   slot | capability  | caps_reg | mirror_reg
85dd646d98SSteven Lee  *   -----|-------------|----------|------------
86dd646d98SSteven Lee  *     0  | CAP1_1_8V   | SDIO140  |   SDIO10
87dd646d98SSteven Lee  *     0  | CAP2_SDR104 | SDIO144  |   SDIO14
88dd646d98SSteven Lee  *     1  | CAP1_1_8V   | SDIO240  |   SDIO20
89dd646d98SSteven Lee  *     1  | CAP2_SDR104 | SDIO244  |   SDIO24
90dd646d98SSteven Lee  */
aspeed_sdc_set_slot_capability(struct sdhci_host * host,struct aspeed_sdc * sdc,int capability,bool enable,u8 slot)91dd646d98SSteven Lee static void aspeed_sdc_set_slot_capability(struct sdhci_host *host, struct aspeed_sdc *sdc,
92dd646d98SSteven Lee 					   int capability, bool enable, u8 slot)
93dd646d98SSteven Lee {
94dd646d98SSteven Lee 	u32 mirror_reg_offset;
95dd646d98SSteven Lee 	u32 cap_val;
96dd646d98SSteven Lee 	u8 cap_reg;
97dd646d98SSteven Lee 
98dd646d98SSteven Lee 	if (slot > 1)
99dd646d98SSteven Lee 		return;
100dd646d98SSteven Lee 
101dd646d98SSteven Lee 	cap_reg = capability / 32;
102dd646d98SSteven Lee 	cap_val = sdhci_readl(host, 0x40 + (cap_reg * 4));
103dd646d98SSteven Lee 	if (enable)
104dd646d98SSteven Lee 		cap_val |= BIT(capability % 32);
105dd646d98SSteven Lee 	else
106dd646d98SSteven Lee 		cap_val &= ~BIT(capability % 32);
107dd646d98SSteven Lee 	mirror_reg_offset = ((slot + 1) * 0x10) + (cap_reg * 4);
108dd646d98SSteven Lee 	writel(cap_val, sdc->regs + mirror_reg_offset);
109dd646d98SSteven Lee }
110dd646d98SSteven Lee 
aspeed_sdc_configure_8bit_mode(struct aspeed_sdc * sdc,struct aspeed_sdhci * sdhci,bool bus8)111bb7b8ec6SAndrew Jeffery static void aspeed_sdc_configure_8bit_mode(struct aspeed_sdc *sdc,
112bb7b8ec6SAndrew Jeffery 					   struct aspeed_sdhci *sdhci,
113bb7b8ec6SAndrew Jeffery 					   bool bus8)
114bb7b8ec6SAndrew Jeffery {
115bb7b8ec6SAndrew Jeffery 	u32 info;
116bb7b8ec6SAndrew Jeffery 
117bb7b8ec6SAndrew Jeffery 	/* Set/clear 8 bit mode */
118bb7b8ec6SAndrew Jeffery 	spin_lock(&sdc->lock);
119bb7b8ec6SAndrew Jeffery 	info = readl(sdc->regs + ASPEED_SDC_INFO);
120bb7b8ec6SAndrew Jeffery 	if (bus8)
121bb7b8ec6SAndrew Jeffery 		info |= sdhci->width_mask;
122bb7b8ec6SAndrew Jeffery 	else
123bb7b8ec6SAndrew Jeffery 		info &= ~sdhci->width_mask;
124bb7b8ec6SAndrew Jeffery 	writel(info, sdc->regs + ASPEED_SDC_INFO);
125bb7b8ec6SAndrew Jeffery 	spin_unlock(&sdc->lock);
126bb7b8ec6SAndrew Jeffery }
127bb7b8ec6SAndrew Jeffery 
1282fc88f92SAndrew Jeffery static u32
aspeed_sdc_set_phase_tap(const struct aspeed_sdhci_tap_desc * desc,u8 tap,bool enable,u32 reg)1292fc88f92SAndrew Jeffery aspeed_sdc_set_phase_tap(const struct aspeed_sdhci_tap_desc *desc,
1302fc88f92SAndrew Jeffery 			 u8 tap, bool enable, u32 reg)
1312fc88f92SAndrew Jeffery {
1322fc88f92SAndrew Jeffery 	reg &= ~(desc->enable_mask | desc->tap_mask);
1332fc88f92SAndrew Jeffery 	if (enable) {
1342fc88f92SAndrew Jeffery 		reg |= tap << __ffs(desc->tap_mask);
1352fc88f92SAndrew Jeffery 		reg |= desc->enable_value << __ffs(desc->enable_mask);
1362fc88f92SAndrew Jeffery 	}
1372fc88f92SAndrew Jeffery 
1382fc88f92SAndrew Jeffery 	return reg;
1392fc88f92SAndrew Jeffery }
1402fc88f92SAndrew Jeffery 
1412fc88f92SAndrew Jeffery static void
aspeed_sdc_set_phase_taps(struct aspeed_sdc * sdc,const struct aspeed_sdhci_phase_desc * desc,const struct aspeed_sdhci_tap_param * taps)1422fc88f92SAndrew Jeffery aspeed_sdc_set_phase_taps(struct aspeed_sdc *sdc,
1432fc88f92SAndrew Jeffery 			  const struct aspeed_sdhci_phase_desc *desc,
1442fc88f92SAndrew Jeffery 			  const struct aspeed_sdhci_tap_param *taps)
1452fc88f92SAndrew Jeffery {
1462fc88f92SAndrew Jeffery 	u32 reg;
1472fc88f92SAndrew Jeffery 
1482fc88f92SAndrew Jeffery 	spin_lock(&sdc->lock);
1492fc88f92SAndrew Jeffery 	reg = readl(sdc->regs + ASPEED_SDC_PHASE);
1502fc88f92SAndrew Jeffery 
1512fc88f92SAndrew Jeffery 	reg = aspeed_sdc_set_phase_tap(&desc->in, taps->in, taps->valid, reg);
1522fc88f92SAndrew Jeffery 	reg = aspeed_sdc_set_phase_tap(&desc->out, taps->out, taps->valid, reg);
1532fc88f92SAndrew Jeffery 
1542fc88f92SAndrew Jeffery 	writel(reg, sdc->regs + ASPEED_SDC_PHASE);
1552fc88f92SAndrew Jeffery 	spin_unlock(&sdc->lock);
1562fc88f92SAndrew Jeffery }
1572fc88f92SAndrew Jeffery 
1582fc88f92SAndrew Jeffery #define PICOSECONDS_PER_SECOND		1000000000000ULL
1592fc88f92SAndrew Jeffery #define ASPEED_SDHCI_NR_TAPS		15
1602fc88f92SAndrew Jeffery /* Measured value with *handwave* environmentals and static loading */
1612fc88f92SAndrew Jeffery #define ASPEED_SDHCI_MAX_TAP_DELAY_PS	1253
aspeed_sdhci_phase_to_tap(struct device * dev,unsigned long rate_hz,int phase_deg)1622fc88f92SAndrew Jeffery static int aspeed_sdhci_phase_to_tap(struct device *dev, unsigned long rate_hz,
1632fc88f92SAndrew Jeffery 				     int phase_deg)
1642fc88f92SAndrew Jeffery {
1652fc88f92SAndrew Jeffery 	u64 phase_period_ps;
1662fc88f92SAndrew Jeffery 	u64 prop_delay_ps;
1672fc88f92SAndrew Jeffery 	u64 clk_period_ps;
1682fc88f92SAndrew Jeffery 	unsigned int tap;
1692fc88f92SAndrew Jeffery 	u8 inverted;
1702fc88f92SAndrew Jeffery 
1712fc88f92SAndrew Jeffery 	phase_deg %= 360;
1722fc88f92SAndrew Jeffery 
1732fc88f92SAndrew Jeffery 	if (phase_deg >= 180) {
1742fc88f92SAndrew Jeffery 		inverted = ASPEED_SDHCI_TAP_PARAM_INVERT_CLK;
1752fc88f92SAndrew Jeffery 		phase_deg -= 180;
1762fc88f92SAndrew Jeffery 		dev_dbg(dev,
1772fc88f92SAndrew Jeffery 			"Inverting clock to reduce phase correction from %d to %d degrees\n",
1782fc88f92SAndrew Jeffery 			phase_deg + 180, phase_deg);
1792fc88f92SAndrew Jeffery 	} else {
1802fc88f92SAndrew Jeffery 		inverted = 0;
1812fc88f92SAndrew Jeffery 	}
1822fc88f92SAndrew Jeffery 
1832fc88f92SAndrew Jeffery 	prop_delay_ps = ASPEED_SDHCI_MAX_TAP_DELAY_PS / ASPEED_SDHCI_NR_TAPS;
1842fc88f92SAndrew Jeffery 	clk_period_ps = div_u64(PICOSECONDS_PER_SECOND, (u64)rate_hz);
1852fc88f92SAndrew Jeffery 	phase_period_ps = div_u64((u64)phase_deg * clk_period_ps, 360ULL);
1862fc88f92SAndrew Jeffery 
1872fc88f92SAndrew Jeffery 	tap = div_u64(phase_period_ps, prop_delay_ps);
1882fc88f92SAndrew Jeffery 	if (tap > ASPEED_SDHCI_NR_TAPS) {
189a7ab186fSAndrew Jeffery 		dev_dbg(dev,
1902fc88f92SAndrew Jeffery 			 "Requested out of range phase tap %d for %d degrees of phase compensation at %luHz, clamping to tap %d\n",
1912fc88f92SAndrew Jeffery 			 tap, phase_deg, rate_hz, ASPEED_SDHCI_NR_TAPS);
1922fc88f92SAndrew Jeffery 		tap = ASPEED_SDHCI_NR_TAPS;
1932fc88f92SAndrew Jeffery 	}
1942fc88f92SAndrew Jeffery 
1952fc88f92SAndrew Jeffery 	return inverted | tap;
1962fc88f92SAndrew Jeffery }
1972fc88f92SAndrew Jeffery 
1982fc88f92SAndrew Jeffery static void
aspeed_sdhci_phases_to_taps(struct device * dev,unsigned long rate,const struct mmc_clk_phase * phases,struct aspeed_sdhci_tap_param * taps)1992fc88f92SAndrew Jeffery aspeed_sdhci_phases_to_taps(struct device *dev, unsigned long rate,
2002fc88f92SAndrew Jeffery 			    const struct mmc_clk_phase *phases,
2012fc88f92SAndrew Jeffery 			    struct aspeed_sdhci_tap_param *taps)
2022fc88f92SAndrew Jeffery {
2032fc88f92SAndrew Jeffery 	taps->valid = phases->valid;
2042fc88f92SAndrew Jeffery 
2052fc88f92SAndrew Jeffery 	if (!phases->valid)
2062fc88f92SAndrew Jeffery 		return;
2072fc88f92SAndrew Jeffery 
2082fc88f92SAndrew Jeffery 	taps->in = aspeed_sdhci_phase_to_tap(dev, rate, phases->in_deg);
2092fc88f92SAndrew Jeffery 	taps->out = aspeed_sdhci_phase_to_tap(dev, rate, phases->out_deg);
2102fc88f92SAndrew Jeffery }
2112fc88f92SAndrew Jeffery 
2122fc88f92SAndrew Jeffery static void
aspeed_sdhci_configure_phase(struct sdhci_host * host,unsigned long rate)2132fc88f92SAndrew Jeffery aspeed_sdhci_configure_phase(struct sdhci_host *host, unsigned long rate)
2142fc88f92SAndrew Jeffery {
2152fc88f92SAndrew Jeffery 	struct aspeed_sdhci_tap_param _taps = {0}, *taps = &_taps;
2162fc88f92SAndrew Jeffery 	struct mmc_clk_phase *params;
2172fc88f92SAndrew Jeffery 	struct aspeed_sdhci *sdhci;
2182fc88f92SAndrew Jeffery 	struct device *dev;
2192fc88f92SAndrew Jeffery 
220bac53336SJisheng Zhang 	dev = mmc_dev(host->mmc);
2212fc88f92SAndrew Jeffery 	sdhci = sdhci_pltfm_priv(sdhci_priv(host));
2222fc88f92SAndrew Jeffery 
2232fc88f92SAndrew Jeffery 	if (!sdhci->phase_desc)
2242fc88f92SAndrew Jeffery 		return;
2252fc88f92SAndrew Jeffery 
2262fc88f92SAndrew Jeffery 	params = &sdhci->phase_map.phase[host->timing];
2272fc88f92SAndrew Jeffery 	aspeed_sdhci_phases_to_taps(dev, rate, params, taps);
2282fc88f92SAndrew Jeffery 	aspeed_sdc_set_phase_taps(sdhci->parent, sdhci->phase_desc, taps);
2292fc88f92SAndrew Jeffery 	dev_dbg(dev,
2302fc88f92SAndrew Jeffery 		"Using taps [%d, %d] for [%d, %d] degrees of phase correction at %luHz (%d)\n",
2312fc88f92SAndrew Jeffery 		taps->in & ASPEED_SDHCI_NR_TAPS,
2322fc88f92SAndrew Jeffery 		taps->out & ASPEED_SDHCI_NR_TAPS,
2332fc88f92SAndrew Jeffery 		params->in_deg, params->out_deg, rate, host->timing);
2342fc88f92SAndrew Jeffery }
2352fc88f92SAndrew Jeffery 
aspeed_sdhci_set_clock(struct sdhci_host * host,unsigned int clock)236bb7b8ec6SAndrew Jeffery static void aspeed_sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
237bb7b8ec6SAndrew Jeffery {
2380a0e8d75SAndrew Jeffery 	struct sdhci_pltfm_host *pltfm_host;
2392fc88f92SAndrew Jeffery 	unsigned long parent, bus;
2400c53dc32SAndrew Jeffery 	struct aspeed_sdhci *sdhci;
241bb7b8ec6SAndrew Jeffery 	int div;
242bb7b8ec6SAndrew Jeffery 	u16 clk;
243bb7b8ec6SAndrew Jeffery 
2440a0e8d75SAndrew Jeffery 	pltfm_host = sdhci_priv(host);
2450c53dc32SAndrew Jeffery 	sdhci = sdhci_pltfm_priv(pltfm_host);
2460c53dc32SAndrew Jeffery 
2470a0e8d75SAndrew Jeffery 	parent = clk_get_rate(pltfm_host->clk);
2480a0e8d75SAndrew Jeffery 
249bb7b8ec6SAndrew Jeffery 	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
250bb7b8ec6SAndrew Jeffery 
251bb7b8ec6SAndrew Jeffery 	if (clock == 0)
252bf290432SAndrew Jeffery 		return;
253bb7b8ec6SAndrew Jeffery 
2540a0e8d75SAndrew Jeffery 	if (WARN_ON(clock > host->max_clk))
2550a0e8d75SAndrew Jeffery 		clock = host->max_clk;
2560a0e8d75SAndrew Jeffery 
2570c53dc32SAndrew Jeffery 	/*
2580c53dc32SAndrew Jeffery 	 * Regarding the AST2600:
2590c53dc32SAndrew Jeffery 	 *
2600c53dc32SAndrew Jeffery 	 * If (EMMC12C[7:6], EMMC12C[15:8] == 0) then
2610c53dc32SAndrew Jeffery 	 *   period of SDCLK = period of SDMCLK.
2620c53dc32SAndrew Jeffery 	 *
2630c53dc32SAndrew Jeffery 	 * If (EMMC12C[7:6], EMMC12C[15:8] != 0) then
2640c53dc32SAndrew Jeffery 	 *   period of SDCLK = period of SDMCLK * 2 * (EMMC12C[7:6], EMMC[15:8])
2650c53dc32SAndrew Jeffery 	 *
2660c53dc32SAndrew Jeffery 	 * If you keep EMMC12C[7:6] = 0 and EMMC12C[15:8] as one-hot,
2670c53dc32SAndrew Jeffery 	 * 0x1/0x2/0x4/etc, you will find it is compatible to AST2400 or AST2500
2680c53dc32SAndrew Jeffery 	 *
2690c53dc32SAndrew Jeffery 	 * Keep the one-hot behaviour for backwards compatibility except for
2700c53dc32SAndrew Jeffery 	 * supporting the value 0 in (EMMC12C[7:6], EMMC12C[15:8]), and capture
2710c53dc32SAndrew Jeffery 	 * the 0-value capability in clk_div_start.
2720c53dc32SAndrew Jeffery 	 */
2730c53dc32SAndrew Jeffery 	for (div = sdhci->pdata->clk_div_start; div < 256; div *= 2) {
2742fc88f92SAndrew Jeffery 		bus = parent / div;
2752fc88f92SAndrew Jeffery 		if (bus <= clock)
276bb7b8ec6SAndrew Jeffery 			break;
277bb7b8ec6SAndrew Jeffery 	}
2782fc88f92SAndrew Jeffery 
279bb7b8ec6SAndrew Jeffery 	div >>= 1;
280bb7b8ec6SAndrew Jeffery 
281bb7b8ec6SAndrew Jeffery 	clk = div << SDHCI_DIVIDER_SHIFT;
282bb7b8ec6SAndrew Jeffery 
2832fc88f92SAndrew Jeffery 	aspeed_sdhci_configure_phase(host, bus);
2842fc88f92SAndrew Jeffery 
285bb7b8ec6SAndrew Jeffery 	sdhci_enable_clk(host, clk);
286bb7b8ec6SAndrew Jeffery }
287bb7b8ec6SAndrew Jeffery 
aspeed_sdhci_get_max_clock(struct sdhci_host * host)2880a0e8d75SAndrew Jeffery static unsigned int aspeed_sdhci_get_max_clock(struct sdhci_host *host)
2890a0e8d75SAndrew Jeffery {
2900a0e8d75SAndrew Jeffery 	if (host->mmc->f_max)
2910a0e8d75SAndrew Jeffery 		return host->mmc->f_max;
2920a0e8d75SAndrew Jeffery 
2930a0e8d75SAndrew Jeffery 	return sdhci_pltfm_clk_get_max_clock(host);
2940a0e8d75SAndrew Jeffery }
2950a0e8d75SAndrew Jeffery 
aspeed_sdhci_set_bus_width(struct sdhci_host * host,int width)296bb7b8ec6SAndrew Jeffery static void aspeed_sdhci_set_bus_width(struct sdhci_host *host, int width)
297bb7b8ec6SAndrew Jeffery {
298bb7b8ec6SAndrew Jeffery 	struct sdhci_pltfm_host *pltfm_priv;
299bb7b8ec6SAndrew Jeffery 	struct aspeed_sdhci *aspeed_sdhci;
300bb7b8ec6SAndrew Jeffery 	struct aspeed_sdc *aspeed_sdc;
301bb7b8ec6SAndrew Jeffery 	u8 ctrl;
302bb7b8ec6SAndrew Jeffery 
303bb7b8ec6SAndrew Jeffery 	pltfm_priv = sdhci_priv(host);
304bb7b8ec6SAndrew Jeffery 	aspeed_sdhci = sdhci_pltfm_priv(pltfm_priv);
305bb7b8ec6SAndrew Jeffery 	aspeed_sdc = aspeed_sdhci->parent;
306bb7b8ec6SAndrew Jeffery 
307bb7b8ec6SAndrew Jeffery 	/* Set/clear 8-bit mode */
308bb7b8ec6SAndrew Jeffery 	aspeed_sdc_configure_8bit_mode(aspeed_sdc, aspeed_sdhci,
309bb7b8ec6SAndrew Jeffery 				       width == MMC_BUS_WIDTH_8);
310bb7b8ec6SAndrew Jeffery 
311bb7b8ec6SAndrew Jeffery 	/* Set/clear 1 or 4 bit mode */
312bb7b8ec6SAndrew Jeffery 	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
313bb7b8ec6SAndrew Jeffery 	if (width == MMC_BUS_WIDTH_4)
314bb7b8ec6SAndrew Jeffery 		ctrl |= SDHCI_CTRL_4BITBUS;
315bb7b8ec6SAndrew Jeffery 	else
316bb7b8ec6SAndrew Jeffery 		ctrl &= ~SDHCI_CTRL_4BITBUS;
317bb7b8ec6SAndrew Jeffery 	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
318bb7b8ec6SAndrew Jeffery }
319bb7b8ec6SAndrew Jeffery 
aspeed_sdhci_readl(struct sdhci_host * host,int reg)32076216850SIvan Mikhaylov static u32 aspeed_sdhci_readl(struct sdhci_host *host, int reg)
32176216850SIvan Mikhaylov {
32276216850SIvan Mikhaylov 	u32 val = readl(host->ioaddr + reg);
32376216850SIvan Mikhaylov 
32476216850SIvan Mikhaylov 	if (unlikely(reg == SDHCI_PRESENT_STATE) &&
32576216850SIvan Mikhaylov 	    (host->mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH))
32676216850SIvan Mikhaylov 		val ^= SDHCI_CARD_PRESENT;
32776216850SIvan Mikhaylov 
32876216850SIvan Mikhaylov 	return val;
32976216850SIvan Mikhaylov }
33076216850SIvan Mikhaylov 
331bb7b8ec6SAndrew Jeffery static const struct sdhci_ops aspeed_sdhci_ops = {
33276216850SIvan Mikhaylov 	.read_l = aspeed_sdhci_readl,
333bb7b8ec6SAndrew Jeffery 	.set_clock = aspeed_sdhci_set_clock,
3340a0e8d75SAndrew Jeffery 	.get_max_clock = aspeed_sdhci_get_max_clock,
335bb7b8ec6SAndrew Jeffery 	.set_bus_width = aspeed_sdhci_set_bus_width,
336bb7b8ec6SAndrew Jeffery 	.get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
337bb7b8ec6SAndrew Jeffery 	.reset = sdhci_reset,
338bb7b8ec6SAndrew Jeffery 	.set_uhs_signaling = sdhci_set_uhs_signaling,
339bb7b8ec6SAndrew Jeffery };
340bb7b8ec6SAndrew Jeffery 
341bb7b8ec6SAndrew Jeffery static const struct sdhci_pltfm_data aspeed_sdhci_pdata = {
342bb7b8ec6SAndrew Jeffery 	.ops = &aspeed_sdhci_ops,
343bb7b8ec6SAndrew Jeffery 	.quirks = SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
344bb7b8ec6SAndrew Jeffery };
345bb7b8ec6SAndrew Jeffery 
aspeed_sdhci_calculate_slot(struct aspeed_sdhci * dev,struct resource * res)346bb7b8ec6SAndrew Jeffery static inline int aspeed_sdhci_calculate_slot(struct aspeed_sdhci *dev,
347bb7b8ec6SAndrew Jeffery 					      struct resource *res)
348bb7b8ec6SAndrew Jeffery {
349bb7b8ec6SAndrew Jeffery 	resource_size_t delta;
350bb7b8ec6SAndrew Jeffery 
351bb7b8ec6SAndrew Jeffery 	if (!res || resource_type(res) != IORESOURCE_MEM)
352bb7b8ec6SAndrew Jeffery 		return -EINVAL;
353bb7b8ec6SAndrew Jeffery 
354bb7b8ec6SAndrew Jeffery 	if (res->start < dev->parent->res->start)
355bb7b8ec6SAndrew Jeffery 		return -EINVAL;
356bb7b8ec6SAndrew Jeffery 
357bb7b8ec6SAndrew Jeffery 	delta = res->start - dev->parent->res->start;
358bb7b8ec6SAndrew Jeffery 	if (delta & (0x100 - 1))
359bb7b8ec6SAndrew Jeffery 		return -EINVAL;
360bb7b8ec6SAndrew Jeffery 
361bb7b8ec6SAndrew Jeffery 	return (delta / 0x100) - 1;
362bb7b8ec6SAndrew Jeffery }
363bb7b8ec6SAndrew Jeffery 
aspeed_sdhci_probe(struct platform_device * pdev)364bb7b8ec6SAndrew Jeffery static int aspeed_sdhci_probe(struct platform_device *pdev)
365bb7b8ec6SAndrew Jeffery {
3662fc88f92SAndrew Jeffery 	const struct aspeed_sdhci_pdata *aspeed_pdata;
367dd646d98SSteven Lee 	struct device_node *np = pdev->dev.of_node;
368bb7b8ec6SAndrew Jeffery 	struct sdhci_pltfm_host *pltfm_host;
369bb7b8ec6SAndrew Jeffery 	struct aspeed_sdhci *dev;
370bb7b8ec6SAndrew Jeffery 	struct sdhci_host *host;
371bb7b8ec6SAndrew Jeffery 	struct resource *res;
372bb7b8ec6SAndrew Jeffery 	int slot;
373bb7b8ec6SAndrew Jeffery 	int ret;
374bb7b8ec6SAndrew Jeffery 
3752fc88f92SAndrew Jeffery 	aspeed_pdata = of_device_get_match_data(&pdev->dev);
3760c53dc32SAndrew Jeffery 	if (!aspeed_pdata) {
3770c53dc32SAndrew Jeffery 		dev_err(&pdev->dev, "Missing platform configuration data\n");
3780c53dc32SAndrew Jeffery 		return -EINVAL;
3790c53dc32SAndrew Jeffery 	}
3802fc88f92SAndrew Jeffery 
381bb7b8ec6SAndrew Jeffery 	host = sdhci_pltfm_init(pdev, &aspeed_sdhci_pdata, sizeof(*dev));
382bb7b8ec6SAndrew Jeffery 	if (IS_ERR(host))
383bb7b8ec6SAndrew Jeffery 		return PTR_ERR(host);
384bb7b8ec6SAndrew Jeffery 
385bb7b8ec6SAndrew Jeffery 	pltfm_host = sdhci_priv(host);
386bb7b8ec6SAndrew Jeffery 	dev = sdhci_pltfm_priv(pltfm_host);
3872fc88f92SAndrew Jeffery 	dev->pdata = aspeed_pdata;
388bb7b8ec6SAndrew Jeffery 	dev->parent = dev_get_drvdata(pdev->dev.parent);
389bb7b8ec6SAndrew Jeffery 
390bb7b8ec6SAndrew Jeffery 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
391bb7b8ec6SAndrew Jeffery 	slot = aspeed_sdhci_calculate_slot(dev, res);
392bb7b8ec6SAndrew Jeffery 
393bb7b8ec6SAndrew Jeffery 	if (slot < 0)
394bb7b8ec6SAndrew Jeffery 		return slot;
395bb7b8ec6SAndrew Jeffery 	else if (slot >= 2)
396bb7b8ec6SAndrew Jeffery 		return -EINVAL;
397bb7b8ec6SAndrew Jeffery 
3980c53dc32SAndrew Jeffery 	if (slot < dev->pdata->nr_phase_descs) {
3992fc88f92SAndrew Jeffery 		dev->phase_desc = &dev->pdata->phase_desc[slot];
4002fc88f92SAndrew Jeffery 	} else {
4012fc88f92SAndrew Jeffery 		dev_info(&pdev->dev,
4022fc88f92SAndrew Jeffery 			 "Phase control not supported for slot %d\n", slot);
4032fc88f92SAndrew Jeffery 		dev->phase_desc = NULL;
4042fc88f92SAndrew Jeffery 	}
4052fc88f92SAndrew Jeffery 
4062fc88f92SAndrew Jeffery 	dev->width_mask = !slot ? ASPEED_SDC_S0_MMC8 : ASPEED_SDC_S1_MMC8;
4072fc88f92SAndrew Jeffery 
4082fc88f92SAndrew Jeffery 	dev_info(&pdev->dev, "Configured for slot %d\n", slot);
409bb7b8ec6SAndrew Jeffery 
410bb7b8ec6SAndrew Jeffery 	sdhci_get_of_property(pdev);
411bb7b8ec6SAndrew Jeffery 
412dd646d98SSteven Lee 	if (of_property_read_bool(np, "mmc-hs200-1_8v") ||
413dd646d98SSteven Lee 	    of_property_read_bool(np, "sd-uhs-sdr104")) {
414dd646d98SSteven Lee 		aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP1_1_8V,
415dd646d98SSteven Lee 					       true, slot);
416dd646d98SSteven Lee 	}
417dd646d98SSteven Lee 
418dd646d98SSteven Lee 	if (of_property_read_bool(np, "sd-uhs-sdr104")) {
419dd646d98SSteven Lee 		aspeed_sdc_set_slot_capability(host, dev->parent, ASPEED_SDC_CAP2_SDR104,
420dd646d98SSteven Lee 					       true, slot);
421dd646d98SSteven Lee 	}
422dd646d98SSteven Lee 
423bb7b8ec6SAndrew Jeffery 	pltfm_host->clk = devm_clk_get(&pdev->dev, NULL);
424bb7b8ec6SAndrew Jeffery 	if (IS_ERR(pltfm_host->clk))
425bb7b8ec6SAndrew Jeffery 		return PTR_ERR(pltfm_host->clk);
426bb7b8ec6SAndrew Jeffery 
427bb7b8ec6SAndrew Jeffery 	ret = clk_prepare_enable(pltfm_host->clk);
428bb7b8ec6SAndrew Jeffery 	if (ret) {
429bb7b8ec6SAndrew Jeffery 		dev_err(&pdev->dev, "Unable to enable SDIO clock\n");
430bb7b8ec6SAndrew Jeffery 		goto err_pltfm_free;
431bb7b8ec6SAndrew Jeffery 	}
432bb7b8ec6SAndrew Jeffery 
433bb7b8ec6SAndrew Jeffery 	ret = mmc_of_parse(host->mmc);
434bb7b8ec6SAndrew Jeffery 	if (ret)
435bb7b8ec6SAndrew Jeffery 		goto err_sdhci_add;
436bb7b8ec6SAndrew Jeffery 
4372fc88f92SAndrew Jeffery 	if (dev->phase_desc)
4382fc88f92SAndrew Jeffery 		mmc_of_parse_clk_phase(host->mmc, &dev->phase_map);
4392fc88f92SAndrew Jeffery 
440bb7b8ec6SAndrew Jeffery 	ret = sdhci_add_host(host);
441bb7b8ec6SAndrew Jeffery 	if (ret)
442bb7b8ec6SAndrew Jeffery 		goto err_sdhci_add;
443bb7b8ec6SAndrew Jeffery 
444bb7b8ec6SAndrew Jeffery 	return 0;
445bb7b8ec6SAndrew Jeffery 
446bb7b8ec6SAndrew Jeffery err_sdhci_add:
447bb7b8ec6SAndrew Jeffery 	clk_disable_unprepare(pltfm_host->clk);
448bb7b8ec6SAndrew Jeffery err_pltfm_free:
449bb7b8ec6SAndrew Jeffery 	sdhci_pltfm_free(pdev);
450bb7b8ec6SAndrew Jeffery 	return ret;
451bb7b8ec6SAndrew Jeffery }
452bb7b8ec6SAndrew Jeffery 
aspeed_sdhci_remove(struct platform_device * pdev)453*a29e8b51SYangtao Li static void aspeed_sdhci_remove(struct platform_device *pdev)
454bb7b8ec6SAndrew Jeffery {
455bb7b8ec6SAndrew Jeffery 	struct sdhci_pltfm_host *pltfm_host;
456bb7b8ec6SAndrew Jeffery 	struct sdhci_host *host;
457bb7b8ec6SAndrew Jeffery 
458bb7b8ec6SAndrew Jeffery 	host = platform_get_drvdata(pdev);
459bb7b8ec6SAndrew Jeffery 	pltfm_host = sdhci_priv(host);
460bb7b8ec6SAndrew Jeffery 
461f67cd7f6SYangtao Li 	sdhci_remove_host(host, 0);
462bb7b8ec6SAndrew Jeffery 
463bb7b8ec6SAndrew Jeffery 	clk_disable_unprepare(pltfm_host->clk);
464bb7b8ec6SAndrew Jeffery 
465bb7b8ec6SAndrew Jeffery 	sdhci_pltfm_free(pdev);
466bb7b8ec6SAndrew Jeffery }
467bb7b8ec6SAndrew Jeffery 
4680c53dc32SAndrew Jeffery static const struct aspeed_sdhci_pdata ast2400_sdhci_pdata = {
4690c53dc32SAndrew Jeffery 	.clk_div_start = 2,
4700c53dc32SAndrew Jeffery };
4710c53dc32SAndrew Jeffery 
4722fc88f92SAndrew Jeffery static const struct aspeed_sdhci_phase_desc ast2600_sdhci_phase[] = {
4732fc88f92SAndrew Jeffery 	/* SDHCI/Slot 0 */
4742fc88f92SAndrew Jeffery 	[0] = {
4752fc88f92SAndrew Jeffery 		.in = {
4762fc88f92SAndrew Jeffery 			.tap_mask = ASPEED_SDC_S0_PHASE_IN,
4772fc88f92SAndrew Jeffery 			.enable_mask = ASPEED_SDC_S0_PHASE_IN_EN,
4782fc88f92SAndrew Jeffery 			.enable_value = 1,
4792fc88f92SAndrew Jeffery 		},
4802fc88f92SAndrew Jeffery 		.out = {
4812fc88f92SAndrew Jeffery 			.tap_mask = ASPEED_SDC_S0_PHASE_OUT,
4822fc88f92SAndrew Jeffery 			.enable_mask = ASPEED_SDC_S0_PHASE_OUT_EN,
4832fc88f92SAndrew Jeffery 			.enable_value = 3,
4842fc88f92SAndrew Jeffery 		},
4852fc88f92SAndrew Jeffery 	},
4862fc88f92SAndrew Jeffery 	/* SDHCI/Slot 1 */
4872fc88f92SAndrew Jeffery 	[1] = {
4882fc88f92SAndrew Jeffery 		.in = {
4892fc88f92SAndrew Jeffery 			.tap_mask = ASPEED_SDC_S1_PHASE_IN,
4902fc88f92SAndrew Jeffery 			.enable_mask = ASPEED_SDC_S1_PHASE_IN_EN,
4912fc88f92SAndrew Jeffery 			.enable_value = 1,
4922fc88f92SAndrew Jeffery 		},
4932fc88f92SAndrew Jeffery 		.out = {
4942fc88f92SAndrew Jeffery 			.tap_mask = ASPEED_SDC_S1_PHASE_OUT,
4952fc88f92SAndrew Jeffery 			.enable_mask = ASPEED_SDC_S1_PHASE_OUT_EN,
4962fc88f92SAndrew Jeffery 			.enable_value = 3,
4972fc88f92SAndrew Jeffery 		},
4982fc88f92SAndrew Jeffery 	},
4992fc88f92SAndrew Jeffery };
5002fc88f92SAndrew Jeffery 
5012fc88f92SAndrew Jeffery static const struct aspeed_sdhci_pdata ast2600_sdhci_pdata = {
5020c53dc32SAndrew Jeffery 	.clk_div_start = 1,
5032fc88f92SAndrew Jeffery 	.phase_desc = ast2600_sdhci_phase,
5042fc88f92SAndrew Jeffery 	.nr_phase_descs = ARRAY_SIZE(ast2600_sdhci_phase),
5052fc88f92SAndrew Jeffery };
5062fc88f92SAndrew Jeffery 
507bb7b8ec6SAndrew Jeffery static const struct of_device_id aspeed_sdhci_of_match[] = {
5080c53dc32SAndrew Jeffery 	{ .compatible = "aspeed,ast2400-sdhci", .data = &ast2400_sdhci_pdata, },
5090c53dc32SAndrew Jeffery 	{ .compatible = "aspeed,ast2500-sdhci", .data = &ast2400_sdhci_pdata, },
5102fc88f92SAndrew Jeffery 	{ .compatible = "aspeed,ast2600-sdhci", .data = &ast2600_sdhci_pdata, },
511bb7b8ec6SAndrew Jeffery 	{ }
512bb7b8ec6SAndrew Jeffery };
513bb7b8ec6SAndrew Jeffery 
514bb7b8ec6SAndrew Jeffery static struct platform_driver aspeed_sdhci_driver = {
515bb7b8ec6SAndrew Jeffery 	.driver		= {
516bb7b8ec6SAndrew Jeffery 		.name	= "sdhci-aspeed",
517d86472aeSDouglas Anderson 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
518bb7b8ec6SAndrew Jeffery 		.of_match_table = aspeed_sdhci_of_match,
519bb7b8ec6SAndrew Jeffery 	},
520bb7b8ec6SAndrew Jeffery 	.probe		= aspeed_sdhci_probe,
521*a29e8b51SYangtao Li 	.remove_new	= aspeed_sdhci_remove,
522bb7b8ec6SAndrew Jeffery };
523bb7b8ec6SAndrew Jeffery 
aspeed_sdc_probe(struct platform_device * pdev)524bb7b8ec6SAndrew Jeffery static int aspeed_sdc_probe(struct platform_device *pdev)
525bb7b8ec6SAndrew Jeffery 
526bb7b8ec6SAndrew Jeffery {
527bb7b8ec6SAndrew Jeffery 	struct device_node *parent, *child;
528bb7b8ec6SAndrew Jeffery 	struct aspeed_sdc *sdc;
529bb7b8ec6SAndrew Jeffery 	int ret;
530bb7b8ec6SAndrew Jeffery 
531bb7b8ec6SAndrew Jeffery 	sdc = devm_kzalloc(&pdev->dev, sizeof(*sdc), GFP_KERNEL);
532bb7b8ec6SAndrew Jeffery 	if (!sdc)
533bb7b8ec6SAndrew Jeffery 		return -ENOMEM;
534bb7b8ec6SAndrew Jeffery 
535bb7b8ec6SAndrew Jeffery 	spin_lock_init(&sdc->lock);
536bb7b8ec6SAndrew Jeffery 
537bb7b8ec6SAndrew Jeffery 	sdc->clk = devm_clk_get(&pdev->dev, NULL);
538bb7b8ec6SAndrew Jeffery 	if (IS_ERR(sdc->clk))
539bb7b8ec6SAndrew Jeffery 		return PTR_ERR(sdc->clk);
540bb7b8ec6SAndrew Jeffery 
541bb7b8ec6SAndrew Jeffery 	ret = clk_prepare_enable(sdc->clk);
542bb7b8ec6SAndrew Jeffery 	if (ret) {
543bb7b8ec6SAndrew Jeffery 		dev_err(&pdev->dev, "Unable to enable SDCLK\n");
544bb7b8ec6SAndrew Jeffery 		return ret;
545bb7b8ec6SAndrew Jeffery 	}
546bb7b8ec6SAndrew Jeffery 
547288b7bafSYang Li 	sdc->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &sdc->res);
548bb7b8ec6SAndrew Jeffery 	if (IS_ERR(sdc->regs)) {
549bb7b8ec6SAndrew Jeffery 		ret = PTR_ERR(sdc->regs);
550bb7b8ec6SAndrew Jeffery 		goto err_clk;
551bb7b8ec6SAndrew Jeffery 	}
552bb7b8ec6SAndrew Jeffery 
553bb7b8ec6SAndrew Jeffery 	dev_set_drvdata(&pdev->dev, sdc);
554bb7b8ec6SAndrew Jeffery 
555bb7b8ec6SAndrew Jeffery 	parent = pdev->dev.of_node;
556bb7b8ec6SAndrew Jeffery 	for_each_available_child_of_node(parent, child) {
557bb7b8ec6SAndrew Jeffery 		struct platform_device *cpdev;
558bb7b8ec6SAndrew Jeffery 
559bb7b8ec6SAndrew Jeffery 		cpdev = of_platform_device_create(child, NULL, &pdev->dev);
560f70d9a24SWei Yongjun 		if (!cpdev) {
561bb7b8ec6SAndrew Jeffery 			of_node_put(child);
562f70d9a24SWei Yongjun 			ret = -ENODEV;
563bb7b8ec6SAndrew Jeffery 			goto err_clk;
564bb7b8ec6SAndrew Jeffery 		}
565bb7b8ec6SAndrew Jeffery 	}
566bb7b8ec6SAndrew Jeffery 
567bb7b8ec6SAndrew Jeffery 	return 0;
568bb7b8ec6SAndrew Jeffery 
569bb7b8ec6SAndrew Jeffery err_clk:
570bb7b8ec6SAndrew Jeffery 	clk_disable_unprepare(sdc->clk);
571bb7b8ec6SAndrew Jeffery 	return ret;
572bb7b8ec6SAndrew Jeffery }
573bb7b8ec6SAndrew Jeffery 
aspeed_sdc_remove(struct platform_device * pdev)574*a29e8b51SYangtao Li static void aspeed_sdc_remove(struct platform_device *pdev)
575bb7b8ec6SAndrew Jeffery {
576bb7b8ec6SAndrew Jeffery 	struct aspeed_sdc *sdc = dev_get_drvdata(&pdev->dev);
577bb7b8ec6SAndrew Jeffery 
578bb7b8ec6SAndrew Jeffery 	clk_disable_unprepare(sdc->clk);
579bb7b8ec6SAndrew Jeffery }
580bb7b8ec6SAndrew Jeffery 
581bb7b8ec6SAndrew Jeffery static const struct of_device_id aspeed_sdc_of_match[] = {
582bb7b8ec6SAndrew Jeffery 	{ .compatible = "aspeed,ast2400-sd-controller", },
583bb7b8ec6SAndrew Jeffery 	{ .compatible = "aspeed,ast2500-sd-controller", },
584bb7b8ec6SAndrew Jeffery 	{ .compatible = "aspeed,ast2600-sd-controller", },
585bb7b8ec6SAndrew Jeffery 	{ }
586bb7b8ec6SAndrew Jeffery };
587bb7b8ec6SAndrew Jeffery 
588bb7b8ec6SAndrew Jeffery MODULE_DEVICE_TABLE(of, aspeed_sdc_of_match);
589bb7b8ec6SAndrew Jeffery 
590bb7b8ec6SAndrew Jeffery static struct platform_driver aspeed_sdc_driver = {
591bb7b8ec6SAndrew Jeffery 	.driver		= {
592bb7b8ec6SAndrew Jeffery 		.name	= "sd-controller-aspeed",
593d86472aeSDouglas Anderson 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
594bb7b8ec6SAndrew Jeffery 		.pm	= &sdhci_pltfm_pmops,
595bb7b8ec6SAndrew Jeffery 		.of_match_table = aspeed_sdc_of_match,
596bb7b8ec6SAndrew Jeffery 	},
597bb7b8ec6SAndrew Jeffery 	.probe		= aspeed_sdc_probe,
598*a29e8b51SYangtao Li 	.remove_new	= aspeed_sdc_remove,
599bb7b8ec6SAndrew Jeffery };
600bb7b8ec6SAndrew Jeffery 
6014af307f5SAndrew Jeffery #if defined(CONFIG_MMC_SDHCI_OF_ASPEED_TEST)
6024af307f5SAndrew Jeffery #include "sdhci-of-aspeed-test.c"
6034af307f5SAndrew Jeffery #endif
6044af307f5SAndrew Jeffery 
aspeed_sdc_init(void)605bb7b8ec6SAndrew Jeffery static int __init aspeed_sdc_init(void)
606bb7b8ec6SAndrew Jeffery {
607bb7b8ec6SAndrew Jeffery 	int rc;
608bb7b8ec6SAndrew Jeffery 
609bb7b8ec6SAndrew Jeffery 	rc = platform_driver_register(&aspeed_sdhci_driver);
610bb7b8ec6SAndrew Jeffery 	if (rc < 0)
611bb7b8ec6SAndrew Jeffery 		return rc;
612bb7b8ec6SAndrew Jeffery 
613bb7b8ec6SAndrew Jeffery 	rc = platform_driver_register(&aspeed_sdc_driver);
614bb7b8ec6SAndrew Jeffery 	if (rc < 0)
615bb7b8ec6SAndrew Jeffery 		platform_driver_unregister(&aspeed_sdhci_driver);
616bb7b8ec6SAndrew Jeffery 
617bb7b8ec6SAndrew Jeffery 	return rc;
618bb7b8ec6SAndrew Jeffery }
619bb7b8ec6SAndrew Jeffery module_init(aspeed_sdc_init);
620bb7b8ec6SAndrew Jeffery 
aspeed_sdc_exit(void)621bb7b8ec6SAndrew Jeffery static void __exit aspeed_sdc_exit(void)
622bb7b8ec6SAndrew Jeffery {
623bb7b8ec6SAndrew Jeffery 	platform_driver_unregister(&aspeed_sdc_driver);
624bb7b8ec6SAndrew Jeffery 	platform_driver_unregister(&aspeed_sdhci_driver);
625bb7b8ec6SAndrew Jeffery }
626bb7b8ec6SAndrew Jeffery module_exit(aspeed_sdc_exit);
627bb7b8ec6SAndrew Jeffery 
628bb7b8ec6SAndrew Jeffery MODULE_DESCRIPTION("Driver for the ASPEED SD/SDIO/SDHCI Controllers");
629bb7b8ec6SAndrew Jeffery MODULE_AUTHOR("Ryan Chen <ryan_chen@aspeedtech.com>");
630bb7b8ec6SAndrew Jeffery MODULE_AUTHOR("Andrew Jeffery <andrew@aj.id.au>");
631bb7b8ec6SAndrew Jeffery MODULE_LICENSE("GPL");
632