1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * Freescale eSDHC i.MX controller driver for the platform bus. 4 * 5 * derived from the OF-version. 6 * 7 * Copyright (c) 2010 Pengutronix e.K. 8 * Author: Wolfram Sang <kernel@pengutronix.de> 9 */ 10 11 #include <linux/bitfield.h> 12 #include <linux/io.h> 13 #include <linux/iopoll.h> 14 #include <linux/delay.h> 15 #include <linux/err.h> 16 #include <linux/clk.h> 17 #include <linux/module.h> 18 #include <linux/slab.h> 19 #include <linux/pm_qos.h> 20 #include <linux/mmc/host.h> 21 #include <linux/mmc/mmc.h> 22 #include <linux/mmc/sdio.h> 23 #include <linux/mmc/slot-gpio.h> 24 #include <linux/of.h> 25 #include <linux/of_device.h> 26 #include <linux/pinctrl/consumer.h> 27 #include <linux/platform_data/mmc-esdhc-imx.h> 28 #include <linux/pm_runtime.h> 29 #include "sdhci-pltfm.h" 30 #include "sdhci-esdhc.h" 31 #include "cqhci.h" 32 33 #define ESDHC_SYS_CTRL_DTOCV_MASK 0x0f 34 #define ESDHC_CTRL_D3CD 0x08 35 #define ESDHC_BURST_LEN_EN_INCR (1 << 27) 36 /* VENDOR SPEC register */ 37 #define ESDHC_VENDOR_SPEC 0xc0 38 #define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1) 39 #define ESDHC_VENDOR_SPEC_VSELECT (1 << 1) 40 #define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8) 41 #define ESDHC_DEBUG_SEL_AND_STATUS_REG 0xc2 42 #define ESDHC_DEBUG_SEL_REG 0xc3 43 #define ESDHC_DEBUG_SEL_MASK 0xf 44 #define ESDHC_DEBUG_SEL_CMD_STATE 1 45 #define ESDHC_DEBUG_SEL_DATA_STATE 2 46 #define ESDHC_DEBUG_SEL_TRANS_STATE 3 47 #define ESDHC_DEBUG_SEL_DMA_STATE 4 48 #define ESDHC_DEBUG_SEL_ADMA_STATE 5 49 #define ESDHC_DEBUG_SEL_FIFO_STATE 6 50 #define ESDHC_DEBUG_SEL_ASYNC_FIFO_STATE 7 51 #define ESDHC_WTMK_LVL 0x44 52 #define ESDHC_WTMK_DEFAULT_VAL 0x10401040 53 #define ESDHC_WTMK_LVL_RD_WML_MASK 0x000000FF 54 #define ESDHC_WTMK_LVL_RD_WML_SHIFT 0 55 #define ESDHC_WTMK_LVL_WR_WML_MASK 0x00FF0000 56 #define ESDHC_WTMK_LVL_WR_WML_SHIFT 16 57 #define ESDHC_WTMK_LVL_WML_VAL_DEF 64 58 #define ESDHC_WTMK_LVL_WML_VAL_MAX 128 59 #define ESDHC_MIX_CTRL 0x48 60 #define ESDHC_MIX_CTRL_DDREN (1 << 3) 61 #define ESDHC_MIX_CTRL_AC23EN (1 << 7) 62 #define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22) 63 #define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23) 64 #define ESDHC_MIX_CTRL_AUTO_TUNE_EN (1 << 24) 65 #define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25) 66 #define ESDHC_MIX_CTRL_HS400_EN (1 << 26) 67 #define ESDHC_MIX_CTRL_HS400_ES_EN (1 << 27) 68 /* Bits 3 and 6 are not SDHCI standard definitions */ 69 #define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7 70 /* Tuning bits */ 71 #define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000 72 73 /* dll control register */ 74 #define ESDHC_DLL_CTRL 0x60 75 #define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9 76 #define ESDHC_DLL_OVERRIDE_EN_SHIFT 8 77 78 /* tune control register */ 79 #define ESDHC_TUNE_CTRL_STATUS 0x68 80 #define ESDHC_TUNE_CTRL_STEP 1 81 #define ESDHC_TUNE_CTRL_MIN 0 82 #define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1) 83 84 /* strobe dll register */ 85 #define ESDHC_STROBE_DLL_CTRL 0x70 86 #define ESDHC_STROBE_DLL_CTRL_ENABLE (1 << 0) 87 #define ESDHC_STROBE_DLL_CTRL_RESET (1 << 1) 88 #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT 0x7 89 #define ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT 3 90 #define ESDHC_STROBE_DLL_CTRL_SLV_UPDATE_INT_DEFAULT (4 << 20) 91 92 #define ESDHC_STROBE_DLL_STATUS 0x74 93 #define ESDHC_STROBE_DLL_STS_REF_LOCK (1 << 1) 94 #define ESDHC_STROBE_DLL_STS_SLV_LOCK 0x1 95 96 #define ESDHC_VEND_SPEC2 0xc8 97 #define ESDHC_VEND_SPEC2_EN_BUSY_IRQ (1 << 8) 98 99 #define ESDHC_TUNING_CTRL 0xcc 100 #define ESDHC_STD_TUNING_EN (1 << 24) 101 /* NOTE: the minimum valid tuning start tap for mx6sl is 1 */ 102 #define ESDHC_TUNING_START_TAP_DEFAULT 0x1 103 #define ESDHC_TUNING_START_TAP_MASK 0x7f 104 #define ESDHC_TUNING_CMD_CRC_CHECK_DISABLE (1 << 7) 105 #define ESDHC_TUNING_STEP_MASK 0x00070000 106 #define ESDHC_TUNING_STEP_SHIFT 16 107 108 /* pinctrl state */ 109 #define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz" 110 #define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz" 111 112 /* 113 * Our interpretation of the SDHCI_HOST_CONTROL register 114 */ 115 #define ESDHC_CTRL_4BITBUS (0x1 << 1) 116 #define ESDHC_CTRL_8BITBUS (0x2 << 1) 117 #define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1) 118 119 /* 120 * There is an INT DMA ERR mismatch between eSDHC and STD SDHC SPEC: 121 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design, 122 * but bit28 is used as the INT DMA ERR in fsl eSDHC design. 123 * Define this macro DMA error INT for fsl eSDHC 124 */ 125 #define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28) 126 127 /* the address offset of CQHCI */ 128 #define ESDHC_CQHCI_ADDR_OFFSET 0x100 129 130 /* 131 * The CMDTYPE of the CMD register (offset 0xE) should be set to 132 * "11" when the STOP CMD12 is issued on imx53 to abort one 133 * open ended multi-blk IO. Otherwise the TC INT wouldn't 134 * be generated. 135 * In exact block transfer, the controller doesn't complete the 136 * operations automatically as required at the end of the 137 * transfer and remains on hold if the abort command is not sent. 138 * As a result, the TC flag is not asserted and SW received timeout 139 * exception. Bit1 of Vendor Spec register is used to fix it. 140 */ 141 #define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1) 142 /* 143 * The flag tells that the ESDHC controller is an USDHC block that is 144 * integrated on the i.MX6 series. 145 */ 146 #define ESDHC_FLAG_USDHC BIT(3) 147 /* The IP supports manual tuning process */ 148 #define ESDHC_FLAG_MAN_TUNING BIT(4) 149 /* The IP supports standard tuning process */ 150 #define ESDHC_FLAG_STD_TUNING BIT(5) 151 /* The IP has SDHCI_CAPABILITIES_1 register */ 152 #define ESDHC_FLAG_HAVE_CAP1 BIT(6) 153 /* 154 * The IP has erratum ERR004536 155 * uSDHC: ADMA Length Mismatch Error occurs if the AHB read access is slow, 156 * when reading data from the card 157 * This flag is also set for i.MX25 and i.MX35 in order to get 158 * SDHCI_QUIRK_BROKEN_ADMA, but for different reasons (ADMA capability bits). 159 */ 160 #define ESDHC_FLAG_ERR004536 BIT(7) 161 /* The IP supports HS200 mode */ 162 #define ESDHC_FLAG_HS200 BIT(8) 163 /* The IP supports HS400 mode */ 164 #define ESDHC_FLAG_HS400 BIT(9) 165 /* 166 * The IP has errata ERR010450 167 * uSDHC: Due to the I/O timing limit, for SDR mode, SD card clock can't 168 * exceed 150MHz, for DDR mode, SD card clock can't exceed 45MHz. 169 */ 170 #define ESDHC_FLAG_ERR010450 BIT(10) 171 /* The IP supports HS400ES mode */ 172 #define ESDHC_FLAG_HS400_ES BIT(11) 173 /* The IP has Host Controller Interface for Command Queuing */ 174 #define ESDHC_FLAG_CQHCI BIT(12) 175 /* need request pmqos during low power */ 176 #define ESDHC_FLAG_PMQOS BIT(13) 177 /* The IP state got lost in low power mode */ 178 #define ESDHC_FLAG_STATE_LOST_IN_LPMODE BIT(14) 179 /* The IP lost clock rate in PM_RUNTIME */ 180 #define ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME BIT(15) 181 /* 182 * The IP do not support the ACMD23 feature completely when use ADMA mode. 183 * In ADMA mode, it only use the 16 bit block count of the register 0x4 184 * (BLOCK_ATT) as the CMD23's argument for ACMD23 mode, which means it will 185 * ignore the upper 16 bit of the CMD23's argument. This will block the reliable 186 * write operation in RPMB, because RPMB reliable write need to set the bit31 187 * of the CMD23's argument. 188 * imx6qpdl/imx6sx/imx6sl/imx7d has this limitation only for ADMA mode, SDMA 189 * do not has this limitation. so when these SoC use ADMA mode, it need to 190 * disable the ACMD23 feature. 191 */ 192 #define ESDHC_FLAG_BROKEN_AUTO_CMD23 BIT(16) 193 194 struct esdhc_soc_data { 195 u32 flags; 196 }; 197 198 static const struct esdhc_soc_data esdhc_imx25_data = { 199 .flags = ESDHC_FLAG_ERR004536, 200 }; 201 202 static const struct esdhc_soc_data esdhc_imx35_data = { 203 .flags = ESDHC_FLAG_ERR004536, 204 }; 205 206 static const struct esdhc_soc_data esdhc_imx51_data = { 207 .flags = 0, 208 }; 209 210 static const struct esdhc_soc_data esdhc_imx53_data = { 211 .flags = ESDHC_FLAG_MULTIBLK_NO_INT, 212 }; 213 214 static const struct esdhc_soc_data usdhc_imx6q_data = { 215 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING 216 | ESDHC_FLAG_BROKEN_AUTO_CMD23, 217 }; 218 219 static const struct esdhc_soc_data usdhc_imx6sl_data = { 220 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 221 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_ERR004536 222 | ESDHC_FLAG_HS200 223 | ESDHC_FLAG_BROKEN_AUTO_CMD23, 224 }; 225 226 static const struct esdhc_soc_data usdhc_imx6sll_data = { 227 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 228 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 229 | ESDHC_FLAG_HS400 230 | ESDHC_FLAG_STATE_LOST_IN_LPMODE, 231 }; 232 233 static const struct esdhc_soc_data usdhc_imx6sx_data = { 234 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 235 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 236 | ESDHC_FLAG_STATE_LOST_IN_LPMODE 237 | ESDHC_FLAG_BROKEN_AUTO_CMD23, 238 }; 239 240 static const struct esdhc_soc_data usdhc_imx6ull_data = { 241 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 242 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 243 | ESDHC_FLAG_ERR010450 244 | ESDHC_FLAG_STATE_LOST_IN_LPMODE, 245 }; 246 247 static const struct esdhc_soc_data usdhc_imx7d_data = { 248 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 249 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 250 | ESDHC_FLAG_HS400 251 | ESDHC_FLAG_STATE_LOST_IN_LPMODE 252 | ESDHC_FLAG_BROKEN_AUTO_CMD23, 253 }; 254 255 static struct esdhc_soc_data usdhc_imx7ulp_data = { 256 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 257 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 258 | ESDHC_FLAG_PMQOS | ESDHC_FLAG_HS400 259 | ESDHC_FLAG_STATE_LOST_IN_LPMODE, 260 }; 261 262 static struct esdhc_soc_data usdhc_imx8qxp_data = { 263 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 264 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 265 | ESDHC_FLAG_HS400 | ESDHC_FLAG_HS400_ES 266 | ESDHC_FLAG_CQHCI 267 | ESDHC_FLAG_STATE_LOST_IN_LPMODE 268 | ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME, 269 }; 270 271 static struct esdhc_soc_data usdhc_imx8mm_data = { 272 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING 273 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 274 | ESDHC_FLAG_HS400 | ESDHC_FLAG_HS400_ES 275 | ESDHC_FLAG_CQHCI 276 | ESDHC_FLAG_STATE_LOST_IN_LPMODE, 277 }; 278 279 struct pltfm_imx_data { 280 u32 scratchpad; 281 struct pinctrl *pinctrl; 282 struct pinctrl_state *pins_100mhz; 283 struct pinctrl_state *pins_200mhz; 284 const struct esdhc_soc_data *socdata; 285 struct esdhc_platform_data boarddata; 286 struct clk *clk_ipg; 287 struct clk *clk_ahb; 288 struct clk *clk_per; 289 unsigned int actual_clock; 290 enum { 291 NO_CMD_PENDING, /* no multiblock command pending */ 292 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */ 293 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */ 294 } multiblock_status; 295 u32 is_ddr; 296 struct pm_qos_request pm_qos_req; 297 }; 298 299 static const struct of_device_id imx_esdhc_dt_ids[] = { 300 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, }, 301 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, }, 302 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, }, 303 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, }, 304 { .compatible = "fsl,imx6sx-usdhc", .data = &usdhc_imx6sx_data, }, 305 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, }, 306 { .compatible = "fsl,imx6sll-usdhc", .data = &usdhc_imx6sll_data, }, 307 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, }, 308 { .compatible = "fsl,imx6ull-usdhc", .data = &usdhc_imx6ull_data, }, 309 { .compatible = "fsl,imx7d-usdhc", .data = &usdhc_imx7d_data, }, 310 { .compatible = "fsl,imx7ulp-usdhc", .data = &usdhc_imx7ulp_data, }, 311 { .compatible = "fsl,imx8qxp-usdhc", .data = &usdhc_imx8qxp_data, }, 312 { .compatible = "fsl,imx8mm-usdhc", .data = &usdhc_imx8mm_data, }, 313 { /* sentinel */ } 314 }; 315 MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids); 316 317 static inline int is_imx25_esdhc(struct pltfm_imx_data *data) 318 { 319 return data->socdata == &esdhc_imx25_data; 320 } 321 322 static inline int is_imx53_esdhc(struct pltfm_imx_data *data) 323 { 324 return data->socdata == &esdhc_imx53_data; 325 } 326 327 static inline int is_imx6q_usdhc(struct pltfm_imx_data *data) 328 { 329 return data->socdata == &usdhc_imx6q_data; 330 } 331 332 static inline int esdhc_is_usdhc(struct pltfm_imx_data *data) 333 { 334 return !!(data->socdata->flags & ESDHC_FLAG_USDHC); 335 } 336 337 static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg) 338 { 339 void __iomem *base = host->ioaddr + (reg & ~0x3); 340 u32 shift = (reg & 0x3) * 8; 341 342 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base); 343 } 344 345 #define DRIVER_NAME "sdhci-esdhc-imx" 346 #define ESDHC_IMX_DUMP(f, x...) \ 347 pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x) 348 static void esdhc_dump_debug_regs(struct sdhci_host *host) 349 { 350 int i; 351 char *debug_status[7] = { 352 "cmd debug status", 353 "data debug status", 354 "trans debug status", 355 "dma debug status", 356 "adma debug status", 357 "fifo debug status", 358 "async fifo debug status" 359 }; 360 361 ESDHC_IMX_DUMP("========= ESDHC IMX DEBUG STATUS DUMP =========\n"); 362 for (i = 0; i < 7; i++) { 363 esdhc_clrset_le(host, ESDHC_DEBUG_SEL_MASK, 364 ESDHC_DEBUG_SEL_CMD_STATE + i, ESDHC_DEBUG_SEL_REG); 365 ESDHC_IMX_DUMP("%s: 0x%04x\n", debug_status[i], 366 readw(host->ioaddr + ESDHC_DEBUG_SEL_AND_STATUS_REG)); 367 } 368 369 esdhc_clrset_le(host, ESDHC_DEBUG_SEL_MASK, 0, ESDHC_DEBUG_SEL_REG); 370 371 } 372 373 static inline void esdhc_wait_for_card_clock_gate_off(struct sdhci_host *host) 374 { 375 u32 present_state; 376 int ret; 377 378 ret = readl_poll_timeout(host->ioaddr + ESDHC_PRSSTAT, present_state, 379 (present_state & ESDHC_CLOCK_GATE_OFF), 2, 100); 380 if (ret == -ETIMEDOUT) 381 dev_warn(mmc_dev(host->mmc), "%s: card clock still not gate off in 100us!.\n", __func__); 382 } 383 384 static u32 esdhc_readl_le(struct sdhci_host *host, int reg) 385 { 386 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 387 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 388 u32 val = readl(host->ioaddr + reg); 389 390 if (unlikely(reg == SDHCI_PRESENT_STATE)) { 391 u32 fsl_prss = val; 392 /* save the least 20 bits */ 393 val = fsl_prss & 0x000FFFFF; 394 /* move dat[0-3] bits */ 395 val |= (fsl_prss & 0x0F000000) >> 4; 396 /* move cmd line bit */ 397 val |= (fsl_prss & 0x00800000) << 1; 398 } 399 400 if (unlikely(reg == SDHCI_CAPABILITIES)) { 401 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */ 402 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1) 403 val &= 0xffff0000; 404 405 /* In FSL esdhc IC module, only bit20 is used to indicate the 406 * ADMA2 capability of esdhc, but this bit is messed up on 407 * some SOCs (e.g. on MX25, MX35 this bit is set, but they 408 * don't actually support ADMA2). So set the BROKEN_ADMA 409 * quirk on MX25/35 platforms. 410 */ 411 412 if (val & SDHCI_CAN_DO_ADMA1) { 413 val &= ~SDHCI_CAN_DO_ADMA1; 414 val |= SDHCI_CAN_DO_ADMA2; 415 } 416 } 417 418 if (unlikely(reg == SDHCI_CAPABILITIES_1)) { 419 if (esdhc_is_usdhc(imx_data)) { 420 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1) 421 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF; 422 else 423 /* imx6q/dl does not have cap_1 register, fake one */ 424 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104 425 | SDHCI_SUPPORT_SDR50 426 | SDHCI_USE_SDR50_TUNING 427 | FIELD_PREP(SDHCI_RETUNING_MODE_MASK, 428 SDHCI_TUNING_MODE_3); 429 430 if (imx_data->socdata->flags & ESDHC_FLAG_HS400) 431 val |= SDHCI_SUPPORT_HS400; 432 433 /* 434 * Do not advertise faster UHS modes if there are no 435 * pinctrl states for 100MHz/200MHz. 436 */ 437 if (IS_ERR_OR_NULL(imx_data->pins_100mhz)) 438 val &= ~(SDHCI_SUPPORT_SDR50 | SDHCI_SUPPORT_DDR50); 439 if (IS_ERR_OR_NULL(imx_data->pins_200mhz)) 440 val &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_HS400); 441 } 442 } 443 444 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) { 445 val = 0; 446 val |= FIELD_PREP(SDHCI_MAX_CURRENT_330_MASK, 0xFF); 447 val |= FIELD_PREP(SDHCI_MAX_CURRENT_300_MASK, 0xFF); 448 val |= FIELD_PREP(SDHCI_MAX_CURRENT_180_MASK, 0xFF); 449 } 450 451 if (unlikely(reg == SDHCI_INT_STATUS)) { 452 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) { 453 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR; 454 val |= SDHCI_INT_ADMA_ERROR; 455 } 456 457 /* 458 * mask off the interrupt we get in response to the manually 459 * sent CMD12 460 */ 461 if ((imx_data->multiblock_status == WAIT_FOR_INT) && 462 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) { 463 val &= ~SDHCI_INT_RESPONSE; 464 writel(SDHCI_INT_RESPONSE, host->ioaddr + 465 SDHCI_INT_STATUS); 466 imx_data->multiblock_status = NO_CMD_PENDING; 467 } 468 } 469 470 return val; 471 } 472 473 static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg) 474 { 475 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 476 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 477 u32 data; 478 479 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE || 480 reg == SDHCI_INT_STATUS)) { 481 if ((val & SDHCI_INT_CARD_INT) && !esdhc_is_usdhc(imx_data)) { 482 /* 483 * Clear and then set D3CD bit to avoid missing the 484 * card interrupt. This is an eSDHC controller problem 485 * so we need to apply the following workaround: clear 486 * and set D3CD bit will make eSDHC re-sample the card 487 * interrupt. In case a card interrupt was lost, 488 * re-sample it by the following steps. 489 */ 490 data = readl(host->ioaddr + SDHCI_HOST_CONTROL); 491 data &= ~ESDHC_CTRL_D3CD; 492 writel(data, host->ioaddr + SDHCI_HOST_CONTROL); 493 data |= ESDHC_CTRL_D3CD; 494 writel(data, host->ioaddr + SDHCI_HOST_CONTROL); 495 } 496 497 if (val & SDHCI_INT_ADMA_ERROR) { 498 val &= ~SDHCI_INT_ADMA_ERROR; 499 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR; 500 } 501 } 502 503 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT) 504 && (reg == SDHCI_INT_STATUS) 505 && (val & SDHCI_INT_DATA_END))) { 506 u32 v; 507 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 508 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK; 509 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC); 510 511 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS) 512 { 513 /* send a manual CMD12 with RESPTYP=none */ 514 data = MMC_STOP_TRANSMISSION << 24 | 515 SDHCI_CMD_ABORTCMD << 16; 516 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE); 517 imx_data->multiblock_status = WAIT_FOR_INT; 518 } 519 } 520 521 writel(val, host->ioaddr + reg); 522 } 523 524 static u16 esdhc_readw_le(struct sdhci_host *host, int reg) 525 { 526 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 527 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 528 u16 ret = 0; 529 u32 val; 530 531 if (unlikely(reg == SDHCI_HOST_VERSION)) { 532 reg ^= 2; 533 if (esdhc_is_usdhc(imx_data)) { 534 /* 535 * The usdhc register returns a wrong host version. 536 * Correct it here. 537 */ 538 return SDHCI_SPEC_300; 539 } 540 } 541 542 if (unlikely(reg == SDHCI_HOST_CONTROL2)) { 543 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 544 if (val & ESDHC_VENDOR_SPEC_VSELECT) 545 ret |= SDHCI_CTRL_VDD_180; 546 547 if (esdhc_is_usdhc(imx_data)) { 548 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) 549 val = readl(host->ioaddr + ESDHC_MIX_CTRL); 550 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) 551 /* the std tuning bits is in ACMD12_ERR for imx6sl */ 552 val = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS); 553 } 554 555 if (val & ESDHC_MIX_CTRL_EXE_TUNE) 556 ret |= SDHCI_CTRL_EXEC_TUNING; 557 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL) 558 ret |= SDHCI_CTRL_TUNED_CLK; 559 560 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE; 561 562 return ret; 563 } 564 565 if (unlikely(reg == SDHCI_TRANSFER_MODE)) { 566 if (esdhc_is_usdhc(imx_data)) { 567 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); 568 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK; 569 /* Swap AC23 bit */ 570 if (m & ESDHC_MIX_CTRL_AC23EN) { 571 ret &= ~ESDHC_MIX_CTRL_AC23EN; 572 ret |= SDHCI_TRNS_AUTO_CMD23; 573 } 574 } else { 575 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE); 576 } 577 578 return ret; 579 } 580 581 return readw(host->ioaddr + reg); 582 } 583 584 static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg) 585 { 586 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 587 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 588 u32 new_val = 0; 589 590 switch (reg) { 591 case SDHCI_CLOCK_CONTROL: 592 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 593 if (val & SDHCI_CLOCK_CARD_EN) 594 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON; 595 else 596 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON; 597 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC); 598 if (!(new_val & ESDHC_VENDOR_SPEC_FRC_SDCLK_ON)) 599 esdhc_wait_for_card_clock_gate_off(host); 600 return; 601 case SDHCI_HOST_CONTROL2: 602 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 603 if (val & SDHCI_CTRL_VDD_180) 604 new_val |= ESDHC_VENDOR_SPEC_VSELECT; 605 else 606 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT; 607 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC); 608 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) { 609 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL); 610 if (val & SDHCI_CTRL_TUNED_CLK) { 611 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL; 612 new_val |= ESDHC_MIX_CTRL_AUTO_TUNE_EN; 613 } else { 614 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; 615 new_val &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN; 616 } 617 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL); 618 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) { 619 u32 v = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS); 620 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); 621 if (val & SDHCI_CTRL_TUNED_CLK) { 622 v |= ESDHC_MIX_CTRL_SMPCLK_SEL; 623 } else { 624 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; 625 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL; 626 m &= ~ESDHC_MIX_CTRL_AUTO_TUNE_EN; 627 } 628 629 if (val & SDHCI_CTRL_EXEC_TUNING) { 630 v |= ESDHC_MIX_CTRL_EXE_TUNE; 631 m |= ESDHC_MIX_CTRL_FBCLK_SEL; 632 m |= ESDHC_MIX_CTRL_AUTO_TUNE_EN; 633 } else { 634 v &= ~ESDHC_MIX_CTRL_EXE_TUNE; 635 } 636 637 writel(v, host->ioaddr + SDHCI_AUTO_CMD_STATUS); 638 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 639 } 640 return; 641 case SDHCI_TRANSFER_MODE: 642 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT) 643 && (host->cmd->opcode == SD_IO_RW_EXTENDED) 644 && (host->cmd->data->blocks > 1) 645 && (host->cmd->data->flags & MMC_DATA_READ)) { 646 u32 v; 647 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 648 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK; 649 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC); 650 } 651 652 if (esdhc_is_usdhc(imx_data)) { 653 u32 wml; 654 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL); 655 /* Swap AC23 bit */ 656 if (val & SDHCI_TRNS_AUTO_CMD23) { 657 val &= ~SDHCI_TRNS_AUTO_CMD23; 658 val |= ESDHC_MIX_CTRL_AC23EN; 659 } 660 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK); 661 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 662 663 /* Set watermark levels for PIO access to maximum value 664 * (128 words) to accommodate full 512 bytes buffer. 665 * For DMA access restore the levels to default value. 666 */ 667 m = readl(host->ioaddr + ESDHC_WTMK_LVL); 668 if (val & SDHCI_TRNS_DMA) { 669 wml = ESDHC_WTMK_LVL_WML_VAL_DEF; 670 } else { 671 u8 ctrl; 672 wml = ESDHC_WTMK_LVL_WML_VAL_MAX; 673 674 /* 675 * Since already disable DMA mode, so also need 676 * to clear the DMASEL. Otherwise, for standard 677 * tuning, when send tuning command, usdhc will 678 * still prefetch the ADMA script from wrong 679 * DMA address, then we will see IOMMU report 680 * some error which show lack of TLB mapping. 681 */ 682 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL); 683 ctrl &= ~SDHCI_CTRL_DMA_MASK; 684 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL); 685 } 686 m &= ~(ESDHC_WTMK_LVL_RD_WML_MASK | 687 ESDHC_WTMK_LVL_WR_WML_MASK); 688 m |= (wml << ESDHC_WTMK_LVL_RD_WML_SHIFT) | 689 (wml << ESDHC_WTMK_LVL_WR_WML_SHIFT); 690 writel(m, host->ioaddr + ESDHC_WTMK_LVL); 691 } else { 692 /* 693 * Postpone this write, we must do it together with a 694 * command write that is down below. 695 */ 696 imx_data->scratchpad = val; 697 } 698 return; 699 case SDHCI_COMMAND: 700 if (host->cmd->opcode == MMC_STOP_TRANSMISSION) 701 val |= SDHCI_CMD_ABORTCMD; 702 703 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) && 704 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)) 705 imx_data->multiblock_status = MULTIBLK_IN_PROCESS; 706 707 if (esdhc_is_usdhc(imx_data)) 708 writel(val << 16, 709 host->ioaddr + SDHCI_TRANSFER_MODE); 710 else 711 writel(val << 16 | imx_data->scratchpad, 712 host->ioaddr + SDHCI_TRANSFER_MODE); 713 return; 714 case SDHCI_BLOCK_SIZE: 715 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0); 716 break; 717 } 718 esdhc_clrset_le(host, 0xffff, val, reg); 719 } 720 721 static u8 esdhc_readb_le(struct sdhci_host *host, int reg) 722 { 723 u8 ret; 724 u32 val; 725 726 switch (reg) { 727 case SDHCI_HOST_CONTROL: 728 val = readl(host->ioaddr + reg); 729 730 ret = val & SDHCI_CTRL_LED; 731 ret |= (val >> 5) & SDHCI_CTRL_DMA_MASK; 732 ret |= (val & ESDHC_CTRL_4BITBUS); 733 ret |= (val & ESDHC_CTRL_8BITBUS) << 3; 734 return ret; 735 } 736 737 return readb(host->ioaddr + reg); 738 } 739 740 static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg) 741 { 742 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 743 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 744 u32 new_val = 0; 745 u32 mask; 746 747 switch (reg) { 748 case SDHCI_POWER_CONTROL: 749 /* 750 * FSL put some DMA bits here 751 * If your board has a regulator, code should be here 752 */ 753 return; 754 case SDHCI_HOST_CONTROL: 755 /* FSL messed up here, so we need to manually compose it. */ 756 new_val = val & SDHCI_CTRL_LED; 757 /* ensure the endianness */ 758 new_val |= ESDHC_HOST_CONTROL_LE; 759 /* bits 8&9 are reserved on mx25 */ 760 if (!is_imx25_esdhc(imx_data)) { 761 /* DMA mode bits are shifted */ 762 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5; 763 } 764 765 /* 766 * Do not touch buswidth bits here. This is done in 767 * esdhc_pltfm_bus_width. 768 * Do not touch the D3CD bit either which is used for the 769 * SDIO interrupt erratum workaround. 770 */ 771 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD); 772 773 esdhc_clrset_le(host, mask, new_val, reg); 774 return; 775 case SDHCI_SOFTWARE_RESET: 776 if (val & SDHCI_RESET_DATA) 777 new_val = readl(host->ioaddr + SDHCI_HOST_CONTROL); 778 break; 779 } 780 esdhc_clrset_le(host, 0xff, val, reg); 781 782 if (reg == SDHCI_SOFTWARE_RESET) { 783 if (val & SDHCI_RESET_ALL) { 784 /* 785 * The esdhc has a design violation to SDHC spec which 786 * tells that software reset should not affect card 787 * detection circuit. But esdhc clears its SYSCTL 788 * register bits [0..2] during the software reset. This 789 * will stop those clocks that card detection circuit 790 * relies on. To work around it, we turn the clocks on 791 * back to keep card detection circuit functional. 792 */ 793 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL); 794 /* 795 * The reset on usdhc fails to clear MIX_CTRL register. 796 * Do it manually here. 797 */ 798 if (esdhc_is_usdhc(imx_data)) { 799 /* 800 * the tuning bits should be kept during reset 801 */ 802 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL); 803 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK, 804 host->ioaddr + ESDHC_MIX_CTRL); 805 imx_data->is_ddr = 0; 806 } 807 } else if (val & SDHCI_RESET_DATA) { 808 /* 809 * The eSDHC DAT line software reset clears at least the 810 * data transfer width on i.MX25, so make sure that the 811 * Host Control register is unaffected. 812 */ 813 esdhc_clrset_le(host, 0xff, new_val, 814 SDHCI_HOST_CONTROL); 815 } 816 } 817 } 818 819 static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host) 820 { 821 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 822 823 return pltfm_host->clock; 824 } 825 826 static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host) 827 { 828 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 829 830 return pltfm_host->clock / 256 / 16; 831 } 832 833 static inline void esdhc_pltfm_set_clock(struct sdhci_host *host, 834 unsigned int clock) 835 { 836 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 837 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 838 unsigned int host_clock = pltfm_host->clock; 839 int ddr_pre_div = imx_data->is_ddr ? 2 : 1; 840 int pre_div = 1; 841 int div = 1; 842 int ret; 843 u32 temp, val; 844 845 if (esdhc_is_usdhc(imx_data)) { 846 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 847 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON, 848 host->ioaddr + ESDHC_VENDOR_SPEC); 849 esdhc_wait_for_card_clock_gate_off(host); 850 } 851 852 if (clock == 0) { 853 host->mmc->actual_clock = 0; 854 return; 855 } 856 857 /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */ 858 if (is_imx53_esdhc(imx_data)) { 859 /* 860 * According to the i.MX53 reference manual, if DLLCTRL[10] can 861 * be set, then the controller is eSDHCv3, else it is eSDHCv2. 862 */ 863 val = readl(host->ioaddr + ESDHC_DLL_CTRL); 864 writel(val | BIT(10), host->ioaddr + ESDHC_DLL_CTRL); 865 temp = readl(host->ioaddr + ESDHC_DLL_CTRL); 866 writel(val, host->ioaddr + ESDHC_DLL_CTRL); 867 if (temp & BIT(10)) 868 pre_div = 2; 869 } 870 871 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL); 872 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN 873 | ESDHC_CLOCK_MASK); 874 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL); 875 876 if (imx_data->socdata->flags & ESDHC_FLAG_ERR010450) { 877 unsigned int max_clock; 878 879 max_clock = imx_data->is_ddr ? 45000000 : 150000000; 880 881 clock = min(clock, max_clock); 882 } 883 884 while (host_clock / (16 * pre_div * ddr_pre_div) > clock && 885 pre_div < 256) 886 pre_div *= 2; 887 888 while (host_clock / (div * pre_div * ddr_pre_div) > clock && div < 16) 889 div++; 890 891 host->mmc->actual_clock = host_clock / (div * pre_div * ddr_pre_div); 892 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n", 893 clock, host->mmc->actual_clock); 894 895 pre_div >>= 1; 896 div--; 897 898 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL); 899 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN 900 | (div << ESDHC_DIVIDER_SHIFT) 901 | (pre_div << ESDHC_PREDIV_SHIFT)); 902 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL); 903 904 /* need to wait the bit 3 of the PRSSTAT to be set, make sure card clock is stable */ 905 ret = readl_poll_timeout(host->ioaddr + ESDHC_PRSSTAT, temp, 906 (temp & ESDHC_CLOCK_STABLE), 2, 100); 907 if (ret == -ETIMEDOUT) 908 dev_warn(mmc_dev(host->mmc), "card clock still not stable in 100us!.\n"); 909 910 if (esdhc_is_usdhc(imx_data)) { 911 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC); 912 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON, 913 host->ioaddr + ESDHC_VENDOR_SPEC); 914 } 915 916 } 917 918 static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host) 919 { 920 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 921 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 922 struct esdhc_platform_data *boarddata = &imx_data->boarddata; 923 924 switch (boarddata->wp_type) { 925 case ESDHC_WP_GPIO: 926 return mmc_gpio_get_ro(host->mmc); 927 case ESDHC_WP_CONTROLLER: 928 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) & 929 SDHCI_WRITE_PROTECT); 930 case ESDHC_WP_NONE: 931 break; 932 } 933 934 return -ENOSYS; 935 } 936 937 static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width) 938 { 939 u32 ctrl; 940 941 switch (width) { 942 case MMC_BUS_WIDTH_8: 943 ctrl = ESDHC_CTRL_8BITBUS; 944 break; 945 case MMC_BUS_WIDTH_4: 946 ctrl = ESDHC_CTRL_4BITBUS; 947 break; 948 default: 949 ctrl = 0; 950 break; 951 } 952 953 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl, 954 SDHCI_HOST_CONTROL); 955 } 956 957 static int usdhc_execute_tuning(struct mmc_host *mmc, u32 opcode) 958 { 959 struct sdhci_host *host = mmc_priv(mmc); 960 961 /* 962 * i.MX uSDHC internally already uses a fixed optimized timing for 963 * DDR50, normally does not require tuning for DDR50 mode. 964 */ 965 if (host->timing == MMC_TIMING_UHS_DDR50) 966 return 0; 967 968 return sdhci_execute_tuning(mmc, opcode); 969 } 970 971 static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val) 972 { 973 u32 reg; 974 u8 sw_rst; 975 int ret; 976 977 /* FIXME: delay a bit for card to be ready for next tuning due to errors */ 978 mdelay(1); 979 980 /* IC suggest to reset USDHC before every tuning command */ 981 esdhc_clrset_le(host, 0xff, SDHCI_RESET_ALL, SDHCI_SOFTWARE_RESET); 982 ret = readb_poll_timeout(host->ioaddr + SDHCI_SOFTWARE_RESET, sw_rst, 983 !(sw_rst & SDHCI_RESET_ALL), 10, 100); 984 if (ret == -ETIMEDOUT) 985 dev_warn(mmc_dev(host->mmc), 986 "warning! RESET_ALL never complete before sending tuning command\n"); 987 988 reg = readl(host->ioaddr + ESDHC_MIX_CTRL); 989 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL | 990 ESDHC_MIX_CTRL_FBCLK_SEL; 991 writel(reg, host->ioaddr + ESDHC_MIX_CTRL); 992 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS); 993 dev_dbg(mmc_dev(host->mmc), 994 "tuning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n", 995 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS)); 996 } 997 998 static void esdhc_post_tuning(struct sdhci_host *host) 999 { 1000 u32 reg; 1001 1002 reg = readl(host->ioaddr + ESDHC_MIX_CTRL); 1003 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE; 1004 reg |= ESDHC_MIX_CTRL_AUTO_TUNE_EN; 1005 writel(reg, host->ioaddr + ESDHC_MIX_CTRL); 1006 } 1007 1008 static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode) 1009 { 1010 int min, max, avg, ret; 1011 1012 /* find the mininum delay first which can pass tuning */ 1013 min = ESDHC_TUNE_CTRL_MIN; 1014 while (min < ESDHC_TUNE_CTRL_MAX) { 1015 esdhc_prepare_tuning(host, min); 1016 if (!mmc_send_tuning(host->mmc, opcode, NULL)) 1017 break; 1018 min += ESDHC_TUNE_CTRL_STEP; 1019 } 1020 1021 /* find the maxinum delay which can not pass tuning */ 1022 max = min + ESDHC_TUNE_CTRL_STEP; 1023 while (max < ESDHC_TUNE_CTRL_MAX) { 1024 esdhc_prepare_tuning(host, max); 1025 if (mmc_send_tuning(host->mmc, opcode, NULL)) { 1026 max -= ESDHC_TUNE_CTRL_STEP; 1027 break; 1028 } 1029 max += ESDHC_TUNE_CTRL_STEP; 1030 } 1031 1032 /* use average delay to get the best timing */ 1033 avg = (min + max) / 2; 1034 esdhc_prepare_tuning(host, avg); 1035 ret = mmc_send_tuning(host->mmc, opcode, NULL); 1036 esdhc_post_tuning(host); 1037 1038 dev_dbg(mmc_dev(host->mmc), "tuning %s at 0x%x ret %d\n", 1039 ret ? "failed" : "passed", avg, ret); 1040 1041 return ret; 1042 } 1043 1044 static void esdhc_hs400_enhanced_strobe(struct mmc_host *mmc, struct mmc_ios *ios) 1045 { 1046 struct sdhci_host *host = mmc_priv(mmc); 1047 u32 m; 1048 1049 m = readl(host->ioaddr + ESDHC_MIX_CTRL); 1050 if (ios->enhanced_strobe) 1051 m |= ESDHC_MIX_CTRL_HS400_ES_EN; 1052 else 1053 m &= ~ESDHC_MIX_CTRL_HS400_ES_EN; 1054 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 1055 } 1056 1057 static int esdhc_change_pinstate(struct sdhci_host *host, 1058 unsigned int uhs) 1059 { 1060 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1061 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1062 struct pinctrl_state *pinctrl; 1063 1064 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs); 1065 1066 if (IS_ERR(imx_data->pinctrl) || 1067 IS_ERR(imx_data->pins_100mhz) || 1068 IS_ERR(imx_data->pins_200mhz)) 1069 return -EINVAL; 1070 1071 switch (uhs) { 1072 case MMC_TIMING_UHS_SDR50: 1073 case MMC_TIMING_UHS_DDR50: 1074 pinctrl = imx_data->pins_100mhz; 1075 break; 1076 case MMC_TIMING_UHS_SDR104: 1077 case MMC_TIMING_MMC_HS200: 1078 case MMC_TIMING_MMC_HS400: 1079 pinctrl = imx_data->pins_200mhz; 1080 break; 1081 default: 1082 /* back to default state for other legacy timing */ 1083 return pinctrl_select_default_state(mmc_dev(host->mmc)); 1084 } 1085 1086 return pinctrl_select_state(imx_data->pinctrl, pinctrl); 1087 } 1088 1089 /* 1090 * For HS400 eMMC, there is a data_strobe line. This signal is generated 1091 * by the device and used for data output and CRC status response output 1092 * in HS400 mode. The frequency of this signal follows the frequency of 1093 * CLK generated by host. The host receives the data which is aligned to the 1094 * edge of data_strobe line. Due to the time delay between CLK line and 1095 * data_strobe line, if the delay time is larger than one clock cycle, 1096 * then CLK and data_strobe line will be misaligned, read error shows up. 1097 */ 1098 static void esdhc_set_strobe_dll(struct sdhci_host *host) 1099 { 1100 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1101 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1102 u32 strobe_delay; 1103 u32 v; 1104 int ret; 1105 1106 /* disable clock before enabling strobe dll */ 1107 writel(readl(host->ioaddr + ESDHC_VENDOR_SPEC) & 1108 ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON, 1109 host->ioaddr + ESDHC_VENDOR_SPEC); 1110 esdhc_wait_for_card_clock_gate_off(host); 1111 1112 /* force a reset on strobe dll */ 1113 writel(ESDHC_STROBE_DLL_CTRL_RESET, 1114 host->ioaddr + ESDHC_STROBE_DLL_CTRL); 1115 /* clear the reset bit on strobe dll before any setting */ 1116 writel(0, host->ioaddr + ESDHC_STROBE_DLL_CTRL); 1117 1118 /* 1119 * enable strobe dll ctrl and adjust the delay target 1120 * for the uSDHC loopback read clock 1121 */ 1122 if (imx_data->boarddata.strobe_dll_delay_target) 1123 strobe_delay = imx_data->boarddata.strobe_dll_delay_target; 1124 else 1125 strobe_delay = ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT; 1126 v = ESDHC_STROBE_DLL_CTRL_ENABLE | 1127 ESDHC_STROBE_DLL_CTRL_SLV_UPDATE_INT_DEFAULT | 1128 (strobe_delay << ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT); 1129 writel(v, host->ioaddr + ESDHC_STROBE_DLL_CTRL); 1130 1131 /* wait max 50us to get the REF/SLV lock */ 1132 ret = readl_poll_timeout(host->ioaddr + ESDHC_STROBE_DLL_STATUS, v, 1133 ((v & ESDHC_STROBE_DLL_STS_REF_LOCK) && (v & ESDHC_STROBE_DLL_STS_SLV_LOCK)), 1, 50); 1134 if (ret == -ETIMEDOUT) 1135 dev_warn(mmc_dev(host->mmc), 1136 "warning! HS400 strobe DLL status REF/SLV not lock in 50us, STROBE DLL status is %x!\n", v); 1137 } 1138 1139 static void esdhc_reset_tuning(struct sdhci_host *host) 1140 { 1141 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1142 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1143 u32 ctrl; 1144 1145 /* Reset the tuning circuit */ 1146 if (esdhc_is_usdhc(imx_data)) { 1147 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) { 1148 ctrl = readl(host->ioaddr + ESDHC_MIX_CTRL); 1149 ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; 1150 ctrl &= ~ESDHC_MIX_CTRL_FBCLK_SEL; 1151 writel(ctrl, host->ioaddr + ESDHC_MIX_CTRL); 1152 writel(0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS); 1153 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) { 1154 ctrl = readl(host->ioaddr + SDHCI_AUTO_CMD_STATUS); 1155 ctrl &= ~ESDHC_MIX_CTRL_SMPCLK_SEL; 1156 writel(ctrl, host->ioaddr + SDHCI_AUTO_CMD_STATUS); 1157 } 1158 } 1159 } 1160 1161 static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing) 1162 { 1163 u32 m; 1164 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1165 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1166 struct esdhc_platform_data *boarddata = &imx_data->boarddata; 1167 1168 /* disable ddr mode and disable HS400 mode */ 1169 m = readl(host->ioaddr + ESDHC_MIX_CTRL); 1170 m &= ~(ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN); 1171 imx_data->is_ddr = 0; 1172 1173 switch (timing) { 1174 case MMC_TIMING_UHS_SDR12: 1175 case MMC_TIMING_UHS_SDR25: 1176 case MMC_TIMING_UHS_SDR50: 1177 case MMC_TIMING_UHS_SDR104: 1178 case MMC_TIMING_MMC_HS: 1179 case MMC_TIMING_MMC_HS200: 1180 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 1181 break; 1182 case MMC_TIMING_UHS_DDR50: 1183 case MMC_TIMING_MMC_DDR52: 1184 m |= ESDHC_MIX_CTRL_DDREN; 1185 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 1186 imx_data->is_ddr = 1; 1187 if (boarddata->delay_line) { 1188 u32 v; 1189 v = boarddata->delay_line << 1190 ESDHC_DLL_OVERRIDE_VAL_SHIFT | 1191 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT); 1192 if (is_imx53_esdhc(imx_data)) 1193 v <<= 1; 1194 writel(v, host->ioaddr + ESDHC_DLL_CTRL); 1195 } 1196 break; 1197 case MMC_TIMING_MMC_HS400: 1198 m |= ESDHC_MIX_CTRL_DDREN | ESDHC_MIX_CTRL_HS400_EN; 1199 writel(m, host->ioaddr + ESDHC_MIX_CTRL); 1200 imx_data->is_ddr = 1; 1201 /* update clock after enable DDR for strobe DLL lock */ 1202 host->ops->set_clock(host, host->clock); 1203 esdhc_set_strobe_dll(host); 1204 break; 1205 case MMC_TIMING_LEGACY: 1206 default: 1207 esdhc_reset_tuning(host); 1208 break; 1209 } 1210 1211 esdhc_change_pinstate(host, timing); 1212 } 1213 1214 static void esdhc_reset(struct sdhci_host *host, u8 mask) 1215 { 1216 sdhci_reset(host, mask); 1217 1218 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE); 1219 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE); 1220 } 1221 1222 static unsigned int esdhc_get_max_timeout_count(struct sdhci_host *host) 1223 { 1224 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1225 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1226 1227 /* Doc Erratum: the uSDHC actual maximum timeout count is 1 << 29 */ 1228 return esdhc_is_usdhc(imx_data) ? 1 << 29 : 1 << 27; 1229 } 1230 1231 static void esdhc_set_timeout(struct sdhci_host *host, struct mmc_command *cmd) 1232 { 1233 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1234 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1235 1236 /* use maximum timeout counter */ 1237 esdhc_clrset_le(host, ESDHC_SYS_CTRL_DTOCV_MASK, 1238 esdhc_is_usdhc(imx_data) ? 0xF : 0xE, 1239 SDHCI_TIMEOUT_CONTROL); 1240 } 1241 1242 static u32 esdhc_cqhci_irq(struct sdhci_host *host, u32 intmask) 1243 { 1244 int cmd_error = 0; 1245 int data_error = 0; 1246 1247 if (!sdhci_cqe_irq(host, intmask, &cmd_error, &data_error)) 1248 return intmask; 1249 1250 cqhci_irq(host->mmc, intmask, cmd_error, data_error); 1251 1252 return 0; 1253 } 1254 1255 static struct sdhci_ops sdhci_esdhc_ops = { 1256 .read_l = esdhc_readl_le, 1257 .read_w = esdhc_readw_le, 1258 .read_b = esdhc_readb_le, 1259 .write_l = esdhc_writel_le, 1260 .write_w = esdhc_writew_le, 1261 .write_b = esdhc_writeb_le, 1262 .set_clock = esdhc_pltfm_set_clock, 1263 .get_max_clock = esdhc_pltfm_get_max_clock, 1264 .get_min_clock = esdhc_pltfm_get_min_clock, 1265 .get_max_timeout_count = esdhc_get_max_timeout_count, 1266 .get_ro = esdhc_pltfm_get_ro, 1267 .set_timeout = esdhc_set_timeout, 1268 .set_bus_width = esdhc_pltfm_set_bus_width, 1269 .set_uhs_signaling = esdhc_set_uhs_signaling, 1270 .reset = esdhc_reset, 1271 .irq = esdhc_cqhci_irq, 1272 .dump_vendor_regs = esdhc_dump_debug_regs, 1273 }; 1274 1275 static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = { 1276 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT 1277 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC 1278 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC 1279 | SDHCI_QUIRK_BROKEN_CARD_DETECTION, 1280 .ops = &sdhci_esdhc_ops, 1281 }; 1282 1283 static void sdhci_esdhc_imx_hwinit(struct sdhci_host *host) 1284 { 1285 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1286 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1287 struct cqhci_host *cq_host = host->mmc->cqe_private; 1288 int tmp; 1289 1290 if (esdhc_is_usdhc(imx_data)) { 1291 /* 1292 * The imx6q ROM code will change the default watermark 1293 * level setting to something insane. Change it back here. 1294 */ 1295 writel(ESDHC_WTMK_DEFAULT_VAL, host->ioaddr + ESDHC_WTMK_LVL); 1296 1297 /* 1298 * ROM code will change the bit burst_length_enable setting 1299 * to zero if this usdhc is chosen to boot system. Change 1300 * it back here, otherwise it will impact the performance a 1301 * lot. This bit is used to enable/disable the burst length 1302 * for the external AHB2AXI bridge. It's useful especially 1303 * for INCR transfer because without burst length indicator, 1304 * the AHB2AXI bridge does not know the burst length in 1305 * advance. And without burst length indicator, AHB INCR 1306 * transfer can only be converted to singles on the AXI side. 1307 */ 1308 writel(readl(host->ioaddr + SDHCI_HOST_CONTROL) 1309 | ESDHC_BURST_LEN_EN_INCR, 1310 host->ioaddr + SDHCI_HOST_CONTROL); 1311 1312 /* 1313 * erratum ESDHC_FLAG_ERR004536 fix for MX6Q TO1.2 and MX6DL 1314 * TO1.1, it's harmless for MX6SL 1315 */ 1316 writel(readl(host->ioaddr + 0x6c) & ~BIT(7), 1317 host->ioaddr + 0x6c); 1318 1319 /* disable DLL_CTRL delay line settings */ 1320 writel(0x0, host->ioaddr + ESDHC_DLL_CTRL); 1321 1322 /* 1323 * For the case of command with busy, if set the bit 1324 * ESDHC_VEND_SPEC2_EN_BUSY_IRQ, USDHC will generate a 1325 * transfer complete interrupt when busy is deasserted. 1326 * When CQHCI use DCMD to send a CMD need R1b respons, 1327 * CQHCI require to set ESDHC_VEND_SPEC2_EN_BUSY_IRQ, 1328 * otherwise DCMD will always meet timeout waiting for 1329 * hardware interrupt issue. 1330 */ 1331 if (imx_data->socdata->flags & ESDHC_FLAG_CQHCI) { 1332 tmp = readl(host->ioaddr + ESDHC_VEND_SPEC2); 1333 tmp |= ESDHC_VEND_SPEC2_EN_BUSY_IRQ; 1334 writel(tmp, host->ioaddr + ESDHC_VEND_SPEC2); 1335 1336 host->quirks &= ~SDHCI_QUIRK_NO_BUSY_IRQ; 1337 } 1338 1339 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) { 1340 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL); 1341 tmp |= ESDHC_STD_TUNING_EN | 1342 ESDHC_TUNING_START_TAP_DEFAULT; 1343 if (imx_data->boarddata.tuning_start_tap) { 1344 tmp &= ~ESDHC_TUNING_START_TAP_MASK; 1345 tmp |= imx_data->boarddata.tuning_start_tap; 1346 } 1347 1348 if (imx_data->boarddata.tuning_step) { 1349 tmp &= ~ESDHC_TUNING_STEP_MASK; 1350 tmp |= imx_data->boarddata.tuning_step 1351 << ESDHC_TUNING_STEP_SHIFT; 1352 } 1353 1354 /* Disable the CMD CRC check for tuning, if not, need to 1355 * add some delay after every tuning command, because 1356 * hardware standard tuning logic will directly go to next 1357 * step once it detect the CMD CRC error, will not wait for 1358 * the card side to finally send out the tuning data, trigger 1359 * the buffer read ready interrupt immediately. If usdhc send 1360 * the next tuning command some eMMC card will stuck, can't 1361 * response, block the tuning procedure or the first command 1362 * after the whole tuning procedure always can't get any response. 1363 */ 1364 tmp |= ESDHC_TUNING_CMD_CRC_CHECK_DISABLE; 1365 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL); 1366 } else if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) { 1367 /* 1368 * ESDHC_STD_TUNING_EN may be configed in bootloader 1369 * or ROM code, so clear this bit here to make sure 1370 * the manual tuning can work. 1371 */ 1372 tmp = readl(host->ioaddr + ESDHC_TUNING_CTRL); 1373 tmp &= ~ESDHC_STD_TUNING_EN; 1374 writel(tmp, host->ioaddr + ESDHC_TUNING_CTRL); 1375 } 1376 1377 /* 1378 * On i.MX8MM, we are running Dual Linux OS, with 1st Linux using SD Card 1379 * as rootfs storage, 2nd Linux using eMMC as rootfs storage. We let the 1380 * the 1st linux configure power/clock for the 2nd Linux. 1381 * 1382 * When the 2nd Linux is booting into rootfs stage, we let the 1st Linux 1383 * to destroy the 2nd linux, then restart the 2nd linux, we met SDHCI dump. 1384 * After we clear the pending interrupt and halt CQCTL, issue gone. 1385 */ 1386 if (cq_host) { 1387 tmp = cqhci_readl(cq_host, CQHCI_IS); 1388 cqhci_writel(cq_host, tmp, CQHCI_IS); 1389 cqhci_writel(cq_host, CQHCI_HALT, CQHCI_CTL); 1390 } 1391 } 1392 } 1393 1394 static void esdhc_cqe_enable(struct mmc_host *mmc) 1395 { 1396 struct sdhci_host *host = mmc_priv(mmc); 1397 struct cqhci_host *cq_host = mmc->cqe_private; 1398 u32 reg; 1399 u16 mode; 1400 int count = 10; 1401 1402 /* 1403 * CQE gets stuck if it sees Buffer Read Enable bit set, which can be 1404 * the case after tuning, so ensure the buffer is drained. 1405 */ 1406 reg = sdhci_readl(host, SDHCI_PRESENT_STATE); 1407 while (reg & SDHCI_DATA_AVAILABLE) { 1408 sdhci_readl(host, SDHCI_BUFFER); 1409 reg = sdhci_readl(host, SDHCI_PRESENT_STATE); 1410 if (count-- == 0) { 1411 dev_warn(mmc_dev(host->mmc), 1412 "CQE may get stuck because the Buffer Read Enable bit is set\n"); 1413 break; 1414 } 1415 mdelay(1); 1416 } 1417 1418 /* 1419 * Runtime resume will reset the entire host controller, which 1420 * will also clear the DMAEN/BCEN of register ESDHC_MIX_CTRL. 1421 * Here set DMAEN and BCEN when enable CMDQ. 1422 */ 1423 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE); 1424 if (host->flags & SDHCI_REQ_USE_DMA) 1425 mode |= SDHCI_TRNS_DMA; 1426 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE)) 1427 mode |= SDHCI_TRNS_BLK_CNT_EN; 1428 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE); 1429 1430 /* 1431 * Though Runtime resume reset the entire host controller, 1432 * but do not impact the CQHCI side, need to clear the 1433 * HALT bit, avoid CQHCI stuck in the first request when 1434 * system resume back. 1435 */ 1436 cqhci_writel(cq_host, 0, CQHCI_CTL); 1437 if (cqhci_readl(cq_host, CQHCI_CTL) && CQHCI_HALT) 1438 dev_err(mmc_dev(host->mmc), 1439 "failed to exit halt state when enable CQE\n"); 1440 1441 1442 sdhci_cqe_enable(mmc); 1443 } 1444 1445 static void esdhc_sdhci_dumpregs(struct mmc_host *mmc) 1446 { 1447 sdhci_dumpregs(mmc_priv(mmc)); 1448 } 1449 1450 static const struct cqhci_host_ops esdhc_cqhci_ops = { 1451 .enable = esdhc_cqe_enable, 1452 .disable = sdhci_cqe_disable, 1453 .dumpregs = esdhc_sdhci_dumpregs, 1454 }; 1455 1456 static int 1457 sdhci_esdhc_imx_probe_dt(struct platform_device *pdev, 1458 struct sdhci_host *host, 1459 struct pltfm_imx_data *imx_data) 1460 { 1461 struct device_node *np = pdev->dev.of_node; 1462 struct esdhc_platform_data *boarddata = &imx_data->boarddata; 1463 int ret; 1464 1465 if (of_get_property(np, "fsl,wp-controller", NULL)) 1466 boarddata->wp_type = ESDHC_WP_CONTROLLER; 1467 1468 /* 1469 * If we have this property, then activate WP check. 1470 * Retrieveing and requesting the actual WP GPIO will happen 1471 * in the call to mmc_of_parse(). 1472 */ 1473 if (of_property_read_bool(np, "wp-gpios")) 1474 boarddata->wp_type = ESDHC_WP_GPIO; 1475 1476 of_property_read_u32(np, "fsl,tuning-step", &boarddata->tuning_step); 1477 of_property_read_u32(np, "fsl,tuning-start-tap", 1478 &boarddata->tuning_start_tap); 1479 1480 of_property_read_u32(np, "fsl,strobe-dll-delay-target", 1481 &boarddata->strobe_dll_delay_target); 1482 if (of_find_property(np, "no-1-8-v", NULL)) 1483 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V; 1484 1485 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line)) 1486 boarddata->delay_line = 0; 1487 1488 mmc_of_parse_voltage(host->mmc, &host->ocr_mask); 1489 1490 if (esdhc_is_usdhc(imx_data) && !IS_ERR(imx_data->pinctrl)) { 1491 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl, 1492 ESDHC_PINCTRL_STATE_100MHZ); 1493 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl, 1494 ESDHC_PINCTRL_STATE_200MHZ); 1495 } 1496 1497 /* call to generic mmc_of_parse to support additional capabilities */ 1498 ret = mmc_of_parse(host->mmc); 1499 if (ret) 1500 return ret; 1501 1502 if (mmc_gpio_get_cd(host->mmc) >= 0) 1503 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION; 1504 1505 return 0; 1506 } 1507 1508 static int sdhci_esdhc_imx_probe(struct platform_device *pdev) 1509 { 1510 struct sdhci_pltfm_host *pltfm_host; 1511 struct sdhci_host *host; 1512 struct cqhci_host *cq_host; 1513 int err; 1514 struct pltfm_imx_data *imx_data; 1515 1516 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 1517 sizeof(*imx_data)); 1518 if (IS_ERR(host)) 1519 return PTR_ERR(host); 1520 1521 pltfm_host = sdhci_priv(host); 1522 1523 imx_data = sdhci_pltfm_priv(pltfm_host); 1524 1525 imx_data->socdata = device_get_match_data(&pdev->dev); 1526 1527 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1528 cpu_latency_qos_add_request(&imx_data->pm_qos_req, 0); 1529 1530 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); 1531 if (IS_ERR(imx_data->clk_ipg)) { 1532 err = PTR_ERR(imx_data->clk_ipg); 1533 goto free_sdhci; 1534 } 1535 1536 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb"); 1537 if (IS_ERR(imx_data->clk_ahb)) { 1538 err = PTR_ERR(imx_data->clk_ahb); 1539 goto free_sdhci; 1540 } 1541 1542 imx_data->clk_per = devm_clk_get(&pdev->dev, "per"); 1543 if (IS_ERR(imx_data->clk_per)) { 1544 err = PTR_ERR(imx_data->clk_per); 1545 goto free_sdhci; 1546 } 1547 1548 pltfm_host->clk = imx_data->clk_per; 1549 pltfm_host->clock = clk_get_rate(pltfm_host->clk); 1550 err = clk_prepare_enable(imx_data->clk_per); 1551 if (err) 1552 goto free_sdhci; 1553 err = clk_prepare_enable(imx_data->clk_ipg); 1554 if (err) 1555 goto disable_per_clk; 1556 err = clk_prepare_enable(imx_data->clk_ahb); 1557 if (err) 1558 goto disable_ipg_clk; 1559 1560 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev); 1561 if (IS_ERR(imx_data->pinctrl)) 1562 dev_warn(mmc_dev(host->mmc), "could not get pinctrl\n"); 1563 1564 if (esdhc_is_usdhc(imx_data)) { 1565 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN; 1566 host->mmc->caps |= MMC_CAP_1_8V_DDR | MMC_CAP_3_3V_DDR; 1567 1568 /* GPIO CD can be set as a wakeup source */ 1569 host->mmc->caps |= MMC_CAP_CD_WAKE; 1570 1571 if (!(imx_data->socdata->flags & ESDHC_FLAG_HS200)) 1572 host->quirks2 |= SDHCI_QUIRK2_BROKEN_HS200; 1573 1574 /* clear tuning bits in case ROM has set it already */ 1575 writel(0x0, host->ioaddr + ESDHC_MIX_CTRL); 1576 writel(0x0, host->ioaddr + SDHCI_AUTO_CMD_STATUS); 1577 writel(0x0, host->ioaddr + ESDHC_TUNE_CTRL_STATUS); 1578 1579 /* 1580 * Link usdhc specific mmc_host_ops execute_tuning function, 1581 * to replace the standard one in sdhci_ops. 1582 */ 1583 host->mmc_host_ops.execute_tuning = usdhc_execute_tuning; 1584 } 1585 1586 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) 1587 sdhci_esdhc_ops.platform_execute_tuning = 1588 esdhc_executing_tuning; 1589 1590 if (imx_data->socdata->flags & ESDHC_FLAG_ERR004536) 1591 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA; 1592 1593 if (imx_data->socdata->flags & ESDHC_FLAG_HS400) 1594 host->quirks2 |= SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400; 1595 1596 if (imx_data->socdata->flags & ESDHC_FLAG_BROKEN_AUTO_CMD23) 1597 host->quirks2 |= SDHCI_QUIRK2_ACMD23_BROKEN; 1598 1599 if (imx_data->socdata->flags & ESDHC_FLAG_HS400_ES) { 1600 host->mmc->caps2 |= MMC_CAP2_HS400_ES; 1601 host->mmc_host_ops.hs400_enhanced_strobe = 1602 esdhc_hs400_enhanced_strobe; 1603 } 1604 1605 if (imx_data->socdata->flags & ESDHC_FLAG_CQHCI) { 1606 host->mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD; 1607 cq_host = devm_kzalloc(&pdev->dev, sizeof(*cq_host), GFP_KERNEL); 1608 if (!cq_host) { 1609 err = -ENOMEM; 1610 goto disable_ahb_clk; 1611 } 1612 1613 cq_host->mmio = host->ioaddr + ESDHC_CQHCI_ADDR_OFFSET; 1614 cq_host->ops = &esdhc_cqhci_ops; 1615 1616 err = cqhci_init(cq_host, host->mmc, false); 1617 if (err) 1618 goto disable_ahb_clk; 1619 } 1620 1621 err = sdhci_esdhc_imx_probe_dt(pdev, host, imx_data); 1622 if (err) 1623 goto disable_ahb_clk; 1624 1625 sdhci_esdhc_imx_hwinit(host); 1626 1627 err = sdhci_add_host(host); 1628 if (err) 1629 goto disable_ahb_clk; 1630 1631 pm_runtime_set_active(&pdev->dev); 1632 pm_runtime_set_autosuspend_delay(&pdev->dev, 50); 1633 pm_runtime_use_autosuspend(&pdev->dev); 1634 pm_suspend_ignore_children(&pdev->dev, 1); 1635 pm_runtime_enable(&pdev->dev); 1636 1637 return 0; 1638 1639 disable_ahb_clk: 1640 clk_disable_unprepare(imx_data->clk_ahb); 1641 disable_ipg_clk: 1642 clk_disable_unprepare(imx_data->clk_ipg); 1643 disable_per_clk: 1644 clk_disable_unprepare(imx_data->clk_per); 1645 free_sdhci: 1646 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1647 cpu_latency_qos_remove_request(&imx_data->pm_qos_req); 1648 sdhci_pltfm_free(pdev); 1649 return err; 1650 } 1651 1652 static int sdhci_esdhc_imx_remove(struct platform_device *pdev) 1653 { 1654 struct sdhci_host *host = platform_get_drvdata(pdev); 1655 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1656 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1657 int dead; 1658 1659 pm_runtime_get_sync(&pdev->dev); 1660 dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff); 1661 pm_runtime_disable(&pdev->dev); 1662 pm_runtime_put_noidle(&pdev->dev); 1663 1664 sdhci_remove_host(host, dead); 1665 1666 clk_disable_unprepare(imx_data->clk_per); 1667 clk_disable_unprepare(imx_data->clk_ipg); 1668 clk_disable_unprepare(imx_data->clk_ahb); 1669 1670 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1671 cpu_latency_qos_remove_request(&imx_data->pm_qos_req); 1672 1673 sdhci_pltfm_free(pdev); 1674 1675 return 0; 1676 } 1677 1678 #ifdef CONFIG_PM_SLEEP 1679 static int sdhci_esdhc_suspend(struct device *dev) 1680 { 1681 struct sdhci_host *host = dev_get_drvdata(dev); 1682 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1683 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1684 int ret; 1685 1686 if (host->mmc->caps2 & MMC_CAP2_CQE) { 1687 ret = cqhci_suspend(host->mmc); 1688 if (ret) 1689 return ret; 1690 } 1691 1692 if ((imx_data->socdata->flags & ESDHC_FLAG_STATE_LOST_IN_LPMODE) && 1693 (host->tuning_mode != SDHCI_TUNING_MODE_1)) { 1694 mmc_retune_timer_stop(host->mmc); 1695 mmc_retune_needed(host->mmc); 1696 } 1697 1698 if (host->tuning_mode != SDHCI_TUNING_MODE_3) 1699 mmc_retune_needed(host->mmc); 1700 1701 ret = sdhci_suspend_host(host); 1702 if (ret) 1703 return ret; 1704 1705 ret = pinctrl_pm_select_sleep_state(dev); 1706 if (ret) 1707 return ret; 1708 1709 ret = mmc_gpio_set_cd_wake(host->mmc, true); 1710 1711 return ret; 1712 } 1713 1714 static int sdhci_esdhc_resume(struct device *dev) 1715 { 1716 struct sdhci_host *host = dev_get_drvdata(dev); 1717 int ret; 1718 1719 ret = pinctrl_pm_select_default_state(dev); 1720 if (ret) 1721 return ret; 1722 1723 /* re-initialize hw state in case it's lost in low power mode */ 1724 sdhci_esdhc_imx_hwinit(host); 1725 1726 ret = sdhci_resume_host(host); 1727 if (ret) 1728 return ret; 1729 1730 if (host->mmc->caps2 & MMC_CAP2_CQE) 1731 ret = cqhci_resume(host->mmc); 1732 1733 if (!ret) 1734 ret = mmc_gpio_set_cd_wake(host->mmc, false); 1735 1736 return ret; 1737 } 1738 #endif 1739 1740 #ifdef CONFIG_PM 1741 static int sdhci_esdhc_runtime_suspend(struct device *dev) 1742 { 1743 struct sdhci_host *host = dev_get_drvdata(dev); 1744 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1745 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1746 int ret; 1747 1748 if (host->mmc->caps2 & MMC_CAP2_CQE) { 1749 ret = cqhci_suspend(host->mmc); 1750 if (ret) 1751 return ret; 1752 } 1753 1754 ret = sdhci_runtime_suspend_host(host); 1755 if (ret) 1756 return ret; 1757 1758 if (host->tuning_mode != SDHCI_TUNING_MODE_3) 1759 mmc_retune_needed(host->mmc); 1760 1761 imx_data->actual_clock = host->mmc->actual_clock; 1762 esdhc_pltfm_set_clock(host, 0); 1763 clk_disable_unprepare(imx_data->clk_per); 1764 clk_disable_unprepare(imx_data->clk_ipg); 1765 clk_disable_unprepare(imx_data->clk_ahb); 1766 1767 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1768 cpu_latency_qos_remove_request(&imx_data->pm_qos_req); 1769 1770 return ret; 1771 } 1772 1773 static int sdhci_esdhc_runtime_resume(struct device *dev) 1774 { 1775 struct sdhci_host *host = dev_get_drvdata(dev); 1776 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 1777 struct pltfm_imx_data *imx_data = sdhci_pltfm_priv(pltfm_host); 1778 int err; 1779 1780 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1781 cpu_latency_qos_add_request(&imx_data->pm_qos_req, 0); 1782 1783 if (imx_data->socdata->flags & ESDHC_FLAG_CLK_RATE_LOST_IN_PM_RUNTIME) 1784 clk_set_rate(imx_data->clk_per, pltfm_host->clock); 1785 1786 err = clk_prepare_enable(imx_data->clk_ahb); 1787 if (err) 1788 goto remove_pm_qos_request; 1789 1790 err = clk_prepare_enable(imx_data->clk_per); 1791 if (err) 1792 goto disable_ahb_clk; 1793 1794 err = clk_prepare_enable(imx_data->clk_ipg); 1795 if (err) 1796 goto disable_per_clk; 1797 1798 esdhc_pltfm_set_clock(host, imx_data->actual_clock); 1799 1800 err = sdhci_runtime_resume_host(host, 0); 1801 if (err) 1802 goto disable_ipg_clk; 1803 1804 if (host->mmc->caps2 & MMC_CAP2_CQE) 1805 err = cqhci_resume(host->mmc); 1806 1807 return err; 1808 1809 disable_ipg_clk: 1810 clk_disable_unprepare(imx_data->clk_ipg); 1811 disable_per_clk: 1812 clk_disable_unprepare(imx_data->clk_per); 1813 disable_ahb_clk: 1814 clk_disable_unprepare(imx_data->clk_ahb); 1815 remove_pm_qos_request: 1816 if (imx_data->socdata->flags & ESDHC_FLAG_PMQOS) 1817 cpu_latency_qos_remove_request(&imx_data->pm_qos_req); 1818 return err; 1819 } 1820 #endif 1821 1822 static const struct dev_pm_ops sdhci_esdhc_pmops = { 1823 SET_SYSTEM_SLEEP_PM_OPS(sdhci_esdhc_suspend, sdhci_esdhc_resume) 1824 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend, 1825 sdhci_esdhc_runtime_resume, NULL) 1826 }; 1827 1828 static struct platform_driver sdhci_esdhc_imx_driver = { 1829 .driver = { 1830 .name = "sdhci-esdhc-imx", 1831 .probe_type = PROBE_PREFER_ASYNCHRONOUS, 1832 .of_match_table = imx_esdhc_dt_ids, 1833 .pm = &sdhci_esdhc_pmops, 1834 }, 1835 .probe = sdhci_esdhc_imx_probe, 1836 .remove = sdhci_esdhc_imx_remove, 1837 }; 1838 1839 module_platform_driver(sdhci_esdhc_imx_driver); 1840 1841 MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC"); 1842 MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>"); 1843 MODULE_LICENSE("GPL v2"); 1844