195f25efeSWolfram Sang /*
295f25efeSWolfram Sang  * Freescale eSDHC i.MX controller driver for the platform bus.
395f25efeSWolfram Sang  *
495f25efeSWolfram Sang  * derived from the OF-version.
595f25efeSWolfram Sang  *
695f25efeSWolfram Sang  * Copyright (c) 2010 Pengutronix e.K.
795f25efeSWolfram Sang  *   Author: Wolfram Sang <w.sang@pengutronix.de>
895f25efeSWolfram Sang  *
995f25efeSWolfram Sang  * This program is free software; you can redistribute it and/or modify
1095f25efeSWolfram Sang  * it under the terms of the GNU General Public License as published by
1195f25efeSWolfram Sang  * the Free Software Foundation; either version 2 of the License.
1295f25efeSWolfram Sang  */
1395f25efeSWolfram Sang 
1495f25efeSWolfram Sang #include <linux/io.h>
1595f25efeSWolfram Sang #include <linux/delay.h>
1695f25efeSWolfram Sang #include <linux/err.h>
1795f25efeSWolfram Sang #include <linux/clk.h>
180c6d49ceSWolfram Sang #include <linux/gpio.h>
1966506f76SShawn Guo #include <linux/module.h>
20e149860dSRichard Zhu #include <linux/slab.h>
2195f25efeSWolfram Sang #include <linux/mmc/host.h>
2258ac8177SRichard Zhu #include <linux/mmc/mmc.h>
2358ac8177SRichard Zhu #include <linux/mmc/sdio.h>
24fbe5fdd1SShawn Guo #include <linux/mmc/slot-gpio.h>
25abfafc2dSShawn Guo #include <linux/of.h>
26abfafc2dSShawn Guo #include <linux/of_device.h>
27abfafc2dSShawn Guo #include <linux/of_gpio.h>
28e62d8b8fSDong Aisheng #include <linux/pinctrl/consumer.h>
2982906b13SArnd Bergmann #include <linux/platform_data/mmc-esdhc-imx.h>
3095f25efeSWolfram Sang #include "sdhci-pltfm.h"
3195f25efeSWolfram Sang #include "sdhci-esdhc.h"
3295f25efeSWolfram Sang 
3360bf6396SShawn Guo #define	ESDHC_CTRL_D3CD			0x08
3458ac8177SRichard Zhu /* VENDOR SPEC register */
3560bf6396SShawn Guo #define ESDHC_VENDOR_SPEC		0xc0
3660bf6396SShawn Guo #define  ESDHC_VENDOR_SPEC_SDIO_QUIRK	(1 << 1)
370322191eSDong Aisheng #define  ESDHC_VENDOR_SPEC_VSELECT	(1 << 1)
38fed2f6e2SDong Aisheng #define  ESDHC_VENDOR_SPEC_FRC_SDCLK_ON	(1 << 8)
3960bf6396SShawn Guo #define ESDHC_WTMK_LVL			0x44
4060bf6396SShawn Guo #define ESDHC_MIX_CTRL			0x48
41de5bdbffSDong Aisheng #define  ESDHC_MIX_CTRL_DDREN		(1 << 3)
422a15f981SShawn Guo #define  ESDHC_MIX_CTRL_AC23EN		(1 << 7)
430322191eSDong Aisheng #define  ESDHC_MIX_CTRL_EXE_TUNE	(1 << 22)
440322191eSDong Aisheng #define  ESDHC_MIX_CTRL_SMPCLK_SEL	(1 << 23)
450322191eSDong Aisheng #define  ESDHC_MIX_CTRL_FBCLK_SEL	(1 << 25)
462a15f981SShawn Guo /* Bits 3 and 6 are not SDHCI standard definitions */
472a15f981SShawn Guo #define  ESDHC_MIX_CTRL_SDHCI_MASK	0xb7
48d131a71cSDong Aisheng /* Tuning bits */
49d131a71cSDong Aisheng #define  ESDHC_MIX_CTRL_TUNING_MASK	0x03c00000
5058ac8177SRichard Zhu 
51602519b2SDong Aisheng /* dll control register */
52602519b2SDong Aisheng #define ESDHC_DLL_CTRL			0x60
53602519b2SDong Aisheng #define ESDHC_DLL_OVERRIDE_VAL_SHIFT	9
54602519b2SDong Aisheng #define ESDHC_DLL_OVERRIDE_EN_SHIFT	8
55602519b2SDong Aisheng 
560322191eSDong Aisheng /* tune control register */
570322191eSDong Aisheng #define ESDHC_TUNE_CTRL_STATUS		0x68
580322191eSDong Aisheng #define  ESDHC_TUNE_CTRL_STEP		1
590322191eSDong Aisheng #define  ESDHC_TUNE_CTRL_MIN		0
600322191eSDong Aisheng #define  ESDHC_TUNE_CTRL_MAX		((1 << 7) - 1)
610322191eSDong Aisheng 
626e9fd28eSDong Aisheng #define ESDHC_TUNING_CTRL		0xcc
636e9fd28eSDong Aisheng #define ESDHC_STD_TUNING_EN		(1 << 24)
646e9fd28eSDong Aisheng /* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
656e9fd28eSDong Aisheng #define ESDHC_TUNING_START_TAP		0x1
666e9fd28eSDong Aisheng 
670322191eSDong Aisheng #define ESDHC_TUNING_BLOCK_PATTERN_LEN	64
680322191eSDong Aisheng 
69ad93220dSDong Aisheng /* pinctrl state */
70ad93220dSDong Aisheng #define ESDHC_PINCTRL_STATE_100MHZ	"state_100mhz"
71ad93220dSDong Aisheng #define ESDHC_PINCTRL_STATE_200MHZ	"state_200mhz"
72ad93220dSDong Aisheng 
7358ac8177SRichard Zhu /*
74af51079eSSascha Hauer  * Our interpretation of the SDHCI_HOST_CONTROL register
75af51079eSSascha Hauer  */
76af51079eSSascha Hauer #define ESDHC_CTRL_4BITBUS		(0x1 << 1)
77af51079eSSascha Hauer #define ESDHC_CTRL_8BITBUS		(0x2 << 1)
78af51079eSSascha Hauer #define ESDHC_CTRL_BUSWIDTH_MASK	(0x3 << 1)
79af51079eSSascha Hauer 
80af51079eSSascha Hauer /*
8197e4ba6aSRichard Zhu  * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
8297e4ba6aSRichard Zhu  * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
8397e4ba6aSRichard Zhu  * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
8497e4ba6aSRichard Zhu  * Define this macro DMA error INT for fsl eSDHC
8597e4ba6aSRichard Zhu  */
8660bf6396SShawn Guo #define ESDHC_INT_VENDOR_SPEC_DMA_ERR	(1 << 28)
8797e4ba6aSRichard Zhu 
8897e4ba6aSRichard Zhu /*
8958ac8177SRichard Zhu  * The CMDTYPE of the CMD register (offset 0xE) should be set to
9058ac8177SRichard Zhu  * "11" when the STOP CMD12 is issued on imx53 to abort one
9158ac8177SRichard Zhu  * open ended multi-blk IO. Otherwise the TC INT wouldn't
9258ac8177SRichard Zhu  * be generated.
9358ac8177SRichard Zhu  * In exact block transfer, the controller doesn't complete the
9458ac8177SRichard Zhu  * operations automatically as required at the end of the
9558ac8177SRichard Zhu  * transfer and remains on hold if the abort command is not sent.
9658ac8177SRichard Zhu  * As a result, the TC flag is not asserted and SW  received timeout
9758ac8177SRichard Zhu  * exeception. Bit1 of Vendor Spec registor is used to fix it.
9858ac8177SRichard Zhu  */
9931fbb301SShawn Guo #define ESDHC_FLAG_MULTIBLK_NO_INT	BIT(1)
10031fbb301SShawn Guo /*
10131fbb301SShawn Guo  * The flag enables the workaround for ESDHC errata ENGcm07207 which
10231fbb301SShawn Guo  * affects i.MX25 and i.MX35.
10331fbb301SShawn Guo  */
10431fbb301SShawn Guo #define ESDHC_FLAG_ENGCM07207		BIT(2)
1059d61c009SShawn Guo /*
1069d61c009SShawn Guo  * The flag tells that the ESDHC controller is an USDHC block that is
1079d61c009SShawn Guo  * integrated on the i.MX6 series.
1089d61c009SShawn Guo  */
1099d61c009SShawn Guo #define ESDHC_FLAG_USDHC		BIT(3)
1106e9fd28eSDong Aisheng /* The IP supports manual tuning process */
1116e9fd28eSDong Aisheng #define ESDHC_FLAG_MAN_TUNING		BIT(4)
1126e9fd28eSDong Aisheng /* The IP supports standard tuning process */
1136e9fd28eSDong Aisheng #define ESDHC_FLAG_STD_TUNING		BIT(5)
1146e9fd28eSDong Aisheng /* The IP has SDHCI_CAPABILITIES_1 register */
1156e9fd28eSDong Aisheng #define ESDHC_FLAG_HAVE_CAP1		BIT(6)
116e149860dSRichard Zhu 
117f47c4bbfSShawn Guo struct esdhc_soc_data {
118f47c4bbfSShawn Guo 	u32 flags;
119f47c4bbfSShawn Guo };
120f47c4bbfSShawn Guo 
121f47c4bbfSShawn Guo static struct esdhc_soc_data esdhc_imx25_data = {
122f47c4bbfSShawn Guo 	.flags = ESDHC_FLAG_ENGCM07207,
123f47c4bbfSShawn Guo };
124f47c4bbfSShawn Guo 
125f47c4bbfSShawn Guo static struct esdhc_soc_data esdhc_imx35_data = {
126f47c4bbfSShawn Guo 	.flags = ESDHC_FLAG_ENGCM07207,
127f47c4bbfSShawn Guo };
128f47c4bbfSShawn Guo 
129f47c4bbfSShawn Guo static struct esdhc_soc_data esdhc_imx51_data = {
130f47c4bbfSShawn Guo 	.flags = 0,
131f47c4bbfSShawn Guo };
132f47c4bbfSShawn Guo 
133f47c4bbfSShawn Guo static struct esdhc_soc_data esdhc_imx53_data = {
134f47c4bbfSShawn Guo 	.flags = ESDHC_FLAG_MULTIBLK_NO_INT,
135f47c4bbfSShawn Guo };
136f47c4bbfSShawn Guo 
137f47c4bbfSShawn Guo static struct esdhc_soc_data usdhc_imx6q_data = {
1386e9fd28eSDong Aisheng 	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
1396e9fd28eSDong Aisheng };
1406e9fd28eSDong Aisheng 
1416e9fd28eSDong Aisheng static struct esdhc_soc_data usdhc_imx6sl_data = {
1426e9fd28eSDong Aisheng 	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
1436e9fd28eSDong Aisheng 			| ESDHC_FLAG_HAVE_CAP1,
14457ed3314SShawn Guo };
14557ed3314SShawn Guo 
146e149860dSRichard Zhu struct pltfm_imx_data {
147e149860dSRichard Zhu 	u32 scratchpad;
148e62d8b8fSDong Aisheng 	struct pinctrl *pinctrl;
149ad93220dSDong Aisheng 	struct pinctrl_state *pins_default;
150ad93220dSDong Aisheng 	struct pinctrl_state *pins_100mhz;
151ad93220dSDong Aisheng 	struct pinctrl_state *pins_200mhz;
152f47c4bbfSShawn Guo 	const struct esdhc_soc_data *socdata;
153842afc02SShawn Guo 	struct esdhc_platform_data boarddata;
15452dac615SSascha Hauer 	struct clk *clk_ipg;
15552dac615SSascha Hauer 	struct clk *clk_ahb;
15652dac615SSascha Hauer 	struct clk *clk_per;
157361b8482SLucas Stach 	enum {
158361b8482SLucas Stach 		NO_CMD_PENDING,      /* no multiblock command pending*/
159361b8482SLucas Stach 		MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
160361b8482SLucas Stach 		WAIT_FOR_INT,        /* sent CMD12, waiting for response INT */
161361b8482SLucas Stach 	} multiblock_status;
1620322191eSDong Aisheng 	u32 uhs_mode;
163de5bdbffSDong Aisheng 	u32 is_ddr;
164e149860dSRichard Zhu };
165e149860dSRichard Zhu 
16657ed3314SShawn Guo static struct platform_device_id imx_esdhc_devtype[] = {
16757ed3314SShawn Guo 	{
16857ed3314SShawn Guo 		.name = "sdhci-esdhc-imx25",
169f47c4bbfSShawn Guo 		.driver_data = (kernel_ulong_t) &esdhc_imx25_data,
17057ed3314SShawn Guo 	}, {
17157ed3314SShawn Guo 		.name = "sdhci-esdhc-imx35",
172f47c4bbfSShawn Guo 		.driver_data = (kernel_ulong_t) &esdhc_imx35_data,
17357ed3314SShawn Guo 	}, {
17457ed3314SShawn Guo 		.name = "sdhci-esdhc-imx51",
175f47c4bbfSShawn Guo 		.driver_data = (kernel_ulong_t) &esdhc_imx51_data,
17657ed3314SShawn Guo 	}, {
17757ed3314SShawn Guo 		/* sentinel */
17857ed3314SShawn Guo 	}
17957ed3314SShawn Guo };
18057ed3314SShawn Guo MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
18157ed3314SShawn Guo 
182abfafc2dSShawn Guo static const struct of_device_id imx_esdhc_dt_ids[] = {
183f47c4bbfSShawn Guo 	{ .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
184f47c4bbfSShawn Guo 	{ .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
185f47c4bbfSShawn Guo 	{ .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
186f47c4bbfSShawn Guo 	{ .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
1876e9fd28eSDong Aisheng 	{ .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
188f47c4bbfSShawn Guo 	{ .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
189abfafc2dSShawn Guo 	{ /* sentinel */ }
190abfafc2dSShawn Guo };
191abfafc2dSShawn Guo MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
192abfafc2dSShawn Guo 
19357ed3314SShawn Guo static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
19457ed3314SShawn Guo {
195f47c4bbfSShawn Guo 	return data->socdata == &esdhc_imx25_data;
19657ed3314SShawn Guo }
19757ed3314SShawn Guo 
19857ed3314SShawn Guo static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
19957ed3314SShawn Guo {
200f47c4bbfSShawn Guo 	return data->socdata == &esdhc_imx53_data;
20157ed3314SShawn Guo }
20257ed3314SShawn Guo 
20395a2482aSShawn Guo static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
20495a2482aSShawn Guo {
205f47c4bbfSShawn Guo 	return data->socdata == &usdhc_imx6q_data;
20695a2482aSShawn Guo }
20795a2482aSShawn Guo 
2089d61c009SShawn Guo static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
2099d61c009SShawn Guo {
210f47c4bbfSShawn Guo 	return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
2119d61c009SShawn Guo }
2129d61c009SShawn Guo 
21395f25efeSWolfram Sang static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
21495f25efeSWolfram Sang {
21595f25efeSWolfram Sang 	void __iomem *base = host->ioaddr + (reg & ~0x3);
21695f25efeSWolfram Sang 	u32 shift = (reg & 0x3) * 8;
21795f25efeSWolfram Sang 
21895f25efeSWolfram Sang 	writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
21995f25efeSWolfram Sang }
22095f25efeSWolfram Sang 
2217e29c306SWolfram Sang static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
2227e29c306SWolfram Sang {
223361b8482SLucas Stach 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
224361b8482SLucas Stach 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
225913413c3SShawn Guo 	u32 val = readl(host->ioaddr + reg);
226913413c3SShawn Guo 
2270322191eSDong Aisheng 	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
2280322191eSDong Aisheng 		u32 fsl_prss = val;
2290322191eSDong Aisheng 		/* save the least 20 bits */
2300322191eSDong Aisheng 		val = fsl_prss & 0x000FFFFF;
2310322191eSDong Aisheng 		/* move dat[0-3] bits */
2320322191eSDong Aisheng 		val |= (fsl_prss & 0x0F000000) >> 4;
2330322191eSDong Aisheng 		/* move cmd line bit */
2340322191eSDong Aisheng 		val |= (fsl_prss & 0x00800000) << 1;
2350322191eSDong Aisheng 	}
2360322191eSDong Aisheng 
23797e4ba6aSRichard Zhu 	if (unlikely(reg == SDHCI_CAPABILITIES)) {
2386b4fb671SDong Aisheng 		/* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
2396b4fb671SDong Aisheng 		if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
2406b4fb671SDong Aisheng 			val &= 0xffff0000;
2416b4fb671SDong Aisheng 
24297e4ba6aSRichard Zhu 		/* In FSL esdhc IC module, only bit20 is used to indicate the
24397e4ba6aSRichard Zhu 		 * ADMA2 capability of esdhc, but this bit is messed up on
24497e4ba6aSRichard Zhu 		 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
24597e4ba6aSRichard Zhu 		 * don't actually support ADMA2). So set the BROKEN_ADMA
24697e4ba6aSRichard Zhu 		 * uirk on MX25/35 platforms.
24797e4ba6aSRichard Zhu 		 */
24897e4ba6aSRichard Zhu 
24997e4ba6aSRichard Zhu 		if (val & SDHCI_CAN_DO_ADMA1) {
25097e4ba6aSRichard Zhu 			val &= ~SDHCI_CAN_DO_ADMA1;
25197e4ba6aSRichard Zhu 			val |= SDHCI_CAN_DO_ADMA2;
25297e4ba6aSRichard Zhu 		}
25397e4ba6aSRichard Zhu 	}
25497e4ba6aSRichard Zhu 
2556e9fd28eSDong Aisheng 	if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
2566e9fd28eSDong Aisheng 		if (esdhc_is_usdhc(imx_data)) {
2576e9fd28eSDong Aisheng 			if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
2586e9fd28eSDong Aisheng 				val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
2596e9fd28eSDong Aisheng 			else
2606e9fd28eSDong Aisheng 				/* imx6q/dl does not have cap_1 register, fake one */
2610322191eSDong Aisheng 				val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
262888824bbSDong Aisheng 					| SDHCI_SUPPORT_SDR50
263888824bbSDong Aisheng 					| SDHCI_USE_SDR50_TUNING;
2646e9fd28eSDong Aisheng 		}
2656e9fd28eSDong Aisheng 	}
2660322191eSDong Aisheng 
2679d61c009SShawn Guo 	if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
2680322191eSDong Aisheng 		val = 0;
2690322191eSDong Aisheng 		val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
2700322191eSDong Aisheng 		val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
2710322191eSDong Aisheng 		val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
2720322191eSDong Aisheng 	}
2730322191eSDong Aisheng 
27497e4ba6aSRichard Zhu 	if (unlikely(reg == SDHCI_INT_STATUS)) {
27560bf6396SShawn Guo 		if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
27660bf6396SShawn Guo 			val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
27797e4ba6aSRichard Zhu 			val |= SDHCI_INT_ADMA_ERROR;
27897e4ba6aSRichard Zhu 		}
279361b8482SLucas Stach 
280361b8482SLucas Stach 		/*
281361b8482SLucas Stach 		 * mask off the interrupt we get in response to the manually
282361b8482SLucas Stach 		 * sent CMD12
283361b8482SLucas Stach 		 */
284361b8482SLucas Stach 		if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
285361b8482SLucas Stach 		    ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
286361b8482SLucas Stach 			val &= ~SDHCI_INT_RESPONSE;
287361b8482SLucas Stach 			writel(SDHCI_INT_RESPONSE, host->ioaddr +
288361b8482SLucas Stach 						   SDHCI_INT_STATUS);
289361b8482SLucas Stach 			imx_data->multiblock_status = NO_CMD_PENDING;
290361b8482SLucas Stach 		}
29197e4ba6aSRichard Zhu 	}
29297e4ba6aSRichard Zhu 
2937e29c306SWolfram Sang 	return val;
2947e29c306SWolfram Sang }
2957e29c306SWolfram Sang 
2967e29c306SWolfram Sang static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
2977e29c306SWolfram Sang {
298e149860dSRichard Zhu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
299e149860dSRichard Zhu 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
3000d58864bSTony Lin 	u32 data;
301e149860dSRichard Zhu 
3020d58864bSTony Lin 	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
3030d58864bSTony Lin 		if (val & SDHCI_INT_CARD_INT) {
3040d58864bSTony Lin 			/*
3050d58864bSTony Lin 			 * Clear and then set D3CD bit to avoid missing the
3060d58864bSTony Lin 			 * card interrupt.  This is a eSDHC controller problem
3070d58864bSTony Lin 			 * so we need to apply the following workaround: clear
3080d58864bSTony Lin 			 * and set D3CD bit will make eSDHC re-sample the card
3090d58864bSTony Lin 			 * interrupt. In case a card interrupt was lost,
3100d58864bSTony Lin 			 * re-sample it by the following steps.
3110d58864bSTony Lin 			 */
3120d58864bSTony Lin 			data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
31360bf6396SShawn Guo 			data &= ~ESDHC_CTRL_D3CD;
3140d58864bSTony Lin 			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
31560bf6396SShawn Guo 			data |= ESDHC_CTRL_D3CD;
3160d58864bSTony Lin 			writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
3170d58864bSTony Lin 		}
3180d58864bSTony Lin 	}
3190d58864bSTony Lin 
320f47c4bbfSShawn Guo 	if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
32158ac8177SRichard Zhu 				&& (reg == SDHCI_INT_STATUS)
32258ac8177SRichard Zhu 				&& (val & SDHCI_INT_DATA_END))) {
32358ac8177SRichard Zhu 			u32 v;
32460bf6396SShawn Guo 			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
32560bf6396SShawn Guo 			v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
32660bf6396SShawn Guo 			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
327361b8482SLucas Stach 
328361b8482SLucas Stach 			if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
329361b8482SLucas Stach 			{
330361b8482SLucas Stach 				/* send a manual CMD12 with RESPTYP=none */
331361b8482SLucas Stach 				data = MMC_STOP_TRANSMISSION << 24 |
332361b8482SLucas Stach 				       SDHCI_CMD_ABORTCMD << 16;
333361b8482SLucas Stach 				writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
334361b8482SLucas Stach 				imx_data->multiblock_status = WAIT_FOR_INT;
335361b8482SLucas Stach 			}
33658ac8177SRichard Zhu 	}
33758ac8177SRichard Zhu 
33897e4ba6aSRichard Zhu 	if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
33997e4ba6aSRichard Zhu 		if (val & SDHCI_INT_ADMA_ERROR) {
34097e4ba6aSRichard Zhu 			val &= ~SDHCI_INT_ADMA_ERROR;
34160bf6396SShawn Guo 			val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
34297e4ba6aSRichard Zhu 		}
34397e4ba6aSRichard Zhu 	}
34497e4ba6aSRichard Zhu 
3457e29c306SWolfram Sang 	writel(val, host->ioaddr + reg);
3467e29c306SWolfram Sang }
3477e29c306SWolfram Sang 
34895f25efeSWolfram Sang static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
34995f25efeSWolfram Sang {
350ef4d0888SShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
351ef4d0888SShawn Guo 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
3520322191eSDong Aisheng 	u16 ret = 0;
3530322191eSDong Aisheng 	u32 val;
354ef4d0888SShawn Guo 
35595a2482aSShawn Guo 	if (unlikely(reg == SDHCI_HOST_VERSION)) {
356ef4d0888SShawn Guo 		reg ^= 2;
3579d61c009SShawn Guo 		if (esdhc_is_usdhc(imx_data)) {
35895a2482aSShawn Guo 			/*
359ef4d0888SShawn Guo 			 * The usdhc register returns a wrong host version.
360ef4d0888SShawn Guo 			 * Correct it here.
36195a2482aSShawn Guo 			 */
362ef4d0888SShawn Guo 			return SDHCI_SPEC_300;
363ef4d0888SShawn Guo 		}
36495a2482aSShawn Guo 	}
36595f25efeSWolfram Sang 
3660322191eSDong Aisheng 	if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
3670322191eSDong Aisheng 		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
3680322191eSDong Aisheng 		if (val & ESDHC_VENDOR_SPEC_VSELECT)
3690322191eSDong Aisheng 			ret |= SDHCI_CTRL_VDD_180;
3700322191eSDong Aisheng 
3719d61c009SShawn Guo 		if (esdhc_is_usdhc(imx_data)) {
3726e9fd28eSDong Aisheng 			if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
3730322191eSDong Aisheng 				val = readl(host->ioaddr + ESDHC_MIX_CTRL);
3746e9fd28eSDong Aisheng 			else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
3756e9fd28eSDong Aisheng 				/* the std tuning bits is in ACMD12_ERR for imx6sl */
3766e9fd28eSDong Aisheng 				val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
3776e9fd28eSDong Aisheng 		}
3786e9fd28eSDong Aisheng 
3790322191eSDong Aisheng 		if (val & ESDHC_MIX_CTRL_EXE_TUNE)
3800322191eSDong Aisheng 			ret |= SDHCI_CTRL_EXEC_TUNING;
3810322191eSDong Aisheng 		if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
3820322191eSDong Aisheng 			ret |= SDHCI_CTRL_TUNED_CLK;
3830322191eSDong Aisheng 
3840322191eSDong Aisheng 		ret |= (imx_data->uhs_mode & SDHCI_CTRL_UHS_MASK);
3850322191eSDong Aisheng 		ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
3860322191eSDong Aisheng 
3870322191eSDong Aisheng 		return ret;
3880322191eSDong Aisheng 	}
3890322191eSDong Aisheng 
3907dd109efSDong Aisheng 	if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
3917dd109efSDong Aisheng 		if (esdhc_is_usdhc(imx_data)) {
3927dd109efSDong Aisheng 			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
3937dd109efSDong Aisheng 			ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
3947dd109efSDong Aisheng 			/* Swap AC23 bit */
3957dd109efSDong Aisheng 			if (m & ESDHC_MIX_CTRL_AC23EN) {
3967dd109efSDong Aisheng 				ret &= ~ESDHC_MIX_CTRL_AC23EN;
3977dd109efSDong Aisheng 				ret |= SDHCI_TRNS_AUTO_CMD23;
3987dd109efSDong Aisheng 			}
3997dd109efSDong Aisheng 		} else {
4007dd109efSDong Aisheng 			ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
4017dd109efSDong Aisheng 		}
4027dd109efSDong Aisheng 
4037dd109efSDong Aisheng 		return ret;
4047dd109efSDong Aisheng 	}
4057dd109efSDong Aisheng 
40695f25efeSWolfram Sang 	return readw(host->ioaddr + reg);
40795f25efeSWolfram Sang }
40895f25efeSWolfram Sang 
40995f25efeSWolfram Sang static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
41095f25efeSWolfram Sang {
41195f25efeSWolfram Sang 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
412e149860dSRichard Zhu 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
4130322191eSDong Aisheng 	u32 new_val = 0;
41495f25efeSWolfram Sang 
41595f25efeSWolfram Sang 	switch (reg) {
4160322191eSDong Aisheng 	case SDHCI_CLOCK_CONTROL:
4170322191eSDong Aisheng 		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
4180322191eSDong Aisheng 		if (val & SDHCI_CLOCK_CARD_EN)
4190322191eSDong Aisheng 			new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
4200322191eSDong Aisheng 		else
4210322191eSDong Aisheng 			new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
4220322191eSDong Aisheng 			writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
4230322191eSDong Aisheng 		return;
4240322191eSDong Aisheng 	case SDHCI_HOST_CONTROL2:
4250322191eSDong Aisheng 		new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
4260322191eSDong Aisheng 		if (val & SDHCI_CTRL_VDD_180)
4270322191eSDong Aisheng 			new_val |= ESDHC_VENDOR_SPEC_VSELECT;
4280322191eSDong Aisheng 		else
4290322191eSDong Aisheng 			new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
4300322191eSDong Aisheng 		writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
4310322191eSDong Aisheng 		imx_data->uhs_mode = val & SDHCI_CTRL_UHS_MASK;
4326e9fd28eSDong Aisheng 		if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
4330322191eSDong Aisheng 			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
4340322191eSDong Aisheng 			if (val & SDHCI_CTRL_TUNED_CLK)
4350322191eSDong Aisheng 				new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
4360322191eSDong Aisheng 			else
4370322191eSDong Aisheng 				new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
4380322191eSDong Aisheng 			writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
4396e9fd28eSDong Aisheng 		} else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
4406e9fd28eSDong Aisheng 			u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
4416e9fd28eSDong Aisheng 			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
4426e9fd28eSDong Aisheng 			new_val = readl(host->ioaddr + ESDHC_TUNING_CTRL);
4436e9fd28eSDong Aisheng 			if (val & SDHCI_CTRL_EXEC_TUNING) {
4446e9fd28eSDong Aisheng 				new_val |= ESDHC_STD_TUNING_EN |
4456e9fd28eSDong Aisheng 						ESDHC_TUNING_START_TAP;
4466e9fd28eSDong Aisheng 				v |= ESDHC_MIX_CTRL_EXE_TUNE;
4476e9fd28eSDong Aisheng 				m |= ESDHC_MIX_CTRL_FBCLK_SEL;
4486e9fd28eSDong Aisheng 			} else {
4496e9fd28eSDong Aisheng 				new_val &= ~ESDHC_STD_TUNING_EN;
4506e9fd28eSDong Aisheng 				v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
4516e9fd28eSDong Aisheng 				m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
4526e9fd28eSDong Aisheng 			}
4536e9fd28eSDong Aisheng 
4546e9fd28eSDong Aisheng 			if (val & SDHCI_CTRL_TUNED_CLK)
4556e9fd28eSDong Aisheng 				v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
4566e9fd28eSDong Aisheng 			else
4576e9fd28eSDong Aisheng 				v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
4586e9fd28eSDong Aisheng 
4596e9fd28eSDong Aisheng 			writel(new_val, host->ioaddr + ESDHC_TUNING_CTRL);
4606e9fd28eSDong Aisheng 			writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
4616e9fd28eSDong Aisheng 			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
4626e9fd28eSDong Aisheng 		}
4630322191eSDong Aisheng 		return;
46495f25efeSWolfram Sang 	case SDHCI_TRANSFER_MODE:
465f47c4bbfSShawn Guo 		if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
46658ac8177SRichard Zhu 				&& (host->cmd->opcode == SD_IO_RW_EXTENDED)
46758ac8177SRichard Zhu 				&& (host->cmd->data->blocks > 1)
46858ac8177SRichard Zhu 				&& (host->cmd->data->flags & MMC_DATA_READ)) {
46958ac8177SRichard Zhu 			u32 v;
47060bf6396SShawn Guo 			v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
47160bf6396SShawn Guo 			v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
47260bf6396SShawn Guo 			writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
47358ac8177SRichard Zhu 		}
47469f54698SShawn Guo 
4759d61c009SShawn Guo 		if (esdhc_is_usdhc(imx_data)) {
47669f54698SShawn Guo 			u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
4772a15f981SShawn Guo 			/* Swap AC23 bit */
4782a15f981SShawn Guo 			if (val & SDHCI_TRNS_AUTO_CMD23) {
4792a15f981SShawn Guo 				val &= ~SDHCI_TRNS_AUTO_CMD23;
4802a15f981SShawn Guo 				val |= ESDHC_MIX_CTRL_AC23EN;
4812a15f981SShawn Guo 			}
4822a15f981SShawn Guo 			m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
48369f54698SShawn Guo 			writel(m, host->ioaddr + ESDHC_MIX_CTRL);
48469f54698SShawn Guo 		} else {
48569f54698SShawn Guo 			/*
48669f54698SShawn Guo 			 * Postpone this write, we must do it together with a
48769f54698SShawn Guo 			 * command write that is down below.
48869f54698SShawn Guo 			 */
489e149860dSRichard Zhu 			imx_data->scratchpad = val;
49069f54698SShawn Guo 		}
49195f25efeSWolfram Sang 		return;
49295f25efeSWolfram Sang 	case SDHCI_COMMAND:
493361b8482SLucas Stach 		if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
49458ac8177SRichard Zhu 			val |= SDHCI_CMD_ABORTCMD;
49595a2482aSShawn Guo 
496361b8482SLucas Stach 		if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
497f47c4bbfSShawn Guo 		    (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
498361b8482SLucas Stach 			imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
499361b8482SLucas Stach 
5009d61c009SShawn Guo 		if (esdhc_is_usdhc(imx_data))
50195a2482aSShawn Guo 			writel(val << 16,
50295a2482aSShawn Guo 			       host->ioaddr + SDHCI_TRANSFER_MODE);
50369f54698SShawn Guo 		else
504e149860dSRichard Zhu 			writel(val << 16 | imx_data->scratchpad,
50595f25efeSWolfram Sang 			       host->ioaddr + SDHCI_TRANSFER_MODE);
50695f25efeSWolfram Sang 		return;
50795f25efeSWolfram Sang 	case SDHCI_BLOCK_SIZE:
50895f25efeSWolfram Sang 		val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
50995f25efeSWolfram Sang 		break;
51095f25efeSWolfram Sang 	}
51195f25efeSWolfram Sang 	esdhc_clrset_le(host, 0xffff, val, reg);
51295f25efeSWolfram Sang }
51395f25efeSWolfram Sang 
51495f25efeSWolfram Sang static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
51595f25efeSWolfram Sang {
5169a0985b7SWilson Callan 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
5179a0985b7SWilson Callan 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
51895f25efeSWolfram Sang 	u32 new_val;
519af51079eSSascha Hauer 	u32 mask;
52095f25efeSWolfram Sang 
52195f25efeSWolfram Sang 	switch (reg) {
52295f25efeSWolfram Sang 	case SDHCI_POWER_CONTROL:
52395f25efeSWolfram Sang 		/*
52495f25efeSWolfram Sang 		 * FSL put some DMA bits here
52595f25efeSWolfram Sang 		 * If your board has a regulator, code should be here
52695f25efeSWolfram Sang 		 */
52795f25efeSWolfram Sang 		return;
52895f25efeSWolfram Sang 	case SDHCI_HOST_CONTROL:
5296b40d182SShawn Guo 		/* FSL messed up here, so we need to manually compose it. */
530af51079eSSascha Hauer 		new_val = val & SDHCI_CTRL_LED;
5317122bbb0SMasanari Iida 		/* ensure the endianness */
53295f25efeSWolfram Sang 		new_val |= ESDHC_HOST_CONTROL_LE;
5339a0985b7SWilson Callan 		/* bits 8&9 are reserved on mx25 */
5349a0985b7SWilson Callan 		if (!is_imx25_esdhc(imx_data)) {
53595f25efeSWolfram Sang 			/* DMA mode bits are shifted */
53695f25efeSWolfram Sang 			new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
5379a0985b7SWilson Callan 		}
53895f25efeSWolfram Sang 
539af51079eSSascha Hauer 		/*
540af51079eSSascha Hauer 		 * Do not touch buswidth bits here. This is done in
541af51079eSSascha Hauer 		 * esdhc_pltfm_bus_width.
542f6825748SMartin Fuzzey 		 * Do not touch the D3CD bit either which is used for the
543f6825748SMartin Fuzzey 		 * SDIO interrupt errata workaround.
544af51079eSSascha Hauer 		 */
545f6825748SMartin Fuzzey 		mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
546af51079eSSascha Hauer 
547af51079eSSascha Hauer 		esdhc_clrset_le(host, mask, new_val, reg);
54895f25efeSWolfram Sang 		return;
54995f25efeSWolfram Sang 	}
55095f25efeSWolfram Sang 	esdhc_clrset_le(host, 0xff, val, reg);
551913413c3SShawn Guo 
552913413c3SShawn Guo 	/*
553913413c3SShawn Guo 	 * The esdhc has a design violation to SDHC spec which tells
554913413c3SShawn Guo 	 * that software reset should not affect card detection circuit.
555913413c3SShawn Guo 	 * But esdhc clears its SYSCTL register bits [0..2] during the
556913413c3SShawn Guo 	 * software reset.  This will stop those clocks that card detection
557913413c3SShawn Guo 	 * circuit relies on.  To work around it, we turn the clocks on back
558913413c3SShawn Guo 	 * to keep card detection circuit functional.
559913413c3SShawn Guo 	 */
56058c8c4fbSShawn Guo 	if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
561913413c3SShawn Guo 		esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
56258c8c4fbSShawn Guo 		/*
56358c8c4fbSShawn Guo 		 * The reset on usdhc fails to clear MIX_CTRL register.
56458c8c4fbSShawn Guo 		 * Do it manually here.
56558c8c4fbSShawn Guo 		 */
566de5bdbffSDong Aisheng 		if (esdhc_is_usdhc(imx_data)) {
567d131a71cSDong Aisheng 			/* the tuning bits should be kept during reset */
568d131a71cSDong Aisheng 			new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
569d131a71cSDong Aisheng 			writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
570d131a71cSDong Aisheng 					host->ioaddr + ESDHC_MIX_CTRL);
571de5bdbffSDong Aisheng 			imx_data->is_ddr = 0;
572de5bdbffSDong Aisheng 		}
57358c8c4fbSShawn Guo 	}
57495f25efeSWolfram Sang }
57595f25efeSWolfram Sang 
5760ddf03c9SLucas Stach static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
5770ddf03c9SLucas Stach {
5780ddf03c9SLucas Stach 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
5790ddf03c9SLucas Stach 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
5800ddf03c9SLucas Stach 	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
5810ddf03c9SLucas Stach 
5820ddf03c9SLucas Stach 	u32 f_host = clk_get_rate(pltfm_host->clk);
5830ddf03c9SLucas Stach 
5840ddf03c9SLucas Stach 	if (boarddata->f_max && (boarddata->f_max < f_host))
5850ddf03c9SLucas Stach 		return boarddata->f_max;
5860ddf03c9SLucas Stach 	else
5870ddf03c9SLucas Stach 		return f_host;
5880ddf03c9SLucas Stach }
5890ddf03c9SLucas Stach 
59095f25efeSWolfram Sang static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
59195f25efeSWolfram Sang {
59295f25efeSWolfram Sang 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
59395f25efeSWolfram Sang 
59495f25efeSWolfram Sang 	return clk_get_rate(pltfm_host->clk) / 256 / 16;
59595f25efeSWolfram Sang }
59695f25efeSWolfram Sang 
5978ba9580aSLucas Stach static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
5988ba9580aSLucas Stach 					 unsigned int clock)
5998ba9580aSLucas Stach {
6008ba9580aSLucas Stach 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
601fed2f6e2SDong Aisheng 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
602d31fc00aSDong Aisheng 	unsigned int host_clock = clk_get_rate(pltfm_host->clk);
603d31fc00aSDong Aisheng 	int pre_div = 2;
604d31fc00aSDong Aisheng 	int div = 1;
605fed2f6e2SDong Aisheng 	u32 temp, val;
6068ba9580aSLucas Stach 
607fed2f6e2SDong Aisheng 	if (clock == 0) {
6089d61c009SShawn Guo 		if (esdhc_is_usdhc(imx_data)) {
609fed2f6e2SDong Aisheng 			val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
610fed2f6e2SDong Aisheng 			writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
611fed2f6e2SDong Aisheng 					host->ioaddr + ESDHC_VENDOR_SPEC);
612fed2f6e2SDong Aisheng 		}
613d31fc00aSDong Aisheng 		goto out;
614fed2f6e2SDong Aisheng 	}
615d31fc00aSDong Aisheng 
616de5bdbffSDong Aisheng 	if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
6175f7886c5SDong Aisheng 		pre_div = 1;
6185f7886c5SDong Aisheng 
619d31fc00aSDong Aisheng 	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
620d31fc00aSDong Aisheng 	temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
621d31fc00aSDong Aisheng 		| ESDHC_CLOCK_MASK);
622d31fc00aSDong Aisheng 	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
623d31fc00aSDong Aisheng 
624d31fc00aSDong Aisheng 	while (host_clock / pre_div / 16 > clock && pre_div < 256)
625d31fc00aSDong Aisheng 		pre_div *= 2;
626d31fc00aSDong Aisheng 
627d31fc00aSDong Aisheng 	while (host_clock / pre_div / div > clock && div < 16)
628d31fc00aSDong Aisheng 		div++;
629d31fc00aSDong Aisheng 
630e76b8559SDong Aisheng 	host->mmc->actual_clock = host_clock / pre_div / div;
631d31fc00aSDong Aisheng 	dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
632e76b8559SDong Aisheng 		clock, host->mmc->actual_clock);
633d31fc00aSDong Aisheng 
634de5bdbffSDong Aisheng 	if (imx_data->is_ddr)
635de5bdbffSDong Aisheng 		pre_div >>= 2;
636de5bdbffSDong Aisheng 	else
637d31fc00aSDong Aisheng 		pre_div >>= 1;
638d31fc00aSDong Aisheng 	div--;
639d31fc00aSDong Aisheng 
640d31fc00aSDong Aisheng 	temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
641d31fc00aSDong Aisheng 	temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
642d31fc00aSDong Aisheng 		| (div << ESDHC_DIVIDER_SHIFT)
643d31fc00aSDong Aisheng 		| (pre_div << ESDHC_PREDIV_SHIFT));
644d31fc00aSDong Aisheng 	sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
645fed2f6e2SDong Aisheng 
6469d61c009SShawn Guo 	if (esdhc_is_usdhc(imx_data)) {
647fed2f6e2SDong Aisheng 		val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
648fed2f6e2SDong Aisheng 		writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
649fed2f6e2SDong Aisheng 		host->ioaddr + ESDHC_VENDOR_SPEC);
650fed2f6e2SDong Aisheng 	}
651fed2f6e2SDong Aisheng 
652d31fc00aSDong Aisheng 	mdelay(1);
653d31fc00aSDong Aisheng out:
654d31fc00aSDong Aisheng 	host->clock = clock;
6558ba9580aSLucas Stach }
6568ba9580aSLucas Stach 
657913413c3SShawn Guo static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
658913413c3SShawn Guo {
659842afc02SShawn Guo 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
660842afc02SShawn Guo 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
661842afc02SShawn Guo 	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
662913413c3SShawn Guo 
663913413c3SShawn Guo 	switch (boarddata->wp_type) {
664913413c3SShawn Guo 	case ESDHC_WP_GPIO:
665fbe5fdd1SShawn Guo 		return mmc_gpio_get_ro(host->mmc);
666913413c3SShawn Guo 	case ESDHC_WP_CONTROLLER:
667913413c3SShawn Guo 		return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
668913413c3SShawn Guo 			       SDHCI_WRITE_PROTECT);
669913413c3SShawn Guo 	case ESDHC_WP_NONE:
670913413c3SShawn Guo 		break;
671913413c3SShawn Guo 	}
672913413c3SShawn Guo 
673913413c3SShawn Guo 	return -ENOSYS;
674913413c3SShawn Guo }
675913413c3SShawn Guo 
676af51079eSSascha Hauer static int esdhc_pltfm_bus_width(struct sdhci_host *host, int width)
677af51079eSSascha Hauer {
678af51079eSSascha Hauer 	u32 ctrl;
679af51079eSSascha Hauer 
680af51079eSSascha Hauer 	switch (width) {
681af51079eSSascha Hauer 	case MMC_BUS_WIDTH_8:
682af51079eSSascha Hauer 		ctrl = ESDHC_CTRL_8BITBUS;
683af51079eSSascha Hauer 		break;
684af51079eSSascha Hauer 	case MMC_BUS_WIDTH_4:
685af51079eSSascha Hauer 		ctrl = ESDHC_CTRL_4BITBUS;
686af51079eSSascha Hauer 		break;
687af51079eSSascha Hauer 	default:
688af51079eSSascha Hauer 		ctrl = 0;
689af51079eSSascha Hauer 		break;
690af51079eSSascha Hauer 	}
691af51079eSSascha Hauer 
692af51079eSSascha Hauer 	esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
693af51079eSSascha Hauer 			SDHCI_HOST_CONTROL);
694af51079eSSascha Hauer 
695af51079eSSascha Hauer 	return 0;
696af51079eSSascha Hauer }
697af51079eSSascha Hauer 
6980322191eSDong Aisheng static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
6990322191eSDong Aisheng {
7000322191eSDong Aisheng 	u32 reg;
7010322191eSDong Aisheng 
7020322191eSDong Aisheng 	/* FIXME: delay a bit for card to be ready for next tuning due to errors */
7030322191eSDong Aisheng 	mdelay(1);
7040322191eSDong Aisheng 
7050322191eSDong Aisheng 	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
7060322191eSDong Aisheng 	reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
7070322191eSDong Aisheng 			ESDHC_MIX_CTRL_FBCLK_SEL;
7080322191eSDong Aisheng 	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
7090322191eSDong Aisheng 	writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
7100322191eSDong Aisheng 	dev_dbg(mmc_dev(host->mmc),
7110322191eSDong Aisheng 		"tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
7120322191eSDong Aisheng 			val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
7130322191eSDong Aisheng }
7140322191eSDong Aisheng 
7150322191eSDong Aisheng static void esdhc_request_done(struct mmc_request *mrq)
7160322191eSDong Aisheng {
7170322191eSDong Aisheng 	complete(&mrq->completion);
7180322191eSDong Aisheng }
7190322191eSDong Aisheng 
7200322191eSDong Aisheng static int esdhc_send_tuning_cmd(struct sdhci_host *host, u32 opcode)
7210322191eSDong Aisheng {
7220322191eSDong Aisheng 	struct mmc_command cmd = {0};
7230322191eSDong Aisheng 	struct mmc_request mrq = {0};
7240322191eSDong Aisheng 	struct mmc_data data = {0};
7250322191eSDong Aisheng 	struct scatterlist sg;
7260322191eSDong Aisheng 	char tuning_pattern[ESDHC_TUNING_BLOCK_PATTERN_LEN];
7270322191eSDong Aisheng 
7280322191eSDong Aisheng 	cmd.opcode = opcode;
7290322191eSDong Aisheng 	cmd.arg = 0;
7300322191eSDong Aisheng 	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
7310322191eSDong Aisheng 
7320322191eSDong Aisheng 	data.blksz = ESDHC_TUNING_BLOCK_PATTERN_LEN;
7330322191eSDong Aisheng 	data.blocks = 1;
7340322191eSDong Aisheng 	data.flags = MMC_DATA_READ;
7350322191eSDong Aisheng 	data.sg = &sg;
7360322191eSDong Aisheng 	data.sg_len = 1;
7370322191eSDong Aisheng 
7380322191eSDong Aisheng 	sg_init_one(&sg, tuning_pattern, sizeof(tuning_pattern));
7390322191eSDong Aisheng 
7400322191eSDong Aisheng 	mrq.cmd = &cmd;
7410322191eSDong Aisheng 	mrq.cmd->mrq = &mrq;
7420322191eSDong Aisheng 	mrq.data = &data;
7430322191eSDong Aisheng 	mrq.data->mrq = &mrq;
7440322191eSDong Aisheng 	mrq.cmd->data = mrq.data;
7450322191eSDong Aisheng 
7460322191eSDong Aisheng 	mrq.done = esdhc_request_done;
7470322191eSDong Aisheng 	init_completion(&(mrq.completion));
7480322191eSDong Aisheng 
7490322191eSDong Aisheng 	disable_irq(host->irq);
7500322191eSDong Aisheng 	spin_lock(&host->lock);
7510322191eSDong Aisheng 	host->mrq = &mrq;
7520322191eSDong Aisheng 
7530322191eSDong Aisheng 	sdhci_send_command(host, mrq.cmd);
7540322191eSDong Aisheng 
7550322191eSDong Aisheng 	spin_unlock(&host->lock);
7560322191eSDong Aisheng 	enable_irq(host->irq);
7570322191eSDong Aisheng 
7580322191eSDong Aisheng 	wait_for_completion(&mrq.completion);
7590322191eSDong Aisheng 
7600322191eSDong Aisheng 	if (cmd.error)
7610322191eSDong Aisheng 		return cmd.error;
7620322191eSDong Aisheng 	if (data.error)
7630322191eSDong Aisheng 		return data.error;
7640322191eSDong Aisheng 
7650322191eSDong Aisheng 	return 0;
7660322191eSDong Aisheng }
7670322191eSDong Aisheng 
7680322191eSDong Aisheng static void esdhc_post_tuning(struct sdhci_host *host)
7690322191eSDong Aisheng {
7700322191eSDong Aisheng 	u32 reg;
7710322191eSDong Aisheng 
7720322191eSDong Aisheng 	reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
7730322191eSDong Aisheng 	reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
7740322191eSDong Aisheng 	writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
7750322191eSDong Aisheng }
7760322191eSDong Aisheng 
7770322191eSDong Aisheng static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
7780322191eSDong Aisheng {
7790322191eSDong Aisheng 	int min, max, avg, ret;
7800322191eSDong Aisheng 
7810322191eSDong Aisheng 	/* find the mininum delay first which can pass tuning */
7820322191eSDong Aisheng 	min = ESDHC_TUNE_CTRL_MIN;
7830322191eSDong Aisheng 	while (min < ESDHC_TUNE_CTRL_MAX) {
7840322191eSDong Aisheng 		esdhc_prepare_tuning(host, min);
7850322191eSDong Aisheng 		if (!esdhc_send_tuning_cmd(host, opcode))
7860322191eSDong Aisheng 			break;
7870322191eSDong Aisheng 		min += ESDHC_TUNE_CTRL_STEP;
7880322191eSDong Aisheng 	}
7890322191eSDong Aisheng 
7900322191eSDong Aisheng 	/* find the maxinum delay which can not pass tuning */
7910322191eSDong Aisheng 	max = min + ESDHC_TUNE_CTRL_STEP;
7920322191eSDong Aisheng 	while (max < ESDHC_TUNE_CTRL_MAX) {
7930322191eSDong Aisheng 		esdhc_prepare_tuning(host, max);
7940322191eSDong Aisheng 		if (esdhc_send_tuning_cmd(host, opcode)) {
7950322191eSDong Aisheng 			max -= ESDHC_TUNE_CTRL_STEP;
7960322191eSDong Aisheng 			break;
7970322191eSDong Aisheng 		}
7980322191eSDong Aisheng 		max += ESDHC_TUNE_CTRL_STEP;
7990322191eSDong Aisheng 	}
8000322191eSDong Aisheng 
8010322191eSDong Aisheng 	/* use average delay to get the best timing */
8020322191eSDong Aisheng 	avg = (min + max) / 2;
8030322191eSDong Aisheng 	esdhc_prepare_tuning(host, avg);
8040322191eSDong Aisheng 	ret = esdhc_send_tuning_cmd(host, opcode);
8050322191eSDong Aisheng 	esdhc_post_tuning(host);
8060322191eSDong Aisheng 
8070322191eSDong Aisheng 	dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
8080322191eSDong Aisheng 		ret ? "failed" : "passed", avg, ret);
8090322191eSDong Aisheng 
8100322191eSDong Aisheng 	return ret;
8110322191eSDong Aisheng }
8120322191eSDong Aisheng 
813ad93220dSDong Aisheng static int esdhc_change_pinstate(struct sdhci_host *host,
814ad93220dSDong Aisheng 						unsigned int uhs)
815ad93220dSDong Aisheng {
816ad93220dSDong Aisheng 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
817ad93220dSDong Aisheng 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
818ad93220dSDong Aisheng 	struct pinctrl_state *pinctrl;
819ad93220dSDong Aisheng 
820ad93220dSDong Aisheng 	dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
821ad93220dSDong Aisheng 
822ad93220dSDong Aisheng 	if (IS_ERR(imx_data->pinctrl) ||
823ad93220dSDong Aisheng 		IS_ERR(imx_data->pins_default) ||
824ad93220dSDong Aisheng 		IS_ERR(imx_data->pins_100mhz) ||
825ad93220dSDong Aisheng 		IS_ERR(imx_data->pins_200mhz))
826ad93220dSDong Aisheng 		return -EINVAL;
827ad93220dSDong Aisheng 
828ad93220dSDong Aisheng 	switch (uhs) {
829ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR50:
830ad93220dSDong Aisheng 		pinctrl = imx_data->pins_100mhz;
831ad93220dSDong Aisheng 		break;
832ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR104:
833429a5b45SDong Aisheng 	case MMC_TIMING_MMC_HS200:
834ad93220dSDong Aisheng 		pinctrl = imx_data->pins_200mhz;
835ad93220dSDong Aisheng 		break;
836ad93220dSDong Aisheng 	default:
837ad93220dSDong Aisheng 		/* back to default state for other legacy timing */
838ad93220dSDong Aisheng 		pinctrl = imx_data->pins_default;
839ad93220dSDong Aisheng 	}
840ad93220dSDong Aisheng 
841ad93220dSDong Aisheng 	return pinctrl_select_state(imx_data->pinctrl, pinctrl);
842ad93220dSDong Aisheng }
843ad93220dSDong Aisheng 
844ad93220dSDong Aisheng static int esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
845ad93220dSDong Aisheng {
846ad93220dSDong Aisheng 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
847ad93220dSDong Aisheng 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
848602519b2SDong Aisheng 	struct esdhc_platform_data *boarddata = &imx_data->boarddata;
849ad93220dSDong Aisheng 
850ad93220dSDong Aisheng 	switch (uhs) {
851ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR12:
852ad93220dSDong Aisheng 		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR12;
853ad93220dSDong Aisheng 		break;
854ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR25:
855ad93220dSDong Aisheng 		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR25;
856ad93220dSDong Aisheng 		break;
857ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR50:
858ad93220dSDong Aisheng 		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR50;
859ad93220dSDong Aisheng 		break;
860ad93220dSDong Aisheng 	case MMC_TIMING_UHS_SDR104:
861429a5b45SDong Aisheng 	case MMC_TIMING_MMC_HS200:
862ad93220dSDong Aisheng 		imx_data->uhs_mode = SDHCI_CTRL_UHS_SDR104;
863ad93220dSDong Aisheng 		break;
864ad93220dSDong Aisheng 	case MMC_TIMING_UHS_DDR50:
865ad93220dSDong Aisheng 		imx_data->uhs_mode = SDHCI_CTRL_UHS_DDR50;
866de5bdbffSDong Aisheng 		writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
867de5bdbffSDong Aisheng 				ESDHC_MIX_CTRL_DDREN,
868de5bdbffSDong Aisheng 				host->ioaddr + ESDHC_MIX_CTRL);
869de5bdbffSDong Aisheng 		imx_data->is_ddr = 1;
870602519b2SDong Aisheng 		if (boarddata->delay_line) {
871602519b2SDong Aisheng 			u32 v;
872602519b2SDong Aisheng 			v = boarddata->delay_line <<
873602519b2SDong Aisheng 				ESDHC_DLL_OVERRIDE_VAL_SHIFT |
874602519b2SDong Aisheng 				(1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
875602519b2SDong Aisheng 			if (is_imx53_esdhc(imx_data))
876602519b2SDong Aisheng 				v <<= 1;
877602519b2SDong Aisheng 			writel(v, host->ioaddr + ESDHC_DLL_CTRL);
878602519b2SDong Aisheng 		}
879ad93220dSDong Aisheng 		break;
880ad93220dSDong Aisheng 	}
881ad93220dSDong Aisheng 
882ad93220dSDong Aisheng 	return esdhc_change_pinstate(host, uhs);
883ad93220dSDong Aisheng }
884ad93220dSDong Aisheng 
8856e9fd28eSDong Aisheng static struct sdhci_ops sdhci_esdhc_ops = {
886e149860dSRichard Zhu 	.read_l = esdhc_readl_le,
8870c6d49ceSWolfram Sang 	.read_w = esdhc_readw_le,
888e149860dSRichard Zhu 	.write_l = esdhc_writel_le,
8890c6d49ceSWolfram Sang 	.write_w = esdhc_writew_le,
8900c6d49ceSWolfram Sang 	.write_b = esdhc_writeb_le,
8918ba9580aSLucas Stach 	.set_clock = esdhc_pltfm_set_clock,
8920ddf03c9SLucas Stach 	.get_max_clock = esdhc_pltfm_get_max_clock,
8930c6d49ceSWolfram Sang 	.get_min_clock = esdhc_pltfm_get_min_clock,
894913413c3SShawn Guo 	.get_ro = esdhc_pltfm_get_ro,
895af51079eSSascha Hauer 	.platform_bus_width = esdhc_pltfm_bus_width,
896ad93220dSDong Aisheng 	.set_uhs_signaling = esdhc_set_uhs_signaling,
8970c6d49ceSWolfram Sang };
8980c6d49ceSWolfram Sang 
8991db5eebfSLars-Peter Clausen static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
90097e4ba6aSRichard Zhu 	.quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
90197e4ba6aSRichard Zhu 			| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
90297e4ba6aSRichard Zhu 			| SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
90385d6509dSShawn Guo 			| SDHCI_QUIRK_BROKEN_CARD_DETECTION,
90485d6509dSShawn Guo 	.ops = &sdhci_esdhc_ops,
90585d6509dSShawn Guo };
90685d6509dSShawn Guo 
907abfafc2dSShawn Guo #ifdef CONFIG_OF
908c3be1efdSBill Pemberton static int
909abfafc2dSShawn Guo sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
910abfafc2dSShawn Guo 			 struct esdhc_platform_data *boarddata)
911abfafc2dSShawn Guo {
912abfafc2dSShawn Guo 	struct device_node *np = pdev->dev.of_node;
913abfafc2dSShawn Guo 
914abfafc2dSShawn Guo 	if (!np)
915abfafc2dSShawn Guo 		return -ENODEV;
916abfafc2dSShawn Guo 
9177f217794SArnd Bergmann 	if (of_get_property(np, "non-removable", NULL))
918abfafc2dSShawn Guo 		boarddata->cd_type = ESDHC_CD_PERMANENT;
919abfafc2dSShawn Guo 
920abfafc2dSShawn Guo 	if (of_get_property(np, "fsl,cd-controller", NULL))
921abfafc2dSShawn Guo 		boarddata->cd_type = ESDHC_CD_CONTROLLER;
922abfafc2dSShawn Guo 
923abfafc2dSShawn Guo 	if (of_get_property(np, "fsl,wp-controller", NULL))
924abfafc2dSShawn Guo 		boarddata->wp_type = ESDHC_WP_CONTROLLER;
925abfafc2dSShawn Guo 
926abfafc2dSShawn Guo 	boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
927abfafc2dSShawn Guo 	if (gpio_is_valid(boarddata->cd_gpio))
928abfafc2dSShawn Guo 		boarddata->cd_type = ESDHC_CD_GPIO;
929abfafc2dSShawn Guo 
930abfafc2dSShawn Guo 	boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
931abfafc2dSShawn Guo 	if (gpio_is_valid(boarddata->wp_gpio))
932abfafc2dSShawn Guo 		boarddata->wp_type = ESDHC_WP_GPIO;
933abfafc2dSShawn Guo 
934af51079eSSascha Hauer 	of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
935af51079eSSascha Hauer 
9360ddf03c9SLucas Stach 	of_property_read_u32(np, "max-frequency", &boarddata->f_max);
9370ddf03c9SLucas Stach 
938ad93220dSDong Aisheng 	if (of_find_property(np, "no-1-8-v", NULL))
939ad93220dSDong Aisheng 		boarddata->support_vsel = false;
940ad93220dSDong Aisheng 	else
941ad93220dSDong Aisheng 		boarddata->support_vsel = true;
942ad93220dSDong Aisheng 
943602519b2SDong Aisheng 	if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
944602519b2SDong Aisheng 		boarddata->delay_line = 0;
945602519b2SDong Aisheng 
946abfafc2dSShawn Guo 	return 0;
947abfafc2dSShawn Guo }
948abfafc2dSShawn Guo #else
949abfafc2dSShawn Guo static inline int
950abfafc2dSShawn Guo sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
951abfafc2dSShawn Guo 			 struct esdhc_platform_data *boarddata)
952abfafc2dSShawn Guo {
953abfafc2dSShawn Guo 	return -ENODEV;
954abfafc2dSShawn Guo }
955abfafc2dSShawn Guo #endif
956abfafc2dSShawn Guo 
957c3be1efdSBill Pemberton static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
95895f25efeSWolfram Sang {
959abfafc2dSShawn Guo 	const struct of_device_id *of_id =
960abfafc2dSShawn Guo 			of_match_device(imx_esdhc_dt_ids, &pdev->dev);
96185d6509dSShawn Guo 	struct sdhci_pltfm_host *pltfm_host;
96285d6509dSShawn Guo 	struct sdhci_host *host;
96385d6509dSShawn Guo 	struct esdhc_platform_data *boarddata;
9640c6d49ceSWolfram Sang 	int err;
965e149860dSRichard Zhu 	struct pltfm_imx_data *imx_data;
96695f25efeSWolfram Sang 
9670e748234SChristian Daudt 	host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
96885d6509dSShawn Guo 	if (IS_ERR(host))
96985d6509dSShawn Guo 		return PTR_ERR(host);
97085d6509dSShawn Guo 
97185d6509dSShawn Guo 	pltfm_host = sdhci_priv(host);
97285d6509dSShawn Guo 
973e3af31c6SShawn Guo 	imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
974abfafc2dSShawn Guo 	if (!imx_data) {
975abfafc2dSShawn Guo 		err = -ENOMEM;
976e3af31c6SShawn Guo 		goto free_sdhci;
977abfafc2dSShawn Guo 	}
97857ed3314SShawn Guo 
979f47c4bbfSShawn Guo 	imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
9803770ee8fSShawn Guo 						  pdev->id_entry->driver_data;
98185d6509dSShawn Guo 	pltfm_host->priv = imx_data;
98285d6509dSShawn Guo 
98352dac615SSascha Hauer 	imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
98452dac615SSascha Hauer 	if (IS_ERR(imx_data->clk_ipg)) {
98552dac615SSascha Hauer 		err = PTR_ERR(imx_data->clk_ipg);
986e3af31c6SShawn Guo 		goto free_sdhci;
98795f25efeSWolfram Sang 	}
98852dac615SSascha Hauer 
98952dac615SSascha Hauer 	imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
99052dac615SSascha Hauer 	if (IS_ERR(imx_data->clk_ahb)) {
99152dac615SSascha Hauer 		err = PTR_ERR(imx_data->clk_ahb);
992e3af31c6SShawn Guo 		goto free_sdhci;
99352dac615SSascha Hauer 	}
99452dac615SSascha Hauer 
99552dac615SSascha Hauer 	imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
99652dac615SSascha Hauer 	if (IS_ERR(imx_data->clk_per)) {
99752dac615SSascha Hauer 		err = PTR_ERR(imx_data->clk_per);
998e3af31c6SShawn Guo 		goto free_sdhci;
99952dac615SSascha Hauer 	}
100052dac615SSascha Hauer 
100152dac615SSascha Hauer 	pltfm_host->clk = imx_data->clk_per;
100252dac615SSascha Hauer 
100352dac615SSascha Hauer 	clk_prepare_enable(imx_data->clk_per);
100452dac615SSascha Hauer 	clk_prepare_enable(imx_data->clk_ipg);
100552dac615SSascha Hauer 	clk_prepare_enable(imx_data->clk_ahb);
100695f25efeSWolfram Sang 
1007ad93220dSDong Aisheng 	imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
1008e62d8b8fSDong Aisheng 	if (IS_ERR(imx_data->pinctrl)) {
1009e62d8b8fSDong Aisheng 		err = PTR_ERR(imx_data->pinctrl);
1010e3af31c6SShawn Guo 		goto disable_clk;
1011e62d8b8fSDong Aisheng 	}
1012e62d8b8fSDong Aisheng 
1013ad93220dSDong Aisheng 	imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1014ad93220dSDong Aisheng 						PINCTRL_STATE_DEFAULT);
1015ad93220dSDong Aisheng 	if (IS_ERR(imx_data->pins_default)) {
1016ad93220dSDong Aisheng 		err = PTR_ERR(imx_data->pins_default);
1017ad93220dSDong Aisheng 		dev_err(mmc_dev(host->mmc), "could not get default state\n");
1018ad93220dSDong Aisheng 		goto disable_clk;
1019ad93220dSDong Aisheng 	}
1020ad93220dSDong Aisheng 
102137865fe9SEric Bénard 	host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
102237865fe9SEric Bénard 
1023f47c4bbfSShawn Guo 	if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
10240c6d49ceSWolfram Sang 		/* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
102597e4ba6aSRichard Zhu 		host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
102697e4ba6aSRichard Zhu 			| SDHCI_QUIRK_BROKEN_ADMA;
10270c6d49ceSWolfram Sang 
1028f750ba9bSShawn Guo 	/*
1029f750ba9bSShawn Guo 	 * The imx6q ROM code will change the default watermark level setting
1030f750ba9bSShawn Guo 	 * to something insane.  Change it back here.
1031f750ba9bSShawn Guo 	 */
103269ed60e0SDong Aisheng 	if (esdhc_is_usdhc(imx_data)) {
103360bf6396SShawn Guo 		writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
103469ed60e0SDong Aisheng 		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
1035e2997c94SDong Aisheng 		host->mmc->caps |= MMC_CAP_1_8V_DDR;
103669ed60e0SDong Aisheng 	}
1037f750ba9bSShawn Guo 
10386e9fd28eSDong Aisheng 	if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
10396e9fd28eSDong Aisheng 		sdhci_esdhc_ops.platform_execute_tuning =
10406e9fd28eSDong Aisheng 					esdhc_executing_tuning;
1041abfafc2dSShawn Guo 	boarddata = &imx_data->boarddata;
1042abfafc2dSShawn Guo 	if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
1043842afc02SShawn Guo 		if (!host->mmc->parent->platform_data) {
1044913413c3SShawn Guo 			dev_err(mmc_dev(host->mmc), "no board data!\n");
1045913413c3SShawn Guo 			err = -EINVAL;
1046e3af31c6SShawn Guo 			goto disable_clk;
1047913413c3SShawn Guo 		}
1048842afc02SShawn Guo 		imx_data->boarddata = *((struct esdhc_platform_data *)
1049842afc02SShawn Guo 					host->mmc->parent->platform_data);
1050abfafc2dSShawn Guo 	}
1051913413c3SShawn Guo 
1052913413c3SShawn Guo 	/* write_protect */
1053913413c3SShawn Guo 	if (boarddata->wp_type == ESDHC_WP_GPIO) {
1054fbe5fdd1SShawn Guo 		err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
10550c6d49ceSWolfram Sang 		if (err) {
1056fbe5fdd1SShawn Guo 			dev_err(mmc_dev(host->mmc),
1057fbe5fdd1SShawn Guo 				"failed to request write-protect gpio!\n");
1058fbe5fdd1SShawn Guo 			goto disable_clk;
1059913413c3SShawn Guo 		}
1060fbe5fdd1SShawn Guo 		host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
10610c6d49ceSWolfram Sang 	}
10627e29c306SWolfram Sang 
1063913413c3SShawn Guo 	/* card_detect */
1064913413c3SShawn Guo 	switch (boarddata->cd_type) {
1065913413c3SShawn Guo 	case ESDHC_CD_GPIO:
1066214fc309SLaurent Pinchart 		err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
10677e29c306SWolfram Sang 		if (err) {
1068913413c3SShawn Guo 			dev_err(mmc_dev(host->mmc),
1069fbe5fdd1SShawn Guo 				"failed to request card-detect gpio!\n");
1070e3af31c6SShawn Guo 			goto disable_clk;
10717e29c306SWolfram Sang 		}
1072913413c3SShawn Guo 		/* fall through */
10737e29c306SWolfram Sang 
1074913413c3SShawn Guo 	case ESDHC_CD_CONTROLLER:
1075913413c3SShawn Guo 		/* we have a working card_detect back */
10767e29c306SWolfram Sang 		host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
1077913413c3SShawn Guo 		break;
1078913413c3SShawn Guo 
1079913413c3SShawn Guo 	case ESDHC_CD_PERMANENT:
1080e526003bSDong Aisheng 		host->mmc->caps |= MMC_CAP_NONREMOVABLE;
1081913413c3SShawn Guo 		break;
1082913413c3SShawn Guo 
1083913413c3SShawn Guo 	case ESDHC_CD_NONE:
1084913413c3SShawn Guo 		break;
10857e29c306SWolfram Sang 	}
10867e29c306SWolfram Sang 
1087af51079eSSascha Hauer 	switch (boarddata->max_bus_width) {
1088af51079eSSascha Hauer 	case 8:
1089af51079eSSascha Hauer 		host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1090af51079eSSascha Hauer 		break;
1091af51079eSSascha Hauer 	case 4:
1092af51079eSSascha Hauer 		host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1093af51079eSSascha Hauer 		break;
1094af51079eSSascha Hauer 	case 1:
1095af51079eSSascha Hauer 	default:
1096af51079eSSascha Hauer 		host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1097af51079eSSascha Hauer 		break;
1098af51079eSSascha Hauer 	}
1099af51079eSSascha Hauer 
1100ad93220dSDong Aisheng 	/* sdr50 and sdr104 needs work on 1.8v signal voltage */
11019d61c009SShawn Guo 	if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data)) {
1102ad93220dSDong Aisheng 		imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1103ad93220dSDong Aisheng 						ESDHC_PINCTRL_STATE_100MHZ);
1104ad93220dSDong Aisheng 		imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1105ad93220dSDong Aisheng 						ESDHC_PINCTRL_STATE_200MHZ);
1106ad93220dSDong Aisheng 		if (IS_ERR(imx_data->pins_100mhz) ||
1107ad93220dSDong Aisheng 				IS_ERR(imx_data->pins_200mhz)) {
1108ad93220dSDong Aisheng 			dev_warn(mmc_dev(host->mmc),
1109ad93220dSDong Aisheng 				"could not get ultra high speed state, work on normal mode\n");
1110ad93220dSDong Aisheng 			/* fall back to not support uhs by specify no 1.8v quirk */
1111ad93220dSDong Aisheng 			host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1112ad93220dSDong Aisheng 		}
1113ad93220dSDong Aisheng 	} else {
1114ad93220dSDong Aisheng 		host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1115ad93220dSDong Aisheng 	}
1116ad93220dSDong Aisheng 
111785d6509dSShawn Guo 	err = sdhci_add_host(host);
111885d6509dSShawn Guo 	if (err)
1119e3af31c6SShawn Guo 		goto disable_clk;
112085d6509dSShawn Guo 
11217e29c306SWolfram Sang 	return 0;
11227e29c306SWolfram Sang 
1123e3af31c6SShawn Guo disable_clk:
112452dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_per);
112552dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_ipg);
112652dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_ahb);
1127e3af31c6SShawn Guo free_sdhci:
112885d6509dSShawn Guo 	sdhci_pltfm_free(pdev);
112985d6509dSShawn Guo 	return err;
113095f25efeSWolfram Sang }
113195f25efeSWolfram Sang 
11326e0ee714SBill Pemberton static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
113395f25efeSWolfram Sang {
113485d6509dSShawn Guo 	struct sdhci_host *host = platform_get_drvdata(pdev);
113595f25efeSWolfram Sang 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1136e149860dSRichard Zhu 	struct pltfm_imx_data *imx_data = pltfm_host->priv;
113785d6509dSShawn Guo 	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
113885d6509dSShawn Guo 
113985d6509dSShawn Guo 	sdhci_remove_host(host, dead);
11400c6d49ceSWolfram Sang 
114152dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_per);
114252dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_ipg);
114352dac615SSascha Hauer 	clk_disable_unprepare(imx_data->clk_ahb);
114452dac615SSascha Hauer 
114585d6509dSShawn Guo 	sdhci_pltfm_free(pdev);
114685d6509dSShawn Guo 
114785d6509dSShawn Guo 	return 0;
114895f25efeSWolfram Sang }
114995f25efeSWolfram Sang 
115085d6509dSShawn Guo static struct platform_driver sdhci_esdhc_imx_driver = {
115185d6509dSShawn Guo 	.driver		= {
115285d6509dSShawn Guo 		.name	= "sdhci-esdhc-imx",
115385d6509dSShawn Guo 		.owner	= THIS_MODULE,
1154abfafc2dSShawn Guo 		.of_match_table = imx_esdhc_dt_ids,
115529495aa0SManuel Lauss 		.pm	= SDHCI_PLTFM_PMOPS,
115685d6509dSShawn Guo 	},
115757ed3314SShawn Guo 	.id_table	= imx_esdhc_devtype,
115885d6509dSShawn Guo 	.probe		= sdhci_esdhc_imx_probe,
11590433c143SBill Pemberton 	.remove		= sdhci_esdhc_imx_remove,
116095f25efeSWolfram Sang };
116185d6509dSShawn Guo 
1162d1f81a64SAxel Lin module_platform_driver(sdhci_esdhc_imx_driver);
116385d6509dSShawn Guo 
116485d6509dSShawn Guo MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
116585d6509dSShawn Guo MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
116685d6509dSShawn Guo MODULE_LICENSE("GPL v2");
1167