1ff984e57SWei WANG /* Realtek PCI-Express SD/MMC Card Interface driver
2ff984e57SWei WANG  *
362282180SWei WANG  * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
4ff984e57SWei WANG  *
5ff984e57SWei WANG  * This program is free software; you can redistribute it and/or modify it
6ff984e57SWei WANG  * under the terms of the GNU General Public License as published by the
7ff984e57SWei WANG  * Free Software Foundation; either version 2, or (at your option) any
8ff984e57SWei WANG  * later version.
9ff984e57SWei WANG  *
10ff984e57SWei WANG  * This program is distributed in the hope that it will be useful, but
11ff984e57SWei WANG  * WITHOUT ANY WARRANTY; without even the implied warranty of
12ff984e57SWei WANG  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
13ff984e57SWei WANG  * General Public License for more details.
14ff984e57SWei WANG  *
15ff984e57SWei WANG  * You should have received a copy of the GNU General Public License along
16ff984e57SWei WANG  * with this program; if not, see <http://www.gnu.org/licenses/>.
17ff984e57SWei WANG  *
18ff984e57SWei WANG  * Author:
19ff984e57SWei WANG  *   Wei WANG <wei_wang@realsil.com.cn>
20ff984e57SWei WANG  */
21ff984e57SWei WANG 
22ff984e57SWei WANG #include <linux/module.h>
23433e075cSWei WANG #include <linux/slab.h>
24ff984e57SWei WANG #include <linux/highmem.h>
25ff984e57SWei WANG #include <linux/delay.h>
26ff984e57SWei WANG #include <linux/platform_device.h>
276291e715SMicky Ching #include <linux/workqueue.h>
28ff984e57SWei WANG #include <linux/mmc/host.h>
29ff984e57SWei WANG #include <linux/mmc/mmc.h>
30ff984e57SWei WANG #include <linux/mmc/sd.h>
311dcb3579SMicky Ching #include <linux/mmc/sdio.h>
32ff984e57SWei WANG #include <linux/mmc/card.h>
33e455b69dSRui Feng #include <linux/rtsx_pci.h>
34ff984e57SWei WANG #include <asm/unaligned.h>
35ff984e57SWei WANG 
36ff984e57SWei WANG struct realtek_pci_sdmmc {
37ff984e57SWei WANG 	struct platform_device	*pdev;
38ff984e57SWei WANG 	struct rtsx_pcr		*pcr;
39ff984e57SWei WANG 	struct mmc_host		*mmc;
40ff984e57SWei WANG 	struct mmc_request	*mrq;
416291e715SMicky Ching #define SDMMC_WORKQ_NAME	"rtsx_pci_sdmmc_workq"
42ff984e57SWei WANG 
436291e715SMicky Ching 	struct work_struct	work;
4498fcc576SMicky Ching 	struct mutex		host_mutex;
45ff984e57SWei WANG 
46ff984e57SWei WANG 	u8			ssc_depth;
47ff984e57SWei WANG 	unsigned int		clock;
48ff984e57SWei WANG 	bool			vpclk;
49ff984e57SWei WANG 	bool			double_clk;
50ff984e57SWei WANG 	bool			eject;
51ff984e57SWei WANG 	bool			initial_mode;
52d88691beSWei WANG 	int			power_state;
53d88691beSWei WANG #define SDMMC_POWER_ON		1
54d88691beSWei WANG #define SDMMC_POWER_OFF		0
556291e715SMicky Ching 
56be186ad5SMicky Ching 	int			sg_count;
576291e715SMicky Ching 	s32			cookie;
58be186ad5SMicky Ching 	int			cookie_sg_count;
596291e715SMicky Ching 	bool			using_cookie;
60ff984e57SWei WANG };
61ff984e57SWei WANG 
62ff984e57SWei WANG static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
63ff984e57SWei WANG {
64ff984e57SWei WANG 	return &(host->pdev->dev);
65ff984e57SWei WANG }
66ff984e57SWei WANG 
67ff984e57SWei WANG static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
68ff984e57SWei WANG {
69ff984e57SWei WANG 	rtsx_pci_write_register(host->pcr, CARD_STOP,
70ff984e57SWei WANG 			SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
71ff984e57SWei WANG }
72ff984e57SWei WANG 
73ff984e57SWei WANG #ifdef DEBUG
74755987f9SMicky Ching static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
75755987f9SMicky Ching {
76755987f9SMicky Ching 	u16 len = end - start + 1;
77755987f9SMicky Ching 	int i;
78755987f9SMicky Ching 	u8 data[8];
79755987f9SMicky Ching 
80755987f9SMicky Ching 	for (i = 0; i < len; i += 8) {
81755987f9SMicky Ching 		int j;
82755987f9SMicky Ching 		int n = min(8, len - i);
83755987f9SMicky Ching 
84755987f9SMicky Ching 		memset(&data, 0, sizeof(data));
85755987f9SMicky Ching 		for (j = 0; j < n; j++)
86755987f9SMicky Ching 			rtsx_pci_read_register(host->pcr, start + i + j,
87755987f9SMicky Ching 				data + j);
88755987f9SMicky Ching 		dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
89755987f9SMicky Ching 			start + i, n, data);
90755987f9SMicky Ching 	}
91755987f9SMicky Ching }
92755987f9SMicky Ching 
93ff984e57SWei WANG static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
94ff984e57SWei WANG {
95755987f9SMicky Ching 	dump_reg_range(host, 0xFDA0, 0xFDB3);
96755987f9SMicky Ching 	dump_reg_range(host, 0xFD52, 0xFD69);
97ff984e57SWei WANG }
98ff984e57SWei WANG #else
99ff984e57SWei WANG #define sd_print_debug_regs(host)
100ff984e57SWei WANG #endif /* DEBUG */
101ff984e57SWei WANG 
102b22217f9SMicky Ching static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
103b22217f9SMicky Ching {
104b22217f9SMicky Ching 	return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
105b22217f9SMicky Ching }
106b22217f9SMicky Ching 
1072d48e5f1SMicky Ching static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
1082d48e5f1SMicky Ching {
1092d48e5f1SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
1102d48e5f1SMicky Ching 		SD_CMD_START | cmd->opcode);
1112d48e5f1SMicky Ching 	rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
1122d48e5f1SMicky Ching }
1132d48e5f1SMicky Ching 
1142d48e5f1SMicky Ching static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
1152d48e5f1SMicky Ching {
1162d48e5f1SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
1172d48e5f1SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
1182d48e5f1SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
1192d48e5f1SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
1202d48e5f1SMicky Ching }
1212d48e5f1SMicky Ching 
1222d48e5f1SMicky Ching static int sd_response_type(struct mmc_command *cmd)
1232d48e5f1SMicky Ching {
1242d48e5f1SMicky Ching 	switch (mmc_resp_type(cmd)) {
1252d48e5f1SMicky Ching 	case MMC_RSP_NONE:
1262d48e5f1SMicky Ching 		return SD_RSP_TYPE_R0;
1272d48e5f1SMicky Ching 	case MMC_RSP_R1:
1282d48e5f1SMicky Ching 		return SD_RSP_TYPE_R1;
1298c8d0ecbSWolfram Sang 	case MMC_RSP_R1_NO_CRC:
1302d48e5f1SMicky Ching 		return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
1312d48e5f1SMicky Ching 	case MMC_RSP_R1B:
1322d48e5f1SMicky Ching 		return SD_RSP_TYPE_R1b;
1332d48e5f1SMicky Ching 	case MMC_RSP_R2:
1342d48e5f1SMicky Ching 		return SD_RSP_TYPE_R2;
1352d48e5f1SMicky Ching 	case MMC_RSP_R3:
1362d48e5f1SMicky Ching 		return SD_RSP_TYPE_R3;
1372d48e5f1SMicky Ching 	default:
1382d48e5f1SMicky Ching 		return -EINVAL;
1392d48e5f1SMicky Ching 	}
1402d48e5f1SMicky Ching }
1412d48e5f1SMicky Ching 
1422d48e5f1SMicky Ching static int sd_status_index(int resp_type)
1432d48e5f1SMicky Ching {
1442d48e5f1SMicky Ching 	if (resp_type == SD_RSP_TYPE_R0)
1452d48e5f1SMicky Ching 		return 0;
1462d48e5f1SMicky Ching 	else if (resp_type == SD_RSP_TYPE_R2)
1472d48e5f1SMicky Ching 		return 16;
1482d48e5f1SMicky Ching 
1492d48e5f1SMicky Ching 	return 5;
1502d48e5f1SMicky Ching }
1516291e715SMicky Ching /*
1526291e715SMicky Ching  * sd_pre_dma_transfer - do dma_map_sg() or using cookie
1536291e715SMicky Ching  *
1546291e715SMicky Ching  * @pre: if called in pre_req()
1556291e715SMicky Ching  * return:
1566291e715SMicky Ching  *	0 - do dma_map_sg()
1576291e715SMicky Ching  *	1 - using cookie
1586291e715SMicky Ching  */
1596291e715SMicky Ching static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
1606291e715SMicky Ching 		struct mmc_data *data, bool pre)
1616291e715SMicky Ching {
1626291e715SMicky Ching 	struct rtsx_pcr *pcr = host->pcr;
1636291e715SMicky Ching 	int read = data->flags & MMC_DATA_READ;
1646291e715SMicky Ching 	int count = 0;
1656291e715SMicky Ching 	int using_cookie = 0;
1666291e715SMicky Ching 
1676291e715SMicky Ching 	if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
1686291e715SMicky Ching 		dev_err(sdmmc_dev(host),
1696291e715SMicky Ching 			"error: data->host_cookie = %d, host->cookie = %d\n",
1706291e715SMicky Ching 			data->host_cookie, host->cookie);
1716291e715SMicky Ching 		data->host_cookie = 0;
1726291e715SMicky Ching 	}
1736291e715SMicky Ching 
1746291e715SMicky Ching 	if (pre || data->host_cookie != host->cookie) {
1756291e715SMicky Ching 		count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
1766291e715SMicky Ching 	} else {
1776291e715SMicky Ching 		count = host->cookie_sg_count;
1786291e715SMicky Ching 		using_cookie = 1;
1796291e715SMicky Ching 	}
1806291e715SMicky Ching 
1816291e715SMicky Ching 	if (pre) {
1826291e715SMicky Ching 		host->cookie_sg_count = count;
1836291e715SMicky Ching 		if (++host->cookie < 0)
1846291e715SMicky Ching 			host->cookie = 1;
1856291e715SMicky Ching 		data->host_cookie = host->cookie;
1866291e715SMicky Ching 	} else {
1876291e715SMicky Ching 		host->sg_count = count;
1886291e715SMicky Ching 	}
1896291e715SMicky Ching 
1906291e715SMicky Ching 	return using_cookie;
1916291e715SMicky Ching }
1926291e715SMicky Ching 
193d3c6aac3SLinus Walleij static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
1946291e715SMicky Ching {
1956291e715SMicky Ching 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1966291e715SMicky Ching 	struct mmc_data *data = mrq->data;
1976291e715SMicky Ching 
1986291e715SMicky Ching 	if (data->host_cookie) {
1996291e715SMicky Ching 		dev_err(sdmmc_dev(host),
2006291e715SMicky Ching 			"error: reset data->host_cookie = %d\n",
2016291e715SMicky Ching 			data->host_cookie);
2026291e715SMicky Ching 		data->host_cookie = 0;
2036291e715SMicky Ching 	}
2046291e715SMicky Ching 
2056291e715SMicky Ching 	sd_pre_dma_transfer(host, data, true);
2066291e715SMicky Ching 	dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
2076291e715SMicky Ching }
2086291e715SMicky Ching 
2096291e715SMicky Ching static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2106291e715SMicky Ching 		int err)
2116291e715SMicky Ching {
2126291e715SMicky Ching 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
2136291e715SMicky Ching 	struct rtsx_pcr *pcr = host->pcr;
2146291e715SMicky Ching 	struct mmc_data *data = mrq->data;
2156291e715SMicky Ching 	int read = data->flags & MMC_DATA_READ;
2166291e715SMicky Ching 
2176291e715SMicky Ching 	rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
2186291e715SMicky Ching 	data->host_cookie = 0;
2196291e715SMicky Ching }
2206291e715SMicky Ching 
22198fcc576SMicky Ching static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
22298fcc576SMicky Ching 		struct mmc_command *cmd)
223ff984e57SWei WANG {
224ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
225ff984e57SWei WANG 	u8 cmd_idx = (u8)cmd->opcode;
226ff984e57SWei WANG 	u32 arg = cmd->arg;
227ff984e57SWei WANG 	int err = 0;
228ff984e57SWei WANG 	int timeout = 100;
229ff984e57SWei WANG 	int i;
23098fcc576SMicky Ching 	u8 *ptr;
2312d48e5f1SMicky Ching 	int rsp_type;
2322d48e5f1SMicky Ching 	int stat_idx;
23398fcc576SMicky Ching 	bool clock_toggled = false;
234ff984e57SWei WANG 
235ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
236ff984e57SWei WANG 			__func__, cmd_idx, arg);
237ff984e57SWei WANG 
2382d48e5f1SMicky Ching 	rsp_type = sd_response_type(cmd);
2392d48e5f1SMicky Ching 	if (rsp_type < 0)
240ff984e57SWei WANG 		goto out;
2412d48e5f1SMicky Ching 
2422d48e5f1SMicky Ching 	stat_idx = sd_status_index(rsp_type);
243ff984e57SWei WANG 
244ff984e57SWei WANG 	if (rsp_type == SD_RSP_TYPE_R1b)
24527f4bf7dSUlf Hansson 		timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
246ff984e57SWei WANG 
247ff984e57SWei WANG 	if (cmd->opcode == SD_SWITCH_VOLTAGE) {
248ff984e57SWei WANG 		err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
249ff984e57SWei WANG 				0xFF, SD_CLK_TOGGLE_EN);
250ff984e57SWei WANG 		if (err < 0)
251ff984e57SWei WANG 			goto out;
25298fcc576SMicky Ching 
25398fcc576SMicky Ching 		clock_toggled = true;
254ff984e57SWei WANG 	}
255ff984e57SWei WANG 
256ff984e57SWei WANG 	rtsx_pci_init_cmd(pcr);
2572d48e5f1SMicky Ching 	sd_cmd_set_sd_cmd(pcr, cmd);
258ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
259ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
260ff984e57SWei WANG 			0x01, PINGPONG_BUFFER);
261ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
262ff984e57SWei WANG 			0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
263ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
264ff984e57SWei WANG 		     SD_TRANSFER_END | SD_STAT_IDLE,
265ff984e57SWei WANG 		     SD_TRANSFER_END | SD_STAT_IDLE);
266ff984e57SWei WANG 
267ff984e57SWei WANG 	if (rsp_type == SD_RSP_TYPE_R2) {
268ff984e57SWei WANG 		/* Read data from ping-pong buffer */
269ff984e57SWei WANG 		for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
270ff984e57SWei WANG 			rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
271ff984e57SWei WANG 	} else if (rsp_type != SD_RSP_TYPE_R0) {
272ff984e57SWei WANG 		/* Read data from SD_CMDx registers */
273ff984e57SWei WANG 		for (i = SD_CMD0; i <= SD_CMD4; i++)
274ff984e57SWei WANG 			rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
275ff984e57SWei WANG 	}
276ff984e57SWei WANG 
277ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
278ff984e57SWei WANG 
27998fcc576SMicky Ching 	err = rtsx_pci_send_cmd(pcr, timeout);
28098fcc576SMicky Ching 	if (err < 0) {
28198fcc576SMicky Ching 		sd_print_debug_regs(host);
28298fcc576SMicky Ching 		sd_clear_error(host);
28398fcc576SMicky Ching 		dev_dbg(sdmmc_dev(host),
28498fcc576SMicky Ching 			"rtsx_pci_send_cmd error (err = %d)\n", err);
285ff984e57SWei WANG 		goto out;
286ff984e57SWei WANG 	}
287ff984e57SWei WANG 
288ff984e57SWei WANG 	if (rsp_type == SD_RSP_TYPE_R0) {
289ff984e57SWei WANG 		err = 0;
290ff984e57SWei WANG 		goto out;
291ff984e57SWei WANG 	}
292ff984e57SWei WANG 
293ff984e57SWei WANG 	/* Eliminate returned value of CHECK_REG_CMD */
294ff984e57SWei WANG 	ptr = rtsx_pci_get_cmd_data(pcr) + 1;
295ff984e57SWei WANG 
296ff984e57SWei WANG 	/* Check (Start,Transmission) bit of Response */
297ff984e57SWei WANG 	if ((ptr[0] & 0xC0) != 0) {
298ff984e57SWei WANG 		err = -EILSEQ;
299ff984e57SWei WANG 		dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
300ff984e57SWei WANG 		goto out;
301ff984e57SWei WANG 	}
302ff984e57SWei WANG 
303ff984e57SWei WANG 	/* Check CRC7 */
304ff984e57SWei WANG 	if (!(rsp_type & SD_NO_CHECK_CRC7)) {
305ff984e57SWei WANG 		if (ptr[stat_idx] & SD_CRC7_ERR) {
306ff984e57SWei WANG 			err = -EILSEQ;
307ff984e57SWei WANG 			dev_dbg(sdmmc_dev(host), "CRC7 error\n");
308ff984e57SWei WANG 			goto out;
309ff984e57SWei WANG 		}
310ff984e57SWei WANG 	}
311ff984e57SWei WANG 
312ff984e57SWei WANG 	if (rsp_type == SD_RSP_TYPE_R2) {
313d1419d50SRoger Tseng 		/*
314d1419d50SRoger Tseng 		 * The controller offloads the last byte {CRC-7, end bit 1'b1}
315d1419d50SRoger Tseng 		 * of response type R2. Assign dummy CRC, 0, and end bit to the
316d1419d50SRoger Tseng 		 * byte(ptr[16], goes into the LSB of resp[3] later).
317d1419d50SRoger Tseng 		 */
318d1419d50SRoger Tseng 		ptr[16] = 1;
319d1419d50SRoger Tseng 
320ff984e57SWei WANG 		for (i = 0; i < 4; i++) {
321ff984e57SWei WANG 			cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
322ff984e57SWei WANG 			dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
323ff984e57SWei WANG 					i, cmd->resp[i]);
324ff984e57SWei WANG 		}
325ff984e57SWei WANG 	} else {
326ff984e57SWei WANG 		cmd->resp[0] = get_unaligned_be32(ptr + 1);
327ff984e57SWei WANG 		dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
328ff984e57SWei WANG 				cmd->resp[0]);
329ff984e57SWei WANG 	}
330ff984e57SWei WANG 
331ff984e57SWei WANG out:
332ff984e57SWei WANG 	cmd->error = err;
3331b8055b4SWei WANG 
33498fcc576SMicky Ching 	if (err && clock_toggled)
33598fcc576SMicky Ching 		rtsx_pci_write_register(pcr, SD_BUS_STAT,
33698fcc576SMicky Ching 				SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
337ff984e57SWei WANG }
338ff984e57SWei WANG 
33956d1c0d9SMicky Ching static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
34056d1c0d9SMicky Ching 	u16 byte_cnt, u8 *buf, int buf_len, int timeout)
34156d1c0d9SMicky Ching {
34256d1c0d9SMicky Ching 	struct rtsx_pcr *pcr = host->pcr;
34356d1c0d9SMicky Ching 	int err;
34456d1c0d9SMicky Ching 	u8 trans_mode;
34556d1c0d9SMicky Ching 
34656d1c0d9SMicky Ching 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
34756d1c0d9SMicky Ching 		__func__, cmd->opcode, cmd->arg);
34856d1c0d9SMicky Ching 
34956d1c0d9SMicky Ching 	if (!buf)
35056d1c0d9SMicky Ching 		buf_len = 0;
35156d1c0d9SMicky Ching 
35256d1c0d9SMicky Ching 	if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
35356d1c0d9SMicky Ching 		trans_mode = SD_TM_AUTO_TUNING;
35456d1c0d9SMicky Ching 	else
35556d1c0d9SMicky Ching 		trans_mode = SD_TM_NORMAL_READ;
35656d1c0d9SMicky Ching 
35756d1c0d9SMicky Ching 	rtsx_pci_init_cmd(pcr);
35856d1c0d9SMicky Ching 	sd_cmd_set_sd_cmd(pcr, cmd);
35956d1c0d9SMicky Ching 	sd_cmd_set_data_len(pcr, 1, byte_cnt);
36056d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
36156d1c0d9SMicky Ching 			SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
36256d1c0d9SMicky Ching 			SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
36356d1c0d9SMicky Ching 	if (trans_mode != SD_TM_AUTO_TUNING)
36456d1c0d9SMicky Ching 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
36556d1c0d9SMicky Ching 				CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
36656d1c0d9SMicky Ching 
36756d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
36856d1c0d9SMicky Ching 			0xFF, trans_mode | SD_TRANSFER_START);
36956d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
37056d1c0d9SMicky Ching 			SD_TRANSFER_END, SD_TRANSFER_END);
37156d1c0d9SMicky Ching 
37256d1c0d9SMicky Ching 	err = rtsx_pci_send_cmd(pcr, timeout);
37356d1c0d9SMicky Ching 	if (err < 0) {
37456d1c0d9SMicky Ching 		sd_print_debug_regs(host);
37556d1c0d9SMicky Ching 		dev_dbg(sdmmc_dev(host),
37656d1c0d9SMicky Ching 			"rtsx_pci_send_cmd fail (err = %d)\n", err);
37756d1c0d9SMicky Ching 		return err;
37856d1c0d9SMicky Ching 	}
37956d1c0d9SMicky Ching 
38056d1c0d9SMicky Ching 	if (buf && buf_len) {
38156d1c0d9SMicky Ching 		err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
38256d1c0d9SMicky Ching 		if (err < 0) {
38356d1c0d9SMicky Ching 			dev_dbg(sdmmc_dev(host),
38456d1c0d9SMicky Ching 				"rtsx_pci_read_ppbuf fail (err = %d)\n", err);
38556d1c0d9SMicky Ching 			return err;
38656d1c0d9SMicky Ching 		}
38756d1c0d9SMicky Ching 	}
38856d1c0d9SMicky Ching 
38956d1c0d9SMicky Ching 	return 0;
39056d1c0d9SMicky Ching }
39156d1c0d9SMicky Ching 
39256d1c0d9SMicky Ching static int sd_write_data(struct realtek_pci_sdmmc *host,
39356d1c0d9SMicky Ching 	struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
39456d1c0d9SMicky Ching 	int timeout)
39556d1c0d9SMicky Ching {
39656d1c0d9SMicky Ching 	struct rtsx_pcr *pcr = host->pcr;
39756d1c0d9SMicky Ching 	int err;
39856d1c0d9SMicky Ching 
39956d1c0d9SMicky Ching 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
40056d1c0d9SMicky Ching 		__func__, cmd->opcode, cmd->arg);
40156d1c0d9SMicky Ching 
40256d1c0d9SMicky Ching 	if (!buf)
40356d1c0d9SMicky Ching 		buf_len = 0;
40456d1c0d9SMicky Ching 
40556d1c0d9SMicky Ching 	sd_send_cmd_get_rsp(host, cmd);
40656d1c0d9SMicky Ching 	if (cmd->error)
40756d1c0d9SMicky Ching 		return cmd->error;
40856d1c0d9SMicky Ching 
40956d1c0d9SMicky Ching 	if (buf && buf_len) {
41056d1c0d9SMicky Ching 		err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
41156d1c0d9SMicky Ching 		if (err < 0) {
41256d1c0d9SMicky Ching 			dev_dbg(sdmmc_dev(host),
41356d1c0d9SMicky Ching 				"rtsx_pci_write_ppbuf fail (err = %d)\n", err);
41456d1c0d9SMicky Ching 			return err;
41556d1c0d9SMicky Ching 		}
41656d1c0d9SMicky Ching 	}
41756d1c0d9SMicky Ching 
41856d1c0d9SMicky Ching 	rtsx_pci_init_cmd(pcr);
41956d1c0d9SMicky Ching 	sd_cmd_set_data_len(pcr, 1, byte_cnt);
42056d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
42156d1c0d9SMicky Ching 		SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
42256d1c0d9SMicky Ching 		SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
42356d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
42456d1c0d9SMicky Ching 			SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
42556d1c0d9SMicky Ching 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
42656d1c0d9SMicky Ching 			SD_TRANSFER_END, SD_TRANSFER_END);
42756d1c0d9SMicky Ching 
42856d1c0d9SMicky Ching 	err = rtsx_pci_send_cmd(pcr, timeout);
42956d1c0d9SMicky Ching 	if (err < 0) {
43056d1c0d9SMicky Ching 		sd_print_debug_regs(host);
43156d1c0d9SMicky Ching 		dev_dbg(sdmmc_dev(host),
43256d1c0d9SMicky Ching 			"rtsx_pci_send_cmd fail (err = %d)\n", err);
43356d1c0d9SMicky Ching 		return err;
43456d1c0d9SMicky Ching 	}
43556d1c0d9SMicky Ching 
43656d1c0d9SMicky Ching 	return 0;
43756d1c0d9SMicky Ching }
43856d1c0d9SMicky Ching 
4391dcb3579SMicky Ching static int sd_read_long_data(struct realtek_pci_sdmmc *host,
4401dcb3579SMicky Ching 	struct mmc_request *mrq)
441ff984e57SWei WANG {
442ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
443ff984e57SWei WANG 	struct mmc_host *mmc = host->mmc;
444ff984e57SWei WANG 	struct mmc_card *card = mmc->card;
4451dcb3579SMicky Ching 	struct mmc_command *cmd = mrq->cmd;
446ff984e57SWei WANG 	struct mmc_data *data = mrq->data;
44771ef1ea4SJackey Shen 	int uhs = mmc_card_uhs(card);
4481dcb3579SMicky Ching 	u8 cfg2 = 0;
449ff984e57SWei WANG 	int err;
4501dcb3579SMicky Ching 	int resp_type;
451ff984e57SWei WANG 	size_t data_len = data->blksz * data->blocks;
452ff984e57SWei WANG 
4531dcb3579SMicky Ching 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
4541dcb3579SMicky Ching 		__func__, cmd->opcode, cmd->arg);
4551dcb3579SMicky Ching 
4561dcb3579SMicky Ching 	resp_type = sd_response_type(cmd);
4571dcb3579SMicky Ching 	if (resp_type < 0)
4581dcb3579SMicky Ching 		return resp_type;
459ff984e57SWei WANG 
460ff984e57SWei WANG 	if (!uhs)
461ff984e57SWei WANG 		cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
462ff984e57SWei WANG 
463ff984e57SWei WANG 	rtsx_pci_init_cmd(pcr);
4641dcb3579SMicky Ching 	sd_cmd_set_sd_cmd(pcr, cmd);
4651dcb3579SMicky Ching 	sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
466ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
467ff984e57SWei WANG 			DMA_DONE_INT, DMA_DONE_INT);
468ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
469ff984e57SWei WANG 		0xFF, (u8)(data_len >> 24));
470ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
471ff984e57SWei WANG 		0xFF, (u8)(data_len >> 16));
472ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
473ff984e57SWei WANG 		0xFF, (u8)(data_len >> 8));
474ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
475ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
476ff984e57SWei WANG 		0x03 | DMA_PACK_SIZE_MASK,
477ff984e57SWei WANG 		DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
4781dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
4791dcb3579SMicky Ching 			0x01, RING_BUFFER);
4801dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
4811dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
4821dcb3579SMicky Ching 			SD_TRANSFER_START | SD_TM_AUTO_READ_2);
4831dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
4841dcb3579SMicky Ching 			SD_TRANSFER_END, SD_TRANSFER_END);
4851dcb3579SMicky Ching 	rtsx_pci_send_cmd_no_wait(pcr);
4861dcb3579SMicky Ching 
4871dcb3579SMicky Ching 	err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
4881dcb3579SMicky Ching 	if (err < 0) {
4891dcb3579SMicky Ching 		sd_print_debug_regs(host);
4901dcb3579SMicky Ching 		sd_clear_error(host);
4911dcb3579SMicky Ching 		return err;
4921dcb3579SMicky Ching 	}
4931dcb3579SMicky Ching 
4941dcb3579SMicky Ching 	return 0;
4951dcb3579SMicky Ching }
4961dcb3579SMicky Ching 
4971dcb3579SMicky Ching static int sd_write_long_data(struct realtek_pci_sdmmc *host,
4981dcb3579SMicky Ching 	struct mmc_request *mrq)
4991dcb3579SMicky Ching {
5001dcb3579SMicky Ching 	struct rtsx_pcr *pcr = host->pcr;
5011dcb3579SMicky Ching 	struct mmc_host *mmc = host->mmc;
5021dcb3579SMicky Ching 	struct mmc_card *card = mmc->card;
5031dcb3579SMicky Ching 	struct mmc_command *cmd = mrq->cmd;
5041dcb3579SMicky Ching 	struct mmc_data *data = mrq->data;
5051dcb3579SMicky Ching 	int uhs = mmc_card_uhs(card);
5061dcb3579SMicky Ching 	u8 cfg2;
5071dcb3579SMicky Ching 	int err;
5081dcb3579SMicky Ching 	size_t data_len = data->blksz * data->blocks;
5091dcb3579SMicky Ching 
5101dcb3579SMicky Ching 	sd_send_cmd_get_rsp(host, cmd);
5111dcb3579SMicky Ching 	if (cmd->error)
5121dcb3579SMicky Ching 		return cmd->error;
5131dcb3579SMicky Ching 
5141dcb3579SMicky Ching 	dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
5151dcb3579SMicky Ching 		__func__, cmd->opcode, cmd->arg);
5161dcb3579SMicky Ching 
5171dcb3579SMicky Ching 	cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
5181dcb3579SMicky Ching 		SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
5191dcb3579SMicky Ching 
5201dcb3579SMicky Ching 	if (!uhs)
5211dcb3579SMicky Ching 		cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
5221dcb3579SMicky Ching 
5231dcb3579SMicky Ching 	rtsx_pci_init_cmd(pcr);
5241dcb3579SMicky Ching 	sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
5251dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
5261dcb3579SMicky Ching 			DMA_DONE_INT, DMA_DONE_INT);
5271dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
5281dcb3579SMicky Ching 		0xFF, (u8)(data_len >> 24));
5291dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
5301dcb3579SMicky Ching 		0xFF, (u8)(data_len >> 16));
5311dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
5321dcb3579SMicky Ching 		0xFF, (u8)(data_len >> 8));
5331dcb3579SMicky Ching 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
534ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
535ff984e57SWei WANG 		0x03 | DMA_PACK_SIZE_MASK,
536ff984e57SWei WANG 		DMA_DIR_TO_CARD | DMA_EN | DMA_512);
537ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
538ff984e57SWei WANG 			0x01, RING_BUFFER);
53938d324dfSWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
540ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
5411dcb3579SMicky Ching 			SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
542ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
543ff984e57SWei WANG 			SD_TRANSFER_END, SD_TRANSFER_END);
544ff984e57SWei WANG 	rtsx_pci_send_cmd_no_wait(pcr);
5451dcb3579SMicky Ching 	err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
546ff984e57SWei WANG 	if (err < 0) {
54798fcc576SMicky Ching 		sd_clear_error(host);
54898fcc576SMicky Ching 		return err;
549c42deffdSMicky Ching 	}
55098fcc576SMicky Ching 
551c42deffdSMicky Ching 	return 0;
552ff984e57SWei WANG }
553ff984e57SWei WANG 
5541dcb3579SMicky Ching static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
5551dcb3579SMicky Ching {
5561dcb3579SMicky Ching 	struct mmc_data *data = mrq->data;
5571dcb3579SMicky Ching 
558be186ad5SMicky Ching 	if (host->sg_count < 0) {
559be186ad5SMicky Ching 		data->error = host->sg_count;
560be186ad5SMicky Ching 		dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
561be186ad5SMicky Ching 			__func__, host->sg_count);
562be186ad5SMicky Ching 		return data->error;
563be186ad5SMicky Ching 	}
564be186ad5SMicky Ching 
5651dcb3579SMicky Ching 	if (data->flags & MMC_DATA_READ)
5661dcb3579SMicky Ching 		return sd_read_long_data(host, mrq);
5671dcb3579SMicky Ching 
5681dcb3579SMicky Ching 	return sd_write_long_data(host, mrq);
5691dcb3579SMicky Ching }
5701dcb3579SMicky Ching 
571ff984e57SWei WANG static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
572ff984e57SWei WANG {
573ff984e57SWei WANG 	rtsx_pci_write_register(host->pcr, SD_CFG1,
574ff984e57SWei WANG 			SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
575ff984e57SWei WANG }
576ff984e57SWei WANG 
577ff984e57SWei WANG static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
578ff984e57SWei WANG {
579ff984e57SWei WANG 	rtsx_pci_write_register(host->pcr, SD_CFG1,
580ff984e57SWei WANG 			SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
581ff984e57SWei WANG }
582ff984e57SWei WANG 
583ff984e57SWei WANG static void sd_normal_rw(struct realtek_pci_sdmmc *host,
584ff984e57SWei WANG 		struct mmc_request *mrq)
585ff984e57SWei WANG {
586ff984e57SWei WANG 	struct mmc_command *cmd = mrq->cmd;
587ff984e57SWei WANG 	struct mmc_data *data = mrq->data;
5881dcb3579SMicky Ching 	u8 *buf;
589ff984e57SWei WANG 
590ff984e57SWei WANG 	buf = kzalloc(data->blksz, GFP_NOIO);
591ff984e57SWei WANG 	if (!buf) {
592ff984e57SWei WANG 		cmd->error = -ENOMEM;
593ff984e57SWei WANG 		return;
594ff984e57SWei WANG 	}
595ff984e57SWei WANG 
596ff984e57SWei WANG 	if (data->flags & MMC_DATA_READ) {
597ff984e57SWei WANG 		if (host->initial_mode)
598ff984e57SWei WANG 			sd_disable_initial_mode(host);
599ff984e57SWei WANG 
6001dcb3579SMicky Ching 		cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
601ff984e57SWei WANG 				data->blksz, 200);
602ff984e57SWei WANG 
603ff984e57SWei WANG 		if (host->initial_mode)
604ff984e57SWei WANG 			sd_enable_initial_mode(host);
605ff984e57SWei WANG 
606ff984e57SWei WANG 		sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
607ff984e57SWei WANG 	} else {
608ff984e57SWei WANG 		sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
609ff984e57SWei WANG 
6101dcb3579SMicky Ching 		cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
611ff984e57SWei WANG 				data->blksz, 200);
612ff984e57SWei WANG 	}
613ff984e57SWei WANG 
614ff984e57SWei WANG 	kfree(buf);
615ff984e57SWei WANG }
616ff984e57SWei WANG 
61784d72f9cSWei WANG static int sd_change_phase(struct realtek_pci_sdmmc *host,
61884d72f9cSWei WANG 		u8 sample_point, bool rx)
619ff984e57SWei WANG {
620ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
621ff984e57SWei WANG 
62284d72f9cSWei WANG 	dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
62384d72f9cSWei WANG 			__func__, rx ? "RX" : "TX", sample_point);
624ff984e57SWei WANG 
625563be8b6Srui_feng 	rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
62684d72f9cSWei WANG 	if (rx)
627563be8b6Srui_feng 		rtsx_pci_write_register(pcr, SD_VPRX_CTL,
628563be8b6Srui_feng 			PHASE_SELECT_MASK, sample_point);
62984d72f9cSWei WANG 	else
630563be8b6Srui_feng 		rtsx_pci_write_register(pcr, SD_VPTX_CTL,
631563be8b6Srui_feng 			PHASE_SELECT_MASK, sample_point);
632563be8b6Srui_feng 	rtsx_pci_write_register(pcr, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
633563be8b6Srui_feng 	rtsx_pci_write_register(pcr, SD_VPCLK0_CTL, PHASE_NOT_RESET,
634563be8b6Srui_feng 				PHASE_NOT_RESET);
635563be8b6Srui_feng 	rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
636563be8b6Srui_feng 	rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
637ff984e57SWei WANG 
638ff984e57SWei WANG 	return 0;
639ff984e57SWei WANG }
640ff984e57SWei WANG 
641abcc6b29SMicky Ching static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
642abcc6b29SMicky Ching {
643abcc6b29SMicky Ching 	bit %= RTSX_PHASE_MAX;
644abcc6b29SMicky Ching 	return phase_map & (1 << bit);
645abcc6b29SMicky Ching }
646abcc6b29SMicky Ching 
647abcc6b29SMicky Ching static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
648abcc6b29SMicky Ching {
649abcc6b29SMicky Ching 	int i;
650abcc6b29SMicky Ching 
651abcc6b29SMicky Ching 	for (i = 0; i < RTSX_PHASE_MAX; i++) {
652abcc6b29SMicky Ching 		if (test_phase_bit(phase_map, start_bit + i) == 0)
653abcc6b29SMicky Ching 			return i;
654abcc6b29SMicky Ching 	}
655abcc6b29SMicky Ching 	return RTSX_PHASE_MAX;
656abcc6b29SMicky Ching }
657abcc6b29SMicky Ching 
658ff984e57SWei WANG static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
659ff984e57SWei WANG {
660abcc6b29SMicky Ching 	int start = 0, len = 0;
661abcc6b29SMicky Ching 	int start_final = 0, len_final = 0;
662ff984e57SWei WANG 	u8 final_phase = 0xFF;
663ff984e57SWei WANG 
664abcc6b29SMicky Ching 	if (phase_map == 0) {
665abcc6b29SMicky Ching 		dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
666abcc6b29SMicky Ching 		return final_phase;
667ff984e57SWei WANG 	}
668ff984e57SWei WANG 
669abcc6b29SMicky Ching 	while (start < RTSX_PHASE_MAX) {
670abcc6b29SMicky Ching 		len = sd_get_phase_len(phase_map, start);
671abcc6b29SMicky Ching 		if (len_final < len) {
672abcc6b29SMicky Ching 			start_final = start;
673abcc6b29SMicky Ching 			len_final = len;
674abcc6b29SMicky Ching 		}
675abcc6b29SMicky Ching 		start += len ? len : 1;
676ff984e57SWei WANG 	}
677ff984e57SWei WANG 
678abcc6b29SMicky Ching 	final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
679abcc6b29SMicky Ching 	dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
680abcc6b29SMicky Ching 		phase_map, len_final, final_phase);
681ff984e57SWei WANG 
682ff984e57SWei WANG 	return final_phase;
683ff984e57SWei WANG }
684ff984e57SWei WANG 
685ff984e57SWei WANG static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
686ff984e57SWei WANG {
687ff984e57SWei WANG 	int err, i;
688ff984e57SWei WANG 	u8 val = 0;
689ff984e57SWei WANG 
690ff984e57SWei WANG 	for (i = 0; i < 100; i++) {
691ff984e57SWei WANG 		err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
692ff984e57SWei WANG 		if (val & SD_DATA_IDLE)
693ff984e57SWei WANG 			return;
694ff984e57SWei WANG 
695ff984e57SWei WANG 		udelay(100);
696ff984e57SWei WANG 	}
697ff984e57SWei WANG }
698ff984e57SWei WANG 
699ff984e57SWei WANG static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
700ff984e57SWei WANG 		u8 opcode, u8 sample_point)
701ff984e57SWei WANG {
702ff984e57SWei WANG 	int err;
703c7836d15SMasahiro Yamada 	struct mmc_command cmd = {};
704563be8b6Srui_feng 	struct rtsx_pcr *pcr = host->pcr;
705ff984e57SWei WANG 
706563be8b6Srui_feng 	sd_change_phase(host, sample_point, true);
707563be8b6Srui_feng 
708563be8b6Srui_feng 	rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
709563be8b6Srui_feng 		SD_RSP_80CLK_TIMEOUT_EN);
710ff984e57SWei WANG 
7111dcb3579SMicky Ching 	cmd.opcode = opcode;
7121dcb3579SMicky Ching 	err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
713ff984e57SWei WANG 	if (err < 0) {
714ff984e57SWei WANG 		/* Wait till SD DATA IDLE */
715ff984e57SWei WANG 		sd_wait_data_idle(host);
716ff984e57SWei WANG 		sd_clear_error(host);
717563be8b6Srui_feng 		rtsx_pci_write_register(pcr, SD_CFG3,
718563be8b6Srui_feng 			SD_RSP_80CLK_TIMEOUT_EN, 0);
719ff984e57SWei WANG 		return err;
720ff984e57SWei WANG 	}
721ff984e57SWei WANG 
722563be8b6Srui_feng 	rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
723ff984e57SWei WANG 	return 0;
724ff984e57SWei WANG }
725ff984e57SWei WANG 
726ff984e57SWei WANG static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
727ff984e57SWei WANG 		u8 opcode, u32 *phase_map)
728ff984e57SWei WANG {
729ff984e57SWei WANG 	int err, i;
730ff984e57SWei WANG 	u32 raw_phase_map = 0;
731ff984e57SWei WANG 
732abcc6b29SMicky Ching 	for (i = 0; i < RTSX_PHASE_MAX; i++) {
733ff984e57SWei WANG 		err = sd_tuning_rx_cmd(host, opcode, (u8)i);
734ff984e57SWei WANG 		if (err == 0)
735ff984e57SWei WANG 			raw_phase_map |= 1 << i;
736ff984e57SWei WANG 	}
737ff984e57SWei WANG 
738ff984e57SWei WANG 	if (phase_map)
739ff984e57SWei WANG 		*phase_map = raw_phase_map;
740ff984e57SWei WANG 
741ff984e57SWei WANG 	return 0;
742ff984e57SWei WANG }
743ff984e57SWei WANG 
744ff984e57SWei WANG static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
745ff984e57SWei WANG {
746ff984e57SWei WANG 	int err, i;
747ff984e57SWei WANG 	u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
748ff984e57SWei WANG 	u8 final_phase;
749ff984e57SWei WANG 
750ff984e57SWei WANG 	for (i = 0; i < RX_TUNING_CNT; i++) {
751ff984e57SWei WANG 		err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
752ff984e57SWei WANG 		if (err < 0)
753ff984e57SWei WANG 			return err;
754ff984e57SWei WANG 
755ff984e57SWei WANG 		if (raw_phase_map[i] == 0)
756ff984e57SWei WANG 			break;
757ff984e57SWei WANG 	}
758ff984e57SWei WANG 
759ff984e57SWei WANG 	phase_map = 0xFFFFFFFF;
760ff984e57SWei WANG 	for (i = 0; i < RX_TUNING_CNT; i++) {
761ff984e57SWei WANG 		dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
762ff984e57SWei WANG 				i, raw_phase_map[i]);
763ff984e57SWei WANG 		phase_map &= raw_phase_map[i];
764ff984e57SWei WANG 	}
765ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
766ff984e57SWei WANG 
767ff984e57SWei WANG 	if (phase_map) {
768ff984e57SWei WANG 		final_phase = sd_search_final_phase(host, phase_map);
769ff984e57SWei WANG 		if (final_phase == 0xFF)
770ff984e57SWei WANG 			return -EINVAL;
771ff984e57SWei WANG 
77284d72f9cSWei WANG 		err = sd_change_phase(host, final_phase, true);
773ff984e57SWei WANG 		if (err < 0)
774ff984e57SWei WANG 			return err;
775ff984e57SWei WANG 	} else {
776ff984e57SWei WANG 		return -EINVAL;
777ff984e57SWei WANG 	}
778ff984e57SWei WANG 
779ff984e57SWei WANG 	return 0;
780ff984e57SWei WANG }
781ff984e57SWei WANG 
7821dcb3579SMicky Ching static inline int sdio_extblock_cmd(struct mmc_command *cmd,
7831dcb3579SMicky Ching 	struct mmc_data *data)
7841dcb3579SMicky Ching {
7851dcb3579SMicky Ching 	return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
7861dcb3579SMicky Ching }
7871dcb3579SMicky Ching 
7886291e715SMicky Ching static inline int sd_rw_cmd(struct mmc_command *cmd)
789ff984e57SWei WANG {
7906291e715SMicky Ching 	return mmc_op_multi(cmd->opcode) ||
7916291e715SMicky Ching 		(cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
7926291e715SMicky Ching 		(cmd->opcode == MMC_WRITE_BLOCK);
7936291e715SMicky Ching }
7946291e715SMicky Ching 
7956291e715SMicky Ching static void sd_request(struct work_struct *work)
7966291e715SMicky Ching {
7976291e715SMicky Ching 	struct realtek_pci_sdmmc *host = container_of(work,
7986291e715SMicky Ching 			struct realtek_pci_sdmmc, work);
799ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
8006291e715SMicky Ching 
8016291e715SMicky Ching 	struct mmc_host *mmc = host->mmc;
8026291e715SMicky Ching 	struct mmc_request *mrq = host->mrq;
803ff984e57SWei WANG 	struct mmc_command *cmd = mrq->cmd;
804ff984e57SWei WANG 	struct mmc_data *data = mrq->data;
8056291e715SMicky Ching 
806ff984e57SWei WANG 	unsigned int data_size = 0;
807c3481955SWei WANG 	int err;
808ff984e57SWei WANG 
809b22217f9SMicky Ching 	if (host->eject || !sd_get_cd_int(host)) {
810ff984e57SWei WANG 		cmd->error = -ENOMEDIUM;
811ff984e57SWei WANG 		goto finish;
812ff984e57SWei WANG 	}
813ff984e57SWei WANG 
814c3481955SWei WANG 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
815c3481955SWei WANG 	if (err) {
816c3481955SWei WANG 		cmd->error = err;
817c3481955SWei WANG 		goto finish;
818c3481955SWei WANG 	}
819c3481955SWei WANG 
82098fcc576SMicky Ching 	mutex_lock(&pcr->pcr_mutex);
82198fcc576SMicky Ching 
822ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
823ff984e57SWei WANG 
824ff984e57SWei WANG 	rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
825ff984e57SWei WANG 			host->initial_mode, host->double_clk, host->vpclk);
826ff984e57SWei WANG 	rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
827ff984e57SWei WANG 	rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
828ff984e57SWei WANG 			CARD_SHARE_MASK, CARD_SHARE_48_SD);
829ff984e57SWei WANG 
83098fcc576SMicky Ching 	mutex_lock(&host->host_mutex);
83198fcc576SMicky Ching 	host->mrq = mrq;
83298fcc576SMicky Ching 	mutex_unlock(&host->host_mutex);
83398fcc576SMicky Ching 
834ff984e57SWei WANG 	if (mrq->data)
835ff984e57SWei WANG 		data_size = data->blocks * data->blksz;
836ff984e57SWei WANG 
8371dcb3579SMicky Ching 	if (!data_size) {
83898fcc576SMicky Ching 		sd_send_cmd_get_rsp(host, cmd);
8391dcb3579SMicky Ching 	} else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
8401dcb3579SMicky Ching 		cmd->error = sd_rw_multi(host, mrq);
8416291e715SMicky Ching 		if (!host->using_cookie)
8426291e715SMicky Ching 			sdmmc_post_req(host->mmc, host->mrq, 0);
84398fcc576SMicky Ching 
84498fcc576SMicky Ching 		if (mmc_op_multi(cmd->opcode) && mrq->stop)
84598fcc576SMicky Ching 			sd_send_cmd_get_rsp(host, mrq->stop);
84698fcc576SMicky Ching 	} else {
84798fcc576SMicky Ching 		sd_normal_rw(host, mrq);
84898fcc576SMicky Ching 	}
84998fcc576SMicky Ching 
85098fcc576SMicky Ching 	if (mrq->data) {
85198fcc576SMicky Ching 		if (cmd->error || data->error)
85298fcc576SMicky Ching 			data->bytes_xfered = 0;
85398fcc576SMicky Ching 		else
85498fcc576SMicky Ching 			data->bytes_xfered = data->blocks * data->blksz;
85598fcc576SMicky Ching 	}
85698fcc576SMicky Ching 
85798fcc576SMicky Ching 	mutex_unlock(&pcr->pcr_mutex);
858ff984e57SWei WANG 
859ff984e57SWei WANG finish:
8601dcb3579SMicky Ching 	if (cmd->error) {
8611dcb3579SMicky Ching 		dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
8621dcb3579SMicky Ching 			cmd->opcode, cmd->arg, cmd->error);
8631dcb3579SMicky Ching 	}
86498fcc576SMicky Ching 
86598fcc576SMicky Ching 	mutex_lock(&host->host_mutex);
86698fcc576SMicky Ching 	host->mrq = NULL;
86798fcc576SMicky Ching 	mutex_unlock(&host->host_mutex);
86898fcc576SMicky Ching 
86998fcc576SMicky Ching 	mmc_request_done(mmc, mrq);
870ff984e57SWei WANG }
871ff984e57SWei WANG 
8726291e715SMicky Ching static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
8736291e715SMicky Ching {
8746291e715SMicky Ching 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
8756291e715SMicky Ching 	struct mmc_data *data = mrq->data;
8766291e715SMicky Ching 
8776291e715SMicky Ching 	mutex_lock(&host->host_mutex);
8786291e715SMicky Ching 	host->mrq = mrq;
8796291e715SMicky Ching 	mutex_unlock(&host->host_mutex);
8806291e715SMicky Ching 
8811dcb3579SMicky Ching 	if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
8826291e715SMicky Ching 		host->using_cookie = sd_pre_dma_transfer(host, data, false);
8836291e715SMicky Ching 
8846ea62579SBhaktipriya Shridhar 	schedule_work(&host->work);
8856291e715SMicky Ching }
8866291e715SMicky Ching 
887ff984e57SWei WANG static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
888ff984e57SWei WANG 		unsigned char bus_width)
889ff984e57SWei WANG {
890ff984e57SWei WANG 	int err = 0;
891ff984e57SWei WANG 	u8 width[] = {
892ff984e57SWei WANG 		[MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
893ff984e57SWei WANG 		[MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
894ff984e57SWei WANG 		[MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
895ff984e57SWei WANG 	};
896ff984e57SWei WANG 
897ff984e57SWei WANG 	if (bus_width <= MMC_BUS_WIDTH_8)
898ff984e57SWei WANG 		err = rtsx_pci_write_register(host->pcr, SD_CFG1,
899ff984e57SWei WANG 				0x03, width[bus_width]);
900ff984e57SWei WANG 
901ff984e57SWei WANG 	return err;
902ff984e57SWei WANG }
903ff984e57SWei WANG 
904ff984e57SWei WANG static int sd_power_on(struct realtek_pci_sdmmc *host)
905ff984e57SWei WANG {
906ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
907ff984e57SWei WANG 	int err;
908ff984e57SWei WANG 
909d88691beSWei WANG 	if (host->power_state == SDMMC_POWER_ON)
910d88691beSWei WANG 		return 0;
911d88691beSWei WANG 
912ff984e57SWei WANG 	rtsx_pci_init_cmd(pcr);
913ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
914ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
915ff984e57SWei WANG 			CARD_SHARE_MASK, CARD_SHARE_48_SD);
916ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
917ff984e57SWei WANG 			SD_CLK_EN, SD_CLK_EN);
918ff984e57SWei WANG 	err = rtsx_pci_send_cmd(pcr, 100);
919ff984e57SWei WANG 	if (err < 0)
920ff984e57SWei WANG 		return err;
921ff984e57SWei WANG 
922ff984e57SWei WANG 	err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
923ff984e57SWei WANG 	if (err < 0)
924ff984e57SWei WANG 		return err;
925ff984e57SWei WANG 
926ff984e57SWei WANG 	err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
927ff984e57SWei WANG 	if (err < 0)
928ff984e57SWei WANG 		return err;
929ff984e57SWei WANG 
930ff984e57SWei WANG 	err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
931ff984e57SWei WANG 	if (err < 0)
932ff984e57SWei WANG 		return err;
933ff984e57SWei WANG 
934d88691beSWei WANG 	host->power_state = SDMMC_POWER_ON;
935ff984e57SWei WANG 	return 0;
936ff984e57SWei WANG }
937ff984e57SWei WANG 
938ff984e57SWei WANG static int sd_power_off(struct realtek_pci_sdmmc *host)
939ff984e57SWei WANG {
940ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
941ff984e57SWei WANG 	int err;
942ff984e57SWei WANG 
943d88691beSWei WANG 	host->power_state = SDMMC_POWER_OFF;
944d88691beSWei WANG 
945ff984e57SWei WANG 	rtsx_pci_init_cmd(pcr);
946ff984e57SWei WANG 
947ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
948ff984e57SWei WANG 	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
949ff984e57SWei WANG 
950ff984e57SWei WANG 	err = rtsx_pci_send_cmd(pcr, 100);
951ff984e57SWei WANG 	if (err < 0)
952ff984e57SWei WANG 		return err;
953ff984e57SWei WANG 
954ff984e57SWei WANG 	err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
955ff984e57SWei WANG 	if (err < 0)
956ff984e57SWei WANG 		return err;
957ff984e57SWei WANG 
958ff984e57SWei WANG 	return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
959ff984e57SWei WANG }
960ff984e57SWei WANG 
961ff984e57SWei WANG static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
962ff984e57SWei WANG 		unsigned char power_mode)
963ff984e57SWei WANG {
964ff984e57SWei WANG 	int err;
965ff984e57SWei WANG 
966ff984e57SWei WANG 	if (power_mode == MMC_POWER_OFF)
967ff984e57SWei WANG 		err = sd_power_off(host);
968ff984e57SWei WANG 	else
969ff984e57SWei WANG 		err = sd_power_on(host);
970ff984e57SWei WANG 
971ff984e57SWei WANG 	return err;
972ff984e57SWei WANG }
973ff984e57SWei WANG 
97484d72f9cSWei WANG static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
975ff984e57SWei WANG {
976ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
977ff984e57SWei WANG 	int err = 0;
978ff984e57SWei WANG 
979ff984e57SWei WANG 	rtsx_pci_init_cmd(pcr);
980ff984e57SWei WANG 
981ff984e57SWei WANG 	switch (timing) {
982ff984e57SWei WANG 	case MMC_TIMING_UHS_SDR104:
983ff984e57SWei WANG 	case MMC_TIMING_UHS_SDR50:
984ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
985ff984e57SWei WANG 				0x0C | SD_ASYNC_FIFO_NOT_RST,
986ff984e57SWei WANG 				SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
987ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
988ff984e57SWei WANG 				CLK_LOW_FREQ, CLK_LOW_FREQ);
989ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
990ff984e57SWei WANG 				CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
991ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
992ff984e57SWei WANG 		break;
993ff984e57SWei WANG 
9941a0ae377SSeungwon Jeon 	case MMC_TIMING_MMC_DDR52:
995ff984e57SWei WANG 	case MMC_TIMING_UHS_DDR50:
996ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
997ff984e57SWei WANG 				0x0C | SD_ASYNC_FIFO_NOT_RST,
998ff984e57SWei WANG 				SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
999ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1000ff984e57SWei WANG 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1001ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1002ff984e57SWei WANG 				CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
1003ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1004ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
1005ff984e57SWei WANG 				DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
1006ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1007ff984e57SWei WANG 				DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
1008ff984e57SWei WANG 				DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
1009ff984e57SWei WANG 		break;
1010ff984e57SWei WANG 
1011ff984e57SWei WANG 	case MMC_TIMING_MMC_HS:
1012ff984e57SWei WANG 	case MMC_TIMING_SD_HS:
1013ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
1014ff984e57SWei WANG 				0x0C, SD_20_MODE);
1015ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1016ff984e57SWei WANG 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1017ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1018ff984e57SWei WANG 				CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
1019ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1020ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
1021ff984e57SWei WANG 				SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
1022ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1023ff984e57SWei WANG 				SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
1024ff984e57SWei WANG 		break;
1025ff984e57SWei WANG 
1026ff984e57SWei WANG 	default:
1027ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
1028ff984e57SWei WANG 				SD_CFG1, 0x0C, SD_20_MODE);
1029ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
1030ff984e57SWei WANG 				CLK_LOW_FREQ, CLK_LOW_FREQ);
1031ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
1032ff984e57SWei WANG 				CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
1033ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
1034ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
1035ff984e57SWei WANG 				SD_PUSH_POINT_CTL, 0xFF, 0);
1036ff984e57SWei WANG 		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
1037ff984e57SWei WANG 				SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
1038ff984e57SWei WANG 		break;
1039ff984e57SWei WANG 	}
1040ff984e57SWei WANG 
1041ff984e57SWei WANG 	err = rtsx_pci_send_cmd(pcr, 100);
1042ff984e57SWei WANG 
1043ff984e57SWei WANG 	return err;
1044ff984e57SWei WANG }
1045ff984e57SWei WANG 
1046ff984e57SWei WANG static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1047ff984e57SWei WANG {
1048ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1049ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1050ff984e57SWei WANG 
1051ff984e57SWei WANG 	if (host->eject)
1052ff984e57SWei WANG 		return;
1053ff984e57SWei WANG 
1054c3481955SWei WANG 	if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
1055c3481955SWei WANG 		return;
1056c3481955SWei WANG 
1057ff984e57SWei WANG 	mutex_lock(&pcr->pcr_mutex);
1058ff984e57SWei WANG 
1059ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
1060ff984e57SWei WANG 
1061ff984e57SWei WANG 	sd_set_bus_width(host, ios->bus_width);
1062ff984e57SWei WANG 	sd_set_power_mode(host, ios->power_mode);
106384d72f9cSWei WANG 	sd_set_timing(host, ios->timing);
1064ff984e57SWei WANG 
1065ff984e57SWei WANG 	host->vpclk = false;
1066ff984e57SWei WANG 	host->double_clk = true;
1067ff984e57SWei WANG 
1068ff984e57SWei WANG 	switch (ios->timing) {
1069ff984e57SWei WANG 	case MMC_TIMING_UHS_SDR104:
1070ff984e57SWei WANG 	case MMC_TIMING_UHS_SDR50:
1071ff984e57SWei WANG 		host->ssc_depth = RTSX_SSC_DEPTH_2M;
1072ff984e57SWei WANG 		host->vpclk = true;
1073ff984e57SWei WANG 		host->double_clk = false;
1074ff984e57SWei WANG 		break;
10751a0ae377SSeungwon Jeon 	case MMC_TIMING_MMC_DDR52:
1076ff984e57SWei WANG 	case MMC_TIMING_UHS_DDR50:
1077ff984e57SWei WANG 	case MMC_TIMING_UHS_SDR25:
1078ff984e57SWei WANG 		host->ssc_depth = RTSX_SSC_DEPTH_1M;
1079ff984e57SWei WANG 		break;
1080ff984e57SWei WANG 	default:
1081ff984e57SWei WANG 		host->ssc_depth = RTSX_SSC_DEPTH_500K;
1082ff984e57SWei WANG 		break;
1083ff984e57SWei WANG 	}
1084ff984e57SWei WANG 
1085ff984e57SWei WANG 	host->initial_mode = (ios->clock <= 1000000) ? true : false;
1086ff984e57SWei WANG 
1087ff984e57SWei WANG 	host->clock = ios->clock;
1088ff984e57SWei WANG 	rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
1089ff984e57SWei WANG 			host->initial_mode, host->double_clk, host->vpclk);
1090ff984e57SWei WANG 
1091ff984e57SWei WANG 	mutex_unlock(&pcr->pcr_mutex);
1092ff984e57SWei WANG }
1093ff984e57SWei WANG 
1094ff984e57SWei WANG static int sdmmc_get_ro(struct mmc_host *mmc)
1095ff984e57SWei WANG {
1096ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1097ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1098ff984e57SWei WANG 	int ro = 0;
1099ff984e57SWei WANG 	u32 val;
1100ff984e57SWei WANG 
1101ff984e57SWei WANG 	if (host->eject)
1102ff984e57SWei WANG 		return -ENOMEDIUM;
1103ff984e57SWei WANG 
1104ff984e57SWei WANG 	mutex_lock(&pcr->pcr_mutex);
1105ff984e57SWei WANG 
1106ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
1107ff984e57SWei WANG 
1108ff984e57SWei WANG 	/* Check SD mechanical write-protect switch */
1109ff984e57SWei WANG 	val = rtsx_pci_readl(pcr, RTSX_BIPR);
1110ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
1111ff984e57SWei WANG 	if (val & SD_WRITE_PROTECT)
1112ff984e57SWei WANG 		ro = 1;
1113ff984e57SWei WANG 
1114ff984e57SWei WANG 	mutex_unlock(&pcr->pcr_mutex);
1115ff984e57SWei WANG 
1116ff984e57SWei WANG 	return ro;
1117ff984e57SWei WANG }
1118ff984e57SWei WANG 
1119ff984e57SWei WANG static int sdmmc_get_cd(struct mmc_host *mmc)
1120ff984e57SWei WANG {
1121ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1122ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1123ff984e57SWei WANG 	int cd = 0;
1124ff984e57SWei WANG 	u32 val;
1125ff984e57SWei WANG 
1126ff984e57SWei WANG 	if (host->eject)
1127b22217f9SMicky Ching 		return cd;
1128ff984e57SWei WANG 
1129ff984e57SWei WANG 	mutex_lock(&pcr->pcr_mutex);
1130ff984e57SWei WANG 
1131ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
1132ff984e57SWei WANG 
1133ff984e57SWei WANG 	/* Check SD card detect */
1134ff984e57SWei WANG 	val = rtsx_pci_card_exist(pcr);
1135ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
1136ff984e57SWei WANG 	if (val & SD_EXIST)
1137ff984e57SWei WANG 		cd = 1;
1138ff984e57SWei WANG 
1139ff984e57SWei WANG 	mutex_unlock(&pcr->pcr_mutex);
1140ff984e57SWei WANG 
1141ff984e57SWei WANG 	return cd;
1142ff984e57SWei WANG }
1143ff984e57SWei WANG 
1144ff984e57SWei WANG static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
1145ff984e57SWei WANG {
1146ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1147ff984e57SWei WANG 	int err;
1148ff984e57SWei WANG 	u8 stat;
1149ff984e57SWei WANG 
1150ff984e57SWei WANG 	/* Reference to Signal Voltage Switch Sequence in SD spec.
1151ff984e57SWei WANG 	 * Wait for a period of time so that the card can drive SD_CMD and
1152ff984e57SWei WANG 	 * SD_DAT[3:0] to low after sending back CMD11 response.
1153ff984e57SWei WANG 	 */
1154ff984e57SWei WANG 	mdelay(1);
1155ff984e57SWei WANG 
1156ff984e57SWei WANG 	/* SD_CMD, SD_DAT[3:0] should be driven to low by card;
1157ff984e57SWei WANG 	 * If either one of SD_CMD,SD_DAT[3:0] is not low,
1158ff984e57SWei WANG 	 * abort the voltage switch sequence;
1159ff984e57SWei WANG 	 */
1160ff984e57SWei WANG 	err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
1161ff984e57SWei WANG 	if (err < 0)
1162ff984e57SWei WANG 		return err;
1163ff984e57SWei WANG 
1164ff984e57SWei WANG 	if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1165ff984e57SWei WANG 				SD_DAT1_STATUS | SD_DAT0_STATUS))
1166ff984e57SWei WANG 		return -EINVAL;
1167ff984e57SWei WANG 
1168ff984e57SWei WANG 	/* Stop toggle SD clock */
1169ff984e57SWei WANG 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
1170ff984e57SWei WANG 			0xFF, SD_CLK_FORCE_STOP);
1171ff984e57SWei WANG 	if (err < 0)
1172ff984e57SWei WANG 		return err;
1173ff984e57SWei WANG 
1174ff984e57SWei WANG 	return 0;
1175ff984e57SWei WANG }
1176ff984e57SWei WANG 
1177ff984e57SWei WANG static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
1178ff984e57SWei WANG {
1179ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1180ff984e57SWei WANG 	int err;
1181ff984e57SWei WANG 	u8 stat, mask, val;
1182ff984e57SWei WANG 
1183ff984e57SWei WANG 	/* Wait 1.8V output of voltage regulator in card stable */
1184ff984e57SWei WANG 	msleep(50);
1185ff984e57SWei WANG 
1186ff984e57SWei WANG 	/* Toggle SD clock again */
1187ff984e57SWei WANG 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
1188ff984e57SWei WANG 	if (err < 0)
1189ff984e57SWei WANG 		return err;
1190ff984e57SWei WANG 
1191ff984e57SWei WANG 	/* Wait for a period of time so that the card can drive
1192ff984e57SWei WANG 	 * SD_DAT[3:0] to high at 1.8V
1193ff984e57SWei WANG 	 */
1194ff984e57SWei WANG 	msleep(20);
1195ff984e57SWei WANG 
1196ff984e57SWei WANG 	/* SD_CMD, SD_DAT[3:0] should be pulled high by host */
1197ff984e57SWei WANG 	err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
1198ff984e57SWei WANG 	if (err < 0)
1199ff984e57SWei WANG 		return err;
1200ff984e57SWei WANG 
1201ff984e57SWei WANG 	mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1202ff984e57SWei WANG 		SD_DAT1_STATUS | SD_DAT0_STATUS;
1203ff984e57SWei WANG 	val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
1204ff984e57SWei WANG 		SD_DAT1_STATUS | SD_DAT0_STATUS;
1205ff984e57SWei WANG 	if ((stat & mask) != val) {
1206ff984e57SWei WANG 		dev_dbg(sdmmc_dev(host),
1207ff984e57SWei WANG 			"%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
1208ff984e57SWei WANG 		rtsx_pci_write_register(pcr, SD_BUS_STAT,
1209ff984e57SWei WANG 				SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
1210ff984e57SWei WANG 		rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
1211ff984e57SWei WANG 		return -EINVAL;
1212ff984e57SWei WANG 	}
1213ff984e57SWei WANG 
1214ff984e57SWei WANG 	return 0;
1215ff984e57SWei WANG }
1216ff984e57SWei WANG 
1217ff984e57SWei WANG static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1218ff984e57SWei WANG {
1219ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1220ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1221ff984e57SWei WANG 	int err = 0;
1222ff984e57SWei WANG 	u8 voltage;
1223ff984e57SWei WANG 
1224ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
1225ff984e57SWei WANG 			__func__, ios->signal_voltage);
1226ff984e57SWei WANG 
1227ff984e57SWei WANG 	if (host->eject)
1228ff984e57SWei WANG 		return -ENOMEDIUM;
1229ff984e57SWei WANG 
1230c3481955SWei WANG 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
1231c3481955SWei WANG 	if (err)
1232c3481955SWei WANG 		return err;
1233c3481955SWei WANG 
1234ff984e57SWei WANG 	mutex_lock(&pcr->pcr_mutex);
1235ff984e57SWei WANG 
1236ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
1237ff984e57SWei WANG 
1238ff984e57SWei WANG 	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
1239ef85e736SWei WANG 		voltage = OUTPUT_3V3;
1240ff984e57SWei WANG 	else
1241ef85e736SWei WANG 		voltage = OUTPUT_1V8;
1242ff984e57SWei WANG 
1243ef85e736SWei WANG 	if (voltage == OUTPUT_1V8) {
1244ff984e57SWei WANG 		err = sd_wait_voltage_stable_1(host);
1245ff984e57SWei WANG 		if (err < 0)
1246ff984e57SWei WANG 			goto out;
1247ff984e57SWei WANG 	}
1248ff984e57SWei WANG 
1249ef85e736SWei WANG 	err = rtsx_pci_switch_output_voltage(pcr, voltage);
1250ff984e57SWei WANG 	if (err < 0)
1251ff984e57SWei WANG 		goto out;
1252ff984e57SWei WANG 
1253ef85e736SWei WANG 	if (voltage == OUTPUT_1V8) {
1254ff984e57SWei WANG 		err = sd_wait_voltage_stable_2(host);
1255ff984e57SWei WANG 		if (err < 0)
1256ff984e57SWei WANG 			goto out;
1257ff984e57SWei WANG 	}
1258ff984e57SWei WANG 
12591b8055b4SWei WANG out:
1260ff984e57SWei WANG 	/* Stop toggle SD clock in idle */
1261ff984e57SWei WANG 	err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
1262ff984e57SWei WANG 			SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
1263ff984e57SWei WANG 
1264ff984e57SWei WANG 	mutex_unlock(&pcr->pcr_mutex);
1265ff984e57SWei WANG 
1266ff984e57SWei WANG 	return err;
1267ff984e57SWei WANG }
1268ff984e57SWei WANG 
1269ff984e57SWei WANG static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
1270ff984e57SWei WANG {
1271ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = mmc_priv(mmc);
1272ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1273ff984e57SWei WANG 	int err = 0;
1274ff984e57SWei WANG 
1275ff984e57SWei WANG 	if (host->eject)
1276ff984e57SWei WANG 		return -ENOMEDIUM;
1277ff984e57SWei WANG 
1278c3481955SWei WANG 	err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
1279c3481955SWei WANG 	if (err)
1280c3481955SWei WANG 		return err;
1281c3481955SWei WANG 
1282ff984e57SWei WANG 	mutex_lock(&pcr->pcr_mutex);
1283ff984e57SWei WANG 
1284ff984e57SWei WANG 	rtsx_pci_start_run(pcr);
1285ff984e57SWei WANG 
128684d72f9cSWei WANG 	/* Set initial TX phase */
128784d72f9cSWei WANG 	switch (mmc->ios.timing) {
128884d72f9cSWei WANG 	case MMC_TIMING_UHS_SDR104:
128984d72f9cSWei WANG 		err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
129084d72f9cSWei WANG 		break;
1291ff984e57SWei WANG 
129284d72f9cSWei WANG 	case MMC_TIMING_UHS_SDR50:
129384d72f9cSWei WANG 		err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
129484d72f9cSWei WANG 		break;
129584d72f9cSWei WANG 
129684d72f9cSWei WANG 	case MMC_TIMING_UHS_DDR50:
129784d72f9cSWei WANG 		err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
129884d72f9cSWei WANG 		break;
129984d72f9cSWei WANG 
130084d72f9cSWei WANG 	default:
130184d72f9cSWei WANG 		err = 0;
130284d72f9cSWei WANG 	}
130384d72f9cSWei WANG 
130484d72f9cSWei WANG 	if (err)
130584d72f9cSWei WANG 		goto out;
130684d72f9cSWei WANG 
130784d72f9cSWei WANG 	/* Tuning RX phase */
130884d72f9cSWei WANG 	if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
130984d72f9cSWei WANG 			(mmc->ios.timing == MMC_TIMING_UHS_SDR50))
131084d72f9cSWei WANG 		err = sd_tuning_rx(host, opcode);
131184d72f9cSWei WANG 	else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
131284d72f9cSWei WANG 		err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
131384d72f9cSWei WANG 
131484d72f9cSWei WANG out:
1315ff984e57SWei WANG 	mutex_unlock(&pcr->pcr_mutex);
1316ff984e57SWei WANG 
1317ff984e57SWei WANG 	return err;
1318ff984e57SWei WANG }
1319ff984e57SWei WANG 
1320ff984e57SWei WANG static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
13216291e715SMicky Ching 	.pre_req = sdmmc_pre_req,
13226291e715SMicky Ching 	.post_req = sdmmc_post_req,
1323ff984e57SWei WANG 	.request = sdmmc_request,
1324ff984e57SWei WANG 	.set_ios = sdmmc_set_ios,
1325ff984e57SWei WANG 	.get_ro = sdmmc_get_ro,
1326ff984e57SWei WANG 	.get_cd = sdmmc_get_cd,
1327ff984e57SWei WANG 	.start_signal_voltage_switch = sdmmc_switch_voltage,
1328ff984e57SWei WANG 	.execute_tuning = sdmmc_execute_tuning,
1329ff984e57SWei WANG };
1330ff984e57SWei WANG 
1331ff984e57SWei WANG static void init_extra_caps(struct realtek_pci_sdmmc *host)
1332ff984e57SWei WANG {
1333ff984e57SWei WANG 	struct mmc_host *mmc = host->mmc;
1334ff984e57SWei WANG 	struct rtsx_pcr *pcr = host->pcr;
1335ff984e57SWei WANG 
1336ff984e57SWei WANG 	dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
1337ff984e57SWei WANG 
1338ff984e57SWei WANG 	if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
1339ff984e57SWei WANG 		mmc->caps |= MMC_CAP_UHS_SDR50;
1340ff984e57SWei WANG 	if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
1341ff984e57SWei WANG 		mmc->caps |= MMC_CAP_UHS_SDR104;
1342ff984e57SWei WANG 	if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
1343ff984e57SWei WANG 		mmc->caps |= MMC_CAP_UHS_DDR50;
1344ff984e57SWei WANG 	if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
1345ff984e57SWei WANG 		mmc->caps |= MMC_CAP_1_8V_DDR;
1346ff984e57SWei WANG 	if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
1347ff984e57SWei WANG 		mmc->caps |= MMC_CAP_8_BIT_DATA;
1348ff984e57SWei WANG }
1349ff984e57SWei WANG 
1350ff984e57SWei WANG static void realtek_init_host(struct realtek_pci_sdmmc *host)
1351ff984e57SWei WANG {
1352ff984e57SWei WANG 	struct mmc_host *mmc = host->mmc;
1353ff984e57SWei WANG 
1354ff984e57SWei WANG 	mmc->f_min = 250000;
1355ff984e57SWei WANG 	mmc->f_max = 208000000;
1356ff984e57SWei WANG 	mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
1357ff984e57SWei WANG 	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
1358ff984e57SWei WANG 		MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
13599bce7fd6SUlf Hansson 		MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | MMC_CAP_ERASE;
1360517bf80fSRoger Tseng 	mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
1361ff984e57SWei WANG 	mmc->max_current_330 = 400;
1362ff984e57SWei WANG 	mmc->max_current_180 = 800;
1363ff984e57SWei WANG 	mmc->ops = &realtek_pci_sdmmc_ops;
1364ff984e57SWei WANG 
1365ff984e57SWei WANG 	init_extra_caps(host);
1366ff984e57SWei WANG 
1367ff984e57SWei WANG 	mmc->max_segs = 256;
1368ff984e57SWei WANG 	mmc->max_seg_size = 65536;
1369ff984e57SWei WANG 	mmc->max_blk_size = 512;
1370ff984e57SWei WANG 	mmc->max_blk_count = 65535;
1371ff984e57SWei WANG 	mmc->max_req_size = 524288;
1372ff984e57SWei WANG }
1373ff984e57SWei WANG 
1374ff984e57SWei WANG static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
1375ff984e57SWei WANG {
1376ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
1377ff984e57SWei WANG 
13782057647fSMicky Ching 	host->cookie = -1;
1379ff984e57SWei WANG 	mmc_detect_change(host->mmc, 0);
1380ff984e57SWei WANG }
1381ff984e57SWei WANG 
1382ff984e57SWei WANG static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
1383ff984e57SWei WANG {
1384ff984e57SWei WANG 	struct mmc_host *mmc;
1385ff984e57SWei WANG 	struct realtek_pci_sdmmc *host;
1386ff984e57SWei WANG 	struct rtsx_pcr *pcr;
1387ff984e57SWei WANG 	struct pcr_handle *handle = pdev->dev.platform_data;
1388ff984e57SWei WANG 
1389ff984e57SWei WANG 	if (!handle)
1390ff984e57SWei WANG 		return -ENXIO;
1391ff984e57SWei WANG 
1392ff984e57SWei WANG 	pcr = handle->pcr;
1393ff984e57SWei WANG 	if (!pcr)
1394ff984e57SWei WANG 		return -ENXIO;
1395ff984e57SWei WANG 
1396ff984e57SWei WANG 	dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
1397ff984e57SWei WANG 
1398ff984e57SWei WANG 	mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
1399ff984e57SWei WANG 	if (!mmc)
1400ff984e57SWei WANG 		return -ENOMEM;
1401ff984e57SWei WANG 
1402ff984e57SWei WANG 	host = mmc_priv(mmc);
1403ff984e57SWei WANG 	host->pcr = pcr;
1404ff984e57SWei WANG 	host->mmc = mmc;
1405ff984e57SWei WANG 	host->pdev = pdev;
14062057647fSMicky Ching 	host->cookie = -1;
1407d88691beSWei WANG 	host->power_state = SDMMC_POWER_OFF;
14086291e715SMicky Ching 	INIT_WORK(&host->work, sd_request);
1409ff984e57SWei WANG 	platform_set_drvdata(pdev, host);
1410ff984e57SWei WANG 	pcr->slots[RTSX_SD_CARD].p_dev = pdev;
1411ff984e57SWei WANG 	pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
1412ff984e57SWei WANG 
141398fcc576SMicky Ching 	mutex_init(&host->host_mutex);
1414ff984e57SWei WANG 
1415ff984e57SWei WANG 	realtek_init_host(host);
1416ff984e57SWei WANG 
1417ff984e57SWei WANG 	mmc_add_host(mmc);
1418ff984e57SWei WANG 
1419ff984e57SWei WANG 	return 0;
1420ff984e57SWei WANG }
1421ff984e57SWei WANG 
1422ff984e57SWei WANG static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
1423ff984e57SWei WANG {
1424ff984e57SWei WANG 	struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
1425ff984e57SWei WANG 	struct rtsx_pcr *pcr;
1426ff984e57SWei WANG 	struct mmc_host *mmc;
1427ff984e57SWei WANG 
1428ff984e57SWei WANG 	if (!host)
1429ff984e57SWei WANG 		return 0;
1430ff984e57SWei WANG 
1431ff984e57SWei WANG 	pcr = host->pcr;
1432ff984e57SWei WANG 	pcr->slots[RTSX_SD_CARD].p_dev = NULL;
1433ff984e57SWei WANG 	pcr->slots[RTSX_SD_CARD].card_event = NULL;
1434ff984e57SWei WANG 	mmc = host->mmc;
1435ff984e57SWei WANG 
14366291e715SMicky Ching 	cancel_work_sync(&host->work);
14376291e715SMicky Ching 
143898fcc576SMicky Ching 	mutex_lock(&host->host_mutex);
1439ff984e57SWei WANG 	if (host->mrq) {
1440ff984e57SWei WANG 		dev_dbg(&(pdev->dev),
1441ff984e57SWei WANG 			"%s: Controller removed during transfer\n",
1442ff984e57SWei WANG 			mmc_hostname(mmc));
1443ff984e57SWei WANG 
144498fcc576SMicky Ching 		rtsx_pci_complete_unfinished_transfer(pcr);
1445ff984e57SWei WANG 
144698fcc576SMicky Ching 		host->mrq->cmd->error = -ENOMEDIUM;
144798fcc576SMicky Ching 		if (host->mrq->stop)
144898fcc576SMicky Ching 			host->mrq->stop->error = -ENOMEDIUM;
144998fcc576SMicky Ching 		mmc_request_done(mmc, host->mrq);
1450ff984e57SWei WANG 	}
145198fcc576SMicky Ching 	mutex_unlock(&host->host_mutex);
1452ff984e57SWei WANG 
1453ff984e57SWei WANG 	mmc_remove_host(mmc);
1454640e09bcSMicky Ching 	host->eject = true;
1455640e09bcSMicky Ching 
14566ea62579SBhaktipriya Shridhar 	flush_work(&host->work);
14576291e715SMicky Ching 
1458ff984e57SWei WANG 	mmc_free_host(mmc);
1459ff984e57SWei WANG 
1460ff984e57SWei WANG 	dev_dbg(&(pdev->dev),
1461ff984e57SWei WANG 		": Realtek PCI-E SDMMC controller has been removed\n");
1462ff984e57SWei WANG 
1463ff984e57SWei WANG 	return 0;
1464ff984e57SWei WANG }
1465ff984e57SWei WANG 
1466f2483b0dSKrzysztof Kozlowski static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
1467ff984e57SWei WANG 	{
1468ff984e57SWei WANG 		.name = DRV_NAME_RTSX_PCI_SDMMC,
1469ff984e57SWei WANG 	}, {
1470ff984e57SWei WANG 		/* sentinel */
1471ff984e57SWei WANG 	}
1472ff984e57SWei WANG };
1473ff984e57SWei WANG MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
1474ff984e57SWei WANG 
1475ff984e57SWei WANG static struct platform_driver rtsx_pci_sdmmc_driver = {
1476ff984e57SWei WANG 	.probe		= rtsx_pci_sdmmc_drv_probe,
1477ff984e57SWei WANG 	.remove		= rtsx_pci_sdmmc_drv_remove,
1478ff984e57SWei WANG 	.id_table       = rtsx_pci_sdmmc_ids,
1479ff984e57SWei WANG 	.driver		= {
1480ff984e57SWei WANG 		.name	= DRV_NAME_RTSX_PCI_SDMMC,
1481ff984e57SWei WANG 	},
1482ff984e57SWei WANG };
1483ff984e57SWei WANG module_platform_driver(rtsx_pci_sdmmc_driver);
1484ff984e57SWei WANG 
1485ff984e57SWei WANG MODULE_LICENSE("GPL");
1486ff984e57SWei WANG MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
1487ff984e57SWei WANG MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");
1488