1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * DMA support for Internal DMAC with SDHI SD/SDIO controller
4  *
5  * Copyright (C) 2016-19 Renesas Electronics Corporation
6  * Copyright (C) 2016-17 Horms Solutions, Simon Horman
7  * Copyright (C) 2018-19 Sang Engineering, Wolfram Sang
8  */
9 
10 #include <linux/bitops.h>
11 #include <linux/device.h>
12 #include <linux/dma-mapping.h>
13 #include <linux/io-64-nonatomic-hi-lo.h>
14 #include <linux/mfd/tmio.h>
15 #include <linux/mmc/host.h>
16 #include <linux/mod_devicetable.h>
17 #include <linux/module.h>
18 #include <linux/of_device.h>
19 #include <linux/pagemap.h>
20 #include <linux/scatterlist.h>
21 #include <linux/sys_soc.h>
22 
23 #include "renesas_sdhi.h"
24 #include "tmio_mmc.h"
25 
26 #define DM_CM_DTRAN_MODE	0x820
27 #define DM_CM_DTRAN_CTRL	0x828
28 #define DM_CM_RST		0x830
29 #define DM_CM_INFO1		0x840
30 #define DM_CM_INFO1_MASK	0x848
31 #define DM_CM_INFO2		0x850
32 #define DM_CM_INFO2_MASK	0x858
33 #define DM_DTRAN_ADDR		0x880
34 
35 /* DM_CM_DTRAN_MODE */
36 #define DTRAN_MODE_CH_NUM_CH0	0	/* "downstream" = for write commands */
37 #define DTRAN_MODE_CH_NUM_CH1	BIT(16)	/* "upstream" = for read commands */
38 #define DTRAN_MODE_BUS_WIDTH	(BIT(5) | BIT(4))
39 #define DTRAN_MODE_ADDR_MODE	BIT(0)	/* 1 = Increment address, 0 = Fixed */
40 
41 /* DM_CM_DTRAN_CTRL */
42 #define DTRAN_CTRL_DM_START	BIT(0)
43 
44 /* DM_CM_RST */
45 #define RST_DTRANRST1		BIT(9)
46 #define RST_DTRANRST0		BIT(8)
47 #define RST_RESERVED_BITS	GENMASK_ULL(31, 0)
48 
49 /* DM_CM_INFO1 and DM_CM_INFO1_MASK */
50 #define INFO1_CLEAR		0
51 #define INFO1_MASK_CLEAR	GENMASK_ULL(31, 0)
52 #define INFO1_DTRANEND1		BIT(17)
53 #define INFO1_DTRANEND0		BIT(16)
54 
55 /* DM_CM_INFO2 and DM_CM_INFO2_MASK */
56 #define INFO2_MASK_CLEAR	GENMASK_ULL(31, 0)
57 #define INFO2_DTRANERR1		BIT(17)
58 #define INFO2_DTRANERR0		BIT(16)
59 
60 enum renesas_sdhi_dma_cookie {
61 	COOKIE_UNMAPPED,
62 	COOKIE_PRE_MAPPED,
63 	COOKIE_MAPPED,
64 };
65 
66 /*
67  * Specification of this driver:
68  * - host->chan_{rx,tx} will be used as a flag of enabling/disabling the dma
69  * - Since this SDHI DMAC register set has 16 but 32-bit width, we
70  *   need a custom accessor.
71  */
72 
73 static unsigned long global_flags;
74 /*
75  * Workaround for avoiding to use RX DMAC by multiple channels.
76  * On R-Car H3 ES1.* and M3-W ES1.0, when multiple SDHI channels use
77  * RX DMAC simultaneously, sometimes hundreds of bytes data are not
78  * stored into the system memory even if the DMAC interrupt happened.
79  * So, this driver then uses one RX DMAC channel only.
80  */
81 #define SDHI_INTERNAL_DMAC_RX_IN_USE	0
82 
83 /* Definitions for sampling clocks */
84 static struct renesas_sdhi_scc rcar_gen3_scc_taps[] = {
85 	{
86 		.clk_rate = 0,
87 		.tap = 0x00000300,
88 		.tap_hs400_4tap = 0x00000100,
89 	},
90 };
91 
92 static const struct renesas_sdhi_of_data of_data_rza2 = {
93 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
94 			  TMIO_MMC_HAVE_CBSY,
95 	.tmio_ocr_mask	= MMC_VDD_32_33,
96 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
97 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
98 	.bus_shift	= 2,
99 	.scc_offset	= 0 - 0x1000,
100 	.taps		= rcar_gen3_scc_taps,
101 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
102 	/* DMAC can handle 32bit blk count but only 1 segment */
103 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
104 	.max_segs	= 1,
105 };
106 
107 static const struct renesas_sdhi_of_data of_data_rcar_gen3 = {
108 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
109 			  TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
110 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
111 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
112 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT | MMC_CAP2_MERGE_CAPABLE,
113 	.bus_shift	= 2,
114 	.scc_offset	= 0x1000,
115 	.taps		= rcar_gen3_scc_taps,
116 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
117 	/* DMAC can handle 32bit blk count but only 1 segment */
118 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
119 	.max_segs	= 1,
120 	.sdhi_flags	= SDHI_FLAG_NEED_CLKH_FALLBACK,
121 };
122 
123 static const struct renesas_sdhi_of_data of_data_rcar_gen3_no_sdh_fallback = {
124 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
125 			  TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
126 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
127 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
128 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT | MMC_CAP2_MERGE_CAPABLE,
129 	.bus_shift	= 2,
130 	.scc_offset	= 0x1000,
131 	.taps		= rcar_gen3_scc_taps,
132 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
133 	/* DMAC can handle 32bit blk count but only 1 segment */
134 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
135 	.max_segs	= 1,
136 };
137 
138 static const u8 r8a7796_es13_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
139 	{ 3,  3,  3,  3,  3,  3,  3,  4,  4,  5,  6,  7,  8,  9, 10, 15,
140 	 16, 16, 16, 16, 16, 16, 17, 18, 18, 19, 20, 21, 22, 23, 24, 25 },
141 	{ 5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  6,  7,  8, 11,
142 	 12, 17, 18, 18, 18, 18, 18, 18, 18, 19, 20, 21, 22, 23, 25, 25 }
143 };
144 
145 static const u8 r8a77965_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
146 	{ 1,  2,  6,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15, 15, 15, 16,
147 	 17, 18, 19, 20, 21, 22, 23, 24, 25, 25, 26, 27, 28, 29, 30, 31 },
148 	{ 2,  3,  4,  4,  5,  6,  7,  9, 10, 11, 12, 13, 14, 15, 16, 17,
149 	 17, 17, 20, 21, 22, 23, 24, 25, 27, 28, 29, 30, 31, 31, 31, 31 }
150 };
151 
152 static const u8 r8a77990_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
153 	{ 0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,
154 	  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0 },
155 	{ 0,  0,  0,  1,  2,  3,  3,  4,  4,  4,  5,  5,  6,  8,  9, 10,
156 	 11, 12, 13, 15, 16, 17, 17, 18, 18, 19, 20, 22, 24, 25, 26, 26 }
157 };
158 
159 static const struct renesas_sdhi_quirks sdhi_quirks_4tap_nohs400 = {
160 	.hs400_disabled = true,
161 	.hs400_4taps = true,
162 };
163 
164 static const struct renesas_sdhi_quirks sdhi_quirks_4tap_nohs400_one_rx = {
165 	.hs400_disabled = true,
166 	.hs400_4taps = true,
167 	.dma_one_rx_only = true,
168 };
169 
170 static const struct renesas_sdhi_quirks sdhi_quirks_4tap = {
171 	.hs400_4taps = true,
172 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
173 };
174 
175 static const struct renesas_sdhi_quirks sdhi_quirks_nohs400 = {
176 	.hs400_disabled = true,
177 };
178 
179 static const struct renesas_sdhi_quirks sdhi_quirks_fixed_addr = {
180 	.fixed_addr_mode = true,
181 };
182 
183 static const struct renesas_sdhi_quirks sdhi_quirks_bad_taps1357 = {
184 	.hs400_bad_taps = BIT(1) | BIT(3) | BIT(5) | BIT(7),
185 };
186 
187 static const struct renesas_sdhi_quirks sdhi_quirks_bad_taps2367 = {
188 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
189 };
190 
191 static const struct renesas_sdhi_quirks sdhi_quirks_r8a7796_es13 = {
192 	.hs400_4taps = true,
193 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
194 	.hs400_calib_table = r8a7796_es13_calib_table,
195 };
196 
197 static const struct renesas_sdhi_quirks sdhi_quirks_r8a77965 = {
198 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
199 	.hs400_calib_table = r8a77965_calib_table,
200 };
201 
202 static const struct renesas_sdhi_quirks sdhi_quirks_r8a77990 = {
203 	.hs400_calib_table = r8a77990_calib_table,
204 };
205 
206 /*
207  * Note for r8a7796 / r8a774a1: we can't distinguish ES1.1 and 1.2 as of now.
208  * So, we want to treat them equally and only have a match for ES1.2 to enforce
209  * this if there ever will be a way to distinguish ES1.2.
210  */
211 static const struct soc_device_attribute sdhi_quirks_match[]  = {
212 	{ .soc_id = "r8a774a1", .revision = "ES1.[012]", .data = &sdhi_quirks_4tap_nohs400 },
213 	{ .soc_id = "r8a7795", .revision = "ES1.*", .data = &sdhi_quirks_4tap_nohs400_one_rx },
214 	{ .soc_id = "r8a7795", .revision = "ES2.0", .data = &sdhi_quirks_4tap },
215 	{ .soc_id = "r8a7796", .revision = "ES1.0", .data = &sdhi_quirks_4tap_nohs400_one_rx },
216 	{ .soc_id = "r8a7796", .revision = "ES1.[12]", .data = &sdhi_quirks_4tap_nohs400 },
217 	{ .soc_id = "r8a7796", .revision = "ES1.*", .data = &sdhi_quirks_r8a7796_es13 },
218 	{ /* Sentinel. */ }
219 };
220 
221 static const struct renesas_sdhi_of_data_with_quirks of_r8a7795_compatible = {
222 	.of_data = &of_data_rcar_gen3,
223 	.quirks = &sdhi_quirks_bad_taps2367,
224 };
225 
226 static const struct renesas_sdhi_of_data_with_quirks of_r8a77961_compatible = {
227 	.of_data = &of_data_rcar_gen3,
228 	.quirks = &sdhi_quirks_bad_taps1357,
229 };
230 
231 static const struct renesas_sdhi_of_data_with_quirks of_r8a77965_compatible = {
232 	.of_data = &of_data_rcar_gen3,
233 	.quirks = &sdhi_quirks_r8a77965,
234 };
235 
236 static const struct renesas_sdhi_of_data_with_quirks of_r8a77970_compatible = {
237 	.of_data = &of_data_rcar_gen3_no_sdh_fallback,
238 };
239 
240 static const struct renesas_sdhi_of_data_with_quirks of_r8a77990_compatible = {
241 	.of_data = &of_data_rcar_gen3,
242 	.quirks = &sdhi_quirks_r8a77990,
243 };
244 
245 static const struct renesas_sdhi_of_data_with_quirks of_rcar_gen3_compatible = {
246 	.of_data = &of_data_rcar_gen3,
247 };
248 
249 static const struct renesas_sdhi_of_data_with_quirks of_rcar_gen3_nohs400_compatible = {
250 	.of_data = &of_data_rcar_gen3,
251 	.quirks = &sdhi_quirks_nohs400,
252 };
253 
254 static const struct renesas_sdhi_of_data_with_quirks of_rza2_compatible = {
255 	.of_data	= &of_data_rza2,
256 	.quirks		= &sdhi_quirks_fixed_addr,
257 };
258 
259 static const struct of_device_id renesas_sdhi_internal_dmac_of_match[] = {
260 	{ .compatible = "renesas,sdhi-r7s9210", .data = &of_rza2_compatible, },
261 	{ .compatible = "renesas,sdhi-mmc-r8a77470", .data = &of_rcar_gen3_compatible, },
262 	{ .compatible = "renesas,sdhi-r8a7795", .data = &of_r8a7795_compatible, },
263 	{ .compatible = "renesas,sdhi-r8a7796", .data = &of_rcar_gen3_compatible, },
264 	{ .compatible = "renesas,sdhi-r8a77961", .data = &of_r8a77961_compatible, },
265 	{ .compatible = "renesas,sdhi-r8a77965", .data = &of_r8a77965_compatible, },
266 	{ .compatible = "renesas,sdhi-r8a77970", .data = &of_r8a77970_compatible, },
267 	{ .compatible = "renesas,sdhi-r8a77980", .data = &of_rcar_gen3_nohs400_compatible, },
268 	{ .compatible = "renesas,sdhi-r8a77990", .data = &of_r8a77990_compatible, },
269 	{ .compatible = "renesas,sdhi-r8a77995", .data = &of_rcar_gen3_nohs400_compatible, },
270 	{ .compatible = "renesas,rcar-gen3-sdhi", .data = &of_rcar_gen3_compatible, },
271 	{},
272 };
273 MODULE_DEVICE_TABLE(of, renesas_sdhi_internal_dmac_of_match);
274 
275 static void
276 renesas_sdhi_internal_dmac_dm_write(struct tmio_mmc_host *host,
277 				    int addr, u64 val)
278 {
279 	writeq(val, host->ctl + addr);
280 }
281 
282 static void
283 renesas_sdhi_internal_dmac_enable_dma(struct tmio_mmc_host *host, bool enable)
284 {
285 	struct renesas_sdhi *priv = host_to_priv(host);
286 
287 	if (!host->chan_tx || !host->chan_rx)
288 		return;
289 
290 	if (!enable)
291 		renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO1,
292 						    INFO1_CLEAR);
293 
294 	if (priv->dma_priv.enable)
295 		priv->dma_priv.enable(host, enable);
296 }
297 
298 static void
299 renesas_sdhi_internal_dmac_abort_dma(struct tmio_mmc_host *host) {
300 	u64 val = RST_DTRANRST1 | RST_DTRANRST0;
301 
302 	renesas_sdhi_internal_dmac_enable_dma(host, false);
303 
304 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_RST,
305 					    RST_RESERVED_BITS & ~val);
306 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_RST,
307 					    RST_RESERVED_BITS | val);
308 
309 	clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
310 
311 	renesas_sdhi_internal_dmac_enable_dma(host, true);
312 }
313 
314 static void
315 renesas_sdhi_internal_dmac_dataend_dma(struct tmio_mmc_host *host) {
316 	struct renesas_sdhi *priv = host_to_priv(host);
317 
318 	tasklet_schedule(&priv->dma_priv.dma_complete);
319 }
320 
321 /*
322  * renesas_sdhi_internal_dmac_map() will be called with two difference
323  * sg pointers in two mmc_data by .pre_req(), but tmio host can have a single
324  * sg_ptr only. So, renesas_sdhi_internal_dmac_{un}map() should use a sg
325  * pointer in a mmc_data instead of host->sg_ptr.
326  */
327 static void
328 renesas_sdhi_internal_dmac_unmap(struct tmio_mmc_host *host,
329 				 struct mmc_data *data,
330 				 enum renesas_sdhi_dma_cookie cookie)
331 {
332 	bool unmap = cookie == COOKIE_UNMAPPED ? (data->host_cookie != cookie) :
333 						 (data->host_cookie == cookie);
334 
335 	if (unmap) {
336 		dma_unmap_sg(&host->pdev->dev, data->sg, data->sg_len,
337 			     mmc_get_dma_dir(data));
338 		data->host_cookie = COOKIE_UNMAPPED;
339 	}
340 }
341 
342 static bool
343 renesas_sdhi_internal_dmac_map(struct tmio_mmc_host *host,
344 			       struct mmc_data *data,
345 			       enum renesas_sdhi_dma_cookie cookie)
346 {
347 	if (data->host_cookie == COOKIE_PRE_MAPPED)
348 		return true;
349 
350 	if (!dma_map_sg(&host->pdev->dev, data->sg, data->sg_len,
351 			    mmc_get_dma_dir(data)))
352 		return false;
353 
354 	data->host_cookie = cookie;
355 
356 	/* This DMAC cannot handle if buffer is not 128-bytes alignment */
357 	if (!IS_ALIGNED(sg_dma_address(data->sg), 128)) {
358 		renesas_sdhi_internal_dmac_unmap(host, data, cookie);
359 		return false;
360 	}
361 
362 	return true;
363 }
364 
365 static void
366 renesas_sdhi_internal_dmac_start_dma(struct tmio_mmc_host *host,
367 				     struct mmc_data *data)
368 {
369 	struct renesas_sdhi *priv = host_to_priv(host);
370 	struct scatterlist *sg = host->sg_ptr;
371 	u32 dtran_mode = DTRAN_MODE_BUS_WIDTH;
372 
373 	if (!priv->quirks->fixed_addr_mode)
374 		dtran_mode |= DTRAN_MODE_ADDR_MODE;
375 
376 	if (!renesas_sdhi_internal_dmac_map(host, data, COOKIE_MAPPED))
377 		goto force_pio;
378 
379 	if (data->flags & MMC_DATA_READ) {
380 		dtran_mode |= DTRAN_MODE_CH_NUM_CH1;
381 		if (priv->quirks->dma_one_rx_only &&
382 		    test_and_set_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags))
383 			goto force_pio_with_unmap;
384 	} else {
385 		dtran_mode |= DTRAN_MODE_CH_NUM_CH0;
386 	}
387 
388 	renesas_sdhi_internal_dmac_enable_dma(host, true);
389 
390 	/* set dma parameters */
391 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_DTRAN_MODE,
392 					    dtran_mode);
393 	renesas_sdhi_internal_dmac_dm_write(host, DM_DTRAN_ADDR,
394 					    sg_dma_address(sg));
395 
396 	host->dma_on = true;
397 
398 	return;
399 
400 force_pio_with_unmap:
401 	renesas_sdhi_internal_dmac_unmap(host, data, COOKIE_UNMAPPED);
402 
403 force_pio:
404 	renesas_sdhi_internal_dmac_enable_dma(host, false);
405 }
406 
407 static void renesas_sdhi_internal_dmac_issue_tasklet_fn(unsigned long arg)
408 {
409 	struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
410 
411 	tmio_mmc_enable_mmc_irqs(host, TMIO_STAT_DATAEND);
412 
413 	/* start the DMAC */
414 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_DTRAN_CTRL,
415 					    DTRAN_CTRL_DM_START);
416 }
417 
418 static bool renesas_sdhi_internal_dmac_complete(struct tmio_mmc_host *host)
419 {
420 	enum dma_data_direction dir;
421 
422 	if (!host->dma_on)
423 		return false;
424 
425 	if (!host->data)
426 		return false;
427 
428 	if (host->data->flags & MMC_DATA_READ)
429 		dir = DMA_FROM_DEVICE;
430 	else
431 		dir = DMA_TO_DEVICE;
432 
433 	renesas_sdhi_internal_dmac_enable_dma(host, false);
434 	renesas_sdhi_internal_dmac_unmap(host, host->data, COOKIE_MAPPED);
435 
436 	if (dir == DMA_FROM_DEVICE)
437 		clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
438 
439 	host->dma_on = false;
440 
441 	return true;
442 }
443 
444 static void renesas_sdhi_internal_dmac_complete_tasklet_fn(unsigned long arg)
445 {
446 	struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
447 
448 	spin_lock_irq(&host->lock);
449 	if (!renesas_sdhi_internal_dmac_complete(host))
450 		goto out;
451 
452 	tmio_mmc_do_data_irq(host);
453 out:
454 	spin_unlock_irq(&host->lock);
455 }
456 
457 static void renesas_sdhi_internal_dmac_end_dma(struct tmio_mmc_host *host)
458 {
459 	if (host->data)
460 		renesas_sdhi_internal_dmac_complete(host);
461 }
462 
463 static void renesas_sdhi_internal_dmac_post_req(struct mmc_host *mmc,
464 						struct mmc_request *mrq,
465 						int err)
466 {
467 	struct tmio_mmc_host *host = mmc_priv(mmc);
468 	struct mmc_data *data = mrq->data;
469 
470 	if (!data)
471 		return;
472 
473 	renesas_sdhi_internal_dmac_unmap(host, data, COOKIE_UNMAPPED);
474 }
475 
476 static void renesas_sdhi_internal_dmac_pre_req(struct mmc_host *mmc,
477 					       struct mmc_request *mrq)
478 {
479 	struct tmio_mmc_host *host = mmc_priv(mmc);
480 	struct mmc_data *data = mrq->data;
481 
482 	if (!data)
483 		return;
484 
485 	data->host_cookie = COOKIE_UNMAPPED;
486 	renesas_sdhi_internal_dmac_map(host, data, COOKIE_PRE_MAPPED);
487 }
488 
489 static void
490 renesas_sdhi_internal_dmac_request_dma(struct tmio_mmc_host *host,
491 				       struct tmio_mmc_data *pdata)
492 {
493 	struct renesas_sdhi *priv = host_to_priv(host);
494 
495 	/* Disable DMAC interrupts, we don't use them */
496 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO1_MASK,
497 					    INFO1_MASK_CLEAR);
498 	renesas_sdhi_internal_dmac_dm_write(host, DM_CM_INFO2_MASK,
499 					    INFO2_MASK_CLEAR);
500 
501 	/* Each value is set to non-zero to assume "enabling" each DMA */
502 	host->chan_rx = host->chan_tx = (void *)0xdeadbeaf;
503 
504 	tasklet_init(&priv->dma_priv.dma_complete,
505 		     renesas_sdhi_internal_dmac_complete_tasklet_fn,
506 		     (unsigned long)host);
507 	tasklet_init(&host->dma_issue,
508 		     renesas_sdhi_internal_dmac_issue_tasklet_fn,
509 		     (unsigned long)host);
510 
511 	/* Add pre_req and post_req */
512 	host->ops.pre_req = renesas_sdhi_internal_dmac_pre_req;
513 	host->ops.post_req = renesas_sdhi_internal_dmac_post_req;
514 }
515 
516 static void
517 renesas_sdhi_internal_dmac_release_dma(struct tmio_mmc_host *host)
518 {
519 	/* Each value is set to zero to assume "disabling" each DMA */
520 	host->chan_rx = host->chan_tx = NULL;
521 }
522 
523 static const struct tmio_mmc_dma_ops renesas_sdhi_internal_dmac_dma_ops = {
524 	.start = renesas_sdhi_internal_dmac_start_dma,
525 	.enable = renesas_sdhi_internal_dmac_enable_dma,
526 	.request = renesas_sdhi_internal_dmac_request_dma,
527 	.release = renesas_sdhi_internal_dmac_release_dma,
528 	.abort = renesas_sdhi_internal_dmac_abort_dma,
529 	.dataend = renesas_sdhi_internal_dmac_dataend_dma,
530 	.end = renesas_sdhi_internal_dmac_end_dma,
531 };
532 
533 static int renesas_sdhi_internal_dmac_probe(struct platform_device *pdev)
534 {
535 	const struct soc_device_attribute *attr;
536 	const struct renesas_sdhi_of_data_with_quirks *of_data_quirks;
537 	const struct renesas_sdhi_quirks *quirks;
538 	struct device *dev = &pdev->dev;
539 
540 	of_data_quirks = of_device_get_match_data(&pdev->dev);
541 	quirks = of_data_quirks->quirks;
542 
543 	attr = soc_device_match(sdhi_quirks_match);
544 	if (attr)
545 		quirks = attr->data;
546 
547 	/* value is max of SD_SECCNT. Confirmed by HW engineers */
548 	dma_set_max_seg_size(dev, 0xffffffff);
549 
550 	return renesas_sdhi_probe(pdev, &renesas_sdhi_internal_dmac_dma_ops,
551 				  of_data_quirks->of_data, quirks);
552 }
553 
554 static const struct dev_pm_ops renesas_sdhi_internal_dmac_dev_pm_ops = {
555 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
556 				pm_runtime_force_resume)
557 	SET_RUNTIME_PM_OPS(tmio_mmc_host_runtime_suspend,
558 			   tmio_mmc_host_runtime_resume,
559 			   NULL)
560 };
561 
562 static struct platform_driver renesas_internal_dmac_sdhi_driver = {
563 	.driver		= {
564 		.name	= "renesas_sdhi_internal_dmac",
565 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
566 		.pm	= &renesas_sdhi_internal_dmac_dev_pm_ops,
567 		.of_match_table = renesas_sdhi_internal_dmac_of_match,
568 	},
569 	.probe		= renesas_sdhi_internal_dmac_probe,
570 	.remove		= renesas_sdhi_remove,
571 };
572 
573 module_platform_driver(renesas_internal_dmac_sdhi_driver);
574 
575 MODULE_DESCRIPTION("Renesas SDHI driver for internal DMAC");
576 MODULE_AUTHOR("Yoshihiro Shimoda");
577 MODULE_LICENSE("GPL v2");
578