1f707079dSWolfram Sang // SPDX-License-Identifier: GPL-2.0
22a68ea78SSimon Horman /*
32a68ea78SSimon Horman  * DMA support for Internal DMAC with SDHI SD/SDIO controller
42a68ea78SSimon Horman  *
5f49bdcdeSWolfram Sang  * Copyright (C) 2016-19 Renesas Electronics Corporation
62a68ea78SSimon Horman  * Copyright (C) 2016-17 Horms Solutions, Simon Horman
7f49bdcdeSWolfram Sang  * Copyright (C) 2018-19 Sang Engineering, Wolfram Sang
82a68ea78SSimon Horman  */
92a68ea78SSimon Horman 
100cbc94daSWolfram Sang #include <linux/bitops.h>
112a68ea78SSimon Horman #include <linux/device.h>
122a68ea78SSimon Horman #include <linux/dma-mapping.h>
132a68ea78SSimon Horman #include <linux/io-64-nonatomic-hi-lo.h>
142a68ea78SSimon Horman #include <linux/mfd/tmio.h>
152a68ea78SSimon Horman #include <linux/mmc/host.h>
162a68ea78SSimon Horman #include <linux/mod_devicetable.h>
172a68ea78SSimon Horman #include <linux/module.h>
18c62da8a8SRob Herring #include <linux/of.h>
19c62da8a8SRob Herring #include <linux/platform_device.h>
202a68ea78SSimon Horman #include <linux/pagemap.h>
212a68ea78SSimon Horman #include <linux/scatterlist.h>
22cd09780fSSimon Horman #include <linux/sys_soc.h>
232a68ea78SSimon Horman 
242a68ea78SSimon Horman #include "renesas_sdhi.h"
252a68ea78SSimon Horman #include "tmio_mmc.h"
262a68ea78SSimon Horman 
272a68ea78SSimon Horman #define DM_CM_DTRAN_MODE	0x820
282a68ea78SSimon Horman #define DM_CM_DTRAN_CTRL	0x828
292a68ea78SSimon Horman #define DM_CM_RST		0x830
302a68ea78SSimon Horman #define DM_CM_INFO1		0x840
312a68ea78SSimon Horman #define DM_CM_INFO1_MASK	0x848
322a68ea78SSimon Horman #define DM_CM_INFO2		0x850
332a68ea78SSimon Horman #define DM_CM_INFO2_MASK	0x858
342a68ea78SSimon Horman #define DM_DTRAN_ADDR		0x880
352a68ea78SSimon Horman 
362a68ea78SSimon Horman /* DM_CM_DTRAN_MODE */
372a68ea78SSimon Horman #define DTRAN_MODE_CH_NUM_CH0	0	/* "downstream" = for write commands */
38c1ec8f86SSergei Shtylyov #define DTRAN_MODE_CH_NUM_CH1	BIT(16)	/* "upstream" = for read commands */
39c1ec8f86SSergei Shtylyov #define DTRAN_MODE_BUS_WIDTH	(BIT(5) | BIT(4))
409706b472SChris Brandt #define DTRAN_MODE_ADDR_MODE	BIT(0)	/* 1 = Increment address, 0 = Fixed */
412a68ea78SSimon Horman 
422a68ea78SSimon Horman /* DM_CM_DTRAN_CTRL */
432a68ea78SSimon Horman #define DTRAN_CTRL_DM_START	BIT(0)
442a68ea78SSimon Horman 
452a68ea78SSimon Horman /* DM_CM_RST */
462a68ea78SSimon Horman #define RST_DTRANRST1		BIT(9)
472a68ea78SSimon Horman #define RST_DTRANRST0		BIT(8)
489faf870eSSergei Shtylyov #define RST_RESERVED_BITS	GENMASK_ULL(31, 0)
492a68ea78SSimon Horman 
502a68ea78SSimon Horman /* DM_CM_INFO1 and DM_CM_INFO1_MASK */
51d2332f88SSergei Shtylyov #define INFO1_MASK_CLEAR	GENMASK_ULL(31, 0)
52ec9e80aeSWolfram Sang #define INFO1_DTRANEND1		BIT(20)
53ec9e80aeSWolfram Sang #define INFO1_DTRANEND1_OLD	BIT(17)
542a68ea78SSimon Horman #define INFO1_DTRANEND0		BIT(16)
552a68ea78SSimon Horman 
562a68ea78SSimon Horman /* DM_CM_INFO2 and DM_CM_INFO2_MASK */
57d2332f88SSergei Shtylyov #define INFO2_MASK_CLEAR	GENMASK_ULL(31, 0)
582a68ea78SSimon Horman #define INFO2_DTRANERR1		BIT(17)
592a68ea78SSimon Horman #define INFO2_DTRANERR0		BIT(16)
602a68ea78SSimon Horman 
6169e7d76aSYoshihiro Shimoda enum renesas_sdhi_dma_cookie {
6269e7d76aSYoshihiro Shimoda 	COOKIE_UNMAPPED,
6369e7d76aSYoshihiro Shimoda 	COOKIE_PRE_MAPPED,
6469e7d76aSYoshihiro Shimoda 	COOKIE_MAPPED,
6569e7d76aSYoshihiro Shimoda };
6669e7d76aSYoshihiro Shimoda 
672a68ea78SSimon Horman /*
682a68ea78SSimon Horman  * Specification of this driver:
692a68ea78SSimon Horman  * - host->chan_{rx,tx} will be used as a flag of enabling/disabling the dma
702a68ea78SSimon Horman  * - Since this SDHI DMAC register set has 16 but 32-bit width, we
712a68ea78SSimon Horman  *   need a custom accessor.
722a68ea78SSimon Horman  */
732a68ea78SSimon Horman 
740cbc94daSWolfram Sang static unsigned long global_flags;
750cbc94daSWolfram Sang /*
7607248afaSWolfram Sang  * Workaround for avoiding to use RX DMAC by multiple channels. On R-Car M3-W
7707248afaSWolfram Sang  * ES1.0, when multiple SDHI channels use RX DMAC simultaneously, sometimes
7807248afaSWolfram Sang  * hundreds of data bytes are not stored into the system memory even if the
7907248afaSWolfram Sang  * DMAC interrupt happened. So, this driver then uses one RX DMAC channel only.
800cbc94daSWolfram Sang  */
81bcfa7f15SWolfram Sang #define SDHI_INTERNAL_DMAC_RX_IN_USE	0
820cbc94daSWolfram Sang 
832a68ea78SSimon Horman /* Definitions for sampling clocks */
842a68ea78SSimon Horman static struct renesas_sdhi_scc rcar_gen3_scc_taps[] = {
852a68ea78SSimon Horman 	{
862a68ea78SSimon Horman 		.clk_rate = 0,
872a68ea78SSimon Horman 		.tap = 0x00000300,
88c1a49782SWolfram Sang 		.tap_hs400_4tap = 0x00000100,
892a68ea78SSimon Horman 	},
902a68ea78SSimon Horman };
912a68ea78SSimon Horman 
9271b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data of_data_rza2 = {
939706b472SChris Brandt 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
949706b472SChris Brandt 			  TMIO_MMC_HAVE_CBSY,
959706b472SChris Brandt 	.tmio_ocr_mask	= MMC_VDD_32_33,
969706b472SChris Brandt 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
9787e985aeSWolfram Sang 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
989706b472SChris Brandt 	.bus_shift	= 2,
999706b472SChris Brandt 	.scc_offset	= 0 - 0x1000,
1009706b472SChris Brandt 	.taps		= rcar_gen3_scc_taps,
1019706b472SChris Brandt 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
1022a55c1eaSWolfram Sang 	/* DMAC can handle 32bit blk count but only 1 segment */
1032a55c1eaSWolfram Sang 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
1049706b472SChris Brandt 	.max_segs	= 1,
1059706b472SChris Brandt };
1069706b472SChris Brandt 
10771b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data of_data_rcar_gen3 = {
1082ad1db05SMasahiro Yamada 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
1092ad1db05SMasahiro Yamada 			  TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
1102a68ea78SSimon Horman 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
11187e985aeSWolfram Sang 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
112c7d9eccbSYoshihiro Shimoda 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT | MMC_CAP2_MERGE_CAPABLE,
1132a68ea78SSimon Horman 	.bus_shift	= 2,
1142a68ea78SSimon Horman 	.scc_offset	= 0x1000,
1152a68ea78SSimon Horman 	.taps		= rcar_gen3_scc_taps,
1162a68ea78SSimon Horman 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
1172a55c1eaSWolfram Sang 	/* DMAC can handle 32bit blk count but only 1 segment */
1182a55c1eaSWolfram Sang 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
1192a68ea78SSimon Horman 	.max_segs	= 1,
120627151b4SWolfram Sang 	.sdhi_flags	= SDHI_FLAG_NEED_CLKH_FALLBACK,
121627151b4SWolfram Sang };
122627151b4SWolfram Sang 
1236de9727aSWolfram Sang static const struct renesas_sdhi_of_data of_data_rcar_gen3_no_sdh_fallback = {
124627151b4SWolfram Sang 	.tmio_flags	= TMIO_MMC_HAS_IDLE_WAIT | TMIO_MMC_CLK_ACTUAL |
125627151b4SWolfram Sang 			  TMIO_MMC_HAVE_CBSY | TMIO_MMC_MIN_RCAR2,
126627151b4SWolfram Sang 	.capabilities	= MMC_CAP_SD_HIGHSPEED | MMC_CAP_SDIO_IRQ |
127627151b4SWolfram Sang 			  MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY,
128627151b4SWolfram Sang 	.capabilities2	= MMC_CAP2_NO_WRITE_PROTECT | MMC_CAP2_MERGE_CAPABLE,
129627151b4SWolfram Sang 	.bus_shift	= 2,
130627151b4SWolfram Sang 	.scc_offset	= 0x1000,
131627151b4SWolfram Sang 	.taps		= rcar_gen3_scc_taps,
132627151b4SWolfram Sang 	.taps_num	= ARRAY_SIZE(rcar_gen3_scc_taps),
133627151b4SWolfram Sang 	/* DMAC can handle 32bit blk count but only 1 segment */
134627151b4SWolfram Sang 	.max_blk_count	= UINT_MAX / TMIO_MAX_BLK_SIZE,
135627151b4SWolfram Sang 	.max_segs	= 1,
1362a68ea78SSimon Horman };
1372a68ea78SSimon Horman 
13871b7597cSYoshihiro Shimoda static const u8 r8a7796_es13_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
13971b7597cSYoshihiro Shimoda 	{ 3,  3,  3,  3,  3,  3,  3,  4,  4,  5,  6,  7,  8,  9, 10, 15,
14071b7597cSYoshihiro Shimoda 	 16, 16, 16, 16, 16, 16, 17, 18, 18, 19, 20, 21, 22, 23, 24, 25 },
14171b7597cSYoshihiro Shimoda 	{ 5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  5,  6,  7,  8, 11,
14271b7597cSYoshihiro Shimoda 	 12, 17, 18, 18, 18, 18, 18, 18, 18, 19, 20, 21, 22, 23, 25, 25 }
14371b7597cSYoshihiro Shimoda };
14471b7597cSYoshihiro Shimoda 
14571b7597cSYoshihiro Shimoda static const u8 r8a77965_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
14671b7597cSYoshihiro Shimoda 	{ 1,  2,  6,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15, 15, 15, 16,
14771b7597cSYoshihiro Shimoda 	 17, 18, 19, 20, 21, 22, 23, 24, 25, 25, 26, 27, 28, 29, 30, 31 },
14871b7597cSYoshihiro Shimoda 	{ 2,  3,  4,  4,  5,  6,  7,  9, 10, 11, 12, 13, 14, 15, 16, 17,
14971b7597cSYoshihiro Shimoda 	 17, 17, 20, 21, 22, 23, 24, 25, 27, 28, 29, 30, 31, 31, 31, 31 }
15071b7597cSYoshihiro Shimoda };
15171b7597cSYoshihiro Shimoda 
15271b7597cSYoshihiro Shimoda static const u8 r8a77990_calib_table[2][SDHI_CALIB_TABLE_MAX] = {
15371b7597cSYoshihiro Shimoda 	{ 0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,
15471b7597cSYoshihiro Shimoda 	  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0,  0 },
15571b7597cSYoshihiro Shimoda 	{ 0,  0,  0,  1,  2,  3,  3,  4,  4,  4,  5,  5,  6,  8,  9, 10,
15671b7597cSYoshihiro Shimoda 	 11, 12, 13, 15, 16, 17, 17, 18, 18, 19, 20, 22, 24, 25, 26, 26 }
15771b7597cSYoshihiro Shimoda };
15871b7597cSYoshihiro Shimoda 
15971b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_4tap_nohs400 = {
16071b7597cSYoshihiro Shimoda 	.hs400_disabled = true,
16171b7597cSYoshihiro Shimoda 	.hs400_4taps = true,
16271b7597cSYoshihiro Shimoda };
16371b7597cSYoshihiro Shimoda 
164bcfa7f15SWolfram Sang static const struct renesas_sdhi_quirks sdhi_quirks_4tap_nohs400_one_rx = {
165bcfa7f15SWolfram Sang 	.hs400_disabled = true,
166bcfa7f15SWolfram Sang 	.hs400_4taps = true,
167bcfa7f15SWolfram Sang 	.dma_one_rx_only = true,
168ec9e80aeSWolfram Sang 	.old_info1_layout = true,
169bcfa7f15SWolfram Sang };
170bcfa7f15SWolfram Sang 
17171b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_4tap = {
17271b7597cSYoshihiro Shimoda 	.hs400_4taps = true,
17371b7597cSYoshihiro Shimoda 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
17400e8c11cSTakeshi Saito 	.manual_tap_correction = true,
17571b7597cSYoshihiro Shimoda };
17671b7597cSYoshihiro Shimoda 
17771b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_nohs400 = {
17871b7597cSYoshihiro Shimoda 	.hs400_disabled = true,
17971b7597cSYoshihiro Shimoda };
18071b7597cSYoshihiro Shimoda 
181c0a43968SWolfram Sang static const struct renesas_sdhi_quirks sdhi_quirks_fixed_addr = {
182c0a43968SWolfram Sang 	.fixed_addr_mode = true,
183c0a43968SWolfram Sang };
184c0a43968SWolfram Sang 
18571b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_bad_taps1357 = {
18671b7597cSYoshihiro Shimoda 	.hs400_bad_taps = BIT(1) | BIT(3) | BIT(5) | BIT(7),
18700e8c11cSTakeshi Saito 	.manual_tap_correction = true,
18871b7597cSYoshihiro Shimoda };
18971b7597cSYoshihiro Shimoda 
19071b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_bad_taps2367 = {
19171b7597cSYoshihiro Shimoda 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
19200e8c11cSTakeshi Saito 	.manual_tap_correction = true,
19371b7597cSYoshihiro Shimoda };
19471b7597cSYoshihiro Shimoda 
19571b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_r8a7796_es13 = {
19671b7597cSYoshihiro Shimoda 	.hs400_4taps = true,
19771b7597cSYoshihiro Shimoda 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
19871b7597cSYoshihiro Shimoda 	.hs400_calib_table = r8a7796_es13_calib_table,
19900e8c11cSTakeshi Saito 	.manual_tap_correction = true,
20071b7597cSYoshihiro Shimoda };
20171b7597cSYoshihiro Shimoda 
20271b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_r8a77965 = {
20371b7597cSYoshihiro Shimoda 	.hs400_bad_taps = BIT(2) | BIT(3) | BIT(6) | BIT(7),
20471b7597cSYoshihiro Shimoda 	.hs400_calib_table = r8a77965_calib_table,
20500e8c11cSTakeshi Saito 	.manual_tap_correction = true,
20671b7597cSYoshihiro Shimoda };
20771b7597cSYoshihiro Shimoda 
20871b7597cSYoshihiro Shimoda static const struct renesas_sdhi_quirks sdhi_quirks_r8a77990 = {
20971b7597cSYoshihiro Shimoda 	.hs400_calib_table = r8a77990_calib_table,
21000e8c11cSTakeshi Saito 	.manual_tap_correction = true,
21171b7597cSYoshihiro Shimoda };
21271b7597cSYoshihiro Shimoda 
21308e03039SFabrizio Castro static const struct renesas_sdhi_quirks sdhi_quirks_r9a09g011 = {
21408e03039SFabrizio Castro 	.fixed_addr_mode = true,
21508e03039SFabrizio Castro 	.hs400_disabled = true,
21608e03039SFabrizio Castro };
21708e03039SFabrizio Castro 
21871b7597cSYoshihiro Shimoda /*
21971b7597cSYoshihiro Shimoda  * Note for r8a7796 / r8a774a1: we can't distinguish ES1.1 and 1.2 as of now.
22071b7597cSYoshihiro Shimoda  * So, we want to treat them equally and only have a match for ES1.2 to enforce
22171b7597cSYoshihiro Shimoda  * this if there ever will be a way to distinguish ES1.2.
22271b7597cSYoshihiro Shimoda  */
22371b7597cSYoshihiro Shimoda static const struct soc_device_attribute sdhi_quirks_match[]  = {
22471b7597cSYoshihiro Shimoda 	{ .soc_id = "r8a774a1", .revision = "ES1.[012]", .data = &sdhi_quirks_4tap_nohs400 },
22571b7597cSYoshihiro Shimoda 	{ .soc_id = "r8a7795", .revision = "ES2.0", .data = &sdhi_quirks_4tap },
226bcfa7f15SWolfram Sang 	{ .soc_id = "r8a7796", .revision = "ES1.0", .data = &sdhi_quirks_4tap_nohs400_one_rx },
227bcfa7f15SWolfram Sang 	{ .soc_id = "r8a7796", .revision = "ES1.[12]", .data = &sdhi_quirks_4tap_nohs400 },
22871b7597cSYoshihiro Shimoda 	{ .soc_id = "r8a7796", .revision = "ES1.*", .data = &sdhi_quirks_r8a7796_es13 },
229f504dee2SWolfram Sang 	{ .soc_id = "r8a77980", .revision = "ES1.*", .data = &sdhi_quirks_nohs400 },
2300ffd498dSGeert Uytterhoeven 	{ /* Sentinel. */ }
23171b7597cSYoshihiro Shimoda };
23271b7597cSYoshihiro Shimoda 
23371b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data_with_quirks of_r8a7795_compatible = {
23471b7597cSYoshihiro Shimoda 	.of_data = &of_data_rcar_gen3,
23571b7597cSYoshihiro Shimoda 	.quirks = &sdhi_quirks_bad_taps2367,
23671b7597cSYoshihiro Shimoda };
23771b7597cSYoshihiro Shimoda 
23871b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data_with_quirks of_r8a77961_compatible = {
23971b7597cSYoshihiro Shimoda 	.of_data = &of_data_rcar_gen3,
24071b7597cSYoshihiro Shimoda 	.quirks = &sdhi_quirks_bad_taps1357,
24171b7597cSYoshihiro Shimoda };
24271b7597cSYoshihiro Shimoda 
24371b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data_with_quirks of_r8a77965_compatible = {
24471b7597cSYoshihiro Shimoda 	.of_data = &of_data_rcar_gen3,
24571b7597cSYoshihiro Shimoda 	.quirks = &sdhi_quirks_r8a77965,
24671b7597cSYoshihiro Shimoda };
24771b7597cSYoshihiro Shimoda 
248627151b4SWolfram Sang static const struct renesas_sdhi_of_data_with_quirks of_r8a77970_compatible = {
2496de9727aSWolfram Sang 	.of_data = &of_data_rcar_gen3_no_sdh_fallback,
250fc1fdbd9SWolfram Sang 	.quirks = &sdhi_quirks_nohs400,
251627151b4SWolfram Sang };
252627151b4SWolfram Sang 
25371b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data_with_quirks of_r8a77990_compatible = {
25471b7597cSYoshihiro Shimoda 	.of_data = &of_data_rcar_gen3,
25571b7597cSYoshihiro Shimoda 	.quirks = &sdhi_quirks_r8a77990,
25671b7597cSYoshihiro Shimoda };
25771b7597cSYoshihiro Shimoda 
25808e03039SFabrizio Castro static const struct renesas_sdhi_of_data_with_quirks of_r9a09g011_compatible = {
25908e03039SFabrizio Castro 	.of_data = &of_data_rcar_gen3,
26008e03039SFabrizio Castro 	.quirks = &sdhi_quirks_r9a09g011,
26108e03039SFabrizio Castro };
26208e03039SFabrizio Castro 
26371b7597cSYoshihiro Shimoda static const struct renesas_sdhi_of_data_with_quirks of_rcar_gen3_compatible = {
26471b7597cSYoshihiro Shimoda 	.of_data = &of_data_rcar_gen3,
26571b7597cSYoshihiro Shimoda };
26671b7597cSYoshihiro Shimoda 
2676af8dd53SWolfram Sang static const struct renesas_sdhi_of_data_with_quirks of_rcar_gen3_nohs400_compatible = {
2686af8dd53SWolfram Sang 	.of_data = &of_data_rcar_gen3,
2696af8dd53SWolfram Sang 	.quirks = &sdhi_quirks_nohs400,
2706af8dd53SWolfram Sang };
2716af8dd53SWolfram Sang 
272c0a43968SWolfram Sang static const struct renesas_sdhi_of_data_with_quirks of_rza2_compatible = {
273c0a43968SWolfram Sang 	.of_data	= &of_data_rza2,
274c0a43968SWolfram Sang 	.quirks		= &sdhi_quirks_fixed_addr,
275c0a43968SWolfram Sang };
276c0a43968SWolfram Sang 
2772a68ea78SSimon Horman static const struct of_device_id renesas_sdhi_internal_dmac_of_match[] = {
2789706b472SChris Brandt 	{ .compatible = "renesas,sdhi-r7s9210", .data = &of_rza2_compatible, },
27960ab43baSFabrizio Castro 	{ .compatible = "renesas,sdhi-mmc-r8a77470", .data = &of_rcar_gen3_compatible, },
28071b7597cSYoshihiro Shimoda 	{ .compatible = "renesas,sdhi-r8a7795", .data = &of_r8a7795_compatible, },
28171b7597cSYoshihiro Shimoda 	{ .compatible = "renesas,sdhi-r8a77961", .data = &of_r8a77961_compatible, },
28271b7597cSYoshihiro Shimoda 	{ .compatible = "renesas,sdhi-r8a77965", .data = &of_r8a77965_compatible, },
283627151b4SWolfram Sang 	{ .compatible = "renesas,sdhi-r8a77970", .data = &of_r8a77970_compatible, },
28471b7597cSYoshihiro Shimoda 	{ .compatible = "renesas,sdhi-r8a77990", .data = &of_r8a77990_compatible, },
2856af8dd53SWolfram Sang 	{ .compatible = "renesas,sdhi-r8a77995", .data = &of_rcar_gen3_nohs400_compatible, },
28608e03039SFabrizio Castro 	{ .compatible = "renesas,sdhi-r9a09g011", .data = &of_r9a09g011_compatible, },
287d6dc425aSSimon Horman 	{ .compatible = "renesas,rcar-gen3-sdhi", .data = &of_rcar_gen3_compatible, },
2887b651cc6SWolfram Sang 	{ .compatible = "renesas,rcar-gen4-sdhi", .data = &of_rcar_gen3_compatible, },
2892a68ea78SSimon Horman 	{},
2902a68ea78SSimon Horman };
2912a68ea78SSimon Horman MODULE_DEVICE_TABLE(of, renesas_sdhi_internal_dmac_of_match);
2922a68ea78SSimon Horman 
2932a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_enable_dma(struct tmio_mmc_host * host,bool enable)2942a68ea78SSimon Horman renesas_sdhi_internal_dmac_enable_dma(struct tmio_mmc_host *host, bool enable)
2952a68ea78SSimon Horman {
296058db286SMasahiro Yamada 	struct renesas_sdhi *priv = host_to_priv(host);
297c330601cSWolfram Sang 	u32 dma_irqs = INFO1_DTRANEND0 |
29848c917faSWolfram Sang 			(sdhi_has_quirk(priv, old_info1_layout) ?
299c330601cSWolfram Sang 			INFO1_DTRANEND1_OLD : INFO1_DTRANEND1);
300058db286SMasahiro Yamada 
3012a68ea78SSimon Horman 	if (!host->chan_tx || !host->chan_rx)
3022a68ea78SSimon Horman 		return;
3032a68ea78SSimon Horman 
304c330601cSWolfram Sang 	writel(enable ? ~dma_irqs : INFO1_MASK_CLEAR, host->ctl + DM_CM_INFO1_MASK);
3052a68ea78SSimon Horman 
306058db286SMasahiro Yamada 	if (priv->dma_priv.enable)
307058db286SMasahiro Yamada 		priv->dma_priv.enable(host, enable);
3082a68ea78SSimon Horman }
3092a68ea78SSimon Horman 
3102a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_abort_dma(struct tmio_mmc_host * host)311ed9ab884SWolfram Sang renesas_sdhi_internal_dmac_abort_dma(struct tmio_mmc_host *host)
312ed9ab884SWolfram Sang {
3132a68ea78SSimon Horman 	u64 val = RST_DTRANRST1 | RST_DTRANRST0;
3142a68ea78SSimon Horman 
3152a68ea78SSimon Horman 	renesas_sdhi_internal_dmac_enable_dma(host, false);
3162a68ea78SSimon Horman 
317a8687078SWolfram Sang 	writel(RST_RESERVED_BITS & ~val, host->ctl + DM_CM_RST);
318a8687078SWolfram Sang 	writel(RST_RESERVED_BITS | val, host->ctl + DM_CM_RST);
3192a68ea78SSimon Horman 
3200cbc94daSWolfram Sang 	clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
3210cbc94daSWolfram Sang 
3222a68ea78SSimon Horman 	renesas_sdhi_internal_dmac_enable_dma(host, true);
3232a68ea78SSimon Horman }
3242a68ea78SSimon Horman 
renesas_sdhi_internal_dmac_dma_irq(struct tmio_mmc_host * host)325c330601cSWolfram Sang static bool renesas_sdhi_internal_dmac_dma_irq(struct tmio_mmc_host *host)
326c330601cSWolfram Sang {
327c330601cSWolfram Sang 	struct renesas_sdhi *priv = host_to_priv(host);
328c330601cSWolfram Sang 	struct renesas_sdhi_dma *dma_priv = &priv->dma_priv;
329c330601cSWolfram Sang 
330c330601cSWolfram Sang 	u32 dma_irqs = INFO1_DTRANEND0 |
33148c917faSWolfram Sang 			(sdhi_has_quirk(priv, old_info1_layout) ?
332c330601cSWolfram Sang 			INFO1_DTRANEND1_OLD : INFO1_DTRANEND1);
333c330601cSWolfram Sang 	u32 status = readl(host->ctl + DM_CM_INFO1);
334c330601cSWolfram Sang 
335c330601cSWolfram Sang 	if (status & dma_irqs) {
336c330601cSWolfram Sang 		writel(status ^ dma_irqs, host->ctl + DM_CM_INFO1);
337c330601cSWolfram Sang 		set_bit(SDHI_DMA_END_FLAG_DMA, &dma_priv->end_flags);
338c330601cSWolfram Sang 		if (test_bit(SDHI_DMA_END_FLAG_ACCESS, &dma_priv->end_flags))
339c330601cSWolfram Sang 			tasklet_schedule(&dma_priv->dma_complete);
340c330601cSWolfram Sang 	}
341c330601cSWolfram Sang 
342c330601cSWolfram Sang 	return status & dma_irqs;
343c330601cSWolfram Sang }
344c330601cSWolfram Sang 
3452a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_dataend_dma(struct tmio_mmc_host * host)346ed9ab884SWolfram Sang renesas_sdhi_internal_dmac_dataend_dma(struct tmio_mmc_host *host)
347ed9ab884SWolfram Sang {
34890d95106SMasahiro Yamada 	struct renesas_sdhi *priv = host_to_priv(host);
349c330601cSWolfram Sang 	struct renesas_sdhi_dma *dma_priv = &priv->dma_priv;
35090d95106SMasahiro Yamada 
351c330601cSWolfram Sang 	set_bit(SDHI_DMA_END_FLAG_ACCESS, &dma_priv->end_flags);
352c330601cSWolfram Sang 	if (test_bit(SDHI_DMA_END_FLAG_DMA, &dma_priv->end_flags) ||
353c330601cSWolfram Sang 	    host->data->error)
354c330601cSWolfram Sang 		tasklet_schedule(&dma_priv->dma_complete);
3552a68ea78SSimon Horman }
3562a68ea78SSimon Horman 
35769e7d76aSYoshihiro Shimoda /*
35808860404SLad Prabhakar  * renesas_sdhi_internal_dmac_map() will be called with two different
35969e7d76aSYoshihiro Shimoda  * sg pointers in two mmc_data by .pre_req(), but tmio host can have a single
36069e7d76aSYoshihiro Shimoda  * sg_ptr only. So, renesas_sdhi_internal_dmac_{un}map() should use a sg
36169e7d76aSYoshihiro Shimoda  * pointer in a mmc_data instead of host->sg_ptr.
36269e7d76aSYoshihiro Shimoda  */
36369e7d76aSYoshihiro Shimoda static void
renesas_sdhi_internal_dmac_unmap(struct tmio_mmc_host * host,struct mmc_data * data,enum renesas_sdhi_dma_cookie cookie)36469e7d76aSYoshihiro Shimoda renesas_sdhi_internal_dmac_unmap(struct tmio_mmc_host *host,
36569e7d76aSYoshihiro Shimoda 				 struct mmc_data *data,
36669e7d76aSYoshihiro Shimoda 				 enum renesas_sdhi_dma_cookie cookie)
36769e7d76aSYoshihiro Shimoda {
36869e7d76aSYoshihiro Shimoda 	bool unmap = cookie == COOKIE_UNMAPPED ? (data->host_cookie != cookie) :
36969e7d76aSYoshihiro Shimoda 						 (data->host_cookie == cookie);
37069e7d76aSYoshihiro Shimoda 
37169e7d76aSYoshihiro Shimoda 	if (unmap) {
37269e7d76aSYoshihiro Shimoda 		dma_unmap_sg(&host->pdev->dev, data->sg, data->sg_len,
37369e7d76aSYoshihiro Shimoda 			     mmc_get_dma_dir(data));
37469e7d76aSYoshihiro Shimoda 		data->host_cookie = COOKIE_UNMAPPED;
37569e7d76aSYoshihiro Shimoda 	}
37669e7d76aSYoshihiro Shimoda }
37769e7d76aSYoshihiro Shimoda 
37869e7d76aSYoshihiro Shimoda static bool
renesas_sdhi_internal_dmac_map(struct tmio_mmc_host * host,struct mmc_data * data,enum renesas_sdhi_dma_cookie cookie)37969e7d76aSYoshihiro Shimoda renesas_sdhi_internal_dmac_map(struct tmio_mmc_host *host,
38069e7d76aSYoshihiro Shimoda 			       struct mmc_data *data,
38169e7d76aSYoshihiro Shimoda 			       enum renesas_sdhi_dma_cookie cookie)
38269e7d76aSYoshihiro Shimoda {
38369e7d76aSYoshihiro Shimoda 	if (data->host_cookie == COOKIE_PRE_MAPPED)
38469e7d76aSYoshihiro Shimoda 		return true;
38569e7d76aSYoshihiro Shimoda 
38669e7d76aSYoshihiro Shimoda 	if (!dma_map_sg(&host->pdev->dev, data->sg, data->sg_len,
38769e7d76aSYoshihiro Shimoda 			    mmc_get_dma_dir(data)))
38869e7d76aSYoshihiro Shimoda 		return false;
38969e7d76aSYoshihiro Shimoda 
39069e7d76aSYoshihiro Shimoda 	data->host_cookie = cookie;
39169e7d76aSYoshihiro Shimoda 
39208860404SLad Prabhakar 	/* This DMAC needs buffers to be 128-byte aligned */
39369e7d76aSYoshihiro Shimoda 	if (!IS_ALIGNED(sg_dma_address(data->sg), 128)) {
39469e7d76aSYoshihiro Shimoda 		renesas_sdhi_internal_dmac_unmap(host, data, cookie);
39569e7d76aSYoshihiro Shimoda 		return false;
39669e7d76aSYoshihiro Shimoda 	}
39769e7d76aSYoshihiro Shimoda 
39869e7d76aSYoshihiro Shimoda 	return true;
39969e7d76aSYoshihiro Shimoda }
40069e7d76aSYoshihiro Shimoda 
4012a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_start_dma(struct tmio_mmc_host * host,struct mmc_data * data)4022a68ea78SSimon Horman renesas_sdhi_internal_dmac_start_dma(struct tmio_mmc_host *host,
4032a68ea78SSimon Horman 				     struct mmc_data *data)
4042a68ea78SSimon Horman {
405c0a43968SWolfram Sang 	struct renesas_sdhi *priv = host_to_priv(host);
4062a68ea78SSimon Horman 	struct scatterlist *sg = host->sg_ptr;
4079706b472SChris Brandt 	u32 dtran_mode = DTRAN_MODE_BUS_WIDTH;
4089706b472SChris Brandt 
40948c917faSWolfram Sang 	if (!sdhi_has_quirk(priv, fixed_addr_mode))
4109706b472SChris Brandt 		dtran_mode |= DTRAN_MODE_ADDR_MODE;
4112a68ea78SSimon Horman 
41269e7d76aSYoshihiro Shimoda 	if (!renesas_sdhi_internal_dmac_map(host, data, COOKIE_MAPPED))
41348e1dc10SYoshihiro Shimoda 		goto force_pio;
4142a68ea78SSimon Horman 
4152a68ea78SSimon Horman 	if (data->flags & MMC_DATA_READ) {
4162a68ea78SSimon Horman 		dtran_mode |= DTRAN_MODE_CH_NUM_CH1;
41748c917faSWolfram Sang 		if (sdhi_has_quirk(priv, dma_one_rx_only) &&
4180cbc94daSWolfram Sang 		    test_and_set_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags))
419fe6e0494SYoshihiro Shimoda 			goto force_pio_with_unmap;
4202a68ea78SSimon Horman 	} else {
4212a68ea78SSimon Horman 		dtran_mode |= DTRAN_MODE_CH_NUM_CH0;
4222a68ea78SSimon Horman 	}
4232a68ea78SSimon Horman 
424c330601cSWolfram Sang 	priv->dma_priv.end_flags = 0;
4252a68ea78SSimon Horman 	renesas_sdhi_internal_dmac_enable_dma(host, true);
4262a68ea78SSimon Horman 
4272a68ea78SSimon Horman 	/* set dma parameters */
428a8687078SWolfram Sang 	writel(dtran_mode, host->ctl + DM_CM_DTRAN_MODE);
429a8687078SWolfram Sang 	writel(sg_dma_address(sg), host->ctl + DM_DTRAN_ADDR);
43048e1dc10SYoshihiro Shimoda 
431d3dd5db0SMasahiro Yamada 	host->dma_on = true;
432d3dd5db0SMasahiro Yamada 
43348e1dc10SYoshihiro Shimoda 	return;
43448e1dc10SYoshihiro Shimoda 
435fe6e0494SYoshihiro Shimoda force_pio_with_unmap:
43669e7d76aSYoshihiro Shimoda 	renesas_sdhi_internal_dmac_unmap(host, data, COOKIE_UNMAPPED);
437fe6e0494SYoshihiro Shimoda 
43848e1dc10SYoshihiro Shimoda force_pio:
43948e1dc10SYoshihiro Shimoda 	renesas_sdhi_internal_dmac_enable_dma(host, false);
4402a68ea78SSimon Horman }
4412a68ea78SSimon Horman 
renesas_sdhi_internal_dmac_issue_tasklet_fn(unsigned long arg)4422a68ea78SSimon Horman static void renesas_sdhi_internal_dmac_issue_tasklet_fn(unsigned long arg)
4432a68ea78SSimon Horman {
4442a68ea78SSimon Horman 	struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
445c330601cSWolfram Sang 	struct renesas_sdhi *priv = host_to_priv(host);
4462a68ea78SSimon Horman 
4472a68ea78SSimon Horman 	tmio_mmc_enable_mmc_irqs(host, TMIO_STAT_DATAEND);
4482a68ea78SSimon Horman 
449c330601cSWolfram Sang 	if (!host->cmd->error) {
4502a68ea78SSimon Horman 		/* start the DMAC */
451a8687078SWolfram Sang 		writel(DTRAN_CTRL_DM_START, host->ctl + DM_CM_DTRAN_CTRL);
452c330601cSWolfram Sang 	} else {
453c330601cSWolfram Sang 		/* on CMD errors, simulate DMA end immediately */
454c330601cSWolfram Sang 		set_bit(SDHI_DMA_END_FLAG_DMA, &priv->dma_priv.end_flags);
455c330601cSWolfram Sang 		if (test_bit(SDHI_DMA_END_FLAG_ACCESS, &priv->dma_priv.end_flags))
456c330601cSWolfram Sang 			tasklet_schedule(&priv->dma_priv.dma_complete);
457c330601cSWolfram Sang 	}
4582a68ea78SSimon Horman }
4592a68ea78SSimon Horman 
renesas_sdhi_internal_dmac_complete(struct tmio_mmc_host * host)4602b26e34eSYoshihiro Shimoda static bool renesas_sdhi_internal_dmac_complete(struct tmio_mmc_host *host)
4612a68ea78SSimon Horman {
4622a68ea78SSimon Horman 	enum dma_data_direction dir;
4632a68ea78SSimon Horman 
46458a91d96SYoshihiro Shimoda 	if (!host->dma_on)
46558a91d96SYoshihiro Shimoda 		return false;
46658a91d96SYoshihiro Shimoda 
4672a68ea78SSimon Horman 	if (!host->data)
4682b26e34eSYoshihiro Shimoda 		return false;
4692a68ea78SSimon Horman 
4702a68ea78SSimon Horman 	if (host->data->flags & MMC_DATA_READ)
4712a68ea78SSimon Horman 		dir = DMA_FROM_DEVICE;
4722a68ea78SSimon Horman 	else
4732a68ea78SSimon Horman 		dir = DMA_TO_DEVICE;
4742a68ea78SSimon Horman 
4752a68ea78SSimon Horman 	renesas_sdhi_internal_dmac_enable_dma(host, false);
47669e7d76aSYoshihiro Shimoda 	renesas_sdhi_internal_dmac_unmap(host, host->data, COOKIE_MAPPED);
4772a68ea78SSimon Horman 
4780cbc94daSWolfram Sang 	if (dir == DMA_FROM_DEVICE)
4790cbc94daSWolfram Sang 		clear_bit(SDHI_INTERNAL_DMAC_RX_IN_USE, &global_flags);
4800cbc94daSWolfram Sang 
48158a91d96SYoshihiro Shimoda 	host->dma_on = false;
48258a91d96SYoshihiro Shimoda 
4832b26e34eSYoshihiro Shimoda 	return true;
4842b26e34eSYoshihiro Shimoda }
4852b26e34eSYoshihiro Shimoda 
renesas_sdhi_internal_dmac_complete_tasklet_fn(unsigned long arg)4862b26e34eSYoshihiro Shimoda static void renesas_sdhi_internal_dmac_complete_tasklet_fn(unsigned long arg)
4872b26e34eSYoshihiro Shimoda {
4882b26e34eSYoshihiro Shimoda 	struct tmio_mmc_host *host = (struct tmio_mmc_host *)arg;
4892b26e34eSYoshihiro Shimoda 
4902b26e34eSYoshihiro Shimoda 	spin_lock_irq(&host->lock);
4912b26e34eSYoshihiro Shimoda 	if (!renesas_sdhi_internal_dmac_complete(host))
4922b26e34eSYoshihiro Shimoda 		goto out;
4932b26e34eSYoshihiro Shimoda 
4942a68ea78SSimon Horman 	tmio_mmc_do_data_irq(host);
4952a68ea78SSimon Horman out:
4962a68ea78SSimon Horman 	spin_unlock_irq(&host->lock);
4972a68ea78SSimon Horman }
4982a68ea78SSimon Horman 
renesas_sdhi_internal_dmac_end_dma(struct tmio_mmc_host * host)49958a91d96SYoshihiro Shimoda static void renesas_sdhi_internal_dmac_end_dma(struct tmio_mmc_host *host)
50058a91d96SYoshihiro Shimoda {
50158a91d96SYoshihiro Shimoda 	if (host->data)
50258a91d96SYoshihiro Shimoda 		renesas_sdhi_internal_dmac_complete(host);
50358a91d96SYoshihiro Shimoda }
50458a91d96SYoshihiro Shimoda 
renesas_sdhi_internal_dmac_post_req(struct mmc_host * mmc,struct mmc_request * mrq,int err)50569e7d76aSYoshihiro Shimoda static void renesas_sdhi_internal_dmac_post_req(struct mmc_host *mmc,
50669e7d76aSYoshihiro Shimoda 						struct mmc_request *mrq,
50769e7d76aSYoshihiro Shimoda 						int err)
50869e7d76aSYoshihiro Shimoda {
50969e7d76aSYoshihiro Shimoda 	struct tmio_mmc_host *host = mmc_priv(mmc);
51069e7d76aSYoshihiro Shimoda 	struct mmc_data *data = mrq->data;
51169e7d76aSYoshihiro Shimoda 
51269e7d76aSYoshihiro Shimoda 	if (!data)
51369e7d76aSYoshihiro Shimoda 		return;
51469e7d76aSYoshihiro Shimoda 
51569e7d76aSYoshihiro Shimoda 	renesas_sdhi_internal_dmac_unmap(host, data, COOKIE_UNMAPPED);
51669e7d76aSYoshihiro Shimoda }
51769e7d76aSYoshihiro Shimoda 
renesas_sdhi_internal_dmac_pre_req(struct mmc_host * mmc,struct mmc_request * mrq)51869e7d76aSYoshihiro Shimoda static void renesas_sdhi_internal_dmac_pre_req(struct mmc_host *mmc,
51969e7d76aSYoshihiro Shimoda 					       struct mmc_request *mrq)
52069e7d76aSYoshihiro Shimoda {
52169e7d76aSYoshihiro Shimoda 	struct tmio_mmc_host *host = mmc_priv(mmc);
52269e7d76aSYoshihiro Shimoda 	struct mmc_data *data = mrq->data;
52369e7d76aSYoshihiro Shimoda 
52469e7d76aSYoshihiro Shimoda 	if (!data)
52569e7d76aSYoshihiro Shimoda 		return;
52669e7d76aSYoshihiro Shimoda 
52769e7d76aSYoshihiro Shimoda 	data->host_cookie = COOKIE_UNMAPPED;
52869e7d76aSYoshihiro Shimoda 	renesas_sdhi_internal_dmac_map(host, data, COOKIE_PRE_MAPPED);
52969e7d76aSYoshihiro Shimoda }
53069e7d76aSYoshihiro Shimoda 
5312a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_request_dma(struct tmio_mmc_host * host,struct tmio_mmc_data * pdata)5322a68ea78SSimon Horman renesas_sdhi_internal_dmac_request_dma(struct tmio_mmc_host *host,
5332a68ea78SSimon Horman 				       struct tmio_mmc_data *pdata)
5342a68ea78SSimon Horman {
53590d95106SMasahiro Yamada 	struct renesas_sdhi *priv = host_to_priv(host);
53690d95106SMasahiro Yamada 
537c330601cSWolfram Sang 	/* Disable DMAC interrupts initially */
538a8687078SWolfram Sang 	writel(INFO1_MASK_CLEAR, host->ctl + DM_CM_INFO1_MASK);
539a8687078SWolfram Sang 	writel(INFO2_MASK_CLEAR, host->ctl + DM_CM_INFO2_MASK);
540c330601cSWolfram Sang 	writel(0, host->ctl + DM_CM_INFO1);
541c330601cSWolfram Sang 	writel(0, host->ctl + DM_CM_INFO2);
542d2332f88SSergei Shtylyov 
5432a68ea78SSimon Horman 	/* Each value is set to non-zero to assume "enabling" each DMA */
5442a68ea78SSimon Horman 	host->chan_rx = host->chan_tx = (void *)0xdeadbeaf;
5452a68ea78SSimon Horman 
54690d95106SMasahiro Yamada 	tasklet_init(&priv->dma_priv.dma_complete,
5472a68ea78SSimon Horman 		     renesas_sdhi_internal_dmac_complete_tasklet_fn,
5482a68ea78SSimon Horman 		     (unsigned long)host);
5492a68ea78SSimon Horman 	tasklet_init(&host->dma_issue,
5502a68ea78SSimon Horman 		     renesas_sdhi_internal_dmac_issue_tasklet_fn,
5512a68ea78SSimon Horman 		     (unsigned long)host);
55269e7d76aSYoshihiro Shimoda 
55369e7d76aSYoshihiro Shimoda 	/* Add pre_req and post_req */
55469e7d76aSYoshihiro Shimoda 	host->ops.pre_req = renesas_sdhi_internal_dmac_pre_req;
55569e7d76aSYoshihiro Shimoda 	host->ops.post_req = renesas_sdhi_internal_dmac_post_req;
5562a68ea78SSimon Horman }
5572a68ea78SSimon Horman 
5582a68ea78SSimon Horman static void
renesas_sdhi_internal_dmac_release_dma(struct tmio_mmc_host * host)5592a68ea78SSimon Horman renesas_sdhi_internal_dmac_release_dma(struct tmio_mmc_host *host)
5602a68ea78SSimon Horman {
5612a68ea78SSimon Horman 	/* Each value is set to zero to assume "disabling" each DMA */
5622a68ea78SSimon Horman 	host->chan_rx = host->chan_tx = NULL;
5632a68ea78SSimon Horman }
5642a68ea78SSimon Horman 
56510154068SJulia Lawall static const struct tmio_mmc_dma_ops renesas_sdhi_internal_dmac_dma_ops = {
5662a68ea78SSimon Horman 	.start = renesas_sdhi_internal_dmac_start_dma,
5672a68ea78SSimon Horman 	.enable = renesas_sdhi_internal_dmac_enable_dma,
5682a68ea78SSimon Horman 	.request = renesas_sdhi_internal_dmac_request_dma,
5692a68ea78SSimon Horman 	.release = renesas_sdhi_internal_dmac_release_dma,
5702a68ea78SSimon Horman 	.abort = renesas_sdhi_internal_dmac_abort_dma,
5712a68ea78SSimon Horman 	.dataend = renesas_sdhi_internal_dmac_dataend_dma,
57258a91d96SYoshihiro Shimoda 	.end = renesas_sdhi_internal_dmac_end_dma,
573c330601cSWolfram Sang 	.dma_irq = renesas_sdhi_internal_dmac_dma_irq,
5742a68ea78SSimon Horman };
5752a68ea78SSimon Horman 
renesas_sdhi_internal_dmac_probe(struct platform_device * pdev)5762a68ea78SSimon Horman static int renesas_sdhi_internal_dmac_probe(struct platform_device *pdev)
5772a68ea78SSimon Horman {
57871b7597cSYoshihiro Shimoda 	const struct soc_device_attribute *attr;
57971b7597cSYoshihiro Shimoda 	const struct renesas_sdhi_of_data_with_quirks *of_data_quirks;
58071b7597cSYoshihiro Shimoda 	const struct renesas_sdhi_quirks *quirks;
58154541815SNiklas Söderlund 	struct device *dev = &pdev->dev;
5820cbc94daSWolfram Sang 
58371b7597cSYoshihiro Shimoda 	of_data_quirks = of_device_get_match_data(&pdev->dev);
58471b7597cSYoshihiro Shimoda 	quirks = of_data_quirks->quirks;
58571b7597cSYoshihiro Shimoda 
58671b7597cSYoshihiro Shimoda 	attr = soc_device_match(sdhi_quirks_match);
58771b7597cSYoshihiro Shimoda 	if (attr)
58871b7597cSYoshihiro Shimoda 		quirks = attr->data;
5890cbc94daSWolfram Sang 
59054541815SNiklas Söderlund 	/* value is max of SD_SECCNT. Confirmed by HW engineers */
59154541815SNiklas Söderlund 	dma_set_max_seg_size(dev, 0xffffffff);
59254541815SNiklas Söderlund 
59371b7597cSYoshihiro Shimoda 	return renesas_sdhi_probe(pdev, &renesas_sdhi_internal_dmac_dma_ops,
59471b7597cSYoshihiro Shimoda 				  of_data_quirks->of_data, quirks);
5952a68ea78SSimon Horman }
5962a68ea78SSimon Horman 
5972a68ea78SSimon Horman static const struct dev_pm_ops renesas_sdhi_internal_dmac_dev_pm_ops = {
5982a68ea78SSimon Horman 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
5992a68ea78SSimon Horman 				pm_runtime_force_resume)
6002a68ea78SSimon Horman 	SET_RUNTIME_PM_OPS(tmio_mmc_host_runtime_suspend,
6012a68ea78SSimon Horman 			   tmio_mmc_host_runtime_resume,
6022a68ea78SSimon Horman 			   NULL)
6032a68ea78SSimon Horman };
6042a68ea78SSimon Horman 
6052a68ea78SSimon Horman static struct platform_driver renesas_internal_dmac_sdhi_driver = {
6062a68ea78SSimon Horman 	.driver		= {
6072a68ea78SSimon Horman 		.name	= "renesas_sdhi_internal_dmac",
6087320915cSDouglas Anderson 		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
6092a68ea78SSimon Horman 		.pm	= &renesas_sdhi_internal_dmac_dev_pm_ops,
6102a68ea78SSimon Horman 		.of_match_table = renesas_sdhi_internal_dmac_of_match,
6112a68ea78SSimon Horman 	},
6122a68ea78SSimon Horman 	.probe		= renesas_sdhi_internal_dmac_probe,
613*80c602b1SYangtao Li 	.remove_new	= renesas_sdhi_remove,
6142a68ea78SSimon Horman };
6152a68ea78SSimon Horman 
6162a68ea78SSimon Horman module_platform_driver(renesas_internal_dmac_sdhi_driver);
6172a68ea78SSimon Horman 
6182a68ea78SSimon Horman MODULE_DESCRIPTION("Renesas SDHI driver for internal DMAC");
6192a68ea78SSimon Horman MODULE_AUTHOR("Yoshihiro Shimoda");
6202a68ea78SSimon Horman MODULE_LICENSE("GPL v2");
621