xref: /openbmc/linux/drivers/mmc/host/omap_hsmmc.c (revision c5c98927)
1a45c6cb8SMadhusudhan Chikkature /*
2a45c6cb8SMadhusudhan Chikkature  * drivers/mmc/host/omap_hsmmc.c
3a45c6cb8SMadhusudhan Chikkature  *
4a45c6cb8SMadhusudhan Chikkature  * Driver for OMAP2430/3430 MMC controller.
5a45c6cb8SMadhusudhan Chikkature  *
6a45c6cb8SMadhusudhan Chikkature  * Copyright (C) 2007 Texas Instruments.
7a45c6cb8SMadhusudhan Chikkature  *
8a45c6cb8SMadhusudhan Chikkature  * Authors:
9a45c6cb8SMadhusudhan Chikkature  *	Syed Mohammed Khasim	<x0khasim@ti.com>
10a45c6cb8SMadhusudhan Chikkature  *	Madhusudhan		<madhu.cr@ti.com>
11a45c6cb8SMadhusudhan Chikkature  *	Mohit Jalori		<mjalori@ti.com>
12a45c6cb8SMadhusudhan Chikkature  *
13a45c6cb8SMadhusudhan Chikkature  * This file is licensed under the terms of the GNU General Public License
14a45c6cb8SMadhusudhan Chikkature  * version 2. This program is licensed "as is" without any warranty of any
15a45c6cb8SMadhusudhan Chikkature  * kind, whether express or implied.
16a45c6cb8SMadhusudhan Chikkature  */
17a45c6cb8SMadhusudhan Chikkature 
18a45c6cb8SMadhusudhan Chikkature #include <linux/module.h>
19a45c6cb8SMadhusudhan Chikkature #include <linux/init.h>
20ac330f44SAndy Shevchenko #include <linux/kernel.h>
21d900f712SDenis Karpov #include <linux/debugfs.h>
22c5c98927SRussell King #include <linux/dmaengine.h>
23d900f712SDenis Karpov #include <linux/seq_file.h>
24a45c6cb8SMadhusudhan Chikkature #include <linux/interrupt.h>
25a45c6cb8SMadhusudhan Chikkature #include <linux/delay.h>
26a45c6cb8SMadhusudhan Chikkature #include <linux/dma-mapping.h>
27a45c6cb8SMadhusudhan Chikkature #include <linux/platform_device.h>
28a45c6cb8SMadhusudhan Chikkature #include <linux/timer.h>
29a45c6cb8SMadhusudhan Chikkature #include <linux/clk.h>
3046856a68SRajendra Nayak #include <linux/of.h>
3146856a68SRajendra Nayak #include <linux/of_gpio.h>
3246856a68SRajendra Nayak #include <linux/of_device.h>
33a45c6cb8SMadhusudhan Chikkature #include <linux/mmc/host.h>
3413189e78SJarkko Lavinen #include <linux/mmc/core.h>
3593caf8e6SAdrian Hunter #include <linux/mmc/mmc.h>
36a45c6cb8SMadhusudhan Chikkature #include <linux/io.h>
37a45c6cb8SMadhusudhan Chikkature #include <linux/semaphore.h>
38db0fefc5SAdrian Hunter #include <linux/gpio.h>
39db0fefc5SAdrian Hunter #include <linux/regulator/consumer.h>
40fa4aa2d4SBalaji T K #include <linux/pm_runtime.h>
41ce491cf8STony Lindgren #include <plat/dma.h>
42a45c6cb8SMadhusudhan Chikkature #include <mach/hardware.h>
43ce491cf8STony Lindgren #include <plat/board.h>
44ce491cf8STony Lindgren #include <plat/mmc.h>
45ce491cf8STony Lindgren #include <plat/cpu.h>
46a45c6cb8SMadhusudhan Chikkature 
47a45c6cb8SMadhusudhan Chikkature /* OMAP HSMMC Host Controller Registers */
48a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCONFIG	0x0010
4911dd62a7SDenis Karpov #define OMAP_HSMMC_SYSSTATUS	0x0014
50a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CON		0x002C
51a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_BLK		0x0104
52a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ARG		0x0108
53a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CMD		0x010C
54a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP10	0x0110
55a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP32	0x0114
56a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP54	0x0118
57a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP76	0x011C
58a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_DATA		0x0120
59a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_HCTL		0x0128
60a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCTL	0x012C
61a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_STAT		0x0130
62a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_IE		0x0134
63a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ISE		0x0138
64a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CAPA		0x0140
65a45c6cb8SMadhusudhan Chikkature 
66a45c6cb8SMadhusudhan Chikkature #define VS18			(1 << 26)
67a45c6cb8SMadhusudhan Chikkature #define VS30			(1 << 25)
68a45c6cb8SMadhusudhan Chikkature #define SDVS18			(0x5 << 9)
69a45c6cb8SMadhusudhan Chikkature #define SDVS30			(0x6 << 9)
70eb250826SDavid Brownell #define SDVS33			(0x7 << 9)
711b331e69SKim Kyuwon #define SDVS_MASK		0x00000E00
72a45c6cb8SMadhusudhan Chikkature #define SDVSCLR			0xFFFFF1FF
73a45c6cb8SMadhusudhan Chikkature #define SDVSDET			0x00000400
74a45c6cb8SMadhusudhan Chikkature #define AUTOIDLE		0x1
75a45c6cb8SMadhusudhan Chikkature #define SDBP			(1 << 8)
76a45c6cb8SMadhusudhan Chikkature #define DTO			0xe
77a45c6cb8SMadhusudhan Chikkature #define ICE			0x1
78a45c6cb8SMadhusudhan Chikkature #define ICS			0x2
79a45c6cb8SMadhusudhan Chikkature #define CEN			(1 << 2)
80a45c6cb8SMadhusudhan Chikkature #define CLKD_MASK		0x0000FFC0
81a45c6cb8SMadhusudhan Chikkature #define CLKD_SHIFT		6
82a45c6cb8SMadhusudhan Chikkature #define DTO_MASK		0x000F0000
83a45c6cb8SMadhusudhan Chikkature #define DTO_SHIFT		16
84a45c6cb8SMadhusudhan Chikkature #define INT_EN_MASK		0x307F0033
85ccdfe3a6SAnand Gadiyar #define BWR_ENABLE		(1 << 4)
86ccdfe3a6SAnand Gadiyar #define BRR_ENABLE		(1 << 5)
8793caf8e6SAdrian Hunter #define DTO_ENABLE		(1 << 20)
88a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM		(1 << 1)
89a45c6cb8SMadhusudhan Chikkature #define DP_SELECT		(1 << 21)
90a45c6cb8SMadhusudhan Chikkature #define DDIR			(1 << 4)
91a45c6cb8SMadhusudhan Chikkature #define DMA_EN			0x1
92a45c6cb8SMadhusudhan Chikkature #define MSBS			(1 << 5)
93a45c6cb8SMadhusudhan Chikkature #define BCE			(1 << 1)
94a45c6cb8SMadhusudhan Chikkature #define FOUR_BIT		(1 << 1)
9503b5d924SBalaji T K #define DDR			(1 << 19)
9673153010SJarkko Lavinen #define DW8			(1 << 5)
97a45c6cb8SMadhusudhan Chikkature #define CC			0x1
98a45c6cb8SMadhusudhan Chikkature #define TC			0x02
99a45c6cb8SMadhusudhan Chikkature #define OD			0x1
100a45c6cb8SMadhusudhan Chikkature #define ERR			(1 << 15)
101a45c6cb8SMadhusudhan Chikkature #define CMD_TIMEOUT		(1 << 16)
102a45c6cb8SMadhusudhan Chikkature #define DATA_TIMEOUT		(1 << 20)
103a45c6cb8SMadhusudhan Chikkature #define CMD_CRC			(1 << 17)
104a45c6cb8SMadhusudhan Chikkature #define DATA_CRC		(1 << 21)
105a45c6cb8SMadhusudhan Chikkature #define CARD_ERR		(1 << 28)
106a45c6cb8SMadhusudhan Chikkature #define STAT_CLEAR		0xFFFFFFFF
107a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM_CMD		0x00000000
108a45c6cb8SMadhusudhan Chikkature #define DUAL_VOLT_OCR_BIT	7
109a45c6cb8SMadhusudhan Chikkature #define SRC			(1 << 25)
110a45c6cb8SMadhusudhan Chikkature #define SRD			(1 << 26)
11111dd62a7SDenis Karpov #define SOFTRESET		(1 << 1)
11211dd62a7SDenis Karpov #define RESETDONE		(1 << 0)
113a45c6cb8SMadhusudhan Chikkature 
114fa4aa2d4SBalaji T K #define MMC_AUTOSUSPEND_DELAY	100
115a45c6cb8SMadhusudhan Chikkature #define MMC_TIMEOUT_MS		20
1166b206efeSAndy Shevchenko #define OMAP_MMC_MIN_CLOCK	400000
1176b206efeSAndy Shevchenko #define OMAP_MMC_MAX_CLOCK	52000000
1180005ae73SKishore Kadiyala #define DRIVER_NAME		"omap_hsmmc"
119a45c6cb8SMadhusudhan Chikkature 
120a45c6cb8SMadhusudhan Chikkature /*
121a45c6cb8SMadhusudhan Chikkature  * One controller can have multiple slots, like on some omap boards using
122a45c6cb8SMadhusudhan Chikkature  * omap.c controller driver. Luckily this is not currently done on any known
123a45c6cb8SMadhusudhan Chikkature  * omap_hsmmc.c device.
124a45c6cb8SMadhusudhan Chikkature  */
125a45c6cb8SMadhusudhan Chikkature #define mmc_slot(host)		(host->pdata->slots[host->slot_id])
126a45c6cb8SMadhusudhan Chikkature 
127a45c6cb8SMadhusudhan Chikkature /*
128a45c6cb8SMadhusudhan Chikkature  * MMC Host controller read/write API's
129a45c6cb8SMadhusudhan Chikkature  */
130a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_READ(base, reg)	\
131a45c6cb8SMadhusudhan Chikkature 	__raw_readl((base) + OMAP_HSMMC_##reg)
132a45c6cb8SMadhusudhan Chikkature 
133a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_WRITE(base, reg, val) \
134a45c6cb8SMadhusudhan Chikkature 	__raw_writel((val), (base) + OMAP_HSMMC_##reg)
135a45c6cb8SMadhusudhan Chikkature 
1369782aff8SPer Forlin struct omap_hsmmc_next {
1379782aff8SPer Forlin 	unsigned int	dma_len;
1389782aff8SPer Forlin 	s32		cookie;
1399782aff8SPer Forlin };
1409782aff8SPer Forlin 
14170a3341aSDenis Karpov struct omap_hsmmc_host {
142a45c6cb8SMadhusudhan Chikkature 	struct	device		*dev;
143a45c6cb8SMadhusudhan Chikkature 	struct	mmc_host	*mmc;
144a45c6cb8SMadhusudhan Chikkature 	struct	mmc_request	*mrq;
145a45c6cb8SMadhusudhan Chikkature 	struct	mmc_command	*cmd;
146a45c6cb8SMadhusudhan Chikkature 	struct	mmc_data	*data;
147a45c6cb8SMadhusudhan Chikkature 	struct	clk		*fclk;
148a45c6cb8SMadhusudhan Chikkature 	struct	clk		*dbclk;
149db0fefc5SAdrian Hunter 	/*
150db0fefc5SAdrian Hunter 	 * vcc == configured supply
151db0fefc5SAdrian Hunter 	 * vcc_aux == optional
152db0fefc5SAdrian Hunter 	 *   -	MMC1, supply for DAT4..DAT7
153db0fefc5SAdrian Hunter 	 *   -	MMC2/MMC2, external level shifter voltage supply, for
154db0fefc5SAdrian Hunter 	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
155db0fefc5SAdrian Hunter 	 */
156db0fefc5SAdrian Hunter 	struct	regulator	*vcc;
157db0fefc5SAdrian Hunter 	struct	regulator	*vcc_aux;
158a45c6cb8SMadhusudhan Chikkature 	void	__iomem		*base;
159a45c6cb8SMadhusudhan Chikkature 	resource_size_t		mapbase;
1604dffd7a2SAdrian Hunter 	spinlock_t		irq_lock; /* Prevent races with irq handler */
161a45c6cb8SMadhusudhan Chikkature 	unsigned int		dma_len;
1620ccd76d4SJuha Yrjola 	unsigned int		dma_sg_idx;
163a45c6cb8SMadhusudhan Chikkature 	unsigned char		bus_mode;
164a3621465SAdrian Hunter 	unsigned char		power_mode;
165a45c6cb8SMadhusudhan Chikkature 	u32			*buffer;
166a45c6cb8SMadhusudhan Chikkature 	u32			bytesleft;
167a45c6cb8SMadhusudhan Chikkature 	int			suspended;
168a45c6cb8SMadhusudhan Chikkature 	int			irq;
169c5c98927SRussell King 	int			use_dma, dma_ch, dma2;
170c5c98927SRussell King 	struct dma_chan		*tx_chan;
171c5c98927SRussell King 	struct dma_chan		*rx_chan;
172f3e2f1ddSGrazvydas Ignotas 	int			dma_line_tx, dma_line_rx;
173a45c6cb8SMadhusudhan Chikkature 	int			slot_id;
1744a694dc9SAdrian Hunter 	int			response_busy;
17511dd62a7SDenis Karpov 	int			context_loss;
176623821f7SAdrian Hunter 	int			vdd;
177b62f6228SAdrian Hunter 	int			protect_card;
178b62f6228SAdrian Hunter 	int			reqs_blocked;
179db0fefc5SAdrian Hunter 	int			use_reg;
180b417577dSAdrian Hunter 	int			req_in_progress;
1819782aff8SPer Forlin 	struct omap_hsmmc_next	next_data;
18211dd62a7SDenis Karpov 
183a45c6cb8SMadhusudhan Chikkature 	struct	omap_mmc_platform_data	*pdata;
184a45c6cb8SMadhusudhan Chikkature };
185a45c6cb8SMadhusudhan Chikkature 
186db0fefc5SAdrian Hunter static int omap_hsmmc_card_detect(struct device *dev, int slot)
187db0fefc5SAdrian Hunter {
188db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
189db0fefc5SAdrian Hunter 
190db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
191db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
192db0fefc5SAdrian Hunter }
193db0fefc5SAdrian Hunter 
194db0fefc5SAdrian Hunter static int omap_hsmmc_get_wp(struct device *dev, int slot)
195db0fefc5SAdrian Hunter {
196db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
197db0fefc5SAdrian Hunter 
198db0fefc5SAdrian Hunter 	/* NOTE: assumes write protect signal is active-high */
199db0fefc5SAdrian Hunter 	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
200db0fefc5SAdrian Hunter }
201db0fefc5SAdrian Hunter 
202db0fefc5SAdrian Hunter static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
203db0fefc5SAdrian Hunter {
204db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
205db0fefc5SAdrian Hunter 
206db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
207db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
208db0fefc5SAdrian Hunter }
209db0fefc5SAdrian Hunter 
210db0fefc5SAdrian Hunter #ifdef CONFIG_PM
211db0fefc5SAdrian Hunter 
212db0fefc5SAdrian Hunter static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
213db0fefc5SAdrian Hunter {
214db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
215db0fefc5SAdrian Hunter 
216db0fefc5SAdrian Hunter 	disable_irq(mmc->slots[0].card_detect_irq);
217db0fefc5SAdrian Hunter 	return 0;
218db0fefc5SAdrian Hunter }
219db0fefc5SAdrian Hunter 
220db0fefc5SAdrian Hunter static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
221db0fefc5SAdrian Hunter {
222db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
223db0fefc5SAdrian Hunter 
224db0fefc5SAdrian Hunter 	enable_irq(mmc->slots[0].card_detect_irq);
225db0fefc5SAdrian Hunter 	return 0;
226db0fefc5SAdrian Hunter }
227db0fefc5SAdrian Hunter 
228db0fefc5SAdrian Hunter #else
229db0fefc5SAdrian Hunter 
230db0fefc5SAdrian Hunter #define omap_hsmmc_suspend_cdirq	NULL
231db0fefc5SAdrian Hunter #define omap_hsmmc_resume_cdirq		NULL
232db0fefc5SAdrian Hunter 
233db0fefc5SAdrian Hunter #endif
234db0fefc5SAdrian Hunter 
235b702b106SAdrian Hunter #ifdef CONFIG_REGULATOR
236b702b106SAdrian Hunter 
23769b07eceSRajendra Nayak static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
238db0fefc5SAdrian Hunter 				   int vdd)
239db0fefc5SAdrian Hunter {
240db0fefc5SAdrian Hunter 	struct omap_hsmmc_host *host =
241db0fefc5SAdrian Hunter 		platform_get_drvdata(to_platform_device(dev));
242db0fefc5SAdrian Hunter 	int ret = 0;
243db0fefc5SAdrian Hunter 
244db0fefc5SAdrian Hunter 	/*
245db0fefc5SAdrian Hunter 	 * If we don't see a Vcc regulator, assume it's a fixed
246db0fefc5SAdrian Hunter 	 * voltage always-on regulator.
247db0fefc5SAdrian Hunter 	 */
248db0fefc5SAdrian Hunter 	if (!host->vcc)
249db0fefc5SAdrian Hunter 		return 0;
2501f84b71bSRajendra Nayak 	/*
2511f84b71bSRajendra Nayak 	 * With DT, never turn OFF the regulator. This is because
2521f84b71bSRajendra Nayak 	 * the pbias cell programming support is still missing when
2531f84b71bSRajendra Nayak 	 * booting with Device tree
2541f84b71bSRajendra Nayak 	 */
2554d048f91SRajendra Nayak 	if (dev->of_node && !vdd)
2561f84b71bSRajendra Nayak 		return 0;
257db0fefc5SAdrian Hunter 
258db0fefc5SAdrian Hunter 	if (mmc_slot(host).before_set_reg)
259db0fefc5SAdrian Hunter 		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);
260db0fefc5SAdrian Hunter 
261db0fefc5SAdrian Hunter 	/*
262db0fefc5SAdrian Hunter 	 * Assume Vcc regulator is used only to power the card ... OMAP
263db0fefc5SAdrian Hunter 	 * VDDS is used to power the pins, optionally with a transceiver to
264db0fefc5SAdrian Hunter 	 * support cards using voltages other than VDDS (1.8V nominal).  When a
265db0fefc5SAdrian Hunter 	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
266db0fefc5SAdrian Hunter 	 *
267db0fefc5SAdrian Hunter 	 * In some cases this regulator won't support enable/disable;
268db0fefc5SAdrian Hunter 	 * e.g. it's a fixed rail for a WLAN chip.
269db0fefc5SAdrian Hunter 	 *
270db0fefc5SAdrian Hunter 	 * In other cases vcc_aux switches interface power.  Example, for
271db0fefc5SAdrian Hunter 	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
272db0fefc5SAdrian Hunter 	 * chips/cards need an interface voltage rail too.
273db0fefc5SAdrian Hunter 	 */
274db0fefc5SAdrian Hunter 	if (power_on) {
27599fc5131SLinus Walleij 		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
276db0fefc5SAdrian Hunter 		/* Enable interface voltage rail, if needed */
277db0fefc5SAdrian Hunter 		if (ret == 0 && host->vcc_aux) {
278db0fefc5SAdrian Hunter 			ret = regulator_enable(host->vcc_aux);
279db0fefc5SAdrian Hunter 			if (ret < 0)
28099fc5131SLinus Walleij 				ret = mmc_regulator_set_ocr(host->mmc,
28199fc5131SLinus Walleij 							host->vcc, 0);
282db0fefc5SAdrian Hunter 		}
283db0fefc5SAdrian Hunter 	} else {
28499fc5131SLinus Walleij 		/* Shut down the rail */
2856da20c89SAdrian Hunter 		if (host->vcc_aux)
286db0fefc5SAdrian Hunter 			ret = regulator_disable(host->vcc_aux);
28799fc5131SLinus Walleij 		if (!ret) {
28899fc5131SLinus Walleij 			/* Then proceed to shut down the local regulator */
28999fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc,
29099fc5131SLinus Walleij 						host->vcc, 0);
29199fc5131SLinus Walleij 		}
292db0fefc5SAdrian Hunter 	}
293db0fefc5SAdrian Hunter 
294db0fefc5SAdrian Hunter 	if (mmc_slot(host).after_set_reg)
295db0fefc5SAdrian Hunter 		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);
296db0fefc5SAdrian Hunter 
297db0fefc5SAdrian Hunter 	return ret;
298db0fefc5SAdrian Hunter }
299db0fefc5SAdrian Hunter 
300db0fefc5SAdrian Hunter static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
301db0fefc5SAdrian Hunter {
302db0fefc5SAdrian Hunter 	struct regulator *reg;
30364be9782Skishore kadiyala 	int ocr_value = 0;
304db0fefc5SAdrian Hunter 
30569b07eceSRajendra Nayak 	mmc_slot(host).set_power = omap_hsmmc_set_power;
306db0fefc5SAdrian Hunter 
307db0fefc5SAdrian Hunter 	reg = regulator_get(host->dev, "vmmc");
308db0fefc5SAdrian Hunter 	if (IS_ERR(reg)) {
309db0fefc5SAdrian Hunter 		dev_dbg(host->dev, "vmmc regulator missing\n");
310db0fefc5SAdrian Hunter 	} else {
311db0fefc5SAdrian Hunter 		host->vcc = reg;
31264be9782Skishore kadiyala 		ocr_value = mmc_regulator_get_ocrmask(reg);
31364be9782Skishore kadiyala 		if (!mmc_slot(host).ocr_mask) {
31464be9782Skishore kadiyala 			mmc_slot(host).ocr_mask = ocr_value;
31564be9782Skishore kadiyala 		} else {
31664be9782Skishore kadiyala 			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
3172cecdf00SRajendra Nayak 				dev_err(host->dev, "ocrmask %x is not supported\n",
318e3f1adb6SRajendra Nayak 					mmc_slot(host).ocr_mask);
31964be9782Skishore kadiyala 				mmc_slot(host).ocr_mask = 0;
32064be9782Skishore kadiyala 				return -EINVAL;
32164be9782Skishore kadiyala 			}
32264be9782Skishore kadiyala 		}
323db0fefc5SAdrian Hunter 
324db0fefc5SAdrian Hunter 		/* Allow an aux regulator */
325db0fefc5SAdrian Hunter 		reg = regulator_get(host->dev, "vmmc_aux");
326db0fefc5SAdrian Hunter 		host->vcc_aux = IS_ERR(reg) ? NULL : reg;
327db0fefc5SAdrian Hunter 
328b1c1df7aSBalaji T K 		/* For eMMC do not power off when not in sleep state */
329b1c1df7aSBalaji T K 		if (mmc_slot(host).no_regulator_off_init)
330b1c1df7aSBalaji T K 			return 0;
331db0fefc5SAdrian Hunter 		/*
332db0fefc5SAdrian Hunter 		* UGLY HACK:  workaround regulator framework bugs.
333db0fefc5SAdrian Hunter 		* When the bootloader leaves a supply active, it's
334db0fefc5SAdrian Hunter 		* initialized with zero usecount ... and we can't
335db0fefc5SAdrian Hunter 		* disable it without first enabling it.  Until the
336db0fefc5SAdrian Hunter 		* framework is fixed, we need a workaround like this
337db0fefc5SAdrian Hunter 		* (which is safe for MMC, but not in general).
338db0fefc5SAdrian Hunter 		*/
339e840ce13SAdrian Hunter 		if (regulator_is_enabled(host->vcc) > 0 ||
340e840ce13SAdrian Hunter 		    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
341e840ce13SAdrian Hunter 			int vdd = ffs(mmc_slot(host).ocr_mask) - 1;
342e840ce13SAdrian Hunter 
343e840ce13SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
344e840ce13SAdrian Hunter 						 1, vdd);
345e840ce13SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
346e840ce13SAdrian Hunter 						 0, 0);
347db0fefc5SAdrian Hunter 		}
348db0fefc5SAdrian Hunter 	}
349db0fefc5SAdrian Hunter 
350db0fefc5SAdrian Hunter 	return 0;
351db0fefc5SAdrian Hunter }
352db0fefc5SAdrian Hunter 
353db0fefc5SAdrian Hunter static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
354db0fefc5SAdrian Hunter {
355db0fefc5SAdrian Hunter 	regulator_put(host->vcc);
356db0fefc5SAdrian Hunter 	regulator_put(host->vcc_aux);
357db0fefc5SAdrian Hunter 	mmc_slot(host).set_power = NULL;
358db0fefc5SAdrian Hunter }
359db0fefc5SAdrian Hunter 
360b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
361b702b106SAdrian Hunter {
362b702b106SAdrian Hunter 	return 1;
363b702b106SAdrian Hunter }
364b702b106SAdrian Hunter 
365b702b106SAdrian Hunter #else
366b702b106SAdrian Hunter 
367b702b106SAdrian Hunter static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
368b702b106SAdrian Hunter {
369b702b106SAdrian Hunter 	return -EINVAL;
370b702b106SAdrian Hunter }
371b702b106SAdrian Hunter 
372b702b106SAdrian Hunter static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
373b702b106SAdrian Hunter {
374b702b106SAdrian Hunter }
375b702b106SAdrian Hunter 
376b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
377b702b106SAdrian Hunter {
378b702b106SAdrian Hunter 	return 0;
379b702b106SAdrian Hunter }
380b702b106SAdrian Hunter 
381b702b106SAdrian Hunter #endif
382b702b106SAdrian Hunter 
383b702b106SAdrian Hunter static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
384b702b106SAdrian Hunter {
385b702b106SAdrian Hunter 	int ret;
386b702b106SAdrian Hunter 
387b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
388b702b106SAdrian Hunter 		if (pdata->slots[0].cover)
389b702b106SAdrian Hunter 			pdata->slots[0].get_cover_state =
390b702b106SAdrian Hunter 					omap_hsmmc_get_cover_state;
391b702b106SAdrian Hunter 		else
392b702b106SAdrian Hunter 			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
393b702b106SAdrian Hunter 		pdata->slots[0].card_detect_irq =
394b702b106SAdrian Hunter 				gpio_to_irq(pdata->slots[0].switch_pin);
395b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
396b702b106SAdrian Hunter 		if (ret)
397b702b106SAdrian Hunter 			return ret;
398b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].switch_pin);
399b702b106SAdrian Hunter 		if (ret)
400b702b106SAdrian Hunter 			goto err_free_sp;
401b702b106SAdrian Hunter 	} else
402b702b106SAdrian Hunter 		pdata->slots[0].switch_pin = -EINVAL;
403b702b106SAdrian Hunter 
404b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
405b702b106SAdrian Hunter 		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
406b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
407b702b106SAdrian Hunter 		if (ret)
408b702b106SAdrian Hunter 			goto err_free_cd;
409b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
410b702b106SAdrian Hunter 		if (ret)
411b702b106SAdrian Hunter 			goto err_free_wp;
412b702b106SAdrian Hunter 	} else
413b702b106SAdrian Hunter 		pdata->slots[0].gpio_wp = -EINVAL;
414b702b106SAdrian Hunter 
415b702b106SAdrian Hunter 	return 0;
416b702b106SAdrian Hunter 
417b702b106SAdrian Hunter err_free_wp:
418b702b106SAdrian Hunter 	gpio_free(pdata->slots[0].gpio_wp);
419b702b106SAdrian Hunter err_free_cd:
420b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
421b702b106SAdrian Hunter err_free_sp:
422b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
423b702b106SAdrian Hunter 	return ret;
424b702b106SAdrian Hunter }
425b702b106SAdrian Hunter 
426b702b106SAdrian Hunter static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
427b702b106SAdrian Hunter {
428b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp))
429b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].gpio_wp);
430b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
431b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
432b702b106SAdrian Hunter }
433b702b106SAdrian Hunter 
434a45c6cb8SMadhusudhan Chikkature /*
435e0c7f99bSAndy Shevchenko  * Start clock to the card
436e0c7f99bSAndy Shevchenko  */
437e0c7f99bSAndy Shevchenko static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
438e0c7f99bSAndy Shevchenko {
439e0c7f99bSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
440e0c7f99bSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
441e0c7f99bSAndy Shevchenko }
442e0c7f99bSAndy Shevchenko 
443e0c7f99bSAndy Shevchenko /*
444a45c6cb8SMadhusudhan Chikkature  * Stop clock to the card
445a45c6cb8SMadhusudhan Chikkature  */
44670a3341aSDenis Karpov static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
447a45c6cb8SMadhusudhan Chikkature {
448a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
449a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
450a45c6cb8SMadhusudhan Chikkature 	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
451a45c6cb8SMadhusudhan Chikkature 		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
452a45c6cb8SMadhusudhan Chikkature }
453a45c6cb8SMadhusudhan Chikkature 
45493caf8e6SAdrian Hunter static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
45593caf8e6SAdrian Hunter 				  struct mmc_command *cmd)
456b417577dSAdrian Hunter {
457b417577dSAdrian Hunter 	unsigned int irq_mask;
458b417577dSAdrian Hunter 
459b417577dSAdrian Hunter 	if (host->use_dma)
460b417577dSAdrian Hunter 		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
461b417577dSAdrian Hunter 	else
462b417577dSAdrian Hunter 		irq_mask = INT_EN_MASK;
463b417577dSAdrian Hunter 
46493caf8e6SAdrian Hunter 	/* Disable timeout for erases */
46593caf8e6SAdrian Hunter 	if (cmd->opcode == MMC_ERASE)
46693caf8e6SAdrian Hunter 		irq_mask &= ~DTO_ENABLE;
46793caf8e6SAdrian Hunter 
468b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
469b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
470b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
471b417577dSAdrian Hunter }
472b417577dSAdrian Hunter 
473b417577dSAdrian Hunter static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
474b417577dSAdrian Hunter {
475b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, 0);
476b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, 0);
477b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
478b417577dSAdrian Hunter }
479b417577dSAdrian Hunter 
480ac330f44SAndy Shevchenko /* Calculate divisor for the given clock frequency */
481d83b6e03SBalaji TK static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
482ac330f44SAndy Shevchenko {
483ac330f44SAndy Shevchenko 	u16 dsor = 0;
484ac330f44SAndy Shevchenko 
485ac330f44SAndy Shevchenko 	if (ios->clock) {
486d83b6e03SBalaji TK 		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
487ac330f44SAndy Shevchenko 		if (dsor > 250)
488ac330f44SAndy Shevchenko 			dsor = 250;
489ac330f44SAndy Shevchenko 	}
490ac330f44SAndy Shevchenko 
491ac330f44SAndy Shevchenko 	return dsor;
492ac330f44SAndy Shevchenko }
493ac330f44SAndy Shevchenko 
4945934df2fSAndy Shevchenko static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
4955934df2fSAndy Shevchenko {
4965934df2fSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
4975934df2fSAndy Shevchenko 	unsigned long regval;
4985934df2fSAndy Shevchenko 	unsigned long timeout;
4995934df2fSAndy Shevchenko 
5005934df2fSAndy Shevchenko 	dev_dbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
5015934df2fSAndy Shevchenko 
5025934df2fSAndy Shevchenko 	omap_hsmmc_stop_clock(host);
5035934df2fSAndy Shevchenko 
5045934df2fSAndy Shevchenko 	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
5055934df2fSAndy Shevchenko 	regval = regval & ~(CLKD_MASK | DTO_MASK);
506d83b6e03SBalaji TK 	regval = regval | (calc_divisor(host, ios) << 6) | (DTO << 16);
5075934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
5085934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
5095934df2fSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
5105934df2fSAndy Shevchenko 
5115934df2fSAndy Shevchenko 	/* Wait till the ICS bit is set */
5125934df2fSAndy Shevchenko 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
5135934df2fSAndy Shevchenko 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
5145934df2fSAndy Shevchenko 		&& time_before(jiffies, timeout))
5155934df2fSAndy Shevchenko 		cpu_relax();
5165934df2fSAndy Shevchenko 
5175934df2fSAndy Shevchenko 	omap_hsmmc_start_clock(host);
5185934df2fSAndy Shevchenko }
5195934df2fSAndy Shevchenko 
5203796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
5213796fb8aSAndy Shevchenko {
5223796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5233796fb8aSAndy Shevchenko 	u32 con;
5243796fb8aSAndy Shevchenko 
5253796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
52603b5d924SBalaji T K 	if (ios->timing == MMC_TIMING_UHS_DDR50)
52703b5d924SBalaji T K 		con |= DDR;	/* configure in DDR mode */
52803b5d924SBalaji T K 	else
52903b5d924SBalaji T K 		con &= ~DDR;
5303796fb8aSAndy Shevchenko 	switch (ios->bus_width) {
5313796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_8:
5323796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
5333796fb8aSAndy Shevchenko 		break;
5343796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_4:
5353796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
5363796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
5373796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
5383796fb8aSAndy Shevchenko 		break;
5393796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_1:
5403796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
5413796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
5423796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
5433796fb8aSAndy Shevchenko 		break;
5443796fb8aSAndy Shevchenko 	}
5453796fb8aSAndy Shevchenko }
5463796fb8aSAndy Shevchenko 
5473796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
5483796fb8aSAndy Shevchenko {
5493796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5503796fb8aSAndy Shevchenko 	u32 con;
5513796fb8aSAndy Shevchenko 
5523796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
5533796fb8aSAndy Shevchenko 	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
5543796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
5553796fb8aSAndy Shevchenko 	else
5563796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
5573796fb8aSAndy Shevchenko }
5583796fb8aSAndy Shevchenko 
55911dd62a7SDenis Karpov #ifdef CONFIG_PM
56011dd62a7SDenis Karpov 
56111dd62a7SDenis Karpov /*
56211dd62a7SDenis Karpov  * Restore the MMC host context, if it was lost as result of a
56311dd62a7SDenis Karpov  * power state change.
56411dd62a7SDenis Karpov  */
56570a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
56611dd62a7SDenis Karpov {
56711dd62a7SDenis Karpov 	struct mmc_ios *ios = &host->mmc->ios;
56811dd62a7SDenis Karpov 	struct omap_mmc_platform_data *pdata = host->pdata;
56911dd62a7SDenis Karpov 	int context_loss = 0;
5703796fb8aSAndy Shevchenko 	u32 hctl, capa;
57111dd62a7SDenis Karpov 	unsigned long timeout;
57211dd62a7SDenis Karpov 
57311dd62a7SDenis Karpov 	if (pdata->get_context_loss_count) {
57411dd62a7SDenis Karpov 		context_loss = pdata->get_context_loss_count(host->dev);
57511dd62a7SDenis Karpov 		if (context_loss < 0)
57611dd62a7SDenis Karpov 			return 1;
57711dd62a7SDenis Karpov 	}
57811dd62a7SDenis Karpov 
57911dd62a7SDenis Karpov 	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
58011dd62a7SDenis Karpov 		context_loss == host->context_loss ? "not " : "");
58111dd62a7SDenis Karpov 	if (host->context_loss == context_loss)
58211dd62a7SDenis Karpov 		return 1;
58311dd62a7SDenis Karpov 
58411dd62a7SDenis Karpov 	/* Wait for hardware reset */
58511dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
58611dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
58711dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
58811dd62a7SDenis Karpov 		;
58911dd62a7SDenis Karpov 
59011dd62a7SDenis Karpov 	/* Do software reset */
59111dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, SOFTRESET);
59211dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
59311dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
59411dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
59511dd62a7SDenis Karpov 		;
59611dd62a7SDenis Karpov 
59711dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG,
59811dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCONFIG) | AUTOIDLE);
59911dd62a7SDenis Karpov 
600c2200efbSBalaji T K 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
60111dd62a7SDenis Karpov 		if (host->power_mode != MMC_POWER_OFF &&
60211dd62a7SDenis Karpov 		    (1 << ios->vdd) <= MMC_VDD_23_24)
60311dd62a7SDenis Karpov 			hctl = SDVS18;
60411dd62a7SDenis Karpov 		else
60511dd62a7SDenis Karpov 			hctl = SDVS30;
60611dd62a7SDenis Karpov 		capa = VS30 | VS18;
60711dd62a7SDenis Karpov 	} else {
60811dd62a7SDenis Karpov 		hctl = SDVS18;
60911dd62a7SDenis Karpov 		capa = VS18;
61011dd62a7SDenis Karpov 	}
61111dd62a7SDenis Karpov 
61211dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
61311dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | hctl);
61411dd62a7SDenis Karpov 
61511dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, CAPA,
61611dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA) | capa);
61711dd62a7SDenis Karpov 
61811dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
61911dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
62011dd62a7SDenis Karpov 
62111dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
62211dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
62311dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
62411dd62a7SDenis Karpov 		;
62511dd62a7SDenis Karpov 
626b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
62711dd62a7SDenis Karpov 
62811dd62a7SDenis Karpov 	/* Do not initialize card-specific things if the power is off */
62911dd62a7SDenis Karpov 	if (host->power_mode == MMC_POWER_OFF)
63011dd62a7SDenis Karpov 		goto out;
63111dd62a7SDenis Karpov 
6323796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
63311dd62a7SDenis Karpov 
6345934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
63511dd62a7SDenis Karpov 
6363796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
6373796fb8aSAndy Shevchenko 
63811dd62a7SDenis Karpov out:
63911dd62a7SDenis Karpov 	host->context_loss = context_loss;
64011dd62a7SDenis Karpov 
64111dd62a7SDenis Karpov 	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
64211dd62a7SDenis Karpov 	return 0;
64311dd62a7SDenis Karpov }
64411dd62a7SDenis Karpov 
64511dd62a7SDenis Karpov /*
64611dd62a7SDenis Karpov  * Save the MMC host context (store the number of power state changes so far).
64711dd62a7SDenis Karpov  */
64870a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
64911dd62a7SDenis Karpov {
65011dd62a7SDenis Karpov 	struct omap_mmc_platform_data *pdata = host->pdata;
65111dd62a7SDenis Karpov 	int context_loss;
65211dd62a7SDenis Karpov 
65311dd62a7SDenis Karpov 	if (pdata->get_context_loss_count) {
65411dd62a7SDenis Karpov 		context_loss = pdata->get_context_loss_count(host->dev);
65511dd62a7SDenis Karpov 		if (context_loss < 0)
65611dd62a7SDenis Karpov 			return;
65711dd62a7SDenis Karpov 		host->context_loss = context_loss;
65811dd62a7SDenis Karpov 	}
65911dd62a7SDenis Karpov }
66011dd62a7SDenis Karpov 
66111dd62a7SDenis Karpov #else
66211dd62a7SDenis Karpov 
66370a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
66411dd62a7SDenis Karpov {
66511dd62a7SDenis Karpov 	return 0;
66611dd62a7SDenis Karpov }
66711dd62a7SDenis Karpov 
66870a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
66911dd62a7SDenis Karpov {
67011dd62a7SDenis Karpov }
67111dd62a7SDenis Karpov 
67211dd62a7SDenis Karpov #endif
67311dd62a7SDenis Karpov 
674a45c6cb8SMadhusudhan Chikkature /*
675a45c6cb8SMadhusudhan Chikkature  * Send init stream sequence to card
676a45c6cb8SMadhusudhan Chikkature  * before sending IDLE command
677a45c6cb8SMadhusudhan Chikkature  */
67870a3341aSDenis Karpov static void send_init_stream(struct omap_hsmmc_host *host)
679a45c6cb8SMadhusudhan Chikkature {
680a45c6cb8SMadhusudhan Chikkature 	int reg = 0;
681a45c6cb8SMadhusudhan Chikkature 	unsigned long timeout;
682a45c6cb8SMadhusudhan Chikkature 
683b62f6228SAdrian Hunter 	if (host->protect_card)
684b62f6228SAdrian Hunter 		return;
685b62f6228SAdrian Hunter 
686a45c6cb8SMadhusudhan Chikkature 	disable_irq(host->irq);
687b417577dSAdrian Hunter 
688b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
689a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
690a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
691a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
692a45c6cb8SMadhusudhan Chikkature 
693a45c6cb8SMadhusudhan Chikkature 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
694a45c6cb8SMadhusudhan Chikkature 	while ((reg != CC) && time_before(jiffies, timeout))
695a45c6cb8SMadhusudhan Chikkature 		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;
696a45c6cb8SMadhusudhan Chikkature 
697a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
698a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
699c653a6d4SAdrian Hunter 
700c653a6d4SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
701c653a6d4SAdrian Hunter 	OMAP_HSMMC_READ(host->base, STAT);
702c653a6d4SAdrian Hunter 
703a45c6cb8SMadhusudhan Chikkature 	enable_irq(host->irq);
704a45c6cb8SMadhusudhan Chikkature }
705a45c6cb8SMadhusudhan Chikkature 
706a45c6cb8SMadhusudhan Chikkature static inline
70770a3341aSDenis Karpov int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
708a45c6cb8SMadhusudhan Chikkature {
709a45c6cb8SMadhusudhan Chikkature 	int r = 1;
710a45c6cb8SMadhusudhan Chikkature 
711191d1f1dSDenis Karpov 	if (mmc_slot(host).get_cover_state)
712191d1f1dSDenis Karpov 		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
713a45c6cb8SMadhusudhan Chikkature 	return r;
714a45c6cb8SMadhusudhan Chikkature }
715a45c6cb8SMadhusudhan Chikkature 
716a45c6cb8SMadhusudhan Chikkature static ssize_t
71770a3341aSDenis Karpov omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
718a45c6cb8SMadhusudhan Chikkature 			   char *buf)
719a45c6cb8SMadhusudhan Chikkature {
720a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
72170a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
722a45c6cb8SMadhusudhan Chikkature 
72370a3341aSDenis Karpov 	return sprintf(buf, "%s\n",
72470a3341aSDenis Karpov 			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
725a45c6cb8SMadhusudhan Chikkature }
726a45c6cb8SMadhusudhan Chikkature 
72770a3341aSDenis Karpov static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
728a45c6cb8SMadhusudhan Chikkature 
729a45c6cb8SMadhusudhan Chikkature static ssize_t
73070a3341aSDenis Karpov omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
731a45c6cb8SMadhusudhan Chikkature 			char *buf)
732a45c6cb8SMadhusudhan Chikkature {
733a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
73470a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
735a45c6cb8SMadhusudhan Chikkature 
736191d1f1dSDenis Karpov 	return sprintf(buf, "%s\n", mmc_slot(host).name);
737a45c6cb8SMadhusudhan Chikkature }
738a45c6cb8SMadhusudhan Chikkature 
73970a3341aSDenis Karpov static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
740a45c6cb8SMadhusudhan Chikkature 
741a45c6cb8SMadhusudhan Chikkature /*
742a45c6cb8SMadhusudhan Chikkature  * Configure the response type and send the cmd.
743a45c6cb8SMadhusudhan Chikkature  */
744a45c6cb8SMadhusudhan Chikkature static void
74570a3341aSDenis Karpov omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
746a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data)
747a45c6cb8SMadhusudhan Chikkature {
748a45c6cb8SMadhusudhan Chikkature 	int cmdreg = 0, resptype = 0, cmdtype = 0;
749a45c6cb8SMadhusudhan Chikkature 
750a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
751a45c6cb8SMadhusudhan Chikkature 		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
752a45c6cb8SMadhusudhan Chikkature 	host->cmd = cmd;
753a45c6cb8SMadhusudhan Chikkature 
75493caf8e6SAdrian Hunter 	omap_hsmmc_enable_irq(host, cmd);
755a45c6cb8SMadhusudhan Chikkature 
7564a694dc9SAdrian Hunter 	host->response_busy = 0;
757a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
758a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136)
759a45c6cb8SMadhusudhan Chikkature 			resptype = 1;
7604a694dc9SAdrian Hunter 		else if (cmd->flags & MMC_RSP_BUSY) {
7614a694dc9SAdrian Hunter 			resptype = 3;
7624a694dc9SAdrian Hunter 			host->response_busy = 1;
7634a694dc9SAdrian Hunter 		} else
764a45c6cb8SMadhusudhan Chikkature 			resptype = 2;
765a45c6cb8SMadhusudhan Chikkature 	}
766a45c6cb8SMadhusudhan Chikkature 
767a45c6cb8SMadhusudhan Chikkature 	/*
768a45c6cb8SMadhusudhan Chikkature 	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
769a45c6cb8SMadhusudhan Chikkature 	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
770a45c6cb8SMadhusudhan Chikkature 	 * a val of 0x3, rest 0x0.
771a45c6cb8SMadhusudhan Chikkature 	 */
772a45c6cb8SMadhusudhan Chikkature 	if (cmd == host->mrq->stop)
773a45c6cb8SMadhusudhan Chikkature 		cmdtype = 0x3;
774a45c6cb8SMadhusudhan Chikkature 
775a45c6cb8SMadhusudhan Chikkature 	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
776a45c6cb8SMadhusudhan Chikkature 
777a45c6cb8SMadhusudhan Chikkature 	if (data) {
778a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DP_SELECT | MSBS | BCE;
779a45c6cb8SMadhusudhan Chikkature 		if (data->flags & MMC_DATA_READ)
780a45c6cb8SMadhusudhan Chikkature 			cmdreg |= DDIR;
781a45c6cb8SMadhusudhan Chikkature 		else
782a45c6cb8SMadhusudhan Chikkature 			cmdreg &= ~(DDIR);
783a45c6cb8SMadhusudhan Chikkature 	}
784a45c6cb8SMadhusudhan Chikkature 
785a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma)
786a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DMA_EN;
787a45c6cb8SMadhusudhan Chikkature 
788b417577dSAdrian Hunter 	host->req_in_progress = 1;
7894dffd7a2SAdrian Hunter 
790a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
791a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
792a45c6cb8SMadhusudhan Chikkature }
793a45c6cb8SMadhusudhan Chikkature 
7940ccd76d4SJuha Yrjola static int
79570a3341aSDenis Karpov omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
7960ccd76d4SJuha Yrjola {
7970ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE)
7980ccd76d4SJuha Yrjola 		return DMA_TO_DEVICE;
7990ccd76d4SJuha Yrjola 	else
8000ccd76d4SJuha Yrjola 		return DMA_FROM_DEVICE;
8010ccd76d4SJuha Yrjola }
8020ccd76d4SJuha Yrjola 
803c5c98927SRussell King static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
804c5c98927SRussell King 	struct mmc_data *data)
805c5c98927SRussell King {
806c5c98927SRussell King 	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
807c5c98927SRussell King }
808c5c98927SRussell King 
809b417577dSAdrian Hunter static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
810b417577dSAdrian Hunter {
811c5c98927SRussell King 	int dma_ch, dma2;
81231463b14SVenkatraman S 	unsigned long flags;
813b417577dSAdrian Hunter 
81431463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
815b417577dSAdrian Hunter 	host->req_in_progress = 0;
816b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
817c5c98927SRussell King 	dma2 = host->dma2;
81831463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
819b417577dSAdrian Hunter 
820b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
821b417577dSAdrian Hunter 	/* Do not complete the request if DMA is still in progress */
822c5c98927SRussell King 	if (mrq->data && host->use_dma && (dma_ch != -1 || dma2 != -1))
823b417577dSAdrian Hunter 		return;
824b417577dSAdrian Hunter 	host->mrq = NULL;
825b417577dSAdrian Hunter 	mmc_request_done(host->mmc, mrq);
826b417577dSAdrian Hunter }
827b417577dSAdrian Hunter 
828a45c6cb8SMadhusudhan Chikkature /*
829a45c6cb8SMadhusudhan Chikkature  * Notify the transfer complete to MMC core
830a45c6cb8SMadhusudhan Chikkature  */
831a45c6cb8SMadhusudhan Chikkature static void
83270a3341aSDenis Karpov omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
833a45c6cb8SMadhusudhan Chikkature {
8344a694dc9SAdrian Hunter 	if (!data) {
8354a694dc9SAdrian Hunter 		struct mmc_request *mrq = host->mrq;
8364a694dc9SAdrian Hunter 
83723050103SAdrian Hunter 		/* TC before CC from CMD6 - don't know why, but it happens */
83823050103SAdrian Hunter 		if (host->cmd && host->cmd->opcode == 6 &&
83923050103SAdrian Hunter 		    host->response_busy) {
84023050103SAdrian Hunter 			host->response_busy = 0;
84123050103SAdrian Hunter 			return;
84223050103SAdrian Hunter 		}
84323050103SAdrian Hunter 
844b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, mrq);
8454a694dc9SAdrian Hunter 		return;
8464a694dc9SAdrian Hunter 	}
8474a694dc9SAdrian Hunter 
848a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
849a45c6cb8SMadhusudhan Chikkature 
850a45c6cb8SMadhusudhan Chikkature 	if (!data->error)
851a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered += data->blocks * (data->blksz);
852a45c6cb8SMadhusudhan Chikkature 	else
853a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered = 0;
854a45c6cb8SMadhusudhan Chikkature 
855fe852273SMing Lei 	if (!data->stop) {
856dba3c29eSBalaji T K 		omap_hsmmc_request_done(host, data->mrq);
857fe852273SMing Lei 		return;
858dba3c29eSBalaji T K 	}
859fe852273SMing Lei 	omap_hsmmc_start_command(host, data->stop, NULL);
860a45c6cb8SMadhusudhan Chikkature }
861a45c6cb8SMadhusudhan Chikkature 
862a45c6cb8SMadhusudhan Chikkature /*
863a45c6cb8SMadhusudhan Chikkature  * Notify the core about command completion
864a45c6cb8SMadhusudhan Chikkature  */
865a45c6cb8SMadhusudhan Chikkature static void
86670a3341aSDenis Karpov omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
867a45c6cb8SMadhusudhan Chikkature {
868a45c6cb8SMadhusudhan Chikkature 	host->cmd = NULL;
869a45c6cb8SMadhusudhan Chikkature 
870a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
871a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136) {
872a45c6cb8SMadhusudhan Chikkature 			/* response type 2 */
873a45c6cb8SMadhusudhan Chikkature 			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
874a45c6cb8SMadhusudhan Chikkature 			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
875a45c6cb8SMadhusudhan Chikkature 			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
876a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
877a45c6cb8SMadhusudhan Chikkature 		} else {
878a45c6cb8SMadhusudhan Chikkature 			/* response types 1, 1b, 3, 4, 5, 6 */
879a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
880a45c6cb8SMadhusudhan Chikkature 		}
881a45c6cb8SMadhusudhan Chikkature 	}
882b417577dSAdrian Hunter 	if ((host->data == NULL && !host->response_busy) || cmd->error)
883b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, cmd->mrq);
884a45c6cb8SMadhusudhan Chikkature }
885a45c6cb8SMadhusudhan Chikkature 
886a45c6cb8SMadhusudhan Chikkature /*
887a45c6cb8SMadhusudhan Chikkature  * DMA clean up for command errors
888a45c6cb8SMadhusudhan Chikkature  */
88970a3341aSDenis Karpov static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
890a45c6cb8SMadhusudhan Chikkature {
891c5c98927SRussell King 	int dma_ch, dma2;
89231463b14SVenkatraman S 	unsigned long flags;
893b417577dSAdrian Hunter 
89482788ff5SJarkko Lavinen 	host->data->error = errno;
895a45c6cb8SMadhusudhan Chikkature 
89631463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
897b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
898b417577dSAdrian Hunter 	host->dma_ch = -1;
899c5c98927SRussell King 	dma2 = host->dma2;
900c5c98927SRussell King 	host->dma2 = -1;
90131463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
902b417577dSAdrian Hunter 
903c5c98927SRussell King 	if (host->use_dma && dma2 != -1) {
904c5c98927SRussell King 		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
905c5c98927SRussell King 
906c5c98927SRussell King 		dmaengine_terminate_all(chan);
907c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
908c5c98927SRussell King 			host->data->sg, host->data->sg_len,
909c5c98927SRussell King 			omap_hsmmc_get_dma_dir(host, host->data));
910c5c98927SRussell King 
911c5c98927SRussell King 		host->data->host_cookie = 0;
912c5c98927SRussell King 	}
913b417577dSAdrian Hunter 	if (host->use_dma && dma_ch != -1) {
914a9120c33SPer Forlin 		dma_unmap_sg(mmc_dev(host->mmc), host->data->sg,
915a9120c33SPer Forlin 			host->data->sg_len,
91670a3341aSDenis Karpov 			omap_hsmmc_get_dma_dir(host, host->data));
917b417577dSAdrian Hunter 		omap_free_dma(dma_ch);
918053bf34fSPer Forlin 		host->data->host_cookie = 0;
919a45c6cb8SMadhusudhan Chikkature 	}
920a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
921a45c6cb8SMadhusudhan Chikkature }
922a45c6cb8SMadhusudhan Chikkature 
923a45c6cb8SMadhusudhan Chikkature /*
924a45c6cb8SMadhusudhan Chikkature  * Readable error output
925a45c6cb8SMadhusudhan Chikkature  */
926a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_MMC_DEBUG
927699b958bSAdrian Hunter static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
928a45c6cb8SMadhusudhan Chikkature {
929a45c6cb8SMadhusudhan Chikkature 	/* --- means reserved bit without definition at documentation */
93070a3341aSDenis Karpov 	static const char *omap_hsmmc_status_bits[] = {
931699b958bSAdrian Hunter 		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
932699b958bSAdrian Hunter 		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
933699b958bSAdrian Hunter 		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
934699b958bSAdrian Hunter 		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
935a45c6cb8SMadhusudhan Chikkature 	};
936a45c6cb8SMadhusudhan Chikkature 	char res[256];
937a45c6cb8SMadhusudhan Chikkature 	char *buf = res;
938a45c6cb8SMadhusudhan Chikkature 	int len, i;
939a45c6cb8SMadhusudhan Chikkature 
940a45c6cb8SMadhusudhan Chikkature 	len = sprintf(buf, "MMC IRQ 0x%x :", status);
941a45c6cb8SMadhusudhan Chikkature 	buf += len;
942a45c6cb8SMadhusudhan Chikkature 
94370a3341aSDenis Karpov 	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
944a45c6cb8SMadhusudhan Chikkature 		if (status & (1 << i)) {
94570a3341aSDenis Karpov 			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
946a45c6cb8SMadhusudhan Chikkature 			buf += len;
947a45c6cb8SMadhusudhan Chikkature 		}
948a45c6cb8SMadhusudhan Chikkature 
949a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "%s\n", res);
950a45c6cb8SMadhusudhan Chikkature }
951699b958bSAdrian Hunter #else
952699b958bSAdrian Hunter static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
953699b958bSAdrian Hunter 					     u32 status)
954699b958bSAdrian Hunter {
955699b958bSAdrian Hunter }
956a45c6cb8SMadhusudhan Chikkature #endif  /* CONFIG_MMC_DEBUG */
957a45c6cb8SMadhusudhan Chikkature 
9583ebf74b1SJean Pihet /*
9593ebf74b1SJean Pihet  * MMC controller internal state machines reset
9603ebf74b1SJean Pihet  *
9613ebf74b1SJean Pihet  * Used to reset command or data internal state machines, using respectively
9623ebf74b1SJean Pihet  *  SRC or SRD bit of SYSCTL register
9633ebf74b1SJean Pihet  * Can be called from interrupt context
9643ebf74b1SJean Pihet  */
96570a3341aSDenis Karpov static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
9663ebf74b1SJean Pihet 						   unsigned long bit)
9673ebf74b1SJean Pihet {
9683ebf74b1SJean Pihet 	unsigned long i = 0;
9693ebf74b1SJean Pihet 	unsigned long limit = (loops_per_jiffy *
9703ebf74b1SJean Pihet 				msecs_to_jiffies(MMC_TIMEOUT_MS));
9713ebf74b1SJean Pihet 
9723ebf74b1SJean Pihet 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
9733ebf74b1SJean Pihet 			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
9743ebf74b1SJean Pihet 
97507ad64b6SMadhusudhan Chikkature 	/*
97607ad64b6SMadhusudhan Chikkature 	 * OMAP4 ES2 and greater has an updated reset logic.
97707ad64b6SMadhusudhan Chikkature 	 * Monitor a 0->1 transition first
97807ad64b6SMadhusudhan Chikkature 	 */
97907ad64b6SMadhusudhan Chikkature 	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
980b432b4b3Skishore kadiyala 		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
98107ad64b6SMadhusudhan Chikkature 					&& (i++ < limit))
98207ad64b6SMadhusudhan Chikkature 			cpu_relax();
98307ad64b6SMadhusudhan Chikkature 	}
98407ad64b6SMadhusudhan Chikkature 	i = 0;
98507ad64b6SMadhusudhan Chikkature 
9863ebf74b1SJean Pihet 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
9873ebf74b1SJean Pihet 		(i++ < limit))
9883ebf74b1SJean Pihet 		cpu_relax();
9893ebf74b1SJean Pihet 
9903ebf74b1SJean Pihet 	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
9913ebf74b1SJean Pihet 		dev_err(mmc_dev(host->mmc),
9923ebf74b1SJean Pihet 			"Timeout waiting on controller reset in %s\n",
9933ebf74b1SJean Pihet 			__func__);
9943ebf74b1SJean Pihet }
995a45c6cb8SMadhusudhan Chikkature 
996b417577dSAdrian Hunter static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
997a45c6cb8SMadhusudhan Chikkature {
998a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data;
999b417577dSAdrian Hunter 	int end_cmd = 0, end_trans = 0;
1000a45c6cb8SMadhusudhan Chikkature 
1001b417577dSAdrian Hunter 	if (!host->req_in_progress) {
1002b417577dSAdrian Hunter 		do {
1003b417577dSAdrian Hunter 			OMAP_HSMMC_WRITE(host->base, STAT, status);
100400adadc1SKevin Hilman 			/* Flush posted write */
1005b417577dSAdrian Hunter 			status = OMAP_HSMMC_READ(host->base, STAT);
1006b417577dSAdrian Hunter 		} while (status & INT_EN_MASK);
1007b417577dSAdrian Hunter 		return;
1008a45c6cb8SMadhusudhan Chikkature 	}
1009a45c6cb8SMadhusudhan Chikkature 
1010a45c6cb8SMadhusudhan Chikkature 	data = host->data;
1011a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1012a45c6cb8SMadhusudhan Chikkature 
1013a45c6cb8SMadhusudhan Chikkature 	if (status & ERR) {
1014699b958bSAdrian Hunter 		omap_hsmmc_dbg_report_irq(host, status);
1015a45c6cb8SMadhusudhan Chikkature 		if ((status & CMD_TIMEOUT) ||
1016a45c6cb8SMadhusudhan Chikkature 			(status & CMD_CRC)) {
1017a45c6cb8SMadhusudhan Chikkature 			if (host->cmd) {
1018a45c6cb8SMadhusudhan Chikkature 				if (status & CMD_TIMEOUT) {
101970a3341aSDenis Karpov 					omap_hsmmc_reset_controller_fsm(host,
1020191d1f1dSDenis Karpov 									SRC);
1021a45c6cb8SMadhusudhan Chikkature 					host->cmd->error = -ETIMEDOUT;
1022a45c6cb8SMadhusudhan Chikkature 				} else {
1023a45c6cb8SMadhusudhan Chikkature 					host->cmd->error = -EILSEQ;
1024a45c6cb8SMadhusudhan Chikkature 				}
1025a45c6cb8SMadhusudhan Chikkature 				end_cmd = 1;
1026a45c6cb8SMadhusudhan Chikkature 			}
10274a694dc9SAdrian Hunter 			if (host->data || host->response_busy) {
10284a694dc9SAdrian Hunter 				if (host->data)
102970a3341aSDenis Karpov 					omap_hsmmc_dma_cleanup(host,
103070a3341aSDenis Karpov 								-ETIMEDOUT);
10314a694dc9SAdrian Hunter 				host->response_busy = 0;
103270a3341aSDenis Karpov 				omap_hsmmc_reset_controller_fsm(host, SRD);
1033c232f457SJean Pihet 			}
1034a45c6cb8SMadhusudhan Chikkature 		}
1035a45c6cb8SMadhusudhan Chikkature 		if ((status & DATA_TIMEOUT) ||
1036a45c6cb8SMadhusudhan Chikkature 			(status & DATA_CRC)) {
10374a694dc9SAdrian Hunter 			if (host->data || host->response_busy) {
10384a694dc9SAdrian Hunter 				int err = (status & DATA_TIMEOUT) ?
10394a694dc9SAdrian Hunter 						-ETIMEDOUT : -EILSEQ;
10404a694dc9SAdrian Hunter 
10414a694dc9SAdrian Hunter 				if (host->data)
104270a3341aSDenis Karpov 					omap_hsmmc_dma_cleanup(host, err);
1043a45c6cb8SMadhusudhan Chikkature 				else
10444a694dc9SAdrian Hunter 					host->mrq->cmd->error = err;
10454a694dc9SAdrian Hunter 				host->response_busy = 0;
104670a3341aSDenis Karpov 				omap_hsmmc_reset_controller_fsm(host, SRD);
1047a45c6cb8SMadhusudhan Chikkature 				end_trans = 1;
1048a45c6cb8SMadhusudhan Chikkature 			}
1049a45c6cb8SMadhusudhan Chikkature 		}
1050a45c6cb8SMadhusudhan Chikkature 		if (status & CARD_ERR) {
1051a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc),
1052a45c6cb8SMadhusudhan Chikkature 				"Ignoring card err CMD%d\n", host->cmd->opcode);
1053a45c6cb8SMadhusudhan Chikkature 			if (host->cmd)
1054a45c6cb8SMadhusudhan Chikkature 				end_cmd = 1;
1055a45c6cb8SMadhusudhan Chikkature 			if (host->data)
1056a45c6cb8SMadhusudhan Chikkature 				end_trans = 1;
1057a45c6cb8SMadhusudhan Chikkature 		}
1058a45c6cb8SMadhusudhan Chikkature 	}
1059a45c6cb8SMadhusudhan Chikkature 
1060a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, STAT, status);
1061a45c6cb8SMadhusudhan Chikkature 
1062a8fe29d8SJarkko Lavinen 	if (end_cmd || ((status & CC) && host->cmd))
106370a3341aSDenis Karpov 		omap_hsmmc_cmd_done(host, host->cmd);
10640a40e647SJarkko Lavinen 	if ((end_trans || (status & TC)) && host->mrq)
106570a3341aSDenis Karpov 		omap_hsmmc_xfer_done(host, data);
1066b417577dSAdrian Hunter }
1067a45c6cb8SMadhusudhan Chikkature 
1068b417577dSAdrian Hunter /*
1069b417577dSAdrian Hunter  * MMC controller IRQ handler
1070b417577dSAdrian Hunter  */
1071b417577dSAdrian Hunter static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1072b417577dSAdrian Hunter {
1073b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = dev_id;
1074b417577dSAdrian Hunter 	int status;
1075b417577dSAdrian Hunter 
1076b417577dSAdrian Hunter 	status = OMAP_HSMMC_READ(host->base, STAT);
1077b417577dSAdrian Hunter 	do {
1078b417577dSAdrian Hunter 		omap_hsmmc_do_irq(host, status);
1079b417577dSAdrian Hunter 		/* Flush posted write */
1080b417577dSAdrian Hunter 		status = OMAP_HSMMC_READ(host->base, STAT);
1081b417577dSAdrian Hunter 	} while (status & INT_EN_MASK);
10824dffd7a2SAdrian Hunter 
1083a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1084a45c6cb8SMadhusudhan Chikkature }
1085a45c6cb8SMadhusudhan Chikkature 
108670a3341aSDenis Karpov static void set_sd_bus_power(struct omap_hsmmc_host *host)
1087e13bb300SAdrian Hunter {
1088e13bb300SAdrian Hunter 	unsigned long i;
1089e13bb300SAdrian Hunter 
1090e13bb300SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, HCTL,
1091e13bb300SAdrian Hunter 			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1092e13bb300SAdrian Hunter 	for (i = 0; i < loops_per_jiffy; i++) {
1093e13bb300SAdrian Hunter 		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1094e13bb300SAdrian Hunter 			break;
1095e13bb300SAdrian Hunter 		cpu_relax();
1096e13bb300SAdrian Hunter 	}
1097e13bb300SAdrian Hunter }
1098e13bb300SAdrian Hunter 
1099a45c6cb8SMadhusudhan Chikkature /*
1100eb250826SDavid Brownell  * Switch MMC interface voltage ... only relevant for MMC1.
1101eb250826SDavid Brownell  *
1102eb250826SDavid Brownell  * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1103eb250826SDavid Brownell  * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1104eb250826SDavid Brownell  * Some chips, like eMMC ones, use internal transceivers.
1105a45c6cb8SMadhusudhan Chikkature  */
110670a3341aSDenis Karpov static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1107a45c6cb8SMadhusudhan Chikkature {
1108a45c6cb8SMadhusudhan Chikkature 	u32 reg_val = 0;
1109a45c6cb8SMadhusudhan Chikkature 	int ret;
1110a45c6cb8SMadhusudhan Chikkature 
1111a45c6cb8SMadhusudhan Chikkature 	/* Disable the clocks */
1112fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
1113cd03d9a8SRajendra Nayak 	if (host->dbclk)
1114a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
1115a45c6cb8SMadhusudhan Chikkature 
1116a45c6cb8SMadhusudhan Chikkature 	/* Turn the power off */
1117a45c6cb8SMadhusudhan Chikkature 	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
1118a45c6cb8SMadhusudhan Chikkature 
1119a45c6cb8SMadhusudhan Chikkature 	/* Turn the power ON with given VDD 1.8 or 3.0v */
11202bec0893SAdrian Hunter 	if (!ret)
11212bec0893SAdrian Hunter 		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
11222bec0893SAdrian Hunter 					       vdd);
1123fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1124cd03d9a8SRajendra Nayak 	if (host->dbclk)
11252bec0893SAdrian Hunter 		clk_enable(host->dbclk);
11262bec0893SAdrian Hunter 
1127a45c6cb8SMadhusudhan Chikkature 	if (ret != 0)
1128a45c6cb8SMadhusudhan Chikkature 		goto err;
1129a45c6cb8SMadhusudhan Chikkature 
1130a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL,
1131a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1132a45c6cb8SMadhusudhan Chikkature 	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1133eb250826SDavid Brownell 
1134a45c6cb8SMadhusudhan Chikkature 	/*
1135a45c6cb8SMadhusudhan Chikkature 	 * If a MMC dual voltage card is detected, the set_ios fn calls
1136a45c6cb8SMadhusudhan Chikkature 	 * this fn with VDD bit set for 1.8V. Upon card removal from the
113770a3341aSDenis Karpov 	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1138a45c6cb8SMadhusudhan Chikkature 	 *
1139eb250826SDavid Brownell 	 * Cope with a bit of slop in the range ... per data sheets:
1140eb250826SDavid Brownell 	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1141eb250826SDavid Brownell 	 *    but recommended values are 1.71V to 1.89V
1142eb250826SDavid Brownell 	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1143eb250826SDavid Brownell 	 *    but recommended values are 2.7V to 3.3V
1144eb250826SDavid Brownell 	 *
1145eb250826SDavid Brownell 	 * Board setup code shouldn't permit anything very out-of-range.
1146eb250826SDavid Brownell 	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1147eb250826SDavid Brownell 	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1148a45c6cb8SMadhusudhan Chikkature 	 */
1149eb250826SDavid Brownell 	if ((1 << vdd) <= MMC_VDD_23_24)
1150a45c6cb8SMadhusudhan Chikkature 		reg_val |= SDVS18;
1151eb250826SDavid Brownell 	else
1152eb250826SDavid Brownell 		reg_val |= SDVS30;
1153a45c6cb8SMadhusudhan Chikkature 
1154a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
1155e13bb300SAdrian Hunter 	set_sd_bus_power(host);
1156a45c6cb8SMadhusudhan Chikkature 
1157a45c6cb8SMadhusudhan Chikkature 	return 0;
1158a45c6cb8SMadhusudhan Chikkature err:
1159a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1160a45c6cb8SMadhusudhan Chikkature 	return ret;
1161a45c6cb8SMadhusudhan Chikkature }
1162a45c6cb8SMadhusudhan Chikkature 
1163b62f6228SAdrian Hunter /* Protect the card while the cover is open */
1164b62f6228SAdrian Hunter static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1165b62f6228SAdrian Hunter {
1166b62f6228SAdrian Hunter 	if (!mmc_slot(host).get_cover_state)
1167b62f6228SAdrian Hunter 		return;
1168b62f6228SAdrian Hunter 
1169b62f6228SAdrian Hunter 	host->reqs_blocked = 0;
1170b62f6228SAdrian Hunter 	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
1171b62f6228SAdrian Hunter 		if (host->protect_card) {
11722cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is closed, "
1173b62f6228SAdrian Hunter 					 "card is now accessible\n",
1174b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1175b62f6228SAdrian Hunter 			host->protect_card = 0;
1176b62f6228SAdrian Hunter 		}
1177b62f6228SAdrian Hunter 	} else {
1178b62f6228SAdrian Hunter 		if (!host->protect_card) {
11792cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is open, "
1180b62f6228SAdrian Hunter 					 "card is now inaccessible\n",
1181b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1182b62f6228SAdrian Hunter 			host->protect_card = 1;
1183b62f6228SAdrian Hunter 		}
1184b62f6228SAdrian Hunter 	}
1185b62f6228SAdrian Hunter }
1186b62f6228SAdrian Hunter 
1187a45c6cb8SMadhusudhan Chikkature /*
11887efab4f3SNeilBrown  * irq handler to notify the core about card insertion/removal
1189a45c6cb8SMadhusudhan Chikkature  */
11907efab4f3SNeilBrown static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1191a45c6cb8SMadhusudhan Chikkature {
11927efab4f3SNeilBrown 	struct omap_hsmmc_host *host = dev_id;
1193249d0fa9SDavid Brownell 	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1194a6b2240dSAdrian Hunter 	int carddetect;
1195249d0fa9SDavid Brownell 
1196a6b2240dSAdrian Hunter 	if (host->suspended)
11977efab4f3SNeilBrown 		return IRQ_HANDLED;
1198a45c6cb8SMadhusudhan Chikkature 
1199a45c6cb8SMadhusudhan Chikkature 	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1200a6b2240dSAdrian Hunter 
1201191d1f1dSDenis Karpov 	if (slot->card_detect)
1202db0fefc5SAdrian Hunter 		carddetect = slot->card_detect(host->dev, host->slot_id);
1203b62f6228SAdrian Hunter 	else {
1204b62f6228SAdrian Hunter 		omap_hsmmc_protect_card(host);
1205a6b2240dSAdrian Hunter 		carddetect = -ENOSYS;
1206b62f6228SAdrian Hunter 	}
1207a6b2240dSAdrian Hunter 
1208cdeebaddSMadhusudhan Chikkature 	if (carddetect)
1209a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1210cdeebaddSMadhusudhan Chikkature 	else
1211a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
1212a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1213a45c6cb8SMadhusudhan Chikkature }
1214a45c6cb8SMadhusudhan Chikkature 
121570a3341aSDenis Karpov static int omap_hsmmc_get_dma_sync_dev(struct omap_hsmmc_host *host,
12160ccd76d4SJuha Yrjola 				     struct mmc_data *data)
12170ccd76d4SJuha Yrjola {
12180ccd76d4SJuha Yrjola 	int sync_dev;
12190ccd76d4SJuha Yrjola 
1220f3e2f1ddSGrazvydas Ignotas 	if (data->flags & MMC_DATA_WRITE)
1221f3e2f1ddSGrazvydas Ignotas 		sync_dev = host->dma_line_tx;
12220ccd76d4SJuha Yrjola 	else
1223f3e2f1ddSGrazvydas Ignotas 		sync_dev = host->dma_line_rx;
12240ccd76d4SJuha Yrjola 	return sync_dev;
12250ccd76d4SJuha Yrjola }
12260ccd76d4SJuha Yrjola 
122770a3341aSDenis Karpov static void omap_hsmmc_config_dma_params(struct omap_hsmmc_host *host,
12280ccd76d4SJuha Yrjola 				       struct mmc_data *data,
12290ccd76d4SJuha Yrjola 				       struct scatterlist *sgl)
12300ccd76d4SJuha Yrjola {
12310ccd76d4SJuha Yrjola 	int blksz, nblk, dma_ch;
12320ccd76d4SJuha Yrjola 
12330ccd76d4SJuha Yrjola 	dma_ch = host->dma_ch;
12340ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE) {
12350ccd76d4SJuha Yrjola 		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
12360ccd76d4SJuha Yrjola 			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
12370ccd76d4SJuha Yrjola 		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
12380ccd76d4SJuha Yrjola 			sg_dma_address(sgl), 0, 0);
12390ccd76d4SJuha Yrjola 	} else {
12400ccd76d4SJuha Yrjola 		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
12410ccd76d4SJuha Yrjola 			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
12420ccd76d4SJuha Yrjola 		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
12430ccd76d4SJuha Yrjola 			sg_dma_address(sgl), 0, 0);
12440ccd76d4SJuha Yrjola 	}
12450ccd76d4SJuha Yrjola 
12460ccd76d4SJuha Yrjola 	blksz = host->data->blksz;
12470ccd76d4SJuha Yrjola 	nblk = sg_dma_len(sgl) / blksz;
12480ccd76d4SJuha Yrjola 
12490ccd76d4SJuha Yrjola 	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S32,
12500ccd76d4SJuha Yrjola 			blksz / 4, nblk, OMAP_DMA_SYNC_FRAME,
125170a3341aSDenis Karpov 			omap_hsmmc_get_dma_sync_dev(host, data),
12520ccd76d4SJuha Yrjola 			!(data->flags & MMC_DATA_WRITE));
12530ccd76d4SJuha Yrjola 
12540ccd76d4SJuha Yrjola 	omap_start_dma(dma_ch);
12550ccd76d4SJuha Yrjola }
12560ccd76d4SJuha Yrjola 
1257a45c6cb8SMadhusudhan Chikkature /*
1258a45c6cb8SMadhusudhan Chikkature  * DMA call back function
1259a45c6cb8SMadhusudhan Chikkature  */
1260b417577dSAdrian Hunter static void omap_hsmmc_dma_cb(int lch, u16 ch_status, void *cb_data)
1261a45c6cb8SMadhusudhan Chikkature {
1262b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = cb_data;
1263770d7432SAdrian Hunter 	struct mmc_data *data;
1264b417577dSAdrian Hunter 	int dma_ch, req_in_progress;
126531463b14SVenkatraman S 	unsigned long flags;
1266a45c6cb8SMadhusudhan Chikkature 
1267f3584e5eSVenkatraman S 	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
1268f3584e5eSVenkatraman S 		dev_warn(mmc_dev(host->mmc), "unexpected dma status %x\n",
1269f3584e5eSVenkatraman S 			ch_status);
1270f3584e5eSVenkatraman S 		return;
1271f3584e5eSVenkatraman S 	}
1272a45c6cb8SMadhusudhan Chikkature 
127331463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
1274b417577dSAdrian Hunter 	if (host->dma_ch < 0) {
127531463b14SVenkatraman S 		spin_unlock_irqrestore(&host->irq_lock, flags);
1276a45c6cb8SMadhusudhan Chikkature 		return;
1277b417577dSAdrian Hunter 	}
1278a45c6cb8SMadhusudhan Chikkature 
1279770d7432SAdrian Hunter 	data = host->mrq->data;
12800ccd76d4SJuha Yrjola 	host->dma_sg_idx++;
12810ccd76d4SJuha Yrjola 	if (host->dma_sg_idx < host->dma_len) {
12820ccd76d4SJuha Yrjola 		/* Fire up the next transfer. */
1283b417577dSAdrian Hunter 		omap_hsmmc_config_dma_params(host, data,
1284b417577dSAdrian Hunter 					   data->sg + host->dma_sg_idx);
128531463b14SVenkatraman S 		spin_unlock_irqrestore(&host->irq_lock, flags);
12860ccd76d4SJuha Yrjola 		return;
12870ccd76d4SJuha Yrjola 	}
12880ccd76d4SJuha Yrjola 
12899782aff8SPer Forlin 	if (!data->host_cookie)
1290a9120c33SPer Forlin 		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
1291b417577dSAdrian Hunter 			     omap_hsmmc_get_dma_dir(host, data));
1292b417577dSAdrian Hunter 
1293b417577dSAdrian Hunter 	req_in_progress = host->req_in_progress;
1294b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
1295a45c6cb8SMadhusudhan Chikkature 	host->dma_ch = -1;
129631463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
1297b417577dSAdrian Hunter 
1298b417577dSAdrian Hunter 	omap_free_dma(dma_ch);
1299b417577dSAdrian Hunter 
1300b417577dSAdrian Hunter 	/* If DMA has finished after TC, complete the request */
1301b417577dSAdrian Hunter 	if (!req_in_progress) {
1302b417577dSAdrian Hunter 		struct mmc_request *mrq = host->mrq;
1303b417577dSAdrian Hunter 
1304b417577dSAdrian Hunter 		host->mrq = NULL;
1305b417577dSAdrian Hunter 		mmc_request_done(host->mmc, mrq);
1306b417577dSAdrian Hunter 	}
1307a45c6cb8SMadhusudhan Chikkature }
1308a45c6cb8SMadhusudhan Chikkature 
1309c5c98927SRussell King static void omap_hsmmc_dma_callback(void *param)
1310c5c98927SRussell King {
1311c5c98927SRussell King 	struct omap_hsmmc_host *host = param;
1312c5c98927SRussell King 	struct dma_chan *chan;
1313c5c98927SRussell King 	struct mmc_data *data;
1314c5c98927SRussell King 	int req_in_progress;
1315c5c98927SRussell King 
1316c5c98927SRussell King 	spin_lock_irq(&host->irq_lock);
1317c5c98927SRussell King 	if (host->dma2 < 0) {
1318c5c98927SRussell King 		spin_unlock_irq(&host->irq_lock);
1319c5c98927SRussell King 		return;
1320c5c98927SRussell King 	}
1321c5c98927SRussell King 
1322c5c98927SRussell King 	data = host->mrq->data;
1323c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
1324c5c98927SRussell King 	if (!data->host_cookie)
1325c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
1326c5c98927SRussell King 			     data->sg, data->sg_len,
1327c5c98927SRussell King 			     omap_hsmmc_get_dma_dir(host, data));
1328c5c98927SRussell King 
1329c5c98927SRussell King 	req_in_progress = host->req_in_progress;
1330c5c98927SRussell King 	host->dma2 = -1;
1331c5c98927SRussell King 	spin_unlock_irq(&host->irq_lock);
1332c5c98927SRussell King 
1333c5c98927SRussell King 	/* If DMA has finished after TC, complete the request */
1334c5c98927SRussell King 	if (!req_in_progress) {
1335c5c98927SRussell King 		struct mmc_request *mrq = host->mrq;
1336c5c98927SRussell King 
1337c5c98927SRussell King 		host->mrq = NULL;
1338c5c98927SRussell King 		mmc_request_done(host->mmc, mrq);
1339c5c98927SRussell King 	}
1340c5c98927SRussell King }
1341c5c98927SRussell King 
13429782aff8SPer Forlin static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
13439782aff8SPer Forlin 				       struct mmc_data *data,
1344c5c98927SRussell King 				       struct omap_hsmmc_next *next,
1345c5c98927SRussell King 				       struct device *dev)
13469782aff8SPer Forlin {
13479782aff8SPer Forlin 	int dma_len;
13489782aff8SPer Forlin 
13499782aff8SPer Forlin 	if (!next && data->host_cookie &&
13509782aff8SPer Forlin 	    data->host_cookie != host->next_data.cookie) {
13512cecdf00SRajendra Nayak 		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
13529782aff8SPer Forlin 		       " host->next_data.cookie %d\n",
13539782aff8SPer Forlin 		       __func__, data->host_cookie, host->next_data.cookie);
13549782aff8SPer Forlin 		data->host_cookie = 0;
13559782aff8SPer Forlin 	}
13569782aff8SPer Forlin 
13579782aff8SPer Forlin 	/* Check if next job is already prepared */
13589782aff8SPer Forlin 	if (next ||
13599782aff8SPer Forlin 	    (!next && data->host_cookie != host->next_data.cookie)) {
1360c5c98927SRussell King 		dma_len = dma_map_sg(dev, data->sg, data->sg_len,
13619782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
13629782aff8SPer Forlin 
13639782aff8SPer Forlin 	} else {
13649782aff8SPer Forlin 		dma_len = host->next_data.dma_len;
13659782aff8SPer Forlin 		host->next_data.dma_len = 0;
13669782aff8SPer Forlin 	}
13679782aff8SPer Forlin 
13689782aff8SPer Forlin 
13699782aff8SPer Forlin 	if (dma_len == 0)
13709782aff8SPer Forlin 		return -EINVAL;
13719782aff8SPer Forlin 
13729782aff8SPer Forlin 	if (next) {
13739782aff8SPer Forlin 		next->dma_len = dma_len;
13749782aff8SPer Forlin 		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
13759782aff8SPer Forlin 	} else
13769782aff8SPer Forlin 		host->dma_len = dma_len;
13779782aff8SPer Forlin 
13789782aff8SPer Forlin 	return 0;
13799782aff8SPer Forlin }
13809782aff8SPer Forlin 
1381a45c6cb8SMadhusudhan Chikkature /*
1382a45c6cb8SMadhusudhan Chikkature  * Routine to configure and start DMA for the MMC card
1383a45c6cb8SMadhusudhan Chikkature  */
138470a3341aSDenis Karpov static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
138570a3341aSDenis Karpov 					struct mmc_request *req)
1386a45c6cb8SMadhusudhan Chikkature {
1387b417577dSAdrian Hunter 	int dma_ch = 0, ret = 0, i;
1388a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data = req->data;
1389c5c98927SRussell King 	struct dma_chan *chan;
1390a45c6cb8SMadhusudhan Chikkature 
13910ccd76d4SJuha Yrjola 	/* Sanity check: all the SG entries must be aligned by block size. */
1392a3f406f8SJarkko Lavinen 	for (i = 0; i < data->sg_len; i++) {
13930ccd76d4SJuha Yrjola 		struct scatterlist *sgl;
13940ccd76d4SJuha Yrjola 
13950ccd76d4SJuha Yrjola 		sgl = data->sg + i;
13960ccd76d4SJuha Yrjola 		if (sgl->length % data->blksz)
13970ccd76d4SJuha Yrjola 			return -EINVAL;
13980ccd76d4SJuha Yrjola 	}
13990ccd76d4SJuha Yrjola 	if ((data->blksz % 4) != 0)
14000ccd76d4SJuha Yrjola 		/* REVISIT: The MMC buffer increments only when MSB is written.
14010ccd76d4SJuha Yrjola 		 * Return error for blksz which is non multiple of four.
14020ccd76d4SJuha Yrjola 		 */
14030ccd76d4SJuha Yrjola 		return -EINVAL;
14040ccd76d4SJuha Yrjola 
1405c5c98927SRussell King 	BUG_ON(host->dma_ch != -1 || host->dma2 != -1);
1406a45c6cb8SMadhusudhan Chikkature 
1407c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
1408c5c98927SRussell King 	if (!chan) {
140970a3341aSDenis Karpov 		ret = omap_request_dma(omap_hsmmc_get_dma_sync_dev(host, data),
141070a3341aSDenis Karpov 				       "MMC/SD", omap_hsmmc_dma_cb, host, &dma_ch);
1411a45c6cb8SMadhusudhan Chikkature 		if (ret != 0) {
14120ccd76d4SJuha Yrjola 			dev_err(mmc_dev(host->mmc),
1413a45c6cb8SMadhusudhan Chikkature 				"%s: omap_request_dma() failed with %d\n",
1414a45c6cb8SMadhusudhan Chikkature 				mmc_hostname(host->mmc), ret);
1415a45c6cb8SMadhusudhan Chikkature 			return ret;
1416a45c6cb8SMadhusudhan Chikkature 		}
1417c5c98927SRussell King 		ret = omap_hsmmc_pre_dma_transfer(host, data, NULL,
1418c5c98927SRussell King 						  mmc_dev(host->mmc));
14199782aff8SPer Forlin 		if (ret)
14209782aff8SPer Forlin 			return ret;
1421a45c6cb8SMadhusudhan Chikkature 
1422a45c6cb8SMadhusudhan Chikkature 		host->dma_ch = dma_ch;
14230ccd76d4SJuha Yrjola 		host->dma_sg_idx = 0;
1424a45c6cb8SMadhusudhan Chikkature 
142570a3341aSDenis Karpov 		omap_hsmmc_config_dma_params(host, data, data->sg);
1426c5c98927SRussell King 	} else {
1427c5c98927SRussell King 		struct dma_slave_config cfg;
1428c5c98927SRussell King 		struct dma_async_tx_descriptor *tx;
1429c5c98927SRussell King 
1430c5c98927SRussell King 		cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
1431c5c98927SRussell King 		cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
1432c5c98927SRussell King 		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1433c5c98927SRussell King 		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1434c5c98927SRussell King 		cfg.src_maxburst = data->blksz / 4;
1435c5c98927SRussell King 		cfg.dst_maxburst = data->blksz / 4;
1436c5c98927SRussell King 
1437c5c98927SRussell King 		ret = dmaengine_slave_config(chan, &cfg);
1438c5c98927SRussell King 		if (ret)
1439c5c98927SRussell King 			return ret;
1440c5c98927SRussell King 
1441c5c98927SRussell King 		ret = omap_hsmmc_pre_dma_transfer(host, data, NULL,
1442c5c98927SRussell King 						  chan->device->dev);
1443c5c98927SRussell King 		if (ret)
1444c5c98927SRussell King 			return ret;
1445c5c98927SRussell King 
1446c5c98927SRussell King 		tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1447c5c98927SRussell King 			data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1448c5c98927SRussell King 			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1449c5c98927SRussell King 		if (!tx) {
1450c5c98927SRussell King 			dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1451c5c98927SRussell King 			/* FIXME: cleanup */
1452c5c98927SRussell King 			return -1;
1453c5c98927SRussell King 		}
1454c5c98927SRussell King 
1455c5c98927SRussell King 		tx->callback = omap_hsmmc_dma_callback;
1456c5c98927SRussell King 		tx->callback_param = host;
1457c5c98927SRussell King 
1458c5c98927SRussell King 		/* Does not fail */
1459c5c98927SRussell King 		dmaengine_submit(tx);
1460c5c98927SRussell King 
1461c5c98927SRussell King 		host->dma2 = 1;
1462c5c98927SRussell King 
1463c5c98927SRussell King 		dma_async_issue_pending(chan);
1464c5c98927SRussell King 	}
1465a45c6cb8SMadhusudhan Chikkature 
1466a45c6cb8SMadhusudhan Chikkature 	return 0;
1467a45c6cb8SMadhusudhan Chikkature }
1468a45c6cb8SMadhusudhan Chikkature 
146970a3341aSDenis Karpov static void set_data_timeout(struct omap_hsmmc_host *host,
1470e2bf08d6SAdrian Hunter 			     unsigned int timeout_ns,
1471e2bf08d6SAdrian Hunter 			     unsigned int timeout_clks)
1472a45c6cb8SMadhusudhan Chikkature {
1473a45c6cb8SMadhusudhan Chikkature 	unsigned int timeout, cycle_ns;
1474a45c6cb8SMadhusudhan Chikkature 	uint32_t reg, clkd, dto = 0;
1475a45c6cb8SMadhusudhan Chikkature 
1476a45c6cb8SMadhusudhan Chikkature 	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1477a45c6cb8SMadhusudhan Chikkature 	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1478a45c6cb8SMadhusudhan Chikkature 	if (clkd == 0)
1479a45c6cb8SMadhusudhan Chikkature 		clkd = 1;
1480a45c6cb8SMadhusudhan Chikkature 
1481a45c6cb8SMadhusudhan Chikkature 	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1482e2bf08d6SAdrian Hunter 	timeout = timeout_ns / cycle_ns;
1483e2bf08d6SAdrian Hunter 	timeout += timeout_clks;
1484a45c6cb8SMadhusudhan Chikkature 	if (timeout) {
1485a45c6cb8SMadhusudhan Chikkature 		while ((timeout & 0x80000000) == 0) {
1486a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1487a45c6cb8SMadhusudhan Chikkature 			timeout <<= 1;
1488a45c6cb8SMadhusudhan Chikkature 		}
1489a45c6cb8SMadhusudhan Chikkature 		dto = 31 - dto;
1490a45c6cb8SMadhusudhan Chikkature 		timeout <<= 1;
1491a45c6cb8SMadhusudhan Chikkature 		if (timeout && dto)
1492a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1493a45c6cb8SMadhusudhan Chikkature 		if (dto >= 13)
1494a45c6cb8SMadhusudhan Chikkature 			dto -= 13;
1495a45c6cb8SMadhusudhan Chikkature 		else
1496a45c6cb8SMadhusudhan Chikkature 			dto = 0;
1497a45c6cb8SMadhusudhan Chikkature 		if (dto > 14)
1498a45c6cb8SMadhusudhan Chikkature 			dto = 14;
1499a45c6cb8SMadhusudhan Chikkature 	}
1500a45c6cb8SMadhusudhan Chikkature 
1501a45c6cb8SMadhusudhan Chikkature 	reg &= ~DTO_MASK;
1502a45c6cb8SMadhusudhan Chikkature 	reg |= dto << DTO_SHIFT;
1503a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1504a45c6cb8SMadhusudhan Chikkature }
1505a45c6cb8SMadhusudhan Chikkature 
1506a45c6cb8SMadhusudhan Chikkature /*
1507a45c6cb8SMadhusudhan Chikkature  * Configure block length for MMC/SD cards and initiate the transfer.
1508a45c6cb8SMadhusudhan Chikkature  */
1509a45c6cb8SMadhusudhan Chikkature static int
151070a3341aSDenis Karpov omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1511a45c6cb8SMadhusudhan Chikkature {
1512a45c6cb8SMadhusudhan Chikkature 	int ret;
1513a45c6cb8SMadhusudhan Chikkature 	host->data = req->data;
1514a45c6cb8SMadhusudhan Chikkature 
1515a45c6cb8SMadhusudhan Chikkature 	if (req->data == NULL) {
1516a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1517e2bf08d6SAdrian Hunter 		/*
1518e2bf08d6SAdrian Hunter 		 * Set an arbitrary 100ms data timeout for commands with
1519e2bf08d6SAdrian Hunter 		 * busy signal.
1520e2bf08d6SAdrian Hunter 		 */
1521e2bf08d6SAdrian Hunter 		if (req->cmd->flags & MMC_RSP_BUSY)
1522e2bf08d6SAdrian Hunter 			set_data_timeout(host, 100000000U, 0);
1523a45c6cb8SMadhusudhan Chikkature 		return 0;
1524a45c6cb8SMadhusudhan Chikkature 	}
1525a45c6cb8SMadhusudhan Chikkature 
1526a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1527a45c6cb8SMadhusudhan Chikkature 					| (req->data->blocks << 16));
1528e2bf08d6SAdrian Hunter 	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1529a45c6cb8SMadhusudhan Chikkature 
1530a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma) {
153170a3341aSDenis Karpov 		ret = omap_hsmmc_start_dma_transfer(host, req);
1532a45c6cb8SMadhusudhan Chikkature 		if (ret != 0) {
1533a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
1534a45c6cb8SMadhusudhan Chikkature 			return ret;
1535a45c6cb8SMadhusudhan Chikkature 		}
1536a45c6cb8SMadhusudhan Chikkature 	}
1537a45c6cb8SMadhusudhan Chikkature 	return 0;
1538a45c6cb8SMadhusudhan Chikkature }
1539a45c6cb8SMadhusudhan Chikkature 
15409782aff8SPer Forlin static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
15419782aff8SPer Forlin 				int err)
15429782aff8SPer Forlin {
15439782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
15449782aff8SPer Forlin 	struct mmc_data *data = mrq->data;
15459782aff8SPer Forlin 
15469782aff8SPer Forlin 	if (host->use_dma) {
1547c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
1548c5c98927SRussell King 		struct device *dev = c ? c->device->dev : mmc_dev(mmc);
1549c5c98927SRussell King 
1550053bf34fSPer Forlin 		if (data->host_cookie)
1551c5c98927SRussell King 			dma_unmap_sg(dev,
1552c5c98927SRussell King 				     data->sg, data->sg_len,
15539782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
15549782aff8SPer Forlin 		data->host_cookie = 0;
15559782aff8SPer Forlin 	}
15569782aff8SPer Forlin }
15579782aff8SPer Forlin 
15589782aff8SPer Forlin static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
15599782aff8SPer Forlin 			       bool is_first_req)
15609782aff8SPer Forlin {
15619782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
15629782aff8SPer Forlin 
15639782aff8SPer Forlin 	if (mrq->data->host_cookie) {
15649782aff8SPer Forlin 		mrq->data->host_cookie = 0;
15659782aff8SPer Forlin 		return ;
15669782aff8SPer Forlin 	}
15679782aff8SPer Forlin 
1568c5c98927SRussell King 	if (host->use_dma) {
1569c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
1570c5c98927SRussell King 		struct device *dev = c ? c->device->dev : mmc_dev(mmc);
1571c5c98927SRussell King 
15729782aff8SPer Forlin 		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1573c5c98927SRussell King 						&host->next_data, dev))
15749782aff8SPer Forlin 			mrq->data->host_cookie = 0;
15759782aff8SPer Forlin 	}
1576c5c98927SRussell King }
15779782aff8SPer Forlin 
1578a45c6cb8SMadhusudhan Chikkature /*
1579a45c6cb8SMadhusudhan Chikkature  * Request function. for read/write operation
1580a45c6cb8SMadhusudhan Chikkature  */
158170a3341aSDenis Karpov static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1582a45c6cb8SMadhusudhan Chikkature {
158370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1584a3f406f8SJarkko Lavinen 	int err;
1585a45c6cb8SMadhusudhan Chikkature 
1586b417577dSAdrian Hunter 	BUG_ON(host->req_in_progress);
1587c5c98927SRussell King 	BUG_ON(host->dma_ch != -1 || host->dma2 != -1);
1588b62f6228SAdrian Hunter 	if (host->protect_card) {
1589b62f6228SAdrian Hunter 		if (host->reqs_blocked < 3) {
1590b62f6228SAdrian Hunter 			/*
1591b62f6228SAdrian Hunter 			 * Ensure the controller is left in a consistent
1592b62f6228SAdrian Hunter 			 * state by resetting the command and data state
1593b62f6228SAdrian Hunter 			 * machines.
1594b62f6228SAdrian Hunter 			 */
1595b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRD);
1596b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRC);
1597b62f6228SAdrian Hunter 			host->reqs_blocked += 1;
1598b62f6228SAdrian Hunter 		}
1599b62f6228SAdrian Hunter 		req->cmd->error = -EBADF;
1600b62f6228SAdrian Hunter 		if (req->data)
1601b62f6228SAdrian Hunter 			req->data->error = -EBADF;
1602b417577dSAdrian Hunter 		req->cmd->retries = 0;
1603b62f6228SAdrian Hunter 		mmc_request_done(mmc, req);
1604b62f6228SAdrian Hunter 		return;
1605b62f6228SAdrian Hunter 	} else if (host->reqs_blocked)
1606b62f6228SAdrian Hunter 		host->reqs_blocked = 0;
1607a45c6cb8SMadhusudhan Chikkature 	WARN_ON(host->mrq != NULL);
1608a45c6cb8SMadhusudhan Chikkature 	host->mrq = req;
160970a3341aSDenis Karpov 	err = omap_hsmmc_prepare_data(host, req);
1610a3f406f8SJarkko Lavinen 	if (err) {
1611a3f406f8SJarkko Lavinen 		req->cmd->error = err;
1612a3f406f8SJarkko Lavinen 		if (req->data)
1613a3f406f8SJarkko Lavinen 			req->data->error = err;
1614a3f406f8SJarkko Lavinen 		host->mrq = NULL;
1615a3f406f8SJarkko Lavinen 		mmc_request_done(mmc, req);
1616a3f406f8SJarkko Lavinen 		return;
1617a3f406f8SJarkko Lavinen 	}
1618a3f406f8SJarkko Lavinen 
161970a3341aSDenis Karpov 	omap_hsmmc_start_command(host, req->cmd, req->data);
1620a45c6cb8SMadhusudhan Chikkature }
1621a45c6cb8SMadhusudhan Chikkature 
1622a45c6cb8SMadhusudhan Chikkature /* Routine to configure clock values. Exposed API to core */
162370a3341aSDenis Karpov static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1624a45c6cb8SMadhusudhan Chikkature {
162570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1626a3621465SAdrian Hunter 	int do_send_init_stream = 0;
1627a45c6cb8SMadhusudhan Chikkature 
1628fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
16295e2ea617SAdrian Hunter 
1630a3621465SAdrian Hunter 	if (ios->power_mode != host->power_mode) {
1631a45c6cb8SMadhusudhan Chikkature 		switch (ios->power_mode) {
1632a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_OFF:
1633a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1634a3621465SAdrian Hunter 						 0, 0);
1635623821f7SAdrian Hunter 			host->vdd = 0;
1636a45c6cb8SMadhusudhan Chikkature 			break;
1637a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_UP:
1638a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1639a3621465SAdrian Hunter 						 1, ios->vdd);
1640623821f7SAdrian Hunter 			host->vdd = ios->vdd;
1641a45c6cb8SMadhusudhan Chikkature 			break;
1642a3621465SAdrian Hunter 		case MMC_POWER_ON:
1643a3621465SAdrian Hunter 			do_send_init_stream = 1;
1644a3621465SAdrian Hunter 			break;
1645a3621465SAdrian Hunter 		}
1646a3621465SAdrian Hunter 		host->power_mode = ios->power_mode;
1647a45c6cb8SMadhusudhan Chikkature 	}
1648a45c6cb8SMadhusudhan Chikkature 
1649dd498effSDenis Karpov 	/* FIXME: set registers based only on changes to ios */
1650dd498effSDenis Karpov 
16513796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
1652a45c6cb8SMadhusudhan Chikkature 
16534621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1654eb250826SDavid Brownell 		/* Only MMC1 can interface at 3V without some flavor
1655eb250826SDavid Brownell 		 * of external transceiver; but they all handle 1.8V.
1656eb250826SDavid Brownell 		 */
1657a45c6cb8SMadhusudhan Chikkature 		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
16581f84b71bSRajendra Nayak 			(ios->vdd == DUAL_VOLT_OCR_BIT) &&
16591f84b71bSRajendra Nayak 			/*
16601f84b71bSRajendra Nayak 			 * With pbias cell programming missing, this
16611f84b71bSRajendra Nayak 			 * can't be allowed when booting with device
16621f84b71bSRajendra Nayak 			 * tree.
16631f84b71bSRajendra Nayak 			 */
16644d048f91SRajendra Nayak 			!host->dev->of_node) {
1665a45c6cb8SMadhusudhan Chikkature 				/*
1666a45c6cb8SMadhusudhan Chikkature 				 * The mmc_select_voltage fn of the core does
1667a45c6cb8SMadhusudhan Chikkature 				 * not seem to set the power_mode to
1668a45c6cb8SMadhusudhan Chikkature 				 * MMC_POWER_UP upon recalculating the voltage.
1669a45c6cb8SMadhusudhan Chikkature 				 * vdd 1.8v.
1670a45c6cb8SMadhusudhan Chikkature 				 */
167170a3341aSDenis Karpov 			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1672a45c6cb8SMadhusudhan Chikkature 				dev_dbg(mmc_dev(host->mmc),
1673a45c6cb8SMadhusudhan Chikkature 						"Switch operation failed\n");
1674a45c6cb8SMadhusudhan Chikkature 		}
1675a45c6cb8SMadhusudhan Chikkature 	}
1676a45c6cb8SMadhusudhan Chikkature 
16775934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
1678a45c6cb8SMadhusudhan Chikkature 
1679a3621465SAdrian Hunter 	if (do_send_init_stream)
1680a45c6cb8SMadhusudhan Chikkature 		send_init_stream(host);
1681a45c6cb8SMadhusudhan Chikkature 
16823796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
16835e2ea617SAdrian Hunter 
1684fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1685a45c6cb8SMadhusudhan Chikkature }
1686a45c6cb8SMadhusudhan Chikkature 
1687a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1688a45c6cb8SMadhusudhan Chikkature {
168970a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1690a45c6cb8SMadhusudhan Chikkature 
1691191d1f1dSDenis Karpov 	if (!mmc_slot(host).card_detect)
1692a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1693db0fefc5SAdrian Hunter 	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1694a45c6cb8SMadhusudhan Chikkature }
1695a45c6cb8SMadhusudhan Chikkature 
1696a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_ro(struct mmc_host *mmc)
1697a45c6cb8SMadhusudhan Chikkature {
169870a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1699a45c6cb8SMadhusudhan Chikkature 
1700191d1f1dSDenis Karpov 	if (!mmc_slot(host).get_ro)
1701a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1702191d1f1dSDenis Karpov 	return mmc_slot(host).get_ro(host->dev, 0);
1703a45c6cb8SMadhusudhan Chikkature }
1704a45c6cb8SMadhusudhan Chikkature 
17054816858cSGrazvydas Ignotas static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
17064816858cSGrazvydas Ignotas {
17074816858cSGrazvydas Ignotas 	struct omap_hsmmc_host *host = mmc_priv(mmc);
17084816858cSGrazvydas Ignotas 
17094816858cSGrazvydas Ignotas 	if (mmc_slot(host).init_card)
17104816858cSGrazvydas Ignotas 		mmc_slot(host).init_card(card);
17114816858cSGrazvydas Ignotas }
17124816858cSGrazvydas Ignotas 
171370a3341aSDenis Karpov static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
17141b331e69SKim Kyuwon {
17151b331e69SKim Kyuwon 	u32 hctl, capa, value;
17161b331e69SKim Kyuwon 
17171b331e69SKim Kyuwon 	/* Only MMC1 supports 3.0V */
17184621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
17191b331e69SKim Kyuwon 		hctl = SDVS30;
17201b331e69SKim Kyuwon 		capa = VS30 | VS18;
17211b331e69SKim Kyuwon 	} else {
17221b331e69SKim Kyuwon 		hctl = SDVS18;
17231b331e69SKim Kyuwon 		capa = VS18;
17241b331e69SKim Kyuwon 	}
17251b331e69SKim Kyuwon 
17261b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
17271b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
17281b331e69SKim Kyuwon 
17291b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, CAPA);
17301b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
17311b331e69SKim Kyuwon 
17321b331e69SKim Kyuwon 	/* Set the controller to AUTO IDLE mode */
17331b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, SYSCONFIG);
17341b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, value | AUTOIDLE);
17351b331e69SKim Kyuwon 
17361b331e69SKim Kyuwon 	/* Set SD bus power bit */
1737e13bb300SAdrian Hunter 	set_sd_bus_power(host);
17381b331e69SKim Kyuwon }
17391b331e69SKim Kyuwon 
174070a3341aSDenis Karpov static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1741dd498effSDenis Karpov {
174270a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1743dd498effSDenis Karpov 
1744fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1745fa4aa2d4SBalaji T K 
1746dd498effSDenis Karpov 	return 0;
1747dd498effSDenis Karpov }
1748dd498effSDenis Karpov 
1749907d2e7cSAdrian Hunter static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1750dd498effSDenis Karpov {
175170a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1752dd498effSDenis Karpov 
1753fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1754fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1755fa4aa2d4SBalaji T K 
1756dd498effSDenis Karpov 	return 0;
1757dd498effSDenis Karpov }
1758dd498effSDenis Karpov 
175970a3341aSDenis Karpov static const struct mmc_host_ops omap_hsmmc_ops = {
176070a3341aSDenis Karpov 	.enable = omap_hsmmc_enable_fclk,
176170a3341aSDenis Karpov 	.disable = omap_hsmmc_disable_fclk,
17629782aff8SPer Forlin 	.post_req = omap_hsmmc_post_req,
17639782aff8SPer Forlin 	.pre_req = omap_hsmmc_pre_req,
176470a3341aSDenis Karpov 	.request = omap_hsmmc_request,
176570a3341aSDenis Karpov 	.set_ios = omap_hsmmc_set_ios,
1766dd498effSDenis Karpov 	.get_cd = omap_hsmmc_get_cd,
1767dd498effSDenis Karpov 	.get_ro = omap_hsmmc_get_ro,
17684816858cSGrazvydas Ignotas 	.init_card = omap_hsmmc_init_card,
1769dd498effSDenis Karpov 	/* NYET -- enable_sdio_irq */
1770dd498effSDenis Karpov };
1771dd498effSDenis Karpov 
1772d900f712SDenis Karpov #ifdef CONFIG_DEBUG_FS
1773d900f712SDenis Karpov 
177470a3341aSDenis Karpov static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1775d900f712SDenis Karpov {
1776d900f712SDenis Karpov 	struct mmc_host *mmc = s->private;
177770a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
177811dd62a7SDenis Karpov 	int context_loss = 0;
177911dd62a7SDenis Karpov 
178070a3341aSDenis Karpov 	if (host->pdata->get_context_loss_count)
178170a3341aSDenis Karpov 		context_loss = host->pdata->get_context_loss_count(host->dev);
1782d900f712SDenis Karpov 
1783907d2e7cSAdrian Hunter 	seq_printf(s, "mmc%d:\n ctx_loss:\t%d:%d\n\nregs:\n",
1784907d2e7cSAdrian Hunter 			mmc->index, host->context_loss, context_loss);
17855e2ea617SAdrian Hunter 
17867a8c2cefSBalaji T K 	if (host->suspended) {
1787dd498effSDenis Karpov 		seq_printf(s, "host suspended, can't read registers\n");
1788dd498effSDenis Karpov 		return 0;
1789dd498effSDenis Karpov 	}
1790dd498effSDenis Karpov 
1791fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1792d900f712SDenis Karpov 
1793d900f712SDenis Karpov 	seq_printf(s, "SYSCONFIG:\t0x%08x\n",
1794d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCONFIG));
1795d900f712SDenis Karpov 	seq_printf(s, "CON:\t\t0x%08x\n",
1796d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CON));
1797d900f712SDenis Karpov 	seq_printf(s, "HCTL:\t\t0x%08x\n",
1798d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL));
1799d900f712SDenis Karpov 	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1800d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCTL));
1801d900f712SDenis Karpov 	seq_printf(s, "IE:\t\t0x%08x\n",
1802d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, IE));
1803d900f712SDenis Karpov 	seq_printf(s, "ISE:\t\t0x%08x\n",
1804d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, ISE));
1805d900f712SDenis Karpov 	seq_printf(s, "CAPA:\t\t0x%08x\n",
1806d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA));
18075e2ea617SAdrian Hunter 
1808fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1809fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1810dd498effSDenis Karpov 
1811d900f712SDenis Karpov 	return 0;
1812d900f712SDenis Karpov }
1813d900f712SDenis Karpov 
181470a3341aSDenis Karpov static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1815d900f712SDenis Karpov {
181670a3341aSDenis Karpov 	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1817d900f712SDenis Karpov }
1818d900f712SDenis Karpov 
1819d900f712SDenis Karpov static const struct file_operations mmc_regs_fops = {
182070a3341aSDenis Karpov 	.open           = omap_hsmmc_regs_open,
1821d900f712SDenis Karpov 	.read           = seq_read,
1822d900f712SDenis Karpov 	.llseek         = seq_lseek,
1823d900f712SDenis Karpov 	.release        = single_release,
1824d900f712SDenis Karpov };
1825d900f712SDenis Karpov 
182670a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1827d900f712SDenis Karpov {
1828d900f712SDenis Karpov 	if (mmc->debugfs_root)
1829d900f712SDenis Karpov 		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1830d900f712SDenis Karpov 			mmc, &mmc_regs_fops);
1831d900f712SDenis Karpov }
1832d900f712SDenis Karpov 
1833d900f712SDenis Karpov #else
1834d900f712SDenis Karpov 
183570a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1836d900f712SDenis Karpov {
1837d900f712SDenis Karpov }
1838d900f712SDenis Karpov 
1839d900f712SDenis Karpov #endif
1840d900f712SDenis Karpov 
184146856a68SRajendra Nayak #ifdef CONFIG_OF
184246856a68SRajendra Nayak static u16 omap4_reg_offset = 0x100;
184346856a68SRajendra Nayak 
184446856a68SRajendra Nayak static const struct of_device_id omap_mmc_of_match[] = {
184546856a68SRajendra Nayak 	{
184646856a68SRajendra Nayak 		.compatible = "ti,omap2-hsmmc",
184746856a68SRajendra Nayak 	},
184846856a68SRajendra Nayak 	{
184946856a68SRajendra Nayak 		.compatible = "ti,omap3-hsmmc",
185046856a68SRajendra Nayak 	},
185146856a68SRajendra Nayak 	{
185246856a68SRajendra Nayak 		.compatible = "ti,omap4-hsmmc",
185346856a68SRajendra Nayak 		.data = &omap4_reg_offset,
185446856a68SRajendra Nayak 	},
185546856a68SRajendra Nayak 	{},
1856b6d085f6SChris Ball };
185746856a68SRajendra Nayak MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
185846856a68SRajendra Nayak 
185946856a68SRajendra Nayak static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
186046856a68SRajendra Nayak {
186146856a68SRajendra Nayak 	struct omap_mmc_platform_data *pdata;
186246856a68SRajendra Nayak 	struct device_node *np = dev->of_node;
186346856a68SRajendra Nayak 	u32 bus_width;
186446856a68SRajendra Nayak 
186546856a68SRajendra Nayak 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
186646856a68SRajendra Nayak 	if (!pdata)
186746856a68SRajendra Nayak 		return NULL; /* out of memory */
186846856a68SRajendra Nayak 
186946856a68SRajendra Nayak 	if (of_find_property(np, "ti,dual-volt", NULL))
187046856a68SRajendra Nayak 		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
187146856a68SRajendra Nayak 
187246856a68SRajendra Nayak 	/* This driver only supports 1 slot */
187346856a68SRajendra Nayak 	pdata->nr_slots = 1;
187446856a68SRajendra Nayak 	pdata->slots[0].switch_pin = of_get_named_gpio(np, "cd-gpios", 0);
187546856a68SRajendra Nayak 	pdata->slots[0].gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
187646856a68SRajendra Nayak 
187746856a68SRajendra Nayak 	if (of_find_property(np, "ti,non-removable", NULL)) {
187846856a68SRajendra Nayak 		pdata->slots[0].nonremovable = true;
187946856a68SRajendra Nayak 		pdata->slots[0].no_regulator_off_init = true;
188046856a68SRajendra Nayak 	}
18817f217794SArnd Bergmann 	of_property_read_u32(np, "bus-width", &bus_width);
188246856a68SRajendra Nayak 	if (bus_width == 4)
188346856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
188446856a68SRajendra Nayak 	else if (bus_width == 8)
188546856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;
188646856a68SRajendra Nayak 
188746856a68SRajendra Nayak 	if (of_find_property(np, "ti,needs-special-reset", NULL))
188846856a68SRajendra Nayak 		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
188946856a68SRajendra Nayak 
189046856a68SRajendra Nayak 	return pdata;
189146856a68SRajendra Nayak }
189246856a68SRajendra Nayak #else
189346856a68SRajendra Nayak static inline struct omap_mmc_platform_data
189446856a68SRajendra Nayak 			*of_get_hsmmc_pdata(struct device *dev)
189546856a68SRajendra Nayak {
189646856a68SRajendra Nayak 	return NULL;
189746856a68SRajendra Nayak }
189846856a68SRajendra Nayak #endif
189946856a68SRajendra Nayak 
1900efa25fd3SFelipe Balbi static int __devinit omap_hsmmc_probe(struct platform_device *pdev)
1901a45c6cb8SMadhusudhan Chikkature {
1902a45c6cb8SMadhusudhan Chikkature 	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1903a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc;
190470a3341aSDenis Karpov 	struct omap_hsmmc_host *host = NULL;
1905a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
1906db0fefc5SAdrian Hunter 	int ret, irq;
190746856a68SRajendra Nayak 	const struct of_device_id *match;
190846856a68SRajendra Nayak 
190946856a68SRajendra Nayak 	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
191046856a68SRajendra Nayak 	if (match) {
191146856a68SRajendra Nayak 		pdata = of_get_hsmmc_pdata(&pdev->dev);
191246856a68SRajendra Nayak 		if (match->data) {
191346856a68SRajendra Nayak 			u16 *offsetp = match->data;
191446856a68SRajendra Nayak 			pdata->reg_offset = *offsetp;
191546856a68SRajendra Nayak 		}
191646856a68SRajendra Nayak 	}
1917a45c6cb8SMadhusudhan Chikkature 
1918a45c6cb8SMadhusudhan Chikkature 	if (pdata == NULL) {
1919a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "Platform Data is missing\n");
1920a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1921a45c6cb8SMadhusudhan Chikkature 	}
1922a45c6cb8SMadhusudhan Chikkature 
1923a45c6cb8SMadhusudhan Chikkature 	if (pdata->nr_slots == 0) {
1924a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "No Slots\n");
1925a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1926a45c6cb8SMadhusudhan Chikkature 	}
1927a45c6cb8SMadhusudhan Chikkature 
1928a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1929a45c6cb8SMadhusudhan Chikkature 	irq = platform_get_irq(pdev, 0);
1930a45c6cb8SMadhusudhan Chikkature 	if (res == NULL || irq < 0)
1931a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1932a45c6cb8SMadhusudhan Chikkature 
1933984b203aSChris Ball 	res = request_mem_region(res->start, resource_size(res), pdev->name);
1934a45c6cb8SMadhusudhan Chikkature 	if (res == NULL)
1935a45c6cb8SMadhusudhan Chikkature 		return -EBUSY;
1936a45c6cb8SMadhusudhan Chikkature 
1937db0fefc5SAdrian Hunter 	ret = omap_hsmmc_gpio_init(pdata);
1938db0fefc5SAdrian Hunter 	if (ret)
1939db0fefc5SAdrian Hunter 		goto err;
1940db0fefc5SAdrian Hunter 
194170a3341aSDenis Karpov 	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1942a45c6cb8SMadhusudhan Chikkature 	if (!mmc) {
1943a45c6cb8SMadhusudhan Chikkature 		ret = -ENOMEM;
1944db0fefc5SAdrian Hunter 		goto err_alloc;
1945a45c6cb8SMadhusudhan Chikkature 	}
1946a45c6cb8SMadhusudhan Chikkature 
1947a45c6cb8SMadhusudhan Chikkature 	host		= mmc_priv(mmc);
1948a45c6cb8SMadhusudhan Chikkature 	host->mmc	= mmc;
1949a45c6cb8SMadhusudhan Chikkature 	host->pdata	= pdata;
1950a45c6cb8SMadhusudhan Chikkature 	host->dev	= &pdev->dev;
1951a45c6cb8SMadhusudhan Chikkature 	host->use_dma	= 1;
1952a45c6cb8SMadhusudhan Chikkature 	host->dev->dma_mask = &pdata->dma_mask;
1953a45c6cb8SMadhusudhan Chikkature 	host->dma_ch	= -1;
1954c5c98927SRussell King 	host->dma2	= -1;
1955a45c6cb8SMadhusudhan Chikkature 	host->irq	= irq;
1956a45c6cb8SMadhusudhan Chikkature 	host->slot_id	= 0;
1957fc307df8SBalaji T K 	host->mapbase	= res->start + pdata->reg_offset;
1958a45c6cb8SMadhusudhan Chikkature 	host->base	= ioremap(host->mapbase, SZ_4K);
19596da20c89SAdrian Hunter 	host->power_mode = MMC_POWER_OFF;
19609782aff8SPer Forlin 	host->next_data.cookie = 1;
1961a45c6cb8SMadhusudhan Chikkature 
1962a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, host);
1963a45c6cb8SMadhusudhan Chikkature 
196470a3341aSDenis Karpov 	mmc->ops	= &omap_hsmmc_ops;
1965dd498effSDenis Karpov 
1966e0eb2424SAdrian Hunter 	/*
1967e0eb2424SAdrian Hunter 	 * If regulator_disable can only put vcc_aux to sleep then there is
1968e0eb2424SAdrian Hunter 	 * no off state.
1969e0eb2424SAdrian Hunter 	 */
1970e0eb2424SAdrian Hunter 	if (mmc_slot(host).vcc_aux_disable_is_sleep)
1971e0eb2424SAdrian Hunter 		mmc_slot(host).no_off = 1;
1972e0eb2424SAdrian Hunter 
19736b206efeSAndy Shevchenko 	mmc->f_min = OMAP_MMC_MIN_CLOCK;
1974d418ed87SDaniel Mack 
1975d418ed87SDaniel Mack 	if (pdata->max_freq > 0)
1976d418ed87SDaniel Mack 		mmc->f_max = pdata->max_freq;
1977d418ed87SDaniel Mack 	else
19786b206efeSAndy Shevchenko 		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1979a45c6cb8SMadhusudhan Chikkature 
19804dffd7a2SAdrian Hunter 	spin_lock_init(&host->irq_lock);
1981a45c6cb8SMadhusudhan Chikkature 
19826f7607ccSRussell King 	host->fclk = clk_get(&pdev->dev, "fck");
1983a45c6cb8SMadhusudhan Chikkature 	if (IS_ERR(host->fclk)) {
1984a45c6cb8SMadhusudhan Chikkature 		ret = PTR_ERR(host->fclk);
1985a45c6cb8SMadhusudhan Chikkature 		host->fclk = NULL;
1986a45c6cb8SMadhusudhan Chikkature 		goto err1;
1987a45c6cb8SMadhusudhan Chikkature 	}
1988a45c6cb8SMadhusudhan Chikkature 
19899b68256cSPaul Walmsley 	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
19909b68256cSPaul Walmsley 		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
19919b68256cSPaul Walmsley 		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
19929b68256cSPaul Walmsley 	}
1993dd498effSDenis Karpov 
1994fa4aa2d4SBalaji T K 	pm_runtime_enable(host->dev);
1995fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1996fa4aa2d4SBalaji T K 	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
1997fa4aa2d4SBalaji T K 	pm_runtime_use_autosuspend(host->dev);
1998a45c6cb8SMadhusudhan Chikkature 
199992a3aebfSBalaji T K 	omap_hsmmc_context_save(host);
200092a3aebfSBalaji T K 
2001a45c6cb8SMadhusudhan Chikkature 	host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
2002a45c6cb8SMadhusudhan Chikkature 	/*
2003a45c6cb8SMadhusudhan Chikkature 	 * MMC can still work without debounce clock.
2004a45c6cb8SMadhusudhan Chikkature 	 */
2005cd03d9a8SRajendra Nayak 	if (IS_ERR(host->dbclk)) {
2006cd03d9a8SRajendra Nayak 		dev_warn(mmc_dev(host->mmc), "Failed to get debounce clk\n");
2007cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
2008cd03d9a8SRajendra Nayak 	} else if (clk_enable(host->dbclk) != 0) {
2009cd03d9a8SRajendra Nayak 		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
2010cd03d9a8SRajendra Nayak 		clk_put(host->dbclk);
2011cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
20122bec0893SAdrian Hunter 	}
2013a45c6cb8SMadhusudhan Chikkature 
20140ccd76d4SJuha Yrjola 	/* Since we do only SG emulation, we can have as many segs
20150ccd76d4SJuha Yrjola 	 * as we want. */
2016a36274e0SMartin K. Petersen 	mmc->max_segs = 1024;
20170ccd76d4SJuha Yrjola 
2018a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
2019a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
2020a45c6cb8SMadhusudhan Chikkature 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2021a45c6cb8SMadhusudhan Chikkature 	mmc->max_seg_size = mmc->max_req_size;
2022a45c6cb8SMadhusudhan Chikkature 
202313189e78SJarkko Lavinen 	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
202493caf8e6SAdrian Hunter 		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2025a45c6cb8SMadhusudhan Chikkature 
20263a63833eSSukumar Ghorai 	mmc->caps |= mmc_slot(host).caps;
20273a63833eSSukumar Ghorai 	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2028a45c6cb8SMadhusudhan Chikkature 		mmc->caps |= MMC_CAP_4_BIT_DATA;
2029a45c6cb8SMadhusudhan Chikkature 
2030191d1f1dSDenis Karpov 	if (mmc_slot(host).nonremovable)
203123d99bb9SAdrian Hunter 		mmc->caps |= MMC_CAP_NONREMOVABLE;
203223d99bb9SAdrian Hunter 
20336fdc75deSEliad Peller 	mmc->pm_caps = mmc_slot(host).pm_caps;
20346fdc75deSEliad Peller 
203570a3341aSDenis Karpov 	omap_hsmmc_conf_bus_power(host);
2036a45c6cb8SMadhusudhan Chikkature 
2037b7bf773bSBalaji T K 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
2038b7bf773bSBalaji T K 	if (!res) {
2039b7bf773bSBalaji T K 		dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
2040f3e2f1ddSGrazvydas Ignotas 		goto err_irq;
2041a45c6cb8SMadhusudhan Chikkature 	}
2042b7bf773bSBalaji T K 	host->dma_line_tx = res->start;
2043b7bf773bSBalaji T K 
2044b7bf773bSBalaji T K 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
2045b7bf773bSBalaji T K 	if (!res) {
2046b7bf773bSBalaji T K 		dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
2047b7bf773bSBalaji T K 		goto err_irq;
2048b7bf773bSBalaji T K 	}
2049b7bf773bSBalaji T K 	host->dma_line_rx = res->start;
2050a45c6cb8SMadhusudhan Chikkature 
2051c5c98927SRussell King 	{
2052c5c98927SRussell King 		dma_cap_mask_t mask;
2053c5c98927SRussell King 		unsigned sig;
2054c5c98927SRussell King 		extern bool omap_dma_filter_fn(struct dma_chan *chan, void *param);
2055c5c98927SRussell King 
2056c5c98927SRussell King 		dma_cap_zero(mask);
2057c5c98927SRussell King 		dma_cap_set(DMA_SLAVE, mask);
2058c5c98927SRussell King #if 1
2059c5c98927SRussell King 		sig = host->dma_line_rx;
2060c5c98927SRussell King 		host->rx_chan = dma_request_channel(mask, omap_dma_filter_fn, &sig);
2061c5c98927SRussell King 		if (!host->rx_chan) {
2062c5c98927SRussell King 			dev_warn(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", sig);
2063c5c98927SRussell King 		}
2064c5c98927SRussell King #endif
2065c5c98927SRussell King #if 1
2066c5c98927SRussell King 		sig = host->dma_line_tx;
2067c5c98927SRussell King 		host->tx_chan = dma_request_channel(mask, omap_dma_filter_fn, &sig);
2068c5c98927SRussell King 		if (!host->tx_chan) {
2069c5c98927SRussell King 			dev_warn(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", sig);
2070c5c98927SRussell King 		}
2071c5c98927SRussell King #endif
2072c5c98927SRussell King 	}
2073c5c98927SRussell King 
2074a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for MMC operations */
2075d9618e9fSYong Zhang 	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
2076a45c6cb8SMadhusudhan Chikkature 			mmc_hostname(mmc), host);
2077a45c6cb8SMadhusudhan Chikkature 	if (ret) {
2078a45c6cb8SMadhusudhan Chikkature 		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2079a45c6cb8SMadhusudhan Chikkature 		goto err_irq;
2080a45c6cb8SMadhusudhan Chikkature 	}
2081a45c6cb8SMadhusudhan Chikkature 
2082a45c6cb8SMadhusudhan Chikkature 	if (pdata->init != NULL) {
2083a45c6cb8SMadhusudhan Chikkature 		if (pdata->init(&pdev->dev) != 0) {
208470a3341aSDenis Karpov 			dev_dbg(mmc_dev(host->mmc),
208570a3341aSDenis Karpov 				"Unable to configure MMC IRQs\n");
2086a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd_init;
2087a45c6cb8SMadhusudhan Chikkature 		}
2088a45c6cb8SMadhusudhan Chikkature 	}
2089db0fefc5SAdrian Hunter 
2090b702b106SAdrian Hunter 	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2091db0fefc5SAdrian Hunter 		ret = omap_hsmmc_reg_get(host);
2092db0fefc5SAdrian Hunter 		if (ret)
2093db0fefc5SAdrian Hunter 			goto err_reg;
2094db0fefc5SAdrian Hunter 		host->use_reg = 1;
2095db0fefc5SAdrian Hunter 	}
2096db0fefc5SAdrian Hunter 
2097b583f26dSDavid Brownell 	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2098a45c6cb8SMadhusudhan Chikkature 
2099a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for card detect */
2100e1a55f5eSAdrian Hunter 	if ((mmc_slot(host).card_detect_irq)) {
21017efab4f3SNeilBrown 		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
21027efab4f3SNeilBrown 					   NULL,
21037efab4f3SNeilBrown 					   omap_hsmmc_detect,
2104db35f83eSMing Lei 					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2105a45c6cb8SMadhusudhan Chikkature 					   mmc_hostname(mmc), host);
2106a45c6cb8SMadhusudhan Chikkature 		if (ret) {
2107a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc),
2108a45c6cb8SMadhusudhan Chikkature 				"Unable to grab MMC CD IRQ\n");
2109a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd;
2110a45c6cb8SMadhusudhan Chikkature 		}
211172f2e2c7Skishore kadiyala 		pdata->suspend = omap_hsmmc_suspend_cdirq;
211272f2e2c7Skishore kadiyala 		pdata->resume = omap_hsmmc_resume_cdirq;
2113a45c6cb8SMadhusudhan Chikkature 	}
2114a45c6cb8SMadhusudhan Chikkature 
2115b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
2116a45c6cb8SMadhusudhan Chikkature 
2117b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2118b62f6228SAdrian Hunter 
2119a45c6cb8SMadhusudhan Chikkature 	mmc_add_host(mmc);
2120a45c6cb8SMadhusudhan Chikkature 
2121191d1f1dSDenis Karpov 	if (mmc_slot(host).name != NULL) {
2122a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2123a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2124a45c6cb8SMadhusudhan Chikkature 			goto err_slot_name;
2125a45c6cb8SMadhusudhan Chikkature 	}
2126191d1f1dSDenis Karpov 	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2127a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev,
2128a45c6cb8SMadhusudhan Chikkature 					&dev_attr_cover_switch);
2129a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2130db0fefc5SAdrian Hunter 			goto err_slot_name;
2131a45c6cb8SMadhusudhan Chikkature 	}
2132a45c6cb8SMadhusudhan Chikkature 
213370a3341aSDenis Karpov 	omap_hsmmc_debugfs(mmc);
2134fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2135fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2136d900f712SDenis Karpov 
2137a45c6cb8SMadhusudhan Chikkature 	return 0;
2138a45c6cb8SMadhusudhan Chikkature 
2139a45c6cb8SMadhusudhan Chikkature err_slot_name:
2140a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(mmc);
2141a45c6cb8SMadhusudhan Chikkature 	free_irq(mmc_slot(host).card_detect_irq, host);
2142db0fefc5SAdrian Hunter err_irq_cd:
2143db0fefc5SAdrian Hunter 	if (host->use_reg)
2144db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2145db0fefc5SAdrian Hunter err_reg:
2146db0fefc5SAdrian Hunter 	if (host->pdata->cleanup)
2147db0fefc5SAdrian Hunter 		host->pdata->cleanup(&pdev->dev);
2148a45c6cb8SMadhusudhan Chikkature err_irq_cd_init:
2149a45c6cb8SMadhusudhan Chikkature 	free_irq(host->irq, host);
2150a45c6cb8SMadhusudhan Chikkature err_irq:
2151c5c98927SRussell King 	if (host->tx_chan)
2152c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2153c5c98927SRussell King 	if (host->rx_chan)
2154c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2155d59d77edSBalaji T K 	pm_runtime_put_sync(host->dev);
215637f6190dSTony Lindgren 	pm_runtime_disable(host->dev);
2157a45c6cb8SMadhusudhan Chikkature 	clk_put(host->fclk);
2158cd03d9a8SRajendra Nayak 	if (host->dbclk) {
2159a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
2160a45c6cb8SMadhusudhan Chikkature 		clk_put(host->dbclk);
2161a45c6cb8SMadhusudhan Chikkature 	}
2162a45c6cb8SMadhusudhan Chikkature err1:
2163a45c6cb8SMadhusudhan Chikkature 	iounmap(host->base);
2164db0fefc5SAdrian Hunter 	platform_set_drvdata(pdev, NULL);
2165a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(mmc);
2166db0fefc5SAdrian Hunter err_alloc:
2167db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdata);
2168db0fefc5SAdrian Hunter err:
216948b332f9SRussell King 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
217048b332f9SRussell King 	if (res)
2171984b203aSChris Ball 		release_mem_region(res->start, resource_size(res));
2172a45c6cb8SMadhusudhan Chikkature 	return ret;
2173a45c6cb8SMadhusudhan Chikkature }
2174a45c6cb8SMadhusudhan Chikkature 
2175efa25fd3SFelipe Balbi static int __devexit omap_hsmmc_remove(struct platform_device *pdev)
2176a45c6cb8SMadhusudhan Chikkature {
217770a3341aSDenis Karpov 	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2178a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
2179a45c6cb8SMadhusudhan Chikkature 
2180fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2181a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(host->mmc);
2182db0fefc5SAdrian Hunter 	if (host->use_reg)
2183db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2184a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->cleanup)
2185a45c6cb8SMadhusudhan Chikkature 		host->pdata->cleanup(&pdev->dev);
2186a45c6cb8SMadhusudhan Chikkature 	free_irq(host->irq, host);
2187a45c6cb8SMadhusudhan Chikkature 	if (mmc_slot(host).card_detect_irq)
2188a45c6cb8SMadhusudhan Chikkature 		free_irq(mmc_slot(host).card_detect_irq, host);
2189a45c6cb8SMadhusudhan Chikkature 
2190c5c98927SRussell King 	if (host->tx_chan)
2191c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2192c5c98927SRussell King 	if (host->rx_chan)
2193c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2194c5c98927SRussell King 
2195fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2196fa4aa2d4SBalaji T K 	pm_runtime_disable(host->dev);
2197a45c6cb8SMadhusudhan Chikkature 	clk_put(host->fclk);
2198cd03d9a8SRajendra Nayak 	if (host->dbclk) {
2199a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
2200a45c6cb8SMadhusudhan Chikkature 		clk_put(host->dbclk);
2201a45c6cb8SMadhusudhan Chikkature 	}
2202a45c6cb8SMadhusudhan Chikkature 
2203a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(host->mmc);
2204a45c6cb8SMadhusudhan Chikkature 	iounmap(host->base);
2205db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdev->dev.platform_data);
2206a45c6cb8SMadhusudhan Chikkature 
2207a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2208a45c6cb8SMadhusudhan Chikkature 	if (res)
2209984b203aSChris Ball 		release_mem_region(res->start, resource_size(res));
2210a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, NULL);
2211a45c6cb8SMadhusudhan Chikkature 
2212a45c6cb8SMadhusudhan Chikkature 	return 0;
2213a45c6cb8SMadhusudhan Chikkature }
2214a45c6cb8SMadhusudhan Chikkature 
2215a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_PM
2216a791daa1SKevin Hilman static int omap_hsmmc_suspend(struct device *dev)
2217a45c6cb8SMadhusudhan Chikkature {
2218a45c6cb8SMadhusudhan Chikkature 	int ret = 0;
2219927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2220927ce944SFelipe Balbi 
2221927ce944SFelipe Balbi 	if (!host)
2222927ce944SFelipe Balbi 		return 0;
2223a45c6cb8SMadhusudhan Chikkature 
2224a45c6cb8SMadhusudhan Chikkature 	if (host && host->suspended)
2225a45c6cb8SMadhusudhan Chikkature 		return 0;
2226a45c6cb8SMadhusudhan Chikkature 
2227fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2228a45c6cb8SMadhusudhan Chikkature 	host->suspended = 1;
2229a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->suspend) {
2230927ce944SFelipe Balbi 		ret = host->pdata->suspend(dev, host->slot_id);
2231a6b2240dSAdrian Hunter 		if (ret) {
2232927ce944SFelipe Balbi 			dev_dbg(dev, "Unable to handle MMC board"
2233a45c6cb8SMadhusudhan Chikkature 					" level suspend\n");
2234a6b2240dSAdrian Hunter 			host->suspended = 0;
2235a6b2240dSAdrian Hunter 			return ret;
2236a45c6cb8SMadhusudhan Chikkature 		}
2237a6b2240dSAdrian Hunter 	}
22381a13f8faSMatt Fleming 	ret = mmc_suspend_host(host->mmc);
2239fa4aa2d4SBalaji T K 
224031f9d463SEliad Peller 	if (ret) {
2241a6b2240dSAdrian Hunter 		host->suspended = 0;
2242a6b2240dSAdrian Hunter 		if (host->pdata->resume) {
2243927ce944SFelipe Balbi 			ret = host->pdata->resume(dev, host->slot_id);
2244a6b2240dSAdrian Hunter 			if (ret)
2245927ce944SFelipe Balbi 				dev_dbg(dev, "Unmask interrupt failed\n");
2246a6b2240dSAdrian Hunter 		}
224731f9d463SEliad Peller 		goto err;
2248a6b2240dSAdrian Hunter 	}
224931f9d463SEliad Peller 
225031f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
225131f9d463SEliad Peller 		omap_hsmmc_disable_irq(host);
225231f9d463SEliad Peller 		OMAP_HSMMC_WRITE(host->base, HCTL,
225331f9d463SEliad Peller 				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
225431f9d463SEliad Peller 	}
2255927ce944SFelipe Balbi 
2256cd03d9a8SRajendra Nayak 	if (host->dbclk)
225731f9d463SEliad Peller 		clk_disable(host->dbclk);
225831f9d463SEliad Peller err:
2259fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2260a45c6cb8SMadhusudhan Chikkature 	return ret;
2261a45c6cb8SMadhusudhan Chikkature }
2262a45c6cb8SMadhusudhan Chikkature 
2263a45c6cb8SMadhusudhan Chikkature /* Routine to resume the MMC device */
2264a791daa1SKevin Hilman static int omap_hsmmc_resume(struct device *dev)
2265a45c6cb8SMadhusudhan Chikkature {
2266a45c6cb8SMadhusudhan Chikkature 	int ret = 0;
2267927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2268927ce944SFelipe Balbi 
2269927ce944SFelipe Balbi 	if (!host)
2270927ce944SFelipe Balbi 		return 0;
2271a45c6cb8SMadhusudhan Chikkature 
2272a45c6cb8SMadhusudhan Chikkature 	if (host && !host->suspended)
2273a45c6cb8SMadhusudhan Chikkature 		return 0;
2274a45c6cb8SMadhusudhan Chikkature 
2275fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
227611dd62a7SDenis Karpov 
2277cd03d9a8SRajendra Nayak 	if (host->dbclk)
22782bec0893SAdrian Hunter 		clk_enable(host->dbclk);
22792bec0893SAdrian Hunter 
228031f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
228170a3341aSDenis Karpov 		omap_hsmmc_conf_bus_power(host);
22821b331e69SKim Kyuwon 
2283a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->resume) {
2284927ce944SFelipe Balbi 		ret = host->pdata->resume(dev, host->slot_id);
2285a45c6cb8SMadhusudhan Chikkature 		if (ret)
2286927ce944SFelipe Balbi 			dev_dbg(dev, "Unmask interrupt failed\n");
2287a45c6cb8SMadhusudhan Chikkature 	}
2288a45c6cb8SMadhusudhan Chikkature 
2289b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2290b62f6228SAdrian Hunter 
2291a45c6cb8SMadhusudhan Chikkature 	/* Notify the core to resume the host */
2292a45c6cb8SMadhusudhan Chikkature 	ret = mmc_resume_host(host->mmc);
2293a45c6cb8SMadhusudhan Chikkature 	if (ret == 0)
2294a45c6cb8SMadhusudhan Chikkature 		host->suspended = 0;
2295fa4aa2d4SBalaji T K 
2296fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2297fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2298a45c6cb8SMadhusudhan Chikkature 
2299a45c6cb8SMadhusudhan Chikkature 	return ret;
2300a45c6cb8SMadhusudhan Chikkature 
2301a45c6cb8SMadhusudhan Chikkature }
2302a45c6cb8SMadhusudhan Chikkature 
2303a45c6cb8SMadhusudhan Chikkature #else
230470a3341aSDenis Karpov #define omap_hsmmc_suspend	NULL
230570a3341aSDenis Karpov #define omap_hsmmc_resume		NULL
2306a45c6cb8SMadhusudhan Chikkature #endif
2307a45c6cb8SMadhusudhan Chikkature 
2308fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_suspend(struct device *dev)
2309fa4aa2d4SBalaji T K {
2310fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2311fa4aa2d4SBalaji T K 
2312fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2313fa4aa2d4SBalaji T K 	omap_hsmmc_context_save(host);
2314927ce944SFelipe Balbi 	dev_dbg(dev, "disabled\n");
2315fa4aa2d4SBalaji T K 
2316fa4aa2d4SBalaji T K 	return 0;
2317fa4aa2d4SBalaji T K }
2318fa4aa2d4SBalaji T K 
2319fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_resume(struct device *dev)
2320fa4aa2d4SBalaji T K {
2321fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2322fa4aa2d4SBalaji T K 
2323fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2324fa4aa2d4SBalaji T K 	omap_hsmmc_context_restore(host);
2325927ce944SFelipe Balbi 	dev_dbg(dev, "enabled\n");
2326fa4aa2d4SBalaji T K 
2327fa4aa2d4SBalaji T K 	return 0;
2328fa4aa2d4SBalaji T K }
2329fa4aa2d4SBalaji T K 
2330a791daa1SKevin Hilman static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
233170a3341aSDenis Karpov 	.suspend	= omap_hsmmc_suspend,
233270a3341aSDenis Karpov 	.resume		= omap_hsmmc_resume,
2333fa4aa2d4SBalaji T K 	.runtime_suspend = omap_hsmmc_runtime_suspend,
2334fa4aa2d4SBalaji T K 	.runtime_resume = omap_hsmmc_runtime_resume,
2335a791daa1SKevin Hilman };
2336a791daa1SKevin Hilman 
2337a791daa1SKevin Hilman static struct platform_driver omap_hsmmc_driver = {
2338efa25fd3SFelipe Balbi 	.probe		= omap_hsmmc_probe,
2339efa25fd3SFelipe Balbi 	.remove		= __devexit_p(omap_hsmmc_remove),
2340a45c6cb8SMadhusudhan Chikkature 	.driver		= {
2341a45c6cb8SMadhusudhan Chikkature 		.name = DRIVER_NAME,
2342a45c6cb8SMadhusudhan Chikkature 		.owner = THIS_MODULE,
2343a791daa1SKevin Hilman 		.pm = &omap_hsmmc_dev_pm_ops,
234446856a68SRajendra Nayak 		.of_match_table = of_match_ptr(omap_mmc_of_match),
2345a45c6cb8SMadhusudhan Chikkature 	},
2346a45c6cb8SMadhusudhan Chikkature };
2347a45c6cb8SMadhusudhan Chikkature 
2348b796450bSFelipe Balbi module_platform_driver(omap_hsmmc_driver);
2349a45c6cb8SMadhusudhan Chikkature MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2350a45c6cb8SMadhusudhan Chikkature MODULE_LICENSE("GPL");
2351a45c6cb8SMadhusudhan Chikkature MODULE_ALIAS("platform:" DRIVER_NAME);
2352a45c6cb8SMadhusudhan Chikkature MODULE_AUTHOR("Texas Instruments Inc");
2353