xref: /openbmc/linux/drivers/mmc/host/omap_hsmmc.c (revision 77fae219)
1a45c6cb8SMadhusudhan Chikkature /*
2a45c6cb8SMadhusudhan Chikkature  * drivers/mmc/host/omap_hsmmc.c
3a45c6cb8SMadhusudhan Chikkature  *
4a45c6cb8SMadhusudhan Chikkature  * Driver for OMAP2430/3430 MMC controller.
5a45c6cb8SMadhusudhan Chikkature  *
6a45c6cb8SMadhusudhan Chikkature  * Copyright (C) 2007 Texas Instruments.
7a45c6cb8SMadhusudhan Chikkature  *
8a45c6cb8SMadhusudhan Chikkature  * Authors:
9a45c6cb8SMadhusudhan Chikkature  *	Syed Mohammed Khasim	<x0khasim@ti.com>
10a45c6cb8SMadhusudhan Chikkature  *	Madhusudhan		<madhu.cr@ti.com>
11a45c6cb8SMadhusudhan Chikkature  *	Mohit Jalori		<mjalori@ti.com>
12a45c6cb8SMadhusudhan Chikkature  *
13a45c6cb8SMadhusudhan Chikkature  * This file is licensed under the terms of the GNU General Public License
14a45c6cb8SMadhusudhan Chikkature  * version 2. This program is licensed "as is" without any warranty of any
15a45c6cb8SMadhusudhan Chikkature  * kind, whether express or implied.
16a45c6cb8SMadhusudhan Chikkature  */
17a45c6cb8SMadhusudhan Chikkature 
18a45c6cb8SMadhusudhan Chikkature #include <linux/module.h>
19a45c6cb8SMadhusudhan Chikkature #include <linux/init.h>
20ac330f44SAndy Shevchenko #include <linux/kernel.h>
21d900f712SDenis Karpov #include <linux/debugfs.h>
22c5c98927SRussell King #include <linux/dmaengine.h>
23d900f712SDenis Karpov #include <linux/seq_file.h>
24031cd037SFelipe Balbi #include <linux/sizes.h>
25a45c6cb8SMadhusudhan Chikkature #include <linux/interrupt.h>
26a45c6cb8SMadhusudhan Chikkature #include <linux/delay.h>
27a45c6cb8SMadhusudhan Chikkature #include <linux/dma-mapping.h>
28a45c6cb8SMadhusudhan Chikkature #include <linux/platform_device.h>
29a45c6cb8SMadhusudhan Chikkature #include <linux/timer.h>
30a45c6cb8SMadhusudhan Chikkature #include <linux/clk.h>
3146856a68SRajendra Nayak #include <linux/of.h>
3246856a68SRajendra Nayak #include <linux/of_gpio.h>
3346856a68SRajendra Nayak #include <linux/of_device.h>
343451c067SRussell King #include <linux/omap-dma.h>
35a45c6cb8SMadhusudhan Chikkature #include <linux/mmc/host.h>
3613189e78SJarkko Lavinen #include <linux/mmc/core.h>
3793caf8e6SAdrian Hunter #include <linux/mmc/mmc.h>
38a45c6cb8SMadhusudhan Chikkature #include <linux/io.h>
39db0fefc5SAdrian Hunter #include <linux/gpio.h>
40db0fefc5SAdrian Hunter #include <linux/regulator/consumer.h>
4146b76035SDaniel Mack #include <linux/pinctrl/consumer.h>
42fa4aa2d4SBalaji T K #include <linux/pm_runtime.h>
4368f39e74STony Lindgren #include <linux/platform_data/mmc-omap.h>
44a45c6cb8SMadhusudhan Chikkature 
45a45c6cb8SMadhusudhan Chikkature /* OMAP HSMMC Host Controller Registers */
4611dd62a7SDenis Karpov #define OMAP_HSMMC_SYSSTATUS	0x0014
47a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CON		0x002C
48a2e77152SBalaji T K #define OMAP_HSMMC_SDMASA	0x0100
49a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_BLK		0x0104
50a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ARG		0x0108
51a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CMD		0x010C
52a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP10	0x0110
53a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP32	0x0114
54a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP54	0x0118
55a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP76	0x011C
56a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_DATA		0x0120
57a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_HCTL		0x0128
58a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCTL	0x012C
59a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_STAT		0x0130
60a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_IE		0x0134
61a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ISE		0x0138
62a2e77152SBalaji T K #define OMAP_HSMMC_AC12		0x013C
63a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CAPA		0x0140
64a45c6cb8SMadhusudhan Chikkature 
65a45c6cb8SMadhusudhan Chikkature #define VS18			(1 << 26)
66a45c6cb8SMadhusudhan Chikkature #define VS30			(1 << 25)
67cd587096SHebbar, Gururaja #define HSS			(1 << 21)
68a45c6cb8SMadhusudhan Chikkature #define SDVS18			(0x5 << 9)
69a45c6cb8SMadhusudhan Chikkature #define SDVS30			(0x6 << 9)
70eb250826SDavid Brownell #define SDVS33			(0x7 << 9)
711b331e69SKim Kyuwon #define SDVS_MASK		0x00000E00
72a45c6cb8SMadhusudhan Chikkature #define SDVSCLR			0xFFFFF1FF
73a45c6cb8SMadhusudhan Chikkature #define SDVSDET			0x00000400
74a45c6cb8SMadhusudhan Chikkature #define AUTOIDLE		0x1
75a45c6cb8SMadhusudhan Chikkature #define SDBP			(1 << 8)
76a45c6cb8SMadhusudhan Chikkature #define DTO			0xe
77a45c6cb8SMadhusudhan Chikkature #define ICE			0x1
78a45c6cb8SMadhusudhan Chikkature #define ICS			0x2
79a45c6cb8SMadhusudhan Chikkature #define CEN			(1 << 2)
80ed164182SBalaji T K #define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
81a45c6cb8SMadhusudhan Chikkature #define CLKD_MASK		0x0000FFC0
82a45c6cb8SMadhusudhan Chikkature #define CLKD_SHIFT		6
83a45c6cb8SMadhusudhan Chikkature #define DTO_MASK		0x000F0000
84a45c6cb8SMadhusudhan Chikkature #define DTO_SHIFT		16
85a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM		(1 << 1)
86a2e77152SBalaji T K #define ACEN_ACMD23		(2 << 2)
87a45c6cb8SMadhusudhan Chikkature #define DP_SELECT		(1 << 21)
88a45c6cb8SMadhusudhan Chikkature #define DDIR			(1 << 4)
89a7e96879SVenkatraman S #define DMAE			0x1
90a45c6cb8SMadhusudhan Chikkature #define MSBS			(1 << 5)
91a45c6cb8SMadhusudhan Chikkature #define BCE			(1 << 1)
92a45c6cb8SMadhusudhan Chikkature #define FOUR_BIT		(1 << 1)
93cd587096SHebbar, Gururaja #define HSPE			(1 << 2)
9403b5d924SBalaji T K #define DDR			(1 << 19)
9573153010SJarkko Lavinen #define DW8			(1 << 5)
96a45c6cb8SMadhusudhan Chikkature #define OD			0x1
97a45c6cb8SMadhusudhan Chikkature #define STAT_CLEAR		0xFFFFFFFF
98a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM_CMD		0x00000000
99a45c6cb8SMadhusudhan Chikkature #define DUAL_VOLT_OCR_BIT	7
100a45c6cb8SMadhusudhan Chikkature #define SRC			(1 << 25)
101a45c6cb8SMadhusudhan Chikkature #define SRD			(1 << 26)
10211dd62a7SDenis Karpov #define SOFTRESET		(1 << 1)
103a45c6cb8SMadhusudhan Chikkature 
104a7e96879SVenkatraman S /* Interrupt masks for IE and ISE register */
105a7e96879SVenkatraman S #define CC_EN			(1 << 0)
106a7e96879SVenkatraman S #define TC_EN			(1 << 1)
107a7e96879SVenkatraman S #define BWR_EN			(1 << 4)
108a7e96879SVenkatraman S #define BRR_EN			(1 << 5)
109a7e96879SVenkatraman S #define ERR_EN			(1 << 15)
110a7e96879SVenkatraman S #define CTO_EN			(1 << 16)
111a7e96879SVenkatraman S #define CCRC_EN			(1 << 17)
112a7e96879SVenkatraman S #define CEB_EN			(1 << 18)
113a7e96879SVenkatraman S #define CIE_EN			(1 << 19)
114a7e96879SVenkatraman S #define DTO_EN			(1 << 20)
115a7e96879SVenkatraman S #define DCRC_EN			(1 << 21)
116a7e96879SVenkatraman S #define DEB_EN			(1 << 22)
117a2e77152SBalaji T K #define ACE_EN			(1 << 24)
118a7e96879SVenkatraman S #define CERR_EN			(1 << 28)
119a7e96879SVenkatraman S #define BADA_EN			(1 << 29)
120a7e96879SVenkatraman S 
121a2e77152SBalaji T K #define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
122a7e96879SVenkatraman S 		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
123a7e96879SVenkatraman S 		BRR_EN | BWR_EN | TC_EN | CC_EN)
124a7e96879SVenkatraman S 
125a2e77152SBalaji T K #define CNI	(1 << 7)
126a2e77152SBalaji T K #define ACIE	(1 << 4)
127a2e77152SBalaji T K #define ACEB	(1 << 3)
128a2e77152SBalaji T K #define ACCE	(1 << 2)
129a2e77152SBalaji T K #define ACTO	(1 << 1)
130a2e77152SBalaji T K #define ACNE	(1 << 0)
131a2e77152SBalaji T K 
132fa4aa2d4SBalaji T K #define MMC_AUTOSUSPEND_DELAY	100
1331e881786SJianpeng Ma #define MMC_TIMEOUT_MS		20		/* 20 mSec */
1341e881786SJianpeng Ma #define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
1356b206efeSAndy Shevchenko #define OMAP_MMC_MIN_CLOCK	400000
1366b206efeSAndy Shevchenko #define OMAP_MMC_MAX_CLOCK	52000000
1370005ae73SKishore Kadiyala #define DRIVER_NAME		"omap_hsmmc"
138a45c6cb8SMadhusudhan Chikkature 
139e99448ffSBalaji T K #define VDD_1V8			1800000		/* 180000 uV */
140e99448ffSBalaji T K #define VDD_3V0			3000000		/* 300000 uV */
141e99448ffSBalaji T K #define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)
142e99448ffSBalaji T K 
143a2e77152SBalaji T K #define AUTO_CMD23		(1 << 1)	/* Auto CMD23 support */
144a45c6cb8SMadhusudhan Chikkature /*
145a45c6cb8SMadhusudhan Chikkature  * One controller can have multiple slots, like on some omap boards using
146a45c6cb8SMadhusudhan Chikkature  * omap.c controller driver. Luckily this is not currently done on any known
147a45c6cb8SMadhusudhan Chikkature  * omap_hsmmc.c device.
148a45c6cb8SMadhusudhan Chikkature  */
149a45c6cb8SMadhusudhan Chikkature #define mmc_slot(host)		(host->pdata->slots[host->slot_id])
150a45c6cb8SMadhusudhan Chikkature 
151a45c6cb8SMadhusudhan Chikkature /*
152a45c6cb8SMadhusudhan Chikkature  * MMC Host controller read/write API's
153a45c6cb8SMadhusudhan Chikkature  */
154a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_READ(base, reg)	\
155a45c6cb8SMadhusudhan Chikkature 	__raw_readl((base) + OMAP_HSMMC_##reg)
156a45c6cb8SMadhusudhan Chikkature 
157a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_WRITE(base, reg, val) \
158a45c6cb8SMadhusudhan Chikkature 	__raw_writel((val), (base) + OMAP_HSMMC_##reg)
159a45c6cb8SMadhusudhan Chikkature 
1609782aff8SPer Forlin struct omap_hsmmc_next {
1619782aff8SPer Forlin 	unsigned int	dma_len;
1629782aff8SPer Forlin 	s32		cookie;
1639782aff8SPer Forlin };
1649782aff8SPer Forlin 
16570a3341aSDenis Karpov struct omap_hsmmc_host {
166a45c6cb8SMadhusudhan Chikkature 	struct	device		*dev;
167a45c6cb8SMadhusudhan Chikkature 	struct	mmc_host	*mmc;
168a45c6cb8SMadhusudhan Chikkature 	struct	mmc_request	*mrq;
169a45c6cb8SMadhusudhan Chikkature 	struct	mmc_command	*cmd;
170a45c6cb8SMadhusudhan Chikkature 	struct	mmc_data	*data;
171a45c6cb8SMadhusudhan Chikkature 	struct	clk		*fclk;
172a45c6cb8SMadhusudhan Chikkature 	struct	clk		*dbclk;
173db0fefc5SAdrian Hunter 	/*
174db0fefc5SAdrian Hunter 	 * vcc == configured supply
175db0fefc5SAdrian Hunter 	 * vcc_aux == optional
176db0fefc5SAdrian Hunter 	 *   -	MMC1, supply for DAT4..DAT7
177db0fefc5SAdrian Hunter 	 *   -	MMC2/MMC2, external level shifter voltage supply, for
178db0fefc5SAdrian Hunter 	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
179db0fefc5SAdrian Hunter 	 */
180db0fefc5SAdrian Hunter 	struct	regulator	*vcc;
181db0fefc5SAdrian Hunter 	struct	regulator	*vcc_aux;
182e99448ffSBalaji T K 	struct	regulator	*pbias;
183e99448ffSBalaji T K 	bool			pbias_enabled;
184a45c6cb8SMadhusudhan Chikkature 	void	__iomem		*base;
185a45c6cb8SMadhusudhan Chikkature 	resource_size_t		mapbase;
1864dffd7a2SAdrian Hunter 	spinlock_t		irq_lock; /* Prevent races with irq handler */
187a45c6cb8SMadhusudhan Chikkature 	unsigned int		dma_len;
1880ccd76d4SJuha Yrjola 	unsigned int		dma_sg_idx;
189a45c6cb8SMadhusudhan Chikkature 	unsigned char		bus_mode;
190a3621465SAdrian Hunter 	unsigned char		power_mode;
191a45c6cb8SMadhusudhan Chikkature 	int			suspended;
1920a82e06eSTony Lindgren 	u32			con;
1930a82e06eSTony Lindgren 	u32			hctl;
1940a82e06eSTony Lindgren 	u32			sysctl;
1950a82e06eSTony Lindgren 	u32			capa;
196a45c6cb8SMadhusudhan Chikkature 	int			irq;
197a45c6cb8SMadhusudhan Chikkature 	int			use_dma, dma_ch;
198c5c98927SRussell King 	struct dma_chan		*tx_chan;
199c5c98927SRussell King 	struct dma_chan		*rx_chan;
200a45c6cb8SMadhusudhan Chikkature 	int			slot_id;
2014a694dc9SAdrian Hunter 	int			response_busy;
20211dd62a7SDenis Karpov 	int			context_loss;
203b62f6228SAdrian Hunter 	int			protect_card;
204b62f6228SAdrian Hunter 	int			reqs_blocked;
205db0fefc5SAdrian Hunter 	int			use_reg;
206b417577dSAdrian Hunter 	int			req_in_progress;
2076e3076c2SBalaji T K 	unsigned long		clk_rate;
208a2e77152SBalaji T K 	unsigned int		flags;
2099782aff8SPer Forlin 	struct omap_hsmmc_next	next_data;
210a45c6cb8SMadhusudhan Chikkature 	struct	omap_mmc_platform_data	*pdata;
211a45c6cb8SMadhusudhan Chikkature };
212a45c6cb8SMadhusudhan Chikkature 
21359445b10SNishanth Menon struct omap_mmc_of_data {
21459445b10SNishanth Menon 	u32 reg_offset;
21559445b10SNishanth Menon 	u8 controller_flags;
21659445b10SNishanth Menon };
21759445b10SNishanth Menon 
218bf129e1cSBalaji T K static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
219bf129e1cSBalaji T K 
220db0fefc5SAdrian Hunter static int omap_hsmmc_card_detect(struct device *dev, int slot)
221db0fefc5SAdrian Hunter {
2229ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2239ea28ecbSBalaji T K 	struct omap_mmc_platform_data *mmc = host->pdata;
224db0fefc5SAdrian Hunter 
225db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
226db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
227db0fefc5SAdrian Hunter }
228db0fefc5SAdrian Hunter 
229db0fefc5SAdrian Hunter static int omap_hsmmc_get_wp(struct device *dev, int slot)
230db0fefc5SAdrian Hunter {
2319ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2329ea28ecbSBalaji T K 	struct omap_mmc_platform_data *mmc = host->pdata;
233db0fefc5SAdrian Hunter 
234db0fefc5SAdrian Hunter 	/* NOTE: assumes write protect signal is active-high */
235db0fefc5SAdrian Hunter 	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
236db0fefc5SAdrian Hunter }
237db0fefc5SAdrian Hunter 
238db0fefc5SAdrian Hunter static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
239db0fefc5SAdrian Hunter {
2409ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2419ea28ecbSBalaji T K 	struct omap_mmc_platform_data *mmc = host->pdata;
242db0fefc5SAdrian Hunter 
243db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
244db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
245db0fefc5SAdrian Hunter }
246db0fefc5SAdrian Hunter 
247db0fefc5SAdrian Hunter #ifdef CONFIG_PM
248db0fefc5SAdrian Hunter 
249db0fefc5SAdrian Hunter static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
250db0fefc5SAdrian Hunter {
2519ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2529ea28ecbSBalaji T K 	struct omap_mmc_platform_data *mmc = host->pdata;
253db0fefc5SAdrian Hunter 
254db0fefc5SAdrian Hunter 	disable_irq(mmc->slots[0].card_detect_irq);
255db0fefc5SAdrian Hunter 	return 0;
256db0fefc5SAdrian Hunter }
257db0fefc5SAdrian Hunter 
258db0fefc5SAdrian Hunter static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
259db0fefc5SAdrian Hunter {
2609ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2619ea28ecbSBalaji T K 	struct omap_mmc_platform_data *mmc = host->pdata;
262db0fefc5SAdrian Hunter 
263db0fefc5SAdrian Hunter 	enable_irq(mmc->slots[0].card_detect_irq);
264db0fefc5SAdrian Hunter 	return 0;
265db0fefc5SAdrian Hunter }
266db0fefc5SAdrian Hunter 
267db0fefc5SAdrian Hunter #else
268db0fefc5SAdrian Hunter 
269db0fefc5SAdrian Hunter #define omap_hsmmc_suspend_cdirq	NULL
270db0fefc5SAdrian Hunter #define omap_hsmmc_resume_cdirq		NULL
271db0fefc5SAdrian Hunter 
272db0fefc5SAdrian Hunter #endif
273db0fefc5SAdrian Hunter 
274b702b106SAdrian Hunter #ifdef CONFIG_REGULATOR
275b702b106SAdrian Hunter 
27669b07eceSRajendra Nayak static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
277db0fefc5SAdrian Hunter 				   int vdd)
278db0fefc5SAdrian Hunter {
279db0fefc5SAdrian Hunter 	struct omap_hsmmc_host *host =
280db0fefc5SAdrian Hunter 		platform_get_drvdata(to_platform_device(dev));
281db0fefc5SAdrian Hunter 	int ret = 0;
282db0fefc5SAdrian Hunter 
283db0fefc5SAdrian Hunter 	/*
284db0fefc5SAdrian Hunter 	 * If we don't see a Vcc regulator, assume it's a fixed
285db0fefc5SAdrian Hunter 	 * voltage always-on regulator.
286db0fefc5SAdrian Hunter 	 */
287db0fefc5SAdrian Hunter 	if (!host->vcc)
288db0fefc5SAdrian Hunter 		return 0;
289db0fefc5SAdrian Hunter 
290db0fefc5SAdrian Hunter 	if (mmc_slot(host).before_set_reg)
291db0fefc5SAdrian Hunter 		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);
292db0fefc5SAdrian Hunter 
293e99448ffSBalaji T K 	if (host->pbias) {
294e99448ffSBalaji T K 		if (host->pbias_enabled == 1) {
295e99448ffSBalaji T K 			ret = regulator_disable(host->pbias);
296e99448ffSBalaji T K 			if (!ret)
297e99448ffSBalaji T K 				host->pbias_enabled = 0;
298e99448ffSBalaji T K 		}
299e99448ffSBalaji T K 		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
300e99448ffSBalaji T K 	}
301e99448ffSBalaji T K 
302db0fefc5SAdrian Hunter 	/*
303db0fefc5SAdrian Hunter 	 * Assume Vcc regulator is used only to power the card ... OMAP
304db0fefc5SAdrian Hunter 	 * VDDS is used to power the pins, optionally with a transceiver to
305db0fefc5SAdrian Hunter 	 * support cards using voltages other than VDDS (1.8V nominal).  When a
306db0fefc5SAdrian Hunter 	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
307db0fefc5SAdrian Hunter 	 *
308db0fefc5SAdrian Hunter 	 * In some cases this regulator won't support enable/disable;
309db0fefc5SAdrian Hunter 	 * e.g. it's a fixed rail for a WLAN chip.
310db0fefc5SAdrian Hunter 	 *
311db0fefc5SAdrian Hunter 	 * In other cases vcc_aux switches interface power.  Example, for
312db0fefc5SAdrian Hunter 	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
313db0fefc5SAdrian Hunter 	 * chips/cards need an interface voltage rail too.
314db0fefc5SAdrian Hunter 	 */
315db0fefc5SAdrian Hunter 	if (power_on) {
316987fd49bSBalaji T K 		if (host->vcc)
31799fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
318db0fefc5SAdrian Hunter 		/* Enable interface voltage rail, if needed */
319db0fefc5SAdrian Hunter 		if (ret == 0 && host->vcc_aux) {
320db0fefc5SAdrian Hunter 			ret = regulator_enable(host->vcc_aux);
321987fd49bSBalaji T K 			if (ret < 0 && host->vcc)
32299fc5131SLinus Walleij 				ret = mmc_regulator_set_ocr(host->mmc,
32399fc5131SLinus Walleij 							host->vcc, 0);
324db0fefc5SAdrian Hunter 		}
325db0fefc5SAdrian Hunter 	} else {
32699fc5131SLinus Walleij 		/* Shut down the rail */
3276da20c89SAdrian Hunter 		if (host->vcc_aux)
328db0fefc5SAdrian Hunter 			ret = regulator_disable(host->vcc_aux);
329987fd49bSBalaji T K 		if (host->vcc) {
33099fc5131SLinus Walleij 			/* Then proceed to shut down the local regulator */
33199fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc,
33299fc5131SLinus Walleij 						host->vcc, 0);
33399fc5131SLinus Walleij 		}
334db0fefc5SAdrian Hunter 	}
335db0fefc5SAdrian Hunter 
336e99448ffSBalaji T K 	if (host->pbias) {
337e99448ffSBalaji T K 		if (vdd <= VDD_165_195)
338e99448ffSBalaji T K 			ret = regulator_set_voltage(host->pbias, VDD_1V8,
339e99448ffSBalaji T K 								VDD_1V8);
340e99448ffSBalaji T K 		else
341e99448ffSBalaji T K 			ret = regulator_set_voltage(host->pbias, VDD_3V0,
342e99448ffSBalaji T K 								VDD_3V0);
343e99448ffSBalaji T K 		if (ret < 0)
344e99448ffSBalaji T K 			goto error_set_power;
345e99448ffSBalaji T K 
346e99448ffSBalaji T K 		if (host->pbias_enabled == 0) {
347e99448ffSBalaji T K 			ret = regulator_enable(host->pbias);
348e99448ffSBalaji T K 			if (!ret)
349e99448ffSBalaji T K 				host->pbias_enabled = 1;
350e99448ffSBalaji T K 		}
351e99448ffSBalaji T K 	}
352e99448ffSBalaji T K 
353db0fefc5SAdrian Hunter 	if (mmc_slot(host).after_set_reg)
354db0fefc5SAdrian Hunter 		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);
355db0fefc5SAdrian Hunter 
356e99448ffSBalaji T K error_set_power:
357db0fefc5SAdrian Hunter 	return ret;
358db0fefc5SAdrian Hunter }
359db0fefc5SAdrian Hunter 
360db0fefc5SAdrian Hunter static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
361db0fefc5SAdrian Hunter {
362db0fefc5SAdrian Hunter 	struct regulator *reg;
36364be9782Skishore kadiyala 	int ocr_value = 0;
364db0fefc5SAdrian Hunter 
365f2ddc1daSBalaji T K 	reg = devm_regulator_get(host->dev, "vmmc");
366db0fefc5SAdrian Hunter 	if (IS_ERR(reg)) {
367987fd49bSBalaji T K 		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
368987fd49bSBalaji T K 			PTR_ERR(reg));
3691fdc90fbSNeilBrown 		return PTR_ERR(reg);
370db0fefc5SAdrian Hunter 	} else {
371db0fefc5SAdrian Hunter 		host->vcc = reg;
37264be9782Skishore kadiyala 		ocr_value = mmc_regulator_get_ocrmask(reg);
37364be9782Skishore kadiyala 		if (!mmc_slot(host).ocr_mask) {
37464be9782Skishore kadiyala 			mmc_slot(host).ocr_mask = ocr_value;
37564be9782Skishore kadiyala 		} else {
37664be9782Skishore kadiyala 			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
3772cecdf00SRajendra Nayak 				dev_err(host->dev, "ocrmask %x is not supported\n",
378e3f1adb6SRajendra Nayak 					mmc_slot(host).ocr_mask);
37964be9782Skishore kadiyala 				mmc_slot(host).ocr_mask = 0;
38064be9782Skishore kadiyala 				return -EINVAL;
38164be9782Skishore kadiyala 			}
38264be9782Skishore kadiyala 		}
383987fd49bSBalaji T K 	}
384987fd49bSBalaji T K 	mmc_slot(host).set_power = omap_hsmmc_set_power;
385db0fefc5SAdrian Hunter 
386db0fefc5SAdrian Hunter 	/* Allow an aux regulator */
387f2ddc1daSBalaji T K 	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
388db0fefc5SAdrian Hunter 	host->vcc_aux = IS_ERR(reg) ? NULL : reg;
389db0fefc5SAdrian Hunter 
390e99448ffSBalaji T K 	reg = devm_regulator_get_optional(host->dev, "pbias");
391e99448ffSBalaji T K 	host->pbias = IS_ERR(reg) ? NULL : reg;
392e99448ffSBalaji T K 
393b1c1df7aSBalaji T K 	/* For eMMC do not power off when not in sleep state */
394b1c1df7aSBalaji T K 	if (mmc_slot(host).no_regulator_off_init)
395b1c1df7aSBalaji T K 		return 0;
396db0fefc5SAdrian Hunter 	/*
397987fd49bSBalaji T K 	 * To disable boot_on regulator, enable regulator
398987fd49bSBalaji T K 	 * to increase usecount and then disable it.
399db0fefc5SAdrian Hunter 	 */
400987fd49bSBalaji T K 	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
401e840ce13SAdrian Hunter 	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
402e840ce13SAdrian Hunter 		int vdd = ffs(mmc_slot(host).ocr_mask) - 1;
403e840ce13SAdrian Hunter 
404987fd49bSBalaji T K 		mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
405987fd49bSBalaji T K 		mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
406db0fefc5SAdrian Hunter 	}
407db0fefc5SAdrian Hunter 
408db0fefc5SAdrian Hunter 	return 0;
409db0fefc5SAdrian Hunter }
410db0fefc5SAdrian Hunter 
411db0fefc5SAdrian Hunter static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
412db0fefc5SAdrian Hunter {
413db0fefc5SAdrian Hunter 	mmc_slot(host).set_power = NULL;
414db0fefc5SAdrian Hunter }
415db0fefc5SAdrian Hunter 
416b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
417b702b106SAdrian Hunter {
418b702b106SAdrian Hunter 	return 1;
419b702b106SAdrian Hunter }
420b702b106SAdrian Hunter 
421b702b106SAdrian Hunter #else
422b702b106SAdrian Hunter 
423b702b106SAdrian Hunter static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
424b702b106SAdrian Hunter {
425b702b106SAdrian Hunter 	return -EINVAL;
426b702b106SAdrian Hunter }
427b702b106SAdrian Hunter 
428b702b106SAdrian Hunter static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
429b702b106SAdrian Hunter {
430b702b106SAdrian Hunter }
431b702b106SAdrian Hunter 
432b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
433b702b106SAdrian Hunter {
434b702b106SAdrian Hunter 	return 0;
435b702b106SAdrian Hunter }
436b702b106SAdrian Hunter 
437b702b106SAdrian Hunter #endif
438b702b106SAdrian Hunter 
439b702b106SAdrian Hunter static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
440b702b106SAdrian Hunter {
441b702b106SAdrian Hunter 	int ret;
442b702b106SAdrian Hunter 
443b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
444b702b106SAdrian Hunter 		if (pdata->slots[0].cover)
445b702b106SAdrian Hunter 			pdata->slots[0].get_cover_state =
446b702b106SAdrian Hunter 					omap_hsmmc_get_cover_state;
447b702b106SAdrian Hunter 		else
448b702b106SAdrian Hunter 			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
449b702b106SAdrian Hunter 		pdata->slots[0].card_detect_irq =
450b702b106SAdrian Hunter 				gpio_to_irq(pdata->slots[0].switch_pin);
451b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
452b702b106SAdrian Hunter 		if (ret)
453b702b106SAdrian Hunter 			return ret;
454b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].switch_pin);
455b702b106SAdrian Hunter 		if (ret)
456b702b106SAdrian Hunter 			goto err_free_sp;
457b702b106SAdrian Hunter 	} else
458b702b106SAdrian Hunter 		pdata->slots[0].switch_pin = -EINVAL;
459b702b106SAdrian Hunter 
460b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
461b702b106SAdrian Hunter 		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
462b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
463b702b106SAdrian Hunter 		if (ret)
464b702b106SAdrian Hunter 			goto err_free_cd;
465b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
466b702b106SAdrian Hunter 		if (ret)
467b702b106SAdrian Hunter 			goto err_free_wp;
468b702b106SAdrian Hunter 	} else
469b702b106SAdrian Hunter 		pdata->slots[0].gpio_wp = -EINVAL;
470b702b106SAdrian Hunter 
471b702b106SAdrian Hunter 	return 0;
472b702b106SAdrian Hunter 
473b702b106SAdrian Hunter err_free_wp:
474b702b106SAdrian Hunter 	gpio_free(pdata->slots[0].gpio_wp);
475b702b106SAdrian Hunter err_free_cd:
476b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
477b702b106SAdrian Hunter err_free_sp:
478b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
479b702b106SAdrian Hunter 	return ret;
480b702b106SAdrian Hunter }
481b702b106SAdrian Hunter 
482b702b106SAdrian Hunter static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
483b702b106SAdrian Hunter {
484b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp))
485b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].gpio_wp);
486b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
487b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
488b702b106SAdrian Hunter }
489b702b106SAdrian Hunter 
490a45c6cb8SMadhusudhan Chikkature /*
491e0c7f99bSAndy Shevchenko  * Start clock to the card
492e0c7f99bSAndy Shevchenko  */
493e0c7f99bSAndy Shevchenko static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
494e0c7f99bSAndy Shevchenko {
495e0c7f99bSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
496e0c7f99bSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
497e0c7f99bSAndy Shevchenko }
498e0c7f99bSAndy Shevchenko 
499e0c7f99bSAndy Shevchenko /*
500a45c6cb8SMadhusudhan Chikkature  * Stop clock to the card
501a45c6cb8SMadhusudhan Chikkature  */
50270a3341aSDenis Karpov static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
503a45c6cb8SMadhusudhan Chikkature {
504a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
505a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
506a45c6cb8SMadhusudhan Chikkature 	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
5077122bbb0SMasanari Iida 		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
508a45c6cb8SMadhusudhan Chikkature }
509a45c6cb8SMadhusudhan Chikkature 
51093caf8e6SAdrian Hunter static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
51193caf8e6SAdrian Hunter 				  struct mmc_command *cmd)
512b417577dSAdrian Hunter {
513b417577dSAdrian Hunter 	unsigned int irq_mask;
514b417577dSAdrian Hunter 
515b417577dSAdrian Hunter 	if (host->use_dma)
516a7e96879SVenkatraman S 		irq_mask = INT_EN_MASK & ~(BRR_EN | BWR_EN);
517b417577dSAdrian Hunter 	else
518b417577dSAdrian Hunter 		irq_mask = INT_EN_MASK;
519b417577dSAdrian Hunter 
52093caf8e6SAdrian Hunter 	/* Disable timeout for erases */
52193caf8e6SAdrian Hunter 	if (cmd->opcode == MMC_ERASE)
522a7e96879SVenkatraman S 		irq_mask &= ~DTO_EN;
52393caf8e6SAdrian Hunter 
524b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
525b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
526b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
527b417577dSAdrian Hunter }
528b417577dSAdrian Hunter 
529b417577dSAdrian Hunter static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
530b417577dSAdrian Hunter {
531b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, 0);
532b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, 0);
533b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
534b417577dSAdrian Hunter }
535b417577dSAdrian Hunter 
536ac330f44SAndy Shevchenko /* Calculate divisor for the given clock frequency */
537d83b6e03SBalaji TK static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
538ac330f44SAndy Shevchenko {
539ac330f44SAndy Shevchenko 	u16 dsor = 0;
540ac330f44SAndy Shevchenko 
541ac330f44SAndy Shevchenko 	if (ios->clock) {
542d83b6e03SBalaji TK 		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
543ed164182SBalaji T K 		if (dsor > CLKD_MAX)
544ed164182SBalaji T K 			dsor = CLKD_MAX;
545ac330f44SAndy Shevchenko 	}
546ac330f44SAndy Shevchenko 
547ac330f44SAndy Shevchenko 	return dsor;
548ac330f44SAndy Shevchenko }
549ac330f44SAndy Shevchenko 
5505934df2fSAndy Shevchenko static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
5515934df2fSAndy Shevchenko {
5525934df2fSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5535934df2fSAndy Shevchenko 	unsigned long regval;
5545934df2fSAndy Shevchenko 	unsigned long timeout;
555cd587096SHebbar, Gururaja 	unsigned long clkdiv;
5565934df2fSAndy Shevchenko 
5578986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
5585934df2fSAndy Shevchenko 
5595934df2fSAndy Shevchenko 	omap_hsmmc_stop_clock(host);
5605934df2fSAndy Shevchenko 
5615934df2fSAndy Shevchenko 	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
5625934df2fSAndy Shevchenko 	regval = regval & ~(CLKD_MASK | DTO_MASK);
563cd587096SHebbar, Gururaja 	clkdiv = calc_divisor(host, ios);
564cd587096SHebbar, Gururaja 	regval = regval | (clkdiv << 6) | (DTO << 16);
5655934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
5665934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
5675934df2fSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
5685934df2fSAndy Shevchenko 
5695934df2fSAndy Shevchenko 	/* Wait till the ICS bit is set */
5705934df2fSAndy Shevchenko 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
5715934df2fSAndy Shevchenko 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
5725934df2fSAndy Shevchenko 		&& time_before(jiffies, timeout))
5735934df2fSAndy Shevchenko 		cpu_relax();
5745934df2fSAndy Shevchenko 
575cd587096SHebbar, Gururaja 	/*
576cd587096SHebbar, Gururaja 	 * Enable High-Speed Support
577cd587096SHebbar, Gururaja 	 * Pre-Requisites
578cd587096SHebbar, Gururaja 	 *	- Controller should support High-Speed-Enable Bit
579cd587096SHebbar, Gururaja 	 *	- Controller should not be using DDR Mode
580cd587096SHebbar, Gururaja 	 *	- Controller should advertise that it supports High Speed
581cd587096SHebbar, Gururaja 	 *	  in capabilities register
582cd587096SHebbar, Gururaja 	 *	- MMC/SD clock coming out of controller > 25MHz
583cd587096SHebbar, Gururaja 	 */
584cd587096SHebbar, Gururaja 	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
5855438ad95SSeungwon Jeon 	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
586cd587096SHebbar, Gururaja 	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
587cd587096SHebbar, Gururaja 		regval = OMAP_HSMMC_READ(host->base, HCTL);
588cd587096SHebbar, Gururaja 		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
589cd587096SHebbar, Gururaja 			regval |= HSPE;
590cd587096SHebbar, Gururaja 		else
591cd587096SHebbar, Gururaja 			regval &= ~HSPE;
592cd587096SHebbar, Gururaja 
593cd587096SHebbar, Gururaja 		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
594cd587096SHebbar, Gururaja 	}
595cd587096SHebbar, Gururaja 
5965934df2fSAndy Shevchenko 	omap_hsmmc_start_clock(host);
5975934df2fSAndy Shevchenko }
5985934df2fSAndy Shevchenko 
5993796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
6003796fb8aSAndy Shevchenko {
6013796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
6023796fb8aSAndy Shevchenko 	u32 con;
6033796fb8aSAndy Shevchenko 
6043796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
6055438ad95SSeungwon Jeon 	if (ios->timing == MMC_TIMING_MMC_DDR52)
60603b5d924SBalaji T K 		con |= DDR;	/* configure in DDR mode */
60703b5d924SBalaji T K 	else
60803b5d924SBalaji T K 		con &= ~DDR;
6093796fb8aSAndy Shevchenko 	switch (ios->bus_width) {
6103796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_8:
6113796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
6123796fb8aSAndy Shevchenko 		break;
6133796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_4:
6143796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
6153796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
6163796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
6173796fb8aSAndy Shevchenko 		break;
6183796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_1:
6193796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
6203796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
6213796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
6223796fb8aSAndy Shevchenko 		break;
6233796fb8aSAndy Shevchenko 	}
6243796fb8aSAndy Shevchenko }
6253796fb8aSAndy Shevchenko 
6263796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
6273796fb8aSAndy Shevchenko {
6283796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
6293796fb8aSAndy Shevchenko 	u32 con;
6303796fb8aSAndy Shevchenko 
6313796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
6323796fb8aSAndy Shevchenko 	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
6333796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
6343796fb8aSAndy Shevchenko 	else
6353796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
6363796fb8aSAndy Shevchenko }
6373796fb8aSAndy Shevchenko 
63811dd62a7SDenis Karpov #ifdef CONFIG_PM
63911dd62a7SDenis Karpov 
64011dd62a7SDenis Karpov /*
64111dd62a7SDenis Karpov  * Restore the MMC host context, if it was lost as result of a
64211dd62a7SDenis Karpov  * power state change.
64311dd62a7SDenis Karpov  */
64470a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
64511dd62a7SDenis Karpov {
64611dd62a7SDenis Karpov 	struct mmc_ios *ios = &host->mmc->ios;
6473796fb8aSAndy Shevchenko 	u32 hctl, capa;
64811dd62a7SDenis Karpov 	unsigned long timeout;
64911dd62a7SDenis Karpov 
6500a82e06eSTony Lindgren 	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
6510a82e06eSTony Lindgren 	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
6520a82e06eSTony Lindgren 	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
6530a82e06eSTony Lindgren 	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
6540a82e06eSTony Lindgren 		return 0;
6550a82e06eSTony Lindgren 
6560a82e06eSTony Lindgren 	host->context_loss++;
6570a82e06eSTony Lindgren 
658c2200efbSBalaji T K 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
65911dd62a7SDenis Karpov 		if (host->power_mode != MMC_POWER_OFF &&
66011dd62a7SDenis Karpov 		    (1 << ios->vdd) <= MMC_VDD_23_24)
66111dd62a7SDenis Karpov 			hctl = SDVS18;
66211dd62a7SDenis Karpov 		else
66311dd62a7SDenis Karpov 			hctl = SDVS30;
66411dd62a7SDenis Karpov 		capa = VS30 | VS18;
66511dd62a7SDenis Karpov 	} else {
66611dd62a7SDenis Karpov 		hctl = SDVS18;
66711dd62a7SDenis Karpov 		capa = VS18;
66811dd62a7SDenis Karpov 	}
66911dd62a7SDenis Karpov 
67011dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
67111dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | hctl);
67211dd62a7SDenis Karpov 
67311dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, CAPA,
67411dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA) | capa);
67511dd62a7SDenis Karpov 
67611dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
67711dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
67811dd62a7SDenis Karpov 
67911dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
68011dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
68111dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
68211dd62a7SDenis Karpov 		;
68311dd62a7SDenis Karpov 
684b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
68511dd62a7SDenis Karpov 
68611dd62a7SDenis Karpov 	/* Do not initialize card-specific things if the power is off */
68711dd62a7SDenis Karpov 	if (host->power_mode == MMC_POWER_OFF)
68811dd62a7SDenis Karpov 		goto out;
68911dd62a7SDenis Karpov 
6903796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
69111dd62a7SDenis Karpov 
6925934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
69311dd62a7SDenis Karpov 
6943796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
6953796fb8aSAndy Shevchenko 
69611dd62a7SDenis Karpov out:
6970a82e06eSTony Lindgren 	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
6980a82e06eSTony Lindgren 		host->context_loss);
69911dd62a7SDenis Karpov 	return 0;
70011dd62a7SDenis Karpov }
70111dd62a7SDenis Karpov 
70211dd62a7SDenis Karpov /*
70311dd62a7SDenis Karpov  * Save the MMC host context (store the number of power state changes so far).
70411dd62a7SDenis Karpov  */
70570a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
70611dd62a7SDenis Karpov {
7070a82e06eSTony Lindgren 	host->con =  OMAP_HSMMC_READ(host->base, CON);
7080a82e06eSTony Lindgren 	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
7090a82e06eSTony Lindgren 	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
7100a82e06eSTony Lindgren 	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
71111dd62a7SDenis Karpov }
71211dd62a7SDenis Karpov 
71311dd62a7SDenis Karpov #else
71411dd62a7SDenis Karpov 
71570a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
71611dd62a7SDenis Karpov {
71711dd62a7SDenis Karpov 	return 0;
71811dd62a7SDenis Karpov }
71911dd62a7SDenis Karpov 
72070a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
72111dd62a7SDenis Karpov {
72211dd62a7SDenis Karpov }
72311dd62a7SDenis Karpov 
72411dd62a7SDenis Karpov #endif
72511dd62a7SDenis Karpov 
726a45c6cb8SMadhusudhan Chikkature /*
727a45c6cb8SMadhusudhan Chikkature  * Send init stream sequence to card
728a45c6cb8SMadhusudhan Chikkature  * before sending IDLE command
729a45c6cb8SMadhusudhan Chikkature  */
73070a3341aSDenis Karpov static void send_init_stream(struct omap_hsmmc_host *host)
731a45c6cb8SMadhusudhan Chikkature {
732a45c6cb8SMadhusudhan Chikkature 	int reg = 0;
733a45c6cb8SMadhusudhan Chikkature 	unsigned long timeout;
734a45c6cb8SMadhusudhan Chikkature 
735b62f6228SAdrian Hunter 	if (host->protect_card)
736b62f6228SAdrian Hunter 		return;
737b62f6228SAdrian Hunter 
738a45c6cb8SMadhusudhan Chikkature 	disable_irq(host->irq);
739b417577dSAdrian Hunter 
740b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
741a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
742a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
743a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
744a45c6cb8SMadhusudhan Chikkature 
745a45c6cb8SMadhusudhan Chikkature 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
746a7e96879SVenkatraman S 	while ((reg != CC_EN) && time_before(jiffies, timeout))
747a7e96879SVenkatraman S 		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
748a45c6cb8SMadhusudhan Chikkature 
749a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
750a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
751c653a6d4SAdrian Hunter 
752c653a6d4SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
753c653a6d4SAdrian Hunter 	OMAP_HSMMC_READ(host->base, STAT);
754c653a6d4SAdrian Hunter 
755a45c6cb8SMadhusudhan Chikkature 	enable_irq(host->irq);
756a45c6cb8SMadhusudhan Chikkature }
757a45c6cb8SMadhusudhan Chikkature 
758a45c6cb8SMadhusudhan Chikkature static inline
75970a3341aSDenis Karpov int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
760a45c6cb8SMadhusudhan Chikkature {
761a45c6cb8SMadhusudhan Chikkature 	int r = 1;
762a45c6cb8SMadhusudhan Chikkature 
763191d1f1dSDenis Karpov 	if (mmc_slot(host).get_cover_state)
764191d1f1dSDenis Karpov 		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
765a45c6cb8SMadhusudhan Chikkature 	return r;
766a45c6cb8SMadhusudhan Chikkature }
767a45c6cb8SMadhusudhan Chikkature 
768a45c6cb8SMadhusudhan Chikkature static ssize_t
76970a3341aSDenis Karpov omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
770a45c6cb8SMadhusudhan Chikkature 			   char *buf)
771a45c6cb8SMadhusudhan Chikkature {
772a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
77370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
774a45c6cb8SMadhusudhan Chikkature 
77570a3341aSDenis Karpov 	return sprintf(buf, "%s\n",
77670a3341aSDenis Karpov 			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
777a45c6cb8SMadhusudhan Chikkature }
778a45c6cb8SMadhusudhan Chikkature 
77970a3341aSDenis Karpov static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
780a45c6cb8SMadhusudhan Chikkature 
781a45c6cb8SMadhusudhan Chikkature static ssize_t
78270a3341aSDenis Karpov omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
783a45c6cb8SMadhusudhan Chikkature 			char *buf)
784a45c6cb8SMadhusudhan Chikkature {
785a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
78670a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
787a45c6cb8SMadhusudhan Chikkature 
788191d1f1dSDenis Karpov 	return sprintf(buf, "%s\n", mmc_slot(host).name);
789a45c6cb8SMadhusudhan Chikkature }
790a45c6cb8SMadhusudhan Chikkature 
79170a3341aSDenis Karpov static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
792a45c6cb8SMadhusudhan Chikkature 
793a45c6cb8SMadhusudhan Chikkature /*
794a45c6cb8SMadhusudhan Chikkature  * Configure the response type and send the cmd.
795a45c6cb8SMadhusudhan Chikkature  */
796a45c6cb8SMadhusudhan Chikkature static void
79770a3341aSDenis Karpov omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
798a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data)
799a45c6cb8SMadhusudhan Chikkature {
800a45c6cb8SMadhusudhan Chikkature 	int cmdreg = 0, resptype = 0, cmdtype = 0;
801a45c6cb8SMadhusudhan Chikkature 
8028986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
803a45c6cb8SMadhusudhan Chikkature 		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
804a45c6cb8SMadhusudhan Chikkature 	host->cmd = cmd;
805a45c6cb8SMadhusudhan Chikkature 
80693caf8e6SAdrian Hunter 	omap_hsmmc_enable_irq(host, cmd);
807a45c6cb8SMadhusudhan Chikkature 
8084a694dc9SAdrian Hunter 	host->response_busy = 0;
809a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
810a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136)
811a45c6cb8SMadhusudhan Chikkature 			resptype = 1;
8124a694dc9SAdrian Hunter 		else if (cmd->flags & MMC_RSP_BUSY) {
8134a694dc9SAdrian Hunter 			resptype = 3;
8144a694dc9SAdrian Hunter 			host->response_busy = 1;
8154a694dc9SAdrian Hunter 		} else
816a45c6cb8SMadhusudhan Chikkature 			resptype = 2;
817a45c6cb8SMadhusudhan Chikkature 	}
818a45c6cb8SMadhusudhan Chikkature 
819a45c6cb8SMadhusudhan Chikkature 	/*
820a45c6cb8SMadhusudhan Chikkature 	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
821a45c6cb8SMadhusudhan Chikkature 	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
822a45c6cb8SMadhusudhan Chikkature 	 * a val of 0x3, rest 0x0.
823a45c6cb8SMadhusudhan Chikkature 	 */
824a45c6cb8SMadhusudhan Chikkature 	if (cmd == host->mrq->stop)
825a45c6cb8SMadhusudhan Chikkature 		cmdtype = 0x3;
826a45c6cb8SMadhusudhan Chikkature 
827a45c6cb8SMadhusudhan Chikkature 	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
828a45c6cb8SMadhusudhan Chikkature 
829a2e77152SBalaji T K 	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
830a2e77152SBalaji T K 	    host->mrq->sbc) {
831a2e77152SBalaji T K 		cmdreg |= ACEN_ACMD23;
832a2e77152SBalaji T K 		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
833a2e77152SBalaji T K 	}
834a45c6cb8SMadhusudhan Chikkature 	if (data) {
835a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DP_SELECT | MSBS | BCE;
836a45c6cb8SMadhusudhan Chikkature 		if (data->flags & MMC_DATA_READ)
837a45c6cb8SMadhusudhan Chikkature 			cmdreg |= DDIR;
838a45c6cb8SMadhusudhan Chikkature 		else
839a45c6cb8SMadhusudhan Chikkature 			cmdreg &= ~(DDIR);
840a45c6cb8SMadhusudhan Chikkature 	}
841a45c6cb8SMadhusudhan Chikkature 
842a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma)
843a7e96879SVenkatraman S 		cmdreg |= DMAE;
844a45c6cb8SMadhusudhan Chikkature 
845b417577dSAdrian Hunter 	host->req_in_progress = 1;
8464dffd7a2SAdrian Hunter 
847a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
848a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
849a45c6cb8SMadhusudhan Chikkature }
850a45c6cb8SMadhusudhan Chikkature 
8510ccd76d4SJuha Yrjola static int
85270a3341aSDenis Karpov omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
8530ccd76d4SJuha Yrjola {
8540ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE)
8550ccd76d4SJuha Yrjola 		return DMA_TO_DEVICE;
8560ccd76d4SJuha Yrjola 	else
8570ccd76d4SJuha Yrjola 		return DMA_FROM_DEVICE;
8580ccd76d4SJuha Yrjola }
8590ccd76d4SJuha Yrjola 
860c5c98927SRussell King static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
861c5c98927SRussell King 	struct mmc_data *data)
862c5c98927SRussell King {
863c5c98927SRussell King 	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
864c5c98927SRussell King }
865c5c98927SRussell King 
866b417577dSAdrian Hunter static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
867b417577dSAdrian Hunter {
868b417577dSAdrian Hunter 	int dma_ch;
86931463b14SVenkatraman S 	unsigned long flags;
870b417577dSAdrian Hunter 
87131463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
872b417577dSAdrian Hunter 	host->req_in_progress = 0;
873b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
87431463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
875b417577dSAdrian Hunter 
876b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
877b417577dSAdrian Hunter 	/* Do not complete the request if DMA is still in progress */
878b417577dSAdrian Hunter 	if (mrq->data && host->use_dma && dma_ch != -1)
879b417577dSAdrian Hunter 		return;
880b417577dSAdrian Hunter 	host->mrq = NULL;
881b417577dSAdrian Hunter 	mmc_request_done(host->mmc, mrq);
882b417577dSAdrian Hunter }
883b417577dSAdrian Hunter 
884a45c6cb8SMadhusudhan Chikkature /*
885a45c6cb8SMadhusudhan Chikkature  * Notify the transfer complete to MMC core
886a45c6cb8SMadhusudhan Chikkature  */
887a45c6cb8SMadhusudhan Chikkature static void
88870a3341aSDenis Karpov omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
889a45c6cb8SMadhusudhan Chikkature {
8904a694dc9SAdrian Hunter 	if (!data) {
8914a694dc9SAdrian Hunter 		struct mmc_request *mrq = host->mrq;
8924a694dc9SAdrian Hunter 
89323050103SAdrian Hunter 		/* TC before CC from CMD6 - don't know why, but it happens */
89423050103SAdrian Hunter 		if (host->cmd && host->cmd->opcode == 6 &&
89523050103SAdrian Hunter 		    host->response_busy) {
89623050103SAdrian Hunter 			host->response_busy = 0;
89723050103SAdrian Hunter 			return;
89823050103SAdrian Hunter 		}
89923050103SAdrian Hunter 
900b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, mrq);
9014a694dc9SAdrian Hunter 		return;
9024a694dc9SAdrian Hunter 	}
9034a694dc9SAdrian Hunter 
904a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
905a45c6cb8SMadhusudhan Chikkature 
906a45c6cb8SMadhusudhan Chikkature 	if (!data->error)
907a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered += data->blocks * (data->blksz);
908a45c6cb8SMadhusudhan Chikkature 	else
909a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered = 0;
910a45c6cb8SMadhusudhan Chikkature 
911bf129e1cSBalaji T K 	if (data->stop && (data->error || !host->mrq->sbc))
912fe852273SMing Lei 		omap_hsmmc_start_command(host, data->stop, NULL);
913bf129e1cSBalaji T K 	else
914bf129e1cSBalaji T K 		omap_hsmmc_request_done(host, data->mrq);
915a45c6cb8SMadhusudhan Chikkature }
916a45c6cb8SMadhusudhan Chikkature 
917a45c6cb8SMadhusudhan Chikkature /*
918a45c6cb8SMadhusudhan Chikkature  * Notify the core about command completion
919a45c6cb8SMadhusudhan Chikkature  */
920a45c6cb8SMadhusudhan Chikkature static void
92170a3341aSDenis Karpov omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
922a45c6cb8SMadhusudhan Chikkature {
923a45c6cb8SMadhusudhan Chikkature 	host->cmd = NULL;
924a45c6cb8SMadhusudhan Chikkature 
925bf129e1cSBalaji T K 	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
926a2e77152SBalaji T K 	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
927bf129e1cSBalaji T K 		omap_hsmmc_start_dma_transfer(host);
928bf129e1cSBalaji T K 		omap_hsmmc_start_command(host, host->mrq->cmd,
929bf129e1cSBalaji T K 						host->mrq->data);
930bf129e1cSBalaji T K 		return;
931bf129e1cSBalaji T K 	}
932bf129e1cSBalaji T K 
933a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
934a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136) {
935a45c6cb8SMadhusudhan Chikkature 			/* response type 2 */
936a45c6cb8SMadhusudhan Chikkature 			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
937a45c6cb8SMadhusudhan Chikkature 			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
938a45c6cb8SMadhusudhan Chikkature 			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
939a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
940a45c6cb8SMadhusudhan Chikkature 		} else {
941a45c6cb8SMadhusudhan Chikkature 			/* response types 1, 1b, 3, 4, 5, 6 */
942a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
943a45c6cb8SMadhusudhan Chikkature 		}
944a45c6cb8SMadhusudhan Chikkature 	}
945b417577dSAdrian Hunter 	if ((host->data == NULL && !host->response_busy) || cmd->error)
946d4b2c375SBalaji T K 		omap_hsmmc_request_done(host, host->mrq);
947a45c6cb8SMadhusudhan Chikkature }
948a45c6cb8SMadhusudhan Chikkature 
949a45c6cb8SMadhusudhan Chikkature /*
950a45c6cb8SMadhusudhan Chikkature  * DMA clean up for command errors
951a45c6cb8SMadhusudhan Chikkature  */
95270a3341aSDenis Karpov static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
953a45c6cb8SMadhusudhan Chikkature {
954b417577dSAdrian Hunter 	int dma_ch;
95531463b14SVenkatraman S 	unsigned long flags;
956b417577dSAdrian Hunter 
95782788ff5SJarkko Lavinen 	host->data->error = errno;
958a45c6cb8SMadhusudhan Chikkature 
95931463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
960b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
961b417577dSAdrian Hunter 	host->dma_ch = -1;
96231463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
963b417577dSAdrian Hunter 
964b417577dSAdrian Hunter 	if (host->use_dma && dma_ch != -1) {
965c5c98927SRussell King 		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
966c5c98927SRussell King 
967c5c98927SRussell King 		dmaengine_terminate_all(chan);
968c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
969c5c98927SRussell King 			host->data->sg, host->data->sg_len,
97070a3341aSDenis Karpov 			omap_hsmmc_get_dma_dir(host, host->data));
971c5c98927SRussell King 
972053bf34fSPer Forlin 		host->data->host_cookie = 0;
973a45c6cb8SMadhusudhan Chikkature 	}
974a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
975a45c6cb8SMadhusudhan Chikkature }
976a45c6cb8SMadhusudhan Chikkature 
977a45c6cb8SMadhusudhan Chikkature /*
978a45c6cb8SMadhusudhan Chikkature  * Readable error output
979a45c6cb8SMadhusudhan Chikkature  */
980a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_MMC_DEBUG
981699b958bSAdrian Hunter static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
982a45c6cb8SMadhusudhan Chikkature {
983a45c6cb8SMadhusudhan Chikkature 	/* --- means reserved bit without definition at documentation */
98470a3341aSDenis Karpov 	static const char *omap_hsmmc_status_bits[] = {
985699b958bSAdrian Hunter 		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
986699b958bSAdrian Hunter 		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
987699b958bSAdrian Hunter 		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
988699b958bSAdrian Hunter 		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
989a45c6cb8SMadhusudhan Chikkature 	};
990a45c6cb8SMadhusudhan Chikkature 	char res[256];
991a45c6cb8SMadhusudhan Chikkature 	char *buf = res;
992a45c6cb8SMadhusudhan Chikkature 	int len, i;
993a45c6cb8SMadhusudhan Chikkature 
994a45c6cb8SMadhusudhan Chikkature 	len = sprintf(buf, "MMC IRQ 0x%x :", status);
995a45c6cb8SMadhusudhan Chikkature 	buf += len;
996a45c6cb8SMadhusudhan Chikkature 
99770a3341aSDenis Karpov 	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
998a45c6cb8SMadhusudhan Chikkature 		if (status & (1 << i)) {
99970a3341aSDenis Karpov 			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1000a45c6cb8SMadhusudhan Chikkature 			buf += len;
1001a45c6cb8SMadhusudhan Chikkature 		}
1002a45c6cb8SMadhusudhan Chikkature 
10038986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1004a45c6cb8SMadhusudhan Chikkature }
1005699b958bSAdrian Hunter #else
1006699b958bSAdrian Hunter static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
1007699b958bSAdrian Hunter 					     u32 status)
1008699b958bSAdrian Hunter {
1009699b958bSAdrian Hunter }
1010a45c6cb8SMadhusudhan Chikkature #endif  /* CONFIG_MMC_DEBUG */
1011a45c6cb8SMadhusudhan Chikkature 
10123ebf74b1SJean Pihet /*
10133ebf74b1SJean Pihet  * MMC controller internal state machines reset
10143ebf74b1SJean Pihet  *
10153ebf74b1SJean Pihet  * Used to reset command or data internal state machines, using respectively
10163ebf74b1SJean Pihet  *  SRC or SRD bit of SYSCTL register
10173ebf74b1SJean Pihet  * Can be called from interrupt context
10183ebf74b1SJean Pihet  */
101970a3341aSDenis Karpov static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
10203ebf74b1SJean Pihet 						   unsigned long bit)
10213ebf74b1SJean Pihet {
10223ebf74b1SJean Pihet 	unsigned long i = 0;
10231e881786SJianpeng Ma 	unsigned long limit = MMC_TIMEOUT_US;
10243ebf74b1SJean Pihet 
10253ebf74b1SJean Pihet 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
10263ebf74b1SJean Pihet 			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
10273ebf74b1SJean Pihet 
102807ad64b6SMadhusudhan Chikkature 	/*
102907ad64b6SMadhusudhan Chikkature 	 * OMAP4 ES2 and greater has an updated reset logic.
103007ad64b6SMadhusudhan Chikkature 	 * Monitor a 0->1 transition first
103107ad64b6SMadhusudhan Chikkature 	 */
103207ad64b6SMadhusudhan Chikkature 	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1033b432b4b3Skishore kadiyala 		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
103407ad64b6SMadhusudhan Chikkature 					&& (i++ < limit))
10351e881786SJianpeng Ma 			udelay(1);
103607ad64b6SMadhusudhan Chikkature 	}
103707ad64b6SMadhusudhan Chikkature 	i = 0;
103807ad64b6SMadhusudhan Chikkature 
10393ebf74b1SJean Pihet 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
10403ebf74b1SJean Pihet 		(i++ < limit))
10411e881786SJianpeng Ma 		udelay(1);
10423ebf74b1SJean Pihet 
10433ebf74b1SJean Pihet 	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
10443ebf74b1SJean Pihet 		dev_err(mmc_dev(host->mmc),
10453ebf74b1SJean Pihet 			"Timeout waiting on controller reset in %s\n",
10463ebf74b1SJean Pihet 			__func__);
10473ebf74b1SJean Pihet }
1048a45c6cb8SMadhusudhan Chikkature 
104925e1897bSBalaji T K static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
105025e1897bSBalaji T K 					int err, int end_cmd)
1051ae4bf788SVenkatraman S {
105225e1897bSBalaji T K 	if (end_cmd) {
105394d4f272SBalaji T K 		omap_hsmmc_reset_controller_fsm(host, SRC);
105425e1897bSBalaji T K 		if (host->cmd)
1055ae4bf788SVenkatraman S 			host->cmd->error = err;
105625e1897bSBalaji T K 	}
1057ae4bf788SVenkatraman S 
1058ae4bf788SVenkatraman S 	if (host->data) {
1059ae4bf788SVenkatraman S 		omap_hsmmc_reset_controller_fsm(host, SRD);
1060ae4bf788SVenkatraman S 		omap_hsmmc_dma_cleanup(host, err);
1061dc7745bdSBalaji T K 	} else if (host->mrq && host->mrq->cmd)
1062dc7745bdSBalaji T K 		host->mrq->cmd->error = err;
1063ae4bf788SVenkatraman S }
1064ae4bf788SVenkatraman S 
1065b417577dSAdrian Hunter static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1066a45c6cb8SMadhusudhan Chikkature {
1067a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data;
1068b417577dSAdrian Hunter 	int end_cmd = 0, end_trans = 0;
1069a2e77152SBalaji T K 	int error = 0;
1070a45c6cb8SMadhusudhan Chikkature 
1071a45c6cb8SMadhusudhan Chikkature 	data = host->data;
10728986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1073a45c6cb8SMadhusudhan Chikkature 
1074a7e96879SVenkatraman S 	if (status & ERR_EN) {
1075699b958bSAdrian Hunter 		omap_hsmmc_dbg_report_irq(host, status);
10764a694dc9SAdrian Hunter 
1077a7e96879SVenkatraman S 		if (status & (CTO_EN | CCRC_EN))
1078a45c6cb8SMadhusudhan Chikkature 			end_cmd = 1;
1079a7e96879SVenkatraman S 		if (status & (CTO_EN | DTO_EN))
108025e1897bSBalaji T K 			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1081a7e96879SVenkatraman S 		else if (status & (CCRC_EN | DCRC_EN))
108225e1897bSBalaji T K 			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
108325e1897bSBalaji T K 
1084a2e77152SBalaji T K 		if (status & ACE_EN) {
1085a2e77152SBalaji T K 			u32 ac12;
1086a2e77152SBalaji T K 			ac12 = OMAP_HSMMC_READ(host->base, AC12);
1087a2e77152SBalaji T K 			if (!(ac12 & ACNE) && host->mrq->sbc) {
1088a2e77152SBalaji T K 				end_cmd = 1;
1089a2e77152SBalaji T K 				if (ac12 & ACTO)
1090a2e77152SBalaji T K 					error =  -ETIMEDOUT;
1091a2e77152SBalaji T K 				else if (ac12 & (ACCE | ACEB | ACIE))
1092a2e77152SBalaji T K 					error = -EILSEQ;
1093a2e77152SBalaji T K 				host->mrq->sbc->error = error;
1094a2e77152SBalaji T K 				hsmmc_command_incomplete(host, error, end_cmd);
1095a2e77152SBalaji T K 			}
1096a2e77152SBalaji T K 			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
1097a2e77152SBalaji T K 		}
1098ae4bf788SVenkatraman S 		if (host->data || host->response_busy) {
109925e1897bSBalaji T K 			end_trans = !end_cmd;
1100ae4bf788SVenkatraman S 			host->response_busy = 0;
1101a45c6cb8SMadhusudhan Chikkature 		}
1102a45c6cb8SMadhusudhan Chikkature 	}
1103a45c6cb8SMadhusudhan Chikkature 
11047472bab2SFrancesco Lavra 	OMAP_HSMMC_WRITE(host->base, STAT, status);
1105a7e96879SVenkatraman S 	if (end_cmd || ((status & CC_EN) && host->cmd))
110670a3341aSDenis Karpov 		omap_hsmmc_cmd_done(host, host->cmd);
1107a7e96879SVenkatraman S 	if ((end_trans || (status & TC_EN)) && host->mrq)
110870a3341aSDenis Karpov 		omap_hsmmc_xfer_done(host, data);
1109b417577dSAdrian Hunter }
1110a45c6cb8SMadhusudhan Chikkature 
1111b417577dSAdrian Hunter /*
1112b417577dSAdrian Hunter  * MMC controller IRQ handler
1113b417577dSAdrian Hunter  */
1114b417577dSAdrian Hunter static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1115b417577dSAdrian Hunter {
1116b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = dev_id;
1117b417577dSAdrian Hunter 	int status;
1118b417577dSAdrian Hunter 
1119b417577dSAdrian Hunter 	status = OMAP_HSMMC_READ(host->base, STAT);
11201f6b9fa4SVenkatraman S 	while (status & INT_EN_MASK && host->req_in_progress) {
1121b417577dSAdrian Hunter 		omap_hsmmc_do_irq(host, status);
11221f6b9fa4SVenkatraman S 
1123b417577dSAdrian Hunter 		/* Flush posted write */
1124b417577dSAdrian Hunter 		status = OMAP_HSMMC_READ(host->base, STAT);
11251f6b9fa4SVenkatraman S 	}
11264dffd7a2SAdrian Hunter 
1127a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1128a45c6cb8SMadhusudhan Chikkature }
1129a45c6cb8SMadhusudhan Chikkature 
113070a3341aSDenis Karpov static void set_sd_bus_power(struct omap_hsmmc_host *host)
1131e13bb300SAdrian Hunter {
1132e13bb300SAdrian Hunter 	unsigned long i;
1133e13bb300SAdrian Hunter 
1134e13bb300SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, HCTL,
1135e13bb300SAdrian Hunter 			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1136e13bb300SAdrian Hunter 	for (i = 0; i < loops_per_jiffy; i++) {
1137e13bb300SAdrian Hunter 		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1138e13bb300SAdrian Hunter 			break;
1139e13bb300SAdrian Hunter 		cpu_relax();
1140e13bb300SAdrian Hunter 	}
1141e13bb300SAdrian Hunter }
1142e13bb300SAdrian Hunter 
1143a45c6cb8SMadhusudhan Chikkature /*
1144eb250826SDavid Brownell  * Switch MMC interface voltage ... only relevant for MMC1.
1145eb250826SDavid Brownell  *
1146eb250826SDavid Brownell  * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1147eb250826SDavid Brownell  * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1148eb250826SDavid Brownell  * Some chips, like eMMC ones, use internal transceivers.
1149a45c6cb8SMadhusudhan Chikkature  */
115070a3341aSDenis Karpov static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1151a45c6cb8SMadhusudhan Chikkature {
1152a45c6cb8SMadhusudhan Chikkature 	u32 reg_val = 0;
1153a45c6cb8SMadhusudhan Chikkature 	int ret;
1154a45c6cb8SMadhusudhan Chikkature 
1155a45c6cb8SMadhusudhan Chikkature 	/* Disable the clocks */
1156fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
1157cd03d9a8SRajendra Nayak 	if (host->dbclk)
115894c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
1159a45c6cb8SMadhusudhan Chikkature 
1160a45c6cb8SMadhusudhan Chikkature 	/* Turn the power off */
1161a45c6cb8SMadhusudhan Chikkature 	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
1162a45c6cb8SMadhusudhan Chikkature 
1163a45c6cb8SMadhusudhan Chikkature 	/* Turn the power ON with given VDD 1.8 or 3.0v */
11642bec0893SAdrian Hunter 	if (!ret)
11652bec0893SAdrian Hunter 		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
11662bec0893SAdrian Hunter 					       vdd);
1167fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1168cd03d9a8SRajendra Nayak 	if (host->dbclk)
116994c18149SRajendra Nayak 		clk_prepare_enable(host->dbclk);
11702bec0893SAdrian Hunter 
1171a45c6cb8SMadhusudhan Chikkature 	if (ret != 0)
1172a45c6cb8SMadhusudhan Chikkature 		goto err;
1173a45c6cb8SMadhusudhan Chikkature 
1174a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL,
1175a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1176a45c6cb8SMadhusudhan Chikkature 	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1177eb250826SDavid Brownell 
1178a45c6cb8SMadhusudhan Chikkature 	/*
1179a45c6cb8SMadhusudhan Chikkature 	 * If a MMC dual voltage card is detected, the set_ios fn calls
1180a45c6cb8SMadhusudhan Chikkature 	 * this fn with VDD bit set for 1.8V. Upon card removal from the
118170a3341aSDenis Karpov 	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1182a45c6cb8SMadhusudhan Chikkature 	 *
1183eb250826SDavid Brownell 	 * Cope with a bit of slop in the range ... per data sheets:
1184eb250826SDavid Brownell 	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1185eb250826SDavid Brownell 	 *    but recommended values are 1.71V to 1.89V
1186eb250826SDavid Brownell 	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1187eb250826SDavid Brownell 	 *    but recommended values are 2.7V to 3.3V
1188eb250826SDavid Brownell 	 *
1189eb250826SDavid Brownell 	 * Board setup code shouldn't permit anything very out-of-range.
1190eb250826SDavid Brownell 	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1191eb250826SDavid Brownell 	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1192a45c6cb8SMadhusudhan Chikkature 	 */
1193eb250826SDavid Brownell 	if ((1 << vdd) <= MMC_VDD_23_24)
1194a45c6cb8SMadhusudhan Chikkature 		reg_val |= SDVS18;
1195eb250826SDavid Brownell 	else
1196eb250826SDavid Brownell 		reg_val |= SDVS30;
1197a45c6cb8SMadhusudhan Chikkature 
1198a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
1199e13bb300SAdrian Hunter 	set_sd_bus_power(host);
1200a45c6cb8SMadhusudhan Chikkature 
1201a45c6cb8SMadhusudhan Chikkature 	return 0;
1202a45c6cb8SMadhusudhan Chikkature err:
1203b1e056aeSVenkatraman S 	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1204a45c6cb8SMadhusudhan Chikkature 	return ret;
1205a45c6cb8SMadhusudhan Chikkature }
1206a45c6cb8SMadhusudhan Chikkature 
1207b62f6228SAdrian Hunter /* Protect the card while the cover is open */
1208b62f6228SAdrian Hunter static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1209b62f6228SAdrian Hunter {
1210b62f6228SAdrian Hunter 	if (!mmc_slot(host).get_cover_state)
1211b62f6228SAdrian Hunter 		return;
1212b62f6228SAdrian Hunter 
1213b62f6228SAdrian Hunter 	host->reqs_blocked = 0;
1214b62f6228SAdrian Hunter 	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
1215b62f6228SAdrian Hunter 		if (host->protect_card) {
12162cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is closed, "
1217b62f6228SAdrian Hunter 					 "card is now accessible\n",
1218b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1219b62f6228SAdrian Hunter 			host->protect_card = 0;
1220b62f6228SAdrian Hunter 		}
1221b62f6228SAdrian Hunter 	} else {
1222b62f6228SAdrian Hunter 		if (!host->protect_card) {
12232cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is open, "
1224b62f6228SAdrian Hunter 					 "card is now inaccessible\n",
1225b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1226b62f6228SAdrian Hunter 			host->protect_card = 1;
1227b62f6228SAdrian Hunter 		}
1228b62f6228SAdrian Hunter 	}
1229b62f6228SAdrian Hunter }
1230b62f6228SAdrian Hunter 
1231a45c6cb8SMadhusudhan Chikkature /*
12327efab4f3SNeilBrown  * irq handler to notify the core about card insertion/removal
1233a45c6cb8SMadhusudhan Chikkature  */
12347efab4f3SNeilBrown static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1235a45c6cb8SMadhusudhan Chikkature {
12367efab4f3SNeilBrown 	struct omap_hsmmc_host *host = dev_id;
1237249d0fa9SDavid Brownell 	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1238a6b2240dSAdrian Hunter 	int carddetect;
1239249d0fa9SDavid Brownell 
1240a45c6cb8SMadhusudhan Chikkature 	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1241a6b2240dSAdrian Hunter 
1242191d1f1dSDenis Karpov 	if (slot->card_detect)
1243db0fefc5SAdrian Hunter 		carddetect = slot->card_detect(host->dev, host->slot_id);
1244b62f6228SAdrian Hunter 	else {
1245b62f6228SAdrian Hunter 		omap_hsmmc_protect_card(host);
1246a6b2240dSAdrian Hunter 		carddetect = -ENOSYS;
1247b62f6228SAdrian Hunter 	}
1248a6b2240dSAdrian Hunter 
1249cdeebaddSMadhusudhan Chikkature 	if (carddetect)
1250a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1251cdeebaddSMadhusudhan Chikkature 	else
1252a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
1253a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1254a45c6cb8SMadhusudhan Chikkature }
1255a45c6cb8SMadhusudhan Chikkature 
1256c5c98927SRussell King static void omap_hsmmc_dma_callback(void *param)
12570ccd76d4SJuha Yrjola {
1258c5c98927SRussell King 	struct omap_hsmmc_host *host = param;
1259c5c98927SRussell King 	struct dma_chan *chan;
1260770d7432SAdrian Hunter 	struct mmc_data *data;
1261c5c98927SRussell King 	int req_in_progress;
1262a45c6cb8SMadhusudhan Chikkature 
1263c5c98927SRussell King 	spin_lock_irq(&host->irq_lock);
1264b417577dSAdrian Hunter 	if (host->dma_ch < 0) {
1265c5c98927SRussell King 		spin_unlock_irq(&host->irq_lock);
1266a45c6cb8SMadhusudhan Chikkature 		return;
1267b417577dSAdrian Hunter 	}
1268a45c6cb8SMadhusudhan Chikkature 
1269770d7432SAdrian Hunter 	data = host->mrq->data;
1270c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
12719782aff8SPer Forlin 	if (!data->host_cookie)
1272c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
1273c5c98927SRussell King 			     data->sg, data->sg_len,
1274b417577dSAdrian Hunter 			     omap_hsmmc_get_dma_dir(host, data));
1275b417577dSAdrian Hunter 
1276b417577dSAdrian Hunter 	req_in_progress = host->req_in_progress;
1277a45c6cb8SMadhusudhan Chikkature 	host->dma_ch = -1;
1278c5c98927SRussell King 	spin_unlock_irq(&host->irq_lock);
1279b417577dSAdrian Hunter 
1280b417577dSAdrian Hunter 	/* If DMA has finished after TC, complete the request */
1281b417577dSAdrian Hunter 	if (!req_in_progress) {
1282b417577dSAdrian Hunter 		struct mmc_request *mrq = host->mrq;
1283b417577dSAdrian Hunter 
1284b417577dSAdrian Hunter 		host->mrq = NULL;
1285b417577dSAdrian Hunter 		mmc_request_done(host->mmc, mrq);
1286b417577dSAdrian Hunter 	}
1287a45c6cb8SMadhusudhan Chikkature }
1288a45c6cb8SMadhusudhan Chikkature 
12899782aff8SPer Forlin static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
12909782aff8SPer Forlin 				       struct mmc_data *data,
1291c5c98927SRussell King 				       struct omap_hsmmc_next *next,
129226b88520SRussell King 				       struct dma_chan *chan)
12939782aff8SPer Forlin {
12949782aff8SPer Forlin 	int dma_len;
12959782aff8SPer Forlin 
12969782aff8SPer Forlin 	if (!next && data->host_cookie &&
12979782aff8SPer Forlin 	    data->host_cookie != host->next_data.cookie) {
12982cecdf00SRajendra Nayak 		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
12999782aff8SPer Forlin 		       " host->next_data.cookie %d\n",
13009782aff8SPer Forlin 		       __func__, data->host_cookie, host->next_data.cookie);
13019782aff8SPer Forlin 		data->host_cookie = 0;
13029782aff8SPer Forlin 	}
13039782aff8SPer Forlin 
13049782aff8SPer Forlin 	/* Check if next job is already prepared */
1305b38313d6SDan Carpenter 	if (next || data->host_cookie != host->next_data.cookie) {
130626b88520SRussell King 		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
13079782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
13089782aff8SPer Forlin 
13099782aff8SPer Forlin 	} else {
13109782aff8SPer Forlin 		dma_len = host->next_data.dma_len;
13119782aff8SPer Forlin 		host->next_data.dma_len = 0;
13129782aff8SPer Forlin 	}
13139782aff8SPer Forlin 
13149782aff8SPer Forlin 
13159782aff8SPer Forlin 	if (dma_len == 0)
13169782aff8SPer Forlin 		return -EINVAL;
13179782aff8SPer Forlin 
13189782aff8SPer Forlin 	if (next) {
13199782aff8SPer Forlin 		next->dma_len = dma_len;
13209782aff8SPer Forlin 		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
13219782aff8SPer Forlin 	} else
13229782aff8SPer Forlin 		host->dma_len = dma_len;
13239782aff8SPer Forlin 
13249782aff8SPer Forlin 	return 0;
13259782aff8SPer Forlin }
13269782aff8SPer Forlin 
1327a45c6cb8SMadhusudhan Chikkature /*
1328a45c6cb8SMadhusudhan Chikkature  * Routine to configure and start DMA for the MMC card
1329a45c6cb8SMadhusudhan Chikkature  */
13309d025334SBalaji T K static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
133170a3341aSDenis Karpov 					struct mmc_request *req)
1332a45c6cb8SMadhusudhan Chikkature {
133326b88520SRussell King 	struct dma_slave_config cfg;
133426b88520SRussell King 	struct dma_async_tx_descriptor *tx;
133526b88520SRussell King 	int ret = 0, i;
1336a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data = req->data;
1337c5c98927SRussell King 	struct dma_chan *chan;
1338a45c6cb8SMadhusudhan Chikkature 
13390ccd76d4SJuha Yrjola 	/* Sanity check: all the SG entries must be aligned by block size. */
1340a3f406f8SJarkko Lavinen 	for (i = 0; i < data->sg_len; i++) {
13410ccd76d4SJuha Yrjola 		struct scatterlist *sgl;
13420ccd76d4SJuha Yrjola 
13430ccd76d4SJuha Yrjola 		sgl = data->sg + i;
13440ccd76d4SJuha Yrjola 		if (sgl->length % data->blksz)
13450ccd76d4SJuha Yrjola 			return -EINVAL;
13460ccd76d4SJuha Yrjola 	}
13470ccd76d4SJuha Yrjola 	if ((data->blksz % 4) != 0)
13480ccd76d4SJuha Yrjola 		/* REVISIT: The MMC buffer increments only when MSB is written.
13490ccd76d4SJuha Yrjola 		 * Return error for blksz which is non multiple of four.
13500ccd76d4SJuha Yrjola 		 */
13510ccd76d4SJuha Yrjola 		return -EINVAL;
13520ccd76d4SJuha Yrjola 
1353b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1354a45c6cb8SMadhusudhan Chikkature 
1355c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
1356c5c98927SRussell King 
1357c5c98927SRussell King 	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
1358c5c98927SRussell King 	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
1359c5c98927SRussell King 	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1360c5c98927SRussell King 	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1361c5c98927SRussell King 	cfg.src_maxburst = data->blksz / 4;
1362c5c98927SRussell King 	cfg.dst_maxburst = data->blksz / 4;
1363c5c98927SRussell King 
1364c5c98927SRussell King 	ret = dmaengine_slave_config(chan, &cfg);
13659782aff8SPer Forlin 	if (ret)
13669782aff8SPer Forlin 		return ret;
1367a45c6cb8SMadhusudhan Chikkature 
136826b88520SRussell King 	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1369c5c98927SRussell King 	if (ret)
1370c5c98927SRussell King 		return ret;
1371a45c6cb8SMadhusudhan Chikkature 
1372c5c98927SRussell King 	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1373c5c98927SRussell King 		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1374c5c98927SRussell King 		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1375c5c98927SRussell King 	if (!tx) {
1376c5c98927SRussell King 		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1377c5c98927SRussell King 		/* FIXME: cleanup */
1378c5c98927SRussell King 		return -1;
1379c5c98927SRussell King 	}
1380c5c98927SRussell King 
1381c5c98927SRussell King 	tx->callback = omap_hsmmc_dma_callback;
1382c5c98927SRussell King 	tx->callback_param = host;
1383c5c98927SRussell King 
1384c5c98927SRussell King 	/* Does not fail */
1385c5c98927SRussell King 	dmaengine_submit(tx);
1386c5c98927SRussell King 
138726b88520SRussell King 	host->dma_ch = 1;
1388c5c98927SRussell King 
1389a45c6cb8SMadhusudhan Chikkature 	return 0;
1390a45c6cb8SMadhusudhan Chikkature }
1391a45c6cb8SMadhusudhan Chikkature 
139270a3341aSDenis Karpov static void set_data_timeout(struct omap_hsmmc_host *host,
1393e2bf08d6SAdrian Hunter 			     unsigned int timeout_ns,
1394e2bf08d6SAdrian Hunter 			     unsigned int timeout_clks)
1395a45c6cb8SMadhusudhan Chikkature {
1396a45c6cb8SMadhusudhan Chikkature 	unsigned int timeout, cycle_ns;
1397a45c6cb8SMadhusudhan Chikkature 	uint32_t reg, clkd, dto = 0;
1398a45c6cb8SMadhusudhan Chikkature 
1399a45c6cb8SMadhusudhan Chikkature 	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1400a45c6cb8SMadhusudhan Chikkature 	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1401a45c6cb8SMadhusudhan Chikkature 	if (clkd == 0)
1402a45c6cb8SMadhusudhan Chikkature 		clkd = 1;
1403a45c6cb8SMadhusudhan Chikkature 
14046e3076c2SBalaji T K 	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1405e2bf08d6SAdrian Hunter 	timeout = timeout_ns / cycle_ns;
1406e2bf08d6SAdrian Hunter 	timeout += timeout_clks;
1407a45c6cb8SMadhusudhan Chikkature 	if (timeout) {
1408a45c6cb8SMadhusudhan Chikkature 		while ((timeout & 0x80000000) == 0) {
1409a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1410a45c6cb8SMadhusudhan Chikkature 			timeout <<= 1;
1411a45c6cb8SMadhusudhan Chikkature 		}
1412a45c6cb8SMadhusudhan Chikkature 		dto = 31 - dto;
1413a45c6cb8SMadhusudhan Chikkature 		timeout <<= 1;
1414a45c6cb8SMadhusudhan Chikkature 		if (timeout && dto)
1415a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1416a45c6cb8SMadhusudhan Chikkature 		if (dto >= 13)
1417a45c6cb8SMadhusudhan Chikkature 			dto -= 13;
1418a45c6cb8SMadhusudhan Chikkature 		else
1419a45c6cb8SMadhusudhan Chikkature 			dto = 0;
1420a45c6cb8SMadhusudhan Chikkature 		if (dto > 14)
1421a45c6cb8SMadhusudhan Chikkature 			dto = 14;
1422a45c6cb8SMadhusudhan Chikkature 	}
1423a45c6cb8SMadhusudhan Chikkature 
1424a45c6cb8SMadhusudhan Chikkature 	reg &= ~DTO_MASK;
1425a45c6cb8SMadhusudhan Chikkature 	reg |= dto << DTO_SHIFT;
1426a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1427a45c6cb8SMadhusudhan Chikkature }
1428a45c6cb8SMadhusudhan Chikkature 
14299d025334SBalaji T K static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
14309d025334SBalaji T K {
14319d025334SBalaji T K 	struct mmc_request *req = host->mrq;
14329d025334SBalaji T K 	struct dma_chan *chan;
14339d025334SBalaji T K 
14349d025334SBalaji T K 	if (!req->data)
14359d025334SBalaji T K 		return;
14369d025334SBalaji T K 	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
14379d025334SBalaji T K 				| (req->data->blocks << 16));
14389d025334SBalaji T K 	set_data_timeout(host, req->data->timeout_ns,
14399d025334SBalaji T K 				req->data->timeout_clks);
14409d025334SBalaji T K 	chan = omap_hsmmc_get_dma_chan(host, req->data);
14419d025334SBalaji T K 	dma_async_issue_pending(chan);
14429d025334SBalaji T K }
14439d025334SBalaji T K 
1444a45c6cb8SMadhusudhan Chikkature /*
1445a45c6cb8SMadhusudhan Chikkature  * Configure block length for MMC/SD cards and initiate the transfer.
1446a45c6cb8SMadhusudhan Chikkature  */
1447a45c6cb8SMadhusudhan Chikkature static int
144870a3341aSDenis Karpov omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1449a45c6cb8SMadhusudhan Chikkature {
1450a45c6cb8SMadhusudhan Chikkature 	int ret;
1451a45c6cb8SMadhusudhan Chikkature 	host->data = req->data;
1452a45c6cb8SMadhusudhan Chikkature 
1453a45c6cb8SMadhusudhan Chikkature 	if (req->data == NULL) {
1454a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1455e2bf08d6SAdrian Hunter 		/*
1456e2bf08d6SAdrian Hunter 		 * Set an arbitrary 100ms data timeout for commands with
1457e2bf08d6SAdrian Hunter 		 * busy signal.
1458e2bf08d6SAdrian Hunter 		 */
1459e2bf08d6SAdrian Hunter 		if (req->cmd->flags & MMC_RSP_BUSY)
1460e2bf08d6SAdrian Hunter 			set_data_timeout(host, 100000000U, 0);
1461a45c6cb8SMadhusudhan Chikkature 		return 0;
1462a45c6cb8SMadhusudhan Chikkature 	}
1463a45c6cb8SMadhusudhan Chikkature 
1464a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma) {
14659d025334SBalaji T K 		ret = omap_hsmmc_setup_dma_transfer(host, req);
1466a45c6cb8SMadhusudhan Chikkature 		if (ret != 0) {
1467b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1468a45c6cb8SMadhusudhan Chikkature 			return ret;
1469a45c6cb8SMadhusudhan Chikkature 		}
1470a45c6cb8SMadhusudhan Chikkature 	}
1471a45c6cb8SMadhusudhan Chikkature 	return 0;
1472a45c6cb8SMadhusudhan Chikkature }
1473a45c6cb8SMadhusudhan Chikkature 
14749782aff8SPer Forlin static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
14759782aff8SPer Forlin 				int err)
14769782aff8SPer Forlin {
14779782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
14789782aff8SPer Forlin 	struct mmc_data *data = mrq->data;
14799782aff8SPer Forlin 
148026b88520SRussell King 	if (host->use_dma && data->host_cookie) {
1481c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
1482c5c98927SRussell King 
148326b88520SRussell King 		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
14849782aff8SPer Forlin 			     omap_hsmmc_get_dma_dir(host, data));
14859782aff8SPer Forlin 		data->host_cookie = 0;
14869782aff8SPer Forlin 	}
14879782aff8SPer Forlin }
14889782aff8SPer Forlin 
14899782aff8SPer Forlin static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
14909782aff8SPer Forlin 			       bool is_first_req)
14919782aff8SPer Forlin {
14929782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
14939782aff8SPer Forlin 
14949782aff8SPer Forlin 	if (mrq->data->host_cookie) {
14959782aff8SPer Forlin 		mrq->data->host_cookie = 0;
14969782aff8SPer Forlin 		return ;
14979782aff8SPer Forlin 	}
14989782aff8SPer Forlin 
1499c5c98927SRussell King 	if (host->use_dma) {
1500c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
1501c5c98927SRussell King 
15029782aff8SPer Forlin 		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
150326b88520SRussell King 						&host->next_data, c))
15049782aff8SPer Forlin 			mrq->data->host_cookie = 0;
15059782aff8SPer Forlin 	}
1506c5c98927SRussell King }
15079782aff8SPer Forlin 
1508a45c6cb8SMadhusudhan Chikkature /*
1509a45c6cb8SMadhusudhan Chikkature  * Request function. for read/write operation
1510a45c6cb8SMadhusudhan Chikkature  */
151170a3341aSDenis Karpov static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1512a45c6cb8SMadhusudhan Chikkature {
151370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1514a3f406f8SJarkko Lavinen 	int err;
1515a45c6cb8SMadhusudhan Chikkature 
1516b417577dSAdrian Hunter 	BUG_ON(host->req_in_progress);
1517b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1518b62f6228SAdrian Hunter 	if (host->protect_card) {
1519b62f6228SAdrian Hunter 		if (host->reqs_blocked < 3) {
1520b62f6228SAdrian Hunter 			/*
1521b62f6228SAdrian Hunter 			 * Ensure the controller is left in a consistent
1522b62f6228SAdrian Hunter 			 * state by resetting the command and data state
1523b62f6228SAdrian Hunter 			 * machines.
1524b62f6228SAdrian Hunter 			 */
1525b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRD);
1526b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRC);
1527b62f6228SAdrian Hunter 			host->reqs_blocked += 1;
1528b62f6228SAdrian Hunter 		}
1529b62f6228SAdrian Hunter 		req->cmd->error = -EBADF;
1530b62f6228SAdrian Hunter 		if (req->data)
1531b62f6228SAdrian Hunter 			req->data->error = -EBADF;
1532b417577dSAdrian Hunter 		req->cmd->retries = 0;
1533b62f6228SAdrian Hunter 		mmc_request_done(mmc, req);
1534b62f6228SAdrian Hunter 		return;
1535b62f6228SAdrian Hunter 	} else if (host->reqs_blocked)
1536b62f6228SAdrian Hunter 		host->reqs_blocked = 0;
1537a45c6cb8SMadhusudhan Chikkature 	WARN_ON(host->mrq != NULL);
1538a45c6cb8SMadhusudhan Chikkature 	host->mrq = req;
15396e3076c2SBalaji T K 	host->clk_rate = clk_get_rate(host->fclk);
154070a3341aSDenis Karpov 	err = omap_hsmmc_prepare_data(host, req);
1541a3f406f8SJarkko Lavinen 	if (err) {
1542a3f406f8SJarkko Lavinen 		req->cmd->error = err;
1543a3f406f8SJarkko Lavinen 		if (req->data)
1544a3f406f8SJarkko Lavinen 			req->data->error = err;
1545a3f406f8SJarkko Lavinen 		host->mrq = NULL;
1546a3f406f8SJarkko Lavinen 		mmc_request_done(mmc, req);
1547a3f406f8SJarkko Lavinen 		return;
1548a3f406f8SJarkko Lavinen 	}
1549a2e77152SBalaji T K 	if (req->sbc && !(host->flags & AUTO_CMD23)) {
1550bf129e1cSBalaji T K 		omap_hsmmc_start_command(host, req->sbc, NULL);
1551bf129e1cSBalaji T K 		return;
1552bf129e1cSBalaji T K 	}
1553a3f406f8SJarkko Lavinen 
15549d025334SBalaji T K 	omap_hsmmc_start_dma_transfer(host);
155570a3341aSDenis Karpov 	omap_hsmmc_start_command(host, req->cmd, req->data);
1556a45c6cb8SMadhusudhan Chikkature }
1557a45c6cb8SMadhusudhan Chikkature 
1558a45c6cb8SMadhusudhan Chikkature /* Routine to configure clock values. Exposed API to core */
155970a3341aSDenis Karpov static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1560a45c6cb8SMadhusudhan Chikkature {
156170a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1562a3621465SAdrian Hunter 	int do_send_init_stream = 0;
1563a45c6cb8SMadhusudhan Chikkature 
1564fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
15655e2ea617SAdrian Hunter 
1566a3621465SAdrian Hunter 	if (ios->power_mode != host->power_mode) {
1567a45c6cb8SMadhusudhan Chikkature 		switch (ios->power_mode) {
1568a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_OFF:
1569a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1570a3621465SAdrian Hunter 						 0, 0);
1571a45c6cb8SMadhusudhan Chikkature 			break;
1572a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_UP:
1573a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1574a3621465SAdrian Hunter 						 1, ios->vdd);
1575a45c6cb8SMadhusudhan Chikkature 			break;
1576a3621465SAdrian Hunter 		case MMC_POWER_ON:
1577a3621465SAdrian Hunter 			do_send_init_stream = 1;
1578a3621465SAdrian Hunter 			break;
1579a3621465SAdrian Hunter 		}
1580a3621465SAdrian Hunter 		host->power_mode = ios->power_mode;
1581a45c6cb8SMadhusudhan Chikkature 	}
1582a45c6cb8SMadhusudhan Chikkature 
1583dd498effSDenis Karpov 	/* FIXME: set registers based only on changes to ios */
1584dd498effSDenis Karpov 
15853796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
1586a45c6cb8SMadhusudhan Chikkature 
15874621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1588eb250826SDavid Brownell 		/* Only MMC1 can interface at 3V without some flavor
1589eb250826SDavid Brownell 		 * of external transceiver; but they all handle 1.8V.
1590eb250826SDavid Brownell 		 */
1591a45c6cb8SMadhusudhan Chikkature 		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
15922cf171cbSBalaji T K 			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1593a45c6cb8SMadhusudhan Chikkature 				/*
1594a45c6cb8SMadhusudhan Chikkature 				 * The mmc_select_voltage fn of the core does
1595a45c6cb8SMadhusudhan Chikkature 				 * not seem to set the power_mode to
1596a45c6cb8SMadhusudhan Chikkature 				 * MMC_POWER_UP upon recalculating the voltage.
1597a45c6cb8SMadhusudhan Chikkature 				 * vdd 1.8v.
1598a45c6cb8SMadhusudhan Chikkature 				 */
159970a3341aSDenis Karpov 			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1600a45c6cb8SMadhusudhan Chikkature 				dev_dbg(mmc_dev(host->mmc),
1601a45c6cb8SMadhusudhan Chikkature 						"Switch operation failed\n");
1602a45c6cb8SMadhusudhan Chikkature 		}
1603a45c6cb8SMadhusudhan Chikkature 	}
1604a45c6cb8SMadhusudhan Chikkature 
16055934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
1606a45c6cb8SMadhusudhan Chikkature 
1607a3621465SAdrian Hunter 	if (do_send_init_stream)
1608a45c6cb8SMadhusudhan Chikkature 		send_init_stream(host);
1609a45c6cb8SMadhusudhan Chikkature 
16103796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
16115e2ea617SAdrian Hunter 
1612fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1613a45c6cb8SMadhusudhan Chikkature }
1614a45c6cb8SMadhusudhan Chikkature 
1615a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1616a45c6cb8SMadhusudhan Chikkature {
161770a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1618a45c6cb8SMadhusudhan Chikkature 
1619191d1f1dSDenis Karpov 	if (!mmc_slot(host).card_detect)
1620a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1621db0fefc5SAdrian Hunter 	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1622a45c6cb8SMadhusudhan Chikkature }
1623a45c6cb8SMadhusudhan Chikkature 
1624a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_ro(struct mmc_host *mmc)
1625a45c6cb8SMadhusudhan Chikkature {
162670a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1627a45c6cb8SMadhusudhan Chikkature 
1628191d1f1dSDenis Karpov 	if (!mmc_slot(host).get_ro)
1629a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1630191d1f1dSDenis Karpov 	return mmc_slot(host).get_ro(host->dev, 0);
1631a45c6cb8SMadhusudhan Chikkature }
1632a45c6cb8SMadhusudhan Chikkature 
16334816858cSGrazvydas Ignotas static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
16344816858cSGrazvydas Ignotas {
16354816858cSGrazvydas Ignotas 	struct omap_hsmmc_host *host = mmc_priv(mmc);
16364816858cSGrazvydas Ignotas 
16374816858cSGrazvydas Ignotas 	if (mmc_slot(host).init_card)
16384816858cSGrazvydas Ignotas 		mmc_slot(host).init_card(card);
16394816858cSGrazvydas Ignotas }
16404816858cSGrazvydas Ignotas 
164170a3341aSDenis Karpov static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
16421b331e69SKim Kyuwon {
16431b331e69SKim Kyuwon 	u32 hctl, capa, value;
16441b331e69SKim Kyuwon 
16451b331e69SKim Kyuwon 	/* Only MMC1 supports 3.0V */
16464621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
16471b331e69SKim Kyuwon 		hctl = SDVS30;
16481b331e69SKim Kyuwon 		capa = VS30 | VS18;
16491b331e69SKim Kyuwon 	} else {
16501b331e69SKim Kyuwon 		hctl = SDVS18;
16511b331e69SKim Kyuwon 		capa = VS18;
16521b331e69SKim Kyuwon 	}
16531b331e69SKim Kyuwon 
16541b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
16551b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
16561b331e69SKim Kyuwon 
16571b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, CAPA);
16581b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
16591b331e69SKim Kyuwon 
16601b331e69SKim Kyuwon 	/* Set SD bus power bit */
1661e13bb300SAdrian Hunter 	set_sd_bus_power(host);
16621b331e69SKim Kyuwon }
16631b331e69SKim Kyuwon 
166470a3341aSDenis Karpov static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1665dd498effSDenis Karpov {
166670a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1667dd498effSDenis Karpov 
1668fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1669fa4aa2d4SBalaji T K 
1670dd498effSDenis Karpov 	return 0;
1671dd498effSDenis Karpov }
1672dd498effSDenis Karpov 
1673907d2e7cSAdrian Hunter static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1674dd498effSDenis Karpov {
167570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1676dd498effSDenis Karpov 
1677fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1678fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1679fa4aa2d4SBalaji T K 
1680dd498effSDenis Karpov 	return 0;
1681dd498effSDenis Karpov }
1682dd498effSDenis Karpov 
168370a3341aSDenis Karpov static const struct mmc_host_ops omap_hsmmc_ops = {
168470a3341aSDenis Karpov 	.enable = omap_hsmmc_enable_fclk,
168570a3341aSDenis Karpov 	.disable = omap_hsmmc_disable_fclk,
16869782aff8SPer Forlin 	.post_req = omap_hsmmc_post_req,
16879782aff8SPer Forlin 	.pre_req = omap_hsmmc_pre_req,
168870a3341aSDenis Karpov 	.request = omap_hsmmc_request,
168970a3341aSDenis Karpov 	.set_ios = omap_hsmmc_set_ios,
1690dd498effSDenis Karpov 	.get_cd = omap_hsmmc_get_cd,
1691dd498effSDenis Karpov 	.get_ro = omap_hsmmc_get_ro,
16924816858cSGrazvydas Ignotas 	.init_card = omap_hsmmc_init_card,
1693dd498effSDenis Karpov 	/* NYET -- enable_sdio_irq */
1694dd498effSDenis Karpov };
1695dd498effSDenis Karpov 
1696d900f712SDenis Karpov #ifdef CONFIG_DEBUG_FS
1697d900f712SDenis Karpov 
169870a3341aSDenis Karpov static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1699d900f712SDenis Karpov {
1700d900f712SDenis Karpov 	struct mmc_host *mmc = s->private;
170170a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
170211dd62a7SDenis Karpov 
17030a82e06eSTony Lindgren 	seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
17040a82e06eSTony Lindgren 			mmc->index, host->context_loss);
17055e2ea617SAdrian Hunter 
1706fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1707d900f712SDenis Karpov 
1708d900f712SDenis Karpov 	seq_printf(s, "CON:\t\t0x%08x\n",
1709d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CON));
1710d900f712SDenis Karpov 	seq_printf(s, "HCTL:\t\t0x%08x\n",
1711d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL));
1712d900f712SDenis Karpov 	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1713d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCTL));
1714d900f712SDenis Karpov 	seq_printf(s, "IE:\t\t0x%08x\n",
1715d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, IE));
1716d900f712SDenis Karpov 	seq_printf(s, "ISE:\t\t0x%08x\n",
1717d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, ISE));
1718d900f712SDenis Karpov 	seq_printf(s, "CAPA:\t\t0x%08x\n",
1719d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA));
17205e2ea617SAdrian Hunter 
1721fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1722fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1723dd498effSDenis Karpov 
1724d900f712SDenis Karpov 	return 0;
1725d900f712SDenis Karpov }
1726d900f712SDenis Karpov 
172770a3341aSDenis Karpov static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1728d900f712SDenis Karpov {
172970a3341aSDenis Karpov 	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1730d900f712SDenis Karpov }
1731d900f712SDenis Karpov 
1732d900f712SDenis Karpov static const struct file_operations mmc_regs_fops = {
173370a3341aSDenis Karpov 	.open           = omap_hsmmc_regs_open,
1734d900f712SDenis Karpov 	.read           = seq_read,
1735d900f712SDenis Karpov 	.llseek         = seq_lseek,
1736d900f712SDenis Karpov 	.release        = single_release,
1737d900f712SDenis Karpov };
1738d900f712SDenis Karpov 
173970a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1740d900f712SDenis Karpov {
1741d900f712SDenis Karpov 	if (mmc->debugfs_root)
1742d900f712SDenis Karpov 		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1743d900f712SDenis Karpov 			mmc, &mmc_regs_fops);
1744d900f712SDenis Karpov }
1745d900f712SDenis Karpov 
1746d900f712SDenis Karpov #else
1747d900f712SDenis Karpov 
174870a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1749d900f712SDenis Karpov {
1750d900f712SDenis Karpov }
1751d900f712SDenis Karpov 
1752d900f712SDenis Karpov #endif
1753d900f712SDenis Karpov 
175446856a68SRajendra Nayak #ifdef CONFIG_OF
175559445b10SNishanth Menon static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
175659445b10SNishanth Menon 	/* See 35xx errata 2.1.1.128 in SPRZ278F */
175759445b10SNishanth Menon 	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
175859445b10SNishanth Menon };
175959445b10SNishanth Menon 
176059445b10SNishanth Menon static const struct omap_mmc_of_data omap4_mmc_of_data = {
176159445b10SNishanth Menon 	.reg_offset = 0x100,
176259445b10SNishanth Menon };
176346856a68SRajendra Nayak 
176446856a68SRajendra Nayak static const struct of_device_id omap_mmc_of_match[] = {
176546856a68SRajendra Nayak 	{
176646856a68SRajendra Nayak 		.compatible = "ti,omap2-hsmmc",
176746856a68SRajendra Nayak 	},
176846856a68SRajendra Nayak 	{
176959445b10SNishanth Menon 		.compatible = "ti,omap3-pre-es3-hsmmc",
177059445b10SNishanth Menon 		.data = &omap3_pre_es3_mmc_of_data,
177159445b10SNishanth Menon 	},
177259445b10SNishanth Menon 	{
177346856a68SRajendra Nayak 		.compatible = "ti,omap3-hsmmc",
177446856a68SRajendra Nayak 	},
177546856a68SRajendra Nayak 	{
177646856a68SRajendra Nayak 		.compatible = "ti,omap4-hsmmc",
177759445b10SNishanth Menon 		.data = &omap4_mmc_of_data,
177846856a68SRajendra Nayak 	},
177946856a68SRajendra Nayak 	{},
1780b6d085f6SChris Ball };
178146856a68SRajendra Nayak MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
178246856a68SRajendra Nayak 
178346856a68SRajendra Nayak static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
178446856a68SRajendra Nayak {
178546856a68SRajendra Nayak 	struct omap_mmc_platform_data *pdata;
178646856a68SRajendra Nayak 	struct device_node *np = dev->of_node;
1787d8714e87SDaniel Mack 	u32 bus_width, max_freq;
1788dc642c28SJan Luebbe 	int cd_gpio, wp_gpio;
1789dc642c28SJan Luebbe 
1790dc642c28SJan Luebbe 	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
1791dc642c28SJan Luebbe 	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
1792dc642c28SJan Luebbe 	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
1793dc642c28SJan Luebbe 		return ERR_PTR(-EPROBE_DEFER);
179446856a68SRajendra Nayak 
179546856a68SRajendra Nayak 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
179646856a68SRajendra Nayak 	if (!pdata)
179719df45bcSBalaji T K 		return ERR_PTR(-ENOMEM); /* out of memory */
179846856a68SRajendra Nayak 
179946856a68SRajendra Nayak 	if (of_find_property(np, "ti,dual-volt", NULL))
180046856a68SRajendra Nayak 		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
180146856a68SRajendra Nayak 
180246856a68SRajendra Nayak 	/* This driver only supports 1 slot */
180346856a68SRajendra Nayak 	pdata->nr_slots = 1;
1804dc642c28SJan Luebbe 	pdata->slots[0].switch_pin = cd_gpio;
1805dc642c28SJan Luebbe 	pdata->slots[0].gpio_wp = wp_gpio;
180646856a68SRajendra Nayak 
180746856a68SRajendra Nayak 	if (of_find_property(np, "ti,non-removable", NULL)) {
180846856a68SRajendra Nayak 		pdata->slots[0].nonremovable = true;
180946856a68SRajendra Nayak 		pdata->slots[0].no_regulator_off_init = true;
181046856a68SRajendra Nayak 	}
18117f217794SArnd Bergmann 	of_property_read_u32(np, "bus-width", &bus_width);
181246856a68SRajendra Nayak 	if (bus_width == 4)
181346856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
181446856a68SRajendra Nayak 	else if (bus_width == 8)
181546856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;
181646856a68SRajendra Nayak 
181746856a68SRajendra Nayak 	if (of_find_property(np, "ti,needs-special-reset", NULL))
181846856a68SRajendra Nayak 		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
181946856a68SRajendra Nayak 
1820d8714e87SDaniel Mack 	if (!of_property_read_u32(np, "max-frequency", &max_freq))
1821d8714e87SDaniel Mack 		pdata->max_freq = max_freq;
1822d8714e87SDaniel Mack 
1823cd587096SHebbar, Gururaja 	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
1824cd587096SHebbar, Gururaja 		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;
1825cd587096SHebbar, Gururaja 
1826c9ae64dbSDaniel Mack 	if (of_find_property(np, "keep-power-in-suspend", NULL))
1827c9ae64dbSDaniel Mack 		pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;
1828c9ae64dbSDaniel Mack 
1829c9ae64dbSDaniel Mack 	if (of_find_property(np, "enable-sdio-wakeup", NULL))
1830c9ae64dbSDaniel Mack 		pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
1831c9ae64dbSDaniel Mack 
183246856a68SRajendra Nayak 	return pdata;
183346856a68SRajendra Nayak }
183446856a68SRajendra Nayak #else
183546856a68SRajendra Nayak static inline struct omap_mmc_platform_data
183646856a68SRajendra Nayak 			*of_get_hsmmc_pdata(struct device *dev)
183746856a68SRajendra Nayak {
183819df45bcSBalaji T K 	return ERR_PTR(-EINVAL);
183946856a68SRajendra Nayak }
184046856a68SRajendra Nayak #endif
184146856a68SRajendra Nayak 
1842c3be1efdSBill Pemberton static int omap_hsmmc_probe(struct platform_device *pdev)
1843a45c6cb8SMadhusudhan Chikkature {
1844a45c6cb8SMadhusudhan Chikkature 	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1845a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc;
184670a3341aSDenis Karpov 	struct omap_hsmmc_host *host = NULL;
1847a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
1848db0fefc5SAdrian Hunter 	int ret, irq;
184946856a68SRajendra Nayak 	const struct of_device_id *match;
185026b88520SRussell King 	dma_cap_mask_t mask;
185126b88520SRussell King 	unsigned tx_req, rx_req;
185246b76035SDaniel Mack 	struct pinctrl *pinctrl;
185359445b10SNishanth Menon 	const struct omap_mmc_of_data *data;
185477fae219SBalaji T K 	void __iomem *base;
185546856a68SRajendra Nayak 
185646856a68SRajendra Nayak 	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
185746856a68SRajendra Nayak 	if (match) {
185846856a68SRajendra Nayak 		pdata = of_get_hsmmc_pdata(&pdev->dev);
1859dc642c28SJan Luebbe 
1860dc642c28SJan Luebbe 		if (IS_ERR(pdata))
1861dc642c28SJan Luebbe 			return PTR_ERR(pdata);
1862dc642c28SJan Luebbe 
186346856a68SRajendra Nayak 		if (match->data) {
186459445b10SNishanth Menon 			data = match->data;
186559445b10SNishanth Menon 			pdata->reg_offset = data->reg_offset;
186659445b10SNishanth Menon 			pdata->controller_flags |= data->controller_flags;
186746856a68SRajendra Nayak 		}
186846856a68SRajendra Nayak 	}
1869a45c6cb8SMadhusudhan Chikkature 
1870a45c6cb8SMadhusudhan Chikkature 	if (pdata == NULL) {
1871a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "Platform Data is missing\n");
1872a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1873a45c6cb8SMadhusudhan Chikkature 	}
1874a45c6cb8SMadhusudhan Chikkature 
1875a45c6cb8SMadhusudhan Chikkature 	if (pdata->nr_slots == 0) {
1876a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "No Slots\n");
1877a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1878a45c6cb8SMadhusudhan Chikkature 	}
1879a45c6cb8SMadhusudhan Chikkature 
1880a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1881a45c6cb8SMadhusudhan Chikkature 	irq = platform_get_irq(pdev, 0);
1882a45c6cb8SMadhusudhan Chikkature 	if (res == NULL || irq < 0)
1883a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1884a45c6cb8SMadhusudhan Chikkature 
188577fae219SBalaji T K 	base = devm_ioremap_resource(&pdev->dev, res);
188677fae219SBalaji T K 	if (IS_ERR(base))
188777fae219SBalaji T K 		return PTR_ERR(base);
1888a45c6cb8SMadhusudhan Chikkature 
1889db0fefc5SAdrian Hunter 	ret = omap_hsmmc_gpio_init(pdata);
1890db0fefc5SAdrian Hunter 	if (ret)
1891db0fefc5SAdrian Hunter 		goto err;
1892db0fefc5SAdrian Hunter 
189370a3341aSDenis Karpov 	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1894a45c6cb8SMadhusudhan Chikkature 	if (!mmc) {
1895a45c6cb8SMadhusudhan Chikkature 		ret = -ENOMEM;
1896db0fefc5SAdrian Hunter 		goto err_alloc;
1897a45c6cb8SMadhusudhan Chikkature 	}
1898a45c6cb8SMadhusudhan Chikkature 
1899a45c6cb8SMadhusudhan Chikkature 	host		= mmc_priv(mmc);
1900a45c6cb8SMadhusudhan Chikkature 	host->mmc	= mmc;
1901a45c6cb8SMadhusudhan Chikkature 	host->pdata	= pdata;
1902a45c6cb8SMadhusudhan Chikkature 	host->dev	= &pdev->dev;
1903a45c6cb8SMadhusudhan Chikkature 	host->use_dma	= 1;
1904a45c6cb8SMadhusudhan Chikkature 	host->dma_ch	= -1;
1905a45c6cb8SMadhusudhan Chikkature 	host->irq	= irq;
1906a45c6cb8SMadhusudhan Chikkature 	host->slot_id	= 0;
1907fc307df8SBalaji T K 	host->mapbase	= res->start + pdata->reg_offset;
190877fae219SBalaji T K 	host->base	= base + pdata->reg_offset;
19096da20c89SAdrian Hunter 	host->power_mode = MMC_POWER_OFF;
19109782aff8SPer Forlin 	host->next_data.cookie = 1;
1911e99448ffSBalaji T K 	host->pbias_enabled = 0;
1912a45c6cb8SMadhusudhan Chikkature 
1913a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, host);
1914a45c6cb8SMadhusudhan Chikkature 
191570a3341aSDenis Karpov 	mmc->ops	= &omap_hsmmc_ops;
1916dd498effSDenis Karpov 
19176b206efeSAndy Shevchenko 	mmc->f_min = OMAP_MMC_MIN_CLOCK;
1918d418ed87SDaniel Mack 
1919d418ed87SDaniel Mack 	if (pdata->max_freq > 0)
1920d418ed87SDaniel Mack 		mmc->f_max = pdata->max_freq;
1921d418ed87SDaniel Mack 	else
19226b206efeSAndy Shevchenko 		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1923a45c6cb8SMadhusudhan Chikkature 
19244dffd7a2SAdrian Hunter 	spin_lock_init(&host->irq_lock);
1925a45c6cb8SMadhusudhan Chikkature 
19269618195eSBalaji T K 	host->fclk = devm_clk_get(&pdev->dev, "fck");
1927a45c6cb8SMadhusudhan Chikkature 	if (IS_ERR(host->fclk)) {
1928a45c6cb8SMadhusudhan Chikkature 		ret = PTR_ERR(host->fclk);
1929a45c6cb8SMadhusudhan Chikkature 		host->fclk = NULL;
1930a45c6cb8SMadhusudhan Chikkature 		goto err1;
1931a45c6cb8SMadhusudhan Chikkature 	}
1932a45c6cb8SMadhusudhan Chikkature 
19339b68256cSPaul Walmsley 	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
19349b68256cSPaul Walmsley 		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
19359b68256cSPaul Walmsley 		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
19369b68256cSPaul Walmsley 	}
1937dd498effSDenis Karpov 
1938fa4aa2d4SBalaji T K 	pm_runtime_enable(host->dev);
1939fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1940fa4aa2d4SBalaji T K 	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
1941fa4aa2d4SBalaji T K 	pm_runtime_use_autosuspend(host->dev);
1942a45c6cb8SMadhusudhan Chikkature 
194392a3aebfSBalaji T K 	omap_hsmmc_context_save(host);
194492a3aebfSBalaji T K 
19459618195eSBalaji T K 	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
1946a45c6cb8SMadhusudhan Chikkature 	/*
1947a45c6cb8SMadhusudhan Chikkature 	 * MMC can still work without debounce clock.
1948a45c6cb8SMadhusudhan Chikkature 	 */
1949cd03d9a8SRajendra Nayak 	if (IS_ERR(host->dbclk)) {
1950cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
195194c18149SRajendra Nayak 	} else if (clk_prepare_enable(host->dbclk) != 0) {
1952cd03d9a8SRajendra Nayak 		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
1953cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
19542bec0893SAdrian Hunter 	}
1955a45c6cb8SMadhusudhan Chikkature 
19560ccd76d4SJuha Yrjola 	/* Since we do only SG emulation, we can have as many segs
19570ccd76d4SJuha Yrjola 	 * as we want. */
1958a36274e0SMartin K. Petersen 	mmc->max_segs = 1024;
19590ccd76d4SJuha Yrjola 
1960a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
1961a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
1962a45c6cb8SMadhusudhan Chikkature 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1963a45c6cb8SMadhusudhan Chikkature 	mmc->max_seg_size = mmc->max_req_size;
1964a45c6cb8SMadhusudhan Chikkature 
196513189e78SJarkko Lavinen 	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
196693caf8e6SAdrian Hunter 		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1967a45c6cb8SMadhusudhan Chikkature 
19683a63833eSSukumar Ghorai 	mmc->caps |= mmc_slot(host).caps;
19693a63833eSSukumar Ghorai 	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1970a45c6cb8SMadhusudhan Chikkature 		mmc->caps |= MMC_CAP_4_BIT_DATA;
1971a45c6cb8SMadhusudhan Chikkature 
1972191d1f1dSDenis Karpov 	if (mmc_slot(host).nonremovable)
197323d99bb9SAdrian Hunter 		mmc->caps |= MMC_CAP_NONREMOVABLE;
197423d99bb9SAdrian Hunter 
19756fdc75deSEliad Peller 	mmc->pm_caps = mmc_slot(host).pm_caps;
19766fdc75deSEliad Peller 
197770a3341aSDenis Karpov 	omap_hsmmc_conf_bus_power(host);
1978a45c6cb8SMadhusudhan Chikkature 
19794a29b559SSantosh Shilimkar 	if (!pdev->dev.of_node) {
1980b7bf773bSBalaji T K 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1981b7bf773bSBalaji T K 		if (!res) {
1982b7bf773bSBalaji T K 			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
19839c17d08cSKevin Hilman 			ret = -ENXIO;
1984f3e2f1ddSGrazvydas Ignotas 			goto err_irq;
1985a45c6cb8SMadhusudhan Chikkature 		}
198626b88520SRussell King 		tx_req = res->start;
1987b7bf773bSBalaji T K 
1988b7bf773bSBalaji T K 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1989b7bf773bSBalaji T K 		if (!res) {
1990b7bf773bSBalaji T K 			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
19919c17d08cSKevin Hilman 			ret = -ENXIO;
1992b7bf773bSBalaji T K 			goto err_irq;
1993b7bf773bSBalaji T K 		}
199426b88520SRussell King 		rx_req = res->start;
19954a29b559SSantosh Shilimkar 	}
1996c5c98927SRussell King 
1997c5c98927SRussell King 	dma_cap_zero(mask);
1998c5c98927SRussell King 	dma_cap_set(DMA_SLAVE, mask);
199926b88520SRussell King 
2000d272fbf0SMatt Porter 	host->rx_chan =
2001d272fbf0SMatt Porter 		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
2002d272fbf0SMatt Porter 						 &rx_req, &pdev->dev, "rx");
2003d272fbf0SMatt Porter 
2004c5c98927SRussell King 	if (!host->rx_chan) {
200526b88520SRussell King 		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
200604e8c7bcSKevin Hilman 		ret = -ENXIO;
200726b88520SRussell King 		goto err_irq;
2008c5c98927SRussell King 	}
200926b88520SRussell King 
2010d272fbf0SMatt Porter 	host->tx_chan =
2011d272fbf0SMatt Porter 		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
2012d272fbf0SMatt Porter 						 &tx_req, &pdev->dev, "tx");
2013d272fbf0SMatt Porter 
2014c5c98927SRussell King 	if (!host->tx_chan) {
201526b88520SRussell King 		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
201604e8c7bcSKevin Hilman 		ret = -ENXIO;
201726b88520SRussell King 		goto err_irq;
2018c5c98927SRussell King 	}
2019a45c6cb8SMadhusudhan Chikkature 
2020a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for MMC operations */
2021e1538ed7SBalaji T K 	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2022a45c6cb8SMadhusudhan Chikkature 			mmc_hostname(mmc), host);
2023a45c6cb8SMadhusudhan Chikkature 	if (ret) {
2024b1e056aeSVenkatraman S 		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2025a45c6cb8SMadhusudhan Chikkature 		goto err_irq;
2026a45c6cb8SMadhusudhan Chikkature 	}
2027a45c6cb8SMadhusudhan Chikkature 
2028a45c6cb8SMadhusudhan Chikkature 	if (pdata->init != NULL) {
2029a45c6cb8SMadhusudhan Chikkature 		if (pdata->init(&pdev->dev) != 0) {
2030b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc),
203170a3341aSDenis Karpov 				"Unable to configure MMC IRQs\n");
2032e1538ed7SBalaji T K 			goto err_irq;
2033a45c6cb8SMadhusudhan Chikkature 		}
2034a45c6cb8SMadhusudhan Chikkature 	}
2035db0fefc5SAdrian Hunter 
2036b702b106SAdrian Hunter 	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2037db0fefc5SAdrian Hunter 		ret = omap_hsmmc_reg_get(host);
2038db0fefc5SAdrian Hunter 		if (ret)
2039db0fefc5SAdrian Hunter 			goto err_reg;
2040db0fefc5SAdrian Hunter 		host->use_reg = 1;
2041db0fefc5SAdrian Hunter 	}
2042db0fefc5SAdrian Hunter 
2043b583f26dSDavid Brownell 	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2044a45c6cb8SMadhusudhan Chikkature 
2045a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for card detect */
2046e1a55f5eSAdrian Hunter 	if ((mmc_slot(host).card_detect_irq)) {
20479fa0e05eSBalaji T K 		ret = devm_request_threaded_irq(&pdev->dev,
20489fa0e05eSBalaji T K 						mmc_slot(host).card_detect_irq,
20499fa0e05eSBalaji T K 						NULL, omap_hsmmc_detect,
2050db35f83eSMing Lei 					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2051a45c6cb8SMadhusudhan Chikkature 					   mmc_hostname(mmc), host);
2052a45c6cb8SMadhusudhan Chikkature 		if (ret) {
2053b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc),
2054a45c6cb8SMadhusudhan Chikkature 				"Unable to grab MMC CD IRQ\n");
2055a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd;
2056a45c6cb8SMadhusudhan Chikkature 		}
205772f2e2c7Skishore kadiyala 		pdata->suspend = omap_hsmmc_suspend_cdirq;
205872f2e2c7Skishore kadiyala 		pdata->resume = omap_hsmmc_resume_cdirq;
2059a45c6cb8SMadhusudhan Chikkature 	}
2060a45c6cb8SMadhusudhan Chikkature 
2061b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
2062a45c6cb8SMadhusudhan Chikkature 
206346b76035SDaniel Mack 	pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
206446b76035SDaniel Mack 	if (IS_ERR(pinctrl))
206546b76035SDaniel Mack 		dev_warn(&pdev->dev,
206646b76035SDaniel Mack 			"pins are not configured from the driver\n");
206746b76035SDaniel Mack 
2068b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2069b62f6228SAdrian Hunter 
2070a45c6cb8SMadhusudhan Chikkature 	mmc_add_host(mmc);
2071a45c6cb8SMadhusudhan Chikkature 
2072191d1f1dSDenis Karpov 	if (mmc_slot(host).name != NULL) {
2073a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2074a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2075a45c6cb8SMadhusudhan Chikkature 			goto err_slot_name;
2076a45c6cb8SMadhusudhan Chikkature 	}
2077191d1f1dSDenis Karpov 	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2078a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev,
2079a45c6cb8SMadhusudhan Chikkature 					&dev_attr_cover_switch);
2080a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2081db0fefc5SAdrian Hunter 			goto err_slot_name;
2082a45c6cb8SMadhusudhan Chikkature 	}
2083a45c6cb8SMadhusudhan Chikkature 
208470a3341aSDenis Karpov 	omap_hsmmc_debugfs(mmc);
2085fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2086fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2087d900f712SDenis Karpov 
2088a45c6cb8SMadhusudhan Chikkature 	return 0;
2089a45c6cb8SMadhusudhan Chikkature 
2090a45c6cb8SMadhusudhan Chikkature err_slot_name:
2091a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(mmc);
2092db0fefc5SAdrian Hunter err_irq_cd:
2093db0fefc5SAdrian Hunter 	if (host->use_reg)
2094db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2095db0fefc5SAdrian Hunter err_reg:
2096db0fefc5SAdrian Hunter 	if (host->pdata->cleanup)
2097db0fefc5SAdrian Hunter 		host->pdata->cleanup(&pdev->dev);
2098a45c6cb8SMadhusudhan Chikkature err_irq:
2099c5c98927SRussell King 	if (host->tx_chan)
2100c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2101c5c98927SRussell King 	if (host->rx_chan)
2102c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2103d59d77edSBalaji T K 	pm_runtime_put_sync(host->dev);
210437f6190dSTony Lindgren 	pm_runtime_disable(host->dev);
21059618195eSBalaji T K 	if (host->dbclk)
210694c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
2107a45c6cb8SMadhusudhan Chikkature err1:
2108a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(mmc);
2109db0fefc5SAdrian Hunter err_alloc:
2110db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdata);
2111db0fefc5SAdrian Hunter err:
2112a45c6cb8SMadhusudhan Chikkature 	return ret;
2113a45c6cb8SMadhusudhan Chikkature }
2114a45c6cb8SMadhusudhan Chikkature 
21156e0ee714SBill Pemberton static int omap_hsmmc_remove(struct platform_device *pdev)
2116a45c6cb8SMadhusudhan Chikkature {
211770a3341aSDenis Karpov 	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2118a45c6cb8SMadhusudhan Chikkature 
2119fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2120a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(host->mmc);
2121db0fefc5SAdrian Hunter 	if (host->use_reg)
2122db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2123a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->cleanup)
2124a45c6cb8SMadhusudhan Chikkature 		host->pdata->cleanup(&pdev->dev);
2125a45c6cb8SMadhusudhan Chikkature 
2126c5c98927SRussell King 	if (host->tx_chan)
2127c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2128c5c98927SRussell King 	if (host->rx_chan)
2129c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2130c5c98927SRussell King 
2131fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2132fa4aa2d4SBalaji T K 	pm_runtime_disable(host->dev);
21339618195eSBalaji T K 	if (host->dbclk)
213494c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
2135a45c6cb8SMadhusudhan Chikkature 
21369ea28ecbSBalaji T K 	omap_hsmmc_gpio_free(host->pdata);
21379d1f0286SBalaji T K 	mmc_free_host(host->mmc);
2138a45c6cb8SMadhusudhan Chikkature 
2139a45c6cb8SMadhusudhan Chikkature 	return 0;
2140a45c6cb8SMadhusudhan Chikkature }
2141a45c6cb8SMadhusudhan Chikkature 
2142a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_PM
2143a48ce884SFelipe Balbi static int omap_hsmmc_prepare(struct device *dev)
2144a48ce884SFelipe Balbi {
2145a48ce884SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2146a48ce884SFelipe Balbi 
2147a48ce884SFelipe Balbi 	if (host->pdata->suspend)
2148a48ce884SFelipe Balbi 		return host->pdata->suspend(dev, host->slot_id);
2149a48ce884SFelipe Balbi 
2150a48ce884SFelipe Balbi 	return 0;
2151a48ce884SFelipe Balbi }
2152a48ce884SFelipe Balbi 
2153a48ce884SFelipe Balbi static void omap_hsmmc_complete(struct device *dev)
2154a48ce884SFelipe Balbi {
2155a48ce884SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2156a48ce884SFelipe Balbi 
2157a48ce884SFelipe Balbi 	if (host->pdata->resume)
2158a48ce884SFelipe Balbi 		host->pdata->resume(dev, host->slot_id);
2159a48ce884SFelipe Balbi 
2160a48ce884SFelipe Balbi }
2161a48ce884SFelipe Balbi 
2162a791daa1SKevin Hilman static int omap_hsmmc_suspend(struct device *dev)
2163a45c6cb8SMadhusudhan Chikkature {
2164927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2165927ce944SFelipe Balbi 
2166927ce944SFelipe Balbi 	if (!host)
2167927ce944SFelipe Balbi 		return 0;
2168a45c6cb8SMadhusudhan Chikkature 
2169fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
217031f9d463SEliad Peller 
217131f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
217231f9d463SEliad Peller 		omap_hsmmc_disable_irq(host);
217331f9d463SEliad Peller 		OMAP_HSMMC_WRITE(host->base, HCTL,
217431f9d463SEliad Peller 				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
217531f9d463SEliad Peller 	}
2176927ce944SFelipe Balbi 
2177cd03d9a8SRajendra Nayak 	if (host->dbclk)
217894c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
21793932afd5SUlf Hansson 
2180fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
21813932afd5SUlf Hansson 	return 0;
2182a45c6cb8SMadhusudhan Chikkature }
2183a45c6cb8SMadhusudhan Chikkature 
2184a45c6cb8SMadhusudhan Chikkature /* Routine to resume the MMC device */
2185a791daa1SKevin Hilman static int omap_hsmmc_resume(struct device *dev)
2186a45c6cb8SMadhusudhan Chikkature {
2187927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2188927ce944SFelipe Balbi 
2189927ce944SFelipe Balbi 	if (!host)
2190927ce944SFelipe Balbi 		return 0;
2191a45c6cb8SMadhusudhan Chikkature 
2192fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
219311dd62a7SDenis Karpov 
2194cd03d9a8SRajendra Nayak 	if (host->dbclk)
219594c18149SRajendra Nayak 		clk_prepare_enable(host->dbclk);
21962bec0893SAdrian Hunter 
219731f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
219870a3341aSDenis Karpov 		omap_hsmmc_conf_bus_power(host);
21991b331e69SKim Kyuwon 
2200b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2201b62f6228SAdrian Hunter 
2202fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2203fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
22043932afd5SUlf Hansson 	return 0;
2205a45c6cb8SMadhusudhan Chikkature }
2206a45c6cb8SMadhusudhan Chikkature 
2207a45c6cb8SMadhusudhan Chikkature #else
2208a48ce884SFelipe Balbi #define omap_hsmmc_prepare	NULL
2209a48ce884SFelipe Balbi #define omap_hsmmc_complete	NULL
221070a3341aSDenis Karpov #define omap_hsmmc_suspend	NULL
221170a3341aSDenis Karpov #define omap_hsmmc_resume	NULL
2212a45c6cb8SMadhusudhan Chikkature #endif
2213a45c6cb8SMadhusudhan Chikkature 
2214fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_suspend(struct device *dev)
2215fa4aa2d4SBalaji T K {
2216fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2217fa4aa2d4SBalaji T K 
2218fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2219fa4aa2d4SBalaji T K 	omap_hsmmc_context_save(host);
2220927ce944SFelipe Balbi 	dev_dbg(dev, "disabled\n");
2221fa4aa2d4SBalaji T K 
2222fa4aa2d4SBalaji T K 	return 0;
2223fa4aa2d4SBalaji T K }
2224fa4aa2d4SBalaji T K 
2225fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_resume(struct device *dev)
2226fa4aa2d4SBalaji T K {
2227fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2228fa4aa2d4SBalaji T K 
2229fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2230fa4aa2d4SBalaji T K 	omap_hsmmc_context_restore(host);
2231927ce944SFelipe Balbi 	dev_dbg(dev, "enabled\n");
2232fa4aa2d4SBalaji T K 
2233fa4aa2d4SBalaji T K 	return 0;
2234fa4aa2d4SBalaji T K }
2235fa4aa2d4SBalaji T K 
2236a791daa1SKevin Hilman static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
223770a3341aSDenis Karpov 	.suspend	= omap_hsmmc_suspend,
223870a3341aSDenis Karpov 	.resume		= omap_hsmmc_resume,
2239a48ce884SFelipe Balbi 	.prepare	= omap_hsmmc_prepare,
2240a48ce884SFelipe Balbi 	.complete	= omap_hsmmc_complete,
2241fa4aa2d4SBalaji T K 	.runtime_suspend = omap_hsmmc_runtime_suspend,
2242fa4aa2d4SBalaji T K 	.runtime_resume = omap_hsmmc_runtime_resume,
2243a791daa1SKevin Hilman };
2244a791daa1SKevin Hilman 
2245a791daa1SKevin Hilman static struct platform_driver omap_hsmmc_driver = {
2246efa25fd3SFelipe Balbi 	.probe		= omap_hsmmc_probe,
22470433c143SBill Pemberton 	.remove		= omap_hsmmc_remove,
2248a45c6cb8SMadhusudhan Chikkature 	.driver		= {
2249a45c6cb8SMadhusudhan Chikkature 		.name = DRIVER_NAME,
2250a45c6cb8SMadhusudhan Chikkature 		.owner = THIS_MODULE,
2251a791daa1SKevin Hilman 		.pm = &omap_hsmmc_dev_pm_ops,
225246856a68SRajendra Nayak 		.of_match_table = of_match_ptr(omap_mmc_of_match),
2253a45c6cb8SMadhusudhan Chikkature 	},
2254a45c6cb8SMadhusudhan Chikkature };
2255a45c6cb8SMadhusudhan Chikkature 
2256b796450bSFelipe Balbi module_platform_driver(omap_hsmmc_driver);
2257a45c6cb8SMadhusudhan Chikkature MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2258a45c6cb8SMadhusudhan Chikkature MODULE_LICENSE("GPL");
2259a45c6cb8SMadhusudhan Chikkature MODULE_ALIAS("platform:" DRIVER_NAME);
2260a45c6cb8SMadhusudhan Chikkature MODULE_AUTHOR("Texas Instruments Inc");
2261