xref: /openbmc/linux/drivers/mmc/host/omap_hsmmc.c (revision 55143438)
1a45c6cb8SMadhusudhan Chikkature /*
2a45c6cb8SMadhusudhan Chikkature  * drivers/mmc/host/omap_hsmmc.c
3a45c6cb8SMadhusudhan Chikkature  *
4a45c6cb8SMadhusudhan Chikkature  * Driver for OMAP2430/3430 MMC controller.
5a45c6cb8SMadhusudhan Chikkature  *
6a45c6cb8SMadhusudhan Chikkature  * Copyright (C) 2007 Texas Instruments.
7a45c6cb8SMadhusudhan Chikkature  *
8a45c6cb8SMadhusudhan Chikkature  * Authors:
9a45c6cb8SMadhusudhan Chikkature  *	Syed Mohammed Khasim	<x0khasim@ti.com>
10a45c6cb8SMadhusudhan Chikkature  *	Madhusudhan		<madhu.cr@ti.com>
11a45c6cb8SMadhusudhan Chikkature  *	Mohit Jalori		<mjalori@ti.com>
12a45c6cb8SMadhusudhan Chikkature  *
13a45c6cb8SMadhusudhan Chikkature  * This file is licensed under the terms of the GNU General Public License
14a45c6cb8SMadhusudhan Chikkature  * version 2. This program is licensed "as is" without any warranty of any
15a45c6cb8SMadhusudhan Chikkature  * kind, whether express or implied.
16a45c6cb8SMadhusudhan Chikkature  */
17a45c6cb8SMadhusudhan Chikkature 
18a45c6cb8SMadhusudhan Chikkature #include <linux/module.h>
19a45c6cb8SMadhusudhan Chikkature #include <linux/init.h>
20ac330f44SAndy Shevchenko #include <linux/kernel.h>
21d900f712SDenis Karpov #include <linux/debugfs.h>
22c5c98927SRussell King #include <linux/dmaengine.h>
23d900f712SDenis Karpov #include <linux/seq_file.h>
24031cd037SFelipe Balbi #include <linux/sizes.h>
25a45c6cb8SMadhusudhan Chikkature #include <linux/interrupt.h>
26a45c6cb8SMadhusudhan Chikkature #include <linux/delay.h>
27a45c6cb8SMadhusudhan Chikkature #include <linux/dma-mapping.h>
28a45c6cb8SMadhusudhan Chikkature #include <linux/platform_device.h>
29a45c6cb8SMadhusudhan Chikkature #include <linux/timer.h>
30a45c6cb8SMadhusudhan Chikkature #include <linux/clk.h>
3146856a68SRajendra Nayak #include <linux/of.h>
322cd3a2a5SAndreas Fenkart #include <linux/of_irq.h>
3346856a68SRajendra Nayak #include <linux/of_gpio.h>
3446856a68SRajendra Nayak #include <linux/of_device.h>
35ee526d51SBalaji T K #include <linux/omap-dmaengine.h>
36a45c6cb8SMadhusudhan Chikkature #include <linux/mmc/host.h>
3713189e78SJarkko Lavinen #include <linux/mmc/core.h>
3893caf8e6SAdrian Hunter #include <linux/mmc/mmc.h>
39a45c6cb8SMadhusudhan Chikkature #include <linux/io.h>
402cd3a2a5SAndreas Fenkart #include <linux/irq.h>
41db0fefc5SAdrian Hunter #include <linux/gpio.h>
42db0fefc5SAdrian Hunter #include <linux/regulator/consumer.h>
4346b76035SDaniel Mack #include <linux/pinctrl/consumer.h>
44fa4aa2d4SBalaji T K #include <linux/pm_runtime.h>
4555143438SAndreas Fenkart #include <linux/platform_data/hsmmc-omap.h>
46a45c6cb8SMadhusudhan Chikkature 
47a45c6cb8SMadhusudhan Chikkature /* OMAP HSMMC Host Controller Registers */
4811dd62a7SDenis Karpov #define OMAP_HSMMC_SYSSTATUS	0x0014
49a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CON		0x002C
50a2e77152SBalaji T K #define OMAP_HSMMC_SDMASA	0x0100
51a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_BLK		0x0104
52a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ARG		0x0108
53a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CMD		0x010C
54a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP10	0x0110
55a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP32	0x0114
56a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP54	0x0118
57a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP76	0x011C
58a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_DATA		0x0120
59bb0635f0SAndreas Fenkart #define OMAP_HSMMC_PSTATE	0x0124
60a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_HCTL		0x0128
61a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCTL	0x012C
62a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_STAT		0x0130
63a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_IE		0x0134
64a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ISE		0x0138
65a2e77152SBalaji T K #define OMAP_HSMMC_AC12		0x013C
66a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CAPA		0x0140
67a45c6cb8SMadhusudhan Chikkature 
68a45c6cb8SMadhusudhan Chikkature #define VS18			(1 << 26)
69a45c6cb8SMadhusudhan Chikkature #define VS30			(1 << 25)
70cd587096SHebbar, Gururaja #define HSS			(1 << 21)
71a45c6cb8SMadhusudhan Chikkature #define SDVS18			(0x5 << 9)
72a45c6cb8SMadhusudhan Chikkature #define SDVS30			(0x6 << 9)
73eb250826SDavid Brownell #define SDVS33			(0x7 << 9)
741b331e69SKim Kyuwon #define SDVS_MASK		0x00000E00
75a45c6cb8SMadhusudhan Chikkature #define SDVSCLR			0xFFFFF1FF
76a45c6cb8SMadhusudhan Chikkature #define SDVSDET			0x00000400
77a45c6cb8SMadhusudhan Chikkature #define AUTOIDLE		0x1
78a45c6cb8SMadhusudhan Chikkature #define SDBP			(1 << 8)
79a45c6cb8SMadhusudhan Chikkature #define DTO			0xe
80a45c6cb8SMadhusudhan Chikkature #define ICE			0x1
81a45c6cb8SMadhusudhan Chikkature #define ICS			0x2
82a45c6cb8SMadhusudhan Chikkature #define CEN			(1 << 2)
83ed164182SBalaji T K #define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
84a45c6cb8SMadhusudhan Chikkature #define CLKD_MASK		0x0000FFC0
85a45c6cb8SMadhusudhan Chikkature #define CLKD_SHIFT		6
86a45c6cb8SMadhusudhan Chikkature #define DTO_MASK		0x000F0000
87a45c6cb8SMadhusudhan Chikkature #define DTO_SHIFT		16
88a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM		(1 << 1)
89a2e77152SBalaji T K #define ACEN_ACMD23		(2 << 2)
90a45c6cb8SMadhusudhan Chikkature #define DP_SELECT		(1 << 21)
91a45c6cb8SMadhusudhan Chikkature #define DDIR			(1 << 4)
92a7e96879SVenkatraman S #define DMAE			0x1
93a45c6cb8SMadhusudhan Chikkature #define MSBS			(1 << 5)
94a45c6cb8SMadhusudhan Chikkature #define BCE			(1 << 1)
95a45c6cb8SMadhusudhan Chikkature #define FOUR_BIT		(1 << 1)
96cd587096SHebbar, Gururaja #define HSPE			(1 << 2)
975a52b08bSBalaji T K #define IWE			(1 << 24)
9803b5d924SBalaji T K #define DDR			(1 << 19)
995a52b08bSBalaji T K #define CLKEXTFREE		(1 << 16)
1005a52b08bSBalaji T K #define CTPL			(1 << 11)
10173153010SJarkko Lavinen #define DW8			(1 << 5)
102a45c6cb8SMadhusudhan Chikkature #define OD			0x1
103a45c6cb8SMadhusudhan Chikkature #define STAT_CLEAR		0xFFFFFFFF
104a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM_CMD		0x00000000
105a45c6cb8SMadhusudhan Chikkature #define DUAL_VOLT_OCR_BIT	7
106a45c6cb8SMadhusudhan Chikkature #define SRC			(1 << 25)
107a45c6cb8SMadhusudhan Chikkature #define SRD			(1 << 26)
10811dd62a7SDenis Karpov #define SOFTRESET		(1 << 1)
109a45c6cb8SMadhusudhan Chikkature 
110f945901fSAndreas Fenkart /* PSTATE */
111f945901fSAndreas Fenkart #define DLEV_DAT(x)		(1 << (20 + (x)))
112f945901fSAndreas Fenkart 
113a7e96879SVenkatraman S /* Interrupt masks for IE and ISE register */
114a7e96879SVenkatraman S #define CC_EN			(1 << 0)
115a7e96879SVenkatraman S #define TC_EN			(1 << 1)
116a7e96879SVenkatraman S #define BWR_EN			(1 << 4)
117a7e96879SVenkatraman S #define BRR_EN			(1 << 5)
1182cd3a2a5SAndreas Fenkart #define CIRQ_EN			(1 << 8)
119a7e96879SVenkatraman S #define ERR_EN			(1 << 15)
120a7e96879SVenkatraman S #define CTO_EN			(1 << 16)
121a7e96879SVenkatraman S #define CCRC_EN			(1 << 17)
122a7e96879SVenkatraman S #define CEB_EN			(1 << 18)
123a7e96879SVenkatraman S #define CIE_EN			(1 << 19)
124a7e96879SVenkatraman S #define DTO_EN			(1 << 20)
125a7e96879SVenkatraman S #define DCRC_EN			(1 << 21)
126a7e96879SVenkatraman S #define DEB_EN			(1 << 22)
127a2e77152SBalaji T K #define ACE_EN			(1 << 24)
128a7e96879SVenkatraman S #define CERR_EN			(1 << 28)
129a7e96879SVenkatraman S #define BADA_EN			(1 << 29)
130a7e96879SVenkatraman S 
131a2e77152SBalaji T K #define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
132a7e96879SVenkatraman S 		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
133a7e96879SVenkatraman S 		BRR_EN | BWR_EN | TC_EN | CC_EN)
134a7e96879SVenkatraman S 
135a2e77152SBalaji T K #define CNI	(1 << 7)
136a2e77152SBalaji T K #define ACIE	(1 << 4)
137a2e77152SBalaji T K #define ACEB	(1 << 3)
138a2e77152SBalaji T K #define ACCE	(1 << 2)
139a2e77152SBalaji T K #define ACTO	(1 << 1)
140a2e77152SBalaji T K #define ACNE	(1 << 0)
141a2e77152SBalaji T K 
142fa4aa2d4SBalaji T K #define MMC_AUTOSUSPEND_DELAY	100
1431e881786SJianpeng Ma #define MMC_TIMEOUT_MS		20		/* 20 mSec */
1441e881786SJianpeng Ma #define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
1456b206efeSAndy Shevchenko #define OMAP_MMC_MIN_CLOCK	400000
1466b206efeSAndy Shevchenko #define OMAP_MMC_MAX_CLOCK	52000000
1470005ae73SKishore Kadiyala #define DRIVER_NAME		"omap_hsmmc"
148a45c6cb8SMadhusudhan Chikkature 
149e99448ffSBalaji T K #define VDD_1V8			1800000		/* 180000 uV */
150e99448ffSBalaji T K #define VDD_3V0			3000000		/* 300000 uV */
151e99448ffSBalaji T K #define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)
152e99448ffSBalaji T K 
153a45c6cb8SMadhusudhan Chikkature /*
154a45c6cb8SMadhusudhan Chikkature  * One controller can have multiple slots, like on some omap boards using
155a45c6cb8SMadhusudhan Chikkature  * omap.c controller driver. Luckily this is not currently done on any known
156a45c6cb8SMadhusudhan Chikkature  * omap_hsmmc.c device.
157a45c6cb8SMadhusudhan Chikkature  */
158a45c6cb8SMadhusudhan Chikkature #define mmc_slot(host)		(host->pdata->slots[host->slot_id])
159a45c6cb8SMadhusudhan Chikkature 
160a45c6cb8SMadhusudhan Chikkature /*
161a45c6cb8SMadhusudhan Chikkature  * MMC Host controller read/write API's
162a45c6cb8SMadhusudhan Chikkature  */
163a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_READ(base, reg)	\
164a45c6cb8SMadhusudhan Chikkature 	__raw_readl((base) + OMAP_HSMMC_##reg)
165a45c6cb8SMadhusudhan Chikkature 
166a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_WRITE(base, reg, val) \
167a45c6cb8SMadhusudhan Chikkature 	__raw_writel((val), (base) + OMAP_HSMMC_##reg)
168a45c6cb8SMadhusudhan Chikkature 
1699782aff8SPer Forlin struct omap_hsmmc_next {
1709782aff8SPer Forlin 	unsigned int	dma_len;
1719782aff8SPer Forlin 	s32		cookie;
1729782aff8SPer Forlin };
1739782aff8SPer Forlin 
17470a3341aSDenis Karpov struct omap_hsmmc_host {
175a45c6cb8SMadhusudhan Chikkature 	struct	device		*dev;
176a45c6cb8SMadhusudhan Chikkature 	struct	mmc_host	*mmc;
177a45c6cb8SMadhusudhan Chikkature 	struct	mmc_request	*mrq;
178a45c6cb8SMadhusudhan Chikkature 	struct	mmc_command	*cmd;
179a45c6cb8SMadhusudhan Chikkature 	struct	mmc_data	*data;
180a45c6cb8SMadhusudhan Chikkature 	struct	clk		*fclk;
181a45c6cb8SMadhusudhan Chikkature 	struct	clk		*dbclk;
182db0fefc5SAdrian Hunter 	/*
183db0fefc5SAdrian Hunter 	 * vcc == configured supply
184db0fefc5SAdrian Hunter 	 * vcc_aux == optional
185db0fefc5SAdrian Hunter 	 *   -	MMC1, supply for DAT4..DAT7
186db0fefc5SAdrian Hunter 	 *   -	MMC2/MMC2, external level shifter voltage supply, for
187db0fefc5SAdrian Hunter 	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
188db0fefc5SAdrian Hunter 	 */
189db0fefc5SAdrian Hunter 	struct	regulator	*vcc;
190db0fefc5SAdrian Hunter 	struct	regulator	*vcc_aux;
191e99448ffSBalaji T K 	struct	regulator	*pbias;
192e99448ffSBalaji T K 	bool			pbias_enabled;
193a45c6cb8SMadhusudhan Chikkature 	void	__iomem		*base;
194a45c6cb8SMadhusudhan Chikkature 	resource_size_t		mapbase;
1954dffd7a2SAdrian Hunter 	spinlock_t		irq_lock; /* Prevent races with irq handler */
196a45c6cb8SMadhusudhan Chikkature 	unsigned int		dma_len;
1970ccd76d4SJuha Yrjola 	unsigned int		dma_sg_idx;
198a45c6cb8SMadhusudhan Chikkature 	unsigned char		bus_mode;
199a3621465SAdrian Hunter 	unsigned char		power_mode;
200a45c6cb8SMadhusudhan Chikkature 	int			suspended;
2010a82e06eSTony Lindgren 	u32			con;
2020a82e06eSTony Lindgren 	u32			hctl;
2030a82e06eSTony Lindgren 	u32			sysctl;
2040a82e06eSTony Lindgren 	u32			capa;
205a45c6cb8SMadhusudhan Chikkature 	int			irq;
2062cd3a2a5SAndreas Fenkart 	int			wake_irq;
207a45c6cb8SMadhusudhan Chikkature 	int			use_dma, dma_ch;
208c5c98927SRussell King 	struct dma_chan		*tx_chan;
209c5c98927SRussell King 	struct dma_chan		*rx_chan;
210a45c6cb8SMadhusudhan Chikkature 	int			slot_id;
2114a694dc9SAdrian Hunter 	int			response_busy;
21211dd62a7SDenis Karpov 	int			context_loss;
213b62f6228SAdrian Hunter 	int			protect_card;
214b62f6228SAdrian Hunter 	int			reqs_blocked;
215db0fefc5SAdrian Hunter 	int			use_reg;
216b417577dSAdrian Hunter 	int			req_in_progress;
2176e3076c2SBalaji T K 	unsigned long		clk_rate;
218a2e77152SBalaji T K 	unsigned int		flags;
2192cd3a2a5SAndreas Fenkart #define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
2202cd3a2a5SAndreas Fenkart #define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
2212cd3a2a5SAndreas Fenkart #define HSMMC_WAKE_IRQ_ENABLED	(1 << 2)
2229782aff8SPer Forlin 	struct omap_hsmmc_next	next_data;
22355143438SAndreas Fenkart 	struct	omap_hsmmc_platform_data	*pdata;
224a45c6cb8SMadhusudhan Chikkature };
225a45c6cb8SMadhusudhan Chikkature 
22659445b10SNishanth Menon struct omap_mmc_of_data {
22759445b10SNishanth Menon 	u32 reg_offset;
22859445b10SNishanth Menon 	u8 controller_flags;
22959445b10SNishanth Menon };
23059445b10SNishanth Menon 
231bf129e1cSBalaji T K static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);
232bf129e1cSBalaji T K 
233db0fefc5SAdrian Hunter static int omap_hsmmc_card_detect(struct device *dev, int slot)
234db0fefc5SAdrian Hunter {
2359ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
23655143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *mmc = host->pdata;
237db0fefc5SAdrian Hunter 
238db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
239db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
240db0fefc5SAdrian Hunter }
241db0fefc5SAdrian Hunter 
242db0fefc5SAdrian Hunter static int omap_hsmmc_get_wp(struct device *dev, int slot)
243db0fefc5SAdrian Hunter {
2449ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
24555143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *mmc = host->pdata;
246db0fefc5SAdrian Hunter 
247db0fefc5SAdrian Hunter 	/* NOTE: assumes write protect signal is active-high */
248db0fefc5SAdrian Hunter 	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
249db0fefc5SAdrian Hunter }
250db0fefc5SAdrian Hunter 
251db0fefc5SAdrian Hunter static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
252db0fefc5SAdrian Hunter {
2539ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
25455143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *mmc = host->pdata;
255db0fefc5SAdrian Hunter 
256db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
257db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
258db0fefc5SAdrian Hunter }
259db0fefc5SAdrian Hunter 
260db0fefc5SAdrian Hunter #ifdef CONFIG_PM
261db0fefc5SAdrian Hunter 
262db0fefc5SAdrian Hunter static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
263db0fefc5SAdrian Hunter {
2649ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
26555143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *mmc = host->pdata;
266db0fefc5SAdrian Hunter 
267db0fefc5SAdrian Hunter 	disable_irq(mmc->slots[0].card_detect_irq);
268db0fefc5SAdrian Hunter 	return 0;
269db0fefc5SAdrian Hunter }
270db0fefc5SAdrian Hunter 
271db0fefc5SAdrian Hunter static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
272db0fefc5SAdrian Hunter {
2739ea28ecbSBalaji T K 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
27455143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *mmc = host->pdata;
275db0fefc5SAdrian Hunter 
276db0fefc5SAdrian Hunter 	enable_irq(mmc->slots[0].card_detect_irq);
277db0fefc5SAdrian Hunter 	return 0;
278db0fefc5SAdrian Hunter }
279db0fefc5SAdrian Hunter 
280db0fefc5SAdrian Hunter #else
281db0fefc5SAdrian Hunter 
282db0fefc5SAdrian Hunter #define omap_hsmmc_suspend_cdirq	NULL
283db0fefc5SAdrian Hunter #define omap_hsmmc_resume_cdirq		NULL
284db0fefc5SAdrian Hunter 
285db0fefc5SAdrian Hunter #endif
286db0fefc5SAdrian Hunter 
287b702b106SAdrian Hunter #ifdef CONFIG_REGULATOR
288b702b106SAdrian Hunter 
28969b07eceSRajendra Nayak static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
290db0fefc5SAdrian Hunter 				   int vdd)
291db0fefc5SAdrian Hunter {
292db0fefc5SAdrian Hunter 	struct omap_hsmmc_host *host =
293db0fefc5SAdrian Hunter 		platform_get_drvdata(to_platform_device(dev));
294db0fefc5SAdrian Hunter 	int ret = 0;
295db0fefc5SAdrian Hunter 
296db0fefc5SAdrian Hunter 	/*
297db0fefc5SAdrian Hunter 	 * If we don't see a Vcc regulator, assume it's a fixed
298db0fefc5SAdrian Hunter 	 * voltage always-on regulator.
299db0fefc5SAdrian Hunter 	 */
300db0fefc5SAdrian Hunter 	if (!host->vcc)
301db0fefc5SAdrian Hunter 		return 0;
302db0fefc5SAdrian Hunter 
303db0fefc5SAdrian Hunter 	if (mmc_slot(host).before_set_reg)
304db0fefc5SAdrian Hunter 		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);
305db0fefc5SAdrian Hunter 
306e99448ffSBalaji T K 	if (host->pbias) {
307e99448ffSBalaji T K 		if (host->pbias_enabled == 1) {
308e99448ffSBalaji T K 			ret = regulator_disable(host->pbias);
309e99448ffSBalaji T K 			if (!ret)
310e99448ffSBalaji T K 				host->pbias_enabled = 0;
311e99448ffSBalaji T K 		}
312e99448ffSBalaji T K 		regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
313e99448ffSBalaji T K 	}
314e99448ffSBalaji T K 
315db0fefc5SAdrian Hunter 	/*
316db0fefc5SAdrian Hunter 	 * Assume Vcc regulator is used only to power the card ... OMAP
317db0fefc5SAdrian Hunter 	 * VDDS is used to power the pins, optionally with a transceiver to
318db0fefc5SAdrian Hunter 	 * support cards using voltages other than VDDS (1.8V nominal).  When a
319db0fefc5SAdrian Hunter 	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
320db0fefc5SAdrian Hunter 	 *
321db0fefc5SAdrian Hunter 	 * In some cases this regulator won't support enable/disable;
322db0fefc5SAdrian Hunter 	 * e.g. it's a fixed rail for a WLAN chip.
323db0fefc5SAdrian Hunter 	 *
324db0fefc5SAdrian Hunter 	 * In other cases vcc_aux switches interface power.  Example, for
325db0fefc5SAdrian Hunter 	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
326db0fefc5SAdrian Hunter 	 * chips/cards need an interface voltage rail too.
327db0fefc5SAdrian Hunter 	 */
328db0fefc5SAdrian Hunter 	if (power_on) {
329987fd49bSBalaji T K 		if (host->vcc)
33099fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
331db0fefc5SAdrian Hunter 		/* Enable interface voltage rail, if needed */
332db0fefc5SAdrian Hunter 		if (ret == 0 && host->vcc_aux) {
333db0fefc5SAdrian Hunter 			ret = regulator_enable(host->vcc_aux);
334987fd49bSBalaji T K 			if (ret < 0 && host->vcc)
33599fc5131SLinus Walleij 				ret = mmc_regulator_set_ocr(host->mmc,
33699fc5131SLinus Walleij 							host->vcc, 0);
337db0fefc5SAdrian Hunter 		}
338db0fefc5SAdrian Hunter 	} else {
33999fc5131SLinus Walleij 		/* Shut down the rail */
3406da20c89SAdrian Hunter 		if (host->vcc_aux)
341db0fefc5SAdrian Hunter 			ret = regulator_disable(host->vcc_aux);
342987fd49bSBalaji T K 		if (host->vcc) {
34399fc5131SLinus Walleij 			/* Then proceed to shut down the local regulator */
34499fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc,
34599fc5131SLinus Walleij 						host->vcc, 0);
34699fc5131SLinus Walleij 		}
347db0fefc5SAdrian Hunter 	}
348db0fefc5SAdrian Hunter 
349e99448ffSBalaji T K 	if (host->pbias) {
350e99448ffSBalaji T K 		if (vdd <= VDD_165_195)
351e99448ffSBalaji T K 			ret = regulator_set_voltage(host->pbias, VDD_1V8,
352e99448ffSBalaji T K 								VDD_1V8);
353e99448ffSBalaji T K 		else
354e99448ffSBalaji T K 			ret = regulator_set_voltage(host->pbias, VDD_3V0,
355e99448ffSBalaji T K 								VDD_3V0);
356e99448ffSBalaji T K 		if (ret < 0)
357e99448ffSBalaji T K 			goto error_set_power;
358e99448ffSBalaji T K 
359e99448ffSBalaji T K 		if (host->pbias_enabled == 0) {
360e99448ffSBalaji T K 			ret = regulator_enable(host->pbias);
361e99448ffSBalaji T K 			if (!ret)
362e99448ffSBalaji T K 				host->pbias_enabled = 1;
363e99448ffSBalaji T K 		}
364e99448ffSBalaji T K 	}
365e99448ffSBalaji T K 
366db0fefc5SAdrian Hunter 	if (mmc_slot(host).after_set_reg)
367db0fefc5SAdrian Hunter 		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);
368db0fefc5SAdrian Hunter 
369e99448ffSBalaji T K error_set_power:
370db0fefc5SAdrian Hunter 	return ret;
371db0fefc5SAdrian Hunter }
372db0fefc5SAdrian Hunter 
373db0fefc5SAdrian Hunter static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
374db0fefc5SAdrian Hunter {
375db0fefc5SAdrian Hunter 	struct regulator *reg;
37664be9782Skishore kadiyala 	int ocr_value = 0;
377db0fefc5SAdrian Hunter 
378f2ddc1daSBalaji T K 	reg = devm_regulator_get(host->dev, "vmmc");
379db0fefc5SAdrian Hunter 	if (IS_ERR(reg)) {
380987fd49bSBalaji T K 		dev_err(host->dev, "unable to get vmmc regulator %ld\n",
381987fd49bSBalaji T K 			PTR_ERR(reg));
3821fdc90fbSNeilBrown 		return PTR_ERR(reg);
383db0fefc5SAdrian Hunter 	} else {
384db0fefc5SAdrian Hunter 		host->vcc = reg;
38564be9782Skishore kadiyala 		ocr_value = mmc_regulator_get_ocrmask(reg);
38664be9782Skishore kadiyala 		if (!mmc_slot(host).ocr_mask) {
38764be9782Skishore kadiyala 			mmc_slot(host).ocr_mask = ocr_value;
38864be9782Skishore kadiyala 		} else {
38964be9782Skishore kadiyala 			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
3902cecdf00SRajendra Nayak 				dev_err(host->dev, "ocrmask %x is not supported\n",
391e3f1adb6SRajendra Nayak 					mmc_slot(host).ocr_mask);
39264be9782Skishore kadiyala 				mmc_slot(host).ocr_mask = 0;
39364be9782Skishore kadiyala 				return -EINVAL;
39464be9782Skishore kadiyala 			}
39564be9782Skishore kadiyala 		}
396987fd49bSBalaji T K 	}
397987fd49bSBalaji T K 	mmc_slot(host).set_power = omap_hsmmc_set_power;
398db0fefc5SAdrian Hunter 
399db0fefc5SAdrian Hunter 	/* Allow an aux regulator */
400f2ddc1daSBalaji T K 	reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
401db0fefc5SAdrian Hunter 	host->vcc_aux = IS_ERR(reg) ? NULL : reg;
402db0fefc5SAdrian Hunter 
403e99448ffSBalaji T K 	reg = devm_regulator_get_optional(host->dev, "pbias");
404e99448ffSBalaji T K 	host->pbias = IS_ERR(reg) ? NULL : reg;
405e99448ffSBalaji T K 
406b1c1df7aSBalaji T K 	/* For eMMC do not power off when not in sleep state */
407b1c1df7aSBalaji T K 	if (mmc_slot(host).no_regulator_off_init)
408b1c1df7aSBalaji T K 		return 0;
409db0fefc5SAdrian Hunter 	/*
410987fd49bSBalaji T K 	 * To disable boot_on regulator, enable regulator
411987fd49bSBalaji T K 	 * to increase usecount and then disable it.
412db0fefc5SAdrian Hunter 	 */
413987fd49bSBalaji T K 	if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
414e840ce13SAdrian Hunter 	    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
415e840ce13SAdrian Hunter 		int vdd = ffs(mmc_slot(host).ocr_mask) - 1;
416e840ce13SAdrian Hunter 
417987fd49bSBalaji T K 		mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
418987fd49bSBalaji T K 		mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
419db0fefc5SAdrian Hunter 	}
420db0fefc5SAdrian Hunter 
421db0fefc5SAdrian Hunter 	return 0;
422db0fefc5SAdrian Hunter }
423db0fefc5SAdrian Hunter 
424db0fefc5SAdrian Hunter static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
425db0fefc5SAdrian Hunter {
426db0fefc5SAdrian Hunter 	mmc_slot(host).set_power = NULL;
427db0fefc5SAdrian Hunter }
428db0fefc5SAdrian Hunter 
429b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
430b702b106SAdrian Hunter {
431b702b106SAdrian Hunter 	return 1;
432b702b106SAdrian Hunter }
433b702b106SAdrian Hunter 
434b702b106SAdrian Hunter #else
435b702b106SAdrian Hunter 
436b702b106SAdrian Hunter static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
437b702b106SAdrian Hunter {
438b702b106SAdrian Hunter 	return -EINVAL;
439b702b106SAdrian Hunter }
440b702b106SAdrian Hunter 
441b702b106SAdrian Hunter static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
442b702b106SAdrian Hunter {
443b702b106SAdrian Hunter }
444b702b106SAdrian Hunter 
445b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
446b702b106SAdrian Hunter {
447b702b106SAdrian Hunter 	return 0;
448b702b106SAdrian Hunter }
449b702b106SAdrian Hunter 
450b702b106SAdrian Hunter #endif
451b702b106SAdrian Hunter 
45255143438SAndreas Fenkart static int omap_hsmmc_gpio_init(struct omap_hsmmc_platform_data *pdata)
453b702b106SAdrian Hunter {
454b702b106SAdrian Hunter 	int ret;
455b702b106SAdrian Hunter 
456b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
457b702b106SAdrian Hunter 		if (pdata->slots[0].cover)
458b702b106SAdrian Hunter 			pdata->slots[0].get_cover_state =
459b702b106SAdrian Hunter 					omap_hsmmc_get_cover_state;
460b702b106SAdrian Hunter 		else
461b702b106SAdrian Hunter 			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
462b702b106SAdrian Hunter 		pdata->slots[0].card_detect_irq =
463b702b106SAdrian Hunter 				gpio_to_irq(pdata->slots[0].switch_pin);
464b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
465b702b106SAdrian Hunter 		if (ret)
466b702b106SAdrian Hunter 			return ret;
467b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].switch_pin);
468b702b106SAdrian Hunter 		if (ret)
469b702b106SAdrian Hunter 			goto err_free_sp;
470b702b106SAdrian Hunter 	} else
471b702b106SAdrian Hunter 		pdata->slots[0].switch_pin = -EINVAL;
472b702b106SAdrian Hunter 
473b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
474b702b106SAdrian Hunter 		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
475b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
476b702b106SAdrian Hunter 		if (ret)
477b702b106SAdrian Hunter 			goto err_free_cd;
478b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
479b702b106SAdrian Hunter 		if (ret)
480b702b106SAdrian Hunter 			goto err_free_wp;
481b702b106SAdrian Hunter 	} else
482b702b106SAdrian Hunter 		pdata->slots[0].gpio_wp = -EINVAL;
483b702b106SAdrian Hunter 
484b702b106SAdrian Hunter 	return 0;
485b702b106SAdrian Hunter 
486b702b106SAdrian Hunter err_free_wp:
487b702b106SAdrian Hunter 	gpio_free(pdata->slots[0].gpio_wp);
488b702b106SAdrian Hunter err_free_cd:
489b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
490b702b106SAdrian Hunter err_free_sp:
491b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
492b702b106SAdrian Hunter 	return ret;
493b702b106SAdrian Hunter }
494b702b106SAdrian Hunter 
49555143438SAndreas Fenkart static void omap_hsmmc_gpio_free(struct omap_hsmmc_platform_data *pdata)
496b702b106SAdrian Hunter {
497b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp))
498b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].gpio_wp);
499b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
500b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
501b702b106SAdrian Hunter }
502b702b106SAdrian Hunter 
503a45c6cb8SMadhusudhan Chikkature /*
504e0c7f99bSAndy Shevchenko  * Start clock to the card
505e0c7f99bSAndy Shevchenko  */
506e0c7f99bSAndy Shevchenko static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
507e0c7f99bSAndy Shevchenko {
508e0c7f99bSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
509e0c7f99bSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
510e0c7f99bSAndy Shevchenko }
511e0c7f99bSAndy Shevchenko 
512e0c7f99bSAndy Shevchenko /*
513a45c6cb8SMadhusudhan Chikkature  * Stop clock to the card
514a45c6cb8SMadhusudhan Chikkature  */
51570a3341aSDenis Karpov static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
516a45c6cb8SMadhusudhan Chikkature {
517a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
518a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
519a45c6cb8SMadhusudhan Chikkature 	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
5207122bbb0SMasanari Iida 		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
521a45c6cb8SMadhusudhan Chikkature }
522a45c6cb8SMadhusudhan Chikkature 
52393caf8e6SAdrian Hunter static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
52493caf8e6SAdrian Hunter 				  struct mmc_command *cmd)
525b417577dSAdrian Hunter {
5262cd3a2a5SAndreas Fenkart 	u32 irq_mask = INT_EN_MASK;
5272cd3a2a5SAndreas Fenkart 	unsigned long flags;
528b417577dSAdrian Hunter 
529b417577dSAdrian Hunter 	if (host->use_dma)
5302cd3a2a5SAndreas Fenkart 		irq_mask &= ~(BRR_EN | BWR_EN);
531b417577dSAdrian Hunter 
53293caf8e6SAdrian Hunter 	/* Disable timeout for erases */
53393caf8e6SAdrian Hunter 	if (cmd->opcode == MMC_ERASE)
534a7e96879SVenkatraman S 		irq_mask &= ~DTO_EN;
53593caf8e6SAdrian Hunter 
5362cd3a2a5SAndreas Fenkart 	spin_lock_irqsave(&host->irq_lock, flags);
537b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
538b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
5392cd3a2a5SAndreas Fenkart 
5402cd3a2a5SAndreas Fenkart 	/* latch pending CIRQ, but don't signal MMC core */
5412cd3a2a5SAndreas Fenkart 	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
5422cd3a2a5SAndreas Fenkart 		irq_mask |= CIRQ_EN;
543b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
5442cd3a2a5SAndreas Fenkart 	spin_unlock_irqrestore(&host->irq_lock, flags);
545b417577dSAdrian Hunter }
546b417577dSAdrian Hunter 
547b417577dSAdrian Hunter static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
548b417577dSAdrian Hunter {
5492cd3a2a5SAndreas Fenkart 	u32 irq_mask = 0;
5502cd3a2a5SAndreas Fenkart 	unsigned long flags;
5512cd3a2a5SAndreas Fenkart 
5522cd3a2a5SAndreas Fenkart 	spin_lock_irqsave(&host->irq_lock, flags);
5532cd3a2a5SAndreas Fenkart 	/* no transfer running but need to keep cirq if enabled */
5542cd3a2a5SAndreas Fenkart 	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
5552cd3a2a5SAndreas Fenkart 		irq_mask |= CIRQ_EN;
5562cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
5572cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
558b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
5592cd3a2a5SAndreas Fenkart 	spin_unlock_irqrestore(&host->irq_lock, flags);
560b417577dSAdrian Hunter }
561b417577dSAdrian Hunter 
562ac330f44SAndy Shevchenko /* Calculate divisor for the given clock frequency */
563d83b6e03SBalaji TK static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
564ac330f44SAndy Shevchenko {
565ac330f44SAndy Shevchenko 	u16 dsor = 0;
566ac330f44SAndy Shevchenko 
567ac330f44SAndy Shevchenko 	if (ios->clock) {
568d83b6e03SBalaji TK 		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
569ed164182SBalaji T K 		if (dsor > CLKD_MAX)
570ed164182SBalaji T K 			dsor = CLKD_MAX;
571ac330f44SAndy Shevchenko 	}
572ac330f44SAndy Shevchenko 
573ac330f44SAndy Shevchenko 	return dsor;
574ac330f44SAndy Shevchenko }
575ac330f44SAndy Shevchenko 
5765934df2fSAndy Shevchenko static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
5775934df2fSAndy Shevchenko {
5785934df2fSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5795934df2fSAndy Shevchenko 	unsigned long regval;
5805934df2fSAndy Shevchenko 	unsigned long timeout;
581cd587096SHebbar, Gururaja 	unsigned long clkdiv;
5825934df2fSAndy Shevchenko 
5838986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
5845934df2fSAndy Shevchenko 
5855934df2fSAndy Shevchenko 	omap_hsmmc_stop_clock(host);
5865934df2fSAndy Shevchenko 
5875934df2fSAndy Shevchenko 	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
5885934df2fSAndy Shevchenko 	regval = regval & ~(CLKD_MASK | DTO_MASK);
589cd587096SHebbar, Gururaja 	clkdiv = calc_divisor(host, ios);
590cd587096SHebbar, Gururaja 	regval = regval | (clkdiv << 6) | (DTO << 16);
5915934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
5925934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
5935934df2fSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
5945934df2fSAndy Shevchenko 
5955934df2fSAndy Shevchenko 	/* Wait till the ICS bit is set */
5965934df2fSAndy Shevchenko 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
5975934df2fSAndy Shevchenko 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
5985934df2fSAndy Shevchenko 		&& time_before(jiffies, timeout))
5995934df2fSAndy Shevchenko 		cpu_relax();
6005934df2fSAndy Shevchenko 
601cd587096SHebbar, Gururaja 	/*
602cd587096SHebbar, Gururaja 	 * Enable High-Speed Support
603cd587096SHebbar, Gururaja 	 * Pre-Requisites
604cd587096SHebbar, Gururaja 	 *	- Controller should support High-Speed-Enable Bit
605cd587096SHebbar, Gururaja 	 *	- Controller should not be using DDR Mode
606cd587096SHebbar, Gururaja 	 *	- Controller should advertise that it supports High Speed
607cd587096SHebbar, Gururaja 	 *	  in capabilities register
608cd587096SHebbar, Gururaja 	 *	- MMC/SD clock coming out of controller > 25MHz
609cd587096SHebbar, Gururaja 	 */
610cd587096SHebbar, Gururaja 	if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
6115438ad95SSeungwon Jeon 	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
612cd587096SHebbar, Gururaja 	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
613cd587096SHebbar, Gururaja 		regval = OMAP_HSMMC_READ(host->base, HCTL);
614cd587096SHebbar, Gururaja 		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
615cd587096SHebbar, Gururaja 			regval |= HSPE;
616cd587096SHebbar, Gururaja 		else
617cd587096SHebbar, Gururaja 			regval &= ~HSPE;
618cd587096SHebbar, Gururaja 
619cd587096SHebbar, Gururaja 		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
620cd587096SHebbar, Gururaja 	}
621cd587096SHebbar, Gururaja 
6225934df2fSAndy Shevchenko 	omap_hsmmc_start_clock(host);
6235934df2fSAndy Shevchenko }
6245934df2fSAndy Shevchenko 
6253796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
6263796fb8aSAndy Shevchenko {
6273796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
6283796fb8aSAndy Shevchenko 	u32 con;
6293796fb8aSAndy Shevchenko 
6303796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
6315438ad95SSeungwon Jeon 	if (ios->timing == MMC_TIMING_MMC_DDR52)
63203b5d924SBalaji T K 		con |= DDR;	/* configure in DDR mode */
63303b5d924SBalaji T K 	else
63403b5d924SBalaji T K 		con &= ~DDR;
6353796fb8aSAndy Shevchenko 	switch (ios->bus_width) {
6363796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_8:
6373796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
6383796fb8aSAndy Shevchenko 		break;
6393796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_4:
6403796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
6413796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
6423796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
6433796fb8aSAndy Shevchenko 		break;
6443796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_1:
6453796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
6463796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
6473796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
6483796fb8aSAndy Shevchenko 		break;
6493796fb8aSAndy Shevchenko 	}
6503796fb8aSAndy Shevchenko }
6513796fb8aSAndy Shevchenko 
6523796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
6533796fb8aSAndy Shevchenko {
6543796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
6553796fb8aSAndy Shevchenko 	u32 con;
6563796fb8aSAndy Shevchenko 
6573796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
6583796fb8aSAndy Shevchenko 	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
6593796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
6603796fb8aSAndy Shevchenko 	else
6613796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
6623796fb8aSAndy Shevchenko }
6633796fb8aSAndy Shevchenko 
66411dd62a7SDenis Karpov #ifdef CONFIG_PM
66511dd62a7SDenis Karpov 
66611dd62a7SDenis Karpov /*
66711dd62a7SDenis Karpov  * Restore the MMC host context, if it was lost as result of a
66811dd62a7SDenis Karpov  * power state change.
66911dd62a7SDenis Karpov  */
67070a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
67111dd62a7SDenis Karpov {
67211dd62a7SDenis Karpov 	struct mmc_ios *ios = &host->mmc->ios;
6733796fb8aSAndy Shevchenko 	u32 hctl, capa;
67411dd62a7SDenis Karpov 	unsigned long timeout;
67511dd62a7SDenis Karpov 
6760a82e06eSTony Lindgren 	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
6770a82e06eSTony Lindgren 	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
6780a82e06eSTony Lindgren 	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
6790a82e06eSTony Lindgren 	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
6800a82e06eSTony Lindgren 		return 0;
6810a82e06eSTony Lindgren 
6820a82e06eSTony Lindgren 	host->context_loss++;
6830a82e06eSTony Lindgren 
684c2200efbSBalaji T K 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
68511dd62a7SDenis Karpov 		if (host->power_mode != MMC_POWER_OFF &&
68611dd62a7SDenis Karpov 		    (1 << ios->vdd) <= MMC_VDD_23_24)
68711dd62a7SDenis Karpov 			hctl = SDVS18;
68811dd62a7SDenis Karpov 		else
68911dd62a7SDenis Karpov 			hctl = SDVS30;
69011dd62a7SDenis Karpov 		capa = VS30 | VS18;
69111dd62a7SDenis Karpov 	} else {
69211dd62a7SDenis Karpov 		hctl = SDVS18;
69311dd62a7SDenis Karpov 		capa = VS18;
69411dd62a7SDenis Karpov 	}
69511dd62a7SDenis Karpov 
6965a52b08bSBalaji T K 	if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
6975a52b08bSBalaji T K 		hctl |= IWE;
6985a52b08bSBalaji T K 
69911dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
70011dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | hctl);
70111dd62a7SDenis Karpov 
70211dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, CAPA,
70311dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA) | capa);
70411dd62a7SDenis Karpov 
70511dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
70611dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
70711dd62a7SDenis Karpov 
70811dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
70911dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
71011dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
71111dd62a7SDenis Karpov 		;
71211dd62a7SDenis Karpov 
7132cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, ISE, 0);
7142cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, IE, 0);
7152cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
71611dd62a7SDenis Karpov 
71711dd62a7SDenis Karpov 	/* Do not initialize card-specific things if the power is off */
71811dd62a7SDenis Karpov 	if (host->power_mode == MMC_POWER_OFF)
71911dd62a7SDenis Karpov 		goto out;
72011dd62a7SDenis Karpov 
7213796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
72211dd62a7SDenis Karpov 
7235934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
72411dd62a7SDenis Karpov 
7253796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
7263796fb8aSAndy Shevchenko 
72711dd62a7SDenis Karpov out:
7280a82e06eSTony Lindgren 	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
7290a82e06eSTony Lindgren 		host->context_loss);
73011dd62a7SDenis Karpov 	return 0;
73111dd62a7SDenis Karpov }
73211dd62a7SDenis Karpov 
73311dd62a7SDenis Karpov /*
73411dd62a7SDenis Karpov  * Save the MMC host context (store the number of power state changes so far).
73511dd62a7SDenis Karpov  */
73670a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
73711dd62a7SDenis Karpov {
7380a82e06eSTony Lindgren 	host->con =  OMAP_HSMMC_READ(host->base, CON);
7390a82e06eSTony Lindgren 	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
7400a82e06eSTony Lindgren 	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
7410a82e06eSTony Lindgren 	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
74211dd62a7SDenis Karpov }
74311dd62a7SDenis Karpov 
74411dd62a7SDenis Karpov #else
74511dd62a7SDenis Karpov 
74670a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
74711dd62a7SDenis Karpov {
74811dd62a7SDenis Karpov 	return 0;
74911dd62a7SDenis Karpov }
75011dd62a7SDenis Karpov 
75170a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
75211dd62a7SDenis Karpov {
75311dd62a7SDenis Karpov }
75411dd62a7SDenis Karpov 
75511dd62a7SDenis Karpov #endif
75611dd62a7SDenis Karpov 
757a45c6cb8SMadhusudhan Chikkature /*
758a45c6cb8SMadhusudhan Chikkature  * Send init stream sequence to card
759a45c6cb8SMadhusudhan Chikkature  * before sending IDLE command
760a45c6cb8SMadhusudhan Chikkature  */
76170a3341aSDenis Karpov static void send_init_stream(struct omap_hsmmc_host *host)
762a45c6cb8SMadhusudhan Chikkature {
763a45c6cb8SMadhusudhan Chikkature 	int reg = 0;
764a45c6cb8SMadhusudhan Chikkature 	unsigned long timeout;
765a45c6cb8SMadhusudhan Chikkature 
766b62f6228SAdrian Hunter 	if (host->protect_card)
767b62f6228SAdrian Hunter 		return;
768b62f6228SAdrian Hunter 
769a45c6cb8SMadhusudhan Chikkature 	disable_irq(host->irq);
770b417577dSAdrian Hunter 
771b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
772a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
773a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
774a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
775a45c6cb8SMadhusudhan Chikkature 
776a45c6cb8SMadhusudhan Chikkature 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
777a7e96879SVenkatraman S 	while ((reg != CC_EN) && time_before(jiffies, timeout))
778a7e96879SVenkatraman S 		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
779a45c6cb8SMadhusudhan Chikkature 
780a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
781a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
782c653a6d4SAdrian Hunter 
783c653a6d4SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
784c653a6d4SAdrian Hunter 	OMAP_HSMMC_READ(host->base, STAT);
785c653a6d4SAdrian Hunter 
786a45c6cb8SMadhusudhan Chikkature 	enable_irq(host->irq);
787a45c6cb8SMadhusudhan Chikkature }
788a45c6cb8SMadhusudhan Chikkature 
789a45c6cb8SMadhusudhan Chikkature static inline
79070a3341aSDenis Karpov int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
791a45c6cb8SMadhusudhan Chikkature {
792a45c6cb8SMadhusudhan Chikkature 	int r = 1;
793a45c6cb8SMadhusudhan Chikkature 
794191d1f1dSDenis Karpov 	if (mmc_slot(host).get_cover_state)
795191d1f1dSDenis Karpov 		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
796a45c6cb8SMadhusudhan Chikkature 	return r;
797a45c6cb8SMadhusudhan Chikkature }
798a45c6cb8SMadhusudhan Chikkature 
799a45c6cb8SMadhusudhan Chikkature static ssize_t
80070a3341aSDenis Karpov omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
801a45c6cb8SMadhusudhan Chikkature 			   char *buf)
802a45c6cb8SMadhusudhan Chikkature {
803a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
80470a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
805a45c6cb8SMadhusudhan Chikkature 
80670a3341aSDenis Karpov 	return sprintf(buf, "%s\n",
80770a3341aSDenis Karpov 			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
808a45c6cb8SMadhusudhan Chikkature }
809a45c6cb8SMadhusudhan Chikkature 
81070a3341aSDenis Karpov static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
811a45c6cb8SMadhusudhan Chikkature 
812a45c6cb8SMadhusudhan Chikkature static ssize_t
81370a3341aSDenis Karpov omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
814a45c6cb8SMadhusudhan Chikkature 			char *buf)
815a45c6cb8SMadhusudhan Chikkature {
816a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
81770a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
818a45c6cb8SMadhusudhan Chikkature 
819191d1f1dSDenis Karpov 	return sprintf(buf, "%s\n", mmc_slot(host).name);
820a45c6cb8SMadhusudhan Chikkature }
821a45c6cb8SMadhusudhan Chikkature 
82270a3341aSDenis Karpov static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
823a45c6cb8SMadhusudhan Chikkature 
824a45c6cb8SMadhusudhan Chikkature /*
825a45c6cb8SMadhusudhan Chikkature  * Configure the response type and send the cmd.
826a45c6cb8SMadhusudhan Chikkature  */
827a45c6cb8SMadhusudhan Chikkature static void
82870a3341aSDenis Karpov omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
829a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data)
830a45c6cb8SMadhusudhan Chikkature {
831a45c6cb8SMadhusudhan Chikkature 	int cmdreg = 0, resptype = 0, cmdtype = 0;
832a45c6cb8SMadhusudhan Chikkature 
8338986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
834a45c6cb8SMadhusudhan Chikkature 		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
835a45c6cb8SMadhusudhan Chikkature 	host->cmd = cmd;
836a45c6cb8SMadhusudhan Chikkature 
83793caf8e6SAdrian Hunter 	omap_hsmmc_enable_irq(host, cmd);
838a45c6cb8SMadhusudhan Chikkature 
8394a694dc9SAdrian Hunter 	host->response_busy = 0;
840a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
841a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136)
842a45c6cb8SMadhusudhan Chikkature 			resptype = 1;
8434a694dc9SAdrian Hunter 		else if (cmd->flags & MMC_RSP_BUSY) {
8444a694dc9SAdrian Hunter 			resptype = 3;
8454a694dc9SAdrian Hunter 			host->response_busy = 1;
8464a694dc9SAdrian Hunter 		} else
847a45c6cb8SMadhusudhan Chikkature 			resptype = 2;
848a45c6cb8SMadhusudhan Chikkature 	}
849a45c6cb8SMadhusudhan Chikkature 
850a45c6cb8SMadhusudhan Chikkature 	/*
851a45c6cb8SMadhusudhan Chikkature 	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
852a45c6cb8SMadhusudhan Chikkature 	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
853a45c6cb8SMadhusudhan Chikkature 	 * a val of 0x3, rest 0x0.
854a45c6cb8SMadhusudhan Chikkature 	 */
855a45c6cb8SMadhusudhan Chikkature 	if (cmd == host->mrq->stop)
856a45c6cb8SMadhusudhan Chikkature 		cmdtype = 0x3;
857a45c6cb8SMadhusudhan Chikkature 
858a45c6cb8SMadhusudhan Chikkature 	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
859a45c6cb8SMadhusudhan Chikkature 
860a2e77152SBalaji T K 	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
861a2e77152SBalaji T K 	    host->mrq->sbc) {
862a2e77152SBalaji T K 		cmdreg |= ACEN_ACMD23;
863a2e77152SBalaji T K 		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
864a2e77152SBalaji T K 	}
865a45c6cb8SMadhusudhan Chikkature 	if (data) {
866a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DP_SELECT | MSBS | BCE;
867a45c6cb8SMadhusudhan Chikkature 		if (data->flags & MMC_DATA_READ)
868a45c6cb8SMadhusudhan Chikkature 			cmdreg |= DDIR;
869a45c6cb8SMadhusudhan Chikkature 		else
870a45c6cb8SMadhusudhan Chikkature 			cmdreg &= ~(DDIR);
871a45c6cb8SMadhusudhan Chikkature 	}
872a45c6cb8SMadhusudhan Chikkature 
873a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma)
874a7e96879SVenkatraman S 		cmdreg |= DMAE;
875a45c6cb8SMadhusudhan Chikkature 
876b417577dSAdrian Hunter 	host->req_in_progress = 1;
8774dffd7a2SAdrian Hunter 
878a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
879a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
880a45c6cb8SMadhusudhan Chikkature }
881a45c6cb8SMadhusudhan Chikkature 
8820ccd76d4SJuha Yrjola static int
88370a3341aSDenis Karpov omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
8840ccd76d4SJuha Yrjola {
8850ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE)
8860ccd76d4SJuha Yrjola 		return DMA_TO_DEVICE;
8870ccd76d4SJuha Yrjola 	else
8880ccd76d4SJuha Yrjola 		return DMA_FROM_DEVICE;
8890ccd76d4SJuha Yrjola }
8900ccd76d4SJuha Yrjola 
891c5c98927SRussell King static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
892c5c98927SRussell King 	struct mmc_data *data)
893c5c98927SRussell King {
894c5c98927SRussell King 	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
895c5c98927SRussell King }
896c5c98927SRussell King 
897b417577dSAdrian Hunter static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
898b417577dSAdrian Hunter {
899b417577dSAdrian Hunter 	int dma_ch;
90031463b14SVenkatraman S 	unsigned long flags;
901b417577dSAdrian Hunter 
90231463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
903b417577dSAdrian Hunter 	host->req_in_progress = 0;
904b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
90531463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
906b417577dSAdrian Hunter 
907b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
908b417577dSAdrian Hunter 	/* Do not complete the request if DMA is still in progress */
909b417577dSAdrian Hunter 	if (mrq->data && host->use_dma && dma_ch != -1)
910b417577dSAdrian Hunter 		return;
911b417577dSAdrian Hunter 	host->mrq = NULL;
912b417577dSAdrian Hunter 	mmc_request_done(host->mmc, mrq);
913b417577dSAdrian Hunter }
914b417577dSAdrian Hunter 
915a45c6cb8SMadhusudhan Chikkature /*
916a45c6cb8SMadhusudhan Chikkature  * Notify the transfer complete to MMC core
917a45c6cb8SMadhusudhan Chikkature  */
918a45c6cb8SMadhusudhan Chikkature static void
91970a3341aSDenis Karpov omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
920a45c6cb8SMadhusudhan Chikkature {
9214a694dc9SAdrian Hunter 	if (!data) {
9224a694dc9SAdrian Hunter 		struct mmc_request *mrq = host->mrq;
9234a694dc9SAdrian Hunter 
92423050103SAdrian Hunter 		/* TC before CC from CMD6 - don't know why, but it happens */
92523050103SAdrian Hunter 		if (host->cmd && host->cmd->opcode == 6 &&
92623050103SAdrian Hunter 		    host->response_busy) {
92723050103SAdrian Hunter 			host->response_busy = 0;
92823050103SAdrian Hunter 			return;
92923050103SAdrian Hunter 		}
93023050103SAdrian Hunter 
931b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, mrq);
9324a694dc9SAdrian Hunter 		return;
9334a694dc9SAdrian Hunter 	}
9344a694dc9SAdrian Hunter 
935a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
936a45c6cb8SMadhusudhan Chikkature 
937a45c6cb8SMadhusudhan Chikkature 	if (!data->error)
938a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered += data->blocks * (data->blksz);
939a45c6cb8SMadhusudhan Chikkature 	else
940a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered = 0;
941a45c6cb8SMadhusudhan Chikkature 
942bf129e1cSBalaji T K 	if (data->stop && (data->error || !host->mrq->sbc))
943fe852273SMing Lei 		omap_hsmmc_start_command(host, data->stop, NULL);
944bf129e1cSBalaji T K 	else
945bf129e1cSBalaji T K 		omap_hsmmc_request_done(host, data->mrq);
946a45c6cb8SMadhusudhan Chikkature }
947a45c6cb8SMadhusudhan Chikkature 
948a45c6cb8SMadhusudhan Chikkature /*
949a45c6cb8SMadhusudhan Chikkature  * Notify the core about command completion
950a45c6cb8SMadhusudhan Chikkature  */
951a45c6cb8SMadhusudhan Chikkature static void
95270a3341aSDenis Karpov omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
953a45c6cb8SMadhusudhan Chikkature {
954bf129e1cSBalaji T K 	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
955a2e77152SBalaji T K 	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
9562177fa94SBalaji T K 		host->cmd = NULL;
957bf129e1cSBalaji T K 		omap_hsmmc_start_dma_transfer(host);
958bf129e1cSBalaji T K 		omap_hsmmc_start_command(host, host->mrq->cmd,
959bf129e1cSBalaji T K 						host->mrq->data);
960bf129e1cSBalaji T K 		return;
961bf129e1cSBalaji T K 	}
962bf129e1cSBalaji T K 
9632177fa94SBalaji T K 	host->cmd = NULL;
9642177fa94SBalaji T K 
965a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
966a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136) {
967a45c6cb8SMadhusudhan Chikkature 			/* response type 2 */
968a45c6cb8SMadhusudhan Chikkature 			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
969a45c6cb8SMadhusudhan Chikkature 			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
970a45c6cb8SMadhusudhan Chikkature 			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
971a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
972a45c6cb8SMadhusudhan Chikkature 		} else {
973a45c6cb8SMadhusudhan Chikkature 			/* response types 1, 1b, 3, 4, 5, 6 */
974a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
975a45c6cb8SMadhusudhan Chikkature 		}
976a45c6cb8SMadhusudhan Chikkature 	}
977b417577dSAdrian Hunter 	if ((host->data == NULL && !host->response_busy) || cmd->error)
978d4b2c375SBalaji T K 		omap_hsmmc_request_done(host, host->mrq);
979a45c6cb8SMadhusudhan Chikkature }
980a45c6cb8SMadhusudhan Chikkature 
981a45c6cb8SMadhusudhan Chikkature /*
982a45c6cb8SMadhusudhan Chikkature  * DMA clean up for command errors
983a45c6cb8SMadhusudhan Chikkature  */
98470a3341aSDenis Karpov static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
985a45c6cb8SMadhusudhan Chikkature {
986b417577dSAdrian Hunter 	int dma_ch;
98731463b14SVenkatraman S 	unsigned long flags;
988b417577dSAdrian Hunter 
98982788ff5SJarkko Lavinen 	host->data->error = errno;
990a45c6cb8SMadhusudhan Chikkature 
99131463b14SVenkatraman S 	spin_lock_irqsave(&host->irq_lock, flags);
992b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
993b417577dSAdrian Hunter 	host->dma_ch = -1;
99431463b14SVenkatraman S 	spin_unlock_irqrestore(&host->irq_lock, flags);
995b417577dSAdrian Hunter 
996b417577dSAdrian Hunter 	if (host->use_dma && dma_ch != -1) {
997c5c98927SRussell King 		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
998c5c98927SRussell King 
999c5c98927SRussell King 		dmaengine_terminate_all(chan);
1000c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
1001c5c98927SRussell King 			host->data->sg, host->data->sg_len,
100270a3341aSDenis Karpov 			omap_hsmmc_get_dma_dir(host, host->data));
1003c5c98927SRussell King 
1004053bf34fSPer Forlin 		host->data->host_cookie = 0;
1005a45c6cb8SMadhusudhan Chikkature 	}
1006a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
1007a45c6cb8SMadhusudhan Chikkature }
1008a45c6cb8SMadhusudhan Chikkature 
1009a45c6cb8SMadhusudhan Chikkature /*
1010a45c6cb8SMadhusudhan Chikkature  * Readable error output
1011a45c6cb8SMadhusudhan Chikkature  */
1012a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_MMC_DEBUG
1013699b958bSAdrian Hunter static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1014a45c6cb8SMadhusudhan Chikkature {
1015a45c6cb8SMadhusudhan Chikkature 	/* --- means reserved bit without definition at documentation */
101670a3341aSDenis Karpov 	static const char *omap_hsmmc_status_bits[] = {
1017699b958bSAdrian Hunter 		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
1018699b958bSAdrian Hunter 		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
1019699b958bSAdrian Hunter 		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
1020699b958bSAdrian Hunter 		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1021a45c6cb8SMadhusudhan Chikkature 	};
1022a45c6cb8SMadhusudhan Chikkature 	char res[256];
1023a45c6cb8SMadhusudhan Chikkature 	char *buf = res;
1024a45c6cb8SMadhusudhan Chikkature 	int len, i;
1025a45c6cb8SMadhusudhan Chikkature 
1026a45c6cb8SMadhusudhan Chikkature 	len = sprintf(buf, "MMC IRQ 0x%x :", status);
1027a45c6cb8SMadhusudhan Chikkature 	buf += len;
1028a45c6cb8SMadhusudhan Chikkature 
102970a3341aSDenis Karpov 	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1030a45c6cb8SMadhusudhan Chikkature 		if (status & (1 << i)) {
103170a3341aSDenis Karpov 			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1032a45c6cb8SMadhusudhan Chikkature 			buf += len;
1033a45c6cb8SMadhusudhan Chikkature 		}
1034a45c6cb8SMadhusudhan Chikkature 
10358986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1036a45c6cb8SMadhusudhan Chikkature }
1037699b958bSAdrian Hunter #else
1038699b958bSAdrian Hunter static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
1039699b958bSAdrian Hunter 					     u32 status)
1040699b958bSAdrian Hunter {
1041699b958bSAdrian Hunter }
1042a45c6cb8SMadhusudhan Chikkature #endif  /* CONFIG_MMC_DEBUG */
1043a45c6cb8SMadhusudhan Chikkature 
10443ebf74b1SJean Pihet /*
10453ebf74b1SJean Pihet  * MMC controller internal state machines reset
10463ebf74b1SJean Pihet  *
10473ebf74b1SJean Pihet  * Used to reset command or data internal state machines, using respectively
10483ebf74b1SJean Pihet  *  SRC or SRD bit of SYSCTL register
10493ebf74b1SJean Pihet  * Can be called from interrupt context
10503ebf74b1SJean Pihet  */
105170a3341aSDenis Karpov static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
10523ebf74b1SJean Pihet 						   unsigned long bit)
10533ebf74b1SJean Pihet {
10543ebf74b1SJean Pihet 	unsigned long i = 0;
10551e881786SJianpeng Ma 	unsigned long limit = MMC_TIMEOUT_US;
10563ebf74b1SJean Pihet 
10573ebf74b1SJean Pihet 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
10583ebf74b1SJean Pihet 			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
10593ebf74b1SJean Pihet 
106007ad64b6SMadhusudhan Chikkature 	/*
106107ad64b6SMadhusudhan Chikkature 	 * OMAP4 ES2 and greater has an updated reset logic.
106207ad64b6SMadhusudhan Chikkature 	 * Monitor a 0->1 transition first
106307ad64b6SMadhusudhan Chikkature 	 */
106407ad64b6SMadhusudhan Chikkature 	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
1065b432b4b3Skishore kadiyala 		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
106607ad64b6SMadhusudhan Chikkature 					&& (i++ < limit))
10671e881786SJianpeng Ma 			udelay(1);
106807ad64b6SMadhusudhan Chikkature 	}
106907ad64b6SMadhusudhan Chikkature 	i = 0;
107007ad64b6SMadhusudhan Chikkature 
10713ebf74b1SJean Pihet 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
10723ebf74b1SJean Pihet 		(i++ < limit))
10731e881786SJianpeng Ma 		udelay(1);
10743ebf74b1SJean Pihet 
10753ebf74b1SJean Pihet 	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
10763ebf74b1SJean Pihet 		dev_err(mmc_dev(host->mmc),
10773ebf74b1SJean Pihet 			"Timeout waiting on controller reset in %s\n",
10783ebf74b1SJean Pihet 			__func__);
10793ebf74b1SJean Pihet }
1080a45c6cb8SMadhusudhan Chikkature 
108125e1897bSBalaji T K static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
108225e1897bSBalaji T K 					int err, int end_cmd)
1083ae4bf788SVenkatraman S {
108425e1897bSBalaji T K 	if (end_cmd) {
108594d4f272SBalaji T K 		omap_hsmmc_reset_controller_fsm(host, SRC);
108625e1897bSBalaji T K 		if (host->cmd)
1087ae4bf788SVenkatraman S 			host->cmd->error = err;
108825e1897bSBalaji T K 	}
1089ae4bf788SVenkatraman S 
1090ae4bf788SVenkatraman S 	if (host->data) {
1091ae4bf788SVenkatraman S 		omap_hsmmc_reset_controller_fsm(host, SRD);
1092ae4bf788SVenkatraman S 		omap_hsmmc_dma_cleanup(host, err);
1093dc7745bdSBalaji T K 	} else if (host->mrq && host->mrq->cmd)
1094dc7745bdSBalaji T K 		host->mrq->cmd->error = err;
1095ae4bf788SVenkatraman S }
1096ae4bf788SVenkatraman S 
1097b417577dSAdrian Hunter static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1098a45c6cb8SMadhusudhan Chikkature {
1099a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data;
1100b417577dSAdrian Hunter 	int end_cmd = 0, end_trans = 0;
1101a2e77152SBalaji T K 	int error = 0;
1102a45c6cb8SMadhusudhan Chikkature 
1103a45c6cb8SMadhusudhan Chikkature 	data = host->data;
11048986d31bSVenkatraman S 	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1105a45c6cb8SMadhusudhan Chikkature 
1106a7e96879SVenkatraman S 	if (status & ERR_EN) {
1107699b958bSAdrian Hunter 		omap_hsmmc_dbg_report_irq(host, status);
11084a694dc9SAdrian Hunter 
1109a7e96879SVenkatraman S 		if (status & (CTO_EN | CCRC_EN))
1110a45c6cb8SMadhusudhan Chikkature 			end_cmd = 1;
1111a7e96879SVenkatraman S 		if (status & (CTO_EN | DTO_EN))
111225e1897bSBalaji T K 			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1113a7e96879SVenkatraman S 		else if (status & (CCRC_EN | DCRC_EN))
111425e1897bSBalaji T K 			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
111525e1897bSBalaji T K 
1116a2e77152SBalaji T K 		if (status & ACE_EN) {
1117a2e77152SBalaji T K 			u32 ac12;
1118a2e77152SBalaji T K 			ac12 = OMAP_HSMMC_READ(host->base, AC12);
1119a2e77152SBalaji T K 			if (!(ac12 & ACNE) && host->mrq->sbc) {
1120a2e77152SBalaji T K 				end_cmd = 1;
1121a2e77152SBalaji T K 				if (ac12 & ACTO)
1122a2e77152SBalaji T K 					error =  -ETIMEDOUT;
1123a2e77152SBalaji T K 				else if (ac12 & (ACCE | ACEB | ACIE))
1124a2e77152SBalaji T K 					error = -EILSEQ;
1125a2e77152SBalaji T K 				host->mrq->sbc->error = error;
1126a2e77152SBalaji T K 				hsmmc_command_incomplete(host, error, end_cmd);
1127a2e77152SBalaji T K 			}
1128a2e77152SBalaji T K 			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
1129a2e77152SBalaji T K 		}
1130ae4bf788SVenkatraman S 		if (host->data || host->response_busy) {
113125e1897bSBalaji T K 			end_trans = !end_cmd;
1132ae4bf788SVenkatraman S 			host->response_busy = 0;
1133a45c6cb8SMadhusudhan Chikkature 		}
1134a45c6cb8SMadhusudhan Chikkature 	}
1135a45c6cb8SMadhusudhan Chikkature 
11367472bab2SFrancesco Lavra 	OMAP_HSMMC_WRITE(host->base, STAT, status);
1137a7e96879SVenkatraman S 	if (end_cmd || ((status & CC_EN) && host->cmd))
113870a3341aSDenis Karpov 		omap_hsmmc_cmd_done(host, host->cmd);
1139a7e96879SVenkatraman S 	if ((end_trans || (status & TC_EN)) && host->mrq)
114070a3341aSDenis Karpov 		omap_hsmmc_xfer_done(host, data);
1141b417577dSAdrian Hunter }
1142a45c6cb8SMadhusudhan Chikkature 
1143b417577dSAdrian Hunter /*
1144b417577dSAdrian Hunter  * MMC controller IRQ handler
1145b417577dSAdrian Hunter  */
1146b417577dSAdrian Hunter static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1147b417577dSAdrian Hunter {
1148b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = dev_id;
1149b417577dSAdrian Hunter 	int status;
1150b417577dSAdrian Hunter 
1151b417577dSAdrian Hunter 	status = OMAP_HSMMC_READ(host->base, STAT);
11522cd3a2a5SAndreas Fenkart 	while (status & (INT_EN_MASK | CIRQ_EN)) {
11532cd3a2a5SAndreas Fenkart 		if (host->req_in_progress)
1154b417577dSAdrian Hunter 			omap_hsmmc_do_irq(host, status);
11551f6b9fa4SVenkatraman S 
11562cd3a2a5SAndreas Fenkart 		if (status & CIRQ_EN)
11572cd3a2a5SAndreas Fenkart 			mmc_signal_sdio_irq(host->mmc);
11582cd3a2a5SAndreas Fenkart 
1159b417577dSAdrian Hunter 		/* Flush posted write */
1160b417577dSAdrian Hunter 		status = OMAP_HSMMC_READ(host->base, STAT);
11611f6b9fa4SVenkatraman S 	}
11624dffd7a2SAdrian Hunter 
1163a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1164a45c6cb8SMadhusudhan Chikkature }
1165a45c6cb8SMadhusudhan Chikkature 
11662cd3a2a5SAndreas Fenkart static irqreturn_t omap_hsmmc_wake_irq(int irq, void *dev_id)
11672cd3a2a5SAndreas Fenkart {
11682cd3a2a5SAndreas Fenkart 	struct omap_hsmmc_host *host = dev_id;
11692cd3a2a5SAndreas Fenkart 
11702cd3a2a5SAndreas Fenkart 	/* cirq is level triggered, disable to avoid infinite loop */
11712cd3a2a5SAndreas Fenkart 	spin_lock(&host->irq_lock);
11722cd3a2a5SAndreas Fenkart 	if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
11732cd3a2a5SAndreas Fenkart 		disable_irq_nosync(host->wake_irq);
11742cd3a2a5SAndreas Fenkart 		host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
11752cd3a2a5SAndreas Fenkart 	}
11762cd3a2a5SAndreas Fenkart 	spin_unlock(&host->irq_lock);
11772cd3a2a5SAndreas Fenkart 	pm_request_resume(host->dev); /* no use counter */
11782cd3a2a5SAndreas Fenkart 
11792cd3a2a5SAndreas Fenkart 	return IRQ_HANDLED;
11802cd3a2a5SAndreas Fenkart }
11812cd3a2a5SAndreas Fenkart 
118270a3341aSDenis Karpov static void set_sd_bus_power(struct omap_hsmmc_host *host)
1183e13bb300SAdrian Hunter {
1184e13bb300SAdrian Hunter 	unsigned long i;
1185e13bb300SAdrian Hunter 
1186e13bb300SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, HCTL,
1187e13bb300SAdrian Hunter 			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1188e13bb300SAdrian Hunter 	for (i = 0; i < loops_per_jiffy; i++) {
1189e13bb300SAdrian Hunter 		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1190e13bb300SAdrian Hunter 			break;
1191e13bb300SAdrian Hunter 		cpu_relax();
1192e13bb300SAdrian Hunter 	}
1193e13bb300SAdrian Hunter }
1194e13bb300SAdrian Hunter 
1195a45c6cb8SMadhusudhan Chikkature /*
1196eb250826SDavid Brownell  * Switch MMC interface voltage ... only relevant for MMC1.
1197eb250826SDavid Brownell  *
1198eb250826SDavid Brownell  * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1199eb250826SDavid Brownell  * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1200eb250826SDavid Brownell  * Some chips, like eMMC ones, use internal transceivers.
1201a45c6cb8SMadhusudhan Chikkature  */
120270a3341aSDenis Karpov static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1203a45c6cb8SMadhusudhan Chikkature {
1204a45c6cb8SMadhusudhan Chikkature 	u32 reg_val = 0;
1205a45c6cb8SMadhusudhan Chikkature 	int ret;
1206a45c6cb8SMadhusudhan Chikkature 
1207a45c6cb8SMadhusudhan Chikkature 	/* Disable the clocks */
1208fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
1209cd03d9a8SRajendra Nayak 	if (host->dbclk)
121094c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
1211a45c6cb8SMadhusudhan Chikkature 
1212a45c6cb8SMadhusudhan Chikkature 	/* Turn the power off */
1213a45c6cb8SMadhusudhan Chikkature 	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
1214a45c6cb8SMadhusudhan Chikkature 
1215a45c6cb8SMadhusudhan Chikkature 	/* Turn the power ON with given VDD 1.8 or 3.0v */
12162bec0893SAdrian Hunter 	if (!ret)
12172bec0893SAdrian Hunter 		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
12182bec0893SAdrian Hunter 					       vdd);
1219fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1220cd03d9a8SRajendra Nayak 	if (host->dbclk)
122194c18149SRajendra Nayak 		clk_prepare_enable(host->dbclk);
12222bec0893SAdrian Hunter 
1223a45c6cb8SMadhusudhan Chikkature 	if (ret != 0)
1224a45c6cb8SMadhusudhan Chikkature 		goto err;
1225a45c6cb8SMadhusudhan Chikkature 
1226a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL,
1227a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1228a45c6cb8SMadhusudhan Chikkature 	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1229eb250826SDavid Brownell 
1230a45c6cb8SMadhusudhan Chikkature 	/*
1231a45c6cb8SMadhusudhan Chikkature 	 * If a MMC dual voltage card is detected, the set_ios fn calls
1232a45c6cb8SMadhusudhan Chikkature 	 * this fn with VDD bit set for 1.8V. Upon card removal from the
123370a3341aSDenis Karpov 	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1234a45c6cb8SMadhusudhan Chikkature 	 *
1235eb250826SDavid Brownell 	 * Cope with a bit of slop in the range ... per data sheets:
1236eb250826SDavid Brownell 	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1237eb250826SDavid Brownell 	 *    but recommended values are 1.71V to 1.89V
1238eb250826SDavid Brownell 	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1239eb250826SDavid Brownell 	 *    but recommended values are 2.7V to 3.3V
1240eb250826SDavid Brownell 	 *
1241eb250826SDavid Brownell 	 * Board setup code shouldn't permit anything very out-of-range.
1242eb250826SDavid Brownell 	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1243eb250826SDavid Brownell 	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1244a45c6cb8SMadhusudhan Chikkature 	 */
1245eb250826SDavid Brownell 	if ((1 << vdd) <= MMC_VDD_23_24)
1246a45c6cb8SMadhusudhan Chikkature 		reg_val |= SDVS18;
1247eb250826SDavid Brownell 	else
1248eb250826SDavid Brownell 		reg_val |= SDVS30;
1249a45c6cb8SMadhusudhan Chikkature 
1250a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
1251e13bb300SAdrian Hunter 	set_sd_bus_power(host);
1252a45c6cb8SMadhusudhan Chikkature 
1253a45c6cb8SMadhusudhan Chikkature 	return 0;
1254a45c6cb8SMadhusudhan Chikkature err:
1255b1e056aeSVenkatraman S 	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1256a45c6cb8SMadhusudhan Chikkature 	return ret;
1257a45c6cb8SMadhusudhan Chikkature }
1258a45c6cb8SMadhusudhan Chikkature 
1259b62f6228SAdrian Hunter /* Protect the card while the cover is open */
1260b62f6228SAdrian Hunter static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1261b62f6228SAdrian Hunter {
1262b62f6228SAdrian Hunter 	if (!mmc_slot(host).get_cover_state)
1263b62f6228SAdrian Hunter 		return;
1264b62f6228SAdrian Hunter 
1265b62f6228SAdrian Hunter 	host->reqs_blocked = 0;
1266b62f6228SAdrian Hunter 	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
1267b62f6228SAdrian Hunter 		if (host->protect_card) {
12682cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is closed, "
1269b62f6228SAdrian Hunter 					 "card is now accessible\n",
1270b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1271b62f6228SAdrian Hunter 			host->protect_card = 0;
1272b62f6228SAdrian Hunter 		}
1273b62f6228SAdrian Hunter 	} else {
1274b62f6228SAdrian Hunter 		if (!host->protect_card) {
12752cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is open, "
1276b62f6228SAdrian Hunter 					 "card is now inaccessible\n",
1277b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1278b62f6228SAdrian Hunter 			host->protect_card = 1;
1279b62f6228SAdrian Hunter 		}
1280b62f6228SAdrian Hunter 	}
1281b62f6228SAdrian Hunter }
1282b62f6228SAdrian Hunter 
1283a45c6cb8SMadhusudhan Chikkature /*
12847efab4f3SNeilBrown  * irq handler to notify the core about card insertion/removal
1285a45c6cb8SMadhusudhan Chikkature  */
12867efab4f3SNeilBrown static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1287a45c6cb8SMadhusudhan Chikkature {
12887efab4f3SNeilBrown 	struct omap_hsmmc_host *host = dev_id;
128955143438SAndreas Fenkart 	struct omap_hsmmc_slot_data *slot = &mmc_slot(host);
1290a6b2240dSAdrian Hunter 	int carddetect;
1291249d0fa9SDavid Brownell 
1292a45c6cb8SMadhusudhan Chikkature 	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1293a6b2240dSAdrian Hunter 
1294191d1f1dSDenis Karpov 	if (slot->card_detect)
1295db0fefc5SAdrian Hunter 		carddetect = slot->card_detect(host->dev, host->slot_id);
1296b62f6228SAdrian Hunter 	else {
1297b62f6228SAdrian Hunter 		omap_hsmmc_protect_card(host);
1298a6b2240dSAdrian Hunter 		carddetect = -ENOSYS;
1299b62f6228SAdrian Hunter 	}
1300a6b2240dSAdrian Hunter 
1301cdeebaddSMadhusudhan Chikkature 	if (carddetect)
1302a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1303cdeebaddSMadhusudhan Chikkature 	else
1304a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
1305a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1306a45c6cb8SMadhusudhan Chikkature }
1307a45c6cb8SMadhusudhan Chikkature 
1308c5c98927SRussell King static void omap_hsmmc_dma_callback(void *param)
13090ccd76d4SJuha Yrjola {
1310c5c98927SRussell King 	struct omap_hsmmc_host *host = param;
1311c5c98927SRussell King 	struct dma_chan *chan;
1312770d7432SAdrian Hunter 	struct mmc_data *data;
1313c5c98927SRussell King 	int req_in_progress;
1314a45c6cb8SMadhusudhan Chikkature 
1315c5c98927SRussell King 	spin_lock_irq(&host->irq_lock);
1316b417577dSAdrian Hunter 	if (host->dma_ch < 0) {
1317c5c98927SRussell King 		spin_unlock_irq(&host->irq_lock);
1318a45c6cb8SMadhusudhan Chikkature 		return;
1319b417577dSAdrian Hunter 	}
1320a45c6cb8SMadhusudhan Chikkature 
1321770d7432SAdrian Hunter 	data = host->mrq->data;
1322c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
13239782aff8SPer Forlin 	if (!data->host_cookie)
1324c5c98927SRussell King 		dma_unmap_sg(chan->device->dev,
1325c5c98927SRussell King 			     data->sg, data->sg_len,
1326b417577dSAdrian Hunter 			     omap_hsmmc_get_dma_dir(host, data));
1327b417577dSAdrian Hunter 
1328b417577dSAdrian Hunter 	req_in_progress = host->req_in_progress;
1329a45c6cb8SMadhusudhan Chikkature 	host->dma_ch = -1;
1330c5c98927SRussell King 	spin_unlock_irq(&host->irq_lock);
1331b417577dSAdrian Hunter 
1332b417577dSAdrian Hunter 	/* If DMA has finished after TC, complete the request */
1333b417577dSAdrian Hunter 	if (!req_in_progress) {
1334b417577dSAdrian Hunter 		struct mmc_request *mrq = host->mrq;
1335b417577dSAdrian Hunter 
1336b417577dSAdrian Hunter 		host->mrq = NULL;
1337b417577dSAdrian Hunter 		mmc_request_done(host->mmc, mrq);
1338b417577dSAdrian Hunter 	}
1339a45c6cb8SMadhusudhan Chikkature }
1340a45c6cb8SMadhusudhan Chikkature 
13419782aff8SPer Forlin static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
13429782aff8SPer Forlin 				       struct mmc_data *data,
1343c5c98927SRussell King 				       struct omap_hsmmc_next *next,
134426b88520SRussell King 				       struct dma_chan *chan)
13459782aff8SPer Forlin {
13469782aff8SPer Forlin 	int dma_len;
13479782aff8SPer Forlin 
13489782aff8SPer Forlin 	if (!next && data->host_cookie &&
13499782aff8SPer Forlin 	    data->host_cookie != host->next_data.cookie) {
13502cecdf00SRajendra Nayak 		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
13519782aff8SPer Forlin 		       " host->next_data.cookie %d\n",
13529782aff8SPer Forlin 		       __func__, data->host_cookie, host->next_data.cookie);
13539782aff8SPer Forlin 		data->host_cookie = 0;
13549782aff8SPer Forlin 	}
13559782aff8SPer Forlin 
13569782aff8SPer Forlin 	/* Check if next job is already prepared */
1357b38313d6SDan Carpenter 	if (next || data->host_cookie != host->next_data.cookie) {
135826b88520SRussell King 		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
13599782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
13609782aff8SPer Forlin 
13619782aff8SPer Forlin 	} else {
13629782aff8SPer Forlin 		dma_len = host->next_data.dma_len;
13639782aff8SPer Forlin 		host->next_data.dma_len = 0;
13649782aff8SPer Forlin 	}
13659782aff8SPer Forlin 
13669782aff8SPer Forlin 
13679782aff8SPer Forlin 	if (dma_len == 0)
13689782aff8SPer Forlin 		return -EINVAL;
13699782aff8SPer Forlin 
13709782aff8SPer Forlin 	if (next) {
13719782aff8SPer Forlin 		next->dma_len = dma_len;
13729782aff8SPer Forlin 		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
13739782aff8SPer Forlin 	} else
13749782aff8SPer Forlin 		host->dma_len = dma_len;
13759782aff8SPer Forlin 
13769782aff8SPer Forlin 	return 0;
13779782aff8SPer Forlin }
13789782aff8SPer Forlin 
1379a45c6cb8SMadhusudhan Chikkature /*
1380a45c6cb8SMadhusudhan Chikkature  * Routine to configure and start DMA for the MMC card
1381a45c6cb8SMadhusudhan Chikkature  */
13829d025334SBalaji T K static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
138370a3341aSDenis Karpov 					struct mmc_request *req)
1384a45c6cb8SMadhusudhan Chikkature {
138526b88520SRussell King 	struct dma_slave_config cfg;
138626b88520SRussell King 	struct dma_async_tx_descriptor *tx;
138726b88520SRussell King 	int ret = 0, i;
1388a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data = req->data;
1389c5c98927SRussell King 	struct dma_chan *chan;
1390a45c6cb8SMadhusudhan Chikkature 
13910ccd76d4SJuha Yrjola 	/* Sanity check: all the SG entries must be aligned by block size. */
1392a3f406f8SJarkko Lavinen 	for (i = 0; i < data->sg_len; i++) {
13930ccd76d4SJuha Yrjola 		struct scatterlist *sgl;
13940ccd76d4SJuha Yrjola 
13950ccd76d4SJuha Yrjola 		sgl = data->sg + i;
13960ccd76d4SJuha Yrjola 		if (sgl->length % data->blksz)
13970ccd76d4SJuha Yrjola 			return -EINVAL;
13980ccd76d4SJuha Yrjola 	}
13990ccd76d4SJuha Yrjola 	if ((data->blksz % 4) != 0)
14000ccd76d4SJuha Yrjola 		/* REVISIT: The MMC buffer increments only when MSB is written.
14010ccd76d4SJuha Yrjola 		 * Return error for blksz which is non multiple of four.
14020ccd76d4SJuha Yrjola 		 */
14030ccd76d4SJuha Yrjola 		return -EINVAL;
14040ccd76d4SJuha Yrjola 
1405b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1406a45c6cb8SMadhusudhan Chikkature 
1407c5c98927SRussell King 	chan = omap_hsmmc_get_dma_chan(host, data);
1408c5c98927SRussell King 
1409c5c98927SRussell King 	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
1410c5c98927SRussell King 	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
1411c5c98927SRussell King 	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1412c5c98927SRussell King 	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1413c5c98927SRussell King 	cfg.src_maxburst = data->blksz / 4;
1414c5c98927SRussell King 	cfg.dst_maxburst = data->blksz / 4;
1415c5c98927SRussell King 
1416c5c98927SRussell King 	ret = dmaengine_slave_config(chan, &cfg);
14179782aff8SPer Forlin 	if (ret)
14189782aff8SPer Forlin 		return ret;
1419a45c6cb8SMadhusudhan Chikkature 
142026b88520SRussell King 	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1421c5c98927SRussell King 	if (ret)
1422c5c98927SRussell King 		return ret;
1423a45c6cb8SMadhusudhan Chikkature 
1424c5c98927SRussell King 	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1425c5c98927SRussell King 		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1426c5c98927SRussell King 		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1427c5c98927SRussell King 	if (!tx) {
1428c5c98927SRussell King 		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1429c5c98927SRussell King 		/* FIXME: cleanup */
1430c5c98927SRussell King 		return -1;
1431c5c98927SRussell King 	}
1432c5c98927SRussell King 
1433c5c98927SRussell King 	tx->callback = omap_hsmmc_dma_callback;
1434c5c98927SRussell King 	tx->callback_param = host;
1435c5c98927SRussell King 
1436c5c98927SRussell King 	/* Does not fail */
1437c5c98927SRussell King 	dmaengine_submit(tx);
1438c5c98927SRussell King 
143926b88520SRussell King 	host->dma_ch = 1;
1440c5c98927SRussell King 
1441a45c6cb8SMadhusudhan Chikkature 	return 0;
1442a45c6cb8SMadhusudhan Chikkature }
1443a45c6cb8SMadhusudhan Chikkature 
144470a3341aSDenis Karpov static void set_data_timeout(struct omap_hsmmc_host *host,
1445e2bf08d6SAdrian Hunter 			     unsigned int timeout_ns,
1446e2bf08d6SAdrian Hunter 			     unsigned int timeout_clks)
1447a45c6cb8SMadhusudhan Chikkature {
1448a45c6cb8SMadhusudhan Chikkature 	unsigned int timeout, cycle_ns;
1449a45c6cb8SMadhusudhan Chikkature 	uint32_t reg, clkd, dto = 0;
1450a45c6cb8SMadhusudhan Chikkature 
1451a45c6cb8SMadhusudhan Chikkature 	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1452a45c6cb8SMadhusudhan Chikkature 	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1453a45c6cb8SMadhusudhan Chikkature 	if (clkd == 0)
1454a45c6cb8SMadhusudhan Chikkature 		clkd = 1;
1455a45c6cb8SMadhusudhan Chikkature 
14566e3076c2SBalaji T K 	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1457e2bf08d6SAdrian Hunter 	timeout = timeout_ns / cycle_ns;
1458e2bf08d6SAdrian Hunter 	timeout += timeout_clks;
1459a45c6cb8SMadhusudhan Chikkature 	if (timeout) {
1460a45c6cb8SMadhusudhan Chikkature 		while ((timeout & 0x80000000) == 0) {
1461a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1462a45c6cb8SMadhusudhan Chikkature 			timeout <<= 1;
1463a45c6cb8SMadhusudhan Chikkature 		}
1464a45c6cb8SMadhusudhan Chikkature 		dto = 31 - dto;
1465a45c6cb8SMadhusudhan Chikkature 		timeout <<= 1;
1466a45c6cb8SMadhusudhan Chikkature 		if (timeout && dto)
1467a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1468a45c6cb8SMadhusudhan Chikkature 		if (dto >= 13)
1469a45c6cb8SMadhusudhan Chikkature 			dto -= 13;
1470a45c6cb8SMadhusudhan Chikkature 		else
1471a45c6cb8SMadhusudhan Chikkature 			dto = 0;
1472a45c6cb8SMadhusudhan Chikkature 		if (dto > 14)
1473a45c6cb8SMadhusudhan Chikkature 			dto = 14;
1474a45c6cb8SMadhusudhan Chikkature 	}
1475a45c6cb8SMadhusudhan Chikkature 
1476a45c6cb8SMadhusudhan Chikkature 	reg &= ~DTO_MASK;
1477a45c6cb8SMadhusudhan Chikkature 	reg |= dto << DTO_SHIFT;
1478a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1479a45c6cb8SMadhusudhan Chikkature }
1480a45c6cb8SMadhusudhan Chikkature 
14819d025334SBalaji T K static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
14829d025334SBalaji T K {
14839d025334SBalaji T K 	struct mmc_request *req = host->mrq;
14849d025334SBalaji T K 	struct dma_chan *chan;
14859d025334SBalaji T K 
14869d025334SBalaji T K 	if (!req->data)
14879d025334SBalaji T K 		return;
14889d025334SBalaji T K 	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
14899d025334SBalaji T K 				| (req->data->blocks << 16));
14909d025334SBalaji T K 	set_data_timeout(host, req->data->timeout_ns,
14919d025334SBalaji T K 				req->data->timeout_clks);
14929d025334SBalaji T K 	chan = omap_hsmmc_get_dma_chan(host, req->data);
14939d025334SBalaji T K 	dma_async_issue_pending(chan);
14949d025334SBalaji T K }
14959d025334SBalaji T K 
1496a45c6cb8SMadhusudhan Chikkature /*
1497a45c6cb8SMadhusudhan Chikkature  * Configure block length for MMC/SD cards and initiate the transfer.
1498a45c6cb8SMadhusudhan Chikkature  */
1499a45c6cb8SMadhusudhan Chikkature static int
150070a3341aSDenis Karpov omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1501a45c6cb8SMadhusudhan Chikkature {
1502a45c6cb8SMadhusudhan Chikkature 	int ret;
1503a45c6cb8SMadhusudhan Chikkature 	host->data = req->data;
1504a45c6cb8SMadhusudhan Chikkature 
1505a45c6cb8SMadhusudhan Chikkature 	if (req->data == NULL) {
1506a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1507e2bf08d6SAdrian Hunter 		/*
1508e2bf08d6SAdrian Hunter 		 * Set an arbitrary 100ms data timeout for commands with
1509e2bf08d6SAdrian Hunter 		 * busy signal.
1510e2bf08d6SAdrian Hunter 		 */
1511e2bf08d6SAdrian Hunter 		if (req->cmd->flags & MMC_RSP_BUSY)
1512e2bf08d6SAdrian Hunter 			set_data_timeout(host, 100000000U, 0);
1513a45c6cb8SMadhusudhan Chikkature 		return 0;
1514a45c6cb8SMadhusudhan Chikkature 	}
1515a45c6cb8SMadhusudhan Chikkature 
1516a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma) {
15179d025334SBalaji T K 		ret = omap_hsmmc_setup_dma_transfer(host, req);
1518a45c6cb8SMadhusudhan Chikkature 		if (ret != 0) {
1519b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1520a45c6cb8SMadhusudhan Chikkature 			return ret;
1521a45c6cb8SMadhusudhan Chikkature 		}
1522a45c6cb8SMadhusudhan Chikkature 	}
1523a45c6cb8SMadhusudhan Chikkature 	return 0;
1524a45c6cb8SMadhusudhan Chikkature }
1525a45c6cb8SMadhusudhan Chikkature 
15269782aff8SPer Forlin static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
15279782aff8SPer Forlin 				int err)
15289782aff8SPer Forlin {
15299782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
15309782aff8SPer Forlin 	struct mmc_data *data = mrq->data;
15319782aff8SPer Forlin 
153226b88520SRussell King 	if (host->use_dma && data->host_cookie) {
1533c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
1534c5c98927SRussell King 
153526b88520SRussell King 		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
15369782aff8SPer Forlin 			     omap_hsmmc_get_dma_dir(host, data));
15379782aff8SPer Forlin 		data->host_cookie = 0;
15389782aff8SPer Forlin 	}
15399782aff8SPer Forlin }
15409782aff8SPer Forlin 
15419782aff8SPer Forlin static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
15429782aff8SPer Forlin 			       bool is_first_req)
15439782aff8SPer Forlin {
15449782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
15459782aff8SPer Forlin 
15469782aff8SPer Forlin 	if (mrq->data->host_cookie) {
15479782aff8SPer Forlin 		mrq->data->host_cookie = 0;
15489782aff8SPer Forlin 		return ;
15499782aff8SPer Forlin 	}
15509782aff8SPer Forlin 
1551c5c98927SRussell King 	if (host->use_dma) {
1552c5c98927SRussell King 		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
1553c5c98927SRussell King 
15549782aff8SPer Forlin 		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
155526b88520SRussell King 						&host->next_data, c))
15569782aff8SPer Forlin 			mrq->data->host_cookie = 0;
15579782aff8SPer Forlin 	}
1558c5c98927SRussell King }
15599782aff8SPer Forlin 
1560a45c6cb8SMadhusudhan Chikkature /*
1561a45c6cb8SMadhusudhan Chikkature  * Request function. for read/write operation
1562a45c6cb8SMadhusudhan Chikkature  */
156370a3341aSDenis Karpov static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1564a45c6cb8SMadhusudhan Chikkature {
156570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1566a3f406f8SJarkko Lavinen 	int err;
1567a45c6cb8SMadhusudhan Chikkature 
1568b417577dSAdrian Hunter 	BUG_ON(host->req_in_progress);
1569b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1570b62f6228SAdrian Hunter 	if (host->protect_card) {
1571b62f6228SAdrian Hunter 		if (host->reqs_blocked < 3) {
1572b62f6228SAdrian Hunter 			/*
1573b62f6228SAdrian Hunter 			 * Ensure the controller is left in a consistent
1574b62f6228SAdrian Hunter 			 * state by resetting the command and data state
1575b62f6228SAdrian Hunter 			 * machines.
1576b62f6228SAdrian Hunter 			 */
1577b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRD);
1578b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRC);
1579b62f6228SAdrian Hunter 			host->reqs_blocked += 1;
1580b62f6228SAdrian Hunter 		}
1581b62f6228SAdrian Hunter 		req->cmd->error = -EBADF;
1582b62f6228SAdrian Hunter 		if (req->data)
1583b62f6228SAdrian Hunter 			req->data->error = -EBADF;
1584b417577dSAdrian Hunter 		req->cmd->retries = 0;
1585b62f6228SAdrian Hunter 		mmc_request_done(mmc, req);
1586b62f6228SAdrian Hunter 		return;
1587b62f6228SAdrian Hunter 	} else if (host->reqs_blocked)
1588b62f6228SAdrian Hunter 		host->reqs_blocked = 0;
1589a45c6cb8SMadhusudhan Chikkature 	WARN_ON(host->mrq != NULL);
1590a45c6cb8SMadhusudhan Chikkature 	host->mrq = req;
15916e3076c2SBalaji T K 	host->clk_rate = clk_get_rate(host->fclk);
159270a3341aSDenis Karpov 	err = omap_hsmmc_prepare_data(host, req);
1593a3f406f8SJarkko Lavinen 	if (err) {
1594a3f406f8SJarkko Lavinen 		req->cmd->error = err;
1595a3f406f8SJarkko Lavinen 		if (req->data)
1596a3f406f8SJarkko Lavinen 			req->data->error = err;
1597a3f406f8SJarkko Lavinen 		host->mrq = NULL;
1598a3f406f8SJarkko Lavinen 		mmc_request_done(mmc, req);
1599a3f406f8SJarkko Lavinen 		return;
1600a3f406f8SJarkko Lavinen 	}
1601a2e77152SBalaji T K 	if (req->sbc && !(host->flags & AUTO_CMD23)) {
1602bf129e1cSBalaji T K 		omap_hsmmc_start_command(host, req->sbc, NULL);
1603bf129e1cSBalaji T K 		return;
1604bf129e1cSBalaji T K 	}
1605a3f406f8SJarkko Lavinen 
16069d025334SBalaji T K 	omap_hsmmc_start_dma_transfer(host);
160770a3341aSDenis Karpov 	omap_hsmmc_start_command(host, req->cmd, req->data);
1608a45c6cb8SMadhusudhan Chikkature }
1609a45c6cb8SMadhusudhan Chikkature 
1610a45c6cb8SMadhusudhan Chikkature /* Routine to configure clock values. Exposed API to core */
161170a3341aSDenis Karpov static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1612a45c6cb8SMadhusudhan Chikkature {
161370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1614a3621465SAdrian Hunter 	int do_send_init_stream = 0;
1615a45c6cb8SMadhusudhan Chikkature 
1616fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
16175e2ea617SAdrian Hunter 
1618a3621465SAdrian Hunter 	if (ios->power_mode != host->power_mode) {
1619a45c6cb8SMadhusudhan Chikkature 		switch (ios->power_mode) {
1620a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_OFF:
1621a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1622a3621465SAdrian Hunter 						 0, 0);
1623a45c6cb8SMadhusudhan Chikkature 			break;
1624a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_UP:
1625a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1626a3621465SAdrian Hunter 						 1, ios->vdd);
1627a45c6cb8SMadhusudhan Chikkature 			break;
1628a3621465SAdrian Hunter 		case MMC_POWER_ON:
1629a3621465SAdrian Hunter 			do_send_init_stream = 1;
1630a3621465SAdrian Hunter 			break;
1631a3621465SAdrian Hunter 		}
1632a3621465SAdrian Hunter 		host->power_mode = ios->power_mode;
1633a45c6cb8SMadhusudhan Chikkature 	}
1634a45c6cb8SMadhusudhan Chikkature 
1635dd498effSDenis Karpov 	/* FIXME: set registers based only on changes to ios */
1636dd498effSDenis Karpov 
16373796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
1638a45c6cb8SMadhusudhan Chikkature 
16394621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1640eb250826SDavid Brownell 		/* Only MMC1 can interface at 3V without some flavor
1641eb250826SDavid Brownell 		 * of external transceiver; but they all handle 1.8V.
1642eb250826SDavid Brownell 		 */
1643a45c6cb8SMadhusudhan Chikkature 		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
16442cf171cbSBalaji T K 			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1645a45c6cb8SMadhusudhan Chikkature 				/*
1646a45c6cb8SMadhusudhan Chikkature 				 * The mmc_select_voltage fn of the core does
1647a45c6cb8SMadhusudhan Chikkature 				 * not seem to set the power_mode to
1648a45c6cb8SMadhusudhan Chikkature 				 * MMC_POWER_UP upon recalculating the voltage.
1649a45c6cb8SMadhusudhan Chikkature 				 * vdd 1.8v.
1650a45c6cb8SMadhusudhan Chikkature 				 */
165170a3341aSDenis Karpov 			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1652a45c6cb8SMadhusudhan Chikkature 				dev_dbg(mmc_dev(host->mmc),
1653a45c6cb8SMadhusudhan Chikkature 						"Switch operation failed\n");
1654a45c6cb8SMadhusudhan Chikkature 		}
1655a45c6cb8SMadhusudhan Chikkature 	}
1656a45c6cb8SMadhusudhan Chikkature 
16575934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
1658a45c6cb8SMadhusudhan Chikkature 
1659a3621465SAdrian Hunter 	if (do_send_init_stream)
1660a45c6cb8SMadhusudhan Chikkature 		send_init_stream(host);
1661a45c6cb8SMadhusudhan Chikkature 
16623796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
16635e2ea617SAdrian Hunter 
1664fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1665a45c6cb8SMadhusudhan Chikkature }
1666a45c6cb8SMadhusudhan Chikkature 
1667a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1668a45c6cb8SMadhusudhan Chikkature {
166970a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1670a45c6cb8SMadhusudhan Chikkature 
1671191d1f1dSDenis Karpov 	if (!mmc_slot(host).card_detect)
1672a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1673db0fefc5SAdrian Hunter 	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1674a45c6cb8SMadhusudhan Chikkature }
1675a45c6cb8SMadhusudhan Chikkature 
1676a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_ro(struct mmc_host *mmc)
1677a45c6cb8SMadhusudhan Chikkature {
167870a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1679a45c6cb8SMadhusudhan Chikkature 
1680191d1f1dSDenis Karpov 	if (!mmc_slot(host).get_ro)
1681a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1682191d1f1dSDenis Karpov 	return mmc_slot(host).get_ro(host->dev, 0);
1683a45c6cb8SMadhusudhan Chikkature }
1684a45c6cb8SMadhusudhan Chikkature 
16854816858cSGrazvydas Ignotas static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
16864816858cSGrazvydas Ignotas {
16874816858cSGrazvydas Ignotas 	struct omap_hsmmc_host *host = mmc_priv(mmc);
16884816858cSGrazvydas Ignotas 
16894816858cSGrazvydas Ignotas 	if (mmc_slot(host).init_card)
16904816858cSGrazvydas Ignotas 		mmc_slot(host).init_card(card);
16914816858cSGrazvydas Ignotas }
16924816858cSGrazvydas Ignotas 
16932cd3a2a5SAndreas Fenkart static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
16942cd3a2a5SAndreas Fenkart {
16952cd3a2a5SAndreas Fenkart 	struct omap_hsmmc_host *host = mmc_priv(mmc);
16965a52b08bSBalaji T K 	u32 irq_mask, con;
16972cd3a2a5SAndreas Fenkart 	unsigned long flags;
16982cd3a2a5SAndreas Fenkart 
16992cd3a2a5SAndreas Fenkart 	spin_lock_irqsave(&host->irq_lock, flags);
17002cd3a2a5SAndreas Fenkart 
17015a52b08bSBalaji T K 	con = OMAP_HSMMC_READ(host->base, CON);
17022cd3a2a5SAndreas Fenkart 	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
17032cd3a2a5SAndreas Fenkart 	if (enable) {
17042cd3a2a5SAndreas Fenkart 		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
17052cd3a2a5SAndreas Fenkart 		irq_mask |= CIRQ_EN;
17065a52b08bSBalaji T K 		con |= CTPL | CLKEXTFREE;
17072cd3a2a5SAndreas Fenkart 	} else {
17082cd3a2a5SAndreas Fenkart 		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
17092cd3a2a5SAndreas Fenkart 		irq_mask &= ~CIRQ_EN;
17105a52b08bSBalaji T K 		con &= ~(CTPL | CLKEXTFREE);
17112cd3a2a5SAndreas Fenkart 	}
17125a52b08bSBalaji T K 	OMAP_HSMMC_WRITE(host->base, CON, con);
17132cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
17142cd3a2a5SAndreas Fenkart 
17152cd3a2a5SAndreas Fenkart 	/*
17162cd3a2a5SAndreas Fenkart 	 * if enable, piggy back detection on current request
17172cd3a2a5SAndreas Fenkart 	 * but always disable immediately
17182cd3a2a5SAndreas Fenkart 	 */
17192cd3a2a5SAndreas Fenkart 	if (!host->req_in_progress || !enable)
17202cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
17212cd3a2a5SAndreas Fenkart 
17222cd3a2a5SAndreas Fenkart 	/* flush posted write */
17232cd3a2a5SAndreas Fenkart 	OMAP_HSMMC_READ(host->base, IE);
17242cd3a2a5SAndreas Fenkart 
17252cd3a2a5SAndreas Fenkart 	spin_unlock_irqrestore(&host->irq_lock, flags);
17262cd3a2a5SAndreas Fenkart }
17272cd3a2a5SAndreas Fenkart 
17282cd3a2a5SAndreas Fenkart static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
17292cd3a2a5SAndreas Fenkart {
17302cd3a2a5SAndreas Fenkart 	struct mmc_host *mmc = host->mmc;
17312cd3a2a5SAndreas Fenkart 	int ret;
17322cd3a2a5SAndreas Fenkart 
17332cd3a2a5SAndreas Fenkart 	/*
17342cd3a2a5SAndreas Fenkart 	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
17352cd3a2a5SAndreas Fenkart 	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
17362cd3a2a5SAndreas Fenkart 	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
17372cd3a2a5SAndreas Fenkart 	 * with functional clock disabled.
17382cd3a2a5SAndreas Fenkart 	 */
17392cd3a2a5SAndreas Fenkart 	if (!host->dev->of_node || !host->wake_irq)
17402cd3a2a5SAndreas Fenkart 		return -ENODEV;
17412cd3a2a5SAndreas Fenkart 
17422cd3a2a5SAndreas Fenkart 	/* Prevent auto-enabling of IRQ */
17432cd3a2a5SAndreas Fenkart 	irq_set_status_flags(host->wake_irq, IRQ_NOAUTOEN);
17442cd3a2a5SAndreas Fenkart 	ret = devm_request_irq(host->dev, host->wake_irq, omap_hsmmc_wake_irq,
17452cd3a2a5SAndreas Fenkart 			       IRQF_TRIGGER_LOW | IRQF_ONESHOT,
17462cd3a2a5SAndreas Fenkart 			       mmc_hostname(mmc), host);
17472cd3a2a5SAndreas Fenkart 	if (ret) {
17482cd3a2a5SAndreas Fenkart 		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
17492cd3a2a5SAndreas Fenkart 		goto err;
17502cd3a2a5SAndreas Fenkart 	}
17512cd3a2a5SAndreas Fenkart 
17522cd3a2a5SAndreas Fenkart 	/*
17532cd3a2a5SAndreas Fenkart 	 * Some omaps don't have wake-up path from deeper idle states
17542cd3a2a5SAndreas Fenkart 	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
17552cd3a2a5SAndreas Fenkart 	 */
17562cd3a2a5SAndreas Fenkart 	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
1757455e5cd6SAndreas Fenkart 		struct pinctrl *p = devm_pinctrl_get(host->dev);
1758455e5cd6SAndreas Fenkart 		if (!p) {
17592cd3a2a5SAndreas Fenkart 			ret = -ENODEV;
1760455e5cd6SAndreas Fenkart 			goto err_free_irq;
1761455e5cd6SAndreas Fenkart 		}
1762455e5cd6SAndreas Fenkart 		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
1763455e5cd6SAndreas Fenkart 			dev_info(host->dev, "missing default pinctrl state\n");
1764455e5cd6SAndreas Fenkart 			devm_pinctrl_put(p);
1765455e5cd6SAndreas Fenkart 			ret = -EINVAL;
1766455e5cd6SAndreas Fenkart 			goto err_free_irq;
1767455e5cd6SAndreas Fenkart 		}
1768455e5cd6SAndreas Fenkart 
1769455e5cd6SAndreas Fenkart 		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
1770455e5cd6SAndreas Fenkart 			dev_info(host->dev, "missing idle pinctrl state\n");
1771455e5cd6SAndreas Fenkart 			devm_pinctrl_put(p);
1772455e5cd6SAndreas Fenkart 			ret = -EINVAL;
1773455e5cd6SAndreas Fenkart 			goto err_free_irq;
1774455e5cd6SAndreas Fenkart 		}
1775455e5cd6SAndreas Fenkart 		devm_pinctrl_put(p);
17762cd3a2a5SAndreas Fenkart 	}
17772cd3a2a5SAndreas Fenkart 
17785a52b08bSBalaji T K 	OMAP_HSMMC_WRITE(host->base, HCTL,
17795a52b08bSBalaji T K 			 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
17802cd3a2a5SAndreas Fenkart 	return 0;
17812cd3a2a5SAndreas Fenkart 
1782455e5cd6SAndreas Fenkart err_free_irq:
1783455e5cd6SAndreas Fenkart 	devm_free_irq(host->dev, host->wake_irq, host);
17842cd3a2a5SAndreas Fenkart err:
17852cd3a2a5SAndreas Fenkart 	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
17862cd3a2a5SAndreas Fenkart 	host->wake_irq = 0;
17872cd3a2a5SAndreas Fenkart 	return ret;
17882cd3a2a5SAndreas Fenkart }
17892cd3a2a5SAndreas Fenkart 
179070a3341aSDenis Karpov static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
17911b331e69SKim Kyuwon {
17921b331e69SKim Kyuwon 	u32 hctl, capa, value;
17931b331e69SKim Kyuwon 
17941b331e69SKim Kyuwon 	/* Only MMC1 supports 3.0V */
17954621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
17961b331e69SKim Kyuwon 		hctl = SDVS30;
17971b331e69SKim Kyuwon 		capa = VS30 | VS18;
17981b331e69SKim Kyuwon 	} else {
17991b331e69SKim Kyuwon 		hctl = SDVS18;
18001b331e69SKim Kyuwon 		capa = VS18;
18011b331e69SKim Kyuwon 	}
18021b331e69SKim Kyuwon 
18031b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
18041b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
18051b331e69SKim Kyuwon 
18061b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, CAPA);
18071b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
18081b331e69SKim Kyuwon 
18091b331e69SKim Kyuwon 	/* Set SD bus power bit */
1810e13bb300SAdrian Hunter 	set_sd_bus_power(host);
18111b331e69SKim Kyuwon }
18121b331e69SKim Kyuwon 
181370a3341aSDenis Karpov static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1814dd498effSDenis Karpov {
181570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1816dd498effSDenis Karpov 
1817fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1818fa4aa2d4SBalaji T K 
1819dd498effSDenis Karpov 	return 0;
1820dd498effSDenis Karpov }
1821dd498effSDenis Karpov 
1822907d2e7cSAdrian Hunter static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1823dd498effSDenis Karpov {
182470a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1825dd498effSDenis Karpov 
1826fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1827fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1828fa4aa2d4SBalaji T K 
1829dd498effSDenis Karpov 	return 0;
1830dd498effSDenis Karpov }
1831dd498effSDenis Karpov 
1832afd8c29dSKuninori Morimoto static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
1833afd8c29dSKuninori Morimoto 				     unsigned int direction, int blk_size)
1834afd8c29dSKuninori Morimoto {
1835afd8c29dSKuninori Morimoto 	/* This controller can't do multiblock reads due to hw bugs */
1836afd8c29dSKuninori Morimoto 	if (direction == MMC_DATA_READ)
1837afd8c29dSKuninori Morimoto 		return 1;
1838afd8c29dSKuninori Morimoto 
1839afd8c29dSKuninori Morimoto 	return blk_size;
1840afd8c29dSKuninori Morimoto }
1841afd8c29dSKuninori Morimoto 
1842afd8c29dSKuninori Morimoto static struct mmc_host_ops omap_hsmmc_ops = {
184370a3341aSDenis Karpov 	.enable = omap_hsmmc_enable_fclk,
184470a3341aSDenis Karpov 	.disable = omap_hsmmc_disable_fclk,
18459782aff8SPer Forlin 	.post_req = omap_hsmmc_post_req,
18469782aff8SPer Forlin 	.pre_req = omap_hsmmc_pre_req,
184770a3341aSDenis Karpov 	.request = omap_hsmmc_request,
184870a3341aSDenis Karpov 	.set_ios = omap_hsmmc_set_ios,
1849dd498effSDenis Karpov 	.get_cd = omap_hsmmc_get_cd,
1850dd498effSDenis Karpov 	.get_ro = omap_hsmmc_get_ro,
18514816858cSGrazvydas Ignotas 	.init_card = omap_hsmmc_init_card,
18522cd3a2a5SAndreas Fenkart 	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1853dd498effSDenis Karpov };
1854dd498effSDenis Karpov 
1855d900f712SDenis Karpov #ifdef CONFIG_DEBUG_FS
1856d900f712SDenis Karpov 
185770a3341aSDenis Karpov static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1858d900f712SDenis Karpov {
1859d900f712SDenis Karpov 	struct mmc_host *mmc = s->private;
186070a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
186111dd62a7SDenis Karpov 
1862bb0635f0SAndreas Fenkart 	seq_printf(s, "mmc%d:\n", mmc->index);
1863bb0635f0SAndreas Fenkart 	seq_printf(s, "sdio irq mode\t%s\n",
1864bb0635f0SAndreas Fenkart 		   (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1865bb0635f0SAndreas Fenkart 
1866bb0635f0SAndreas Fenkart 	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1867bb0635f0SAndreas Fenkart 		seq_printf(s, "sdio irq \t%s\n",
1868bb0635f0SAndreas Fenkart 			   (host->flags & HSMMC_SDIO_IRQ_ENABLED) ?  "enabled"
1869bb0635f0SAndreas Fenkart 			   : "disabled");
1870bb0635f0SAndreas Fenkart 	}
1871bb0635f0SAndreas Fenkart 	seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
18725e2ea617SAdrian Hunter 
1873fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1874bb0635f0SAndreas Fenkart 	seq_puts(s, "\nregs:\n");
1875d900f712SDenis Karpov 	seq_printf(s, "CON:\t\t0x%08x\n",
1876d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CON));
1877bb0635f0SAndreas Fenkart 	seq_printf(s, "PSTATE:\t\t0x%08x\n",
1878bb0635f0SAndreas Fenkart 		   OMAP_HSMMC_READ(host->base, PSTATE));
1879d900f712SDenis Karpov 	seq_printf(s, "HCTL:\t\t0x%08x\n",
1880d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL));
1881d900f712SDenis Karpov 	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1882d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCTL));
1883d900f712SDenis Karpov 	seq_printf(s, "IE:\t\t0x%08x\n",
1884d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, IE));
1885d900f712SDenis Karpov 	seq_printf(s, "ISE:\t\t0x%08x\n",
1886d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, ISE));
1887d900f712SDenis Karpov 	seq_printf(s, "CAPA:\t\t0x%08x\n",
1888d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA));
18895e2ea617SAdrian Hunter 
1890fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1891fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1892dd498effSDenis Karpov 
1893d900f712SDenis Karpov 	return 0;
1894d900f712SDenis Karpov }
1895d900f712SDenis Karpov 
189670a3341aSDenis Karpov static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1897d900f712SDenis Karpov {
189870a3341aSDenis Karpov 	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1899d900f712SDenis Karpov }
1900d900f712SDenis Karpov 
1901d900f712SDenis Karpov static const struct file_operations mmc_regs_fops = {
190270a3341aSDenis Karpov 	.open           = omap_hsmmc_regs_open,
1903d900f712SDenis Karpov 	.read           = seq_read,
1904d900f712SDenis Karpov 	.llseek         = seq_lseek,
1905d900f712SDenis Karpov 	.release        = single_release,
1906d900f712SDenis Karpov };
1907d900f712SDenis Karpov 
190870a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1909d900f712SDenis Karpov {
1910d900f712SDenis Karpov 	if (mmc->debugfs_root)
1911d900f712SDenis Karpov 		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1912d900f712SDenis Karpov 			mmc, &mmc_regs_fops);
1913d900f712SDenis Karpov }
1914d900f712SDenis Karpov 
1915d900f712SDenis Karpov #else
1916d900f712SDenis Karpov 
191770a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1918d900f712SDenis Karpov {
1919d900f712SDenis Karpov }
1920d900f712SDenis Karpov 
1921d900f712SDenis Karpov #endif
1922d900f712SDenis Karpov 
192346856a68SRajendra Nayak #ifdef CONFIG_OF
192459445b10SNishanth Menon static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
192559445b10SNishanth Menon 	/* See 35xx errata 2.1.1.128 in SPRZ278F */
192659445b10SNishanth Menon 	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
192759445b10SNishanth Menon };
192859445b10SNishanth Menon 
192959445b10SNishanth Menon static const struct omap_mmc_of_data omap4_mmc_of_data = {
193059445b10SNishanth Menon 	.reg_offset = 0x100,
193159445b10SNishanth Menon };
19322cd3a2a5SAndreas Fenkart static const struct omap_mmc_of_data am33xx_mmc_of_data = {
19332cd3a2a5SAndreas Fenkart 	.reg_offset = 0x100,
19342cd3a2a5SAndreas Fenkart 	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
19352cd3a2a5SAndreas Fenkart };
193646856a68SRajendra Nayak 
193746856a68SRajendra Nayak static const struct of_device_id omap_mmc_of_match[] = {
193846856a68SRajendra Nayak 	{
193946856a68SRajendra Nayak 		.compatible = "ti,omap2-hsmmc",
194046856a68SRajendra Nayak 	},
194146856a68SRajendra Nayak 	{
194259445b10SNishanth Menon 		.compatible = "ti,omap3-pre-es3-hsmmc",
194359445b10SNishanth Menon 		.data = &omap3_pre_es3_mmc_of_data,
194459445b10SNishanth Menon 	},
194559445b10SNishanth Menon 	{
194646856a68SRajendra Nayak 		.compatible = "ti,omap3-hsmmc",
194746856a68SRajendra Nayak 	},
194846856a68SRajendra Nayak 	{
194946856a68SRajendra Nayak 		.compatible = "ti,omap4-hsmmc",
195059445b10SNishanth Menon 		.data = &omap4_mmc_of_data,
195146856a68SRajendra Nayak 	},
19522cd3a2a5SAndreas Fenkart 	{
19532cd3a2a5SAndreas Fenkart 		.compatible = "ti,am33xx-hsmmc",
19542cd3a2a5SAndreas Fenkart 		.data = &am33xx_mmc_of_data,
19552cd3a2a5SAndreas Fenkart 	},
195646856a68SRajendra Nayak 	{},
1957b6d085f6SChris Ball };
195846856a68SRajendra Nayak MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
195946856a68SRajendra Nayak 
196055143438SAndreas Fenkart static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
196146856a68SRajendra Nayak {
196255143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *pdata;
196346856a68SRajendra Nayak 	struct device_node *np = dev->of_node;
1964d8714e87SDaniel Mack 	u32 bus_width, max_freq;
1965dc642c28SJan Luebbe 	int cd_gpio, wp_gpio;
1966dc642c28SJan Luebbe 
1967dc642c28SJan Luebbe 	cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
1968dc642c28SJan Luebbe 	wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
1969dc642c28SJan Luebbe 	if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
1970dc642c28SJan Luebbe 		return ERR_PTR(-EPROBE_DEFER);
197146856a68SRajendra Nayak 
197246856a68SRajendra Nayak 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
197346856a68SRajendra Nayak 	if (!pdata)
197419df45bcSBalaji T K 		return ERR_PTR(-ENOMEM); /* out of memory */
197546856a68SRajendra Nayak 
197646856a68SRajendra Nayak 	if (of_find_property(np, "ti,dual-volt", NULL))
197746856a68SRajendra Nayak 		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
197846856a68SRajendra Nayak 
197946856a68SRajendra Nayak 	/* This driver only supports 1 slot */
198046856a68SRajendra Nayak 	pdata->nr_slots = 1;
1981dc642c28SJan Luebbe 	pdata->slots[0].switch_pin = cd_gpio;
1982dc642c28SJan Luebbe 	pdata->slots[0].gpio_wp = wp_gpio;
198346856a68SRajendra Nayak 
198446856a68SRajendra Nayak 	if (of_find_property(np, "ti,non-removable", NULL)) {
198546856a68SRajendra Nayak 		pdata->slots[0].nonremovable = true;
198646856a68SRajendra Nayak 		pdata->slots[0].no_regulator_off_init = true;
198746856a68SRajendra Nayak 	}
19887f217794SArnd Bergmann 	of_property_read_u32(np, "bus-width", &bus_width);
198946856a68SRajendra Nayak 	if (bus_width == 4)
199046856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
199146856a68SRajendra Nayak 	else if (bus_width == 8)
199246856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;
199346856a68SRajendra Nayak 
199446856a68SRajendra Nayak 	if (of_find_property(np, "ti,needs-special-reset", NULL))
199546856a68SRajendra Nayak 		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
199646856a68SRajendra Nayak 
1997d8714e87SDaniel Mack 	if (!of_property_read_u32(np, "max-frequency", &max_freq))
1998d8714e87SDaniel Mack 		pdata->max_freq = max_freq;
1999d8714e87SDaniel Mack 
2000cd587096SHebbar, Gururaja 	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
2001cd587096SHebbar, Gururaja 		pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;
2002cd587096SHebbar, Gururaja 
2003c9ae64dbSDaniel Mack 	if (of_find_property(np, "keep-power-in-suspend", NULL))
2004c9ae64dbSDaniel Mack 		pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;
2005c9ae64dbSDaniel Mack 
2006c9ae64dbSDaniel Mack 	if (of_find_property(np, "enable-sdio-wakeup", NULL))
2007c9ae64dbSDaniel Mack 		pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
2008c9ae64dbSDaniel Mack 
200946856a68SRajendra Nayak 	return pdata;
201046856a68SRajendra Nayak }
201146856a68SRajendra Nayak #else
201255143438SAndreas Fenkart static inline struct omap_hsmmc_platform_data
201346856a68SRajendra Nayak 			*of_get_hsmmc_pdata(struct device *dev)
201446856a68SRajendra Nayak {
201519df45bcSBalaji T K 	return ERR_PTR(-EINVAL);
201646856a68SRajendra Nayak }
201746856a68SRajendra Nayak #endif
201846856a68SRajendra Nayak 
2019c3be1efdSBill Pemberton static int omap_hsmmc_probe(struct platform_device *pdev)
2020a45c6cb8SMadhusudhan Chikkature {
202155143438SAndreas Fenkart 	struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
2022a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc;
202370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = NULL;
2024a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
2025db0fefc5SAdrian Hunter 	int ret, irq;
202646856a68SRajendra Nayak 	const struct of_device_id *match;
202726b88520SRussell King 	dma_cap_mask_t mask;
202826b88520SRussell King 	unsigned tx_req, rx_req;
202959445b10SNishanth Menon 	const struct omap_mmc_of_data *data;
203077fae219SBalaji T K 	void __iomem *base;
203146856a68SRajendra Nayak 
203246856a68SRajendra Nayak 	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
203346856a68SRajendra Nayak 	if (match) {
203446856a68SRajendra Nayak 		pdata = of_get_hsmmc_pdata(&pdev->dev);
2035dc642c28SJan Luebbe 
2036dc642c28SJan Luebbe 		if (IS_ERR(pdata))
2037dc642c28SJan Luebbe 			return PTR_ERR(pdata);
2038dc642c28SJan Luebbe 
203946856a68SRajendra Nayak 		if (match->data) {
204059445b10SNishanth Menon 			data = match->data;
204159445b10SNishanth Menon 			pdata->reg_offset = data->reg_offset;
204259445b10SNishanth Menon 			pdata->controller_flags |= data->controller_flags;
204346856a68SRajendra Nayak 		}
204446856a68SRajendra Nayak 	}
2045a45c6cb8SMadhusudhan Chikkature 
2046a45c6cb8SMadhusudhan Chikkature 	if (pdata == NULL) {
2047a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "Platform Data is missing\n");
2048a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
2049a45c6cb8SMadhusudhan Chikkature 	}
2050a45c6cb8SMadhusudhan Chikkature 
2051a45c6cb8SMadhusudhan Chikkature 	if (pdata->nr_slots == 0) {
2052a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "No Slots\n");
2053a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
2054a45c6cb8SMadhusudhan Chikkature 	}
2055a45c6cb8SMadhusudhan Chikkature 
2056a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2057a45c6cb8SMadhusudhan Chikkature 	irq = platform_get_irq(pdev, 0);
2058a45c6cb8SMadhusudhan Chikkature 	if (res == NULL || irq < 0)
2059a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
2060a45c6cb8SMadhusudhan Chikkature 
206177fae219SBalaji T K 	base = devm_ioremap_resource(&pdev->dev, res);
206277fae219SBalaji T K 	if (IS_ERR(base))
206377fae219SBalaji T K 		return PTR_ERR(base);
2064a45c6cb8SMadhusudhan Chikkature 
2065db0fefc5SAdrian Hunter 	ret = omap_hsmmc_gpio_init(pdata);
2066db0fefc5SAdrian Hunter 	if (ret)
2067db0fefc5SAdrian Hunter 		goto err;
2068db0fefc5SAdrian Hunter 
206970a3341aSDenis Karpov 	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2070a45c6cb8SMadhusudhan Chikkature 	if (!mmc) {
2071a45c6cb8SMadhusudhan Chikkature 		ret = -ENOMEM;
2072db0fefc5SAdrian Hunter 		goto err_alloc;
2073a45c6cb8SMadhusudhan Chikkature 	}
2074a45c6cb8SMadhusudhan Chikkature 
2075a45c6cb8SMadhusudhan Chikkature 	host		= mmc_priv(mmc);
2076a45c6cb8SMadhusudhan Chikkature 	host->mmc	= mmc;
2077a45c6cb8SMadhusudhan Chikkature 	host->pdata	= pdata;
2078a45c6cb8SMadhusudhan Chikkature 	host->dev	= &pdev->dev;
2079a45c6cb8SMadhusudhan Chikkature 	host->use_dma	= 1;
2080a45c6cb8SMadhusudhan Chikkature 	host->dma_ch	= -1;
2081a45c6cb8SMadhusudhan Chikkature 	host->irq	= irq;
2082a45c6cb8SMadhusudhan Chikkature 	host->slot_id	= 0;
2083fc307df8SBalaji T K 	host->mapbase	= res->start + pdata->reg_offset;
208477fae219SBalaji T K 	host->base	= base + pdata->reg_offset;
20856da20c89SAdrian Hunter 	host->power_mode = MMC_POWER_OFF;
20869782aff8SPer Forlin 	host->next_data.cookie = 1;
2087e99448ffSBalaji T K 	host->pbias_enabled = 0;
2088a45c6cb8SMadhusudhan Chikkature 
2089a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, host);
2090a45c6cb8SMadhusudhan Chikkature 
20912cd3a2a5SAndreas Fenkart 	if (pdev->dev.of_node)
20922cd3a2a5SAndreas Fenkart 		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);
20932cd3a2a5SAndreas Fenkart 
209470a3341aSDenis Karpov 	mmc->ops	= &omap_hsmmc_ops;
2095dd498effSDenis Karpov 
20966b206efeSAndy Shevchenko 	mmc->f_min = OMAP_MMC_MIN_CLOCK;
2097d418ed87SDaniel Mack 
2098d418ed87SDaniel Mack 	if (pdata->max_freq > 0)
2099d418ed87SDaniel Mack 		mmc->f_max = pdata->max_freq;
2100d418ed87SDaniel Mack 	else
21016b206efeSAndy Shevchenko 		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2102a45c6cb8SMadhusudhan Chikkature 
21034dffd7a2SAdrian Hunter 	spin_lock_init(&host->irq_lock);
2104a45c6cb8SMadhusudhan Chikkature 
21059618195eSBalaji T K 	host->fclk = devm_clk_get(&pdev->dev, "fck");
2106a45c6cb8SMadhusudhan Chikkature 	if (IS_ERR(host->fclk)) {
2107a45c6cb8SMadhusudhan Chikkature 		ret = PTR_ERR(host->fclk);
2108a45c6cb8SMadhusudhan Chikkature 		host->fclk = NULL;
2109a45c6cb8SMadhusudhan Chikkature 		goto err1;
2110a45c6cb8SMadhusudhan Chikkature 	}
2111a45c6cb8SMadhusudhan Chikkature 
21129b68256cSPaul Walmsley 	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
21139b68256cSPaul Walmsley 		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2114afd8c29dSKuninori Morimoto 		omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
21159b68256cSPaul Walmsley 	}
2116dd498effSDenis Karpov 
2117fa4aa2d4SBalaji T K 	pm_runtime_enable(host->dev);
2118fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2119fa4aa2d4SBalaji T K 	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
2120fa4aa2d4SBalaji T K 	pm_runtime_use_autosuspend(host->dev);
2121a45c6cb8SMadhusudhan Chikkature 
212292a3aebfSBalaji T K 	omap_hsmmc_context_save(host);
212392a3aebfSBalaji T K 
21249618195eSBalaji T K 	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2125a45c6cb8SMadhusudhan Chikkature 	/*
2126a45c6cb8SMadhusudhan Chikkature 	 * MMC can still work without debounce clock.
2127a45c6cb8SMadhusudhan Chikkature 	 */
2128cd03d9a8SRajendra Nayak 	if (IS_ERR(host->dbclk)) {
2129cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
213094c18149SRajendra Nayak 	} else if (clk_prepare_enable(host->dbclk) != 0) {
2131cd03d9a8SRajendra Nayak 		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
2132cd03d9a8SRajendra Nayak 		host->dbclk = NULL;
21332bec0893SAdrian Hunter 	}
2134a45c6cb8SMadhusudhan Chikkature 
21350ccd76d4SJuha Yrjola 	/* Since we do only SG emulation, we can have as many segs
21360ccd76d4SJuha Yrjola 	 * as we want. */
2137a36274e0SMartin K. Petersen 	mmc->max_segs = 1024;
21380ccd76d4SJuha Yrjola 
2139a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
2140a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
2141a45c6cb8SMadhusudhan Chikkature 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
2142a45c6cb8SMadhusudhan Chikkature 	mmc->max_seg_size = mmc->max_req_size;
2143a45c6cb8SMadhusudhan Chikkature 
214413189e78SJarkko Lavinen 	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
214593caf8e6SAdrian Hunter 		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2146a45c6cb8SMadhusudhan Chikkature 
21473a63833eSSukumar Ghorai 	mmc->caps |= mmc_slot(host).caps;
21483a63833eSSukumar Ghorai 	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2149a45c6cb8SMadhusudhan Chikkature 		mmc->caps |= MMC_CAP_4_BIT_DATA;
2150a45c6cb8SMadhusudhan Chikkature 
2151191d1f1dSDenis Karpov 	if (mmc_slot(host).nonremovable)
215223d99bb9SAdrian Hunter 		mmc->caps |= MMC_CAP_NONREMOVABLE;
215323d99bb9SAdrian Hunter 
21546fdc75deSEliad Peller 	mmc->pm_caps = mmc_slot(host).pm_caps;
21556fdc75deSEliad Peller 
215670a3341aSDenis Karpov 	omap_hsmmc_conf_bus_power(host);
2157a45c6cb8SMadhusudhan Chikkature 
21584a29b559SSantosh Shilimkar 	if (!pdev->dev.of_node) {
2159b7bf773bSBalaji T K 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
2160b7bf773bSBalaji T K 		if (!res) {
2161b7bf773bSBalaji T K 			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
21629c17d08cSKevin Hilman 			ret = -ENXIO;
2163f3e2f1ddSGrazvydas Ignotas 			goto err_irq;
2164a45c6cb8SMadhusudhan Chikkature 		}
216526b88520SRussell King 		tx_req = res->start;
2166b7bf773bSBalaji T K 
2167b7bf773bSBalaji T K 		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
2168b7bf773bSBalaji T K 		if (!res) {
2169b7bf773bSBalaji T K 			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
21709c17d08cSKevin Hilman 			ret = -ENXIO;
2171b7bf773bSBalaji T K 			goto err_irq;
2172b7bf773bSBalaji T K 		}
217326b88520SRussell King 		rx_req = res->start;
21744a29b559SSantosh Shilimkar 	}
2175c5c98927SRussell King 
2176c5c98927SRussell King 	dma_cap_zero(mask);
2177c5c98927SRussell King 	dma_cap_set(DMA_SLAVE, mask);
217826b88520SRussell King 
2179d272fbf0SMatt Porter 	host->rx_chan =
2180d272fbf0SMatt Porter 		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
2181d272fbf0SMatt Porter 						 &rx_req, &pdev->dev, "rx");
2182d272fbf0SMatt Porter 
2183c5c98927SRussell King 	if (!host->rx_chan) {
218426b88520SRussell King 		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
218504e8c7bcSKevin Hilman 		ret = -ENXIO;
218626b88520SRussell King 		goto err_irq;
2187c5c98927SRussell King 	}
218826b88520SRussell King 
2189d272fbf0SMatt Porter 	host->tx_chan =
2190d272fbf0SMatt Porter 		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
2191d272fbf0SMatt Porter 						 &tx_req, &pdev->dev, "tx");
2192d272fbf0SMatt Porter 
2193c5c98927SRussell King 	if (!host->tx_chan) {
219426b88520SRussell King 		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
219504e8c7bcSKevin Hilman 		ret = -ENXIO;
219626b88520SRussell King 		goto err_irq;
2197c5c98927SRussell King 	}
2198a45c6cb8SMadhusudhan Chikkature 
2199a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for MMC operations */
2200e1538ed7SBalaji T K 	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2201a45c6cb8SMadhusudhan Chikkature 			mmc_hostname(mmc), host);
2202a45c6cb8SMadhusudhan Chikkature 	if (ret) {
2203b1e056aeSVenkatraman S 		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2204a45c6cb8SMadhusudhan Chikkature 		goto err_irq;
2205a45c6cb8SMadhusudhan Chikkature 	}
2206a45c6cb8SMadhusudhan Chikkature 
2207a45c6cb8SMadhusudhan Chikkature 	if (pdata->init != NULL) {
2208a45c6cb8SMadhusudhan Chikkature 		if (pdata->init(&pdev->dev) != 0) {
2209b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc),
221070a3341aSDenis Karpov 				"Unable to configure MMC IRQs\n");
2211e1538ed7SBalaji T K 			goto err_irq;
2212a45c6cb8SMadhusudhan Chikkature 		}
2213a45c6cb8SMadhusudhan Chikkature 	}
2214db0fefc5SAdrian Hunter 
2215b702b106SAdrian Hunter 	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
2216db0fefc5SAdrian Hunter 		ret = omap_hsmmc_reg_get(host);
2217db0fefc5SAdrian Hunter 		if (ret)
2218db0fefc5SAdrian Hunter 			goto err_reg;
2219db0fefc5SAdrian Hunter 		host->use_reg = 1;
2220db0fefc5SAdrian Hunter 	}
2221db0fefc5SAdrian Hunter 
2222b583f26dSDavid Brownell 	mmc->ocr_avail = mmc_slot(host).ocr_mask;
2223a45c6cb8SMadhusudhan Chikkature 
2224a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for card detect */
2225e1a55f5eSAdrian Hunter 	if ((mmc_slot(host).card_detect_irq)) {
22269fa0e05eSBalaji T K 		ret = devm_request_threaded_irq(&pdev->dev,
22279fa0e05eSBalaji T K 						mmc_slot(host).card_detect_irq,
22289fa0e05eSBalaji T K 						NULL, omap_hsmmc_detect,
2229db35f83eSMing Lei 					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2230a45c6cb8SMadhusudhan Chikkature 					   mmc_hostname(mmc), host);
2231a45c6cb8SMadhusudhan Chikkature 		if (ret) {
2232b1e056aeSVenkatraman S 			dev_err(mmc_dev(host->mmc),
2233a45c6cb8SMadhusudhan Chikkature 				"Unable to grab MMC CD IRQ\n");
2234a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd;
2235a45c6cb8SMadhusudhan Chikkature 		}
223672f2e2c7Skishore kadiyala 		pdata->suspend = omap_hsmmc_suspend_cdirq;
223772f2e2c7Skishore kadiyala 		pdata->resume = omap_hsmmc_resume_cdirq;
2238a45c6cb8SMadhusudhan Chikkature 	}
2239a45c6cb8SMadhusudhan Chikkature 
2240b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
2241a45c6cb8SMadhusudhan Chikkature 
22422cd3a2a5SAndreas Fenkart 	/*
22432cd3a2a5SAndreas Fenkart 	 * For now, only support SDIO interrupt if we have a separate
22442cd3a2a5SAndreas Fenkart 	 * wake-up interrupt configured from device tree. This is because
22452cd3a2a5SAndreas Fenkart 	 * the wake-up interrupt is needed for idle state and some
22462cd3a2a5SAndreas Fenkart 	 * platforms need special quirks. And we don't want to add new
22472cd3a2a5SAndreas Fenkart 	 * legacy mux platform init code callbacks any longer as we
22482cd3a2a5SAndreas Fenkart 	 * are moving to DT based booting anyways.
22492cd3a2a5SAndreas Fenkart 	 */
22502cd3a2a5SAndreas Fenkart 	ret = omap_hsmmc_configure_wake_irq(host);
22512cd3a2a5SAndreas Fenkart 	if (!ret)
22522cd3a2a5SAndreas Fenkart 		mmc->caps |= MMC_CAP_SDIO_IRQ;
22532cd3a2a5SAndreas Fenkart 
2254b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2255b62f6228SAdrian Hunter 
2256a45c6cb8SMadhusudhan Chikkature 	mmc_add_host(mmc);
2257a45c6cb8SMadhusudhan Chikkature 
2258191d1f1dSDenis Karpov 	if (mmc_slot(host).name != NULL) {
2259a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2260a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2261a45c6cb8SMadhusudhan Chikkature 			goto err_slot_name;
2262a45c6cb8SMadhusudhan Chikkature 	}
2263191d1f1dSDenis Karpov 	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2264a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev,
2265a45c6cb8SMadhusudhan Chikkature 					&dev_attr_cover_switch);
2266a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2267db0fefc5SAdrian Hunter 			goto err_slot_name;
2268a45c6cb8SMadhusudhan Chikkature 	}
2269a45c6cb8SMadhusudhan Chikkature 
227070a3341aSDenis Karpov 	omap_hsmmc_debugfs(mmc);
2271fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2272fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2273d900f712SDenis Karpov 
2274a45c6cb8SMadhusudhan Chikkature 	return 0;
2275a45c6cb8SMadhusudhan Chikkature 
2276a45c6cb8SMadhusudhan Chikkature err_slot_name:
2277a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(mmc);
2278db0fefc5SAdrian Hunter err_irq_cd:
2279db0fefc5SAdrian Hunter 	if (host->use_reg)
2280db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2281db0fefc5SAdrian Hunter err_reg:
2282db0fefc5SAdrian Hunter 	if (host->pdata->cleanup)
2283db0fefc5SAdrian Hunter 		host->pdata->cleanup(&pdev->dev);
2284a45c6cb8SMadhusudhan Chikkature err_irq:
2285c5c98927SRussell King 	if (host->tx_chan)
2286c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2287c5c98927SRussell King 	if (host->rx_chan)
2288c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2289d59d77edSBalaji T K 	pm_runtime_put_sync(host->dev);
229037f6190dSTony Lindgren 	pm_runtime_disable(host->dev);
22919618195eSBalaji T K 	if (host->dbclk)
229294c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
2293a45c6cb8SMadhusudhan Chikkature err1:
2294a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(mmc);
2295db0fefc5SAdrian Hunter err_alloc:
2296db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdata);
2297db0fefc5SAdrian Hunter err:
2298a45c6cb8SMadhusudhan Chikkature 	return ret;
2299a45c6cb8SMadhusudhan Chikkature }
2300a45c6cb8SMadhusudhan Chikkature 
23016e0ee714SBill Pemberton static int omap_hsmmc_remove(struct platform_device *pdev)
2302a45c6cb8SMadhusudhan Chikkature {
230370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2304a45c6cb8SMadhusudhan Chikkature 
2305fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2306a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(host->mmc);
2307db0fefc5SAdrian Hunter 	if (host->use_reg)
2308db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2309a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->cleanup)
2310a45c6cb8SMadhusudhan Chikkature 		host->pdata->cleanup(&pdev->dev);
2311a45c6cb8SMadhusudhan Chikkature 
2312c5c98927SRussell King 	if (host->tx_chan)
2313c5c98927SRussell King 		dma_release_channel(host->tx_chan);
2314c5c98927SRussell King 	if (host->rx_chan)
2315c5c98927SRussell King 		dma_release_channel(host->rx_chan);
2316c5c98927SRussell King 
2317fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2318fa4aa2d4SBalaji T K 	pm_runtime_disable(host->dev);
23199618195eSBalaji T K 	if (host->dbclk)
232094c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
2321a45c6cb8SMadhusudhan Chikkature 
23229ea28ecbSBalaji T K 	omap_hsmmc_gpio_free(host->pdata);
23239d1f0286SBalaji T K 	mmc_free_host(host->mmc);
2324a45c6cb8SMadhusudhan Chikkature 
2325a45c6cb8SMadhusudhan Chikkature 	return 0;
2326a45c6cb8SMadhusudhan Chikkature }
2327a45c6cb8SMadhusudhan Chikkature 
2328a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_PM
2329a48ce884SFelipe Balbi static int omap_hsmmc_prepare(struct device *dev)
2330a48ce884SFelipe Balbi {
2331a48ce884SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2332a48ce884SFelipe Balbi 
2333a48ce884SFelipe Balbi 	if (host->pdata->suspend)
2334a48ce884SFelipe Balbi 		return host->pdata->suspend(dev, host->slot_id);
2335a48ce884SFelipe Balbi 
2336a48ce884SFelipe Balbi 	return 0;
2337a48ce884SFelipe Balbi }
2338a48ce884SFelipe Balbi 
2339a48ce884SFelipe Balbi static void omap_hsmmc_complete(struct device *dev)
2340a48ce884SFelipe Balbi {
2341a48ce884SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2342a48ce884SFelipe Balbi 
2343a48ce884SFelipe Balbi 	if (host->pdata->resume)
2344a48ce884SFelipe Balbi 		host->pdata->resume(dev, host->slot_id);
2345a48ce884SFelipe Balbi 
2346a48ce884SFelipe Balbi }
2347a48ce884SFelipe Balbi 
2348a791daa1SKevin Hilman static int omap_hsmmc_suspend(struct device *dev)
2349a45c6cb8SMadhusudhan Chikkature {
2350927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2351927ce944SFelipe Balbi 
2352927ce944SFelipe Balbi 	if (!host)
2353927ce944SFelipe Balbi 		return 0;
2354a45c6cb8SMadhusudhan Chikkature 
2355fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
235631f9d463SEliad Peller 
235731f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
23582cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, ISE, 0);
23592cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, IE, 0);
23602cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
236131f9d463SEliad Peller 		OMAP_HSMMC_WRITE(host->base, HCTL,
236231f9d463SEliad Peller 				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
236331f9d463SEliad Peller 	}
2364927ce944SFelipe Balbi 
23652cd3a2a5SAndreas Fenkart 	/* do not wake up due to sdio irq */
23662cd3a2a5SAndreas Fenkart 	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
23672cd3a2a5SAndreas Fenkart 	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
23682cd3a2a5SAndreas Fenkart 		disable_irq(host->wake_irq);
23692cd3a2a5SAndreas Fenkart 
2370cd03d9a8SRajendra Nayak 	if (host->dbclk)
237194c18149SRajendra Nayak 		clk_disable_unprepare(host->dbclk);
23723932afd5SUlf Hansson 
2373fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
23743932afd5SUlf Hansson 	return 0;
2375a45c6cb8SMadhusudhan Chikkature }
2376a45c6cb8SMadhusudhan Chikkature 
2377a45c6cb8SMadhusudhan Chikkature /* Routine to resume the MMC device */
2378a791daa1SKevin Hilman static int omap_hsmmc_resume(struct device *dev)
2379a45c6cb8SMadhusudhan Chikkature {
2380927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2381927ce944SFelipe Balbi 
2382927ce944SFelipe Balbi 	if (!host)
2383927ce944SFelipe Balbi 		return 0;
2384a45c6cb8SMadhusudhan Chikkature 
2385fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
238611dd62a7SDenis Karpov 
2387cd03d9a8SRajendra Nayak 	if (host->dbclk)
238894c18149SRajendra Nayak 		clk_prepare_enable(host->dbclk);
23892bec0893SAdrian Hunter 
239031f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
239170a3341aSDenis Karpov 		omap_hsmmc_conf_bus_power(host);
23921b331e69SKim Kyuwon 
2393b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2394b62f6228SAdrian Hunter 
23952cd3a2a5SAndreas Fenkart 	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
23962cd3a2a5SAndreas Fenkart 	    !(host->mmc->pm_flags & MMC_PM_WAKE_SDIO_IRQ))
23972cd3a2a5SAndreas Fenkart 		enable_irq(host->wake_irq);
23982cd3a2a5SAndreas Fenkart 
2399fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2400fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
24013932afd5SUlf Hansson 	return 0;
2402a45c6cb8SMadhusudhan Chikkature }
2403a45c6cb8SMadhusudhan Chikkature 
2404a45c6cb8SMadhusudhan Chikkature #else
2405a48ce884SFelipe Balbi #define omap_hsmmc_prepare	NULL
2406a48ce884SFelipe Balbi #define omap_hsmmc_complete	NULL
240770a3341aSDenis Karpov #define omap_hsmmc_suspend	NULL
240870a3341aSDenis Karpov #define omap_hsmmc_resume	NULL
2409a45c6cb8SMadhusudhan Chikkature #endif
2410a45c6cb8SMadhusudhan Chikkature 
2411fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_suspend(struct device *dev)
2412fa4aa2d4SBalaji T K {
2413fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
24142cd3a2a5SAndreas Fenkart 	unsigned long flags;
2415f945901fSAndreas Fenkart 	int ret = 0;
2416fa4aa2d4SBalaji T K 
2417fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2418fa4aa2d4SBalaji T K 	omap_hsmmc_context_save(host);
2419927ce944SFelipe Balbi 	dev_dbg(dev, "disabled\n");
2420fa4aa2d4SBalaji T K 
24212cd3a2a5SAndreas Fenkart 	spin_lock_irqsave(&host->irq_lock, flags);
24222cd3a2a5SAndreas Fenkart 	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
24232cd3a2a5SAndreas Fenkart 	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
24242cd3a2a5SAndreas Fenkart 		/* disable sdio irq handling to prevent race */
24252cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, ISE, 0);
24262cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, IE, 0);
2427f945901fSAndreas Fenkart 
2428f945901fSAndreas Fenkart 		if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
2429f945901fSAndreas Fenkart 			/*
2430f945901fSAndreas Fenkart 			 * dat1 line low, pending sdio irq
2431f945901fSAndreas Fenkart 			 * race condition: possible irq handler running on
2432f945901fSAndreas Fenkart 			 * multi-core, abort
2433f945901fSAndreas Fenkart 			 */
2434f945901fSAndreas Fenkart 			dev_dbg(dev, "pending sdio irq, abort suspend\n");
24352cd3a2a5SAndreas Fenkart 			OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
2436f945901fSAndreas Fenkart 			OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
2437f945901fSAndreas Fenkart 			OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2438f945901fSAndreas Fenkart 			pm_runtime_mark_last_busy(dev);
2439f945901fSAndreas Fenkart 			ret = -EBUSY;
2440f945901fSAndreas Fenkart 			goto abort;
2441f945901fSAndreas Fenkart 		}
24422cd3a2a5SAndreas Fenkart 
244397978a44SAndreas Fenkart 		pinctrl_pm_select_idle_state(dev);
244497978a44SAndreas Fenkart 
24452cd3a2a5SAndreas Fenkart 		WARN_ON(host->flags & HSMMC_WAKE_IRQ_ENABLED);
24462cd3a2a5SAndreas Fenkart 		enable_irq(host->wake_irq);
24472cd3a2a5SAndreas Fenkart 		host->flags |= HSMMC_WAKE_IRQ_ENABLED;
244897978a44SAndreas Fenkart 	} else {
244997978a44SAndreas Fenkart 		pinctrl_pm_select_idle_state(dev);
24502cd3a2a5SAndreas Fenkart 	}
245197978a44SAndreas Fenkart 
2452f945901fSAndreas Fenkart abort:
24532cd3a2a5SAndreas Fenkart 	spin_unlock_irqrestore(&host->irq_lock, flags);
2454f945901fSAndreas Fenkart 	return ret;
2455fa4aa2d4SBalaji T K }
2456fa4aa2d4SBalaji T K 
2457fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_resume(struct device *dev)
2458fa4aa2d4SBalaji T K {
2459fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
24602cd3a2a5SAndreas Fenkart 	unsigned long flags;
2461fa4aa2d4SBalaji T K 
2462fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2463fa4aa2d4SBalaji T K 	omap_hsmmc_context_restore(host);
2464927ce944SFelipe Balbi 	dev_dbg(dev, "enabled\n");
2465fa4aa2d4SBalaji T K 
24662cd3a2a5SAndreas Fenkart 	spin_lock_irqsave(&host->irq_lock, flags);
24672cd3a2a5SAndreas Fenkart 	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
24682cd3a2a5SAndreas Fenkart 	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
24692cd3a2a5SAndreas Fenkart 		/* sdio irq flag can't change while in runtime suspend */
24702cd3a2a5SAndreas Fenkart 		if (host->flags & HSMMC_WAKE_IRQ_ENABLED) {
24712cd3a2a5SAndreas Fenkart 			disable_irq_nosync(host->wake_irq);
24722cd3a2a5SAndreas Fenkart 			host->flags &= ~HSMMC_WAKE_IRQ_ENABLED;
24732cd3a2a5SAndreas Fenkart 		}
24742cd3a2a5SAndreas Fenkart 
247597978a44SAndreas Fenkart 		pinctrl_pm_select_default_state(host->dev);
247697978a44SAndreas Fenkart 
247797978a44SAndreas Fenkart 		/* irq lost, if pinmux incorrect */
24782cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
24792cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
24802cd3a2a5SAndreas Fenkart 		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
248197978a44SAndreas Fenkart 	} else {
248297978a44SAndreas Fenkart 		pinctrl_pm_select_default_state(host->dev);
24832cd3a2a5SAndreas Fenkart 	}
24842cd3a2a5SAndreas Fenkart 	spin_unlock_irqrestore(&host->irq_lock, flags);
2485fa4aa2d4SBalaji T K 	return 0;
2486fa4aa2d4SBalaji T K }
2487fa4aa2d4SBalaji T K 
2488a791daa1SKevin Hilman static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
248970a3341aSDenis Karpov 	.suspend	= omap_hsmmc_suspend,
249070a3341aSDenis Karpov 	.resume		= omap_hsmmc_resume,
2491a48ce884SFelipe Balbi 	.prepare	= omap_hsmmc_prepare,
2492a48ce884SFelipe Balbi 	.complete	= omap_hsmmc_complete,
2493fa4aa2d4SBalaji T K 	.runtime_suspend = omap_hsmmc_runtime_suspend,
2494fa4aa2d4SBalaji T K 	.runtime_resume = omap_hsmmc_runtime_resume,
2495a791daa1SKevin Hilman };
2496a791daa1SKevin Hilman 
2497a791daa1SKevin Hilman static struct platform_driver omap_hsmmc_driver = {
2498efa25fd3SFelipe Balbi 	.probe		= omap_hsmmc_probe,
24990433c143SBill Pemberton 	.remove		= omap_hsmmc_remove,
2500a45c6cb8SMadhusudhan Chikkature 	.driver		= {
2501a45c6cb8SMadhusudhan Chikkature 		.name = DRIVER_NAME,
2502a791daa1SKevin Hilman 		.pm = &omap_hsmmc_dev_pm_ops,
250346856a68SRajendra Nayak 		.of_match_table = of_match_ptr(omap_mmc_of_match),
2504a45c6cb8SMadhusudhan Chikkature 	},
2505a45c6cb8SMadhusudhan Chikkature };
2506a45c6cb8SMadhusudhan Chikkature 
2507b796450bSFelipe Balbi module_platform_driver(omap_hsmmc_driver);
2508a45c6cb8SMadhusudhan Chikkature MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2509a45c6cb8SMadhusudhan Chikkature MODULE_LICENSE("GPL");
2510a45c6cb8SMadhusudhan Chikkature MODULE_ALIAS("platform:" DRIVER_NAME);
2511a45c6cb8SMadhusudhan Chikkature MODULE_AUTHOR("Texas Instruments Inc");
2512