xref: /openbmc/linux/drivers/mmc/host/omap_hsmmc.c (revision 03b5d924)
1a45c6cb8SMadhusudhan Chikkature /*
2a45c6cb8SMadhusudhan Chikkature  * drivers/mmc/host/omap_hsmmc.c
3a45c6cb8SMadhusudhan Chikkature  *
4a45c6cb8SMadhusudhan Chikkature  * Driver for OMAP2430/3430 MMC controller.
5a45c6cb8SMadhusudhan Chikkature  *
6a45c6cb8SMadhusudhan Chikkature  * Copyright (C) 2007 Texas Instruments.
7a45c6cb8SMadhusudhan Chikkature  *
8a45c6cb8SMadhusudhan Chikkature  * Authors:
9a45c6cb8SMadhusudhan Chikkature  *	Syed Mohammed Khasim	<x0khasim@ti.com>
10a45c6cb8SMadhusudhan Chikkature  *	Madhusudhan		<madhu.cr@ti.com>
11a45c6cb8SMadhusudhan Chikkature  *	Mohit Jalori		<mjalori@ti.com>
12a45c6cb8SMadhusudhan Chikkature  *
13a45c6cb8SMadhusudhan Chikkature  * This file is licensed under the terms of the GNU General Public License
14a45c6cb8SMadhusudhan Chikkature  * version 2. This program is licensed "as is" without any warranty of any
15a45c6cb8SMadhusudhan Chikkature  * kind, whether express or implied.
16a45c6cb8SMadhusudhan Chikkature  */
17a45c6cb8SMadhusudhan Chikkature 
18a45c6cb8SMadhusudhan Chikkature #include <linux/module.h>
19a45c6cb8SMadhusudhan Chikkature #include <linux/init.h>
20ac330f44SAndy Shevchenko #include <linux/kernel.h>
21d900f712SDenis Karpov #include <linux/debugfs.h>
22d900f712SDenis Karpov #include <linux/seq_file.h>
23a45c6cb8SMadhusudhan Chikkature #include <linux/interrupt.h>
24a45c6cb8SMadhusudhan Chikkature #include <linux/delay.h>
25a45c6cb8SMadhusudhan Chikkature #include <linux/dma-mapping.h>
26a45c6cb8SMadhusudhan Chikkature #include <linux/platform_device.h>
27a45c6cb8SMadhusudhan Chikkature #include <linux/timer.h>
28a45c6cb8SMadhusudhan Chikkature #include <linux/clk.h>
2946856a68SRajendra Nayak #include <linux/of.h>
3046856a68SRajendra Nayak #include <linux/of_gpio.h>
3146856a68SRajendra Nayak #include <linux/of_device.h>
32a45c6cb8SMadhusudhan Chikkature #include <linux/mmc/host.h>
3313189e78SJarkko Lavinen #include <linux/mmc/core.h>
3493caf8e6SAdrian Hunter #include <linux/mmc/mmc.h>
35a45c6cb8SMadhusudhan Chikkature #include <linux/io.h>
36a45c6cb8SMadhusudhan Chikkature #include <linux/semaphore.h>
37db0fefc5SAdrian Hunter #include <linux/gpio.h>
38db0fefc5SAdrian Hunter #include <linux/regulator/consumer.h>
39fa4aa2d4SBalaji T K #include <linux/pm_runtime.h>
40ce491cf8STony Lindgren #include <plat/dma.h>
41a45c6cb8SMadhusudhan Chikkature #include <mach/hardware.h>
42ce491cf8STony Lindgren #include <plat/board.h>
43ce491cf8STony Lindgren #include <plat/mmc.h>
44ce491cf8STony Lindgren #include <plat/cpu.h>
45a45c6cb8SMadhusudhan Chikkature 
46a45c6cb8SMadhusudhan Chikkature /* OMAP HSMMC Host Controller Registers */
47a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCONFIG	0x0010
4811dd62a7SDenis Karpov #define OMAP_HSMMC_SYSSTATUS	0x0014
49a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CON		0x002C
50a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_BLK		0x0104
51a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ARG		0x0108
52a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CMD		0x010C
53a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP10	0x0110
54a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP32	0x0114
55a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP54	0x0118
56a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_RSP76	0x011C
57a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_DATA		0x0120
58a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_HCTL		0x0128
59a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_SYSCTL	0x012C
60a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_STAT		0x0130
61a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_IE		0x0134
62a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_ISE		0x0138
63a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_CAPA		0x0140
64a45c6cb8SMadhusudhan Chikkature 
65a45c6cb8SMadhusudhan Chikkature #define VS18			(1 << 26)
66a45c6cb8SMadhusudhan Chikkature #define VS30			(1 << 25)
67a45c6cb8SMadhusudhan Chikkature #define SDVS18			(0x5 << 9)
68a45c6cb8SMadhusudhan Chikkature #define SDVS30			(0x6 << 9)
69eb250826SDavid Brownell #define SDVS33			(0x7 << 9)
701b331e69SKim Kyuwon #define SDVS_MASK		0x00000E00
71a45c6cb8SMadhusudhan Chikkature #define SDVSCLR			0xFFFFF1FF
72a45c6cb8SMadhusudhan Chikkature #define SDVSDET			0x00000400
73a45c6cb8SMadhusudhan Chikkature #define AUTOIDLE		0x1
74a45c6cb8SMadhusudhan Chikkature #define SDBP			(1 << 8)
75a45c6cb8SMadhusudhan Chikkature #define DTO			0xe
76a45c6cb8SMadhusudhan Chikkature #define ICE			0x1
77a45c6cb8SMadhusudhan Chikkature #define ICS			0x2
78a45c6cb8SMadhusudhan Chikkature #define CEN			(1 << 2)
79a45c6cb8SMadhusudhan Chikkature #define CLKD_MASK		0x0000FFC0
80a45c6cb8SMadhusudhan Chikkature #define CLKD_SHIFT		6
81a45c6cb8SMadhusudhan Chikkature #define DTO_MASK		0x000F0000
82a45c6cb8SMadhusudhan Chikkature #define DTO_SHIFT		16
83a45c6cb8SMadhusudhan Chikkature #define INT_EN_MASK		0x307F0033
84ccdfe3a6SAnand Gadiyar #define BWR_ENABLE		(1 << 4)
85ccdfe3a6SAnand Gadiyar #define BRR_ENABLE		(1 << 5)
8693caf8e6SAdrian Hunter #define DTO_ENABLE		(1 << 20)
87a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM		(1 << 1)
88dba3c29eSBalaji T K #define ACEN_ACMD12		(1 << 2)
89a45c6cb8SMadhusudhan Chikkature #define DP_SELECT		(1 << 21)
90a45c6cb8SMadhusudhan Chikkature #define DDIR			(1 << 4)
91a45c6cb8SMadhusudhan Chikkature #define DMA_EN			0x1
92a45c6cb8SMadhusudhan Chikkature #define MSBS			(1 << 5)
93a45c6cb8SMadhusudhan Chikkature #define BCE			(1 << 1)
94a45c6cb8SMadhusudhan Chikkature #define FOUR_BIT		(1 << 1)
9503b5d924SBalaji T K #define DDR			(1 << 19)
9673153010SJarkko Lavinen #define DW8			(1 << 5)
97a45c6cb8SMadhusudhan Chikkature #define CC			0x1
98a45c6cb8SMadhusudhan Chikkature #define TC			0x02
99a45c6cb8SMadhusudhan Chikkature #define OD			0x1
100a45c6cb8SMadhusudhan Chikkature #define ERR			(1 << 15)
101a45c6cb8SMadhusudhan Chikkature #define CMD_TIMEOUT		(1 << 16)
102a45c6cb8SMadhusudhan Chikkature #define DATA_TIMEOUT		(1 << 20)
103a45c6cb8SMadhusudhan Chikkature #define CMD_CRC			(1 << 17)
104a45c6cb8SMadhusudhan Chikkature #define DATA_CRC		(1 << 21)
105a45c6cb8SMadhusudhan Chikkature #define CARD_ERR		(1 << 28)
106a45c6cb8SMadhusudhan Chikkature #define STAT_CLEAR		0xFFFFFFFF
107a45c6cb8SMadhusudhan Chikkature #define INIT_STREAM_CMD		0x00000000
108a45c6cb8SMadhusudhan Chikkature #define DUAL_VOLT_OCR_BIT	7
109a45c6cb8SMadhusudhan Chikkature #define SRC			(1 << 25)
110a45c6cb8SMadhusudhan Chikkature #define SRD			(1 << 26)
11111dd62a7SDenis Karpov #define SOFTRESET		(1 << 1)
11211dd62a7SDenis Karpov #define RESETDONE		(1 << 0)
113a45c6cb8SMadhusudhan Chikkature 
114fa4aa2d4SBalaji T K #define MMC_AUTOSUSPEND_DELAY	100
115a45c6cb8SMadhusudhan Chikkature #define MMC_TIMEOUT_MS		20
1166b206efeSAndy Shevchenko #define OMAP_MMC_MIN_CLOCK	400000
1176b206efeSAndy Shevchenko #define OMAP_MMC_MAX_CLOCK	52000000
1180005ae73SKishore Kadiyala #define DRIVER_NAME		"omap_hsmmc"
119a45c6cb8SMadhusudhan Chikkature 
120dba3c29eSBalaji T K #define AUTO_CMD12		(1 << 0)	/* Auto CMD12 support */
121a45c6cb8SMadhusudhan Chikkature /*
122a45c6cb8SMadhusudhan Chikkature  * One controller can have multiple slots, like on some omap boards using
123a45c6cb8SMadhusudhan Chikkature  * omap.c controller driver. Luckily this is not currently done on any known
124a45c6cb8SMadhusudhan Chikkature  * omap_hsmmc.c device.
125a45c6cb8SMadhusudhan Chikkature  */
126a45c6cb8SMadhusudhan Chikkature #define mmc_slot(host)		(host->pdata->slots[host->slot_id])
127a45c6cb8SMadhusudhan Chikkature 
128a45c6cb8SMadhusudhan Chikkature /*
129a45c6cb8SMadhusudhan Chikkature  * MMC Host controller read/write API's
130a45c6cb8SMadhusudhan Chikkature  */
131a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_READ(base, reg)	\
132a45c6cb8SMadhusudhan Chikkature 	__raw_readl((base) + OMAP_HSMMC_##reg)
133a45c6cb8SMadhusudhan Chikkature 
134a45c6cb8SMadhusudhan Chikkature #define OMAP_HSMMC_WRITE(base, reg, val) \
135a45c6cb8SMadhusudhan Chikkature 	__raw_writel((val), (base) + OMAP_HSMMC_##reg)
136a45c6cb8SMadhusudhan Chikkature 
1379782aff8SPer Forlin struct omap_hsmmc_next {
1389782aff8SPer Forlin 	unsigned int	dma_len;
1399782aff8SPer Forlin 	s32		cookie;
1409782aff8SPer Forlin };
1419782aff8SPer Forlin 
14270a3341aSDenis Karpov struct omap_hsmmc_host {
143a45c6cb8SMadhusudhan Chikkature 	struct	device		*dev;
144a45c6cb8SMadhusudhan Chikkature 	struct	mmc_host	*mmc;
145a45c6cb8SMadhusudhan Chikkature 	struct	mmc_request	*mrq;
146a45c6cb8SMadhusudhan Chikkature 	struct	mmc_command	*cmd;
147a45c6cb8SMadhusudhan Chikkature 	struct	mmc_data	*data;
148a45c6cb8SMadhusudhan Chikkature 	struct	clk		*fclk;
149a45c6cb8SMadhusudhan Chikkature 	struct	clk		*dbclk;
150db0fefc5SAdrian Hunter 	/*
151db0fefc5SAdrian Hunter 	 * vcc == configured supply
152db0fefc5SAdrian Hunter 	 * vcc_aux == optional
153db0fefc5SAdrian Hunter 	 *   -	MMC1, supply for DAT4..DAT7
154db0fefc5SAdrian Hunter 	 *   -	MMC2/MMC2, external level shifter voltage supply, for
155db0fefc5SAdrian Hunter 	 *	chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
156db0fefc5SAdrian Hunter 	 */
157db0fefc5SAdrian Hunter 	struct	regulator	*vcc;
158db0fefc5SAdrian Hunter 	struct	regulator	*vcc_aux;
159a45c6cb8SMadhusudhan Chikkature 	void	__iomem		*base;
160a45c6cb8SMadhusudhan Chikkature 	resource_size_t		mapbase;
1614dffd7a2SAdrian Hunter 	spinlock_t		irq_lock; /* Prevent races with irq handler */
162a45c6cb8SMadhusudhan Chikkature 	unsigned int		dma_len;
1630ccd76d4SJuha Yrjola 	unsigned int		dma_sg_idx;
164a45c6cb8SMadhusudhan Chikkature 	unsigned char		bus_mode;
165a3621465SAdrian Hunter 	unsigned char		power_mode;
166a45c6cb8SMadhusudhan Chikkature 	u32			*buffer;
167a45c6cb8SMadhusudhan Chikkature 	u32			bytesleft;
168a45c6cb8SMadhusudhan Chikkature 	int			suspended;
169a45c6cb8SMadhusudhan Chikkature 	int			irq;
170a45c6cb8SMadhusudhan Chikkature 	int			use_dma, dma_ch;
171f3e2f1ddSGrazvydas Ignotas 	int			dma_line_tx, dma_line_rx;
172a45c6cb8SMadhusudhan Chikkature 	int			slot_id;
1732bec0893SAdrian Hunter 	int			got_dbclk;
1744a694dc9SAdrian Hunter 	int			response_busy;
17511dd62a7SDenis Karpov 	int			context_loss;
176623821f7SAdrian Hunter 	int			vdd;
177b62f6228SAdrian Hunter 	int			protect_card;
178b62f6228SAdrian Hunter 	int			reqs_blocked;
179db0fefc5SAdrian Hunter 	int			use_reg;
180b417577dSAdrian Hunter 	int			req_in_progress;
181dba3c29eSBalaji T K 	unsigned int		flags;
1829782aff8SPer Forlin 	struct omap_hsmmc_next	next_data;
18311dd62a7SDenis Karpov 
184a45c6cb8SMadhusudhan Chikkature 	struct	omap_mmc_platform_data	*pdata;
185a45c6cb8SMadhusudhan Chikkature };
186a45c6cb8SMadhusudhan Chikkature 
187db0fefc5SAdrian Hunter static int omap_hsmmc_card_detect(struct device *dev, int slot)
188db0fefc5SAdrian Hunter {
189db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
190db0fefc5SAdrian Hunter 
191db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
192db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
193db0fefc5SAdrian Hunter }
194db0fefc5SAdrian Hunter 
195db0fefc5SAdrian Hunter static int omap_hsmmc_get_wp(struct device *dev, int slot)
196db0fefc5SAdrian Hunter {
197db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
198db0fefc5SAdrian Hunter 
199db0fefc5SAdrian Hunter 	/* NOTE: assumes write protect signal is active-high */
200db0fefc5SAdrian Hunter 	return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
201db0fefc5SAdrian Hunter }
202db0fefc5SAdrian Hunter 
203db0fefc5SAdrian Hunter static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
204db0fefc5SAdrian Hunter {
205db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
206db0fefc5SAdrian Hunter 
207db0fefc5SAdrian Hunter 	/* NOTE: assumes card detect signal is active-low */
208db0fefc5SAdrian Hunter 	return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
209db0fefc5SAdrian Hunter }
210db0fefc5SAdrian Hunter 
211db0fefc5SAdrian Hunter #ifdef CONFIG_PM
212db0fefc5SAdrian Hunter 
213db0fefc5SAdrian Hunter static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
214db0fefc5SAdrian Hunter {
215db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
216db0fefc5SAdrian Hunter 
217db0fefc5SAdrian Hunter 	disable_irq(mmc->slots[0].card_detect_irq);
218db0fefc5SAdrian Hunter 	return 0;
219db0fefc5SAdrian Hunter }
220db0fefc5SAdrian Hunter 
221db0fefc5SAdrian Hunter static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
222db0fefc5SAdrian Hunter {
223db0fefc5SAdrian Hunter 	struct omap_mmc_platform_data *mmc = dev->platform_data;
224db0fefc5SAdrian Hunter 
225db0fefc5SAdrian Hunter 	enable_irq(mmc->slots[0].card_detect_irq);
226db0fefc5SAdrian Hunter 	return 0;
227db0fefc5SAdrian Hunter }
228db0fefc5SAdrian Hunter 
229db0fefc5SAdrian Hunter #else
230db0fefc5SAdrian Hunter 
231db0fefc5SAdrian Hunter #define omap_hsmmc_suspend_cdirq	NULL
232db0fefc5SAdrian Hunter #define omap_hsmmc_resume_cdirq		NULL
233db0fefc5SAdrian Hunter 
234db0fefc5SAdrian Hunter #endif
235db0fefc5SAdrian Hunter 
236b702b106SAdrian Hunter #ifdef CONFIG_REGULATOR
237b702b106SAdrian Hunter 
23869b07eceSRajendra Nayak static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
239db0fefc5SAdrian Hunter 				   int vdd)
240db0fefc5SAdrian Hunter {
241db0fefc5SAdrian Hunter 	struct omap_hsmmc_host *host =
242db0fefc5SAdrian Hunter 		platform_get_drvdata(to_platform_device(dev));
243db0fefc5SAdrian Hunter 	int ret = 0;
244db0fefc5SAdrian Hunter 
245db0fefc5SAdrian Hunter 	/*
246db0fefc5SAdrian Hunter 	 * If we don't see a Vcc regulator, assume it's a fixed
247db0fefc5SAdrian Hunter 	 * voltage always-on regulator.
248db0fefc5SAdrian Hunter 	 */
249db0fefc5SAdrian Hunter 	if (!host->vcc)
250db0fefc5SAdrian Hunter 		return 0;
2511f84b71bSRajendra Nayak 	/*
2521f84b71bSRajendra Nayak 	 * With DT, never turn OFF the regulator. This is because
2531f84b71bSRajendra Nayak 	 * the pbias cell programming support is still missing when
2541f84b71bSRajendra Nayak 	 * booting with Device tree
2551f84b71bSRajendra Nayak 	 */
2564d048f91SRajendra Nayak 	if (dev->of_node && !vdd)
2571f84b71bSRajendra Nayak 		return 0;
258db0fefc5SAdrian Hunter 
259db0fefc5SAdrian Hunter 	if (mmc_slot(host).before_set_reg)
260db0fefc5SAdrian Hunter 		mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);
261db0fefc5SAdrian Hunter 
262db0fefc5SAdrian Hunter 	/*
263db0fefc5SAdrian Hunter 	 * Assume Vcc regulator is used only to power the card ... OMAP
264db0fefc5SAdrian Hunter 	 * VDDS is used to power the pins, optionally with a transceiver to
265db0fefc5SAdrian Hunter 	 * support cards using voltages other than VDDS (1.8V nominal).  When a
266db0fefc5SAdrian Hunter 	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
267db0fefc5SAdrian Hunter 	 *
268db0fefc5SAdrian Hunter 	 * In some cases this regulator won't support enable/disable;
269db0fefc5SAdrian Hunter 	 * e.g. it's a fixed rail for a WLAN chip.
270db0fefc5SAdrian Hunter 	 *
271db0fefc5SAdrian Hunter 	 * In other cases vcc_aux switches interface power.  Example, for
272db0fefc5SAdrian Hunter 	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
273db0fefc5SAdrian Hunter 	 * chips/cards need an interface voltage rail too.
274db0fefc5SAdrian Hunter 	 */
275db0fefc5SAdrian Hunter 	if (power_on) {
27699fc5131SLinus Walleij 		ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
277db0fefc5SAdrian Hunter 		/* Enable interface voltage rail, if needed */
278db0fefc5SAdrian Hunter 		if (ret == 0 && host->vcc_aux) {
279db0fefc5SAdrian Hunter 			ret = regulator_enable(host->vcc_aux);
280db0fefc5SAdrian Hunter 			if (ret < 0)
28199fc5131SLinus Walleij 				ret = mmc_regulator_set_ocr(host->mmc,
28299fc5131SLinus Walleij 							host->vcc, 0);
283db0fefc5SAdrian Hunter 		}
284db0fefc5SAdrian Hunter 	} else {
28599fc5131SLinus Walleij 		/* Shut down the rail */
2866da20c89SAdrian Hunter 		if (host->vcc_aux)
287db0fefc5SAdrian Hunter 			ret = regulator_disable(host->vcc_aux);
28899fc5131SLinus Walleij 		if (!ret) {
28999fc5131SLinus Walleij 			/* Then proceed to shut down the local regulator */
29099fc5131SLinus Walleij 			ret = mmc_regulator_set_ocr(host->mmc,
29199fc5131SLinus Walleij 						host->vcc, 0);
29299fc5131SLinus Walleij 		}
293db0fefc5SAdrian Hunter 	}
294db0fefc5SAdrian Hunter 
295db0fefc5SAdrian Hunter 	if (mmc_slot(host).after_set_reg)
296db0fefc5SAdrian Hunter 		mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);
297db0fefc5SAdrian Hunter 
298db0fefc5SAdrian Hunter 	return ret;
299db0fefc5SAdrian Hunter }
300db0fefc5SAdrian Hunter 
301db0fefc5SAdrian Hunter static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
302db0fefc5SAdrian Hunter {
303db0fefc5SAdrian Hunter 	struct regulator *reg;
30464be9782Skishore kadiyala 	int ocr_value = 0;
305db0fefc5SAdrian Hunter 
30669b07eceSRajendra Nayak 	mmc_slot(host).set_power = omap_hsmmc_set_power;
307db0fefc5SAdrian Hunter 
308db0fefc5SAdrian Hunter 	reg = regulator_get(host->dev, "vmmc");
309db0fefc5SAdrian Hunter 	if (IS_ERR(reg)) {
310db0fefc5SAdrian Hunter 		dev_dbg(host->dev, "vmmc regulator missing\n");
311db0fefc5SAdrian Hunter 	} else {
312db0fefc5SAdrian Hunter 		host->vcc = reg;
31364be9782Skishore kadiyala 		ocr_value = mmc_regulator_get_ocrmask(reg);
31464be9782Skishore kadiyala 		if (!mmc_slot(host).ocr_mask) {
31564be9782Skishore kadiyala 			mmc_slot(host).ocr_mask = ocr_value;
31664be9782Skishore kadiyala 		} else {
31764be9782Skishore kadiyala 			if (!(mmc_slot(host).ocr_mask & ocr_value)) {
3182cecdf00SRajendra Nayak 				dev_err(host->dev, "ocrmask %x is not supported\n",
319e3f1adb6SRajendra Nayak 					mmc_slot(host).ocr_mask);
32064be9782Skishore kadiyala 				mmc_slot(host).ocr_mask = 0;
32164be9782Skishore kadiyala 				return -EINVAL;
32264be9782Skishore kadiyala 			}
32364be9782Skishore kadiyala 		}
324db0fefc5SAdrian Hunter 
325db0fefc5SAdrian Hunter 		/* Allow an aux regulator */
326db0fefc5SAdrian Hunter 		reg = regulator_get(host->dev, "vmmc_aux");
327db0fefc5SAdrian Hunter 		host->vcc_aux = IS_ERR(reg) ? NULL : reg;
328db0fefc5SAdrian Hunter 
329b1c1df7aSBalaji T K 		/* For eMMC do not power off when not in sleep state */
330b1c1df7aSBalaji T K 		if (mmc_slot(host).no_regulator_off_init)
331b1c1df7aSBalaji T K 			return 0;
332db0fefc5SAdrian Hunter 		/*
333db0fefc5SAdrian Hunter 		* UGLY HACK:  workaround regulator framework bugs.
334db0fefc5SAdrian Hunter 		* When the bootloader leaves a supply active, it's
335db0fefc5SAdrian Hunter 		* initialized with zero usecount ... and we can't
336db0fefc5SAdrian Hunter 		* disable it without first enabling it.  Until the
337db0fefc5SAdrian Hunter 		* framework is fixed, we need a workaround like this
338db0fefc5SAdrian Hunter 		* (which is safe for MMC, but not in general).
339db0fefc5SAdrian Hunter 		*/
340e840ce13SAdrian Hunter 		if (regulator_is_enabled(host->vcc) > 0 ||
341e840ce13SAdrian Hunter 		    (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
342e840ce13SAdrian Hunter 			int vdd = ffs(mmc_slot(host).ocr_mask) - 1;
343e840ce13SAdrian Hunter 
344e840ce13SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
345e840ce13SAdrian Hunter 						 1, vdd);
346e840ce13SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
347e840ce13SAdrian Hunter 						 0, 0);
348db0fefc5SAdrian Hunter 		}
349db0fefc5SAdrian Hunter 	}
350db0fefc5SAdrian Hunter 
351db0fefc5SAdrian Hunter 	return 0;
352db0fefc5SAdrian Hunter }
353db0fefc5SAdrian Hunter 
354db0fefc5SAdrian Hunter static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
355db0fefc5SAdrian Hunter {
356db0fefc5SAdrian Hunter 	regulator_put(host->vcc);
357db0fefc5SAdrian Hunter 	regulator_put(host->vcc_aux);
358db0fefc5SAdrian Hunter 	mmc_slot(host).set_power = NULL;
359db0fefc5SAdrian Hunter }
360db0fefc5SAdrian Hunter 
361b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
362b702b106SAdrian Hunter {
363b702b106SAdrian Hunter 	return 1;
364b702b106SAdrian Hunter }
365b702b106SAdrian Hunter 
366b702b106SAdrian Hunter #else
367b702b106SAdrian Hunter 
368b702b106SAdrian Hunter static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
369b702b106SAdrian Hunter {
370b702b106SAdrian Hunter 	return -EINVAL;
371b702b106SAdrian Hunter }
372b702b106SAdrian Hunter 
373b702b106SAdrian Hunter static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
374b702b106SAdrian Hunter {
375b702b106SAdrian Hunter }
376b702b106SAdrian Hunter 
377b702b106SAdrian Hunter static inline int omap_hsmmc_have_reg(void)
378b702b106SAdrian Hunter {
379b702b106SAdrian Hunter 	return 0;
380b702b106SAdrian Hunter }
381b702b106SAdrian Hunter 
382b702b106SAdrian Hunter #endif
383b702b106SAdrian Hunter 
384b702b106SAdrian Hunter static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
385b702b106SAdrian Hunter {
386b702b106SAdrian Hunter 	int ret;
387b702b106SAdrian Hunter 
388b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin)) {
389b702b106SAdrian Hunter 		if (pdata->slots[0].cover)
390b702b106SAdrian Hunter 			pdata->slots[0].get_cover_state =
391b702b106SAdrian Hunter 					omap_hsmmc_get_cover_state;
392b702b106SAdrian Hunter 		else
393b702b106SAdrian Hunter 			pdata->slots[0].card_detect = omap_hsmmc_card_detect;
394b702b106SAdrian Hunter 		pdata->slots[0].card_detect_irq =
395b702b106SAdrian Hunter 				gpio_to_irq(pdata->slots[0].switch_pin);
396b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
397b702b106SAdrian Hunter 		if (ret)
398b702b106SAdrian Hunter 			return ret;
399b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].switch_pin);
400b702b106SAdrian Hunter 		if (ret)
401b702b106SAdrian Hunter 			goto err_free_sp;
402b702b106SAdrian Hunter 	} else
403b702b106SAdrian Hunter 		pdata->slots[0].switch_pin = -EINVAL;
404b702b106SAdrian Hunter 
405b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
406b702b106SAdrian Hunter 		pdata->slots[0].get_ro = omap_hsmmc_get_wp;
407b702b106SAdrian Hunter 		ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
408b702b106SAdrian Hunter 		if (ret)
409b702b106SAdrian Hunter 			goto err_free_cd;
410b702b106SAdrian Hunter 		ret = gpio_direction_input(pdata->slots[0].gpio_wp);
411b702b106SAdrian Hunter 		if (ret)
412b702b106SAdrian Hunter 			goto err_free_wp;
413b702b106SAdrian Hunter 	} else
414b702b106SAdrian Hunter 		pdata->slots[0].gpio_wp = -EINVAL;
415b702b106SAdrian Hunter 
416b702b106SAdrian Hunter 	return 0;
417b702b106SAdrian Hunter 
418b702b106SAdrian Hunter err_free_wp:
419b702b106SAdrian Hunter 	gpio_free(pdata->slots[0].gpio_wp);
420b702b106SAdrian Hunter err_free_cd:
421b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
422b702b106SAdrian Hunter err_free_sp:
423b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
424b702b106SAdrian Hunter 	return ret;
425b702b106SAdrian Hunter }
426b702b106SAdrian Hunter 
427b702b106SAdrian Hunter static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
428b702b106SAdrian Hunter {
429b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].gpio_wp))
430b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].gpio_wp);
431b702b106SAdrian Hunter 	if (gpio_is_valid(pdata->slots[0].switch_pin))
432b702b106SAdrian Hunter 		gpio_free(pdata->slots[0].switch_pin);
433b702b106SAdrian Hunter }
434b702b106SAdrian Hunter 
435a45c6cb8SMadhusudhan Chikkature /*
436e0c7f99bSAndy Shevchenko  * Start clock to the card
437e0c7f99bSAndy Shevchenko  */
438e0c7f99bSAndy Shevchenko static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
439e0c7f99bSAndy Shevchenko {
440e0c7f99bSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
441e0c7f99bSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
442e0c7f99bSAndy Shevchenko }
443e0c7f99bSAndy Shevchenko 
444e0c7f99bSAndy Shevchenko /*
445a45c6cb8SMadhusudhan Chikkature  * Stop clock to the card
446a45c6cb8SMadhusudhan Chikkature  */
44770a3341aSDenis Karpov static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
448a45c6cb8SMadhusudhan Chikkature {
449a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
450a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
451a45c6cb8SMadhusudhan Chikkature 	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
452a45c6cb8SMadhusudhan Chikkature 		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stoped\n");
453a45c6cb8SMadhusudhan Chikkature }
454a45c6cb8SMadhusudhan Chikkature 
45593caf8e6SAdrian Hunter static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
45693caf8e6SAdrian Hunter 				  struct mmc_command *cmd)
457b417577dSAdrian Hunter {
458b417577dSAdrian Hunter 	unsigned int irq_mask;
459b417577dSAdrian Hunter 
460b417577dSAdrian Hunter 	if (host->use_dma)
461b417577dSAdrian Hunter 		irq_mask = INT_EN_MASK & ~(BRR_ENABLE | BWR_ENABLE);
462b417577dSAdrian Hunter 	else
463b417577dSAdrian Hunter 		irq_mask = INT_EN_MASK;
464b417577dSAdrian Hunter 
46593caf8e6SAdrian Hunter 	/* Disable timeout for erases */
46693caf8e6SAdrian Hunter 	if (cmd->opcode == MMC_ERASE)
46793caf8e6SAdrian Hunter 		irq_mask &= ~DTO_ENABLE;
46893caf8e6SAdrian Hunter 
469b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
470b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
471b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
472b417577dSAdrian Hunter }
473b417577dSAdrian Hunter 
474b417577dSAdrian Hunter static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
475b417577dSAdrian Hunter {
476b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, ISE, 0);
477b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, 0);
478b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
479b417577dSAdrian Hunter }
480b417577dSAdrian Hunter 
481ac330f44SAndy Shevchenko /* Calculate divisor for the given clock frequency */
482d83b6e03SBalaji TK static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
483ac330f44SAndy Shevchenko {
484ac330f44SAndy Shevchenko 	u16 dsor = 0;
485ac330f44SAndy Shevchenko 
486ac330f44SAndy Shevchenko 	if (ios->clock) {
487d83b6e03SBalaji TK 		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
488ac330f44SAndy Shevchenko 		if (dsor > 250)
489ac330f44SAndy Shevchenko 			dsor = 250;
490ac330f44SAndy Shevchenko 	}
491ac330f44SAndy Shevchenko 
492ac330f44SAndy Shevchenko 	return dsor;
493ac330f44SAndy Shevchenko }
494ac330f44SAndy Shevchenko 
4955934df2fSAndy Shevchenko static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
4965934df2fSAndy Shevchenko {
4975934df2fSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
4985934df2fSAndy Shevchenko 	unsigned long regval;
4995934df2fSAndy Shevchenko 	unsigned long timeout;
5005934df2fSAndy Shevchenko 
5015934df2fSAndy Shevchenko 	dev_dbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
5025934df2fSAndy Shevchenko 
5035934df2fSAndy Shevchenko 	omap_hsmmc_stop_clock(host);
5045934df2fSAndy Shevchenko 
5055934df2fSAndy Shevchenko 	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
5065934df2fSAndy Shevchenko 	regval = regval & ~(CLKD_MASK | DTO_MASK);
507d83b6e03SBalaji TK 	regval = regval | (calc_divisor(host, ios) << 6) | (DTO << 16);
5085934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
5095934df2fSAndy Shevchenko 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
5105934df2fSAndy Shevchenko 		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
5115934df2fSAndy Shevchenko 
5125934df2fSAndy Shevchenko 	/* Wait till the ICS bit is set */
5135934df2fSAndy Shevchenko 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
5145934df2fSAndy Shevchenko 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
5155934df2fSAndy Shevchenko 		&& time_before(jiffies, timeout))
5165934df2fSAndy Shevchenko 		cpu_relax();
5175934df2fSAndy Shevchenko 
5185934df2fSAndy Shevchenko 	omap_hsmmc_start_clock(host);
5195934df2fSAndy Shevchenko }
5205934df2fSAndy Shevchenko 
5213796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
5223796fb8aSAndy Shevchenko {
5233796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5243796fb8aSAndy Shevchenko 	u32 con;
5253796fb8aSAndy Shevchenko 
5263796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
52703b5d924SBalaji T K 	if (ios->timing == MMC_TIMING_UHS_DDR50)
52803b5d924SBalaji T K 		con |= DDR;	/* configure in DDR mode */
52903b5d924SBalaji T K 	else
53003b5d924SBalaji T K 		con &= ~DDR;
5313796fb8aSAndy Shevchenko 	switch (ios->bus_width) {
5323796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_8:
5333796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
5343796fb8aSAndy Shevchenko 		break;
5353796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_4:
5363796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
5373796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
5383796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
5393796fb8aSAndy Shevchenko 		break;
5403796fb8aSAndy Shevchenko 	case MMC_BUS_WIDTH_1:
5413796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
5423796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, HCTL,
5433796fb8aSAndy Shevchenko 			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
5443796fb8aSAndy Shevchenko 		break;
5453796fb8aSAndy Shevchenko 	}
5463796fb8aSAndy Shevchenko }
5473796fb8aSAndy Shevchenko 
5483796fb8aSAndy Shevchenko static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
5493796fb8aSAndy Shevchenko {
5503796fb8aSAndy Shevchenko 	struct mmc_ios *ios = &host->mmc->ios;
5513796fb8aSAndy Shevchenko 	u32 con;
5523796fb8aSAndy Shevchenko 
5533796fb8aSAndy Shevchenko 	con = OMAP_HSMMC_READ(host->base, CON);
5543796fb8aSAndy Shevchenko 	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
5553796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
5563796fb8aSAndy Shevchenko 	else
5573796fb8aSAndy Shevchenko 		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
5583796fb8aSAndy Shevchenko }
5593796fb8aSAndy Shevchenko 
56011dd62a7SDenis Karpov #ifdef CONFIG_PM
56111dd62a7SDenis Karpov 
56211dd62a7SDenis Karpov /*
56311dd62a7SDenis Karpov  * Restore the MMC host context, if it was lost as result of a
56411dd62a7SDenis Karpov  * power state change.
56511dd62a7SDenis Karpov  */
56670a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
56711dd62a7SDenis Karpov {
56811dd62a7SDenis Karpov 	struct mmc_ios *ios = &host->mmc->ios;
56911dd62a7SDenis Karpov 	struct omap_mmc_platform_data *pdata = host->pdata;
57011dd62a7SDenis Karpov 	int context_loss = 0;
5713796fb8aSAndy Shevchenko 	u32 hctl, capa;
57211dd62a7SDenis Karpov 	unsigned long timeout;
57311dd62a7SDenis Karpov 
57411dd62a7SDenis Karpov 	if (pdata->get_context_loss_count) {
57511dd62a7SDenis Karpov 		context_loss = pdata->get_context_loss_count(host->dev);
57611dd62a7SDenis Karpov 		if (context_loss < 0)
57711dd62a7SDenis Karpov 			return 1;
57811dd62a7SDenis Karpov 	}
57911dd62a7SDenis Karpov 
58011dd62a7SDenis Karpov 	dev_dbg(mmc_dev(host->mmc), "context was %slost\n",
58111dd62a7SDenis Karpov 		context_loss == host->context_loss ? "not " : "");
58211dd62a7SDenis Karpov 	if (host->context_loss == context_loss)
58311dd62a7SDenis Karpov 		return 1;
58411dd62a7SDenis Karpov 
58511dd62a7SDenis Karpov 	/* Wait for hardware reset */
58611dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
58711dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
58811dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
58911dd62a7SDenis Karpov 		;
59011dd62a7SDenis Karpov 
59111dd62a7SDenis Karpov 	/* Do software reset */
59211dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, SOFTRESET);
59311dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
59411dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, SYSSTATUS) & RESETDONE) != RESETDONE
59511dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
59611dd62a7SDenis Karpov 		;
59711dd62a7SDenis Karpov 
59811dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG,
59911dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCONFIG) | AUTOIDLE);
60011dd62a7SDenis Karpov 
601c2200efbSBalaji T K 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
60211dd62a7SDenis Karpov 		if (host->power_mode != MMC_POWER_OFF &&
60311dd62a7SDenis Karpov 		    (1 << ios->vdd) <= MMC_VDD_23_24)
60411dd62a7SDenis Karpov 			hctl = SDVS18;
60511dd62a7SDenis Karpov 		else
60611dd62a7SDenis Karpov 			hctl = SDVS30;
60711dd62a7SDenis Karpov 		capa = VS30 | VS18;
60811dd62a7SDenis Karpov 	} else {
60911dd62a7SDenis Karpov 		hctl = SDVS18;
61011dd62a7SDenis Karpov 		capa = VS18;
61111dd62a7SDenis Karpov 	}
61211dd62a7SDenis Karpov 
61311dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
61411dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | hctl);
61511dd62a7SDenis Karpov 
61611dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, CAPA,
61711dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA) | capa);
61811dd62a7SDenis Karpov 
61911dd62a7SDenis Karpov 	OMAP_HSMMC_WRITE(host->base, HCTL,
62011dd62a7SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
62111dd62a7SDenis Karpov 
62211dd62a7SDenis Karpov 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
62311dd62a7SDenis Karpov 	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
62411dd62a7SDenis Karpov 		&& time_before(jiffies, timeout))
62511dd62a7SDenis Karpov 		;
62611dd62a7SDenis Karpov 
627b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
62811dd62a7SDenis Karpov 
62911dd62a7SDenis Karpov 	/* Do not initialize card-specific things if the power is off */
63011dd62a7SDenis Karpov 	if (host->power_mode == MMC_POWER_OFF)
63111dd62a7SDenis Karpov 		goto out;
63211dd62a7SDenis Karpov 
6333796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
63411dd62a7SDenis Karpov 
6355934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
63611dd62a7SDenis Karpov 
6373796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
6383796fb8aSAndy Shevchenko 
63911dd62a7SDenis Karpov out:
64011dd62a7SDenis Karpov 	host->context_loss = context_loss;
64111dd62a7SDenis Karpov 
64211dd62a7SDenis Karpov 	dev_dbg(mmc_dev(host->mmc), "context is restored\n");
64311dd62a7SDenis Karpov 	return 0;
64411dd62a7SDenis Karpov }
64511dd62a7SDenis Karpov 
64611dd62a7SDenis Karpov /*
64711dd62a7SDenis Karpov  * Save the MMC host context (store the number of power state changes so far).
64811dd62a7SDenis Karpov  */
64970a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
65011dd62a7SDenis Karpov {
65111dd62a7SDenis Karpov 	struct omap_mmc_platform_data *pdata = host->pdata;
65211dd62a7SDenis Karpov 	int context_loss;
65311dd62a7SDenis Karpov 
65411dd62a7SDenis Karpov 	if (pdata->get_context_loss_count) {
65511dd62a7SDenis Karpov 		context_loss = pdata->get_context_loss_count(host->dev);
65611dd62a7SDenis Karpov 		if (context_loss < 0)
65711dd62a7SDenis Karpov 			return;
65811dd62a7SDenis Karpov 		host->context_loss = context_loss;
65911dd62a7SDenis Karpov 	}
66011dd62a7SDenis Karpov }
66111dd62a7SDenis Karpov 
66211dd62a7SDenis Karpov #else
66311dd62a7SDenis Karpov 
66470a3341aSDenis Karpov static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
66511dd62a7SDenis Karpov {
66611dd62a7SDenis Karpov 	return 0;
66711dd62a7SDenis Karpov }
66811dd62a7SDenis Karpov 
66970a3341aSDenis Karpov static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
67011dd62a7SDenis Karpov {
67111dd62a7SDenis Karpov }
67211dd62a7SDenis Karpov 
67311dd62a7SDenis Karpov #endif
67411dd62a7SDenis Karpov 
675a45c6cb8SMadhusudhan Chikkature /*
676a45c6cb8SMadhusudhan Chikkature  * Send init stream sequence to card
677a45c6cb8SMadhusudhan Chikkature  * before sending IDLE command
678a45c6cb8SMadhusudhan Chikkature  */
67970a3341aSDenis Karpov static void send_init_stream(struct omap_hsmmc_host *host)
680a45c6cb8SMadhusudhan Chikkature {
681a45c6cb8SMadhusudhan Chikkature 	int reg = 0;
682a45c6cb8SMadhusudhan Chikkature 	unsigned long timeout;
683a45c6cb8SMadhusudhan Chikkature 
684b62f6228SAdrian Hunter 	if (host->protect_card)
685b62f6228SAdrian Hunter 		return;
686b62f6228SAdrian Hunter 
687a45c6cb8SMadhusudhan Chikkature 	disable_irq(host->irq);
688b417577dSAdrian Hunter 
689b417577dSAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
690a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
691a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
692a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
693a45c6cb8SMadhusudhan Chikkature 
694a45c6cb8SMadhusudhan Chikkature 	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
695a45c6cb8SMadhusudhan Chikkature 	while ((reg != CC) && time_before(jiffies, timeout))
696a45c6cb8SMadhusudhan Chikkature 		reg = OMAP_HSMMC_READ(host->base, STAT) & CC;
697a45c6cb8SMadhusudhan Chikkature 
698a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CON,
699a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
700c653a6d4SAdrian Hunter 
701c653a6d4SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
702c653a6d4SAdrian Hunter 	OMAP_HSMMC_READ(host->base, STAT);
703c653a6d4SAdrian Hunter 
704a45c6cb8SMadhusudhan Chikkature 	enable_irq(host->irq);
705a45c6cb8SMadhusudhan Chikkature }
706a45c6cb8SMadhusudhan Chikkature 
707a45c6cb8SMadhusudhan Chikkature static inline
70870a3341aSDenis Karpov int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
709a45c6cb8SMadhusudhan Chikkature {
710a45c6cb8SMadhusudhan Chikkature 	int r = 1;
711a45c6cb8SMadhusudhan Chikkature 
712191d1f1dSDenis Karpov 	if (mmc_slot(host).get_cover_state)
713191d1f1dSDenis Karpov 		r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
714a45c6cb8SMadhusudhan Chikkature 	return r;
715a45c6cb8SMadhusudhan Chikkature }
716a45c6cb8SMadhusudhan Chikkature 
717a45c6cb8SMadhusudhan Chikkature static ssize_t
71870a3341aSDenis Karpov omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
719a45c6cb8SMadhusudhan Chikkature 			   char *buf)
720a45c6cb8SMadhusudhan Chikkature {
721a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
72270a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
723a45c6cb8SMadhusudhan Chikkature 
72470a3341aSDenis Karpov 	return sprintf(buf, "%s\n",
72570a3341aSDenis Karpov 			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
726a45c6cb8SMadhusudhan Chikkature }
727a45c6cb8SMadhusudhan Chikkature 
72870a3341aSDenis Karpov static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
729a45c6cb8SMadhusudhan Chikkature 
730a45c6cb8SMadhusudhan Chikkature static ssize_t
73170a3341aSDenis Karpov omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
732a45c6cb8SMadhusudhan Chikkature 			char *buf)
733a45c6cb8SMadhusudhan Chikkature {
734a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
73570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
736a45c6cb8SMadhusudhan Chikkature 
737191d1f1dSDenis Karpov 	return sprintf(buf, "%s\n", mmc_slot(host).name);
738a45c6cb8SMadhusudhan Chikkature }
739a45c6cb8SMadhusudhan Chikkature 
74070a3341aSDenis Karpov static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
741a45c6cb8SMadhusudhan Chikkature 
742a45c6cb8SMadhusudhan Chikkature /*
743a45c6cb8SMadhusudhan Chikkature  * Configure the response type and send the cmd.
744a45c6cb8SMadhusudhan Chikkature  */
745a45c6cb8SMadhusudhan Chikkature static void
74670a3341aSDenis Karpov omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
747a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data)
748a45c6cb8SMadhusudhan Chikkature {
749a45c6cb8SMadhusudhan Chikkature 	int cmdreg = 0, resptype = 0, cmdtype = 0;
750a45c6cb8SMadhusudhan Chikkature 
751a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
752a45c6cb8SMadhusudhan Chikkature 		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
753a45c6cb8SMadhusudhan Chikkature 	host->cmd = cmd;
754a45c6cb8SMadhusudhan Chikkature 
75593caf8e6SAdrian Hunter 	omap_hsmmc_enable_irq(host, cmd);
756a45c6cb8SMadhusudhan Chikkature 
7574a694dc9SAdrian Hunter 	host->response_busy = 0;
758a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
759a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136)
760a45c6cb8SMadhusudhan Chikkature 			resptype = 1;
7614a694dc9SAdrian Hunter 		else if (cmd->flags & MMC_RSP_BUSY) {
7624a694dc9SAdrian Hunter 			resptype = 3;
7634a694dc9SAdrian Hunter 			host->response_busy = 1;
7644a694dc9SAdrian Hunter 		} else
765a45c6cb8SMadhusudhan Chikkature 			resptype = 2;
766a45c6cb8SMadhusudhan Chikkature 	}
767a45c6cb8SMadhusudhan Chikkature 
768a45c6cb8SMadhusudhan Chikkature 	/*
769a45c6cb8SMadhusudhan Chikkature 	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
770a45c6cb8SMadhusudhan Chikkature 	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
771a45c6cb8SMadhusudhan Chikkature 	 * a val of 0x3, rest 0x0.
772a45c6cb8SMadhusudhan Chikkature 	 */
773a45c6cb8SMadhusudhan Chikkature 	if (cmd == host->mrq->stop)
774a45c6cb8SMadhusudhan Chikkature 		cmdtype = 0x3;
775a45c6cb8SMadhusudhan Chikkature 
776a45c6cb8SMadhusudhan Chikkature 	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
777dba3c29eSBalaji T K 	if ((host->flags & AUTO_CMD12) && mmc_op_multi(cmd->opcode))
778dba3c29eSBalaji T K 		cmdreg |= ACEN_ACMD12;
779a45c6cb8SMadhusudhan Chikkature 
780a45c6cb8SMadhusudhan Chikkature 	if (data) {
781a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DP_SELECT | MSBS | BCE;
782a45c6cb8SMadhusudhan Chikkature 		if (data->flags & MMC_DATA_READ)
783a45c6cb8SMadhusudhan Chikkature 			cmdreg |= DDIR;
784a45c6cb8SMadhusudhan Chikkature 		else
785a45c6cb8SMadhusudhan Chikkature 			cmdreg &= ~(DDIR);
786a45c6cb8SMadhusudhan Chikkature 	}
787a45c6cb8SMadhusudhan Chikkature 
788a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma)
789a45c6cb8SMadhusudhan Chikkature 		cmdreg |= DMA_EN;
790a45c6cb8SMadhusudhan Chikkature 
791b417577dSAdrian Hunter 	host->req_in_progress = 1;
7924dffd7a2SAdrian Hunter 
793a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
794a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
795a45c6cb8SMadhusudhan Chikkature }
796a45c6cb8SMadhusudhan Chikkature 
7970ccd76d4SJuha Yrjola static int
79870a3341aSDenis Karpov omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
7990ccd76d4SJuha Yrjola {
8000ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE)
8010ccd76d4SJuha Yrjola 		return DMA_TO_DEVICE;
8020ccd76d4SJuha Yrjola 	else
8030ccd76d4SJuha Yrjola 		return DMA_FROM_DEVICE;
8040ccd76d4SJuha Yrjola }
8050ccd76d4SJuha Yrjola 
806b417577dSAdrian Hunter static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
807b417577dSAdrian Hunter {
808b417577dSAdrian Hunter 	int dma_ch;
809b417577dSAdrian Hunter 
810b417577dSAdrian Hunter 	spin_lock(&host->irq_lock);
811b417577dSAdrian Hunter 	host->req_in_progress = 0;
812b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
813b417577dSAdrian Hunter 	spin_unlock(&host->irq_lock);
814b417577dSAdrian Hunter 
815b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
816b417577dSAdrian Hunter 	/* Do not complete the request if DMA is still in progress */
817b417577dSAdrian Hunter 	if (mrq->data && host->use_dma && dma_ch != -1)
818b417577dSAdrian Hunter 		return;
819b417577dSAdrian Hunter 	host->mrq = NULL;
820b417577dSAdrian Hunter 	mmc_request_done(host->mmc, mrq);
821b417577dSAdrian Hunter }
822b417577dSAdrian Hunter 
823a45c6cb8SMadhusudhan Chikkature /*
824a45c6cb8SMadhusudhan Chikkature  * Notify the transfer complete to MMC core
825a45c6cb8SMadhusudhan Chikkature  */
826a45c6cb8SMadhusudhan Chikkature static void
82770a3341aSDenis Karpov omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
828a45c6cb8SMadhusudhan Chikkature {
8294a694dc9SAdrian Hunter 	if (!data) {
8304a694dc9SAdrian Hunter 		struct mmc_request *mrq = host->mrq;
8314a694dc9SAdrian Hunter 
83223050103SAdrian Hunter 		/* TC before CC from CMD6 - don't know why, but it happens */
83323050103SAdrian Hunter 		if (host->cmd && host->cmd->opcode == 6 &&
83423050103SAdrian Hunter 		    host->response_busy) {
83523050103SAdrian Hunter 			host->response_busy = 0;
83623050103SAdrian Hunter 			return;
83723050103SAdrian Hunter 		}
83823050103SAdrian Hunter 
839b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, mrq);
8404a694dc9SAdrian Hunter 		return;
8414a694dc9SAdrian Hunter 	}
8424a694dc9SAdrian Hunter 
843a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
844a45c6cb8SMadhusudhan Chikkature 
845a45c6cb8SMadhusudhan Chikkature 	if (!data->error)
846a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered += data->blocks * (data->blksz);
847a45c6cb8SMadhusudhan Chikkature 	else
848a45c6cb8SMadhusudhan Chikkature 		data->bytes_xfered = 0;
849a45c6cb8SMadhusudhan Chikkature 
850dba3c29eSBalaji T K 	if (data->stop && ((!(host->flags & AUTO_CMD12)) || data->error)) {
85170a3341aSDenis Karpov 		omap_hsmmc_start_command(host, data->stop, NULL);
852dba3c29eSBalaji T K 	} else {
853dba3c29eSBalaji T K 		if (data->stop)
854dba3c29eSBalaji T K 			data->stop->resp[0] = OMAP_HSMMC_READ(host->base,
855dba3c29eSBalaji T K 							RSP76);
856dba3c29eSBalaji T K 		omap_hsmmc_request_done(host, data->mrq);
857dba3c29eSBalaji T K 	}
858a45c6cb8SMadhusudhan Chikkature }
859a45c6cb8SMadhusudhan Chikkature 
860a45c6cb8SMadhusudhan Chikkature /*
861a45c6cb8SMadhusudhan Chikkature  * Notify the core about command completion
862a45c6cb8SMadhusudhan Chikkature  */
863a45c6cb8SMadhusudhan Chikkature static void
86470a3341aSDenis Karpov omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
865a45c6cb8SMadhusudhan Chikkature {
866a45c6cb8SMadhusudhan Chikkature 	host->cmd = NULL;
867a45c6cb8SMadhusudhan Chikkature 
868a45c6cb8SMadhusudhan Chikkature 	if (cmd->flags & MMC_RSP_PRESENT) {
869a45c6cb8SMadhusudhan Chikkature 		if (cmd->flags & MMC_RSP_136) {
870a45c6cb8SMadhusudhan Chikkature 			/* response type 2 */
871a45c6cb8SMadhusudhan Chikkature 			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
872a45c6cb8SMadhusudhan Chikkature 			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
873a45c6cb8SMadhusudhan Chikkature 			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
874a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
875a45c6cb8SMadhusudhan Chikkature 		} else {
876a45c6cb8SMadhusudhan Chikkature 			/* response types 1, 1b, 3, 4, 5, 6 */
877a45c6cb8SMadhusudhan Chikkature 			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
878a45c6cb8SMadhusudhan Chikkature 		}
879a45c6cb8SMadhusudhan Chikkature 	}
880b417577dSAdrian Hunter 	if ((host->data == NULL && !host->response_busy) || cmd->error)
881b417577dSAdrian Hunter 		omap_hsmmc_request_done(host, cmd->mrq);
882a45c6cb8SMadhusudhan Chikkature }
883a45c6cb8SMadhusudhan Chikkature 
884a45c6cb8SMadhusudhan Chikkature /*
885a45c6cb8SMadhusudhan Chikkature  * DMA clean up for command errors
886a45c6cb8SMadhusudhan Chikkature  */
88770a3341aSDenis Karpov static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
888a45c6cb8SMadhusudhan Chikkature {
889b417577dSAdrian Hunter 	int dma_ch;
890b417577dSAdrian Hunter 
89182788ff5SJarkko Lavinen 	host->data->error = errno;
892a45c6cb8SMadhusudhan Chikkature 
893b417577dSAdrian Hunter 	spin_lock(&host->irq_lock);
894b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
895b417577dSAdrian Hunter 	host->dma_ch = -1;
896b417577dSAdrian Hunter 	spin_unlock(&host->irq_lock);
897b417577dSAdrian Hunter 
898b417577dSAdrian Hunter 	if (host->use_dma && dma_ch != -1) {
899a9120c33SPer Forlin 		dma_unmap_sg(mmc_dev(host->mmc), host->data->sg,
900a9120c33SPer Forlin 			host->data->sg_len,
90170a3341aSDenis Karpov 			omap_hsmmc_get_dma_dir(host, host->data));
902b417577dSAdrian Hunter 		omap_free_dma(dma_ch);
903053bf34fSPer Forlin 		host->data->host_cookie = 0;
904a45c6cb8SMadhusudhan Chikkature 	}
905a45c6cb8SMadhusudhan Chikkature 	host->data = NULL;
906a45c6cb8SMadhusudhan Chikkature }
907a45c6cb8SMadhusudhan Chikkature 
908a45c6cb8SMadhusudhan Chikkature /*
909a45c6cb8SMadhusudhan Chikkature  * Readable error output
910a45c6cb8SMadhusudhan Chikkature  */
911a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_MMC_DEBUG
912699b958bSAdrian Hunter static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
913a45c6cb8SMadhusudhan Chikkature {
914a45c6cb8SMadhusudhan Chikkature 	/* --- means reserved bit without definition at documentation */
91570a3341aSDenis Karpov 	static const char *omap_hsmmc_status_bits[] = {
916699b958bSAdrian Hunter 		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
917699b958bSAdrian Hunter 		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
918699b958bSAdrian Hunter 		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
919699b958bSAdrian Hunter 		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
920a45c6cb8SMadhusudhan Chikkature 	};
921a45c6cb8SMadhusudhan Chikkature 	char res[256];
922a45c6cb8SMadhusudhan Chikkature 	char *buf = res;
923a45c6cb8SMadhusudhan Chikkature 	int len, i;
924a45c6cb8SMadhusudhan Chikkature 
925a45c6cb8SMadhusudhan Chikkature 	len = sprintf(buf, "MMC IRQ 0x%x :", status);
926a45c6cb8SMadhusudhan Chikkature 	buf += len;
927a45c6cb8SMadhusudhan Chikkature 
92870a3341aSDenis Karpov 	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
929a45c6cb8SMadhusudhan Chikkature 		if (status & (1 << i)) {
93070a3341aSDenis Karpov 			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
931a45c6cb8SMadhusudhan Chikkature 			buf += len;
932a45c6cb8SMadhusudhan Chikkature 		}
933a45c6cb8SMadhusudhan Chikkature 
934a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "%s\n", res);
935a45c6cb8SMadhusudhan Chikkature }
936699b958bSAdrian Hunter #else
937699b958bSAdrian Hunter static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
938699b958bSAdrian Hunter 					     u32 status)
939699b958bSAdrian Hunter {
940699b958bSAdrian Hunter }
941a45c6cb8SMadhusudhan Chikkature #endif  /* CONFIG_MMC_DEBUG */
942a45c6cb8SMadhusudhan Chikkature 
9433ebf74b1SJean Pihet /*
9443ebf74b1SJean Pihet  * MMC controller internal state machines reset
9453ebf74b1SJean Pihet  *
9463ebf74b1SJean Pihet  * Used to reset command or data internal state machines, using respectively
9473ebf74b1SJean Pihet  *  SRC or SRD bit of SYSCTL register
9483ebf74b1SJean Pihet  * Can be called from interrupt context
9493ebf74b1SJean Pihet  */
95070a3341aSDenis Karpov static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
9513ebf74b1SJean Pihet 						   unsigned long bit)
9523ebf74b1SJean Pihet {
9533ebf74b1SJean Pihet 	unsigned long i = 0;
9543ebf74b1SJean Pihet 	unsigned long limit = (loops_per_jiffy *
9553ebf74b1SJean Pihet 				msecs_to_jiffies(MMC_TIMEOUT_MS));
9563ebf74b1SJean Pihet 
9573ebf74b1SJean Pihet 	OMAP_HSMMC_WRITE(host->base, SYSCTL,
9583ebf74b1SJean Pihet 			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
9593ebf74b1SJean Pihet 
96007ad64b6SMadhusudhan Chikkature 	/*
96107ad64b6SMadhusudhan Chikkature 	 * OMAP4 ES2 and greater has an updated reset logic.
96207ad64b6SMadhusudhan Chikkature 	 * Monitor a 0->1 transition first
96307ad64b6SMadhusudhan Chikkature 	 */
96407ad64b6SMadhusudhan Chikkature 	if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
965b432b4b3Skishore kadiyala 		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
96607ad64b6SMadhusudhan Chikkature 					&& (i++ < limit))
96707ad64b6SMadhusudhan Chikkature 			cpu_relax();
96807ad64b6SMadhusudhan Chikkature 	}
96907ad64b6SMadhusudhan Chikkature 	i = 0;
97007ad64b6SMadhusudhan Chikkature 
9713ebf74b1SJean Pihet 	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
9723ebf74b1SJean Pihet 		(i++ < limit))
9733ebf74b1SJean Pihet 		cpu_relax();
9743ebf74b1SJean Pihet 
9753ebf74b1SJean Pihet 	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
9763ebf74b1SJean Pihet 		dev_err(mmc_dev(host->mmc),
9773ebf74b1SJean Pihet 			"Timeout waiting on controller reset in %s\n",
9783ebf74b1SJean Pihet 			__func__);
9793ebf74b1SJean Pihet }
980a45c6cb8SMadhusudhan Chikkature 
981b417577dSAdrian Hunter static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
982a45c6cb8SMadhusudhan Chikkature {
983a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data;
984b417577dSAdrian Hunter 	int end_cmd = 0, end_trans = 0;
985a45c6cb8SMadhusudhan Chikkature 
986b417577dSAdrian Hunter 	if (!host->req_in_progress) {
987b417577dSAdrian Hunter 		do {
988b417577dSAdrian Hunter 			OMAP_HSMMC_WRITE(host->base, STAT, status);
98900adadc1SKevin Hilman 			/* Flush posted write */
990b417577dSAdrian Hunter 			status = OMAP_HSMMC_READ(host->base, STAT);
991b417577dSAdrian Hunter 		} while (status & INT_EN_MASK);
992b417577dSAdrian Hunter 		return;
993a45c6cb8SMadhusudhan Chikkature 	}
994a45c6cb8SMadhusudhan Chikkature 
995a45c6cb8SMadhusudhan Chikkature 	data = host->data;
996a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
997a45c6cb8SMadhusudhan Chikkature 
998a45c6cb8SMadhusudhan Chikkature 	if (status & ERR) {
999699b958bSAdrian Hunter 		omap_hsmmc_dbg_report_irq(host, status);
1000a45c6cb8SMadhusudhan Chikkature 		if ((status & CMD_TIMEOUT) ||
1001a45c6cb8SMadhusudhan Chikkature 			(status & CMD_CRC)) {
1002a45c6cb8SMadhusudhan Chikkature 			if (host->cmd) {
1003a45c6cb8SMadhusudhan Chikkature 				if (status & CMD_TIMEOUT) {
100470a3341aSDenis Karpov 					omap_hsmmc_reset_controller_fsm(host,
1005191d1f1dSDenis Karpov 									SRC);
1006a45c6cb8SMadhusudhan Chikkature 					host->cmd->error = -ETIMEDOUT;
1007a45c6cb8SMadhusudhan Chikkature 				} else {
1008a45c6cb8SMadhusudhan Chikkature 					host->cmd->error = -EILSEQ;
1009a45c6cb8SMadhusudhan Chikkature 				}
1010a45c6cb8SMadhusudhan Chikkature 				end_cmd = 1;
1011a45c6cb8SMadhusudhan Chikkature 			}
10124a694dc9SAdrian Hunter 			if (host->data || host->response_busy) {
10134a694dc9SAdrian Hunter 				if (host->data)
101470a3341aSDenis Karpov 					omap_hsmmc_dma_cleanup(host,
101570a3341aSDenis Karpov 								-ETIMEDOUT);
10164a694dc9SAdrian Hunter 				host->response_busy = 0;
101770a3341aSDenis Karpov 				omap_hsmmc_reset_controller_fsm(host, SRD);
1018c232f457SJean Pihet 			}
1019a45c6cb8SMadhusudhan Chikkature 		}
1020a45c6cb8SMadhusudhan Chikkature 		if ((status & DATA_TIMEOUT) ||
1021a45c6cb8SMadhusudhan Chikkature 			(status & DATA_CRC)) {
10224a694dc9SAdrian Hunter 			if (host->data || host->response_busy) {
10234a694dc9SAdrian Hunter 				int err = (status & DATA_TIMEOUT) ?
10244a694dc9SAdrian Hunter 						-ETIMEDOUT : -EILSEQ;
10254a694dc9SAdrian Hunter 
10264a694dc9SAdrian Hunter 				if (host->data)
102770a3341aSDenis Karpov 					omap_hsmmc_dma_cleanup(host, err);
1028a45c6cb8SMadhusudhan Chikkature 				else
10294a694dc9SAdrian Hunter 					host->mrq->cmd->error = err;
10304a694dc9SAdrian Hunter 				host->response_busy = 0;
103170a3341aSDenis Karpov 				omap_hsmmc_reset_controller_fsm(host, SRD);
1032a45c6cb8SMadhusudhan Chikkature 				end_trans = 1;
1033a45c6cb8SMadhusudhan Chikkature 			}
1034a45c6cb8SMadhusudhan Chikkature 		}
1035a45c6cb8SMadhusudhan Chikkature 		if (status & CARD_ERR) {
1036a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc),
1037a45c6cb8SMadhusudhan Chikkature 				"Ignoring card err CMD%d\n", host->cmd->opcode);
1038a45c6cb8SMadhusudhan Chikkature 			if (host->cmd)
1039a45c6cb8SMadhusudhan Chikkature 				end_cmd = 1;
1040a45c6cb8SMadhusudhan Chikkature 			if (host->data)
1041a45c6cb8SMadhusudhan Chikkature 				end_trans = 1;
1042a45c6cb8SMadhusudhan Chikkature 		}
1043a45c6cb8SMadhusudhan Chikkature 	}
1044a45c6cb8SMadhusudhan Chikkature 
1045a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, STAT, status);
1046a45c6cb8SMadhusudhan Chikkature 
1047a8fe29d8SJarkko Lavinen 	if (end_cmd || ((status & CC) && host->cmd))
104870a3341aSDenis Karpov 		omap_hsmmc_cmd_done(host, host->cmd);
10490a40e647SJarkko Lavinen 	if ((end_trans || (status & TC)) && host->mrq)
105070a3341aSDenis Karpov 		omap_hsmmc_xfer_done(host, data);
1051b417577dSAdrian Hunter }
1052a45c6cb8SMadhusudhan Chikkature 
1053b417577dSAdrian Hunter /*
1054b417577dSAdrian Hunter  * MMC controller IRQ handler
1055b417577dSAdrian Hunter  */
1056b417577dSAdrian Hunter static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1057b417577dSAdrian Hunter {
1058b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = dev_id;
1059b417577dSAdrian Hunter 	int status;
1060b417577dSAdrian Hunter 
1061b417577dSAdrian Hunter 	status = OMAP_HSMMC_READ(host->base, STAT);
1062b417577dSAdrian Hunter 	do {
1063b417577dSAdrian Hunter 		omap_hsmmc_do_irq(host, status);
1064b417577dSAdrian Hunter 		/* Flush posted write */
1065b417577dSAdrian Hunter 		status = OMAP_HSMMC_READ(host->base, STAT);
1066b417577dSAdrian Hunter 	} while (status & INT_EN_MASK);
10674dffd7a2SAdrian Hunter 
1068a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1069a45c6cb8SMadhusudhan Chikkature }
1070a45c6cb8SMadhusudhan Chikkature 
107170a3341aSDenis Karpov static void set_sd_bus_power(struct omap_hsmmc_host *host)
1072e13bb300SAdrian Hunter {
1073e13bb300SAdrian Hunter 	unsigned long i;
1074e13bb300SAdrian Hunter 
1075e13bb300SAdrian Hunter 	OMAP_HSMMC_WRITE(host->base, HCTL,
1076e13bb300SAdrian Hunter 			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1077e13bb300SAdrian Hunter 	for (i = 0; i < loops_per_jiffy; i++) {
1078e13bb300SAdrian Hunter 		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1079e13bb300SAdrian Hunter 			break;
1080e13bb300SAdrian Hunter 		cpu_relax();
1081e13bb300SAdrian Hunter 	}
1082e13bb300SAdrian Hunter }
1083e13bb300SAdrian Hunter 
1084a45c6cb8SMadhusudhan Chikkature /*
1085eb250826SDavid Brownell  * Switch MMC interface voltage ... only relevant for MMC1.
1086eb250826SDavid Brownell  *
1087eb250826SDavid Brownell  * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1088eb250826SDavid Brownell  * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1089eb250826SDavid Brownell  * Some chips, like eMMC ones, use internal transceivers.
1090a45c6cb8SMadhusudhan Chikkature  */
109170a3341aSDenis Karpov static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1092a45c6cb8SMadhusudhan Chikkature {
1093a45c6cb8SMadhusudhan Chikkature 	u32 reg_val = 0;
1094a45c6cb8SMadhusudhan Chikkature 	int ret;
1095a45c6cb8SMadhusudhan Chikkature 
1096a45c6cb8SMadhusudhan Chikkature 	/* Disable the clocks */
1097fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
10982bec0893SAdrian Hunter 	if (host->got_dbclk)
1099a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
1100a45c6cb8SMadhusudhan Chikkature 
1101a45c6cb8SMadhusudhan Chikkature 	/* Turn the power off */
1102a45c6cb8SMadhusudhan Chikkature 	ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
1103a45c6cb8SMadhusudhan Chikkature 
1104a45c6cb8SMadhusudhan Chikkature 	/* Turn the power ON with given VDD 1.8 or 3.0v */
11052bec0893SAdrian Hunter 	if (!ret)
11062bec0893SAdrian Hunter 		ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
11072bec0893SAdrian Hunter 					       vdd);
1108fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
11092bec0893SAdrian Hunter 	if (host->got_dbclk)
11102bec0893SAdrian Hunter 		clk_enable(host->dbclk);
11112bec0893SAdrian Hunter 
1112a45c6cb8SMadhusudhan Chikkature 	if (ret != 0)
1113a45c6cb8SMadhusudhan Chikkature 		goto err;
1114a45c6cb8SMadhusudhan Chikkature 
1115a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL,
1116a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1117a45c6cb8SMadhusudhan Chikkature 	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1118eb250826SDavid Brownell 
1119a45c6cb8SMadhusudhan Chikkature 	/*
1120a45c6cb8SMadhusudhan Chikkature 	 * If a MMC dual voltage card is detected, the set_ios fn calls
1121a45c6cb8SMadhusudhan Chikkature 	 * this fn with VDD bit set for 1.8V. Upon card removal from the
112270a3341aSDenis Karpov 	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1123a45c6cb8SMadhusudhan Chikkature 	 *
1124eb250826SDavid Brownell 	 * Cope with a bit of slop in the range ... per data sheets:
1125eb250826SDavid Brownell 	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1126eb250826SDavid Brownell 	 *    but recommended values are 1.71V to 1.89V
1127eb250826SDavid Brownell 	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1128eb250826SDavid Brownell 	 *    but recommended values are 2.7V to 3.3V
1129eb250826SDavid Brownell 	 *
1130eb250826SDavid Brownell 	 * Board setup code shouldn't permit anything very out-of-range.
1131eb250826SDavid Brownell 	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1132eb250826SDavid Brownell 	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1133a45c6cb8SMadhusudhan Chikkature 	 */
1134eb250826SDavid Brownell 	if ((1 << vdd) <= MMC_VDD_23_24)
1135a45c6cb8SMadhusudhan Chikkature 		reg_val |= SDVS18;
1136eb250826SDavid Brownell 	else
1137eb250826SDavid Brownell 		reg_val |= SDVS30;
1138a45c6cb8SMadhusudhan Chikkature 
1139a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
1140e13bb300SAdrian Hunter 	set_sd_bus_power(host);
1141a45c6cb8SMadhusudhan Chikkature 
1142a45c6cb8SMadhusudhan Chikkature 	return 0;
1143a45c6cb8SMadhusudhan Chikkature err:
1144a45c6cb8SMadhusudhan Chikkature 	dev_dbg(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1145a45c6cb8SMadhusudhan Chikkature 	return ret;
1146a45c6cb8SMadhusudhan Chikkature }
1147a45c6cb8SMadhusudhan Chikkature 
1148b62f6228SAdrian Hunter /* Protect the card while the cover is open */
1149b62f6228SAdrian Hunter static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1150b62f6228SAdrian Hunter {
1151b62f6228SAdrian Hunter 	if (!mmc_slot(host).get_cover_state)
1152b62f6228SAdrian Hunter 		return;
1153b62f6228SAdrian Hunter 
1154b62f6228SAdrian Hunter 	host->reqs_blocked = 0;
1155b62f6228SAdrian Hunter 	if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
1156b62f6228SAdrian Hunter 		if (host->protect_card) {
11572cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is closed, "
1158b62f6228SAdrian Hunter 					 "card is now accessible\n",
1159b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1160b62f6228SAdrian Hunter 			host->protect_card = 0;
1161b62f6228SAdrian Hunter 		}
1162b62f6228SAdrian Hunter 	} else {
1163b62f6228SAdrian Hunter 		if (!host->protect_card) {
11642cecdf00SRajendra Nayak 			dev_info(host->dev, "%s: cover is open, "
1165b62f6228SAdrian Hunter 					 "card is now inaccessible\n",
1166b62f6228SAdrian Hunter 					 mmc_hostname(host->mmc));
1167b62f6228SAdrian Hunter 			host->protect_card = 1;
1168b62f6228SAdrian Hunter 		}
1169b62f6228SAdrian Hunter 	}
1170b62f6228SAdrian Hunter }
1171b62f6228SAdrian Hunter 
1172a45c6cb8SMadhusudhan Chikkature /*
11737efab4f3SNeilBrown  * irq handler to notify the core about card insertion/removal
1174a45c6cb8SMadhusudhan Chikkature  */
11757efab4f3SNeilBrown static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
1176a45c6cb8SMadhusudhan Chikkature {
11777efab4f3SNeilBrown 	struct omap_hsmmc_host *host = dev_id;
1178249d0fa9SDavid Brownell 	struct omap_mmc_slot_data *slot = &mmc_slot(host);
1179a6b2240dSAdrian Hunter 	int carddetect;
1180249d0fa9SDavid Brownell 
1181a6b2240dSAdrian Hunter 	if (host->suspended)
11827efab4f3SNeilBrown 		return IRQ_HANDLED;
1183a45c6cb8SMadhusudhan Chikkature 
1184a45c6cb8SMadhusudhan Chikkature 	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1185a6b2240dSAdrian Hunter 
1186191d1f1dSDenis Karpov 	if (slot->card_detect)
1187db0fefc5SAdrian Hunter 		carddetect = slot->card_detect(host->dev, host->slot_id);
1188b62f6228SAdrian Hunter 	else {
1189b62f6228SAdrian Hunter 		omap_hsmmc_protect_card(host);
1190a6b2240dSAdrian Hunter 		carddetect = -ENOSYS;
1191b62f6228SAdrian Hunter 	}
1192a6b2240dSAdrian Hunter 
1193cdeebaddSMadhusudhan Chikkature 	if (carddetect)
1194a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1195cdeebaddSMadhusudhan Chikkature 	else
1196a45c6cb8SMadhusudhan Chikkature 		mmc_detect_change(host->mmc, (HZ * 50) / 1000);
1197a45c6cb8SMadhusudhan Chikkature 	return IRQ_HANDLED;
1198a45c6cb8SMadhusudhan Chikkature }
1199a45c6cb8SMadhusudhan Chikkature 
120070a3341aSDenis Karpov static int omap_hsmmc_get_dma_sync_dev(struct omap_hsmmc_host *host,
12010ccd76d4SJuha Yrjola 				     struct mmc_data *data)
12020ccd76d4SJuha Yrjola {
12030ccd76d4SJuha Yrjola 	int sync_dev;
12040ccd76d4SJuha Yrjola 
1205f3e2f1ddSGrazvydas Ignotas 	if (data->flags & MMC_DATA_WRITE)
1206f3e2f1ddSGrazvydas Ignotas 		sync_dev = host->dma_line_tx;
12070ccd76d4SJuha Yrjola 	else
1208f3e2f1ddSGrazvydas Ignotas 		sync_dev = host->dma_line_rx;
12090ccd76d4SJuha Yrjola 	return sync_dev;
12100ccd76d4SJuha Yrjola }
12110ccd76d4SJuha Yrjola 
121270a3341aSDenis Karpov static void omap_hsmmc_config_dma_params(struct omap_hsmmc_host *host,
12130ccd76d4SJuha Yrjola 				       struct mmc_data *data,
12140ccd76d4SJuha Yrjola 				       struct scatterlist *sgl)
12150ccd76d4SJuha Yrjola {
12160ccd76d4SJuha Yrjola 	int blksz, nblk, dma_ch;
12170ccd76d4SJuha Yrjola 
12180ccd76d4SJuha Yrjola 	dma_ch = host->dma_ch;
12190ccd76d4SJuha Yrjola 	if (data->flags & MMC_DATA_WRITE) {
12200ccd76d4SJuha Yrjola 		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
12210ccd76d4SJuha Yrjola 			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
12220ccd76d4SJuha Yrjola 		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
12230ccd76d4SJuha Yrjola 			sg_dma_address(sgl), 0, 0);
12240ccd76d4SJuha Yrjola 	} else {
12250ccd76d4SJuha Yrjola 		omap_set_dma_src_params(dma_ch, 0, OMAP_DMA_AMODE_CONSTANT,
12260ccd76d4SJuha Yrjola 			(host->mapbase + OMAP_HSMMC_DATA), 0, 0);
12270ccd76d4SJuha Yrjola 		omap_set_dma_dest_params(dma_ch, 0, OMAP_DMA_AMODE_POST_INC,
12280ccd76d4SJuha Yrjola 			sg_dma_address(sgl), 0, 0);
12290ccd76d4SJuha Yrjola 	}
12300ccd76d4SJuha Yrjola 
12310ccd76d4SJuha Yrjola 	blksz = host->data->blksz;
12320ccd76d4SJuha Yrjola 	nblk = sg_dma_len(sgl) / blksz;
12330ccd76d4SJuha Yrjola 
12340ccd76d4SJuha Yrjola 	omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S32,
12350ccd76d4SJuha Yrjola 			blksz / 4, nblk, OMAP_DMA_SYNC_FRAME,
123670a3341aSDenis Karpov 			omap_hsmmc_get_dma_sync_dev(host, data),
12370ccd76d4SJuha Yrjola 			!(data->flags & MMC_DATA_WRITE));
12380ccd76d4SJuha Yrjola 
12390ccd76d4SJuha Yrjola 	omap_start_dma(dma_ch);
12400ccd76d4SJuha Yrjola }
12410ccd76d4SJuha Yrjola 
1242a45c6cb8SMadhusudhan Chikkature /*
1243a45c6cb8SMadhusudhan Chikkature  * DMA call back function
1244a45c6cb8SMadhusudhan Chikkature  */
1245b417577dSAdrian Hunter static void omap_hsmmc_dma_cb(int lch, u16 ch_status, void *cb_data)
1246a45c6cb8SMadhusudhan Chikkature {
1247b417577dSAdrian Hunter 	struct omap_hsmmc_host *host = cb_data;
1248770d7432SAdrian Hunter 	struct mmc_data *data;
1249b417577dSAdrian Hunter 	int dma_ch, req_in_progress;
1250a45c6cb8SMadhusudhan Chikkature 
1251f3584e5eSVenkatraman S 	if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
1252f3584e5eSVenkatraman S 		dev_warn(mmc_dev(host->mmc), "unexpected dma status %x\n",
1253f3584e5eSVenkatraman S 			ch_status);
1254f3584e5eSVenkatraman S 		return;
1255f3584e5eSVenkatraman S 	}
1256a45c6cb8SMadhusudhan Chikkature 
1257b417577dSAdrian Hunter 	spin_lock(&host->irq_lock);
1258b417577dSAdrian Hunter 	if (host->dma_ch < 0) {
1259b417577dSAdrian Hunter 		spin_unlock(&host->irq_lock);
1260a45c6cb8SMadhusudhan Chikkature 		return;
1261b417577dSAdrian Hunter 	}
1262a45c6cb8SMadhusudhan Chikkature 
1263770d7432SAdrian Hunter 	data = host->mrq->data;
12640ccd76d4SJuha Yrjola 	host->dma_sg_idx++;
12650ccd76d4SJuha Yrjola 	if (host->dma_sg_idx < host->dma_len) {
12660ccd76d4SJuha Yrjola 		/* Fire up the next transfer. */
1267b417577dSAdrian Hunter 		omap_hsmmc_config_dma_params(host, data,
1268b417577dSAdrian Hunter 					   data->sg + host->dma_sg_idx);
1269b417577dSAdrian Hunter 		spin_unlock(&host->irq_lock);
12700ccd76d4SJuha Yrjola 		return;
12710ccd76d4SJuha Yrjola 	}
12720ccd76d4SJuha Yrjola 
12739782aff8SPer Forlin 	if (!data->host_cookie)
1274a9120c33SPer Forlin 		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
1275b417577dSAdrian Hunter 			     omap_hsmmc_get_dma_dir(host, data));
1276b417577dSAdrian Hunter 
1277b417577dSAdrian Hunter 	req_in_progress = host->req_in_progress;
1278b417577dSAdrian Hunter 	dma_ch = host->dma_ch;
1279a45c6cb8SMadhusudhan Chikkature 	host->dma_ch = -1;
1280b417577dSAdrian Hunter 	spin_unlock(&host->irq_lock);
1281b417577dSAdrian Hunter 
1282b417577dSAdrian Hunter 	omap_free_dma(dma_ch);
1283b417577dSAdrian Hunter 
1284b417577dSAdrian Hunter 	/* If DMA has finished after TC, complete the request */
1285b417577dSAdrian Hunter 	if (!req_in_progress) {
1286b417577dSAdrian Hunter 		struct mmc_request *mrq = host->mrq;
1287b417577dSAdrian Hunter 
1288b417577dSAdrian Hunter 		host->mrq = NULL;
1289b417577dSAdrian Hunter 		mmc_request_done(host->mmc, mrq);
1290b417577dSAdrian Hunter 	}
1291a45c6cb8SMadhusudhan Chikkature }
1292a45c6cb8SMadhusudhan Chikkature 
12939782aff8SPer Forlin static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
12949782aff8SPer Forlin 				       struct mmc_data *data,
12959782aff8SPer Forlin 				       struct omap_hsmmc_next *next)
12969782aff8SPer Forlin {
12979782aff8SPer Forlin 	int dma_len;
12989782aff8SPer Forlin 
12999782aff8SPer Forlin 	if (!next && data->host_cookie &&
13009782aff8SPer Forlin 	    data->host_cookie != host->next_data.cookie) {
13012cecdf00SRajendra Nayak 		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
13029782aff8SPer Forlin 		       " host->next_data.cookie %d\n",
13039782aff8SPer Forlin 		       __func__, data->host_cookie, host->next_data.cookie);
13049782aff8SPer Forlin 		data->host_cookie = 0;
13059782aff8SPer Forlin 	}
13069782aff8SPer Forlin 
13079782aff8SPer Forlin 	/* Check if next job is already prepared */
13089782aff8SPer Forlin 	if (next ||
13099782aff8SPer Forlin 	    (!next && data->host_cookie != host->next_data.cookie)) {
13109782aff8SPer Forlin 		dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
13119782aff8SPer Forlin 				     data->sg_len,
13129782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
13139782aff8SPer Forlin 
13149782aff8SPer Forlin 	} else {
13159782aff8SPer Forlin 		dma_len = host->next_data.dma_len;
13169782aff8SPer Forlin 		host->next_data.dma_len = 0;
13179782aff8SPer Forlin 	}
13189782aff8SPer Forlin 
13199782aff8SPer Forlin 
13209782aff8SPer Forlin 	if (dma_len == 0)
13219782aff8SPer Forlin 		return -EINVAL;
13229782aff8SPer Forlin 
13239782aff8SPer Forlin 	if (next) {
13249782aff8SPer Forlin 		next->dma_len = dma_len;
13259782aff8SPer Forlin 		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
13269782aff8SPer Forlin 	} else
13279782aff8SPer Forlin 		host->dma_len = dma_len;
13289782aff8SPer Forlin 
13299782aff8SPer Forlin 	return 0;
13309782aff8SPer Forlin }
13319782aff8SPer Forlin 
1332a45c6cb8SMadhusudhan Chikkature /*
1333a45c6cb8SMadhusudhan Chikkature  * Routine to configure and start DMA for the MMC card
1334a45c6cb8SMadhusudhan Chikkature  */
133570a3341aSDenis Karpov static int omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host,
133670a3341aSDenis Karpov 					struct mmc_request *req)
1337a45c6cb8SMadhusudhan Chikkature {
1338b417577dSAdrian Hunter 	int dma_ch = 0, ret = 0, i;
1339a45c6cb8SMadhusudhan Chikkature 	struct mmc_data *data = req->data;
1340a45c6cb8SMadhusudhan Chikkature 
13410ccd76d4SJuha Yrjola 	/* Sanity check: all the SG entries must be aligned by block size. */
1342a3f406f8SJarkko Lavinen 	for (i = 0; i < data->sg_len; i++) {
13430ccd76d4SJuha Yrjola 		struct scatterlist *sgl;
13440ccd76d4SJuha Yrjola 
13450ccd76d4SJuha Yrjola 		sgl = data->sg + i;
13460ccd76d4SJuha Yrjola 		if (sgl->length % data->blksz)
13470ccd76d4SJuha Yrjola 			return -EINVAL;
13480ccd76d4SJuha Yrjola 	}
13490ccd76d4SJuha Yrjola 	if ((data->blksz % 4) != 0)
13500ccd76d4SJuha Yrjola 		/* REVISIT: The MMC buffer increments only when MSB is written.
13510ccd76d4SJuha Yrjola 		 * Return error for blksz which is non multiple of four.
13520ccd76d4SJuha Yrjola 		 */
13530ccd76d4SJuha Yrjola 		return -EINVAL;
13540ccd76d4SJuha Yrjola 
1355b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1356a45c6cb8SMadhusudhan Chikkature 
135770a3341aSDenis Karpov 	ret = omap_request_dma(omap_hsmmc_get_dma_sync_dev(host, data),
135870a3341aSDenis Karpov 			       "MMC/SD", omap_hsmmc_dma_cb, host, &dma_ch);
1359a45c6cb8SMadhusudhan Chikkature 	if (ret != 0) {
13600ccd76d4SJuha Yrjola 		dev_err(mmc_dev(host->mmc),
1361a45c6cb8SMadhusudhan Chikkature 			"%s: omap_request_dma() failed with %d\n",
1362a45c6cb8SMadhusudhan Chikkature 			mmc_hostname(host->mmc), ret);
1363a45c6cb8SMadhusudhan Chikkature 		return ret;
1364a45c6cb8SMadhusudhan Chikkature 	}
13659782aff8SPer Forlin 	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL);
13669782aff8SPer Forlin 	if (ret)
13679782aff8SPer Forlin 		return ret;
1368a45c6cb8SMadhusudhan Chikkature 
1369a45c6cb8SMadhusudhan Chikkature 	host->dma_ch = dma_ch;
13700ccd76d4SJuha Yrjola 	host->dma_sg_idx = 0;
1371a45c6cb8SMadhusudhan Chikkature 
137270a3341aSDenis Karpov 	omap_hsmmc_config_dma_params(host, data, data->sg);
1373a45c6cb8SMadhusudhan Chikkature 
1374a45c6cb8SMadhusudhan Chikkature 	return 0;
1375a45c6cb8SMadhusudhan Chikkature }
1376a45c6cb8SMadhusudhan Chikkature 
137770a3341aSDenis Karpov static void set_data_timeout(struct omap_hsmmc_host *host,
1378e2bf08d6SAdrian Hunter 			     unsigned int timeout_ns,
1379e2bf08d6SAdrian Hunter 			     unsigned int timeout_clks)
1380a45c6cb8SMadhusudhan Chikkature {
1381a45c6cb8SMadhusudhan Chikkature 	unsigned int timeout, cycle_ns;
1382a45c6cb8SMadhusudhan Chikkature 	uint32_t reg, clkd, dto = 0;
1383a45c6cb8SMadhusudhan Chikkature 
1384a45c6cb8SMadhusudhan Chikkature 	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1385a45c6cb8SMadhusudhan Chikkature 	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1386a45c6cb8SMadhusudhan Chikkature 	if (clkd == 0)
1387a45c6cb8SMadhusudhan Chikkature 		clkd = 1;
1388a45c6cb8SMadhusudhan Chikkature 
1389a45c6cb8SMadhusudhan Chikkature 	cycle_ns = 1000000000 / (clk_get_rate(host->fclk) / clkd);
1390e2bf08d6SAdrian Hunter 	timeout = timeout_ns / cycle_ns;
1391e2bf08d6SAdrian Hunter 	timeout += timeout_clks;
1392a45c6cb8SMadhusudhan Chikkature 	if (timeout) {
1393a45c6cb8SMadhusudhan Chikkature 		while ((timeout & 0x80000000) == 0) {
1394a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1395a45c6cb8SMadhusudhan Chikkature 			timeout <<= 1;
1396a45c6cb8SMadhusudhan Chikkature 		}
1397a45c6cb8SMadhusudhan Chikkature 		dto = 31 - dto;
1398a45c6cb8SMadhusudhan Chikkature 		timeout <<= 1;
1399a45c6cb8SMadhusudhan Chikkature 		if (timeout && dto)
1400a45c6cb8SMadhusudhan Chikkature 			dto += 1;
1401a45c6cb8SMadhusudhan Chikkature 		if (dto >= 13)
1402a45c6cb8SMadhusudhan Chikkature 			dto -= 13;
1403a45c6cb8SMadhusudhan Chikkature 		else
1404a45c6cb8SMadhusudhan Chikkature 			dto = 0;
1405a45c6cb8SMadhusudhan Chikkature 		if (dto > 14)
1406a45c6cb8SMadhusudhan Chikkature 			dto = 14;
1407a45c6cb8SMadhusudhan Chikkature 	}
1408a45c6cb8SMadhusudhan Chikkature 
1409a45c6cb8SMadhusudhan Chikkature 	reg &= ~DTO_MASK;
1410a45c6cb8SMadhusudhan Chikkature 	reg |= dto << DTO_SHIFT;
1411a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1412a45c6cb8SMadhusudhan Chikkature }
1413a45c6cb8SMadhusudhan Chikkature 
1414a45c6cb8SMadhusudhan Chikkature /*
1415a45c6cb8SMadhusudhan Chikkature  * Configure block length for MMC/SD cards and initiate the transfer.
1416a45c6cb8SMadhusudhan Chikkature  */
1417a45c6cb8SMadhusudhan Chikkature static int
141870a3341aSDenis Karpov omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1419a45c6cb8SMadhusudhan Chikkature {
1420a45c6cb8SMadhusudhan Chikkature 	int ret;
1421a45c6cb8SMadhusudhan Chikkature 	host->data = req->data;
1422a45c6cb8SMadhusudhan Chikkature 
1423a45c6cb8SMadhusudhan Chikkature 	if (req->data == NULL) {
1424a45c6cb8SMadhusudhan Chikkature 		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1425e2bf08d6SAdrian Hunter 		/*
1426e2bf08d6SAdrian Hunter 		 * Set an arbitrary 100ms data timeout for commands with
1427e2bf08d6SAdrian Hunter 		 * busy signal.
1428e2bf08d6SAdrian Hunter 		 */
1429e2bf08d6SAdrian Hunter 		if (req->cmd->flags & MMC_RSP_BUSY)
1430e2bf08d6SAdrian Hunter 			set_data_timeout(host, 100000000U, 0);
1431a45c6cb8SMadhusudhan Chikkature 		return 0;
1432a45c6cb8SMadhusudhan Chikkature 	}
1433a45c6cb8SMadhusudhan Chikkature 
1434a45c6cb8SMadhusudhan Chikkature 	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1435a45c6cb8SMadhusudhan Chikkature 					| (req->data->blocks << 16));
1436e2bf08d6SAdrian Hunter 	set_data_timeout(host, req->data->timeout_ns, req->data->timeout_clks);
1437a45c6cb8SMadhusudhan Chikkature 
1438a45c6cb8SMadhusudhan Chikkature 	if (host->use_dma) {
143970a3341aSDenis Karpov 		ret = omap_hsmmc_start_dma_transfer(host, req);
1440a45c6cb8SMadhusudhan Chikkature 		if (ret != 0) {
1441a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc), "MMC start dma failure\n");
1442a45c6cb8SMadhusudhan Chikkature 			return ret;
1443a45c6cb8SMadhusudhan Chikkature 		}
1444a45c6cb8SMadhusudhan Chikkature 	}
1445a45c6cb8SMadhusudhan Chikkature 	return 0;
1446a45c6cb8SMadhusudhan Chikkature }
1447a45c6cb8SMadhusudhan Chikkature 
14489782aff8SPer Forlin static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
14499782aff8SPer Forlin 				int err)
14509782aff8SPer Forlin {
14519782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
14529782aff8SPer Forlin 	struct mmc_data *data = mrq->data;
14539782aff8SPer Forlin 
14549782aff8SPer Forlin 	if (host->use_dma) {
1455053bf34fSPer Forlin 		if (data->host_cookie)
1456053bf34fSPer Forlin 			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
1457053bf34fSPer Forlin 				     data->sg_len,
14589782aff8SPer Forlin 				     omap_hsmmc_get_dma_dir(host, data));
14599782aff8SPer Forlin 		data->host_cookie = 0;
14609782aff8SPer Forlin 	}
14619782aff8SPer Forlin }
14629782aff8SPer Forlin 
14639782aff8SPer Forlin static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
14649782aff8SPer Forlin 			       bool is_first_req)
14659782aff8SPer Forlin {
14669782aff8SPer Forlin 	struct omap_hsmmc_host *host = mmc_priv(mmc);
14679782aff8SPer Forlin 
14689782aff8SPer Forlin 	if (mrq->data->host_cookie) {
14699782aff8SPer Forlin 		mrq->data->host_cookie = 0;
14709782aff8SPer Forlin 		return ;
14719782aff8SPer Forlin 	}
14729782aff8SPer Forlin 
14739782aff8SPer Forlin 	if (host->use_dma)
14749782aff8SPer Forlin 		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
14759782aff8SPer Forlin 						&host->next_data))
14769782aff8SPer Forlin 			mrq->data->host_cookie = 0;
14779782aff8SPer Forlin }
14789782aff8SPer Forlin 
1479a45c6cb8SMadhusudhan Chikkature /*
1480a45c6cb8SMadhusudhan Chikkature  * Request function. for read/write operation
1481a45c6cb8SMadhusudhan Chikkature  */
148270a3341aSDenis Karpov static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1483a45c6cb8SMadhusudhan Chikkature {
148470a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1485a3f406f8SJarkko Lavinen 	int err;
1486a45c6cb8SMadhusudhan Chikkature 
1487b417577dSAdrian Hunter 	BUG_ON(host->req_in_progress);
1488b417577dSAdrian Hunter 	BUG_ON(host->dma_ch != -1);
1489b62f6228SAdrian Hunter 	if (host->protect_card) {
1490b62f6228SAdrian Hunter 		if (host->reqs_blocked < 3) {
1491b62f6228SAdrian Hunter 			/*
1492b62f6228SAdrian Hunter 			 * Ensure the controller is left in a consistent
1493b62f6228SAdrian Hunter 			 * state by resetting the command and data state
1494b62f6228SAdrian Hunter 			 * machines.
1495b62f6228SAdrian Hunter 			 */
1496b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRD);
1497b62f6228SAdrian Hunter 			omap_hsmmc_reset_controller_fsm(host, SRC);
1498b62f6228SAdrian Hunter 			host->reqs_blocked += 1;
1499b62f6228SAdrian Hunter 		}
1500b62f6228SAdrian Hunter 		req->cmd->error = -EBADF;
1501b62f6228SAdrian Hunter 		if (req->data)
1502b62f6228SAdrian Hunter 			req->data->error = -EBADF;
1503b417577dSAdrian Hunter 		req->cmd->retries = 0;
1504b62f6228SAdrian Hunter 		mmc_request_done(mmc, req);
1505b62f6228SAdrian Hunter 		return;
1506b62f6228SAdrian Hunter 	} else if (host->reqs_blocked)
1507b62f6228SAdrian Hunter 		host->reqs_blocked = 0;
1508a45c6cb8SMadhusudhan Chikkature 	WARN_ON(host->mrq != NULL);
1509a45c6cb8SMadhusudhan Chikkature 	host->mrq = req;
151070a3341aSDenis Karpov 	err = omap_hsmmc_prepare_data(host, req);
1511a3f406f8SJarkko Lavinen 	if (err) {
1512a3f406f8SJarkko Lavinen 		req->cmd->error = err;
1513a3f406f8SJarkko Lavinen 		if (req->data)
1514a3f406f8SJarkko Lavinen 			req->data->error = err;
1515a3f406f8SJarkko Lavinen 		host->mrq = NULL;
1516a3f406f8SJarkko Lavinen 		mmc_request_done(mmc, req);
1517a3f406f8SJarkko Lavinen 		return;
1518a3f406f8SJarkko Lavinen 	}
1519a3f406f8SJarkko Lavinen 
152070a3341aSDenis Karpov 	omap_hsmmc_start_command(host, req->cmd, req->data);
1521a45c6cb8SMadhusudhan Chikkature }
1522a45c6cb8SMadhusudhan Chikkature 
1523a45c6cb8SMadhusudhan Chikkature /* Routine to configure clock values. Exposed API to core */
152470a3341aSDenis Karpov static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1525a45c6cb8SMadhusudhan Chikkature {
152670a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1527a3621465SAdrian Hunter 	int do_send_init_stream = 0;
1528a45c6cb8SMadhusudhan Chikkature 
1529fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
15305e2ea617SAdrian Hunter 
1531a3621465SAdrian Hunter 	if (ios->power_mode != host->power_mode) {
1532a45c6cb8SMadhusudhan Chikkature 		switch (ios->power_mode) {
1533a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_OFF:
1534a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1535a3621465SAdrian Hunter 						 0, 0);
1536623821f7SAdrian Hunter 			host->vdd = 0;
1537a45c6cb8SMadhusudhan Chikkature 			break;
1538a45c6cb8SMadhusudhan Chikkature 		case MMC_POWER_UP:
1539a3621465SAdrian Hunter 			mmc_slot(host).set_power(host->dev, host->slot_id,
1540a3621465SAdrian Hunter 						 1, ios->vdd);
1541623821f7SAdrian Hunter 			host->vdd = ios->vdd;
1542a45c6cb8SMadhusudhan Chikkature 			break;
1543a3621465SAdrian Hunter 		case MMC_POWER_ON:
1544a3621465SAdrian Hunter 			do_send_init_stream = 1;
1545a3621465SAdrian Hunter 			break;
1546a3621465SAdrian Hunter 		}
1547a3621465SAdrian Hunter 		host->power_mode = ios->power_mode;
1548a45c6cb8SMadhusudhan Chikkature 	}
1549a45c6cb8SMadhusudhan Chikkature 
1550dd498effSDenis Karpov 	/* FIXME: set registers based only on changes to ios */
1551dd498effSDenis Karpov 
15523796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_width(host);
1553a45c6cb8SMadhusudhan Chikkature 
15544621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1555eb250826SDavid Brownell 		/* Only MMC1 can interface at 3V without some flavor
1556eb250826SDavid Brownell 		 * of external transceiver; but they all handle 1.8V.
1557eb250826SDavid Brownell 		 */
1558a45c6cb8SMadhusudhan Chikkature 		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
15591f84b71bSRajendra Nayak 			(ios->vdd == DUAL_VOLT_OCR_BIT) &&
15601f84b71bSRajendra Nayak 			/*
15611f84b71bSRajendra Nayak 			 * With pbias cell programming missing, this
15621f84b71bSRajendra Nayak 			 * can't be allowed when booting with device
15631f84b71bSRajendra Nayak 			 * tree.
15641f84b71bSRajendra Nayak 			 */
15654d048f91SRajendra Nayak 			!host->dev->of_node) {
1566a45c6cb8SMadhusudhan Chikkature 				/*
1567a45c6cb8SMadhusudhan Chikkature 				 * The mmc_select_voltage fn of the core does
1568a45c6cb8SMadhusudhan Chikkature 				 * not seem to set the power_mode to
1569a45c6cb8SMadhusudhan Chikkature 				 * MMC_POWER_UP upon recalculating the voltage.
1570a45c6cb8SMadhusudhan Chikkature 				 * vdd 1.8v.
1571a45c6cb8SMadhusudhan Chikkature 				 */
157270a3341aSDenis Karpov 			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1573a45c6cb8SMadhusudhan Chikkature 				dev_dbg(mmc_dev(host->mmc),
1574a45c6cb8SMadhusudhan Chikkature 						"Switch operation failed\n");
1575a45c6cb8SMadhusudhan Chikkature 		}
1576a45c6cb8SMadhusudhan Chikkature 	}
1577a45c6cb8SMadhusudhan Chikkature 
15785934df2fSAndy Shevchenko 	omap_hsmmc_set_clock(host);
1579a45c6cb8SMadhusudhan Chikkature 
1580a3621465SAdrian Hunter 	if (do_send_init_stream)
1581a45c6cb8SMadhusudhan Chikkature 		send_init_stream(host);
1582a45c6cb8SMadhusudhan Chikkature 
15833796fb8aSAndy Shevchenko 	omap_hsmmc_set_bus_mode(host);
15845e2ea617SAdrian Hunter 
1585fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1586a45c6cb8SMadhusudhan Chikkature }
1587a45c6cb8SMadhusudhan Chikkature 
1588a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1589a45c6cb8SMadhusudhan Chikkature {
159070a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1591a45c6cb8SMadhusudhan Chikkature 
1592191d1f1dSDenis Karpov 	if (!mmc_slot(host).card_detect)
1593a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1594db0fefc5SAdrian Hunter 	return mmc_slot(host).card_detect(host->dev, host->slot_id);
1595a45c6cb8SMadhusudhan Chikkature }
1596a45c6cb8SMadhusudhan Chikkature 
1597a45c6cb8SMadhusudhan Chikkature static int omap_hsmmc_get_ro(struct mmc_host *mmc)
1598a45c6cb8SMadhusudhan Chikkature {
159970a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1600a45c6cb8SMadhusudhan Chikkature 
1601191d1f1dSDenis Karpov 	if (!mmc_slot(host).get_ro)
1602a45c6cb8SMadhusudhan Chikkature 		return -ENOSYS;
1603191d1f1dSDenis Karpov 	return mmc_slot(host).get_ro(host->dev, 0);
1604a45c6cb8SMadhusudhan Chikkature }
1605a45c6cb8SMadhusudhan Chikkature 
16064816858cSGrazvydas Ignotas static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
16074816858cSGrazvydas Ignotas {
16084816858cSGrazvydas Ignotas 	struct omap_hsmmc_host *host = mmc_priv(mmc);
16094816858cSGrazvydas Ignotas 
16104816858cSGrazvydas Ignotas 	if (mmc_slot(host).init_card)
16114816858cSGrazvydas Ignotas 		mmc_slot(host).init_card(card);
16124816858cSGrazvydas Ignotas }
16134816858cSGrazvydas Ignotas 
161470a3341aSDenis Karpov static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
16151b331e69SKim Kyuwon {
16161b331e69SKim Kyuwon 	u32 hctl, capa, value;
16171b331e69SKim Kyuwon 
16181b331e69SKim Kyuwon 	/* Only MMC1 supports 3.0V */
16194621d5f8SKishore Kadiyala 	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
16201b331e69SKim Kyuwon 		hctl = SDVS30;
16211b331e69SKim Kyuwon 		capa = VS30 | VS18;
16221b331e69SKim Kyuwon 	} else {
16231b331e69SKim Kyuwon 		hctl = SDVS18;
16241b331e69SKim Kyuwon 		capa = VS18;
16251b331e69SKim Kyuwon 	}
16261b331e69SKim Kyuwon 
16271b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
16281b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
16291b331e69SKim Kyuwon 
16301b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, CAPA);
16311b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
16321b331e69SKim Kyuwon 
16331b331e69SKim Kyuwon 	/* Set the controller to AUTO IDLE mode */
16341b331e69SKim Kyuwon 	value = OMAP_HSMMC_READ(host->base, SYSCONFIG);
16351b331e69SKim Kyuwon 	OMAP_HSMMC_WRITE(host->base, SYSCONFIG, value | AUTOIDLE);
16361b331e69SKim Kyuwon 
16371b331e69SKim Kyuwon 	/* Set SD bus power bit */
1638e13bb300SAdrian Hunter 	set_sd_bus_power(host);
16391b331e69SKim Kyuwon }
16401b331e69SKim Kyuwon 
164170a3341aSDenis Karpov static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
1642dd498effSDenis Karpov {
164370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1644dd498effSDenis Karpov 
1645fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1646fa4aa2d4SBalaji T K 
1647dd498effSDenis Karpov 	return 0;
1648dd498effSDenis Karpov }
1649dd498effSDenis Karpov 
1650907d2e7cSAdrian Hunter static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
1651dd498effSDenis Karpov {
165270a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
1653dd498effSDenis Karpov 
1654fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1655fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1656fa4aa2d4SBalaji T K 
1657dd498effSDenis Karpov 	return 0;
1658dd498effSDenis Karpov }
1659dd498effSDenis Karpov 
166070a3341aSDenis Karpov static const struct mmc_host_ops omap_hsmmc_ops = {
166170a3341aSDenis Karpov 	.enable = omap_hsmmc_enable_fclk,
166270a3341aSDenis Karpov 	.disable = omap_hsmmc_disable_fclk,
16639782aff8SPer Forlin 	.post_req = omap_hsmmc_post_req,
16649782aff8SPer Forlin 	.pre_req = omap_hsmmc_pre_req,
166570a3341aSDenis Karpov 	.request = omap_hsmmc_request,
166670a3341aSDenis Karpov 	.set_ios = omap_hsmmc_set_ios,
1667dd498effSDenis Karpov 	.get_cd = omap_hsmmc_get_cd,
1668dd498effSDenis Karpov 	.get_ro = omap_hsmmc_get_ro,
16694816858cSGrazvydas Ignotas 	.init_card = omap_hsmmc_init_card,
1670dd498effSDenis Karpov 	/* NYET -- enable_sdio_irq */
1671dd498effSDenis Karpov };
1672dd498effSDenis Karpov 
1673d900f712SDenis Karpov #ifdef CONFIG_DEBUG_FS
1674d900f712SDenis Karpov 
167570a3341aSDenis Karpov static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1676d900f712SDenis Karpov {
1677d900f712SDenis Karpov 	struct mmc_host *mmc = s->private;
167870a3341aSDenis Karpov 	struct omap_hsmmc_host *host = mmc_priv(mmc);
167911dd62a7SDenis Karpov 	int context_loss = 0;
168011dd62a7SDenis Karpov 
168170a3341aSDenis Karpov 	if (host->pdata->get_context_loss_count)
168270a3341aSDenis Karpov 		context_loss = host->pdata->get_context_loss_count(host->dev);
1683d900f712SDenis Karpov 
1684907d2e7cSAdrian Hunter 	seq_printf(s, "mmc%d:\n ctx_loss:\t%d:%d\n\nregs:\n",
1685907d2e7cSAdrian Hunter 			mmc->index, host->context_loss, context_loss);
16865e2ea617SAdrian Hunter 
16877a8c2cefSBalaji T K 	if (host->suspended) {
1688dd498effSDenis Karpov 		seq_printf(s, "host suspended, can't read registers\n");
1689dd498effSDenis Karpov 		return 0;
1690dd498effSDenis Karpov 	}
1691dd498effSDenis Karpov 
1692fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1693d900f712SDenis Karpov 
1694d900f712SDenis Karpov 	seq_printf(s, "SYSCONFIG:\t0x%08x\n",
1695d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCONFIG));
1696d900f712SDenis Karpov 	seq_printf(s, "CON:\t\t0x%08x\n",
1697d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CON));
1698d900f712SDenis Karpov 	seq_printf(s, "HCTL:\t\t0x%08x\n",
1699d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, HCTL));
1700d900f712SDenis Karpov 	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1701d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, SYSCTL));
1702d900f712SDenis Karpov 	seq_printf(s, "IE:\t\t0x%08x\n",
1703d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, IE));
1704d900f712SDenis Karpov 	seq_printf(s, "ISE:\t\t0x%08x\n",
1705d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, ISE));
1706d900f712SDenis Karpov 	seq_printf(s, "CAPA:\t\t0x%08x\n",
1707d900f712SDenis Karpov 			OMAP_HSMMC_READ(host->base, CAPA));
17085e2ea617SAdrian Hunter 
1709fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
1710fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
1711dd498effSDenis Karpov 
1712d900f712SDenis Karpov 	return 0;
1713d900f712SDenis Karpov }
1714d900f712SDenis Karpov 
171570a3341aSDenis Karpov static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1716d900f712SDenis Karpov {
171770a3341aSDenis Karpov 	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1718d900f712SDenis Karpov }
1719d900f712SDenis Karpov 
1720d900f712SDenis Karpov static const struct file_operations mmc_regs_fops = {
172170a3341aSDenis Karpov 	.open           = omap_hsmmc_regs_open,
1722d900f712SDenis Karpov 	.read           = seq_read,
1723d900f712SDenis Karpov 	.llseek         = seq_lseek,
1724d900f712SDenis Karpov 	.release        = single_release,
1725d900f712SDenis Karpov };
1726d900f712SDenis Karpov 
172770a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1728d900f712SDenis Karpov {
1729d900f712SDenis Karpov 	if (mmc->debugfs_root)
1730d900f712SDenis Karpov 		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1731d900f712SDenis Karpov 			mmc, &mmc_regs_fops);
1732d900f712SDenis Karpov }
1733d900f712SDenis Karpov 
1734d900f712SDenis Karpov #else
1735d900f712SDenis Karpov 
173670a3341aSDenis Karpov static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1737d900f712SDenis Karpov {
1738d900f712SDenis Karpov }
1739d900f712SDenis Karpov 
1740d900f712SDenis Karpov #endif
1741d900f712SDenis Karpov 
174246856a68SRajendra Nayak #ifdef CONFIG_OF
174346856a68SRajendra Nayak static u16 omap4_reg_offset = 0x100;
174446856a68SRajendra Nayak 
174546856a68SRajendra Nayak static const struct of_device_id omap_mmc_of_match[] = {
174646856a68SRajendra Nayak 	{
174746856a68SRajendra Nayak 		.compatible = "ti,omap2-hsmmc",
174846856a68SRajendra Nayak 	},
174946856a68SRajendra Nayak 	{
175046856a68SRajendra Nayak 		.compatible = "ti,omap3-hsmmc",
175146856a68SRajendra Nayak 	},
175246856a68SRajendra Nayak 	{
175346856a68SRajendra Nayak 		.compatible = "ti,omap4-hsmmc",
175446856a68SRajendra Nayak 		.data = &omap4_reg_offset,
175546856a68SRajendra Nayak 	},
175646856a68SRajendra Nayak 	{},
1757b6d085f6SChris Ball };
175846856a68SRajendra Nayak MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
175946856a68SRajendra Nayak 
176046856a68SRajendra Nayak static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
176146856a68SRajendra Nayak {
176246856a68SRajendra Nayak 	struct omap_mmc_platform_data *pdata;
176346856a68SRajendra Nayak 	struct device_node *np = dev->of_node;
176446856a68SRajendra Nayak 	u32 bus_width;
176546856a68SRajendra Nayak 
176646856a68SRajendra Nayak 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
176746856a68SRajendra Nayak 	if (!pdata)
176846856a68SRajendra Nayak 		return NULL; /* out of memory */
176946856a68SRajendra Nayak 
177046856a68SRajendra Nayak 	if (of_find_property(np, "ti,dual-volt", NULL))
177146856a68SRajendra Nayak 		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
177246856a68SRajendra Nayak 
177346856a68SRajendra Nayak 	/* This driver only supports 1 slot */
177446856a68SRajendra Nayak 	pdata->nr_slots = 1;
177546856a68SRajendra Nayak 	pdata->slots[0].switch_pin = of_get_named_gpio(np, "cd-gpios", 0);
177646856a68SRajendra Nayak 	pdata->slots[0].gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
177746856a68SRajendra Nayak 
177846856a68SRajendra Nayak 	if (of_find_property(np, "ti,non-removable", NULL)) {
177946856a68SRajendra Nayak 		pdata->slots[0].nonremovable = true;
178046856a68SRajendra Nayak 		pdata->slots[0].no_regulator_off_init = true;
178146856a68SRajendra Nayak 	}
178246856a68SRajendra Nayak 	of_property_read_u32(np, "ti,bus-width", &bus_width);
178346856a68SRajendra Nayak 	if (bus_width == 4)
178446856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
178546856a68SRajendra Nayak 	else if (bus_width == 8)
178646856a68SRajendra Nayak 		pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;
178746856a68SRajendra Nayak 
178846856a68SRajendra Nayak 	if (of_find_property(np, "ti,needs-special-reset", NULL))
178946856a68SRajendra Nayak 		pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
179046856a68SRajendra Nayak 
179146856a68SRajendra Nayak 	return pdata;
179246856a68SRajendra Nayak }
179346856a68SRajendra Nayak #else
179446856a68SRajendra Nayak static inline struct omap_mmc_platform_data
179546856a68SRajendra Nayak 			*of_get_hsmmc_pdata(struct device *dev)
179646856a68SRajendra Nayak {
179746856a68SRajendra Nayak 	return NULL;
179846856a68SRajendra Nayak }
179946856a68SRajendra Nayak #endif
180046856a68SRajendra Nayak 
1801efa25fd3SFelipe Balbi static int __devinit omap_hsmmc_probe(struct platform_device *pdev)
1802a45c6cb8SMadhusudhan Chikkature {
1803a45c6cb8SMadhusudhan Chikkature 	struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1804a45c6cb8SMadhusudhan Chikkature 	struct mmc_host *mmc;
180570a3341aSDenis Karpov 	struct omap_hsmmc_host *host = NULL;
1806a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
1807db0fefc5SAdrian Hunter 	int ret, irq;
180846856a68SRajendra Nayak 	const struct of_device_id *match;
180946856a68SRajendra Nayak 
181046856a68SRajendra Nayak 	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
181146856a68SRajendra Nayak 	if (match) {
181246856a68SRajendra Nayak 		pdata = of_get_hsmmc_pdata(&pdev->dev);
181346856a68SRajendra Nayak 		if (match->data) {
181446856a68SRajendra Nayak 			u16 *offsetp = match->data;
181546856a68SRajendra Nayak 			pdata->reg_offset = *offsetp;
181646856a68SRajendra Nayak 		}
181746856a68SRajendra Nayak 	}
1818a45c6cb8SMadhusudhan Chikkature 
1819a45c6cb8SMadhusudhan Chikkature 	if (pdata == NULL) {
1820a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "Platform Data is missing\n");
1821a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1822a45c6cb8SMadhusudhan Chikkature 	}
1823a45c6cb8SMadhusudhan Chikkature 
1824a45c6cb8SMadhusudhan Chikkature 	if (pdata->nr_slots == 0) {
1825a45c6cb8SMadhusudhan Chikkature 		dev_err(&pdev->dev, "No Slots\n");
1826a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1827a45c6cb8SMadhusudhan Chikkature 	}
1828a45c6cb8SMadhusudhan Chikkature 
1829a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1830a45c6cb8SMadhusudhan Chikkature 	irq = platform_get_irq(pdev, 0);
1831a45c6cb8SMadhusudhan Chikkature 	if (res == NULL || irq < 0)
1832a45c6cb8SMadhusudhan Chikkature 		return -ENXIO;
1833a45c6cb8SMadhusudhan Chikkature 
1834984b203aSChris Ball 	res = request_mem_region(res->start, resource_size(res), pdev->name);
1835a45c6cb8SMadhusudhan Chikkature 	if (res == NULL)
1836a45c6cb8SMadhusudhan Chikkature 		return -EBUSY;
1837a45c6cb8SMadhusudhan Chikkature 
1838db0fefc5SAdrian Hunter 	ret = omap_hsmmc_gpio_init(pdata);
1839db0fefc5SAdrian Hunter 	if (ret)
1840db0fefc5SAdrian Hunter 		goto err;
1841db0fefc5SAdrian Hunter 
184270a3341aSDenis Karpov 	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
1843a45c6cb8SMadhusudhan Chikkature 	if (!mmc) {
1844a45c6cb8SMadhusudhan Chikkature 		ret = -ENOMEM;
1845db0fefc5SAdrian Hunter 		goto err_alloc;
1846a45c6cb8SMadhusudhan Chikkature 	}
1847a45c6cb8SMadhusudhan Chikkature 
1848a45c6cb8SMadhusudhan Chikkature 	host		= mmc_priv(mmc);
1849a45c6cb8SMadhusudhan Chikkature 	host->mmc	= mmc;
1850a45c6cb8SMadhusudhan Chikkature 	host->pdata	= pdata;
1851a45c6cb8SMadhusudhan Chikkature 	host->dev	= &pdev->dev;
1852a45c6cb8SMadhusudhan Chikkature 	host->use_dma	= 1;
1853a45c6cb8SMadhusudhan Chikkature 	host->dev->dma_mask = &pdata->dma_mask;
1854a45c6cb8SMadhusudhan Chikkature 	host->dma_ch	= -1;
1855a45c6cb8SMadhusudhan Chikkature 	host->irq	= irq;
1856a45c6cb8SMadhusudhan Chikkature 	host->slot_id	= 0;
1857fc307df8SBalaji T K 	host->mapbase	= res->start + pdata->reg_offset;
1858a45c6cb8SMadhusudhan Chikkature 	host->base	= ioremap(host->mapbase, SZ_4K);
18596da20c89SAdrian Hunter 	host->power_mode = MMC_POWER_OFF;
1860dba3c29eSBalaji T K 	host->flags	= AUTO_CMD12;
18619782aff8SPer Forlin 	host->next_data.cookie = 1;
1862a45c6cb8SMadhusudhan Chikkature 
1863a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, host);
1864a45c6cb8SMadhusudhan Chikkature 
186570a3341aSDenis Karpov 	mmc->ops	= &omap_hsmmc_ops;
1866dd498effSDenis Karpov 
1867e0eb2424SAdrian Hunter 	/*
1868e0eb2424SAdrian Hunter 	 * If regulator_disable can only put vcc_aux to sleep then there is
1869e0eb2424SAdrian Hunter 	 * no off state.
1870e0eb2424SAdrian Hunter 	 */
1871e0eb2424SAdrian Hunter 	if (mmc_slot(host).vcc_aux_disable_is_sleep)
1872e0eb2424SAdrian Hunter 		mmc_slot(host).no_off = 1;
1873e0eb2424SAdrian Hunter 
18746b206efeSAndy Shevchenko 	mmc->f_min = OMAP_MMC_MIN_CLOCK;
1875d418ed87SDaniel Mack 
1876d418ed87SDaniel Mack 	if (pdata->max_freq > 0)
1877d418ed87SDaniel Mack 		mmc->f_max = pdata->max_freq;
1878d418ed87SDaniel Mack 	else
18796b206efeSAndy Shevchenko 		mmc->f_max = OMAP_MMC_MAX_CLOCK;
1880a45c6cb8SMadhusudhan Chikkature 
18814dffd7a2SAdrian Hunter 	spin_lock_init(&host->irq_lock);
1882a45c6cb8SMadhusudhan Chikkature 
18836f7607ccSRussell King 	host->fclk = clk_get(&pdev->dev, "fck");
1884a45c6cb8SMadhusudhan Chikkature 	if (IS_ERR(host->fclk)) {
1885a45c6cb8SMadhusudhan Chikkature 		ret = PTR_ERR(host->fclk);
1886a45c6cb8SMadhusudhan Chikkature 		host->fclk = NULL;
1887a45c6cb8SMadhusudhan Chikkature 		goto err1;
1888a45c6cb8SMadhusudhan Chikkature 	}
1889a45c6cb8SMadhusudhan Chikkature 
18909b68256cSPaul Walmsley 	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
18919b68256cSPaul Walmsley 		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
18929b68256cSPaul Walmsley 		mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
18939b68256cSPaul Walmsley 	}
1894dd498effSDenis Karpov 
1895fa4aa2d4SBalaji T K 	pm_runtime_enable(host->dev);
1896fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
1897fa4aa2d4SBalaji T K 	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
1898fa4aa2d4SBalaji T K 	pm_runtime_use_autosuspend(host->dev);
1899a45c6cb8SMadhusudhan Chikkature 
190092a3aebfSBalaji T K 	omap_hsmmc_context_save(host);
190192a3aebfSBalaji T K 
19022bec0893SAdrian Hunter 	if (cpu_is_omap2430()) {
1903a45c6cb8SMadhusudhan Chikkature 		host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
1904a45c6cb8SMadhusudhan Chikkature 		/*
1905a45c6cb8SMadhusudhan Chikkature 		 * MMC can still work without debounce clock.
1906a45c6cb8SMadhusudhan Chikkature 		 */
1907a45c6cb8SMadhusudhan Chikkature 		if (IS_ERR(host->dbclk))
19082bec0893SAdrian Hunter 			dev_warn(mmc_dev(host->mmc),
19092bec0893SAdrian Hunter 				"Failed to get debounce clock\n");
1910a45c6cb8SMadhusudhan Chikkature 		else
19112bec0893SAdrian Hunter 			host->got_dbclk = 1;
19122bec0893SAdrian Hunter 
19132bec0893SAdrian Hunter 		if (host->got_dbclk)
1914a45c6cb8SMadhusudhan Chikkature 			if (clk_enable(host->dbclk) != 0)
1915a45c6cb8SMadhusudhan Chikkature 				dev_dbg(mmc_dev(host->mmc), "Enabling debounce"
1916a45c6cb8SMadhusudhan Chikkature 							" clk failed\n");
19172bec0893SAdrian Hunter 	}
1918a45c6cb8SMadhusudhan Chikkature 
19190ccd76d4SJuha Yrjola 	/* Since we do only SG emulation, we can have as many segs
19200ccd76d4SJuha Yrjola 	 * as we want. */
1921a36274e0SMartin K. Petersen 	mmc->max_segs = 1024;
19220ccd76d4SJuha Yrjola 
1923a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
1924a45c6cb8SMadhusudhan Chikkature 	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
1925a45c6cb8SMadhusudhan Chikkature 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1926a45c6cb8SMadhusudhan Chikkature 	mmc->max_seg_size = mmc->max_req_size;
1927a45c6cb8SMadhusudhan Chikkature 
192813189e78SJarkko Lavinen 	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
192993caf8e6SAdrian Hunter 		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
1930a45c6cb8SMadhusudhan Chikkature 
19313a63833eSSukumar Ghorai 	mmc->caps |= mmc_slot(host).caps;
19323a63833eSSukumar Ghorai 	if (mmc->caps & MMC_CAP_8_BIT_DATA)
1933a45c6cb8SMadhusudhan Chikkature 		mmc->caps |= MMC_CAP_4_BIT_DATA;
1934a45c6cb8SMadhusudhan Chikkature 
1935191d1f1dSDenis Karpov 	if (mmc_slot(host).nonremovable)
193623d99bb9SAdrian Hunter 		mmc->caps |= MMC_CAP_NONREMOVABLE;
193723d99bb9SAdrian Hunter 
19386fdc75deSEliad Peller 	mmc->pm_caps = mmc_slot(host).pm_caps;
19396fdc75deSEliad Peller 
194070a3341aSDenis Karpov 	omap_hsmmc_conf_bus_power(host);
1941a45c6cb8SMadhusudhan Chikkature 
1942b7bf773bSBalaji T K 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1943b7bf773bSBalaji T K 	if (!res) {
1944b7bf773bSBalaji T K 		dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
1945f3e2f1ddSGrazvydas Ignotas 		goto err_irq;
1946a45c6cb8SMadhusudhan Chikkature 	}
1947b7bf773bSBalaji T K 	host->dma_line_tx = res->start;
1948b7bf773bSBalaji T K 
1949b7bf773bSBalaji T K 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1950b7bf773bSBalaji T K 	if (!res) {
1951b7bf773bSBalaji T K 		dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
1952b7bf773bSBalaji T K 		goto err_irq;
1953b7bf773bSBalaji T K 	}
1954b7bf773bSBalaji T K 	host->dma_line_rx = res->start;
1955a45c6cb8SMadhusudhan Chikkature 
1956a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for MMC operations */
1957d9618e9fSYong Zhang 	ret = request_irq(host->irq, omap_hsmmc_irq, 0,
1958a45c6cb8SMadhusudhan Chikkature 			mmc_hostname(mmc), host);
1959a45c6cb8SMadhusudhan Chikkature 	if (ret) {
1960a45c6cb8SMadhusudhan Chikkature 		dev_dbg(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
1961a45c6cb8SMadhusudhan Chikkature 		goto err_irq;
1962a45c6cb8SMadhusudhan Chikkature 	}
1963a45c6cb8SMadhusudhan Chikkature 
1964a45c6cb8SMadhusudhan Chikkature 	if (pdata->init != NULL) {
1965a45c6cb8SMadhusudhan Chikkature 		if (pdata->init(&pdev->dev) != 0) {
196670a3341aSDenis Karpov 			dev_dbg(mmc_dev(host->mmc),
196770a3341aSDenis Karpov 				"Unable to configure MMC IRQs\n");
1968a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd_init;
1969a45c6cb8SMadhusudhan Chikkature 		}
1970a45c6cb8SMadhusudhan Chikkature 	}
1971db0fefc5SAdrian Hunter 
1972b702b106SAdrian Hunter 	if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
1973db0fefc5SAdrian Hunter 		ret = omap_hsmmc_reg_get(host);
1974db0fefc5SAdrian Hunter 		if (ret)
1975db0fefc5SAdrian Hunter 			goto err_reg;
1976db0fefc5SAdrian Hunter 		host->use_reg = 1;
1977db0fefc5SAdrian Hunter 	}
1978db0fefc5SAdrian Hunter 
1979b583f26dSDavid Brownell 	mmc->ocr_avail = mmc_slot(host).ocr_mask;
1980a45c6cb8SMadhusudhan Chikkature 
1981a45c6cb8SMadhusudhan Chikkature 	/* Request IRQ for card detect */
1982e1a55f5eSAdrian Hunter 	if ((mmc_slot(host).card_detect_irq)) {
19837efab4f3SNeilBrown 		ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
19847efab4f3SNeilBrown 					   NULL,
19857efab4f3SNeilBrown 					   omap_hsmmc_detect,
1986d9618e9fSYong Zhang 					   IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
1987a45c6cb8SMadhusudhan Chikkature 					   mmc_hostname(mmc), host);
1988a45c6cb8SMadhusudhan Chikkature 		if (ret) {
1989a45c6cb8SMadhusudhan Chikkature 			dev_dbg(mmc_dev(host->mmc),
1990a45c6cb8SMadhusudhan Chikkature 				"Unable to grab MMC CD IRQ\n");
1991a45c6cb8SMadhusudhan Chikkature 			goto err_irq_cd;
1992a45c6cb8SMadhusudhan Chikkature 		}
199372f2e2c7Skishore kadiyala 		pdata->suspend = omap_hsmmc_suspend_cdirq;
199472f2e2c7Skishore kadiyala 		pdata->resume = omap_hsmmc_resume_cdirq;
1995a45c6cb8SMadhusudhan Chikkature 	}
1996a45c6cb8SMadhusudhan Chikkature 
1997b417577dSAdrian Hunter 	omap_hsmmc_disable_irq(host);
1998a45c6cb8SMadhusudhan Chikkature 
1999b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2000b62f6228SAdrian Hunter 
2001a45c6cb8SMadhusudhan Chikkature 	mmc_add_host(mmc);
2002a45c6cb8SMadhusudhan Chikkature 
2003191d1f1dSDenis Karpov 	if (mmc_slot(host).name != NULL) {
2004a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2005a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2006a45c6cb8SMadhusudhan Chikkature 			goto err_slot_name;
2007a45c6cb8SMadhusudhan Chikkature 	}
2008191d1f1dSDenis Karpov 	if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
2009a45c6cb8SMadhusudhan Chikkature 		ret = device_create_file(&mmc->class_dev,
2010a45c6cb8SMadhusudhan Chikkature 					&dev_attr_cover_switch);
2011a45c6cb8SMadhusudhan Chikkature 		if (ret < 0)
2012db0fefc5SAdrian Hunter 			goto err_slot_name;
2013a45c6cb8SMadhusudhan Chikkature 	}
2014a45c6cb8SMadhusudhan Chikkature 
201570a3341aSDenis Karpov 	omap_hsmmc_debugfs(mmc);
2016fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2017fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2018d900f712SDenis Karpov 
2019a45c6cb8SMadhusudhan Chikkature 	return 0;
2020a45c6cb8SMadhusudhan Chikkature 
2021a45c6cb8SMadhusudhan Chikkature err_slot_name:
2022a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(mmc);
2023a45c6cb8SMadhusudhan Chikkature 	free_irq(mmc_slot(host).card_detect_irq, host);
2024db0fefc5SAdrian Hunter err_irq_cd:
2025db0fefc5SAdrian Hunter 	if (host->use_reg)
2026db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2027db0fefc5SAdrian Hunter err_reg:
2028db0fefc5SAdrian Hunter 	if (host->pdata->cleanup)
2029db0fefc5SAdrian Hunter 		host->pdata->cleanup(&pdev->dev);
2030a45c6cb8SMadhusudhan Chikkature err_irq_cd_init:
2031a45c6cb8SMadhusudhan Chikkature 	free_irq(host->irq, host);
2032a45c6cb8SMadhusudhan Chikkature err_irq:
2033d59d77edSBalaji T K 	pm_runtime_put_sync(host->dev);
203437f6190dSTony Lindgren 	pm_runtime_disable(host->dev);
2035a45c6cb8SMadhusudhan Chikkature 	clk_put(host->fclk);
20362bec0893SAdrian Hunter 	if (host->got_dbclk) {
2037a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
2038a45c6cb8SMadhusudhan Chikkature 		clk_put(host->dbclk);
2039a45c6cb8SMadhusudhan Chikkature 	}
2040a45c6cb8SMadhusudhan Chikkature err1:
2041a45c6cb8SMadhusudhan Chikkature 	iounmap(host->base);
2042db0fefc5SAdrian Hunter 	platform_set_drvdata(pdev, NULL);
2043a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(mmc);
2044db0fefc5SAdrian Hunter err_alloc:
2045db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdata);
2046db0fefc5SAdrian Hunter err:
2047984b203aSChris Ball 	release_mem_region(res->start, resource_size(res));
2048a45c6cb8SMadhusudhan Chikkature 	return ret;
2049a45c6cb8SMadhusudhan Chikkature }
2050a45c6cb8SMadhusudhan Chikkature 
2051efa25fd3SFelipe Balbi static int __devexit omap_hsmmc_remove(struct platform_device *pdev)
2052a45c6cb8SMadhusudhan Chikkature {
205370a3341aSDenis Karpov 	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2054a45c6cb8SMadhusudhan Chikkature 	struct resource *res;
2055a45c6cb8SMadhusudhan Chikkature 
2056fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2057a45c6cb8SMadhusudhan Chikkature 	mmc_remove_host(host->mmc);
2058db0fefc5SAdrian Hunter 	if (host->use_reg)
2059db0fefc5SAdrian Hunter 		omap_hsmmc_reg_put(host);
2060a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->cleanup)
2061a45c6cb8SMadhusudhan Chikkature 		host->pdata->cleanup(&pdev->dev);
2062a45c6cb8SMadhusudhan Chikkature 	free_irq(host->irq, host);
2063a45c6cb8SMadhusudhan Chikkature 	if (mmc_slot(host).card_detect_irq)
2064a45c6cb8SMadhusudhan Chikkature 		free_irq(mmc_slot(host).card_detect_irq, host);
2065a45c6cb8SMadhusudhan Chikkature 
2066fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2067fa4aa2d4SBalaji T K 	pm_runtime_disable(host->dev);
2068a45c6cb8SMadhusudhan Chikkature 	clk_put(host->fclk);
20692bec0893SAdrian Hunter 	if (host->got_dbclk) {
2070a45c6cb8SMadhusudhan Chikkature 		clk_disable(host->dbclk);
2071a45c6cb8SMadhusudhan Chikkature 		clk_put(host->dbclk);
2072a45c6cb8SMadhusudhan Chikkature 	}
2073a45c6cb8SMadhusudhan Chikkature 
2074a45c6cb8SMadhusudhan Chikkature 	mmc_free_host(host->mmc);
2075a45c6cb8SMadhusudhan Chikkature 	iounmap(host->base);
2076db0fefc5SAdrian Hunter 	omap_hsmmc_gpio_free(pdev->dev.platform_data);
2077a45c6cb8SMadhusudhan Chikkature 
2078a45c6cb8SMadhusudhan Chikkature 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2079a45c6cb8SMadhusudhan Chikkature 	if (res)
2080984b203aSChris Ball 		release_mem_region(res->start, resource_size(res));
2081a45c6cb8SMadhusudhan Chikkature 	platform_set_drvdata(pdev, NULL);
2082a45c6cb8SMadhusudhan Chikkature 
2083a45c6cb8SMadhusudhan Chikkature 	return 0;
2084a45c6cb8SMadhusudhan Chikkature }
2085a45c6cb8SMadhusudhan Chikkature 
2086a45c6cb8SMadhusudhan Chikkature #ifdef CONFIG_PM
2087a791daa1SKevin Hilman static int omap_hsmmc_suspend(struct device *dev)
2088a45c6cb8SMadhusudhan Chikkature {
2089a45c6cb8SMadhusudhan Chikkature 	int ret = 0;
2090927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2091927ce944SFelipe Balbi 
2092927ce944SFelipe Balbi 	if (!host)
2093927ce944SFelipe Balbi 		return 0;
2094a45c6cb8SMadhusudhan Chikkature 
2095a45c6cb8SMadhusudhan Chikkature 	if (host && host->suspended)
2096a45c6cb8SMadhusudhan Chikkature 		return 0;
2097a45c6cb8SMadhusudhan Chikkature 
2098fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
2099a45c6cb8SMadhusudhan Chikkature 	host->suspended = 1;
2100a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->suspend) {
2101927ce944SFelipe Balbi 		ret = host->pdata->suspend(dev, host->slot_id);
2102a6b2240dSAdrian Hunter 		if (ret) {
2103927ce944SFelipe Balbi 			dev_dbg(dev, "Unable to handle MMC board"
2104a45c6cb8SMadhusudhan Chikkature 					" level suspend\n");
2105a6b2240dSAdrian Hunter 			host->suspended = 0;
2106a6b2240dSAdrian Hunter 			return ret;
2107a45c6cb8SMadhusudhan Chikkature 		}
2108a6b2240dSAdrian Hunter 	}
21091a13f8faSMatt Fleming 	ret = mmc_suspend_host(host->mmc);
2110fa4aa2d4SBalaji T K 
211131f9d463SEliad Peller 	if (ret) {
2112a6b2240dSAdrian Hunter 		host->suspended = 0;
2113a6b2240dSAdrian Hunter 		if (host->pdata->resume) {
2114927ce944SFelipe Balbi 			ret = host->pdata->resume(dev, host->slot_id);
2115a6b2240dSAdrian Hunter 			if (ret)
2116927ce944SFelipe Balbi 				dev_dbg(dev, "Unmask interrupt failed\n");
2117a6b2240dSAdrian Hunter 		}
211831f9d463SEliad Peller 		goto err;
2119a6b2240dSAdrian Hunter 	}
212031f9d463SEliad Peller 
212131f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
212231f9d463SEliad Peller 		omap_hsmmc_disable_irq(host);
212331f9d463SEliad Peller 		OMAP_HSMMC_WRITE(host->base, HCTL,
212431f9d463SEliad Peller 				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
212531f9d463SEliad Peller 	}
2126927ce944SFelipe Balbi 
212731f9d463SEliad Peller 	if (host->got_dbclk)
212831f9d463SEliad Peller 		clk_disable(host->dbclk);
212931f9d463SEliad Peller err:
2130fa4aa2d4SBalaji T K 	pm_runtime_put_sync(host->dev);
2131a45c6cb8SMadhusudhan Chikkature 	return ret;
2132a45c6cb8SMadhusudhan Chikkature }
2133a45c6cb8SMadhusudhan Chikkature 
2134a45c6cb8SMadhusudhan Chikkature /* Routine to resume the MMC device */
2135a791daa1SKevin Hilman static int omap_hsmmc_resume(struct device *dev)
2136a45c6cb8SMadhusudhan Chikkature {
2137a45c6cb8SMadhusudhan Chikkature 	int ret = 0;
2138927ce944SFelipe Balbi 	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2139927ce944SFelipe Balbi 
2140927ce944SFelipe Balbi 	if (!host)
2141927ce944SFelipe Balbi 		return 0;
2142a45c6cb8SMadhusudhan Chikkature 
2143a45c6cb8SMadhusudhan Chikkature 	if (host && !host->suspended)
2144a45c6cb8SMadhusudhan Chikkature 		return 0;
2145a45c6cb8SMadhusudhan Chikkature 
2146fa4aa2d4SBalaji T K 	pm_runtime_get_sync(host->dev);
214711dd62a7SDenis Karpov 
21482bec0893SAdrian Hunter 	if (host->got_dbclk)
21492bec0893SAdrian Hunter 		clk_enable(host->dbclk);
21502bec0893SAdrian Hunter 
215131f9d463SEliad Peller 	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
215270a3341aSDenis Karpov 		omap_hsmmc_conf_bus_power(host);
21531b331e69SKim Kyuwon 
2154a45c6cb8SMadhusudhan Chikkature 	if (host->pdata->resume) {
2155927ce944SFelipe Balbi 		ret = host->pdata->resume(dev, host->slot_id);
2156a45c6cb8SMadhusudhan Chikkature 		if (ret)
2157927ce944SFelipe Balbi 			dev_dbg(dev, "Unmask interrupt failed\n");
2158a45c6cb8SMadhusudhan Chikkature 	}
2159a45c6cb8SMadhusudhan Chikkature 
2160b62f6228SAdrian Hunter 	omap_hsmmc_protect_card(host);
2161b62f6228SAdrian Hunter 
2162a45c6cb8SMadhusudhan Chikkature 	/* Notify the core to resume the host */
2163a45c6cb8SMadhusudhan Chikkature 	ret = mmc_resume_host(host->mmc);
2164a45c6cb8SMadhusudhan Chikkature 	if (ret == 0)
2165a45c6cb8SMadhusudhan Chikkature 		host->suspended = 0;
2166fa4aa2d4SBalaji T K 
2167fa4aa2d4SBalaji T K 	pm_runtime_mark_last_busy(host->dev);
2168fa4aa2d4SBalaji T K 	pm_runtime_put_autosuspend(host->dev);
2169a45c6cb8SMadhusudhan Chikkature 
2170a45c6cb8SMadhusudhan Chikkature 	return ret;
2171a45c6cb8SMadhusudhan Chikkature 
2172a45c6cb8SMadhusudhan Chikkature }
2173a45c6cb8SMadhusudhan Chikkature 
2174a45c6cb8SMadhusudhan Chikkature #else
217570a3341aSDenis Karpov #define omap_hsmmc_suspend	NULL
217670a3341aSDenis Karpov #define omap_hsmmc_resume		NULL
2177a45c6cb8SMadhusudhan Chikkature #endif
2178a45c6cb8SMadhusudhan Chikkature 
2179fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_suspend(struct device *dev)
2180fa4aa2d4SBalaji T K {
2181fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2182fa4aa2d4SBalaji T K 
2183fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2184fa4aa2d4SBalaji T K 	omap_hsmmc_context_save(host);
2185927ce944SFelipe Balbi 	dev_dbg(dev, "disabled\n");
2186fa4aa2d4SBalaji T K 
2187fa4aa2d4SBalaji T K 	return 0;
2188fa4aa2d4SBalaji T K }
2189fa4aa2d4SBalaji T K 
2190fa4aa2d4SBalaji T K static int omap_hsmmc_runtime_resume(struct device *dev)
2191fa4aa2d4SBalaji T K {
2192fa4aa2d4SBalaji T K 	struct omap_hsmmc_host *host;
2193fa4aa2d4SBalaji T K 
2194fa4aa2d4SBalaji T K 	host = platform_get_drvdata(to_platform_device(dev));
2195fa4aa2d4SBalaji T K 	omap_hsmmc_context_restore(host);
2196927ce944SFelipe Balbi 	dev_dbg(dev, "enabled\n");
2197fa4aa2d4SBalaji T K 
2198fa4aa2d4SBalaji T K 	return 0;
2199fa4aa2d4SBalaji T K }
2200fa4aa2d4SBalaji T K 
2201a791daa1SKevin Hilman static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
220270a3341aSDenis Karpov 	.suspend	= omap_hsmmc_suspend,
220370a3341aSDenis Karpov 	.resume		= omap_hsmmc_resume,
2204fa4aa2d4SBalaji T K 	.runtime_suspend = omap_hsmmc_runtime_suspend,
2205fa4aa2d4SBalaji T K 	.runtime_resume = omap_hsmmc_runtime_resume,
2206a791daa1SKevin Hilman };
2207a791daa1SKevin Hilman 
2208a791daa1SKevin Hilman static struct platform_driver omap_hsmmc_driver = {
2209efa25fd3SFelipe Balbi 	.probe		= omap_hsmmc_probe,
2210efa25fd3SFelipe Balbi 	.remove		= __devexit_p(omap_hsmmc_remove),
2211a45c6cb8SMadhusudhan Chikkature 	.driver		= {
2212a45c6cb8SMadhusudhan Chikkature 		.name = DRIVER_NAME,
2213a45c6cb8SMadhusudhan Chikkature 		.owner = THIS_MODULE,
2214a791daa1SKevin Hilman 		.pm = &omap_hsmmc_dev_pm_ops,
221546856a68SRajendra Nayak 		.of_match_table = of_match_ptr(omap_mmc_of_match),
2216a45c6cb8SMadhusudhan Chikkature 	},
2217a45c6cb8SMadhusudhan Chikkature };
2218a45c6cb8SMadhusudhan Chikkature 
2219b796450bSFelipe Balbi module_platform_driver(omap_hsmmc_driver);
2220a45c6cb8SMadhusudhan Chikkature MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2221a45c6cb8SMadhusudhan Chikkature MODULE_LICENSE("GPL");
2222a45c6cb8SMadhusudhan Chikkature MODULE_ALIAS("platform:" DRIVER_NAME);
2223a45c6cb8SMadhusudhan Chikkature MODULE_AUTHOR("Texas Instruments Inc");
2224